blob: 710b2e98b846f7dd62f3b79417960965bbc8e9bf [file] [log] [blame]
yuezonghe824eb0c2024-06-27 02:32:26 -07001/*
2 * xHCI host controller driver PCI Bus Glue.
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
23#include <linux/pci.h>
24#include <linux/slab.h>
25#include <linux/module.h>
26
27#include "xhci.h"
28
29/* Device for a quirk */
30#define PCI_VENDOR_ID_FRESCO_LOGIC 0x1b73
31#define PCI_DEVICE_ID_FRESCO_LOGIC_PDK 0x1000
32#define PCI_DEVICE_ID_FRESCO_LOGIC_FL1400 0x1400
33
34#define PCI_VENDOR_ID_ETRON 0x1b6f
35#define PCI_DEVICE_ID_ASROCK_P67 0x7023
36
37#define PCI_DEVICE_ID_INTEL_LYNXPOINT_XHCI 0x8c31
38#define PCI_DEVICE_ID_INTEL_LYNXPOINT_LP_XHCI 0x9c31
39#define PCI_DEVICE_ID_INTEL_CHERRYVIEW_XHCI 0x22b5
40#define PCI_DEVICE_ID_INTEL_SUNRISEPOINT_H_XHCI 0xa12f
41#define PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_XHCI 0x9d2f
42
43static const char hcd_name[] = "xhci_hcd";
44
45/* called after powerup, by probe or system-pm "wakeup" */
46static int xhci_pci_reinit(struct xhci_hcd *xhci, struct pci_dev *pdev)
47{
48 /*
49 * TODO: Implement finding debug ports later.
50 * TODO: see if there are any quirks that need to be added to handle
51 * new extended capabilities.
52 */
53
54 /* PCI Memory-Write-Invalidate cycle support is optional (uncommon) */
55 if (!pci_set_mwi(pdev))
56 xhci_dbg(xhci, "MWI active\n");
57
58 xhci_dbg(xhci, "Finished xhci_pci_reinit\n");
59 return 0;
60}
61
62static void xhci_pci_quirks(struct device *dev, struct xhci_hcd *xhci)
63{
64 struct pci_dev *pdev = to_pci_dev(dev);
65
66 /* Look for vendor-specific quirks */
67 if (pdev->vendor == PCI_VENDOR_ID_FRESCO_LOGIC &&
68 (pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_PDK ||
69 pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_FL1400)) {
70 if (pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_PDK &&
71 pdev->revision == 0x0) {
72 xhci->quirks |= XHCI_RESET_EP_QUIRK;
73 xhci_dbg(xhci, "QUIRK: Fresco Logic xHC needs configure"
74 " endpoint cmd after reset endpoint\n");
75 }
76 if (pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_PDK &&
77 pdev->revision == 0x4) {
78 xhci->quirks |= XHCI_SLOW_SUSPEND;
79 xhci_dbg(xhci,
80 "QUIRK: Fresco Logic xHC revision %u"
81 "must be suspended extra slowly",
82 pdev->revision);
83 }
84 /* Fresco Logic confirms: all revisions of this chip do not
85 * support MSI, even though some of them claim to in their PCI
86 * capabilities.
87 */
88 xhci->quirks |= XHCI_BROKEN_MSI;
89 xhci_dbg(xhci, "QUIRK: Fresco Logic revision %u "
90 "has broken MSI implementation\n",
91 pdev->revision);
92 xhci->quirks |= XHCI_TRUST_TX_LENGTH;
93 }
94
95 if (pdev->vendor == PCI_VENDOR_ID_NEC)
96 xhci->quirks |= XHCI_NEC_HOST;
97
98 if (pdev->vendor == PCI_VENDOR_ID_AMD && xhci->hci_version == 0x96)
99 xhci->quirks |= XHCI_AMD_0x96_HOST;
100
101 /* AMD PLL quirk */
102 if (pdev->vendor == PCI_VENDOR_ID_AMD && usb_amd_find_chipset_info())
103 xhci->quirks |= XHCI_AMD_PLL_FIX;
104
105 if (pdev->vendor == PCI_VENDOR_ID_AMD)
106 xhci->quirks |= XHCI_TRUST_TX_LENGTH;
107
108 if (pdev->vendor == PCI_VENDOR_ID_INTEL)
109 xhci->quirks |= XHCI_AVOID_BEI;
110 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
111 pdev->device == PCI_DEVICE_ID_INTEL_PANTHERPOINT_XHCI) {
112 xhci->quirks |= XHCI_EP_LIMIT_QUIRK;
113 xhci->limit_active_eps = 64;
114 xhci->quirks |= XHCI_SW_BW_CHECKING;
115 /*
116 * PPT desktop boards DH77EB and DH77DF will power back on after
117 * a few seconds of being shutdown. The fix for this is to
118 * switch the ports from xHCI to EHCI on shutdown. We can't use
119 * DMI information to find those particular boards (since each
120 * vendor will change the board name), so we have to key off all
121 * PPT chipsets.
122 */
123 xhci->quirks |= XHCI_SPURIOUS_REBOOT;
124 }
125 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
126 (pdev->device == PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_XHCI ||
127 pdev->device == PCI_DEVICE_ID_INTEL_SUNRISEPOINT_H_XHCI ||
128 pdev->device == PCI_DEVICE_ID_INTEL_CHERRYVIEW_XHCI)) {
129 xhci->quirks |= XHCI_PME_STUCK_QUIRK;
130 }
131 if (pdev->vendor == PCI_VENDOR_ID_ETRON &&
132 pdev->device == PCI_DEVICE_ID_ASROCK_P67) {
133 xhci->quirks |= XHCI_RESET_ON_RESUME;
134 xhci_dbg(xhci, "QUIRK: Resetting on resume\n");
135 xhci->quirks |= XHCI_TRUST_TX_LENGTH;
136 }
137 if (pdev->vendor == PCI_VENDOR_ID_RENESAS &&
138 pdev->device == 0x0015)
139 xhci->quirks |= XHCI_RESET_ON_RESUME;
140 if (pdev->vendor == PCI_VENDOR_ID_VIA)
141 xhci->quirks |= XHCI_RESET_ON_RESUME;
142}
143
144/*
145 * Make sure PME works on some Intel xHCI controllers by writing 1 to clear
146 * the Internal PME flag bit in vendor specific PMCTRL register at offset 0x80a4
147 */
148static void xhci_pme_quirk(struct xhci_hcd *xhci)
149{
150 u32 val;
151 void __iomem *reg;
152
153 reg = (void __iomem *) xhci->cap_regs + 0x80a4;
154 val = readl(reg);
155 writel(val | BIT(28), reg);
156 readl(reg);
157}
158
159/* called during probe() after chip reset completes */
160static int xhci_pci_setup(struct usb_hcd *hcd)
161{
162 struct xhci_hcd *xhci;
163 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
164 int retval;
165
166 retval = xhci_gen_setup(hcd, xhci_pci_quirks);
167 if (retval)
168 return retval;
169
170 xhci = hcd_to_xhci(hcd);
171 if (!usb_hcd_is_primary_hcd(hcd))
172 return 0;
173
174 pci_read_config_byte(pdev, XHCI_SBRN_OFFSET, &xhci->sbrn);
175 xhci_dbg(xhci, "Got SBRN %u\n", (unsigned int) xhci->sbrn);
176
177 /* Find any debug ports */
178 retval = xhci_pci_reinit(xhci, pdev);
179 if (!retval)
180 return retval;
181
182 kfree(xhci);
183 return retval;
184}
185
186/*
187 * We need to register our own PCI probe function (instead of the USB core's
188 * function) in order to create a second roothub under xHCI.
189 */
190static int xhci_pci_probe(struct pci_dev *dev, const struct pci_device_id *id)
191{
192 int retval;
193 struct xhci_hcd *xhci;
194 struct hc_driver *driver;
195 struct usb_hcd *hcd;
196
197 driver = (struct hc_driver *)id->driver_data;
198 /* Register the USB 2.0 roothub.
199 * FIXME: USB core must know to register the USB 2.0 roothub first.
200 * This is sort of silly, because we could just set the HCD driver flags
201 * to say USB 2.0, but I'm not sure what the implications would be in
202 * the other parts of the HCD code.
203 */
204 retval = usb_hcd_pci_probe(dev, id);
205
206 if (retval)
207 return retval;
208
209 /* USB 2.0 roothub is stored in the PCI device now. */
210 hcd = dev_get_drvdata(&dev->dev);
211 xhci = hcd_to_xhci(hcd);
212 xhci->shared_hcd = usb_create_shared_hcd(driver, &dev->dev,
213 pci_name(dev), hcd);
214 if (!xhci->shared_hcd) {
215 retval = -ENOMEM;
216 goto dealloc_usb2_hcd;
217 }
218
219 /* Set the xHCI pointer before xhci_pci_setup() (aka hcd_driver.reset)
220 * is called by usb_add_hcd().
221 */
222 *((struct xhci_hcd **) xhci->shared_hcd->hcd_priv) = xhci;
223
224 retval = usb_add_hcd(xhci->shared_hcd, dev->irq,
225 IRQF_SHARED);
226 if (retval)
227 goto put_usb3_hcd;
228 /* Roothub already marked as USB 3.0 speed */
229 return 0;
230
231put_usb3_hcd:
232 usb_put_hcd(xhci->shared_hcd);
233dealloc_usb2_hcd:
234 usb_hcd_pci_remove(dev);
235 return retval;
236}
237
238static void xhci_pci_remove(struct pci_dev *dev)
239{
240 struct xhci_hcd *xhci;
241
242 xhci = hcd_to_xhci(pci_get_drvdata(dev));
243 if (xhci->shared_hcd) {
244 usb_remove_hcd(xhci->shared_hcd);
245 usb_put_hcd(xhci->shared_hcd);
246 }
247 usb_hcd_pci_remove(dev);
248
249 /* Workaround for spurious wakeups at shutdown with HSW */
250 if (xhci->quirks & XHCI_SPURIOUS_WAKEUP)
251 pci_set_power_state(dev, PCI_D3hot);
252
253 kfree(xhci);
254}
255
256#ifdef CONFIG_PM
257static int xhci_pci_suspend(struct usb_hcd *hcd, bool do_wakeup)
258{
259 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
260 int retval = 0;
261
262 if (hcd->state != HC_STATE_SUSPENDED ||
263 xhci->shared_hcd->state != HC_STATE_SUSPENDED)
264 return -EINVAL;
265
266 if (xhci->quirks & XHCI_PME_STUCK_QUIRK)
267 xhci_pme_quirk(xhci);
268
269 retval = xhci_suspend(xhci, do_wakeup);
270
271 return retval;
272}
273
274static int xhci_pci_resume(struct usb_hcd *hcd, bool hibernated)
275{
276 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
277 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
278 int retval = 0;
279
280 /* The BIOS on systems with the Intel Panther Point chipset may or may
281 * not support xHCI natively. That means that during system resume, it
282 * may switch the ports back to EHCI so that users can use their
283 * keyboard to select a kernel from GRUB after resume from hibernate.
284 *
285 * The BIOS is supposed to remember whether the OS had xHCI ports
286 * enabled before resume, and switch the ports back to xHCI when the
287 * BIOS/OS semaphore is written, but we all know we can't trust BIOS
288 * writers.
289 *
290 * Unconditionally switch the ports back to xHCI after a system resume.
291 * We can't tell whether the EHCI or xHCI controller will be resumed
292 * first, so we have to do the port switchover in both drivers. Writing
293 * a '1' to the port switchover registers should have no effect if the
294 * port was already switched over.
295 */
296 if (usb_is_intel_switchable_xhci(pdev))
297 usb_enable_xhci_ports(pdev);
298
299 if (xhci->quirks & XHCI_PME_STUCK_QUIRK)
300 xhci_pme_quirk(xhci);
301
302 retval = xhci_resume(xhci, hibernated);
303 return retval;
304}
305#endif /* CONFIG_PM */
306
307static const struct hc_driver xhci_pci_hc_driver = {
308 .description = hcd_name,
309 .product_desc = "xHCI Host Controller",
310 .hcd_priv_size = sizeof(struct xhci_hcd *),
311
312 /*
313 * generic hardware linkage
314 */
315 .irq = xhci_irq,
316 .flags = HCD_MEMORY | HCD_USB3 | HCD_SHARED,
317
318 /*
319 * basic lifecycle operations
320 */
321 .reset = xhci_pci_setup,
322 .start = xhci_run,
323#ifdef CONFIG_PM
324 .pci_suspend = xhci_pci_suspend,
325 .pci_resume = xhci_pci_resume,
326#endif
327 .stop = xhci_stop,
328 .shutdown = xhci_shutdown,
329
330 /*
331 * managing i/o requests and associated device resources
332 */
333 .urb_enqueue = xhci_urb_enqueue,
334 .urb_dequeue = xhci_urb_dequeue,
335 .alloc_dev = xhci_alloc_dev,
336 .free_dev = xhci_free_dev,
337 .alloc_streams = xhci_alloc_streams,
338 .free_streams = xhci_free_streams,
339 .add_endpoint = xhci_add_endpoint,
340 .drop_endpoint = xhci_drop_endpoint,
341 .endpoint_reset = xhci_endpoint_reset,
342 .check_bandwidth = xhci_check_bandwidth,
343 .reset_bandwidth = xhci_reset_bandwidth,
344 .address_device = xhci_address_device,
345 .update_hub_device = xhci_update_hub_device,
346 .reset_device = xhci_discover_or_reset_device,
347
348 /*
349 * scheduling support
350 */
351 .get_frame_number = xhci_get_frame,
352
353 /* Root hub support */
354 .hub_control = xhci_hub_control,
355 .hub_status_data = xhci_hub_status_data,
356 .bus_suspend = xhci_bus_suspend,
357 .bus_resume = xhci_bus_resume,
358 /*
359 * call back when device connected and addressed
360 */
361 .update_device = xhci_update_device,
362 .set_usb2_hw_lpm = xhci_set_usb2_hardware_lpm,
363};
364
365/*-------------------------------------------------------------------------*/
366
367/* PCI driver selection metadata; PCI hotplugging uses this */
368static const struct pci_device_id pci_ids[] = { {
369 /* handle any USB 3.0 xHCI controller */
370 PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_USB_XHCI, ~0),
371 .driver_data = (unsigned long) &xhci_pci_hc_driver,
372 },
373 { /* end: all zeroes */ }
374};
375MODULE_DEVICE_TABLE(pci, pci_ids);
376
377/* pci driver glue; this is a "new style" PCI driver module */
378static struct pci_driver xhci_pci_driver = {
379 .name = (char *) hcd_name,
380 .id_table = pci_ids,
381
382 .probe = xhci_pci_probe,
383 .remove = xhci_pci_remove,
384 /* suspend and resume implemented later */
385
386 .shutdown = usb_hcd_pci_shutdown,
387#ifdef CONFIG_PM
388 .driver = {
389 .pm = &usb_hcd_pci_pm_ops
390 },
391#endif
392};
393
394int __init xhci_register_pci(void)
395{
396 return pci_register_driver(&xhci_pci_driver);
397}
398
399void xhci_unregister_pci(void)
400{
401 pci_unregister_driver(&xhci_pci_driver);
402}