yuezonghe | 824eb0c | 2024-06-27 02:32:26 -0700 | [diff] [blame] | 1 | /* |
| 2 | * xHCI host controller driver |
| 3 | * |
| 4 | * Copyright (C) 2008 Intel Corp. |
| 5 | * |
| 6 | * Author: Sarah Sharp |
| 7 | * Some code borrowed from the Linux EHCI driver. |
| 8 | * |
| 9 | * This program is free software; you can redistribute it and/or modify |
| 10 | * it under the terms of the GNU General Public License version 2 as |
| 11 | * published by the Free Software Foundation. |
| 12 | * |
| 13 | * This program is distributed in the hope that it will be useful, but |
| 14 | * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY |
| 15 | * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License |
| 16 | * for more details. |
| 17 | * |
| 18 | * You should have received a copy of the GNU General Public License |
| 19 | * along with this program; if not, write to the Free Software Foundation, |
| 20 | * Inc., 675 Mass Ave, Cambridge, MA 02139, USA. |
| 21 | */ |
| 22 | |
| 23 | #include <linux/gfp.h> |
| 24 | #include <asm/unaligned.h> |
| 25 | |
| 26 | #include "xhci.h" |
| 27 | |
| 28 | #define PORT_WAKE_BITS (PORT_WKOC_E | PORT_WKDISC_E | PORT_WKCONN_E) |
| 29 | #define PORT_RWC_BITS (PORT_CSC | PORT_PEC | PORT_WRC | PORT_OCC | \ |
| 30 | PORT_RC | PORT_PLC | PORT_PE) |
| 31 | |
| 32 | /* usb 1.1 root hub device descriptor */ |
| 33 | static u8 usb_bos_descriptor [] = { |
| 34 | USB_DT_BOS_SIZE, /* __u8 bLength, 5 bytes */ |
| 35 | USB_DT_BOS, /* __u8 bDescriptorType */ |
| 36 | 0x0F, 0x00, /* __le16 wTotalLength, 15 bytes */ |
| 37 | 0x1, /* __u8 bNumDeviceCaps */ |
| 38 | /* First device capability */ |
| 39 | USB_DT_USB_SS_CAP_SIZE, /* __u8 bLength, 10 bytes */ |
| 40 | USB_DT_DEVICE_CAPABILITY, /* Device Capability */ |
| 41 | USB_SS_CAP_TYPE, /* bDevCapabilityType, SUPERSPEED_USB */ |
| 42 | 0x00, /* bmAttributes, LTM off by default */ |
| 43 | USB_5GBPS_OPERATION, 0x00, /* wSpeedsSupported, 5Gbps only */ |
| 44 | 0x03, /* bFunctionalitySupport, |
| 45 | USB 3.0 speed only */ |
| 46 | 0x00, /* bU1DevExitLat, set later. */ |
| 47 | 0x00, 0x00 /* __le16 bU2DevExitLat, set later. */ |
| 48 | }; |
| 49 | |
| 50 | |
| 51 | static void xhci_common_hub_descriptor(struct xhci_hcd *xhci, |
| 52 | struct usb_hub_descriptor *desc, int ports) |
| 53 | { |
| 54 | u16 temp; |
| 55 | |
| 56 | desc->bPwrOn2PwrGood = 10; /* xhci section 5.4.9 says 20ms max */ |
| 57 | desc->bHubContrCurrent = 0; |
| 58 | |
| 59 | desc->bNbrPorts = ports; |
| 60 | temp = 0; |
| 61 | /* Bits 1:0 - support per-port power switching, or power always on */ |
| 62 | if (HCC_PPC(xhci->hcc_params)) |
| 63 | temp |= HUB_CHAR_INDV_PORT_LPSM; |
| 64 | else |
| 65 | temp |= HUB_CHAR_NO_LPSM; |
| 66 | /* Bit 2 - root hubs are not part of a compound device */ |
| 67 | /* Bits 4:3 - individual port over current protection */ |
| 68 | temp |= HUB_CHAR_INDV_PORT_OCPM; |
| 69 | /* Bits 6:5 - no TTs in root ports */ |
| 70 | /* Bit 7 - no port indicators */ |
| 71 | desc->wHubCharacteristics = cpu_to_le16(temp); |
| 72 | } |
| 73 | |
| 74 | /* Fill in the USB 2.0 roothub descriptor */ |
| 75 | static void xhci_usb2_hub_descriptor(struct usb_hcd *hcd, struct xhci_hcd *xhci, |
| 76 | struct usb_hub_descriptor *desc) |
| 77 | { |
| 78 | int ports; |
| 79 | u16 temp; |
| 80 | __u8 port_removable[(USB_MAXCHILDREN + 1 + 7) / 8]; |
| 81 | u32 portsc; |
| 82 | unsigned int i; |
| 83 | |
| 84 | ports = xhci->num_usb2_ports; |
| 85 | |
| 86 | xhci_common_hub_descriptor(xhci, desc, ports); |
| 87 | desc->bDescriptorType = USB_DT_HUB; |
| 88 | temp = 1 + (ports / 8); |
| 89 | desc->bDescLength = USB_DT_HUB_NONVAR_SIZE + 2 * temp; |
| 90 | |
| 91 | /* The Device Removable bits are reported on a byte granularity. |
| 92 | * If the port doesn't exist within that byte, the bit is set to 0. |
| 93 | */ |
| 94 | memset(port_removable, 0, sizeof(port_removable)); |
| 95 | for (i = 0; i < ports; i++) { |
| 96 | portsc = xhci_readl(xhci, xhci->usb2_ports[i]); |
| 97 | /* If a device is removable, PORTSC reports a 0, same as in the |
| 98 | * hub descriptor DeviceRemovable bits. |
| 99 | */ |
| 100 | if (portsc & PORT_DEV_REMOVE) |
| 101 | /* This math is hairy because bit 0 of DeviceRemovable |
| 102 | * is reserved, and bit 1 is for port 1, etc. |
| 103 | */ |
| 104 | port_removable[(i + 1) / 8] |= 1 << ((i + 1) % 8); |
| 105 | } |
| 106 | |
| 107 | /* ch11.h defines a hub descriptor that has room for USB_MAXCHILDREN |
| 108 | * ports on it. The USB 2.0 specification says that there are two |
| 109 | * variable length fields at the end of the hub descriptor: |
| 110 | * DeviceRemovable and PortPwrCtrlMask. But since we can have less than |
| 111 | * USB_MAXCHILDREN ports, we may need to use the DeviceRemovable array |
| 112 | * to set PortPwrCtrlMask bits. PortPwrCtrlMask must always be set to |
| 113 | * 0xFF, so we initialize the both arrays (DeviceRemovable and |
| 114 | * PortPwrCtrlMask) to 0xFF. Then we set the DeviceRemovable for each |
| 115 | * set of ports that actually exist. |
| 116 | */ |
| 117 | memset(desc->u.hs.DeviceRemovable, 0xff, |
| 118 | sizeof(desc->u.hs.DeviceRemovable)); |
| 119 | memset(desc->u.hs.PortPwrCtrlMask, 0xff, |
| 120 | sizeof(desc->u.hs.PortPwrCtrlMask)); |
| 121 | |
| 122 | for (i = 0; i < (ports + 1 + 7) / 8; i++) |
| 123 | memset(&desc->u.hs.DeviceRemovable[i], port_removable[i], |
| 124 | sizeof(__u8)); |
| 125 | } |
| 126 | |
| 127 | /* Fill in the USB 3.0 roothub descriptor */ |
| 128 | static void xhci_usb3_hub_descriptor(struct usb_hcd *hcd, struct xhci_hcd *xhci, |
| 129 | struct usb_hub_descriptor *desc) |
| 130 | { |
| 131 | int ports; |
| 132 | u16 port_removable; |
| 133 | u32 portsc; |
| 134 | unsigned int i; |
| 135 | |
| 136 | ports = xhci->num_usb3_ports; |
| 137 | xhci_common_hub_descriptor(xhci, desc, ports); |
| 138 | desc->bDescriptorType = USB_DT_SS_HUB; |
| 139 | desc->bDescLength = USB_DT_SS_HUB_SIZE; |
| 140 | |
| 141 | /* header decode latency should be zero for roothubs, |
| 142 | * see section 4.23.5.2. |
| 143 | */ |
| 144 | desc->u.ss.bHubHdrDecLat = 0; |
| 145 | desc->u.ss.wHubDelay = 0; |
| 146 | |
| 147 | port_removable = 0; |
| 148 | /* bit 0 is reserved, bit 1 is for port 1, etc. */ |
| 149 | for (i = 0; i < ports; i++) { |
| 150 | portsc = xhci_readl(xhci, xhci->usb3_ports[i]); |
| 151 | if (portsc & PORT_DEV_REMOVE) |
| 152 | port_removable |= 1 << (i + 1); |
| 153 | } |
| 154 | memset(&desc->u.ss.DeviceRemovable, |
| 155 | (__force __u16) cpu_to_le16(port_removable), |
| 156 | sizeof(__u16)); |
| 157 | } |
| 158 | |
| 159 | static void xhci_hub_descriptor(struct usb_hcd *hcd, struct xhci_hcd *xhci, |
| 160 | struct usb_hub_descriptor *desc) |
| 161 | { |
| 162 | |
| 163 | if (hcd->speed == HCD_USB3) |
| 164 | xhci_usb3_hub_descriptor(hcd, xhci, desc); |
| 165 | else |
| 166 | xhci_usb2_hub_descriptor(hcd, xhci, desc); |
| 167 | |
| 168 | } |
| 169 | |
| 170 | static unsigned int xhci_port_speed(unsigned int port_status) |
| 171 | { |
| 172 | if (DEV_LOWSPEED(port_status)) |
| 173 | return USB_PORT_STAT_LOW_SPEED; |
| 174 | if (DEV_HIGHSPEED(port_status)) |
| 175 | return USB_PORT_STAT_HIGH_SPEED; |
| 176 | /* |
| 177 | * FIXME: Yes, we should check for full speed, but the core uses that as |
| 178 | * a default in portspeed() in usb/core/hub.c (which is the only place |
| 179 | * USB_PORT_STAT_*_SPEED is used). |
| 180 | */ |
| 181 | return 0; |
| 182 | } |
| 183 | |
| 184 | /* |
| 185 | * These bits are Read Only (RO) and should be saved and written to the |
| 186 | * registers: 0, 3, 10:13, 30 |
| 187 | * connect status, over-current status, port speed, and device removable. |
| 188 | * connect status and port speed are also sticky - meaning they're in |
| 189 | * the AUX well and they aren't changed by a hot, warm, or cold reset. |
| 190 | */ |
| 191 | #define XHCI_PORT_RO ((1<<0) | (1<<3) | (0xf<<10) | (1<<30)) |
| 192 | /* |
| 193 | * These bits are RW; writing a 0 clears the bit, writing a 1 sets the bit: |
| 194 | * bits 5:8, 9, 14:15, 25:27 |
| 195 | * link state, port power, port indicator state, "wake on" enable state |
| 196 | */ |
| 197 | #define XHCI_PORT_RWS ((0xf<<5) | (1<<9) | (0x3<<14) | (0x7<<25)) |
| 198 | /* |
| 199 | * These bits are RW; writing a 1 sets the bit, writing a 0 has no effect: |
| 200 | * bit 4 (port reset) |
| 201 | */ |
| 202 | #define XHCI_PORT_RW1S ((1<<4)) |
| 203 | /* |
| 204 | * These bits are RW; writing a 1 clears the bit, writing a 0 has no effect: |
| 205 | * bits 1, 17, 18, 19, 20, 21, 22, 23 |
| 206 | * port enable/disable, and |
| 207 | * change bits: connect, PED, warm port reset changed (reserved zero for USB 2.0 ports), |
| 208 | * over-current, reset, link state, and L1 change |
| 209 | */ |
| 210 | #define XHCI_PORT_RW1CS ((1<<1) | (0x7f<<17)) |
| 211 | /* |
| 212 | * Bit 16 is RW, and writing a '1' to it causes the link state control to be |
| 213 | * latched in |
| 214 | */ |
| 215 | #define XHCI_PORT_RW ((1<<16)) |
| 216 | /* |
| 217 | * These bits are Reserved Zero (RsvdZ) and zero should be written to them: |
| 218 | * bits 2, 24, 28:31 |
| 219 | */ |
| 220 | #define XHCI_PORT_RZ ((1<<2) | (1<<24) | (0xf<<28)) |
| 221 | |
| 222 | /* |
| 223 | * Given a port state, this function returns a value that would result in the |
| 224 | * port being in the same state, if the value was written to the port status |
| 225 | * control register. |
| 226 | * Save Read Only (RO) bits and save read/write bits where |
| 227 | * writing a 0 clears the bit and writing a 1 sets the bit (RWS). |
| 228 | * For all other types (RW1S, RW1CS, RW, and RZ), writing a '0' has no effect. |
| 229 | */ |
| 230 | u32 xhci_port_state_to_neutral(u32 state) |
| 231 | { |
| 232 | /* Save read-only status and port state */ |
| 233 | return (state & XHCI_PORT_RO) | (state & XHCI_PORT_RWS); |
| 234 | } |
| 235 | |
| 236 | /* |
| 237 | * find slot id based on port number. |
| 238 | * @port: The one-based port number from one of the two split roothubs. |
| 239 | */ |
| 240 | int xhci_find_slot_id_by_port(struct usb_hcd *hcd, struct xhci_hcd *xhci, |
| 241 | u16 port) |
| 242 | { |
| 243 | int slot_id; |
| 244 | int i; |
| 245 | enum usb_device_speed speed; |
| 246 | |
| 247 | slot_id = 0; |
| 248 | for (i = 0; i < MAX_HC_SLOTS; i++) { |
| 249 | if (!xhci->devs[i]) |
| 250 | continue; |
| 251 | speed = xhci->devs[i]->udev->speed; |
| 252 | if (((speed == USB_SPEED_SUPER) == (hcd->speed == HCD_USB3)) |
| 253 | && xhci->devs[i]->fake_port == port) { |
| 254 | slot_id = i; |
| 255 | break; |
| 256 | } |
| 257 | } |
| 258 | |
| 259 | return slot_id; |
| 260 | } |
| 261 | |
| 262 | /* |
| 263 | * Stop device |
| 264 | * It issues stop endpoint command for EP 0 to 30. And wait the last command |
| 265 | * to complete. |
| 266 | * suspend will set to 1, if suspend bit need to set in command. |
| 267 | */ |
| 268 | static int xhci_stop_device(struct xhci_hcd *xhci, int slot_id, int suspend) |
| 269 | { |
| 270 | struct xhci_virt_device *virt_dev; |
| 271 | struct xhci_command *cmd; |
| 272 | unsigned long flags; |
| 273 | int timeleft; |
| 274 | int ret; |
| 275 | int i; |
| 276 | |
| 277 | ret = 0; |
| 278 | virt_dev = xhci->devs[slot_id]; |
| 279 | cmd = xhci_alloc_command(xhci, false, true, GFP_NOIO); |
| 280 | if (!cmd) { |
| 281 | xhci_dbg(xhci, "Couldn't allocate command structure.\n"); |
| 282 | return -ENOMEM; |
| 283 | } |
| 284 | |
| 285 | spin_lock_irqsave(&xhci->lock, flags); |
| 286 | for (i = LAST_EP_INDEX; i > 0; i--) { |
| 287 | if (virt_dev->eps[i].ring && virt_dev->eps[i].ring->dequeue) |
| 288 | xhci_queue_stop_endpoint(xhci, slot_id, i, suspend); |
| 289 | } |
| 290 | cmd->command_trb = xhci_find_next_enqueue(xhci->cmd_ring); |
| 291 | list_add_tail(&cmd->cmd_list, &virt_dev->cmd_list); |
| 292 | xhci_queue_stop_endpoint(xhci, slot_id, 0, suspend); |
| 293 | xhci_ring_cmd_db(xhci); |
| 294 | spin_unlock_irqrestore(&xhci->lock, flags); |
| 295 | |
| 296 | /* Wait for last stop endpoint command to finish */ |
| 297 | timeleft = wait_for_completion_interruptible_timeout( |
| 298 | cmd->completion, |
| 299 | USB_CTRL_SET_TIMEOUT); |
| 300 | if (timeleft <= 0) { |
| 301 | xhci_warn(xhci, "%s while waiting for stop endpoint command\n", |
| 302 | timeleft == 0 ? "Timeout" : "Signal"); |
| 303 | spin_lock_irqsave(&xhci->lock, flags); |
| 304 | /* The timeout might have raced with the event ring handler, so |
| 305 | * only delete from the list if the item isn't poisoned. |
| 306 | */ |
| 307 | if (cmd->cmd_list.next != LIST_POISON1) |
| 308 | list_del(&cmd->cmd_list); |
| 309 | spin_unlock_irqrestore(&xhci->lock, flags); |
| 310 | ret = -ETIME; |
| 311 | goto command_cleanup; |
| 312 | } |
| 313 | |
| 314 | command_cleanup: |
| 315 | xhci_free_command(xhci, cmd); |
| 316 | return ret; |
| 317 | } |
| 318 | |
| 319 | /* |
| 320 | * Ring device, it rings the all doorbells unconditionally. |
| 321 | */ |
| 322 | void xhci_ring_device(struct xhci_hcd *xhci, int slot_id) |
| 323 | { |
| 324 | int i; |
| 325 | |
| 326 | for (i = 0; i < LAST_EP_INDEX + 1; i++) |
| 327 | if (xhci->devs[slot_id]->eps[i].ring && |
| 328 | xhci->devs[slot_id]->eps[i].ring->dequeue) |
| 329 | xhci_ring_ep_doorbell(xhci, slot_id, i, 0); |
| 330 | |
| 331 | return; |
| 332 | } |
| 333 | |
| 334 | static void xhci_disable_port(struct usb_hcd *hcd, struct xhci_hcd *xhci, |
| 335 | u16 wIndex, __le32 __iomem *addr, u32 port_status) |
| 336 | { |
| 337 | /* Don't allow the USB core to disable SuperSpeed ports. */ |
| 338 | if (hcd->speed == HCD_USB3) { |
| 339 | xhci_dbg(xhci, "Ignoring request to disable " |
| 340 | "SuperSpeed port.\n"); |
| 341 | return; |
| 342 | } |
| 343 | |
| 344 | /* Write 1 to disable the port */ |
| 345 | xhci_writel(xhci, port_status | PORT_PE, addr); |
| 346 | port_status = xhci_readl(xhci, addr); |
| 347 | xhci_dbg(xhci, "disable port, actual port %d status = 0x%x\n", |
| 348 | wIndex, port_status); |
| 349 | } |
| 350 | |
| 351 | static void xhci_clear_port_change_bit(struct xhci_hcd *xhci, u16 wValue, |
| 352 | u16 wIndex, __le32 __iomem *addr, u32 port_status) |
| 353 | { |
| 354 | char *port_change_bit; |
| 355 | u32 status; |
| 356 | |
| 357 | switch (wValue) { |
| 358 | case USB_PORT_FEAT_C_RESET: |
| 359 | status = PORT_RC; |
| 360 | port_change_bit = "reset"; |
| 361 | break; |
| 362 | case USB_PORT_FEAT_C_BH_PORT_RESET: |
| 363 | status = PORT_WRC; |
| 364 | port_change_bit = "warm(BH) reset"; |
| 365 | break; |
| 366 | case USB_PORT_FEAT_C_CONNECTION: |
| 367 | status = PORT_CSC; |
| 368 | port_change_bit = "connect"; |
| 369 | break; |
| 370 | case USB_PORT_FEAT_C_OVER_CURRENT: |
| 371 | status = PORT_OCC; |
| 372 | port_change_bit = "over-current"; |
| 373 | break; |
| 374 | case USB_PORT_FEAT_C_ENABLE: |
| 375 | status = PORT_PEC; |
| 376 | port_change_bit = "enable/disable"; |
| 377 | break; |
| 378 | case USB_PORT_FEAT_C_SUSPEND: |
| 379 | status = PORT_PLC; |
| 380 | port_change_bit = "suspend/resume"; |
| 381 | break; |
| 382 | case USB_PORT_FEAT_C_PORT_LINK_STATE: |
| 383 | status = PORT_PLC; |
| 384 | port_change_bit = "link state"; |
| 385 | break; |
| 386 | case USB_PORT_FEAT_C_PORT_CONFIG_ERROR: |
| 387 | status = PORT_CEC; |
| 388 | port_change_bit = "config error"; |
| 389 | break; |
| 390 | default: |
| 391 | /* Should never happen */ |
| 392 | return; |
| 393 | } |
| 394 | /* Change bits are all write 1 to clear */ |
| 395 | xhci_writel(xhci, port_status | status, addr); |
| 396 | port_status = xhci_readl(xhci, addr); |
| 397 | xhci_dbg(xhci, "clear port %s change, actual port %d status = 0x%x\n", |
| 398 | port_change_bit, wIndex, port_status); |
| 399 | } |
| 400 | |
| 401 | static int xhci_get_ports(struct usb_hcd *hcd, __le32 __iomem ***port_array) |
| 402 | { |
| 403 | int max_ports; |
| 404 | struct xhci_hcd *xhci = hcd_to_xhci(hcd); |
| 405 | |
| 406 | if (hcd->speed == HCD_USB3) { |
| 407 | max_ports = xhci->num_usb3_ports; |
| 408 | *port_array = xhci->usb3_ports; |
| 409 | } else { |
| 410 | max_ports = xhci->num_usb2_ports; |
| 411 | *port_array = xhci->usb2_ports; |
| 412 | } |
| 413 | |
| 414 | return max_ports; |
| 415 | } |
| 416 | |
| 417 | void xhci_set_link_state(struct xhci_hcd *xhci, __le32 __iomem **port_array, |
| 418 | int port_id, u32 link_state) |
| 419 | { |
| 420 | u32 temp; |
| 421 | |
| 422 | temp = xhci_readl(xhci, port_array[port_id]); |
| 423 | temp = xhci_port_state_to_neutral(temp); |
| 424 | temp &= ~PORT_PLS_MASK; |
| 425 | temp |= PORT_LINK_STROBE | link_state; |
| 426 | xhci_writel(xhci, temp, port_array[port_id]); |
| 427 | } |
| 428 | |
| 429 | void xhci_set_remote_wake_mask(struct xhci_hcd *xhci, |
| 430 | __le32 __iomem **port_array, int port_id, u16 wake_mask) |
| 431 | { |
| 432 | u32 temp; |
| 433 | |
| 434 | temp = xhci_readl(xhci, port_array[port_id]); |
| 435 | temp = xhci_port_state_to_neutral(temp); |
| 436 | |
| 437 | if (wake_mask & USB_PORT_FEAT_REMOTE_WAKE_CONNECT) |
| 438 | temp |= PORT_WKCONN_E; |
| 439 | else |
| 440 | temp &= ~PORT_WKCONN_E; |
| 441 | |
| 442 | if (wake_mask & USB_PORT_FEAT_REMOTE_WAKE_DISCONNECT) |
| 443 | temp |= PORT_WKDISC_E; |
| 444 | else |
| 445 | temp &= ~PORT_WKDISC_E; |
| 446 | |
| 447 | if (wake_mask & USB_PORT_FEAT_REMOTE_WAKE_OVER_CURRENT) |
| 448 | temp |= PORT_WKOC_E; |
| 449 | else |
| 450 | temp &= ~PORT_WKOC_E; |
| 451 | |
| 452 | xhci_writel(xhci, temp, port_array[port_id]); |
| 453 | } |
| 454 | |
| 455 | /* Test and clear port RWC bit */ |
| 456 | void xhci_test_and_clear_bit(struct xhci_hcd *xhci, __le32 __iomem **port_array, |
| 457 | int port_id, u32 port_bit) |
| 458 | { |
| 459 | u32 temp; |
| 460 | |
| 461 | temp = xhci_readl(xhci, port_array[port_id]); |
| 462 | if (temp & port_bit) { |
| 463 | temp = xhci_port_state_to_neutral(temp); |
| 464 | temp |= port_bit; |
| 465 | xhci_writel(xhci, temp, port_array[port_id]); |
| 466 | } |
| 467 | } |
| 468 | |
| 469 | /* Updates Link Status for super Speed port */ |
| 470 | static void xhci_hub_report_link_state(struct xhci_hcd *xhci, |
| 471 | u32 *status, u32 status_reg) |
| 472 | { |
| 473 | u32 pls = status_reg & PORT_PLS_MASK; |
| 474 | |
| 475 | /* resume state is a xHCI internal state. |
| 476 | * Do not report it to usb core. |
| 477 | */ |
| 478 | if (pls == XDEV_RESUME) |
| 479 | return; |
| 480 | |
| 481 | /* When the CAS bit is set then warm reset |
| 482 | * should be performed on port |
| 483 | */ |
| 484 | if (status_reg & PORT_CAS) { |
| 485 | /* The CAS bit can be set while the port is |
| 486 | * in any link state. |
| 487 | * Only roothubs have CAS bit, so we |
| 488 | * pretend to be in compliance mode |
| 489 | * unless we're already in compliance |
| 490 | * or the inactive state. |
| 491 | */ |
| 492 | if (pls != USB_SS_PORT_LS_COMP_MOD && |
| 493 | pls != USB_SS_PORT_LS_SS_INACTIVE) { |
| 494 | pls = USB_SS_PORT_LS_COMP_MOD; |
| 495 | } |
| 496 | /* Return also connection bit - |
| 497 | * hub state machine resets port |
| 498 | * when this bit is set. |
| 499 | */ |
| 500 | pls |= USB_PORT_STAT_CONNECTION; |
| 501 | } else { |
| 502 | /* |
| 503 | * If CAS bit isn't set but the Port is already at |
| 504 | * Compliance Mode, fake a connection so the USB core |
| 505 | * notices the Compliance state and resets the port. |
| 506 | * This resolves an issue generated by the SN65LVPE502CP |
| 507 | * in which sometimes the port enters compliance mode |
| 508 | * caused by a delay on the host-device negotiation. |
| 509 | */ |
| 510 | if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) && |
| 511 | (pls == USB_SS_PORT_LS_COMP_MOD)) |
| 512 | pls |= USB_PORT_STAT_CONNECTION; |
| 513 | } |
| 514 | |
| 515 | /* update status field */ |
| 516 | *status |= pls; |
| 517 | } |
| 518 | |
| 519 | /* |
| 520 | * Function for Compliance Mode Quirk. |
| 521 | * |
| 522 | * This Function verifies if all xhc USB3 ports have entered U0, if so, |
| 523 | * the compliance mode timer is deleted. A port won't enter |
| 524 | * compliance mode if it has previously entered U0. |
| 525 | */ |
| 526 | void xhci_del_comp_mod_timer(struct xhci_hcd *xhci, u32 status, u16 wIndex) |
| 527 | { |
| 528 | u32 all_ports_seen_u0 = ((1 << xhci->num_usb3_ports)-1); |
| 529 | bool port_in_u0 = ((status & PORT_PLS_MASK) == XDEV_U0); |
| 530 | |
| 531 | if (!(xhci->quirks & XHCI_COMP_MODE_QUIRK)) |
| 532 | return; |
| 533 | |
| 534 | if ((xhci->port_status_u0 != all_ports_seen_u0) && port_in_u0) { |
| 535 | xhci->port_status_u0 |= 1 << wIndex; |
| 536 | if (xhci->port_status_u0 == all_ports_seen_u0) { |
| 537 | del_timer_sync(&xhci->comp_mode_recovery_timer); |
| 538 | xhci_dbg(xhci, "All USB3 ports have entered U0 already!\n"); |
| 539 | xhci_dbg(xhci, "Compliance Mode Recovery Timer Deleted.\n"); |
| 540 | } |
| 541 | } |
| 542 | } |
| 543 | |
| 544 | int xhci_hub_control(struct usb_hcd *hcd, u16 typeReq, u16 wValue, |
| 545 | u16 wIndex, char *buf, u16 wLength) |
| 546 | { |
| 547 | struct xhci_hcd *xhci = hcd_to_xhci(hcd); |
| 548 | int max_ports; |
| 549 | unsigned long flags; |
| 550 | u32 temp, status; |
| 551 | int retval = 0; |
| 552 | __le32 __iomem **port_array; |
| 553 | int slot_id; |
| 554 | struct xhci_bus_state *bus_state; |
| 555 | u16 link_state = 0; |
| 556 | u16 wake_mask = 0; |
| 557 | |
| 558 | max_ports = xhci_get_ports(hcd, &port_array); |
| 559 | bus_state = &xhci->bus_state[hcd_index(hcd)]; |
| 560 | |
| 561 | spin_lock_irqsave(&xhci->lock, flags); |
| 562 | switch (typeReq) { |
| 563 | case GetHubStatus: |
| 564 | /* No power source, over-current reported per port */ |
| 565 | memset(buf, 0, 4); |
| 566 | break; |
| 567 | case GetHubDescriptor: |
| 568 | /* Check to make sure userspace is asking for the USB 3.0 hub |
| 569 | * descriptor for the USB 3.0 roothub. If not, we stall the |
| 570 | * endpoint, like external hubs do. |
| 571 | */ |
| 572 | if (hcd->speed == HCD_USB3 && |
| 573 | (wLength < USB_DT_SS_HUB_SIZE || |
| 574 | wValue != (USB_DT_SS_HUB << 8))) { |
| 575 | xhci_dbg(xhci, "Wrong hub descriptor type for " |
| 576 | "USB 3.0 roothub.\n"); |
| 577 | goto error; |
| 578 | } |
| 579 | xhci_hub_descriptor(hcd, xhci, |
| 580 | (struct usb_hub_descriptor *) buf); |
| 581 | break; |
| 582 | case DeviceRequest | USB_REQ_GET_DESCRIPTOR: |
| 583 | if ((wValue & 0xff00) != (USB_DT_BOS << 8)) |
| 584 | goto error; |
| 585 | |
| 586 | if (hcd->speed != HCD_USB3) |
| 587 | goto error; |
| 588 | |
| 589 | memcpy(buf, &usb_bos_descriptor, |
| 590 | USB_DT_BOS_SIZE + USB_DT_USB_SS_CAP_SIZE); |
| 591 | temp = xhci_readl(xhci, &xhci->cap_regs->hcs_params3); |
| 592 | buf[12] = HCS_U1_LATENCY(temp); |
| 593 | put_unaligned_le16(HCS_U2_LATENCY(temp), &buf[13]); |
| 594 | |
| 595 | spin_unlock_irqrestore(&xhci->lock, flags); |
| 596 | return USB_DT_BOS_SIZE + USB_DT_USB_SS_CAP_SIZE; |
| 597 | case GetPortStatus: |
| 598 | if (!wIndex || wIndex > max_ports) |
| 599 | goto error; |
| 600 | wIndex--; |
| 601 | status = 0; |
| 602 | temp = xhci_readl(xhci, port_array[wIndex]); |
| 603 | if (temp == 0xffffffff) { |
| 604 | retval = -ENODEV; |
| 605 | break; |
| 606 | } |
| 607 | xhci_dbg(xhci, "get port status, actual port %d status = 0x%x\n", wIndex, temp); |
| 608 | |
| 609 | /* wPortChange bits */ |
| 610 | if (temp & PORT_CSC) |
| 611 | status |= USB_PORT_STAT_C_CONNECTION << 16; |
| 612 | if (temp & PORT_PEC) |
| 613 | status |= USB_PORT_STAT_C_ENABLE << 16; |
| 614 | if ((temp & PORT_OCC)) |
| 615 | status |= USB_PORT_STAT_C_OVERCURRENT << 16; |
| 616 | if ((temp & PORT_RC)) |
| 617 | status |= USB_PORT_STAT_C_RESET << 16; |
| 618 | /* USB3.0 only */ |
| 619 | if (hcd->speed == HCD_USB3) { |
| 620 | if ((temp & PORT_PLC)) |
| 621 | status |= USB_PORT_STAT_C_LINK_STATE << 16; |
| 622 | if ((temp & PORT_WRC)) |
| 623 | status |= USB_PORT_STAT_C_BH_RESET << 16; |
| 624 | if ((temp & PORT_CEC)) |
| 625 | status |= USB_PORT_STAT_C_CONFIG_ERROR << 16; |
| 626 | } |
| 627 | |
| 628 | if (hcd->speed != HCD_USB3) { |
| 629 | if ((temp & PORT_PLS_MASK) == XDEV_U3 |
| 630 | && (temp & PORT_POWER)) |
| 631 | status |= USB_PORT_STAT_SUSPEND; |
| 632 | } |
| 633 | if ((temp & PORT_PLS_MASK) == XDEV_RESUME && |
| 634 | !DEV_SUPERSPEED(temp)) { |
| 635 | if ((temp & PORT_RESET) || !(temp & PORT_PE)) |
| 636 | goto error; |
| 637 | if (time_after_eq(jiffies, |
| 638 | bus_state->resume_done[wIndex])) { |
| 639 | xhci_dbg(xhci, "Resume USB2 port %d\n", |
| 640 | wIndex + 1); |
| 641 | bus_state->resume_done[wIndex] = 0; |
| 642 | clear_bit(wIndex, &bus_state->resuming_ports); |
| 643 | xhci_set_link_state(xhci, port_array, wIndex, |
| 644 | XDEV_U0); |
| 645 | xhci_dbg(xhci, "set port %d resume\n", |
| 646 | wIndex + 1); |
| 647 | slot_id = xhci_find_slot_id_by_port(hcd, xhci, |
| 648 | wIndex + 1); |
| 649 | if (!slot_id) { |
| 650 | xhci_dbg(xhci, "slot_id is zero\n"); |
| 651 | goto error; |
| 652 | } |
| 653 | xhci_ring_device(xhci, slot_id); |
| 654 | bus_state->port_c_suspend |= 1 << wIndex; |
| 655 | bus_state->suspended_ports &= ~(1 << wIndex); |
| 656 | } else { |
| 657 | /* |
| 658 | * The resume has been signaling for less than |
| 659 | * 20ms. Report the port status as SUSPEND, |
| 660 | * let the usbcore check port status again |
| 661 | * and clear resume signaling later. |
| 662 | */ |
| 663 | status |= USB_PORT_STAT_SUSPEND; |
| 664 | } |
| 665 | } |
| 666 | if ((temp & PORT_PLS_MASK) == XDEV_U0 |
| 667 | && (temp & PORT_POWER) |
| 668 | && (bus_state->suspended_ports & (1 << wIndex))) { |
| 669 | bus_state->suspended_ports &= ~(1 << wIndex); |
| 670 | if (hcd->speed != HCD_USB3) |
| 671 | bus_state->port_c_suspend |= 1 << wIndex; |
| 672 | } |
| 673 | if (temp & PORT_CONNECT) { |
| 674 | status |= USB_PORT_STAT_CONNECTION; |
| 675 | status |= xhci_port_speed(temp); |
| 676 | } |
| 677 | if (temp & PORT_PE) |
| 678 | status |= USB_PORT_STAT_ENABLE; |
| 679 | if (temp & PORT_OC) |
| 680 | status |= USB_PORT_STAT_OVERCURRENT; |
| 681 | if (temp & PORT_RESET) |
| 682 | status |= USB_PORT_STAT_RESET; |
| 683 | if (temp & PORT_POWER) { |
| 684 | if (hcd->speed == HCD_USB3) |
| 685 | status |= USB_SS_PORT_STAT_POWER; |
| 686 | else |
| 687 | status |= USB_PORT_STAT_POWER; |
| 688 | } |
| 689 | /* Update Port Link State for super speed ports*/ |
| 690 | if (hcd->speed == HCD_USB3) { |
| 691 | xhci_hub_report_link_state(xhci, &status, temp); |
| 692 | /* |
| 693 | * Verify if all USB3 Ports Have entered U0 already. |
| 694 | * Delete Compliance Mode Timer if so. |
| 695 | */ |
| 696 | xhci_del_comp_mod_timer(xhci, temp, wIndex); |
| 697 | } |
| 698 | if (bus_state->port_c_suspend & (1 << wIndex)) |
| 699 | status |= 1 << USB_PORT_FEAT_C_SUSPEND; |
| 700 | xhci_dbg(xhci, "Get port status returned 0x%x\n", status); |
| 701 | put_unaligned(cpu_to_le32(status), (__le32 *) buf); |
| 702 | break; |
| 703 | case SetPortFeature: |
| 704 | if (wValue == USB_PORT_FEAT_LINK_STATE) |
| 705 | link_state = (wIndex & 0xff00) >> 3; |
| 706 | if (wValue == USB_PORT_FEAT_REMOTE_WAKE_MASK) |
| 707 | wake_mask = wIndex & 0xff00; |
| 708 | wIndex &= 0xff; |
| 709 | if (!wIndex || wIndex > max_ports) |
| 710 | goto error; |
| 711 | wIndex--; |
| 712 | temp = xhci_readl(xhci, port_array[wIndex]); |
| 713 | if (temp == 0xffffffff) { |
| 714 | retval = -ENODEV; |
| 715 | break; |
| 716 | } |
| 717 | temp = xhci_port_state_to_neutral(temp); |
| 718 | /* FIXME: What new port features do we need to support? */ |
| 719 | switch (wValue) { |
| 720 | case USB_PORT_FEAT_SUSPEND: |
| 721 | temp = xhci_readl(xhci, port_array[wIndex]); |
| 722 | if ((temp & PORT_PLS_MASK) != XDEV_U0) { |
| 723 | /* Resume the port to U0 first */ |
| 724 | xhci_set_link_state(xhci, port_array, wIndex, |
| 725 | XDEV_U0); |
| 726 | spin_unlock_irqrestore(&xhci->lock, flags); |
| 727 | msleep(10); |
| 728 | spin_lock_irqsave(&xhci->lock, flags); |
| 729 | } |
| 730 | /* In spec software should not attempt to suspend |
| 731 | * a port unless the port reports that it is in the |
| 732 | * enabled (PED = ‘1’,PLS < ‘3’) state. |
| 733 | */ |
| 734 | temp = xhci_readl(xhci, port_array[wIndex]); |
| 735 | if ((temp & PORT_PE) == 0 || (temp & PORT_RESET) |
| 736 | || (temp & PORT_PLS_MASK) >= XDEV_U3) { |
| 737 | xhci_warn(xhci, "USB core suspending device " |
| 738 | "not in U0/U1/U2.\n"); |
| 739 | goto error; |
| 740 | } |
| 741 | |
| 742 | slot_id = xhci_find_slot_id_by_port(hcd, xhci, |
| 743 | wIndex + 1); |
| 744 | if (!slot_id) { |
| 745 | xhci_warn(xhci, "slot_id is zero\n"); |
| 746 | goto error; |
| 747 | } |
| 748 | /* unlock to execute stop endpoint commands */ |
| 749 | spin_unlock_irqrestore(&xhci->lock, flags); |
| 750 | xhci_stop_device(xhci, slot_id, 1); |
| 751 | spin_lock_irqsave(&xhci->lock, flags); |
| 752 | |
| 753 | xhci_set_link_state(xhci, port_array, wIndex, XDEV_U3); |
| 754 | |
| 755 | spin_unlock_irqrestore(&xhci->lock, flags); |
| 756 | msleep(10); /* wait device to enter */ |
| 757 | spin_lock_irqsave(&xhci->lock, flags); |
| 758 | |
| 759 | temp = xhci_readl(xhci, port_array[wIndex]); |
| 760 | bus_state->suspended_ports |= 1 << wIndex; |
| 761 | break; |
| 762 | case USB_PORT_FEAT_LINK_STATE: |
| 763 | temp = xhci_readl(xhci, port_array[wIndex]); |
| 764 | |
| 765 | /* Disable port */ |
| 766 | if (link_state == USB_SS_PORT_LS_SS_DISABLED) { |
| 767 | xhci_dbg(xhci, "Disable port %d\n", wIndex); |
| 768 | temp = xhci_port_state_to_neutral(temp); |
| 769 | /* |
| 770 | * Clear all change bits, so that we get a new |
| 771 | * connection event. |
| 772 | */ |
| 773 | temp |= PORT_CSC | PORT_PEC | PORT_WRC | |
| 774 | PORT_OCC | PORT_RC | PORT_PLC | |
| 775 | PORT_CEC; |
| 776 | xhci_writel(xhci, temp | PORT_PE, |
| 777 | port_array[wIndex]); |
| 778 | temp = xhci_readl(xhci, port_array[wIndex]); |
| 779 | break; |
| 780 | } |
| 781 | |
| 782 | /* Put link in RxDetect (enable port) */ |
| 783 | if (link_state == USB_SS_PORT_LS_RX_DETECT) { |
| 784 | xhci_dbg(xhci, "Enable port %d\n", wIndex); |
| 785 | xhci_set_link_state(xhci, port_array, wIndex, |
| 786 | link_state); |
| 787 | temp = xhci_readl(xhci, port_array[wIndex]); |
| 788 | break; |
| 789 | } |
| 790 | |
| 791 | /* Software should not attempt to set |
| 792 | * port link state above '3' (U3) and the port |
| 793 | * must be enabled. |
| 794 | */ |
| 795 | if ((temp & PORT_PE) == 0 || |
| 796 | (link_state > USB_SS_PORT_LS_U3)) { |
| 797 | xhci_warn(xhci, "Cannot set link state.\n"); |
| 798 | goto error; |
| 799 | } |
| 800 | |
| 801 | if (link_state == USB_SS_PORT_LS_U3) { |
| 802 | slot_id = xhci_find_slot_id_by_port(hcd, xhci, |
| 803 | wIndex + 1); |
| 804 | if (slot_id) { |
| 805 | /* unlock to execute stop endpoint |
| 806 | * commands */ |
| 807 | spin_unlock_irqrestore(&xhci->lock, |
| 808 | flags); |
| 809 | xhci_stop_device(xhci, slot_id, 1); |
| 810 | spin_lock_irqsave(&xhci->lock, flags); |
| 811 | } |
| 812 | } |
| 813 | |
| 814 | xhci_set_link_state(xhci, port_array, wIndex, |
| 815 | link_state); |
| 816 | |
| 817 | spin_unlock_irqrestore(&xhci->lock, flags); |
| 818 | msleep(20); /* wait device to enter */ |
| 819 | spin_lock_irqsave(&xhci->lock, flags); |
| 820 | |
| 821 | temp = xhci_readl(xhci, port_array[wIndex]); |
| 822 | if (link_state == USB_SS_PORT_LS_U3) |
| 823 | bus_state->suspended_ports |= 1 << wIndex; |
| 824 | break; |
| 825 | case USB_PORT_FEAT_POWER: |
| 826 | /* |
| 827 | * Turn on ports, even if there isn't per-port switching. |
| 828 | * HC will report connect events even before this is set. |
| 829 | * However, khubd will ignore the roothub events until |
| 830 | * the roothub is registered. |
| 831 | */ |
| 832 | xhci_writel(xhci, temp | PORT_POWER, |
| 833 | port_array[wIndex]); |
| 834 | |
| 835 | temp = xhci_readl(xhci, port_array[wIndex]); |
| 836 | xhci_dbg(xhci, "set port power, actual port %d status = 0x%x\n", wIndex, temp); |
| 837 | break; |
| 838 | case USB_PORT_FEAT_RESET: |
| 839 | temp = (temp | PORT_RESET); |
| 840 | xhci_writel(xhci, temp, port_array[wIndex]); |
| 841 | |
| 842 | temp = xhci_readl(xhci, port_array[wIndex]); |
| 843 | xhci_dbg(xhci, "set port reset, actual port %d status = 0x%x\n", wIndex, temp); |
| 844 | break; |
| 845 | case USB_PORT_FEAT_REMOTE_WAKE_MASK: |
| 846 | xhci_set_remote_wake_mask(xhci, port_array, |
| 847 | wIndex, wake_mask); |
| 848 | temp = xhci_readl(xhci, port_array[wIndex]); |
| 849 | xhci_dbg(xhci, "set port remote wake mask, " |
| 850 | "actual port %d status = 0x%x\n", |
| 851 | wIndex, temp); |
| 852 | break; |
| 853 | case USB_PORT_FEAT_BH_PORT_RESET: |
| 854 | temp |= PORT_WR; |
| 855 | xhci_writel(xhci, temp, port_array[wIndex]); |
| 856 | |
| 857 | temp = xhci_readl(xhci, port_array[wIndex]); |
| 858 | break; |
| 859 | default: |
| 860 | goto error; |
| 861 | } |
| 862 | /* unblock any posted writes */ |
| 863 | temp = xhci_readl(xhci, port_array[wIndex]); |
| 864 | break; |
| 865 | case ClearPortFeature: |
| 866 | if (!wIndex || wIndex > max_ports) |
| 867 | goto error; |
| 868 | wIndex--; |
| 869 | temp = xhci_readl(xhci, port_array[wIndex]); |
| 870 | if (temp == 0xffffffff) { |
| 871 | retval = -ENODEV; |
| 872 | break; |
| 873 | } |
| 874 | /* FIXME: What new port features do we need to support? */ |
| 875 | temp = xhci_port_state_to_neutral(temp); |
| 876 | switch (wValue) { |
| 877 | case USB_PORT_FEAT_SUSPEND: |
| 878 | temp = xhci_readl(xhci, port_array[wIndex]); |
| 879 | xhci_dbg(xhci, "clear USB_PORT_FEAT_SUSPEND\n"); |
| 880 | xhci_dbg(xhci, "PORTSC %04x\n", temp); |
| 881 | if (temp & PORT_RESET) |
| 882 | goto error; |
| 883 | if ((temp & PORT_PLS_MASK) == XDEV_U3) { |
| 884 | if ((temp & PORT_PE) == 0) |
| 885 | goto error; |
| 886 | |
| 887 | xhci_set_link_state(xhci, port_array, wIndex, |
| 888 | XDEV_RESUME); |
| 889 | spin_unlock_irqrestore(&xhci->lock, flags); |
| 890 | msleep(20); |
| 891 | spin_lock_irqsave(&xhci->lock, flags); |
| 892 | xhci_set_link_state(xhci, port_array, wIndex, |
| 893 | XDEV_U0); |
| 894 | } |
| 895 | bus_state->port_c_suspend |= 1 << wIndex; |
| 896 | |
| 897 | slot_id = xhci_find_slot_id_by_port(hcd, xhci, |
| 898 | wIndex + 1); |
| 899 | if (!slot_id) { |
| 900 | xhci_dbg(xhci, "slot_id is zero\n"); |
| 901 | goto error; |
| 902 | } |
| 903 | xhci_ring_device(xhci, slot_id); |
| 904 | break; |
| 905 | case USB_PORT_FEAT_C_SUSPEND: |
| 906 | bus_state->port_c_suspend &= ~(1 << wIndex); |
| 907 | case USB_PORT_FEAT_C_RESET: |
| 908 | case USB_PORT_FEAT_C_BH_PORT_RESET: |
| 909 | case USB_PORT_FEAT_C_CONNECTION: |
| 910 | case USB_PORT_FEAT_C_OVER_CURRENT: |
| 911 | case USB_PORT_FEAT_C_ENABLE: |
| 912 | case USB_PORT_FEAT_C_PORT_LINK_STATE: |
| 913 | case USB_PORT_FEAT_C_PORT_CONFIG_ERROR: |
| 914 | xhci_clear_port_change_bit(xhci, wValue, wIndex, |
| 915 | port_array[wIndex], temp); |
| 916 | break; |
| 917 | case USB_PORT_FEAT_ENABLE: |
| 918 | xhci_disable_port(hcd, xhci, wIndex, |
| 919 | port_array[wIndex], temp); |
| 920 | break; |
| 921 | default: |
| 922 | goto error; |
| 923 | } |
| 924 | break; |
| 925 | default: |
| 926 | error: |
| 927 | /* "stall" on error */ |
| 928 | retval = -EPIPE; |
| 929 | } |
| 930 | spin_unlock_irqrestore(&xhci->lock, flags); |
| 931 | return retval; |
| 932 | } |
| 933 | |
| 934 | /* |
| 935 | * Returns 0 if the status hasn't changed, or the number of bytes in buf. |
| 936 | * Ports are 0-indexed from the HCD point of view, |
| 937 | * and 1-indexed from the USB core pointer of view. |
| 938 | * |
| 939 | * Note that the status change bits will be cleared as soon as a port status |
| 940 | * change event is generated, so we use the saved status from that event. |
| 941 | */ |
| 942 | int xhci_hub_status_data(struct usb_hcd *hcd, char *buf) |
| 943 | { |
| 944 | unsigned long flags; |
| 945 | u32 temp, status; |
| 946 | u32 mask; |
| 947 | int i, retval; |
| 948 | struct xhci_hcd *xhci = hcd_to_xhci(hcd); |
| 949 | int max_ports; |
| 950 | __le32 __iomem **port_array; |
| 951 | struct xhci_bus_state *bus_state; |
| 952 | bool reset_change = false; |
| 953 | |
| 954 | max_ports = xhci_get_ports(hcd, &port_array); |
| 955 | bus_state = &xhci->bus_state[hcd_index(hcd)]; |
| 956 | |
| 957 | /* Initial status is no changes */ |
| 958 | retval = (max_ports + 8) / 8; |
| 959 | memset(buf, 0, retval); |
| 960 | |
| 961 | /* |
| 962 | * Inform the usbcore about resume-in-progress by returning |
| 963 | * a non-zero value even if there are no status changes. |
| 964 | */ |
| 965 | status = bus_state->resuming_ports; |
| 966 | |
| 967 | mask = PORT_CSC | PORT_PEC | PORT_OCC | PORT_PLC | PORT_WRC | PORT_CEC; |
| 968 | |
| 969 | spin_lock_irqsave(&xhci->lock, flags); |
| 970 | /* For each port, did anything change? If so, set that bit in buf. */ |
| 971 | for (i = 0; i < max_ports; i++) { |
| 972 | temp = xhci_readl(xhci, port_array[i]); |
| 973 | if (temp == 0xffffffff) { |
| 974 | retval = -ENODEV; |
| 975 | break; |
| 976 | } |
| 977 | if ((temp & mask) != 0 || |
| 978 | (bus_state->port_c_suspend & 1 << i) || |
| 979 | (bus_state->resume_done[i] && time_after_eq( |
| 980 | jiffies, bus_state->resume_done[i]))) { |
| 981 | buf[(i + 1) / 8] |= 1 << (i + 1) % 8; |
| 982 | status = 1; |
| 983 | } |
| 984 | if ((temp & PORT_RC)) |
| 985 | reset_change = true; |
| 986 | } |
| 987 | if (!status && !reset_change) { |
| 988 | xhci_dbg(xhci, "%s: stopping port polling.\n", __func__); |
| 989 | clear_bit(HCD_FLAG_POLL_RH, &hcd->flags); |
| 990 | } |
| 991 | spin_unlock_irqrestore(&xhci->lock, flags); |
| 992 | return status ? retval : 0; |
| 993 | } |
| 994 | |
| 995 | #ifdef CONFIG_PM |
| 996 | |
| 997 | int xhci_bus_suspend(struct usb_hcd *hcd) |
| 998 | { |
| 999 | struct xhci_hcd *xhci = hcd_to_xhci(hcd); |
| 1000 | int max_ports, port_index; |
| 1001 | __le32 __iomem **port_array; |
| 1002 | struct xhci_bus_state *bus_state; |
| 1003 | unsigned long flags; |
| 1004 | |
| 1005 | max_ports = xhci_get_ports(hcd, &port_array); |
| 1006 | bus_state = &xhci->bus_state[hcd_index(hcd)]; |
| 1007 | |
| 1008 | spin_lock_irqsave(&xhci->lock, flags); |
| 1009 | |
| 1010 | if (hcd->self.root_hub->do_remote_wakeup) { |
| 1011 | if (bus_state->resuming_ports) { |
| 1012 | spin_unlock_irqrestore(&xhci->lock, flags); |
| 1013 | xhci_dbg(xhci, "suspend failed because " |
| 1014 | "a port is resuming\n"); |
| 1015 | return -EBUSY; |
| 1016 | } |
| 1017 | } |
| 1018 | |
| 1019 | port_index = max_ports; |
| 1020 | bus_state->bus_suspended = 0; |
| 1021 | while (port_index--) { |
| 1022 | /* suspend the port if the port is not suspended */ |
| 1023 | u32 t1, t2; |
| 1024 | int slot_id; |
| 1025 | |
| 1026 | t1 = xhci_readl(xhci, port_array[port_index]); |
| 1027 | t2 = xhci_port_state_to_neutral(t1); |
| 1028 | |
| 1029 | if ((t1 & PORT_PE) && !(t1 & PORT_PLS_MASK)) { |
| 1030 | xhci_dbg(xhci, "port %d not suspended\n", port_index); |
| 1031 | slot_id = xhci_find_slot_id_by_port(hcd, xhci, |
| 1032 | port_index + 1); |
| 1033 | if (slot_id) { |
| 1034 | spin_unlock_irqrestore(&xhci->lock, flags); |
| 1035 | xhci_stop_device(xhci, slot_id, 1); |
| 1036 | spin_lock_irqsave(&xhci->lock, flags); |
| 1037 | } |
| 1038 | t2 &= ~PORT_PLS_MASK; |
| 1039 | t2 |= PORT_LINK_STROBE | XDEV_U3; |
| 1040 | set_bit(port_index, &bus_state->bus_suspended); |
| 1041 | } |
| 1042 | /* USB core sets remote wake mask for USB 3.0 hubs, |
| 1043 | * including the USB 3.0 roothub, but only if CONFIG_USB_SUSPEND |
| 1044 | * is enabled, so also enable remote wake here. |
| 1045 | */ |
| 1046 | if (hcd->self.root_hub->do_remote_wakeup) { |
| 1047 | if (t1 & PORT_CONNECT) { |
| 1048 | t2 |= PORT_WKOC_E | PORT_WKDISC_E; |
| 1049 | t2 &= ~PORT_WKCONN_E; |
| 1050 | } else { |
| 1051 | t2 |= PORT_WKOC_E | PORT_WKCONN_E; |
| 1052 | t2 &= ~PORT_WKDISC_E; |
| 1053 | } |
| 1054 | } else |
| 1055 | t2 &= ~PORT_WAKE_BITS; |
| 1056 | |
| 1057 | t1 = xhci_port_state_to_neutral(t1); |
| 1058 | if (t1 != t2) |
| 1059 | xhci_writel(xhci, t2, port_array[port_index]); |
| 1060 | } |
| 1061 | hcd->state = HC_STATE_SUSPENDED; |
| 1062 | bus_state->next_statechange = jiffies + msecs_to_jiffies(10); |
| 1063 | spin_unlock_irqrestore(&xhci->lock, flags); |
| 1064 | return 0; |
| 1065 | } |
| 1066 | |
| 1067 | int xhci_bus_resume(struct usb_hcd *hcd) |
| 1068 | { |
| 1069 | struct xhci_hcd *xhci = hcd_to_xhci(hcd); |
| 1070 | int max_ports, port_index; |
| 1071 | __le32 __iomem **port_array; |
| 1072 | struct xhci_bus_state *bus_state; |
| 1073 | u32 temp; |
| 1074 | unsigned long flags; |
| 1075 | |
| 1076 | max_ports = xhci_get_ports(hcd, &port_array); |
| 1077 | bus_state = &xhci->bus_state[hcd_index(hcd)]; |
| 1078 | |
| 1079 | if (time_before(jiffies, bus_state->next_statechange)) |
| 1080 | msleep(5); |
| 1081 | |
| 1082 | spin_lock_irqsave(&xhci->lock, flags); |
| 1083 | if (!HCD_HW_ACCESSIBLE(hcd)) { |
| 1084 | spin_unlock_irqrestore(&xhci->lock, flags); |
| 1085 | return -ESHUTDOWN; |
| 1086 | } |
| 1087 | |
| 1088 | /* delay the irqs */ |
| 1089 | temp = xhci_readl(xhci, &xhci->op_regs->command); |
| 1090 | temp &= ~CMD_EIE; |
| 1091 | xhci_writel(xhci, temp, &xhci->op_regs->command); |
| 1092 | |
| 1093 | port_index = max_ports; |
| 1094 | while (port_index--) { |
| 1095 | /* Check whether need resume ports. If needed |
| 1096 | resume port and disable remote wakeup */ |
| 1097 | u32 temp; |
| 1098 | int slot_id; |
| 1099 | |
| 1100 | temp = xhci_readl(xhci, port_array[port_index]); |
| 1101 | if (DEV_SUPERSPEED(temp)) |
| 1102 | temp &= ~(PORT_RWC_BITS | PORT_CEC | PORT_WAKE_BITS); |
| 1103 | else |
| 1104 | temp &= ~(PORT_RWC_BITS | PORT_WAKE_BITS); |
| 1105 | if (test_bit(port_index, &bus_state->bus_suspended) && |
| 1106 | (temp & PORT_PLS_MASK)) { |
| 1107 | if (DEV_SUPERSPEED(temp)) { |
| 1108 | xhci_set_link_state(xhci, port_array, |
| 1109 | port_index, XDEV_U0); |
| 1110 | } else { |
| 1111 | xhci_set_link_state(xhci, port_array, |
| 1112 | port_index, XDEV_RESUME); |
| 1113 | |
| 1114 | spin_unlock_irqrestore(&xhci->lock, flags); |
| 1115 | msleep(20); |
| 1116 | spin_lock_irqsave(&xhci->lock, flags); |
| 1117 | |
| 1118 | xhci_set_link_state(xhci, port_array, |
| 1119 | port_index, XDEV_U0); |
| 1120 | } |
| 1121 | /* wait for the port to enter U0 and report port link |
| 1122 | * state change. |
| 1123 | */ |
| 1124 | spin_unlock_irqrestore(&xhci->lock, flags); |
| 1125 | msleep(20); |
| 1126 | spin_lock_irqsave(&xhci->lock, flags); |
| 1127 | |
| 1128 | /* Clear PLC */ |
| 1129 | xhci_test_and_clear_bit(xhci, port_array, port_index, |
| 1130 | PORT_PLC); |
| 1131 | |
| 1132 | slot_id = xhci_find_slot_id_by_port(hcd, |
| 1133 | xhci, port_index + 1); |
| 1134 | if (slot_id) |
| 1135 | xhci_ring_device(xhci, slot_id); |
| 1136 | } else |
| 1137 | xhci_writel(xhci, temp, port_array[port_index]); |
| 1138 | } |
| 1139 | |
| 1140 | (void) xhci_readl(xhci, &xhci->op_regs->command); |
| 1141 | |
| 1142 | bus_state->next_statechange = jiffies + msecs_to_jiffies(5); |
| 1143 | /* re-enable irqs */ |
| 1144 | temp = xhci_readl(xhci, &xhci->op_regs->command); |
| 1145 | temp |= CMD_EIE; |
| 1146 | xhci_writel(xhci, temp, &xhci->op_regs->command); |
| 1147 | temp = xhci_readl(xhci, &xhci->op_regs->command); |
| 1148 | |
| 1149 | spin_unlock_irqrestore(&xhci->lock, flags); |
| 1150 | return 0; |
| 1151 | } |
| 1152 | |
| 1153 | #endif /* CONFIG_PM */ |