yuezonghe | 824eb0c | 2024-06-27 02:32:26 -0700 | [diff] [blame^] | 1 | /* |
| 2 | * linux/arch/arm/mm/proc-v7.S |
| 3 | * |
| 4 | * Copyright (C) 2001 Deep Blue Solutions Ltd. |
| 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify |
| 7 | * it under the terms of the GNU General Public License version 2 as |
| 8 | * published by the Free Software Foundation. |
| 9 | * |
| 10 | * This is the "shell" of the ARMv7 processor support. |
| 11 | */ |
| 12 | #include <linux/init.h> |
| 13 | #include <linux/linkage.h> |
| 14 | #include <asm/assembler.h> |
| 15 | #include <asm/asm-offsets.h> |
| 16 | #include <asm/hwcap.h> |
| 17 | #include <asm/pgtable-hwdef.h> |
| 18 | #include <asm/pgtable.h> |
| 19 | |
| 20 | #include "proc-macros.S" |
| 21 | |
| 22 | #ifdef CONFIG_ARM_LPAE |
| 23 | #include "proc-v7-3level.S" |
| 24 | #else |
| 25 | #include "proc-v7-2level.S" |
| 26 | #endif |
| 27 | |
| 28 | ENTRY(cpu_v7_proc_init) |
| 29 | mov pc, lr |
| 30 | ENDPROC(cpu_v7_proc_init) |
| 31 | |
| 32 | ENTRY(cpu_v7_proc_fin) |
| 33 | mrc p15, 0, r0, c1, c0, 0 @ ctrl register |
| 34 | bic r0, r0, #0x1000 @ ...i............ |
| 35 | bic r0, r0, #0x0006 @ .............ca. |
| 36 | mcr p15, 0, r0, c1, c0, 0 @ disable caches |
| 37 | mov pc, lr |
| 38 | ENDPROC(cpu_v7_proc_fin) |
| 39 | |
| 40 | /* |
| 41 | * cpu_v7_reset(loc) |
| 42 | * |
| 43 | * Perform a soft reset of the system. Put the CPU into the |
| 44 | * same state as it would be if it had been reset, and branch |
| 45 | * to what would be the reset vector. |
| 46 | * |
| 47 | * - loc - location to jump to for soft reset |
| 48 | * |
| 49 | * This code must be executed using a flat identity mapping with |
| 50 | * caches disabled. |
| 51 | */ |
| 52 | .align 5 |
| 53 | .pushsection .idmap.text, "ax" |
| 54 | ENTRY(cpu_v7_reset) |
| 55 | mrc p15, 0, r1, c1, c0, 0 @ ctrl register |
| 56 | bic r1, r1, #0x1 @ ...............m |
| 57 | THUMB( bic r1, r1, #1 << 30 ) @ SCTLR.TE (Thumb exceptions) |
| 58 | mcr p15, 0, r1, c1, c0, 0 @ disable MMU |
| 59 | isb |
| 60 | mov pc, r0 |
| 61 | ENDPROC(cpu_v7_reset) |
| 62 | .popsection |
| 63 | |
| 64 | /* |
| 65 | * cpu_v7_do_idle() |
| 66 | * |
| 67 | * Idle the processor (eg, wait for interrupt). |
| 68 | * |
| 69 | * IRQs are already disabled. |
| 70 | */ |
| 71 | ENTRY(cpu_v7_do_idle) |
| 72 | dsb @ WFI may enter a low-power mode |
| 73 | wfi |
| 74 | mov pc, lr |
| 75 | ENDPROC(cpu_v7_do_idle) |
| 76 | |
| 77 | ENTRY(cpu_v7_dcache_clean_area) |
| 78 | #ifndef TLB_CAN_READ_FROM_L1_CACHE |
| 79 | dcache_line_size r2, r3 |
| 80 | 1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry |
| 81 | add r0, r0, r2 |
| 82 | subs r1, r1, r2 |
| 83 | bhi 1b |
| 84 | dsb |
| 85 | #endif |
| 86 | mov pc, lr |
| 87 | ENDPROC(cpu_v7_dcache_clean_area) |
| 88 | |
| 89 | string cpu_v7_name, "ARMv7 Processor" |
| 90 | .align |
| 91 | |
| 92 | /* Suspend/resume support: derived from arch/arm/mach-s5pv210/sleep.S */ |
| 93 | .globl cpu_v7_suspend_size |
| 94 | .equ cpu_v7_suspend_size, 4 * 8 |
| 95 | #ifdef CONFIG_ARM_CPU_SUSPEND |
| 96 | ENTRY(cpu_v7_do_suspend) |
| 97 | stmfd sp!, {r4 - r10, lr} |
| 98 | mrc p15, 0, r4, c13, c0, 0 @ FCSE/PID |
| 99 | mrc p15, 0, r5, c13, c0, 3 @ User r/o thread ID |
| 100 | stmia r0!, {r4 - r5} |
| 101 | mrc p15, 0, r6, c3, c0, 0 @ Domain ID |
| 102 | mrc p15, 0, r7, c2, c0, 1 @ TTB 1 |
| 103 | mrc p15, 0, r11, c2, c0, 2 @ TTB control register |
| 104 | mrc p15, 0, r8, c1, c0, 0 @ Control register |
| 105 | mrc p15, 0, r9, c1, c0, 1 @ Auxiliary control register |
| 106 | mrc p15, 0, r10, c1, c0, 2 @ Co-processor access control |
| 107 | stmia r0, {r6 - r11} |
| 108 | ldmfd sp!, {r4 - r10, pc} |
| 109 | ENDPROC(cpu_v7_do_suspend) |
| 110 | |
| 111 | ENTRY(cpu_v7_do_resume) |
| 112 | mov ip, #0 |
| 113 | mcr p15, 0, ip, c8, c7, 0 @ invalidate TLBs |
| 114 | mcr p15, 0, ip, c7, c5, 0 @ invalidate I cache |
| 115 | mcr p15, 0, ip, c13, c0, 1 @ set reserved context ID |
| 116 | ldmia r0!, {r4 - r5} |
| 117 | mcr p15, 0, r4, c13, c0, 0 @ FCSE/PID |
| 118 | mcr p15, 0, r5, c13, c0, 3 @ User r/o thread ID |
| 119 | ldmia r0, {r6 - r11} |
| 120 | mcr p15, 0, r6, c3, c0, 0 @ Domain ID |
| 121 | #ifndef CONFIG_ARM_LPAE |
| 122 | ALT_SMP(orr r1, r1, #TTB_FLAGS_SMP) |
| 123 | ALT_UP(orr r1, r1, #TTB_FLAGS_UP) |
| 124 | #endif |
| 125 | mcr p15, 0, r1, c2, c0, 0 @ TTB 0 |
| 126 | mcr p15, 0, r7, c2, c0, 1 @ TTB 1 |
| 127 | mcr p15, 0, r11, c2, c0, 2 @ TTB control register |
| 128 | mrc p15, 0, r4, c1, c0, 1 @ Read Auxiliary control register |
| 129 | teq r4, r9 @ Is it already set? |
| 130 | mcrne p15, 0, r9, c1, c0, 1 @ No, so write it |
| 131 | mcr p15, 0, r10, c1, c0, 2 @ Co-processor access control |
| 132 | ldr r4, =PRRR @ PRRR |
| 133 | ldr r5, =NMRR @ NMRR |
| 134 | mcr p15, 0, r4, c10, c2, 0 @ write PRRR |
| 135 | mcr p15, 0, r5, c10, c2, 1 @ write NMRR |
| 136 | isb |
| 137 | dsb |
| 138 | mov r0, r8 @ control register |
| 139 | b cpu_resume_mmu |
| 140 | ENDPROC(cpu_v7_do_resume) |
| 141 | #endif |
| 142 | |
| 143 | __CPUINIT |
| 144 | |
| 145 | /* |
| 146 | * __v7_setup |
| 147 | * |
| 148 | * Initialise TLB, Caches, and MMU state ready to switch the MMU |
| 149 | * on. Return in r0 the new CP15 C1 control register setting. |
| 150 | * |
| 151 | * This should be able to cover all ARMv7 cores. |
| 152 | * |
| 153 | * It is assumed that: |
| 154 | * - cache type register is implemented |
| 155 | */ |
| 156 | __v7_ca5mp_setup: |
| 157 | __v7_ca9mp_setup: |
| 158 | mov r10, #(1 << 0) @ TLB ops broadcasting |
| 159 | b 1f |
| 160 | __v7_ca7mp_setup: |
| 161 | __v7_ca15mp_setup: |
| 162 | mov r10, #0 |
| 163 | 1: |
| 164 | #ifdef CONFIG_SMP |
| 165 | ALT_SMP(mrc p15, 0, r0, c1, c0, 1) |
| 166 | ALT_UP(mov r0, #(1 << 6)) @ fake it for UP |
| 167 | tst r0, #(1 << 6) @ SMP/nAMP mode enabled? |
| 168 | orreq r0, r0, #(1 << 6) @ Enable SMP/nAMP mode |
| 169 | orreq r0, r0, r10 @ Enable CPU-specific SMP bits |
| 170 | mcreq p15, 0, r0, c1, c0, 1 |
| 171 | #endif |
| 172 | __v7_setup: |
| 173 | adr r12, __v7_setup_stack @ the local stack |
| 174 | stmia r12, {r0-r5, r7, r9, r11, lr} |
| 175 | @bl v7_flush_dcache_all |
| 176 | bl v7_invalidate_dcache_all @ fix D-Cache bug on zx297510 |
| 177 | ldmia r12, {r0-r5, r7, r9, r11, lr} |
| 178 | |
| 179 | mrc p15, 0, r0, c0, c0, 0 @ read main ID register |
| 180 | and r10, r0, #0xff000000 @ ARM? |
| 181 | teq r10, #0x41000000 |
| 182 | bne 3f |
| 183 | and r5, r0, #0x00f00000 @ variant |
| 184 | and r6, r0, #0x0000000f @ revision |
| 185 | orr r6, r6, r5, lsr #20-4 @ combine variant and revision |
| 186 | ubfx r0, r0, #4, #12 @ primary part number |
| 187 | |
| 188 | /* Cortex-A8 Errata */ |
| 189 | ldr r10, =0x00000c08 @ Cortex-A8 primary part number |
| 190 | teq r0, r10 |
| 191 | bne 2f |
| 192 | #ifdef CONFIG_ARM_ERRATA_430973 |
| 193 | teq r5, #0x00100000 @ only present in r1p* |
| 194 | mrceq p15, 0, r10, c1, c0, 1 @ read aux control register |
| 195 | orreq r10, r10, #(1 << 6) @ set IBE to 1 |
| 196 | mcreq p15, 0, r10, c1, c0, 1 @ write aux control register |
| 197 | #endif |
| 198 | #ifdef CONFIG_ARM_ERRATA_458693 |
| 199 | teq r6, #0x20 @ only present in r2p0 |
| 200 | mrceq p15, 0, r10, c1, c0, 1 @ read aux control register |
| 201 | orreq r10, r10, #(1 << 5) @ set L1NEON to 1 |
| 202 | orreq r10, r10, #(1 << 9) @ set PLDNOP to 1 |
| 203 | mcreq p15, 0, r10, c1, c0, 1 @ write aux control register |
| 204 | #endif |
| 205 | #ifdef CONFIG_ARM_ERRATA_460075 |
| 206 | teq r6, #0x20 @ only present in r2p0 |
| 207 | mrceq p15, 1, r10, c9, c0, 2 @ read L2 cache aux ctrl register |
| 208 | tsteq r10, #1 << 22 |
| 209 | orreq r10, r10, #(1 << 22) @ set the Write Allocate disable bit |
| 210 | mcreq p15, 1, r10, c9, c0, 2 @ write the L2 cache aux ctrl register |
| 211 | #endif |
| 212 | b 3f |
| 213 | |
| 214 | /* Cortex-A9 Errata */ |
| 215 | 2: ldr r10, =0x00000c09 @ Cortex-A9 primary part number |
| 216 | teq r0, r10 |
| 217 | bne 3f |
| 218 | #ifdef CONFIG_ARM_ERRATA_742230 |
| 219 | cmp r6, #0x22 @ only present up to r2p2 |
| 220 | mrcle p15, 0, r10, c15, c0, 1 @ read diagnostic register |
| 221 | orrle r10, r10, #1 << 4 @ set bit #4 |
| 222 | mcrle p15, 0, r10, c15, c0, 1 @ write diagnostic register |
| 223 | #endif |
| 224 | #ifdef CONFIG_ARM_ERRATA_742231 |
| 225 | teq r6, #0x20 @ present in r2p0 |
| 226 | teqne r6, #0x21 @ present in r2p1 |
| 227 | teqne r6, #0x22 @ present in r2p2 |
| 228 | mrceq p15, 0, r10, c15, c0, 1 @ read diagnostic register |
| 229 | orreq r10, r10, #1 << 12 @ set bit #12 |
| 230 | orreq r10, r10, #1 << 22 @ set bit #22 |
| 231 | mcreq p15, 0, r10, c15, c0, 1 @ write diagnostic register |
| 232 | #endif |
| 233 | #ifdef CONFIG_ARM_ERRATA_743622 |
| 234 | teq r5, #0x00200000 @ only present in r2p* |
| 235 | mrceq p15, 0, r10, c15, c0, 1 @ read diagnostic register |
| 236 | orreq r10, r10, #1 << 6 @ set bit #6 |
| 237 | mcreq p15, 0, r10, c15, c0, 1 @ write diagnostic register |
| 238 | #endif |
| 239 | #if defined(CONFIG_ARM_ERRATA_751472) && defined(CONFIG_SMP) |
| 240 | ALT_SMP(cmp r6, #0x30) @ present prior to r3p0 |
| 241 | ALT_UP_B(1f) |
| 242 | mrclt p15, 0, r10, c15, c0, 1 @ read diagnostic register |
| 243 | orrlt r10, r10, #1 << 11 @ set bit #11 |
| 244 | mcrlt p15, 0, r10, c15, c0, 1 @ write diagnostic register |
| 245 | 1: |
| 246 | #endif |
| 247 | |
| 248 | 3: mov r10, #0 |
| 249 | mcr p15, 0, r10, c7, c5, 0 @ I+BTB cache invalidate |
| 250 | @mcr p15, 0, r10, c7, c1, 0 @ invalidate entire I cache zx297510 |
| 251 | @mcr p15, 0, r10, c7, c1, 6 @ invalidate entire BPA zx297510 |
| 252 | #ifdef CONFIG_MMU |
| 253 | mcr p15, 0, r10, c8, c7, 0 @ invalidate I + D TLBs |
| 254 | v7_ttb_setup r10, r4, r8, r5 @ TTBCR, TTBRx setup |
| 255 | ldr r5, =PRRR @ PRRR |
| 256 | ldr r6, =NMRR @ NMRR |
| 257 | mcr p15, 0, r5, c10, c2, 0 @ write PRRR |
| 258 | mcr p15, 0, r6, c10, c2, 1 @ write NMRR |
| 259 | #endif |
| 260 | dsb @ Complete invalidations |
| 261 | #ifndef CONFIG_ARM_THUMBEE |
| 262 | mrc p15, 0, r0, c0, c1, 0 @ read ID_PFR0 for ThumbEE |
| 263 | and r0, r0, #(0xf << 12) @ ThumbEE enabled field |
| 264 | teq r0, #(1 << 12) @ check if ThumbEE is present |
| 265 | bne 1f |
| 266 | mov r5, #0 |
| 267 | mcr p14, 6, r5, c1, c0, 0 @ Initialize TEEHBR to 0 |
| 268 | mrc p14, 6, r0, c0, c0, 0 @ load TEECR |
| 269 | orr r0, r0, #1 @ set the 1st bit in order to |
| 270 | mcr p14, 6, r0, c0, c0, 0 @ stop userspace TEEHBR access |
| 271 | 1: |
| 272 | #endif |
| 273 | adr r5, v7_crval |
| 274 | ldmia r5, {r5, r6} |
| 275 | #ifdef CONFIG_CPU_ENDIAN_BE8 |
| 276 | orr r6, r6, #1 << 25 @ big-endian page tables |
| 277 | #endif |
| 278 | #ifdef CONFIG_SWP_EMULATE |
| 279 | orr r5, r5, #(1 << 10) @ set SW bit in "clear" |
| 280 | bic r6, r6, #(1 << 10) @ clear it in "mmuset" |
| 281 | #endif |
| 282 | mrc p15, 0, r0, c1, c0, 0 @ read control register |
| 283 | bic r0, r0, r5 @ clear bits them |
| 284 | orr r0, r0, r6 @ set them |
| 285 | THUMB( orr r0, r0, #1 << 30 ) @ Thumb exceptions |
| 286 | mov pc, lr @ return to head.S:__ret |
| 287 | ENDPROC(__v7_setup) |
| 288 | |
| 289 | .align 2 |
| 290 | __v7_setup_stack: |
| 291 | .space 4 * 11 @ 11 registers |
| 292 | |
| 293 | __INITDATA |
| 294 | |
| 295 | @ define struct processor (see <asm/proc-fns.h> and proc-macros.S) |
| 296 | define_processor_functions v7, dabort=v7_early_abort, pabort=v7_pabort, suspend=1 |
| 297 | |
| 298 | .section ".rodata" |
| 299 | |
| 300 | string cpu_arch_name, "armv7" |
| 301 | string cpu_elf_name, "v7" |
| 302 | .align |
| 303 | |
| 304 | .section ".proc.info.init", #alloc, #execinstr |
| 305 | |
| 306 | /* |
| 307 | * Standard v7 proc info content |
| 308 | */ |
| 309 | .macro __v7_proc initfunc, mm_mmuflags = 0, io_mmuflags = 0, hwcaps = 0 |
| 310 | ALT_SMP(.long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_SECT_AP_READ | \ |
| 311 | PMD_SECT_AF | PMD_FLAGS_SMP | \mm_mmuflags) |
| 312 | ALT_UP(.long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_SECT_AP_READ | \ |
| 313 | PMD_SECT_AF | PMD_FLAGS_UP | \mm_mmuflags) |
| 314 | .long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | \ |
| 315 | PMD_SECT_AP_READ | PMD_SECT_AF | \io_mmuflags |
| 316 | W(b) \initfunc |
| 317 | .long cpu_arch_name |
| 318 | .long cpu_elf_name |
| 319 | .long HWCAP_SWP | HWCAP_HALF | HWCAP_THUMB | HWCAP_FAST_MULT | \ |
| 320 | HWCAP_EDSP | HWCAP_TLS | \hwcaps |
| 321 | .long cpu_v7_name |
| 322 | .long v7_processor_functions |
| 323 | .long v7wbi_tlb_fns |
| 324 | .long v6_user_fns |
| 325 | .long v7_cache_fns |
| 326 | .endm |
| 327 | |
| 328 | #ifndef CONFIG_ARM_LPAE |
| 329 | /* |
| 330 | * ARM Ltd. Cortex A5 processor. |
| 331 | */ |
| 332 | .type __v7_ca5mp_proc_info, #object |
| 333 | __v7_ca5mp_proc_info: |
| 334 | .long 0x410fc050 |
| 335 | .long 0xff0ffff0 |
| 336 | __v7_proc __v7_ca5mp_setup |
| 337 | .size __v7_ca5mp_proc_info, . - __v7_ca5mp_proc_info |
| 338 | |
| 339 | /* |
| 340 | * ARM Ltd. Cortex A9 processor. |
| 341 | */ |
| 342 | .type __v7_ca9mp_proc_info, #object |
| 343 | __v7_ca9mp_proc_info: |
| 344 | .long 0x410fc090 |
| 345 | .long 0xff0ffff0 |
| 346 | __v7_proc __v7_ca9mp_setup |
| 347 | .size __v7_ca9mp_proc_info, . - __v7_ca9mp_proc_info |
| 348 | #endif /* CONFIG_ARM_LPAE */ |
| 349 | |
| 350 | /* |
| 351 | * ARM Ltd. Cortex A7 processor. |
| 352 | */ |
| 353 | .type __v7_ca7mp_proc_info, #object |
| 354 | __v7_ca7mp_proc_info: |
| 355 | .long 0x410fc070 |
| 356 | .long 0xff0ffff0 |
| 357 | __v7_proc __v7_ca7mp_setup, hwcaps = HWCAP_IDIV |
| 358 | .size __v7_ca7mp_proc_info, . - __v7_ca7mp_proc_info |
| 359 | |
| 360 | /* |
| 361 | * ARM Ltd. Cortex A15 processor. |
| 362 | */ |
| 363 | .type __v7_ca15mp_proc_info, #object |
| 364 | __v7_ca15mp_proc_info: |
| 365 | .long 0x410fc0f0 |
| 366 | .long 0xff0ffff0 |
| 367 | __v7_proc __v7_ca15mp_setup, hwcaps = HWCAP_IDIV |
| 368 | .size __v7_ca15mp_proc_info, . - __v7_ca15mp_proc_info |
| 369 | |
| 370 | /* |
| 371 | * Match any ARMv7 processor core. |
| 372 | */ |
| 373 | .type __v7_proc_info, #object |
| 374 | __v7_proc_info: |
| 375 | .long 0x000f0000 @ Required ID value |
| 376 | .long 0x000f0000 @ Mask for ID |
| 377 | __v7_proc __v7_setup |
| 378 | .size __v7_proc_info, . - __v7_proc_info |