| rjw | 1f88458 | 2022-01-06 17:20:42 +0800 | [diff] [blame] | 1 | /* | 
 | 2 |  * CPU-agnostic ARM page table allocator. | 
 | 3 |  * | 
 | 4 |  * This program is free software; you can redistribute it and/or modify | 
 | 5 |  * it under the terms of the GNU General Public License version 2 as | 
 | 6 |  * published by the Free Software Foundation. | 
 | 7 |  * | 
 | 8 |  * This program is distributed in the hope that it will be useful, | 
 | 9 |  * but WITHOUT ANY WARRANTY; without even the implied warranty of | 
 | 10 |  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the | 
 | 11 |  * GNU General Public License for more details. | 
 | 12 |  * | 
 | 13 |  * You should have received a copy of the GNU General Public License | 
 | 14 |  * along with this program.  If not, see <http://www.gnu.org/licenses/>. | 
 | 15 |  * | 
 | 16 |  * Copyright (C) 2014 ARM Limited | 
 | 17 |  * | 
 | 18 |  * Author: Will Deacon <will.deacon@arm.com> | 
 | 19 |  */ | 
 | 20 |  | 
 | 21 | #define pr_fmt(fmt)	"arm-lpae io-pgtable: " fmt | 
 | 22 |  | 
 | 23 | #include <linux/atomic.h> | 
 | 24 | #include <linux/iommu.h> | 
 | 25 | #include <linux/kernel.h> | 
 | 26 | #include <linux/sizes.h> | 
 | 27 | #include <linux/slab.h> | 
 | 28 | #include <linux/types.h> | 
 | 29 | #include <linux/dma-mapping.h> | 
 | 30 |  | 
 | 31 | #include <asm/barrier.h> | 
 | 32 |  | 
 | 33 | #include "io-pgtable.h" | 
 | 34 |  | 
 | 35 | #define ARM_LPAE_MAX_ADDR_BITS		48 | 
 | 36 | #define ARM_LPAE_S2_MAX_CONCAT_PAGES	16 | 
 | 37 | #define ARM_LPAE_MAX_LEVELS		4 | 
 | 38 |  | 
 | 39 | /* Struct accessors */ | 
 | 40 | #define io_pgtable_to_data(x)						\ | 
 | 41 | 	container_of((x), struct arm_lpae_io_pgtable, iop) | 
 | 42 |  | 
 | 43 | #define io_pgtable_ops_to_data(x)					\ | 
 | 44 | 	io_pgtable_to_data(io_pgtable_ops_to_pgtable(x)) | 
 | 45 |  | 
 | 46 | /* | 
 | 47 |  * For consistency with the architecture, we always consider | 
 | 48 |  * ARM_LPAE_MAX_LEVELS levels, with the walk starting at level n >=0 | 
 | 49 |  */ | 
 | 50 | #define ARM_LPAE_START_LVL(d)		(ARM_LPAE_MAX_LEVELS - (d)->levels) | 
 | 51 |  | 
 | 52 | /* | 
 | 53 |  * Calculate the right shift amount to get to the portion describing level l | 
 | 54 |  * in a virtual address mapped by the pagetable in d. | 
 | 55 |  */ | 
 | 56 | #define ARM_LPAE_LVL_SHIFT(l,d)						\ | 
 | 57 | 	((((d)->levels - ((l) - ARM_LPAE_START_LVL(d) + 1))		\ | 
 | 58 | 	  * (d)->bits_per_level) + (d)->pg_shift) | 
 | 59 |  | 
 | 60 | #define ARM_LPAE_GRANULE(d)		(1UL << (d)->pg_shift) | 
 | 61 |  | 
 | 62 | #define ARM_LPAE_PAGES_PER_PGD(d)					\ | 
 | 63 | 	DIV_ROUND_UP((d)->pgd_size, ARM_LPAE_GRANULE(d)) | 
 | 64 |  | 
 | 65 | /* | 
 | 66 |  * Calculate the index at level l used to map virtual address a using the | 
 | 67 |  * pagetable in d. | 
 | 68 |  */ | 
 | 69 | #define ARM_LPAE_PGD_IDX(l,d)						\ | 
 | 70 | 	((l) == ARM_LPAE_START_LVL(d) ? ilog2(ARM_LPAE_PAGES_PER_PGD(d)) : 0) | 
 | 71 |  | 
 | 72 | #define ARM_LPAE_LVL_IDX(a,l,d)						\ | 
 | 73 | 	(((u64)(a) >> ARM_LPAE_LVL_SHIFT(l,d)) &			\ | 
 | 74 | 	 ((1 << ((d)->bits_per_level + ARM_LPAE_PGD_IDX(l,d))) - 1)) | 
 | 75 |  | 
 | 76 | /* Calculate the block/page mapping size at level l for pagetable in d. */ | 
 | 77 | #define ARM_LPAE_BLOCK_SIZE(l,d)					\ | 
 | 78 | 	(1ULL << (ilog2(sizeof(arm_lpae_iopte)) +			\ | 
 | 79 | 		((ARM_LPAE_MAX_LEVELS - (l)) * (d)->bits_per_level))) | 
 | 80 |  | 
 | 81 | /* Page table bits */ | 
 | 82 | #define ARM_LPAE_PTE_TYPE_SHIFT		0 | 
 | 83 | #define ARM_LPAE_PTE_TYPE_MASK		0x3 | 
 | 84 |  | 
 | 85 | #define ARM_LPAE_PTE_TYPE_BLOCK		1 | 
 | 86 | #define ARM_LPAE_PTE_TYPE_TABLE		3 | 
 | 87 | #define ARM_LPAE_PTE_TYPE_PAGE		3 | 
 | 88 |  | 
 | 89 | #define ARM_LPAE_PTE_NSTABLE		(((arm_lpae_iopte)1) << 63) | 
 | 90 | #define ARM_LPAE_PTE_XN			(((arm_lpae_iopte)3) << 53) | 
 | 91 | #define ARM_LPAE_PTE_AF			(((arm_lpae_iopte)1) << 10) | 
 | 92 | #define ARM_LPAE_PTE_SH_NS		(((arm_lpae_iopte)0) << 8) | 
 | 93 | #define ARM_LPAE_PTE_SH_OS		(((arm_lpae_iopte)2) << 8) | 
 | 94 | #define ARM_LPAE_PTE_SH_IS		(((arm_lpae_iopte)3) << 8) | 
 | 95 | #define ARM_LPAE_PTE_NS			(((arm_lpae_iopte)1) << 5) | 
 | 96 | #define ARM_LPAE_PTE_VALID		(((arm_lpae_iopte)1) << 0) | 
 | 97 |  | 
 | 98 | #define ARM_LPAE_PTE_ATTR_LO_MASK	(((arm_lpae_iopte)0x3ff) << 2) | 
 | 99 | /* Ignore the contiguous bit for block splitting */ | 
 | 100 | #define ARM_LPAE_PTE_ATTR_HI_MASK	(((arm_lpae_iopte)6) << 52) | 
 | 101 | #define ARM_LPAE_PTE_ATTR_MASK		(ARM_LPAE_PTE_ATTR_LO_MASK |	\ | 
 | 102 | 					 ARM_LPAE_PTE_ATTR_HI_MASK) | 
 | 103 | /* Software bit for solving coherency races */ | 
 | 104 | #define ARM_LPAE_PTE_SW_SYNC		(((arm_lpae_iopte)1) << 55) | 
 | 105 |  | 
 | 106 | /* Stage-1 PTE */ | 
 | 107 | #define ARM_LPAE_PTE_AP_UNPRIV		(((arm_lpae_iopte)1) << 6) | 
 | 108 | #define ARM_LPAE_PTE_AP_RDONLY		(((arm_lpae_iopte)2) << 6) | 
 | 109 | #define ARM_LPAE_PTE_ATTRINDX_SHIFT	2 | 
 | 110 | #define ARM_LPAE_PTE_nG			(((arm_lpae_iopte)1) << 11) | 
 | 111 |  | 
 | 112 | /* Stage-2 PTE */ | 
 | 113 | #define ARM_LPAE_PTE_HAP_FAULT		(((arm_lpae_iopte)0) << 6) | 
 | 114 | #define ARM_LPAE_PTE_HAP_READ		(((arm_lpae_iopte)1) << 6) | 
 | 115 | #define ARM_LPAE_PTE_HAP_WRITE		(((arm_lpae_iopte)2) << 6) | 
 | 116 | #define ARM_LPAE_PTE_MEMATTR_OIWB	(((arm_lpae_iopte)0xf) << 2) | 
 | 117 | #define ARM_LPAE_PTE_MEMATTR_NC		(((arm_lpae_iopte)0x5) << 2) | 
 | 118 | #define ARM_LPAE_PTE_MEMATTR_DEV	(((arm_lpae_iopte)0x1) << 2) | 
 | 119 |  | 
 | 120 | /* Register bits */ | 
 | 121 | #define ARM_32_LPAE_TCR_EAE		(1 << 31) | 
 | 122 | #define ARM_64_LPAE_S2_TCR_RES1		(1 << 31) | 
 | 123 |  | 
 | 124 | #define ARM_LPAE_TCR_EPD1		(1 << 23) | 
 | 125 |  | 
 | 126 | #define ARM_LPAE_TCR_TG0_4K		(0 << 14) | 
 | 127 | #define ARM_LPAE_TCR_TG0_64K		(1 << 14) | 
 | 128 | #define ARM_LPAE_TCR_TG0_16K		(2 << 14) | 
 | 129 |  | 
 | 130 | #define ARM_LPAE_TCR_SH0_SHIFT		12 | 
 | 131 | #define ARM_LPAE_TCR_SH0_MASK		0x3 | 
 | 132 | #define ARM_LPAE_TCR_SH_NS		0 | 
 | 133 | #define ARM_LPAE_TCR_SH_OS		2 | 
 | 134 | #define ARM_LPAE_TCR_SH_IS		3 | 
 | 135 |  | 
 | 136 | #define ARM_LPAE_TCR_ORGN0_SHIFT	10 | 
 | 137 | #define ARM_LPAE_TCR_IRGN0_SHIFT	8 | 
 | 138 | #define ARM_LPAE_TCR_RGN_MASK		0x3 | 
 | 139 | #define ARM_LPAE_TCR_RGN_NC		0 | 
 | 140 | #define ARM_LPAE_TCR_RGN_WBWA		1 | 
 | 141 | #define ARM_LPAE_TCR_RGN_WT		2 | 
 | 142 | #define ARM_LPAE_TCR_RGN_WB		3 | 
 | 143 |  | 
 | 144 | #define ARM_LPAE_TCR_SL0_SHIFT		6 | 
 | 145 | #define ARM_LPAE_TCR_SL0_MASK		0x3 | 
 | 146 |  | 
 | 147 | #define ARM_LPAE_TCR_T0SZ_SHIFT		0 | 
 | 148 | #define ARM_LPAE_TCR_SZ_MASK		0xf | 
 | 149 |  | 
 | 150 | #define ARM_LPAE_TCR_PS_SHIFT		16 | 
 | 151 | #define ARM_LPAE_TCR_PS_MASK		0x7 | 
 | 152 |  | 
 | 153 | #define ARM_LPAE_TCR_IPS_SHIFT		32 | 
 | 154 | #define ARM_LPAE_TCR_IPS_MASK		0x7 | 
 | 155 |  | 
 | 156 | #define ARM_LPAE_TCR_PS_32_BIT		0x0ULL | 
 | 157 | #define ARM_LPAE_TCR_PS_36_BIT		0x1ULL | 
 | 158 | #define ARM_LPAE_TCR_PS_40_BIT		0x2ULL | 
 | 159 | #define ARM_LPAE_TCR_PS_42_BIT		0x3ULL | 
 | 160 | #define ARM_LPAE_TCR_PS_44_BIT		0x4ULL | 
 | 161 | #define ARM_LPAE_TCR_PS_48_BIT		0x5ULL | 
 | 162 |  | 
 | 163 | #define ARM_LPAE_MAIR_ATTR_SHIFT(n)	((n) << 3) | 
 | 164 | #define ARM_LPAE_MAIR_ATTR_MASK		0xff | 
 | 165 | #define ARM_LPAE_MAIR_ATTR_DEVICE	0x04 | 
 | 166 | #define ARM_LPAE_MAIR_ATTR_NC		0x44 | 
 | 167 | #define ARM_LPAE_MAIR_ATTR_WBRWA	0xff | 
 | 168 | #define ARM_LPAE_MAIR_ATTR_IDX_NC	0 | 
 | 169 | #define ARM_LPAE_MAIR_ATTR_IDX_CACHE	1 | 
 | 170 | #define ARM_LPAE_MAIR_ATTR_IDX_DEV	2 | 
 | 171 |  | 
 | 172 | /* IOPTE accessors */ | 
 | 173 | #define iopte_deref(pte,d)					\ | 
 | 174 | 	(__va((pte) & ((1ULL << ARM_LPAE_MAX_ADDR_BITS) - 1)	\ | 
 | 175 | 	& ~(ARM_LPAE_GRANULE(d) - 1ULL))) | 
 | 176 |  | 
 | 177 | #define iopte_type(pte,l)					\ | 
 | 178 | 	(((pte) >> ARM_LPAE_PTE_TYPE_SHIFT) & ARM_LPAE_PTE_TYPE_MASK) | 
 | 179 |  | 
 | 180 | #define iopte_prot(pte)	((pte) & ARM_LPAE_PTE_ATTR_MASK) | 
 | 181 |  | 
 | 182 | #define iopte_leaf(pte,l)					\ | 
 | 183 | 	(l == (ARM_LPAE_MAX_LEVELS - 1) ?			\ | 
 | 184 | 		(iopte_type(pte,l) == ARM_LPAE_PTE_TYPE_PAGE) :	\ | 
 | 185 | 		(iopte_type(pte,l) == ARM_LPAE_PTE_TYPE_BLOCK)) | 
 | 186 |  | 
 | 187 | #define iopte_to_pfn(pte,d)					\ | 
 | 188 | 	(((pte) & ((1ULL << ARM_LPAE_MAX_ADDR_BITS) - 1)) >> (d)->pg_shift) | 
 | 189 |  | 
 | 190 | #define pfn_to_iopte(pfn,d)					\ | 
 | 191 | 	(((pfn) << (d)->pg_shift) & ((1ULL << ARM_LPAE_MAX_ADDR_BITS) - 1)) | 
 | 192 |  | 
 | 193 | struct arm_lpae_io_pgtable { | 
 | 194 | 	struct io_pgtable	iop; | 
 | 195 |  | 
 | 196 | 	int			levels; | 
 | 197 | 	size_t			pgd_size; | 
 | 198 | 	unsigned long		pg_shift; | 
 | 199 | 	unsigned long		bits_per_level; | 
 | 200 |  | 
 | 201 | 	void			*pgd; | 
 | 202 | }; | 
 | 203 |  | 
 | 204 | typedef u64 arm_lpae_iopte; | 
 | 205 |  | 
 | 206 | static bool selftest_running = false; | 
 | 207 |  | 
 | 208 | static dma_addr_t __arm_lpae_dma_addr(void *pages) | 
 | 209 | { | 
 | 210 | 	return (dma_addr_t)virt_to_phys(pages); | 
 | 211 | } | 
 | 212 |  | 
 | 213 | static void *__arm_lpae_alloc_pages(size_t size, gfp_t gfp, | 
 | 214 | 				    struct io_pgtable_cfg *cfg) | 
 | 215 | { | 
 | 216 | 	struct device *dev = cfg->iommu_dev; | 
 | 217 | 	dma_addr_t dma; | 
 | 218 | 	void *pages = alloc_pages_exact(size, gfp | __GFP_ZERO); | 
 | 219 |  | 
 | 220 | 	if (!pages) | 
 | 221 | 		return NULL; | 
 | 222 |  | 
 | 223 | 	if (!(cfg->quirks & IO_PGTABLE_QUIRK_NO_DMA)) { | 
 | 224 | 		dma = dma_map_single(dev, pages, size, DMA_TO_DEVICE); | 
 | 225 | 		if (dma_mapping_error(dev, dma)) | 
 | 226 | 			goto out_free; | 
 | 227 | 		/* | 
 | 228 | 		 * We depend on the IOMMU being able to work with any physical | 
 | 229 | 		 * address directly, so if the DMA layer suggests otherwise by | 
 | 230 | 		 * translating or truncating them, that bodes very badly... | 
 | 231 | 		 */ | 
 | 232 | 		if (dma != virt_to_phys(pages)) | 
 | 233 | 			goto out_unmap; | 
 | 234 | 	} | 
 | 235 |  | 
 | 236 | 	return pages; | 
 | 237 |  | 
 | 238 | out_unmap: | 
 | 239 | 	dev_err(dev, "Cannot accommodate DMA translation for IOMMU page tables\n"); | 
 | 240 | 	dma_unmap_single(dev, dma, size, DMA_TO_DEVICE); | 
 | 241 | out_free: | 
 | 242 | 	free_pages_exact(pages, size); | 
 | 243 | 	return NULL; | 
 | 244 | } | 
 | 245 |  | 
 | 246 | static void __arm_lpae_free_pages(void *pages, size_t size, | 
 | 247 | 				  struct io_pgtable_cfg *cfg) | 
 | 248 | { | 
 | 249 | 	if (!(cfg->quirks & IO_PGTABLE_QUIRK_NO_DMA)) | 
 | 250 | 		dma_unmap_single(cfg->iommu_dev, __arm_lpae_dma_addr(pages), | 
 | 251 | 				 size, DMA_TO_DEVICE); | 
 | 252 | 	free_pages_exact(pages, size); | 
 | 253 | } | 
 | 254 |  | 
 | 255 | static void __arm_lpae_sync_pte(arm_lpae_iopte *ptep, | 
 | 256 | 				struct io_pgtable_cfg *cfg) | 
 | 257 | { | 
 | 258 | 	dma_sync_single_for_device(cfg->iommu_dev, __arm_lpae_dma_addr(ptep), | 
 | 259 | 				   sizeof(*ptep), DMA_TO_DEVICE); | 
 | 260 | } | 
 | 261 |  | 
 | 262 | static void __arm_lpae_set_pte(arm_lpae_iopte *ptep, arm_lpae_iopte pte, | 
 | 263 | 			       struct io_pgtable_cfg *cfg) | 
 | 264 | { | 
 | 265 | 	*ptep = pte; | 
 | 266 |  | 
 | 267 | 	if (!(cfg->quirks & IO_PGTABLE_QUIRK_NO_DMA)) | 
 | 268 | 		__arm_lpae_sync_pte(ptep, cfg); | 
 | 269 | } | 
 | 270 |  | 
 | 271 | static int __arm_lpae_unmap(struct arm_lpae_io_pgtable *data, | 
 | 272 | 			    unsigned long iova, size_t size, int lvl, | 
 | 273 | 			    arm_lpae_iopte *ptep); | 
 | 274 |  | 
 | 275 | static void __arm_lpae_init_pte(struct arm_lpae_io_pgtable *data, | 
 | 276 | 				phys_addr_t paddr, arm_lpae_iopte prot, | 
 | 277 | 				int lvl, arm_lpae_iopte *ptep) | 
 | 278 | { | 
 | 279 | 	arm_lpae_iopte pte = prot; | 
 | 280 |  | 
 | 281 | 	if (data->iop.cfg.quirks & IO_PGTABLE_QUIRK_ARM_NS) | 
 | 282 | 		pte |= ARM_LPAE_PTE_NS; | 
 | 283 |  | 
 | 284 | 	if (lvl == ARM_LPAE_MAX_LEVELS - 1) | 
 | 285 | 		pte |= ARM_LPAE_PTE_TYPE_PAGE; | 
 | 286 | 	else | 
 | 287 | 		pte |= ARM_LPAE_PTE_TYPE_BLOCK; | 
 | 288 |  | 
 | 289 | 	pte |= ARM_LPAE_PTE_AF | ARM_LPAE_PTE_SH_IS; | 
 | 290 | 	pte |= pfn_to_iopte(paddr >> data->pg_shift, data); | 
 | 291 |  | 
 | 292 | 	__arm_lpae_set_pte(ptep, pte, &data->iop.cfg); | 
 | 293 | } | 
 | 294 |  | 
 | 295 | static int arm_lpae_init_pte(struct arm_lpae_io_pgtable *data, | 
 | 296 | 			     unsigned long iova, phys_addr_t paddr, | 
 | 297 | 			     arm_lpae_iopte prot, int lvl, | 
 | 298 | 			     arm_lpae_iopte *ptep) | 
 | 299 | { | 
 | 300 | 	arm_lpae_iopte pte = *ptep; | 
 | 301 |  | 
 | 302 | 	if (iopte_leaf(pte, lvl)) { | 
 | 303 | 		/* We require an unmap first */ | 
 | 304 | 		WARN_ON(!selftest_running); | 
 | 305 | 		return -EEXIST; | 
 | 306 | 	} else if (iopte_type(pte, lvl) == ARM_LPAE_PTE_TYPE_TABLE) { | 
 | 307 | 		/* | 
 | 308 | 		 * We need to unmap and free the old table before | 
 | 309 | 		 * overwriting it with a block entry. | 
 | 310 | 		 */ | 
 | 311 | 		arm_lpae_iopte *tblp; | 
 | 312 | 		size_t sz = ARM_LPAE_BLOCK_SIZE(lvl, data); | 
 | 313 |  | 
 | 314 | 		tblp = ptep - ARM_LPAE_LVL_IDX(iova, lvl, data); | 
 | 315 | 		if (WARN_ON(__arm_lpae_unmap(data, iova, sz, lvl, tblp) != sz)) | 
 | 316 | 			return -EINVAL; | 
 | 317 | 	} | 
 | 318 |  | 
 | 319 | 	__arm_lpae_init_pte(data, paddr, prot, lvl, ptep); | 
 | 320 | 	return 0; | 
 | 321 | } | 
 | 322 |  | 
 | 323 | static arm_lpae_iopte arm_lpae_install_table(arm_lpae_iopte *table, | 
 | 324 | 					     arm_lpae_iopte *ptep, | 
 | 325 | 					     arm_lpae_iopte curr, | 
 | 326 | 					     struct io_pgtable_cfg *cfg) | 
 | 327 | { | 
 | 328 | 	arm_lpae_iopte old, new; | 
 | 329 |  | 
 | 330 | 	new = __pa(table) | ARM_LPAE_PTE_TYPE_TABLE; | 
 | 331 | 	if (cfg->quirks & IO_PGTABLE_QUIRK_ARM_NS) | 
 | 332 | 		new |= ARM_LPAE_PTE_NSTABLE; | 
 | 333 |  | 
 | 334 | 	/* | 
 | 335 | 	 * Ensure the table itself is visible before its PTE can be. | 
 | 336 | 	 * Whilst we could get away with cmpxchg64_release below, this | 
 | 337 | 	 * doesn't have any ordering semantics when !CONFIG_SMP. | 
 | 338 | 	 */ | 
 | 339 | 	dma_wmb(); | 
 | 340 |  | 
 | 341 | 	old = cmpxchg64_relaxed(ptep, curr, new); | 
 | 342 |  | 
 | 343 | 	if ((cfg->quirks & IO_PGTABLE_QUIRK_NO_DMA) || | 
 | 344 | 	    (old & ARM_LPAE_PTE_SW_SYNC)) | 
 | 345 | 		return old; | 
 | 346 |  | 
 | 347 | 	/* Even if it's not ours, there's no point waiting; just kick it */ | 
 | 348 | 	__arm_lpae_sync_pte(ptep, cfg); | 
 | 349 | 	if (old == curr) | 
 | 350 | 		WRITE_ONCE(*ptep, new | ARM_LPAE_PTE_SW_SYNC); | 
 | 351 |  | 
 | 352 | 	return old; | 
 | 353 | } | 
 | 354 |  | 
 | 355 | static int __arm_lpae_map(struct arm_lpae_io_pgtable *data, unsigned long iova, | 
 | 356 | 			  phys_addr_t paddr, size_t size, arm_lpae_iopte prot, | 
 | 357 | 			  int lvl, arm_lpae_iopte *ptep) | 
 | 358 | { | 
 | 359 | 	arm_lpae_iopte *cptep, pte; | 
 | 360 | 	size_t block_size = ARM_LPAE_BLOCK_SIZE(lvl, data); | 
 | 361 | 	size_t tblsz = ARM_LPAE_GRANULE(data); | 
 | 362 | 	struct io_pgtable_cfg *cfg = &data->iop.cfg; | 
 | 363 |  | 
 | 364 | 	/* Find our entry at the current level */ | 
 | 365 | 	ptep += ARM_LPAE_LVL_IDX(iova, lvl, data); | 
 | 366 |  | 
 | 367 | 	/* If we can install a leaf entry at this level, then do so */ | 
 | 368 | 	if (size == block_size && (size & cfg->pgsize_bitmap)) | 
 | 369 | 		return arm_lpae_init_pte(data, iova, paddr, prot, lvl, ptep); | 
 | 370 |  | 
 | 371 | 	/* We can't allocate tables at the final level */ | 
 | 372 | 	if (WARN_ON(lvl >= ARM_LPAE_MAX_LEVELS - 1)) | 
 | 373 | 		return -EINVAL; | 
 | 374 |  | 
 | 375 | 	/* Grab a pointer to the next level */ | 
 | 376 | 	pte = READ_ONCE(*ptep); | 
 | 377 | 	if (!pte) { | 
 | 378 | 		cptep = __arm_lpae_alloc_pages(tblsz, GFP_ATOMIC, cfg); | 
 | 379 | 		if (!cptep) | 
 | 380 | 			return -ENOMEM; | 
 | 381 |  | 
 | 382 | 		pte = arm_lpae_install_table(cptep, ptep, 0, cfg); | 
 | 383 | 		if (pte) | 
 | 384 | 			__arm_lpae_free_pages(cptep, tblsz, cfg); | 
 | 385 | 	} else if (!(cfg->quirks & IO_PGTABLE_QUIRK_NO_DMA) && | 
 | 386 | 		   !(pte & ARM_LPAE_PTE_SW_SYNC)) { | 
 | 387 | 		__arm_lpae_sync_pte(ptep, cfg); | 
 | 388 | 	} | 
 | 389 |  | 
 | 390 | 	if (pte && !iopte_leaf(pte, lvl)) { | 
 | 391 | 		cptep = iopte_deref(pte, data); | 
 | 392 | 	} else if (pte) { | 
 | 393 | 		/* We require an unmap first */ | 
 | 394 | 		WARN_ON(!selftest_running); | 
 | 395 | 		return -EEXIST; | 
 | 396 | 	} | 
 | 397 |  | 
 | 398 | 	/* Rinse, repeat */ | 
 | 399 | 	return __arm_lpae_map(data, iova, paddr, size, prot, lvl + 1, cptep); | 
 | 400 | } | 
 | 401 |  | 
 | 402 | static arm_lpae_iopte arm_lpae_prot_to_pte(struct arm_lpae_io_pgtable *data, | 
 | 403 | 					   int prot) | 
 | 404 | { | 
 | 405 | 	arm_lpae_iopte pte; | 
 | 406 |  | 
 | 407 | 	if (data->iop.fmt == ARM_64_LPAE_S1 || | 
 | 408 | 	    data->iop.fmt == ARM_32_LPAE_S1) { | 
 | 409 | 		pte = ARM_LPAE_PTE_nG; | 
 | 410 |  | 
 | 411 | 		if (!(prot & IOMMU_WRITE) && (prot & IOMMU_READ)) | 
 | 412 | 			pte |= ARM_LPAE_PTE_AP_RDONLY; | 
 | 413 |  | 
 | 414 | 		if (!(prot & IOMMU_PRIV)) | 
 | 415 | 			pte |= ARM_LPAE_PTE_AP_UNPRIV; | 
 | 416 |  | 
 | 417 | 		if (prot & IOMMU_MMIO) | 
 | 418 | 			pte |= (ARM_LPAE_MAIR_ATTR_IDX_DEV | 
 | 419 | 				<< ARM_LPAE_PTE_ATTRINDX_SHIFT); | 
 | 420 | 		else if (prot & IOMMU_CACHE) | 
 | 421 | 			pte |= (ARM_LPAE_MAIR_ATTR_IDX_CACHE | 
 | 422 | 				<< ARM_LPAE_PTE_ATTRINDX_SHIFT); | 
 | 423 | 	} else { | 
 | 424 | 		pte = ARM_LPAE_PTE_HAP_FAULT; | 
 | 425 | 		if (prot & IOMMU_READ) | 
 | 426 | 			pte |= ARM_LPAE_PTE_HAP_READ; | 
 | 427 | 		if (prot & IOMMU_WRITE) | 
 | 428 | 			pte |= ARM_LPAE_PTE_HAP_WRITE; | 
 | 429 | 		if (prot & IOMMU_MMIO) | 
 | 430 | 			pte |= ARM_LPAE_PTE_MEMATTR_DEV; | 
 | 431 | 		else if (prot & IOMMU_CACHE) | 
 | 432 | 			pte |= ARM_LPAE_PTE_MEMATTR_OIWB; | 
 | 433 | 		else | 
 | 434 | 			pte |= ARM_LPAE_PTE_MEMATTR_NC; | 
 | 435 | 	} | 
 | 436 |  | 
 | 437 | 	if (prot & IOMMU_NOEXEC) | 
 | 438 | 		pte |= ARM_LPAE_PTE_XN; | 
 | 439 |  | 
 | 440 | 	return pte; | 
 | 441 | } | 
 | 442 |  | 
 | 443 | static int arm_lpae_map(struct io_pgtable_ops *ops, unsigned long iova, | 
 | 444 | 			phys_addr_t paddr, size_t size, int iommu_prot) | 
 | 445 | { | 
 | 446 | 	struct arm_lpae_io_pgtable *data = io_pgtable_ops_to_data(ops); | 
 | 447 | 	arm_lpae_iopte *ptep = data->pgd; | 
 | 448 | 	int ret, lvl = ARM_LPAE_START_LVL(data); | 
 | 449 | 	arm_lpae_iopte prot; | 
 | 450 |  | 
 | 451 | 	/* If no access, then nothing to do */ | 
 | 452 | 	if (!(iommu_prot & (IOMMU_READ | IOMMU_WRITE))) | 
 | 453 | 		return 0; | 
 | 454 |  | 
 | 455 | 	if (WARN_ON(iova >= (1ULL << data->iop.cfg.ias) || | 
 | 456 | 		    paddr >= (1ULL << data->iop.cfg.oas))) | 
 | 457 | 		return -ERANGE; | 
 | 458 |  | 
 | 459 | 	prot = arm_lpae_prot_to_pte(data, iommu_prot); | 
 | 460 | 	ret = __arm_lpae_map(data, iova, paddr, size, prot, lvl, ptep); | 
 | 461 | 	/* | 
 | 462 | 	 * Synchronise all PTE updates for the new mapping before there's | 
 | 463 | 	 * a chance for anything to kick off a table walk for the new iova. | 
 | 464 | 	 */ | 
 | 465 | 	wmb(); | 
 | 466 |  | 
 | 467 | 	return ret; | 
 | 468 | } | 
 | 469 |  | 
 | 470 | static void __arm_lpae_free_pgtable(struct arm_lpae_io_pgtable *data, int lvl, | 
 | 471 | 				    arm_lpae_iopte *ptep) | 
 | 472 | { | 
 | 473 | 	arm_lpae_iopte *start, *end; | 
 | 474 | 	unsigned long table_size; | 
 | 475 |  | 
 | 476 | 	if (lvl == ARM_LPAE_START_LVL(data)) | 
 | 477 | 		table_size = data->pgd_size; | 
 | 478 | 	else | 
 | 479 | 		table_size = ARM_LPAE_GRANULE(data); | 
 | 480 |  | 
 | 481 | 	start = ptep; | 
 | 482 |  | 
 | 483 | 	/* Only leaf entries at the last level */ | 
 | 484 | 	if (lvl == ARM_LPAE_MAX_LEVELS - 1) | 
 | 485 | 		end = ptep; | 
 | 486 | 	else | 
 | 487 | 		end = (void *)ptep + table_size; | 
 | 488 |  | 
 | 489 | 	while (ptep != end) { | 
 | 490 | 		arm_lpae_iopte pte = *ptep++; | 
 | 491 |  | 
 | 492 | 		if (!pte || iopte_leaf(pte, lvl)) | 
 | 493 | 			continue; | 
 | 494 |  | 
 | 495 | 		__arm_lpae_free_pgtable(data, lvl + 1, iopte_deref(pte, data)); | 
 | 496 | 	} | 
 | 497 |  | 
 | 498 | 	__arm_lpae_free_pages(start, table_size, &data->iop.cfg); | 
 | 499 | } | 
 | 500 |  | 
 | 501 | static void arm_lpae_free_pgtable(struct io_pgtable *iop) | 
 | 502 | { | 
 | 503 | 	struct arm_lpae_io_pgtable *data = io_pgtable_to_data(iop); | 
 | 504 |  | 
 | 505 | 	__arm_lpae_free_pgtable(data, ARM_LPAE_START_LVL(data), data->pgd); | 
 | 506 | 	kfree(data); | 
 | 507 | } | 
 | 508 |  | 
 | 509 | static int arm_lpae_split_blk_unmap(struct arm_lpae_io_pgtable *data, | 
 | 510 | 				    unsigned long iova, size_t size, | 
 | 511 | 				    arm_lpae_iopte blk_pte, int lvl, | 
 | 512 | 				    arm_lpae_iopte *ptep) | 
 | 513 | { | 
 | 514 | 	struct io_pgtable_cfg *cfg = &data->iop.cfg; | 
 | 515 | 	arm_lpae_iopte pte, *tablep; | 
 | 516 | 	phys_addr_t blk_paddr; | 
 | 517 | 	size_t tablesz = ARM_LPAE_GRANULE(data); | 
 | 518 | 	size_t split_sz = ARM_LPAE_BLOCK_SIZE(lvl, data); | 
 | 519 | 	int i, unmap_idx = -1; | 
 | 520 |  | 
 | 521 | 	if (WARN_ON(lvl == ARM_LPAE_MAX_LEVELS)) | 
 | 522 | 		return 0; | 
 | 523 |  | 
 | 524 | 	tablep = __arm_lpae_alloc_pages(tablesz, GFP_ATOMIC, cfg); | 
 | 525 | 	if (!tablep) | 
 | 526 | 		return 0; /* Bytes unmapped */ | 
 | 527 |  | 
 | 528 | 	if (size == split_sz) | 
 | 529 | 		unmap_idx = ARM_LPAE_LVL_IDX(iova, lvl, data); | 
 | 530 |  | 
 | 531 | 	blk_paddr = iopte_to_pfn(blk_pte, data) << data->pg_shift; | 
 | 532 | 	pte = iopte_prot(blk_pte); | 
 | 533 |  | 
 | 534 | 	for (i = 0; i < tablesz / sizeof(pte); i++, blk_paddr += split_sz) { | 
 | 535 | 		/* Unmap! */ | 
 | 536 | 		if (i == unmap_idx) | 
 | 537 | 			continue; | 
 | 538 |  | 
 | 539 | 		__arm_lpae_init_pte(data, blk_paddr, pte, lvl, &tablep[i]); | 
 | 540 | 	} | 
 | 541 |  | 
 | 542 | 	pte = arm_lpae_install_table(tablep, ptep, blk_pte, cfg); | 
 | 543 | 	if (pte != blk_pte) { | 
 | 544 | 		__arm_lpae_free_pages(tablep, tablesz, cfg); | 
 | 545 | 		/* | 
 | 546 | 		 * We may race against someone unmapping another part of this | 
 | 547 | 		 * block, but anything else is invalid. We can't misinterpret | 
 | 548 | 		 * a page entry here since we're never at the last level. | 
 | 549 | 		 */ | 
 | 550 | 		if (iopte_type(pte, lvl - 1) != ARM_LPAE_PTE_TYPE_TABLE) | 
 | 551 | 			return 0; | 
 | 552 |  | 
 | 553 | 		tablep = iopte_deref(pte, data); | 
 | 554 | 	} else if (unmap_idx >= 0) { | 
 | 555 | 		io_pgtable_tlb_add_flush(&data->iop, iova, size, size, true); | 
 | 556 | 		return size; | 
 | 557 | 	} | 
 | 558 |  | 
 | 559 | 	return __arm_lpae_unmap(data, iova, size, lvl, tablep); | 
 | 560 | } | 
 | 561 |  | 
 | 562 | static int __arm_lpae_unmap(struct arm_lpae_io_pgtable *data, | 
 | 563 | 			    unsigned long iova, size_t size, int lvl, | 
 | 564 | 			    arm_lpae_iopte *ptep) | 
 | 565 | { | 
 | 566 | 	arm_lpae_iopte pte; | 
 | 567 | 	struct io_pgtable *iop = &data->iop; | 
 | 568 |  | 
 | 569 | 	/* Something went horribly wrong and we ran out of page table */ | 
 | 570 | 	if (WARN_ON(lvl == ARM_LPAE_MAX_LEVELS)) | 
 | 571 | 		return 0; | 
 | 572 |  | 
 | 573 | 	ptep += ARM_LPAE_LVL_IDX(iova, lvl, data); | 
 | 574 | 	pte = READ_ONCE(*ptep); | 
 | 575 | 	if (WARN_ON(!pte)) | 
 | 576 | 		return 0; | 
 | 577 |  | 
 | 578 | 	/* If the size matches this level, we're in the right place */ | 
 | 579 | 	if (size == ARM_LPAE_BLOCK_SIZE(lvl, data)) { | 
 | 580 | 		__arm_lpae_set_pte(ptep, 0, &iop->cfg); | 
 | 581 |  | 
 | 582 | 		if (!iopte_leaf(pte, lvl)) { | 
 | 583 | 			/* Also flush any partial walks */ | 
 | 584 | 			io_pgtable_tlb_add_flush(iop, iova, size, | 
 | 585 | 						ARM_LPAE_GRANULE(data), false); | 
 | 586 | 			io_pgtable_tlb_sync(iop); | 
 | 587 | 			ptep = iopte_deref(pte, data); | 
 | 588 | 			__arm_lpae_free_pgtable(data, lvl + 1, ptep); | 
 | 589 | 		} else { | 
 | 590 | 			io_pgtable_tlb_add_flush(iop, iova, size, size, true); | 
 | 591 | 		} | 
 | 592 |  | 
 | 593 | 		return size; | 
 | 594 | 	} else if (iopte_leaf(pte, lvl)) { | 
 | 595 | 		/* | 
 | 596 | 		 * Insert a table at the next level to map the old region, | 
 | 597 | 		 * minus the part we want to unmap | 
 | 598 | 		 */ | 
 | 599 | 		return arm_lpae_split_blk_unmap(data, iova, size, pte, | 
 | 600 | 						lvl + 1, ptep); | 
 | 601 | 	} | 
 | 602 |  | 
 | 603 | 	/* Keep on walkin' */ | 
 | 604 | 	ptep = iopte_deref(pte, data); | 
 | 605 | 	return __arm_lpae_unmap(data, iova, size, lvl + 1, ptep); | 
 | 606 | } | 
 | 607 |  | 
 | 608 | static int arm_lpae_unmap(struct io_pgtable_ops *ops, unsigned long iova, | 
 | 609 | 			  size_t size) | 
 | 610 | { | 
 | 611 | 	struct arm_lpae_io_pgtable *data = io_pgtable_ops_to_data(ops); | 
 | 612 | 	arm_lpae_iopte *ptep = data->pgd; | 
 | 613 | 	int lvl = ARM_LPAE_START_LVL(data); | 
 | 614 |  | 
 | 615 | 	if (WARN_ON(iova >= (1ULL << data->iop.cfg.ias))) | 
 | 616 | 		return 0; | 
 | 617 |  | 
 | 618 | 	return __arm_lpae_unmap(data, iova, size, lvl, ptep); | 
 | 619 | } | 
 | 620 |  | 
 | 621 | static phys_addr_t arm_lpae_iova_to_phys(struct io_pgtable_ops *ops, | 
 | 622 | 					 unsigned long iova) | 
 | 623 | { | 
 | 624 | 	struct arm_lpae_io_pgtable *data = io_pgtable_ops_to_data(ops); | 
 | 625 | 	arm_lpae_iopte pte, *ptep = data->pgd; | 
 | 626 | 	int lvl = ARM_LPAE_START_LVL(data); | 
 | 627 |  | 
 | 628 | 	do { | 
 | 629 | 		/* Valid IOPTE pointer? */ | 
 | 630 | 		if (!ptep) | 
 | 631 | 			return 0; | 
 | 632 |  | 
 | 633 | 		/* Grab the IOPTE we're interested in */ | 
 | 634 | 		ptep += ARM_LPAE_LVL_IDX(iova, lvl, data); | 
 | 635 | 		pte = READ_ONCE(*ptep); | 
 | 636 |  | 
 | 637 | 		/* Valid entry? */ | 
 | 638 | 		if (!pte) | 
 | 639 | 			return 0; | 
 | 640 |  | 
 | 641 | 		/* Leaf entry? */ | 
 | 642 | 		if (iopte_leaf(pte,lvl)) | 
 | 643 | 			goto found_translation; | 
 | 644 |  | 
 | 645 | 		/* Take it to the next level */ | 
 | 646 | 		ptep = iopte_deref(pte, data); | 
 | 647 | 	} while (++lvl < ARM_LPAE_MAX_LEVELS); | 
 | 648 |  | 
 | 649 | 	/* Ran out of page tables to walk */ | 
 | 650 | 	return 0; | 
 | 651 |  | 
 | 652 | found_translation: | 
 | 653 | 	iova &= (ARM_LPAE_BLOCK_SIZE(lvl, data) - 1); | 
 | 654 | 	return ((phys_addr_t)iopte_to_pfn(pte,data) << data->pg_shift) | iova; | 
 | 655 | } | 
 | 656 |  | 
 | 657 | static void arm_lpae_restrict_pgsizes(struct io_pgtable_cfg *cfg) | 
 | 658 | { | 
 | 659 | 	unsigned long granule; | 
 | 660 |  | 
 | 661 | 	/* | 
 | 662 | 	 * We need to restrict the supported page sizes to match the | 
 | 663 | 	 * translation regime for a particular granule. Aim to match | 
 | 664 | 	 * the CPU page size if possible, otherwise prefer smaller sizes. | 
 | 665 | 	 * While we're at it, restrict the block sizes to match the | 
 | 666 | 	 * chosen granule. | 
 | 667 | 	 */ | 
 | 668 | 	if (cfg->pgsize_bitmap & PAGE_SIZE) | 
 | 669 | 		granule = PAGE_SIZE; | 
 | 670 | 	else if (cfg->pgsize_bitmap & ~PAGE_MASK) | 
 | 671 | 		granule = 1UL << __fls(cfg->pgsize_bitmap & ~PAGE_MASK); | 
 | 672 | 	else if (cfg->pgsize_bitmap & PAGE_MASK) | 
 | 673 | 		granule = 1UL << __ffs(cfg->pgsize_bitmap & PAGE_MASK); | 
 | 674 | 	else | 
 | 675 | 		granule = 0; | 
 | 676 |  | 
 | 677 | 	switch (granule) { | 
 | 678 | 	case SZ_4K: | 
 | 679 | 		cfg->pgsize_bitmap &= (SZ_4K | SZ_2M | SZ_1G); | 
 | 680 | 		break; | 
 | 681 | 	case SZ_16K: | 
 | 682 | 		cfg->pgsize_bitmap &= (SZ_16K | SZ_32M); | 
 | 683 | 		break; | 
 | 684 | 	case SZ_64K: | 
 | 685 | 		cfg->pgsize_bitmap &= (SZ_64K | SZ_512M); | 
 | 686 | 		break; | 
 | 687 | 	default: | 
 | 688 | 		cfg->pgsize_bitmap = 0; | 
 | 689 | 	} | 
 | 690 | } | 
 | 691 |  | 
 | 692 | static struct arm_lpae_io_pgtable * | 
 | 693 | arm_lpae_alloc_pgtable(struct io_pgtable_cfg *cfg) | 
 | 694 | { | 
 | 695 | 	unsigned long va_bits, pgd_bits; | 
 | 696 | 	struct arm_lpae_io_pgtable *data; | 
 | 697 |  | 
 | 698 | 	arm_lpae_restrict_pgsizes(cfg); | 
 | 699 |  | 
 | 700 | 	if (!(cfg->pgsize_bitmap & (SZ_4K | SZ_16K | SZ_64K))) | 
 | 701 | 		return NULL; | 
 | 702 |  | 
 | 703 | 	if (cfg->ias > ARM_LPAE_MAX_ADDR_BITS) | 
 | 704 | 		return NULL; | 
 | 705 |  | 
 | 706 | 	if (cfg->oas > ARM_LPAE_MAX_ADDR_BITS) | 
 | 707 | 		return NULL; | 
 | 708 |  | 
 | 709 | 	if (!selftest_running && cfg->iommu_dev->dma_pfn_offset) { | 
 | 710 | 		dev_err(cfg->iommu_dev, "Cannot accommodate DMA offset for IOMMU page tables\n"); | 
 | 711 | 		return NULL; | 
 | 712 | 	} | 
 | 713 |  | 
 | 714 | 	data = kmalloc(sizeof(*data), GFP_KERNEL); | 
 | 715 | 	if (!data) | 
 | 716 | 		return NULL; | 
 | 717 |  | 
 | 718 | 	data->pg_shift = __ffs(cfg->pgsize_bitmap); | 
 | 719 | 	data->bits_per_level = data->pg_shift - ilog2(sizeof(arm_lpae_iopte)); | 
 | 720 |  | 
 | 721 | 	va_bits = cfg->ias - data->pg_shift; | 
 | 722 | 	data->levels = DIV_ROUND_UP(va_bits, data->bits_per_level); | 
 | 723 |  | 
 | 724 | 	/* Calculate the actual size of our pgd (without concatenation) */ | 
 | 725 | 	pgd_bits = va_bits - (data->bits_per_level * (data->levels - 1)); | 
 | 726 | 	data->pgd_size = 1UL << (pgd_bits + ilog2(sizeof(arm_lpae_iopte))); | 
 | 727 |  | 
 | 728 | 	data->iop.ops = (struct io_pgtable_ops) { | 
 | 729 | 		.map		= arm_lpae_map, | 
 | 730 | 		.unmap		= arm_lpae_unmap, | 
 | 731 | 		.iova_to_phys	= arm_lpae_iova_to_phys, | 
 | 732 | 	}; | 
 | 733 |  | 
 | 734 | 	return data; | 
 | 735 | } | 
 | 736 |  | 
 | 737 | static struct io_pgtable * | 
 | 738 | arm_64_lpae_alloc_pgtable_s1(struct io_pgtable_cfg *cfg, void *cookie) | 
 | 739 | { | 
 | 740 | 	u64 reg; | 
 | 741 | 	struct arm_lpae_io_pgtable *data; | 
 | 742 |  | 
 | 743 | 	if (cfg->quirks & ~(IO_PGTABLE_QUIRK_ARM_NS | IO_PGTABLE_QUIRK_NO_DMA)) | 
 | 744 | 		return NULL; | 
 | 745 |  | 
 | 746 | 	data = arm_lpae_alloc_pgtable(cfg); | 
 | 747 | 	if (!data) | 
 | 748 | 		return NULL; | 
 | 749 |  | 
 | 750 | 	/* TCR */ | 
 | 751 | 	reg = (ARM_LPAE_TCR_SH_IS << ARM_LPAE_TCR_SH0_SHIFT) | | 
 | 752 | 	      (ARM_LPAE_TCR_RGN_WBWA << ARM_LPAE_TCR_IRGN0_SHIFT) | | 
 | 753 | 	      (ARM_LPAE_TCR_RGN_WBWA << ARM_LPAE_TCR_ORGN0_SHIFT); | 
 | 754 |  | 
 | 755 | 	switch (ARM_LPAE_GRANULE(data)) { | 
 | 756 | 	case SZ_4K: | 
 | 757 | 		reg |= ARM_LPAE_TCR_TG0_4K; | 
 | 758 | 		break; | 
 | 759 | 	case SZ_16K: | 
 | 760 | 		reg |= ARM_LPAE_TCR_TG0_16K; | 
 | 761 | 		break; | 
 | 762 | 	case SZ_64K: | 
 | 763 | 		reg |= ARM_LPAE_TCR_TG0_64K; | 
 | 764 | 		break; | 
 | 765 | 	} | 
 | 766 |  | 
 | 767 | 	switch (cfg->oas) { | 
 | 768 | 	case 32: | 
 | 769 | 		reg |= (ARM_LPAE_TCR_PS_32_BIT << ARM_LPAE_TCR_IPS_SHIFT); | 
 | 770 | 		break; | 
 | 771 | 	case 36: | 
 | 772 | 		reg |= (ARM_LPAE_TCR_PS_36_BIT << ARM_LPAE_TCR_IPS_SHIFT); | 
 | 773 | 		break; | 
 | 774 | 	case 40: | 
 | 775 | 		reg |= (ARM_LPAE_TCR_PS_40_BIT << ARM_LPAE_TCR_IPS_SHIFT); | 
 | 776 | 		break; | 
 | 777 | 	case 42: | 
 | 778 | 		reg |= (ARM_LPAE_TCR_PS_42_BIT << ARM_LPAE_TCR_IPS_SHIFT); | 
 | 779 | 		break; | 
 | 780 | 	case 44: | 
 | 781 | 		reg |= (ARM_LPAE_TCR_PS_44_BIT << ARM_LPAE_TCR_IPS_SHIFT); | 
 | 782 | 		break; | 
 | 783 | 	case 48: | 
 | 784 | 		reg |= (ARM_LPAE_TCR_PS_48_BIT << ARM_LPAE_TCR_IPS_SHIFT); | 
 | 785 | 		break; | 
 | 786 | 	default: | 
 | 787 | 		goto out_free_data; | 
 | 788 | 	} | 
 | 789 |  | 
 | 790 | 	reg |= (64ULL - cfg->ias) << ARM_LPAE_TCR_T0SZ_SHIFT; | 
 | 791 |  | 
 | 792 | 	/* Disable speculative walks through TTBR1 */ | 
 | 793 | 	reg |= ARM_LPAE_TCR_EPD1; | 
 | 794 | 	cfg->arm_lpae_s1_cfg.tcr = reg; | 
 | 795 |  | 
 | 796 | 	/* MAIRs */ | 
 | 797 | 	reg = (ARM_LPAE_MAIR_ATTR_NC | 
 | 798 | 	       << ARM_LPAE_MAIR_ATTR_SHIFT(ARM_LPAE_MAIR_ATTR_IDX_NC)) | | 
 | 799 | 	      (ARM_LPAE_MAIR_ATTR_WBRWA | 
 | 800 | 	       << ARM_LPAE_MAIR_ATTR_SHIFT(ARM_LPAE_MAIR_ATTR_IDX_CACHE)) | | 
 | 801 | 	      (ARM_LPAE_MAIR_ATTR_DEVICE | 
 | 802 | 	       << ARM_LPAE_MAIR_ATTR_SHIFT(ARM_LPAE_MAIR_ATTR_IDX_DEV)); | 
 | 803 |  | 
 | 804 | 	cfg->arm_lpae_s1_cfg.mair[0] = reg; | 
 | 805 | 	cfg->arm_lpae_s1_cfg.mair[1] = 0; | 
 | 806 |  | 
 | 807 | 	/* Looking good; allocate a pgd */ | 
 | 808 | 	data->pgd = __arm_lpae_alloc_pages(data->pgd_size, GFP_KERNEL, cfg); | 
 | 809 | 	if (!data->pgd) | 
 | 810 | 		goto out_free_data; | 
 | 811 |  | 
 | 812 | 	/* Ensure the empty pgd is visible before any actual TTBR write */ | 
 | 813 | 	wmb(); | 
 | 814 |  | 
 | 815 | 	/* TTBRs */ | 
 | 816 | 	cfg->arm_lpae_s1_cfg.ttbr[0] = virt_to_phys(data->pgd); | 
 | 817 | 	cfg->arm_lpae_s1_cfg.ttbr[1] = 0; | 
 | 818 | 	return &data->iop; | 
 | 819 |  | 
 | 820 | out_free_data: | 
 | 821 | 	kfree(data); | 
 | 822 | 	return NULL; | 
 | 823 | } | 
 | 824 |  | 
 | 825 | static struct io_pgtable * | 
 | 826 | arm_64_lpae_alloc_pgtable_s2(struct io_pgtable_cfg *cfg, void *cookie) | 
 | 827 | { | 
 | 828 | 	u64 reg, sl; | 
 | 829 | 	struct arm_lpae_io_pgtable *data; | 
 | 830 |  | 
 | 831 | 	/* The NS quirk doesn't apply at stage 2 */ | 
 | 832 | 	if (cfg->quirks & ~IO_PGTABLE_QUIRK_NO_DMA) | 
 | 833 | 		return NULL; | 
 | 834 |  | 
 | 835 | 	data = arm_lpae_alloc_pgtable(cfg); | 
 | 836 | 	if (!data) | 
 | 837 | 		return NULL; | 
 | 838 |  | 
 | 839 | 	/* | 
 | 840 | 	 * Concatenate PGDs at level 1 if possible in order to reduce | 
 | 841 | 	 * the depth of the stage-2 walk. | 
 | 842 | 	 */ | 
 | 843 | 	if (data->levels == ARM_LPAE_MAX_LEVELS) { | 
 | 844 | 		unsigned long pgd_pages; | 
 | 845 |  | 
 | 846 | 		pgd_pages = data->pgd_size >> ilog2(sizeof(arm_lpae_iopte)); | 
 | 847 | 		if (pgd_pages <= ARM_LPAE_S2_MAX_CONCAT_PAGES) { | 
 | 848 | 			data->pgd_size = pgd_pages << data->pg_shift; | 
 | 849 | 			data->levels--; | 
 | 850 | 		} | 
 | 851 | 	} | 
 | 852 |  | 
 | 853 | 	/* VTCR */ | 
 | 854 | 	reg = ARM_64_LPAE_S2_TCR_RES1 | | 
 | 855 | 	     (ARM_LPAE_TCR_SH_IS << ARM_LPAE_TCR_SH0_SHIFT) | | 
 | 856 | 	     (ARM_LPAE_TCR_RGN_WBWA << ARM_LPAE_TCR_IRGN0_SHIFT) | | 
 | 857 | 	     (ARM_LPAE_TCR_RGN_WBWA << ARM_LPAE_TCR_ORGN0_SHIFT); | 
 | 858 |  | 
 | 859 | 	sl = ARM_LPAE_START_LVL(data); | 
 | 860 |  | 
 | 861 | 	switch (ARM_LPAE_GRANULE(data)) { | 
 | 862 | 	case SZ_4K: | 
 | 863 | 		reg |= ARM_LPAE_TCR_TG0_4K; | 
 | 864 | 		sl++; /* SL0 format is different for 4K granule size */ | 
 | 865 | 		break; | 
 | 866 | 	case SZ_16K: | 
 | 867 | 		reg |= ARM_LPAE_TCR_TG0_16K; | 
 | 868 | 		break; | 
 | 869 | 	case SZ_64K: | 
 | 870 | 		reg |= ARM_LPAE_TCR_TG0_64K; | 
 | 871 | 		break; | 
 | 872 | 	} | 
 | 873 |  | 
 | 874 | 	switch (cfg->oas) { | 
 | 875 | 	case 32: | 
 | 876 | 		reg |= (ARM_LPAE_TCR_PS_32_BIT << ARM_LPAE_TCR_PS_SHIFT); | 
 | 877 | 		break; | 
 | 878 | 	case 36: | 
 | 879 | 		reg |= (ARM_LPAE_TCR_PS_36_BIT << ARM_LPAE_TCR_PS_SHIFT); | 
 | 880 | 		break; | 
 | 881 | 	case 40: | 
 | 882 | 		reg |= (ARM_LPAE_TCR_PS_40_BIT << ARM_LPAE_TCR_PS_SHIFT); | 
 | 883 | 		break; | 
 | 884 | 	case 42: | 
 | 885 | 		reg |= (ARM_LPAE_TCR_PS_42_BIT << ARM_LPAE_TCR_PS_SHIFT); | 
 | 886 | 		break; | 
 | 887 | 	case 44: | 
 | 888 | 		reg |= (ARM_LPAE_TCR_PS_44_BIT << ARM_LPAE_TCR_PS_SHIFT); | 
 | 889 | 		break; | 
 | 890 | 	case 48: | 
 | 891 | 		reg |= (ARM_LPAE_TCR_PS_48_BIT << ARM_LPAE_TCR_PS_SHIFT); | 
 | 892 | 		break; | 
 | 893 | 	default: | 
 | 894 | 		goto out_free_data; | 
 | 895 | 	} | 
 | 896 |  | 
 | 897 | 	reg |= (64ULL - cfg->ias) << ARM_LPAE_TCR_T0SZ_SHIFT; | 
 | 898 | 	reg |= (~sl & ARM_LPAE_TCR_SL0_MASK) << ARM_LPAE_TCR_SL0_SHIFT; | 
 | 899 | 	cfg->arm_lpae_s2_cfg.vtcr = reg; | 
 | 900 |  | 
 | 901 | 	/* Allocate pgd pages */ | 
 | 902 | 	data->pgd = __arm_lpae_alloc_pages(data->pgd_size, GFP_KERNEL, cfg); | 
 | 903 | 	if (!data->pgd) | 
 | 904 | 		goto out_free_data; | 
 | 905 |  | 
 | 906 | 	/* Ensure the empty pgd is visible before any actual TTBR write */ | 
 | 907 | 	wmb(); | 
 | 908 |  | 
 | 909 | 	/* VTTBR */ | 
 | 910 | 	cfg->arm_lpae_s2_cfg.vttbr = virt_to_phys(data->pgd); | 
 | 911 | 	return &data->iop; | 
 | 912 |  | 
 | 913 | out_free_data: | 
 | 914 | 	kfree(data); | 
 | 915 | 	return NULL; | 
 | 916 | } | 
 | 917 |  | 
 | 918 | static struct io_pgtable * | 
 | 919 | arm_32_lpae_alloc_pgtable_s1(struct io_pgtable_cfg *cfg, void *cookie) | 
 | 920 | { | 
 | 921 | 	struct io_pgtable *iop; | 
 | 922 |  | 
 | 923 | 	if (cfg->ias > 32 || cfg->oas > 40) | 
 | 924 | 		return NULL; | 
 | 925 |  | 
 | 926 | 	cfg->pgsize_bitmap &= (SZ_4K | SZ_2M | SZ_1G); | 
 | 927 | 	iop = arm_64_lpae_alloc_pgtable_s1(cfg, cookie); | 
 | 928 | 	if (iop) { | 
 | 929 | 		cfg->arm_lpae_s1_cfg.tcr |= ARM_32_LPAE_TCR_EAE; | 
 | 930 | 		cfg->arm_lpae_s1_cfg.tcr &= 0xffffffff; | 
 | 931 | 	} | 
 | 932 |  | 
 | 933 | 	return iop; | 
 | 934 | } | 
 | 935 |  | 
 | 936 | static struct io_pgtable * | 
 | 937 | arm_32_lpae_alloc_pgtable_s2(struct io_pgtable_cfg *cfg, void *cookie) | 
 | 938 | { | 
 | 939 | 	struct io_pgtable *iop; | 
 | 940 |  | 
 | 941 | 	if (cfg->ias > 40 || cfg->oas > 40) | 
 | 942 | 		return NULL; | 
 | 943 |  | 
 | 944 | 	cfg->pgsize_bitmap &= (SZ_4K | SZ_2M | SZ_1G); | 
 | 945 | 	iop = arm_64_lpae_alloc_pgtable_s2(cfg, cookie); | 
 | 946 | 	if (iop) | 
 | 947 | 		cfg->arm_lpae_s2_cfg.vtcr &= 0xffffffff; | 
 | 948 |  | 
 | 949 | 	return iop; | 
 | 950 | } | 
 | 951 |  | 
 | 952 | struct io_pgtable_init_fns io_pgtable_arm_64_lpae_s1_init_fns = { | 
 | 953 | 	.alloc	= arm_64_lpae_alloc_pgtable_s1, | 
 | 954 | 	.free	= arm_lpae_free_pgtable, | 
 | 955 | }; | 
 | 956 |  | 
 | 957 | struct io_pgtable_init_fns io_pgtable_arm_64_lpae_s2_init_fns = { | 
 | 958 | 	.alloc	= arm_64_lpae_alloc_pgtable_s2, | 
 | 959 | 	.free	= arm_lpae_free_pgtable, | 
 | 960 | }; | 
 | 961 |  | 
 | 962 | struct io_pgtable_init_fns io_pgtable_arm_32_lpae_s1_init_fns = { | 
 | 963 | 	.alloc	= arm_32_lpae_alloc_pgtable_s1, | 
 | 964 | 	.free	= arm_lpae_free_pgtable, | 
 | 965 | }; | 
 | 966 |  | 
 | 967 | struct io_pgtable_init_fns io_pgtable_arm_32_lpae_s2_init_fns = { | 
 | 968 | 	.alloc	= arm_32_lpae_alloc_pgtable_s2, | 
 | 969 | 	.free	= arm_lpae_free_pgtable, | 
 | 970 | }; | 
 | 971 |  | 
 | 972 | #ifdef CONFIG_IOMMU_IO_PGTABLE_LPAE_SELFTEST | 
 | 973 |  | 
 | 974 | static struct io_pgtable_cfg *cfg_cookie; | 
 | 975 |  | 
 | 976 | static void dummy_tlb_flush_all(void *cookie) | 
 | 977 | { | 
 | 978 | 	WARN_ON(cookie != cfg_cookie); | 
 | 979 | } | 
 | 980 |  | 
 | 981 | static void dummy_tlb_add_flush(unsigned long iova, size_t size, | 
 | 982 | 				size_t granule, bool leaf, void *cookie) | 
 | 983 | { | 
 | 984 | 	WARN_ON(cookie != cfg_cookie); | 
 | 985 | 	WARN_ON(!(size & cfg_cookie->pgsize_bitmap)); | 
 | 986 | } | 
 | 987 |  | 
 | 988 | static void dummy_tlb_sync(void *cookie) | 
 | 989 | { | 
 | 990 | 	WARN_ON(cookie != cfg_cookie); | 
 | 991 | } | 
 | 992 |  | 
 | 993 | static const struct iommu_gather_ops dummy_tlb_ops __initconst = { | 
 | 994 | 	.tlb_flush_all	= dummy_tlb_flush_all, | 
 | 995 | 	.tlb_add_flush	= dummy_tlb_add_flush, | 
 | 996 | 	.tlb_sync	= dummy_tlb_sync, | 
 | 997 | }; | 
 | 998 |  | 
 | 999 | static void __init arm_lpae_dump_ops(struct io_pgtable_ops *ops) | 
 | 1000 | { | 
 | 1001 | 	struct arm_lpae_io_pgtable *data = io_pgtable_ops_to_data(ops); | 
 | 1002 | 	struct io_pgtable_cfg *cfg = &data->iop.cfg; | 
 | 1003 |  | 
 | 1004 | 	pr_err("cfg: pgsize_bitmap 0x%lx, ias %u-bit\n", | 
 | 1005 | 		cfg->pgsize_bitmap, cfg->ias); | 
 | 1006 | 	pr_err("data: %d levels, 0x%zx pgd_size, %lu pg_shift, %lu bits_per_level, pgd @ %p\n", | 
 | 1007 | 		data->levels, data->pgd_size, data->pg_shift, | 
 | 1008 | 		data->bits_per_level, data->pgd); | 
 | 1009 | } | 
 | 1010 |  | 
 | 1011 | #define __FAIL(ops, i)	({						\ | 
 | 1012 | 		WARN(1, "selftest: test failed for fmt idx %d\n", (i));	\ | 
 | 1013 | 		arm_lpae_dump_ops(ops);					\ | 
 | 1014 | 		selftest_running = false;				\ | 
 | 1015 | 		-EFAULT;						\ | 
 | 1016 | }) | 
 | 1017 |  | 
 | 1018 | static int __init arm_lpae_run_tests(struct io_pgtable_cfg *cfg) | 
 | 1019 | { | 
 | 1020 | 	static const enum io_pgtable_fmt fmts[] = { | 
 | 1021 | 		ARM_64_LPAE_S1, | 
 | 1022 | 		ARM_64_LPAE_S2, | 
 | 1023 | 	}; | 
 | 1024 |  | 
 | 1025 | 	int i, j; | 
 | 1026 | 	unsigned long iova; | 
 | 1027 | 	size_t size; | 
 | 1028 | 	struct io_pgtable_ops *ops; | 
 | 1029 |  | 
 | 1030 | 	selftest_running = true; | 
 | 1031 |  | 
 | 1032 | 	for (i = 0; i < ARRAY_SIZE(fmts); ++i) { | 
 | 1033 | 		cfg_cookie = cfg; | 
 | 1034 | 		ops = alloc_io_pgtable_ops(fmts[i], cfg, cfg); | 
 | 1035 | 		if (!ops) { | 
 | 1036 | 			pr_err("selftest: failed to allocate io pgtable ops\n"); | 
 | 1037 | 			return -ENOMEM; | 
 | 1038 | 		} | 
 | 1039 |  | 
 | 1040 | 		/* | 
 | 1041 | 		 * Initial sanity checks. | 
 | 1042 | 		 * Empty page tables shouldn't provide any translations. | 
 | 1043 | 		 */ | 
 | 1044 | 		if (ops->iova_to_phys(ops, 42)) | 
 | 1045 | 			return __FAIL(ops, i); | 
 | 1046 |  | 
 | 1047 | 		if (ops->iova_to_phys(ops, SZ_1G + 42)) | 
 | 1048 | 			return __FAIL(ops, i); | 
 | 1049 |  | 
 | 1050 | 		if (ops->iova_to_phys(ops, SZ_2G + 42)) | 
 | 1051 | 			return __FAIL(ops, i); | 
 | 1052 |  | 
 | 1053 | 		/* | 
 | 1054 | 		 * Distinct mappings of different granule sizes. | 
 | 1055 | 		 */ | 
 | 1056 | 		iova = 0; | 
 | 1057 | 		for_each_set_bit(j, &cfg->pgsize_bitmap, BITS_PER_LONG) { | 
 | 1058 | 			size = 1UL << j; | 
 | 1059 |  | 
 | 1060 | 			if (ops->map(ops, iova, iova, size, IOMMU_READ | | 
 | 1061 | 							    IOMMU_WRITE | | 
 | 1062 | 							    IOMMU_NOEXEC | | 
 | 1063 | 							    IOMMU_CACHE)) | 
 | 1064 | 				return __FAIL(ops, i); | 
 | 1065 |  | 
 | 1066 | 			/* Overlapping mappings */ | 
 | 1067 | 			if (!ops->map(ops, iova, iova + size, size, | 
 | 1068 | 				      IOMMU_READ | IOMMU_NOEXEC)) | 
 | 1069 | 				return __FAIL(ops, i); | 
 | 1070 |  | 
 | 1071 | 			if (ops->iova_to_phys(ops, iova + 42) != (iova + 42)) | 
 | 1072 | 				return __FAIL(ops, i); | 
 | 1073 |  | 
 | 1074 | 			iova += SZ_1G; | 
 | 1075 | 		} | 
 | 1076 |  | 
 | 1077 | 		/* Partial unmap */ | 
 | 1078 | 		size = 1UL << __ffs(cfg->pgsize_bitmap); | 
 | 1079 | 		if (ops->unmap(ops, SZ_1G + size, size) != size) | 
 | 1080 | 			return __FAIL(ops, i); | 
 | 1081 |  | 
 | 1082 | 		/* Remap of partial unmap */ | 
 | 1083 | 		if (ops->map(ops, SZ_1G + size, size, size, IOMMU_READ)) | 
 | 1084 | 			return __FAIL(ops, i); | 
 | 1085 |  | 
 | 1086 | 		if (ops->iova_to_phys(ops, SZ_1G + size + 42) != (size + 42)) | 
 | 1087 | 			return __FAIL(ops, i); | 
 | 1088 |  | 
 | 1089 | 		/* Full unmap */ | 
 | 1090 | 		iova = 0; | 
 | 1091 | 		j = find_first_bit(&cfg->pgsize_bitmap, BITS_PER_LONG); | 
 | 1092 | 		while (j != BITS_PER_LONG) { | 
 | 1093 | 			size = 1UL << j; | 
 | 1094 |  | 
 | 1095 | 			if (ops->unmap(ops, iova, size) != size) | 
 | 1096 | 				return __FAIL(ops, i); | 
 | 1097 |  | 
 | 1098 | 			if (ops->iova_to_phys(ops, iova + 42)) | 
 | 1099 | 				return __FAIL(ops, i); | 
 | 1100 |  | 
 | 1101 | 			/* Remap full block */ | 
 | 1102 | 			if (ops->map(ops, iova, iova, size, IOMMU_WRITE)) | 
 | 1103 | 				return __FAIL(ops, i); | 
 | 1104 |  | 
 | 1105 | 			if (ops->iova_to_phys(ops, iova + 42) != (iova + 42)) | 
 | 1106 | 				return __FAIL(ops, i); | 
 | 1107 |  | 
 | 1108 | 			iova += SZ_1G; | 
 | 1109 | 			j++; | 
 | 1110 | 			j = find_next_bit(&cfg->pgsize_bitmap, BITS_PER_LONG, j); | 
 | 1111 | 		} | 
 | 1112 |  | 
 | 1113 | 		free_io_pgtable_ops(ops); | 
 | 1114 | 	} | 
 | 1115 |  | 
 | 1116 | 	selftest_running = false; | 
 | 1117 | 	return 0; | 
 | 1118 | } | 
 | 1119 |  | 
 | 1120 | static int __init arm_lpae_do_selftests(void) | 
 | 1121 | { | 
 | 1122 | 	static const unsigned long pgsize[] = { | 
 | 1123 | 		SZ_4K | SZ_2M | SZ_1G, | 
 | 1124 | 		SZ_16K | SZ_32M, | 
 | 1125 | 		SZ_64K | SZ_512M, | 
 | 1126 | 	}; | 
 | 1127 |  | 
 | 1128 | 	static const unsigned int ias[] = { | 
 | 1129 | 		32, 36, 40, 42, 44, 48, | 
 | 1130 | 	}; | 
 | 1131 |  | 
 | 1132 | 	int i, j, pass = 0, fail = 0; | 
 | 1133 | 	struct io_pgtable_cfg cfg = { | 
 | 1134 | 		.tlb = &dummy_tlb_ops, | 
 | 1135 | 		.oas = 48, | 
 | 1136 | 		.quirks = IO_PGTABLE_QUIRK_NO_DMA, | 
 | 1137 | 	}; | 
 | 1138 |  | 
 | 1139 | 	for (i = 0; i < ARRAY_SIZE(pgsize); ++i) { | 
 | 1140 | 		for (j = 0; j < ARRAY_SIZE(ias); ++j) { | 
 | 1141 | 			cfg.pgsize_bitmap = pgsize[i]; | 
 | 1142 | 			cfg.ias = ias[j]; | 
 | 1143 | 			pr_info("selftest: pgsize_bitmap 0x%08lx, IAS %u\n", | 
 | 1144 | 				pgsize[i], ias[j]); | 
 | 1145 | 			if (arm_lpae_run_tests(&cfg)) | 
 | 1146 | 				fail++; | 
 | 1147 | 			else | 
 | 1148 | 				pass++; | 
 | 1149 | 		} | 
 | 1150 | 	} | 
 | 1151 |  | 
 | 1152 | 	pr_info("selftest: completed with %d PASS %d FAIL\n", pass, fail); | 
 | 1153 | 	return fail ? -EFAULT : 0; | 
 | 1154 | } | 
 | 1155 | subsys_initcall(arm_lpae_do_selftests); | 
 | 1156 | #endif |