blob: 05ca269ddd05b5a97315704a1292906a29a2f7e7 [file] [log] [blame]
rjw1f884582022-01-06 17:20:42 +08001/*
2 * Intel & MS High Precision Event Timer Implementation.
3 *
4 * Copyright (C) 2003 Intel Corporation
5 * Venki Pallipadi
6 * (c) Copyright 2004 Hewlett-Packard Development Company, L.P.
7 * Bob Picco <robert.picco@hp.com>
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13
14#include <linux/interrupt.h>
15#include <linux/kernel.h>
16#include <linux/types.h>
17#include <linux/miscdevice.h>
18#include <linux/major.h>
19#include <linux/ioport.h>
20#include <linux/fcntl.h>
21#include <linux/init.h>
22#include <linux/poll.h>
23#include <linux/mm.h>
24#include <linux/proc_fs.h>
25#include <linux/spinlock.h>
26#include <linux/sysctl.h>
27#include <linux/wait.h>
28#include <linux/sched/signal.h>
29#include <linux/bcd.h>
30#include <linux/seq_file.h>
31#include <linux/bitops.h>
32#include <linux/compat.h>
33#include <linux/clocksource.h>
34#include <linux/uaccess.h>
35#include <linux/slab.h>
36#include <linux/io.h>
37#include <linux/acpi.h>
38#include <linux/hpet.h>
39#include <asm/current.h>
40#include <asm/irq.h>
41#include <asm/div64.h>
42
43/*
44 * The High Precision Event Timer driver.
45 * This driver is closely modelled after the rtc.c driver.
46 * See HPET spec revision 1.
47 */
48#define HPET_USER_FREQ (64)
49#define HPET_DRIFT (500)
50
51#define HPET_RANGE_SIZE 1024 /* from HPET spec */
52
53
54/* WARNING -- don't get confused. These macros are never used
55 * to write the (single) counter, and rarely to read it.
56 * They're badly named; to fix, someday.
57 */
58#if BITS_PER_LONG == 64
59#define write_counter(V, MC) writeq(V, MC)
60#define read_counter(MC) readq(MC)
61#else
62#define write_counter(V, MC) writel(V, MC)
63#define read_counter(MC) readl(MC)
64#endif
65
66static DEFINE_MUTEX(hpet_mutex); /* replaces BKL */
67static u32 hpet_nhpet, hpet_max_freq = HPET_USER_FREQ;
68
69/* This clocksource driver currently only works on ia64 */
70#ifdef CONFIG_IA64
71static void __iomem *hpet_mctr;
72
73static u64 read_hpet(struct clocksource *cs)
74{
75 return (u64)read_counter((void __iomem *)hpet_mctr);
76}
77
78static struct clocksource clocksource_hpet = {
79 .name = "hpet",
80 .rating = 250,
81 .read = read_hpet,
82 .mask = CLOCKSOURCE_MASK(64),
83 .flags = CLOCK_SOURCE_IS_CONTINUOUS,
84};
85static struct clocksource *hpet_clocksource;
86#endif
87
88/* A lock for concurrent access by app and isr hpet activity. */
89static DEFINE_SPINLOCK(hpet_lock);
90
91#define HPET_DEV_NAME (7)
92
93struct hpet_dev {
94 struct hpets *hd_hpets;
95 struct hpet __iomem *hd_hpet;
96 struct hpet_timer __iomem *hd_timer;
97 unsigned long hd_ireqfreq;
98 unsigned long hd_irqdata;
99 wait_queue_head_t hd_waitqueue;
100 struct fasync_struct *hd_async_queue;
101 unsigned int hd_flags;
102 unsigned int hd_irq;
103 unsigned int hd_hdwirq;
104 char hd_name[HPET_DEV_NAME];
105};
106
107struct hpets {
108 struct hpets *hp_next;
109 struct hpet __iomem *hp_hpet;
110 unsigned long hp_hpet_phys;
111 struct clocksource *hp_clocksource;
112 unsigned long long hp_tick_freq;
113 unsigned long hp_delta;
114 unsigned int hp_ntimer;
115 unsigned int hp_which;
116 struct hpet_dev hp_dev[1];
117};
118
119static struct hpets *hpets;
120
121#define HPET_OPEN 0x0001
122#define HPET_IE 0x0002 /* interrupt enabled */
123#define HPET_PERIODIC 0x0004
124#define HPET_SHARED_IRQ 0x0008
125
126
127#ifndef readq
128static inline unsigned long long readq(void __iomem *addr)
129{
130 return readl(addr) | (((unsigned long long)readl(addr + 4)) << 32LL);
131}
132#endif
133
134#ifndef writeq
135static inline void writeq(unsigned long long v, void __iomem *addr)
136{
137 writel(v & 0xffffffff, addr);
138 writel(v >> 32, addr + 4);
139}
140#endif
141
142static irqreturn_t hpet_interrupt(int irq, void *data)
143{
144 struct hpet_dev *devp;
145 unsigned long isr;
146
147 devp = data;
148 isr = 1 << (devp - devp->hd_hpets->hp_dev);
149
150 if ((devp->hd_flags & HPET_SHARED_IRQ) &&
151 !(isr & readl(&devp->hd_hpet->hpet_isr)))
152 return IRQ_NONE;
153
154 spin_lock(&hpet_lock);
155 devp->hd_irqdata++;
156
157 /*
158 * For non-periodic timers, increment the accumulator.
159 * This has the effect of treating non-periodic like periodic.
160 */
161 if ((devp->hd_flags & (HPET_IE | HPET_PERIODIC)) == HPET_IE) {
162 unsigned long m, t, mc, base, k;
163 struct hpet __iomem *hpet = devp->hd_hpet;
164 struct hpets *hpetp = devp->hd_hpets;
165
166 t = devp->hd_ireqfreq;
167 m = read_counter(&devp->hd_timer->hpet_compare);
168 mc = read_counter(&hpet->hpet_mc);
169 /* The time for the next interrupt would logically be t + m,
170 * however, if we are very unlucky and the interrupt is delayed
171 * for longer than t then we will completely miss the next
172 * interrupt if we set t + m and an application will hang.
173 * Therefore we need to make a more complex computation assuming
174 * that there exists a k for which the following is true:
175 * k * t + base < mc + delta
176 * (k + 1) * t + base > mc + delta
177 * where t is the interval in hpet ticks for the given freq,
178 * base is the theoretical start value 0 < base < t,
179 * mc is the main counter value at the time of the interrupt,
180 * delta is the time it takes to write the a value to the
181 * comparator.
182 * k may then be computed as (mc - base + delta) / t .
183 */
184 base = mc % t;
185 k = (mc - base + hpetp->hp_delta) / t;
186 write_counter(t * (k + 1) + base,
187 &devp->hd_timer->hpet_compare);
188 }
189
190 if (devp->hd_flags & HPET_SHARED_IRQ)
191 writel(isr, &devp->hd_hpet->hpet_isr);
192 spin_unlock(&hpet_lock);
193
194 wake_up_interruptible(&devp->hd_waitqueue);
195
196 kill_fasync(&devp->hd_async_queue, SIGIO, POLL_IN);
197
198 return IRQ_HANDLED;
199}
200
201static void hpet_timer_set_irq(struct hpet_dev *devp)
202{
203 unsigned long v;
204 int irq, gsi;
205 struct hpet_timer __iomem *timer;
206
207 spin_lock_irq(&hpet_lock);
208 if (devp->hd_hdwirq) {
209 spin_unlock_irq(&hpet_lock);
210 return;
211 }
212
213 timer = devp->hd_timer;
214
215 /* we prefer level triggered mode */
216 v = readl(&timer->hpet_config);
217 if (!(v & Tn_INT_TYPE_CNF_MASK)) {
218 v |= Tn_INT_TYPE_CNF_MASK;
219 writel(v, &timer->hpet_config);
220 }
221 spin_unlock_irq(&hpet_lock);
222
223 v = (readq(&timer->hpet_config) & Tn_INT_ROUTE_CAP_MASK) >>
224 Tn_INT_ROUTE_CAP_SHIFT;
225
226 /*
227 * In PIC mode, skip IRQ0-4, IRQ6-9, IRQ12-15 which is always used by
228 * legacy device. In IO APIC mode, we skip all the legacy IRQS.
229 */
230 if (acpi_irq_model == ACPI_IRQ_MODEL_PIC)
231 v &= ~0xf3df;
232 else
233 v &= ~0xffff;
234
235 for_each_set_bit(irq, &v, HPET_MAX_IRQ) {
236 if (irq >= nr_irqs) {
237 irq = HPET_MAX_IRQ;
238 break;
239 }
240
241 gsi = acpi_register_gsi(NULL, irq, ACPI_LEVEL_SENSITIVE,
242 ACPI_ACTIVE_LOW);
243 if (gsi > 0)
244 break;
245
246 /* FIXME: Setup interrupt source table */
247 }
248
249 if (irq < HPET_MAX_IRQ) {
250 spin_lock_irq(&hpet_lock);
251 v = readl(&timer->hpet_config);
252 v |= irq << Tn_INT_ROUTE_CNF_SHIFT;
253 writel(v, &timer->hpet_config);
254 devp->hd_hdwirq = gsi;
255 spin_unlock_irq(&hpet_lock);
256 }
257 return;
258}
259
260static int hpet_open(struct inode *inode, struct file *file)
261{
262 struct hpet_dev *devp;
263 struct hpets *hpetp;
264 int i;
265
266 if (file->f_mode & FMODE_WRITE)
267 return -EINVAL;
268
269 mutex_lock(&hpet_mutex);
270 spin_lock_irq(&hpet_lock);
271
272 for (devp = NULL, hpetp = hpets; hpetp && !devp; hpetp = hpetp->hp_next)
273 for (i = 0; i < hpetp->hp_ntimer; i++)
274 if (hpetp->hp_dev[i].hd_flags & HPET_OPEN)
275 continue;
276 else {
277 devp = &hpetp->hp_dev[i];
278 break;
279 }
280
281 if (!devp) {
282 spin_unlock_irq(&hpet_lock);
283 mutex_unlock(&hpet_mutex);
284 return -EBUSY;
285 }
286
287 file->private_data = devp;
288 devp->hd_irqdata = 0;
289 devp->hd_flags |= HPET_OPEN;
290 spin_unlock_irq(&hpet_lock);
291 mutex_unlock(&hpet_mutex);
292
293 hpet_timer_set_irq(devp);
294
295 return 0;
296}
297
298static ssize_t
299hpet_read(struct file *file, char __user *buf, size_t count, loff_t * ppos)
300{
301 DECLARE_WAITQUEUE(wait, current);
302 unsigned long data;
303 ssize_t retval;
304 struct hpet_dev *devp;
305
306 devp = file->private_data;
307 if (!devp->hd_ireqfreq)
308 return -EIO;
309
310 if (count < sizeof(unsigned long))
311 return -EINVAL;
312
313 add_wait_queue(&devp->hd_waitqueue, &wait);
314
315 for ( ; ; ) {
316 set_current_state(TASK_INTERRUPTIBLE);
317
318 spin_lock_irq(&hpet_lock);
319 data = devp->hd_irqdata;
320 devp->hd_irqdata = 0;
321 spin_unlock_irq(&hpet_lock);
322
323 if (data)
324 break;
325 else if (file->f_flags & O_NONBLOCK) {
326 retval = -EAGAIN;
327 goto out;
328 } else if (signal_pending(current)) {
329 retval = -ERESTARTSYS;
330 goto out;
331 }
332 schedule();
333 }
334
335 retval = put_user(data, (unsigned long __user *)buf);
336 if (!retval)
337 retval = sizeof(unsigned long);
338out:
339 __set_current_state(TASK_RUNNING);
340 remove_wait_queue(&devp->hd_waitqueue, &wait);
341
342 return retval;
343}
344
345static unsigned int hpet_poll(struct file *file, poll_table * wait)
346{
347 unsigned long v;
348 struct hpet_dev *devp;
349
350 devp = file->private_data;
351
352 if (!devp->hd_ireqfreq)
353 return 0;
354
355 poll_wait(file, &devp->hd_waitqueue, wait);
356
357 spin_lock_irq(&hpet_lock);
358 v = devp->hd_irqdata;
359 spin_unlock_irq(&hpet_lock);
360
361 if (v != 0)
362 return POLLIN | POLLRDNORM;
363
364 return 0;
365}
366
367#ifdef CONFIG_HPET_MMAP
368#ifdef CONFIG_HPET_MMAP_DEFAULT
369static int hpet_mmap_enabled = 1;
370#else
371static int hpet_mmap_enabled = 0;
372#endif
373
374static __init int hpet_mmap_enable(char *str)
375{
376 get_option(&str, &hpet_mmap_enabled);
377 pr_info("HPET mmap %s\n", hpet_mmap_enabled ? "enabled" : "disabled");
378 return 1;
379}
380__setup("hpet_mmap=", hpet_mmap_enable);
381
382static int hpet_mmap(struct file *file, struct vm_area_struct *vma)
383{
384 struct hpet_dev *devp;
385 unsigned long addr;
386
387 if (!hpet_mmap_enabled)
388 return -EACCES;
389
390 devp = file->private_data;
391 addr = devp->hd_hpets->hp_hpet_phys;
392
393 if (addr & (PAGE_SIZE - 1))
394 return -ENOSYS;
395
396 vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
397 return vm_iomap_memory(vma, addr, PAGE_SIZE);
398}
399#else
400static int hpet_mmap(struct file *file, struct vm_area_struct *vma)
401{
402 return -ENOSYS;
403}
404#endif
405
406static int hpet_fasync(int fd, struct file *file, int on)
407{
408 struct hpet_dev *devp;
409
410 devp = file->private_data;
411
412 if (fasync_helper(fd, file, on, &devp->hd_async_queue) >= 0)
413 return 0;
414 else
415 return -EIO;
416}
417
418static int hpet_release(struct inode *inode, struct file *file)
419{
420 struct hpet_dev *devp;
421 struct hpet_timer __iomem *timer;
422 int irq = 0;
423
424 devp = file->private_data;
425 timer = devp->hd_timer;
426
427 spin_lock_irq(&hpet_lock);
428
429 writeq((readq(&timer->hpet_config) & ~Tn_INT_ENB_CNF_MASK),
430 &timer->hpet_config);
431
432 irq = devp->hd_irq;
433 devp->hd_irq = 0;
434
435 devp->hd_ireqfreq = 0;
436
437 if (devp->hd_flags & HPET_PERIODIC
438 && readq(&timer->hpet_config) & Tn_TYPE_CNF_MASK) {
439 unsigned long v;
440
441 v = readq(&timer->hpet_config);
442 v ^= Tn_TYPE_CNF_MASK;
443 writeq(v, &timer->hpet_config);
444 }
445
446 devp->hd_flags &= ~(HPET_OPEN | HPET_IE | HPET_PERIODIC);
447 spin_unlock_irq(&hpet_lock);
448
449 if (irq)
450 free_irq(irq, devp);
451
452 file->private_data = NULL;
453 return 0;
454}
455
456static int hpet_ioctl_ieon(struct hpet_dev *devp)
457{
458 struct hpet_timer __iomem *timer;
459 struct hpet __iomem *hpet;
460 struct hpets *hpetp;
461 int irq;
462 unsigned long g, v, t, m;
463 unsigned long flags, isr;
464
465 timer = devp->hd_timer;
466 hpet = devp->hd_hpet;
467 hpetp = devp->hd_hpets;
468
469 if (!devp->hd_ireqfreq)
470 return -EIO;
471
472 spin_lock_irq(&hpet_lock);
473
474 if (devp->hd_flags & HPET_IE) {
475 spin_unlock_irq(&hpet_lock);
476 return -EBUSY;
477 }
478
479 devp->hd_flags |= HPET_IE;
480
481 if (readl(&timer->hpet_config) & Tn_INT_TYPE_CNF_MASK)
482 devp->hd_flags |= HPET_SHARED_IRQ;
483 spin_unlock_irq(&hpet_lock);
484
485 irq = devp->hd_hdwirq;
486
487 if (irq) {
488 unsigned long irq_flags;
489
490 if (devp->hd_flags & HPET_SHARED_IRQ) {
491 /*
492 * To prevent the interrupt handler from seeing an
493 * unwanted interrupt status bit, program the timer
494 * so that it will not fire in the near future ...
495 */
496 writel(readl(&timer->hpet_config) & ~Tn_TYPE_CNF_MASK,
497 &timer->hpet_config);
498 write_counter(read_counter(&hpet->hpet_mc),
499 &timer->hpet_compare);
500 /* ... and clear any left-over status. */
501 isr = 1 << (devp - devp->hd_hpets->hp_dev);
502 writel(isr, &hpet->hpet_isr);
503 }
504
505 sprintf(devp->hd_name, "hpet%d", (int)(devp - hpetp->hp_dev));
506 irq_flags = devp->hd_flags & HPET_SHARED_IRQ ? IRQF_SHARED : 0;
507 if (request_irq(irq, hpet_interrupt, irq_flags,
508 devp->hd_name, (void *)devp)) {
509 printk(KERN_ERR "hpet: IRQ %d is not free\n", irq);
510 irq = 0;
511 }
512 }
513
514 if (irq == 0) {
515 spin_lock_irq(&hpet_lock);
516 devp->hd_flags ^= HPET_IE;
517 spin_unlock_irq(&hpet_lock);
518 return -EIO;
519 }
520
521 devp->hd_irq = irq;
522 t = devp->hd_ireqfreq;
523 v = readq(&timer->hpet_config);
524
525 /* 64-bit comparators are not yet supported through the ioctls,
526 * so force this into 32-bit mode if it supports both modes
527 */
528 g = v | Tn_32MODE_CNF_MASK | Tn_INT_ENB_CNF_MASK;
529
530 if (devp->hd_flags & HPET_PERIODIC) {
531 g |= Tn_TYPE_CNF_MASK;
532 v |= Tn_TYPE_CNF_MASK | Tn_VAL_SET_CNF_MASK;
533 writeq(v, &timer->hpet_config);
534 local_irq_save(flags);
535
536 /*
537 * NOTE: First we modify the hidden accumulator
538 * register supported by periodic-capable comparators.
539 * We never want to modify the (single) counter; that
540 * would affect all the comparators. The value written
541 * is the counter value when the first interrupt is due.
542 */
543 m = read_counter(&hpet->hpet_mc);
544 write_counter(t + m + hpetp->hp_delta, &timer->hpet_compare);
545 /*
546 * Then we modify the comparator, indicating the period
547 * for subsequent interrupt.
548 */
549 write_counter(t, &timer->hpet_compare);
550 } else {
551 local_irq_save(flags);
552 m = read_counter(&hpet->hpet_mc);
553 write_counter(t + m + hpetp->hp_delta, &timer->hpet_compare);
554 }
555
556 if (devp->hd_flags & HPET_SHARED_IRQ) {
557 isr = 1 << (devp - devp->hd_hpets->hp_dev);
558 writel(isr, &hpet->hpet_isr);
559 }
560 writeq(g, &timer->hpet_config);
561 local_irq_restore(flags);
562
563 return 0;
564}
565
566/* converts Hz to number of timer ticks */
567static inline unsigned long hpet_time_div(struct hpets *hpets,
568 unsigned long dis)
569{
570 unsigned long long m;
571
572 m = hpets->hp_tick_freq + (dis >> 1);
573 return div64_ul(m, dis);
574}
575
576static int
577hpet_ioctl_common(struct hpet_dev *devp, unsigned int cmd, unsigned long arg,
578 struct hpet_info *info)
579{
580 struct hpet_timer __iomem *timer;
581 struct hpet __iomem *hpet;
582 struct hpets *hpetp;
583 int err;
584 unsigned long v;
585
586 switch (cmd) {
587 case HPET_IE_OFF:
588 case HPET_INFO:
589 case HPET_EPI:
590 case HPET_DPI:
591 case HPET_IRQFREQ:
592 timer = devp->hd_timer;
593 hpet = devp->hd_hpet;
594 hpetp = devp->hd_hpets;
595 break;
596 case HPET_IE_ON:
597 return hpet_ioctl_ieon(devp);
598 default:
599 return -EINVAL;
600 }
601
602 err = 0;
603
604 switch (cmd) {
605 case HPET_IE_OFF:
606 if ((devp->hd_flags & HPET_IE) == 0)
607 break;
608 v = readq(&timer->hpet_config);
609 v &= ~Tn_INT_ENB_CNF_MASK;
610 writeq(v, &timer->hpet_config);
611 if (devp->hd_irq) {
612 free_irq(devp->hd_irq, devp);
613 devp->hd_irq = 0;
614 }
615 devp->hd_flags ^= HPET_IE;
616 break;
617 case HPET_INFO:
618 {
619 memset(info, 0, sizeof(*info));
620 if (devp->hd_ireqfreq)
621 info->hi_ireqfreq =
622 hpet_time_div(hpetp, devp->hd_ireqfreq);
623 info->hi_flags =
624 readq(&timer->hpet_config) & Tn_PER_INT_CAP_MASK;
625 info->hi_hpet = hpetp->hp_which;
626 info->hi_timer = devp - hpetp->hp_dev;
627 break;
628 }
629 case HPET_EPI:
630 v = readq(&timer->hpet_config);
631 if ((v & Tn_PER_INT_CAP_MASK) == 0) {
632 err = -ENXIO;
633 break;
634 }
635 devp->hd_flags |= HPET_PERIODIC;
636 break;
637 case HPET_DPI:
638 v = readq(&timer->hpet_config);
639 if ((v & Tn_PER_INT_CAP_MASK) == 0) {
640 err = -ENXIO;
641 break;
642 }
643 if (devp->hd_flags & HPET_PERIODIC &&
644 readq(&timer->hpet_config) & Tn_TYPE_CNF_MASK) {
645 v = readq(&timer->hpet_config);
646 v ^= Tn_TYPE_CNF_MASK;
647 writeq(v, &timer->hpet_config);
648 }
649 devp->hd_flags &= ~HPET_PERIODIC;
650 break;
651 case HPET_IRQFREQ:
652 if ((arg > hpet_max_freq) &&
653 !capable(CAP_SYS_RESOURCE)) {
654 err = -EACCES;
655 break;
656 }
657
658 if (!arg) {
659 err = -EINVAL;
660 break;
661 }
662
663 devp->hd_ireqfreq = hpet_time_div(hpetp, arg);
664 }
665
666 return err;
667}
668
669static long
670hpet_ioctl(struct file *file, unsigned int cmd, unsigned long arg)
671{
672 struct hpet_info info;
673 int err;
674
675 mutex_lock(&hpet_mutex);
676 err = hpet_ioctl_common(file->private_data, cmd, arg, &info);
677 mutex_unlock(&hpet_mutex);
678
679 if ((cmd == HPET_INFO) && !err &&
680 (copy_to_user((void __user *)arg, &info, sizeof(info))))
681 err = -EFAULT;
682
683 return err;
684}
685
686#ifdef CONFIG_COMPAT
687struct compat_hpet_info {
688 compat_ulong_t hi_ireqfreq; /* Hz */
689 compat_ulong_t hi_flags; /* information */
690 unsigned short hi_hpet;
691 unsigned short hi_timer;
692};
693
694static long
695hpet_compat_ioctl(struct file *file, unsigned int cmd, unsigned long arg)
696{
697 struct hpet_info info;
698 int err;
699
700 mutex_lock(&hpet_mutex);
701 err = hpet_ioctl_common(file->private_data, cmd, arg, &info);
702 mutex_unlock(&hpet_mutex);
703
704 if ((cmd == HPET_INFO) && !err) {
705 struct compat_hpet_info __user *u = compat_ptr(arg);
706 if (put_user(info.hi_ireqfreq, &u->hi_ireqfreq) ||
707 put_user(info.hi_flags, &u->hi_flags) ||
708 put_user(info.hi_hpet, &u->hi_hpet) ||
709 put_user(info.hi_timer, &u->hi_timer))
710 err = -EFAULT;
711 }
712
713 return err;
714}
715#endif
716
717static const struct file_operations hpet_fops = {
718 .owner = THIS_MODULE,
719 .llseek = no_llseek,
720 .read = hpet_read,
721 .poll = hpet_poll,
722 .unlocked_ioctl = hpet_ioctl,
723#ifdef CONFIG_COMPAT
724 .compat_ioctl = hpet_compat_ioctl,
725#endif
726 .open = hpet_open,
727 .release = hpet_release,
728 .fasync = hpet_fasync,
729 .mmap = hpet_mmap,
730};
731
732static int hpet_is_known(struct hpet_data *hdp)
733{
734 struct hpets *hpetp;
735
736 for (hpetp = hpets; hpetp; hpetp = hpetp->hp_next)
737 if (hpetp->hp_hpet_phys == hdp->hd_phys_address)
738 return 1;
739
740 return 0;
741}
742
743static struct ctl_table hpet_table[] = {
744 {
745 .procname = "max-user-freq",
746 .data = &hpet_max_freq,
747 .maxlen = sizeof(int),
748 .mode = 0644,
749 .proc_handler = proc_dointvec,
750 },
751 {}
752};
753
754static struct ctl_table hpet_root[] = {
755 {
756 .procname = "hpet",
757 .maxlen = 0,
758 .mode = 0555,
759 .child = hpet_table,
760 },
761 {}
762};
763
764static struct ctl_table dev_root[] = {
765 {
766 .procname = "dev",
767 .maxlen = 0,
768 .mode = 0555,
769 .child = hpet_root,
770 },
771 {}
772};
773
774static struct ctl_table_header *sysctl_header;
775
776/*
777 * Adjustment for when arming the timer with
778 * initial conditions. That is, main counter
779 * ticks expired before interrupts are enabled.
780 */
781#define TICK_CALIBRATE (1000UL)
782
783static unsigned long __hpet_calibrate(struct hpets *hpetp)
784{
785 struct hpet_timer __iomem *timer = NULL;
786 unsigned long t, m, count, i, flags, start;
787 struct hpet_dev *devp;
788 int j;
789 struct hpet __iomem *hpet;
790
791 for (j = 0, devp = hpetp->hp_dev; j < hpetp->hp_ntimer; j++, devp++)
792 if ((devp->hd_flags & HPET_OPEN) == 0) {
793 timer = devp->hd_timer;
794 break;
795 }
796
797 if (!timer)
798 return 0;
799
800 hpet = hpetp->hp_hpet;
801 t = read_counter(&timer->hpet_compare);
802
803 i = 0;
804 count = hpet_time_div(hpetp, TICK_CALIBRATE);
805
806 local_irq_save(flags);
807
808 start = read_counter(&hpet->hpet_mc);
809
810 do {
811 m = read_counter(&hpet->hpet_mc);
812 write_counter(t + m + hpetp->hp_delta, &timer->hpet_compare);
813 } while (i++, (m - start) < count);
814
815 local_irq_restore(flags);
816
817 return (m - start) / i;
818}
819
820static unsigned long hpet_calibrate(struct hpets *hpetp)
821{
822 unsigned long ret = ~0UL;
823 unsigned long tmp;
824
825 /*
826 * Try to calibrate until return value becomes stable small value.
827 * If SMI interruption occurs in calibration loop, the return value
828 * will be big. This avoids its impact.
829 */
830 for ( ; ; ) {
831 tmp = __hpet_calibrate(hpetp);
832 if (ret <= tmp)
833 break;
834 ret = tmp;
835 }
836
837 return ret;
838}
839
840int hpet_alloc(struct hpet_data *hdp)
841{
842 u64 cap, mcfg;
843 struct hpet_dev *devp;
844 u32 i, ntimer;
845 struct hpets *hpetp;
846 size_t siz;
847 struct hpet __iomem *hpet;
848 static struct hpets *last;
849 unsigned long period;
850 unsigned long long temp;
851 u32 remainder;
852
853 /*
854 * hpet_alloc can be called by platform dependent code.
855 * If platform dependent code has allocated the hpet that
856 * ACPI has also reported, then we catch it here.
857 */
858 if (hpet_is_known(hdp)) {
859 printk(KERN_DEBUG "%s: duplicate HPET ignored\n",
860 __func__);
861 return 0;
862 }
863
864 siz = sizeof(struct hpets) + ((hdp->hd_nirqs - 1) *
865 sizeof(struct hpet_dev));
866
867 hpetp = kzalloc(siz, GFP_KERNEL);
868
869 if (!hpetp)
870 return -ENOMEM;
871
872 hpetp->hp_which = hpet_nhpet++;
873 hpetp->hp_hpet = hdp->hd_address;
874 hpetp->hp_hpet_phys = hdp->hd_phys_address;
875
876 hpetp->hp_ntimer = hdp->hd_nirqs;
877
878 for (i = 0; i < hdp->hd_nirqs; i++)
879 hpetp->hp_dev[i].hd_hdwirq = hdp->hd_irq[i];
880
881 hpet = hpetp->hp_hpet;
882
883 cap = readq(&hpet->hpet_cap);
884
885 ntimer = ((cap & HPET_NUM_TIM_CAP_MASK) >> HPET_NUM_TIM_CAP_SHIFT) + 1;
886
887 if (hpetp->hp_ntimer != ntimer) {
888 printk(KERN_WARNING "hpet: number irqs doesn't agree"
889 " with number of timers\n");
890 kfree(hpetp);
891 return -ENODEV;
892 }
893
894 if (last)
895 last->hp_next = hpetp;
896 else
897 hpets = hpetp;
898
899 last = hpetp;
900
901 period = (cap & HPET_COUNTER_CLK_PERIOD_MASK) >>
902 HPET_COUNTER_CLK_PERIOD_SHIFT; /* fs, 10^-15 */
903 temp = 1000000000000000uLL; /* 10^15 femtoseconds per second */
904 temp += period >> 1; /* round */
905 do_div(temp, period);
906 hpetp->hp_tick_freq = temp; /* ticks per second */
907
908 printk(KERN_INFO "hpet%d: at MMIO 0x%lx, IRQ%s",
909 hpetp->hp_which, hdp->hd_phys_address,
910 hpetp->hp_ntimer > 1 ? "s" : "");
911 for (i = 0; i < hpetp->hp_ntimer; i++)
912 printk(KERN_CONT "%s %d", i > 0 ? "," : "", hdp->hd_irq[i]);
913 printk(KERN_CONT "\n");
914
915 temp = hpetp->hp_tick_freq;
916 remainder = do_div(temp, 1000000);
917 printk(KERN_INFO
918 "hpet%u: %u comparators, %d-bit %u.%06u MHz counter\n",
919 hpetp->hp_which, hpetp->hp_ntimer,
920 cap & HPET_COUNTER_SIZE_MASK ? 64 : 32,
921 (unsigned) temp, remainder);
922
923 mcfg = readq(&hpet->hpet_config);
924 if ((mcfg & HPET_ENABLE_CNF_MASK) == 0) {
925 write_counter(0L, &hpet->hpet_mc);
926 mcfg |= HPET_ENABLE_CNF_MASK;
927 writeq(mcfg, &hpet->hpet_config);
928 }
929
930 for (i = 0, devp = hpetp->hp_dev; i < hpetp->hp_ntimer; i++, devp++) {
931 struct hpet_timer __iomem *timer;
932
933 timer = &hpet->hpet_timers[devp - hpetp->hp_dev];
934
935 devp->hd_hpets = hpetp;
936 devp->hd_hpet = hpet;
937 devp->hd_timer = timer;
938
939 /*
940 * If the timer was reserved by platform code,
941 * then make timer unavailable for opens.
942 */
943 if (hdp->hd_state & (1 << i)) {
944 devp->hd_flags = HPET_OPEN;
945 continue;
946 }
947
948 init_waitqueue_head(&devp->hd_waitqueue);
949 }
950
951 hpetp->hp_delta = hpet_calibrate(hpetp);
952
953/* This clocksource driver currently only works on ia64 */
954#ifdef CONFIG_IA64
955 if (!hpet_clocksource) {
956 hpet_mctr = (void __iomem *)&hpetp->hp_hpet->hpet_mc;
957 clocksource_hpet.archdata.fsys_mmio = hpet_mctr;
958 clocksource_register_hz(&clocksource_hpet, hpetp->hp_tick_freq);
959 hpetp->hp_clocksource = &clocksource_hpet;
960 hpet_clocksource = &clocksource_hpet;
961 }
962#endif
963
964 return 0;
965}
966
967static acpi_status hpet_resources(struct acpi_resource *res, void *data)
968{
969 struct hpet_data *hdp;
970 acpi_status status;
971 struct acpi_resource_address64 addr;
972
973 hdp = data;
974
975 status = acpi_resource_to_address64(res, &addr);
976
977 if (ACPI_SUCCESS(status)) {
978 hdp->hd_phys_address = addr.address.minimum;
979 hdp->hd_address = ioremap(addr.address.minimum, addr.address.address_length);
980
981 if (hpet_is_known(hdp)) {
982 iounmap(hdp->hd_address);
983 return AE_ALREADY_EXISTS;
984 }
985 } else if (res->type == ACPI_RESOURCE_TYPE_FIXED_MEMORY32) {
986 struct acpi_resource_fixed_memory32 *fixmem32;
987
988 fixmem32 = &res->data.fixed_memory32;
989
990 hdp->hd_phys_address = fixmem32->address;
991 hdp->hd_address = ioremap(fixmem32->address,
992 HPET_RANGE_SIZE);
993
994 if (hpet_is_known(hdp)) {
995 iounmap(hdp->hd_address);
996 return AE_ALREADY_EXISTS;
997 }
998 } else if (res->type == ACPI_RESOURCE_TYPE_EXTENDED_IRQ) {
999 struct acpi_resource_extended_irq *irqp;
1000 int i, irq;
1001
1002 irqp = &res->data.extended_irq;
1003
1004 for (i = 0; i < irqp->interrupt_count; i++) {
1005 if (hdp->hd_nirqs >= HPET_MAX_TIMERS)
1006 break;
1007
1008 irq = acpi_register_gsi(NULL, irqp->interrupts[i],
1009 irqp->triggering, irqp->polarity);
1010 if (irq < 0)
1011 return AE_ERROR;
1012
1013 hdp->hd_irq[hdp->hd_nirqs] = irq;
1014 hdp->hd_nirqs++;
1015 }
1016 }
1017
1018 return AE_OK;
1019}
1020
1021static int hpet_acpi_add(struct acpi_device *device)
1022{
1023 acpi_status result;
1024 struct hpet_data data;
1025
1026 memset(&data, 0, sizeof(data));
1027
1028 result =
1029 acpi_walk_resources(device->handle, METHOD_NAME__CRS,
1030 hpet_resources, &data);
1031
1032 if (ACPI_FAILURE(result))
1033 return -ENODEV;
1034
1035 if (!data.hd_address || !data.hd_nirqs) {
1036 if (data.hd_address)
1037 iounmap(data.hd_address);
1038 printk("%s: no address or irqs in _CRS\n", __func__);
1039 return -ENODEV;
1040 }
1041
1042 return hpet_alloc(&data);
1043}
1044
1045static const struct acpi_device_id hpet_device_ids[] = {
1046 {"PNP0103", 0},
1047 {"", 0},
1048};
1049
1050static struct acpi_driver hpet_acpi_driver = {
1051 .name = "hpet",
1052 .ids = hpet_device_ids,
1053 .ops = {
1054 .add = hpet_acpi_add,
1055 },
1056};
1057
1058static struct miscdevice hpet_misc = { HPET_MINOR, "hpet", &hpet_fops };
1059
1060static int __init hpet_init(void)
1061{
1062 int result;
1063
1064 result = misc_register(&hpet_misc);
1065 if (result < 0)
1066 return -ENODEV;
1067
1068 sysctl_header = register_sysctl_table(dev_root);
1069
1070 result = acpi_bus_register_driver(&hpet_acpi_driver);
1071 if (result < 0) {
1072 if (sysctl_header)
1073 unregister_sysctl_table(sysctl_header);
1074 misc_deregister(&hpet_misc);
1075 return result;
1076 }
1077
1078 return 0;
1079}
1080device_initcall(hpet_init);
1081
1082/*
1083MODULE_AUTHOR("Bob Picco <Robert.Picco@hp.com>");
1084MODULE_LICENSE("GPL");
1085*/