rjw | 1f88458 | 2022-01-06 17:20:42 +0800 | [diff] [blame^] | 1 | /* |
| 2 | * Copyright (c) 2013 Samsung Electronics Co., Ltd. |
| 3 | * Authors: Thomas Abraham <thomas.ab@samsung.com> |
| 4 | * Chander Kashyap <k.chander@samsung.com> |
| 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify |
| 7 | * it under the terms of the GNU General Public License version 2 as |
| 8 | * published by the Free Software Foundation. |
| 9 | * |
| 10 | * Common Clock Framework support for Exynos5420 SoC. |
| 11 | */ |
| 12 | |
| 13 | #include <dt-bindings/clock/exynos5420.h> |
| 14 | #include <linux/slab.h> |
| 15 | #include <linux/clk-provider.h> |
| 16 | #include <linux/of.h> |
| 17 | #include <linux/of_address.h> |
| 18 | #include <linux/syscore_ops.h> |
| 19 | |
| 20 | #include "clk.h" |
| 21 | #include "clk-cpu.h" |
| 22 | |
| 23 | #define APLL_LOCK 0x0 |
| 24 | #define APLL_CON0 0x100 |
| 25 | #define SRC_CPU 0x200 |
| 26 | #define DIV_CPU0 0x500 |
| 27 | #define DIV_CPU1 0x504 |
| 28 | #define GATE_BUS_CPU 0x700 |
| 29 | #define GATE_SCLK_CPU 0x800 |
| 30 | #define CLKOUT_CMU_CPU 0xa00 |
| 31 | #define SRC_MASK_CPERI 0x4300 |
| 32 | #define GATE_IP_G2D 0x8800 |
| 33 | #define CPLL_LOCK 0x10020 |
| 34 | #define DPLL_LOCK 0x10030 |
| 35 | #define EPLL_LOCK 0x10040 |
| 36 | #define RPLL_LOCK 0x10050 |
| 37 | #define IPLL_LOCK 0x10060 |
| 38 | #define SPLL_LOCK 0x10070 |
| 39 | #define VPLL_LOCK 0x10080 |
| 40 | #define MPLL_LOCK 0x10090 |
| 41 | #define CPLL_CON0 0x10120 |
| 42 | #define DPLL_CON0 0x10128 |
| 43 | #define EPLL_CON0 0x10130 |
| 44 | #define EPLL_CON1 0x10134 |
| 45 | #define EPLL_CON2 0x10138 |
| 46 | #define RPLL_CON0 0x10140 |
| 47 | #define RPLL_CON1 0x10144 |
| 48 | #define RPLL_CON2 0x10148 |
| 49 | #define IPLL_CON0 0x10150 |
| 50 | #define SPLL_CON0 0x10160 |
| 51 | #define VPLL_CON0 0x10170 |
| 52 | #define MPLL_CON0 0x10180 |
| 53 | #define SRC_TOP0 0x10200 |
| 54 | #define SRC_TOP1 0x10204 |
| 55 | #define SRC_TOP2 0x10208 |
| 56 | #define SRC_TOP3 0x1020c |
| 57 | #define SRC_TOP4 0x10210 |
| 58 | #define SRC_TOP5 0x10214 |
| 59 | #define SRC_TOP6 0x10218 |
| 60 | #define SRC_TOP7 0x1021c |
| 61 | #define SRC_TOP8 0x10220 /* 5800 specific */ |
| 62 | #define SRC_TOP9 0x10224 /* 5800 specific */ |
| 63 | #define SRC_DISP10 0x1022c |
| 64 | #define SRC_MAU 0x10240 |
| 65 | #define SRC_FSYS 0x10244 |
| 66 | #define SRC_PERIC0 0x10250 |
| 67 | #define SRC_PERIC1 0x10254 |
| 68 | #define SRC_ISP 0x10270 |
| 69 | #define SRC_CAM 0x10274 /* 5800 specific */ |
| 70 | #define SRC_TOP10 0x10280 |
| 71 | #define SRC_TOP11 0x10284 |
| 72 | #define SRC_TOP12 0x10288 |
| 73 | #define SRC_TOP13 0x1028c /* 5800 specific */ |
| 74 | #define SRC_MASK_TOP0 0x10300 |
| 75 | #define SRC_MASK_TOP1 0x10304 |
| 76 | #define SRC_MASK_TOP2 0x10308 |
| 77 | #define SRC_MASK_TOP7 0x1031c |
| 78 | #define SRC_MASK_DISP10 0x1032c |
| 79 | #define SRC_MASK_MAU 0x10334 |
| 80 | #define SRC_MASK_FSYS 0x10340 |
| 81 | #define SRC_MASK_PERIC0 0x10350 |
| 82 | #define SRC_MASK_PERIC1 0x10354 |
| 83 | #define SRC_MASK_ISP 0x10370 |
| 84 | #define DIV_TOP0 0x10500 |
| 85 | #define DIV_TOP1 0x10504 |
| 86 | #define DIV_TOP2 0x10508 |
| 87 | #define DIV_TOP8 0x10520 /* 5800 specific */ |
| 88 | #define DIV_TOP9 0x10524 /* 5800 specific */ |
| 89 | #define DIV_DISP10 0x1052c |
| 90 | #define DIV_MAU 0x10544 |
| 91 | #define DIV_FSYS0 0x10548 |
| 92 | #define DIV_FSYS1 0x1054c |
| 93 | #define DIV_FSYS2 0x10550 |
| 94 | #define DIV_PERIC0 0x10558 |
| 95 | #define DIV_PERIC1 0x1055c |
| 96 | #define DIV_PERIC2 0x10560 |
| 97 | #define DIV_PERIC3 0x10564 |
| 98 | #define DIV_PERIC4 0x10568 |
| 99 | #define DIV_CAM 0x10574 /* 5800 specific */ |
| 100 | #define SCLK_DIV_ISP0 0x10580 |
| 101 | #define SCLK_DIV_ISP1 0x10584 |
| 102 | #define DIV2_RATIO0 0x10590 |
| 103 | #define DIV4_RATIO 0x105a0 |
| 104 | #define GATE_BUS_TOP 0x10700 |
| 105 | #define GATE_BUS_DISP1 0x10728 |
| 106 | #define GATE_BUS_GEN 0x1073c |
| 107 | #define GATE_BUS_FSYS0 0x10740 |
| 108 | #define GATE_BUS_FSYS2 0x10748 |
| 109 | #define GATE_BUS_PERIC 0x10750 |
| 110 | #define GATE_BUS_PERIC1 0x10754 |
| 111 | #define GATE_BUS_PERIS0 0x10760 |
| 112 | #define GATE_BUS_PERIS1 0x10764 |
| 113 | #define GATE_BUS_NOC 0x10770 |
| 114 | #define GATE_TOP_SCLK_ISP 0x10870 |
| 115 | #define GATE_IP_GSCL0 0x10910 |
| 116 | #define GATE_IP_GSCL1 0x10920 |
| 117 | #define GATE_IP_CAM 0x10924 /* 5800 specific */ |
| 118 | #define GATE_IP_MFC 0x1092c |
| 119 | #define GATE_IP_DISP1 0x10928 |
| 120 | #define GATE_IP_G3D 0x10930 |
| 121 | #define GATE_IP_GEN 0x10934 |
| 122 | #define GATE_IP_FSYS 0x10944 |
| 123 | #define GATE_IP_PERIC 0x10950 |
| 124 | #define GATE_IP_PERIS 0x10960 |
| 125 | #define GATE_IP_MSCL 0x10970 |
| 126 | #define GATE_TOP_SCLK_GSCL 0x10820 |
| 127 | #define GATE_TOP_SCLK_DISP1 0x10828 |
| 128 | #define GATE_TOP_SCLK_MAU 0x1083c |
| 129 | #define GATE_TOP_SCLK_FSYS 0x10840 |
| 130 | #define GATE_TOP_SCLK_PERIC 0x10850 |
| 131 | #define TOP_SPARE2 0x10b08 |
| 132 | #define BPLL_LOCK 0x20010 |
| 133 | #define BPLL_CON0 0x20110 |
| 134 | #define SRC_CDREX 0x20200 |
| 135 | #define DIV_CDREX0 0x20500 |
| 136 | #define DIV_CDREX1 0x20504 |
| 137 | #define KPLL_LOCK 0x28000 |
| 138 | #define KPLL_CON0 0x28100 |
| 139 | #define SRC_KFC 0x28200 |
| 140 | #define DIV_KFC0 0x28500 |
| 141 | |
| 142 | /* Exynos5x SoC type */ |
| 143 | enum exynos5x_soc { |
| 144 | EXYNOS5420, |
| 145 | EXYNOS5800, |
| 146 | }; |
| 147 | |
| 148 | /* list of PLLs */ |
| 149 | enum exynos5x_plls { |
| 150 | apll, cpll, dpll, epll, rpll, ipll, spll, vpll, mpll, |
| 151 | bpll, kpll, |
| 152 | nr_plls /* number of PLLs */ |
| 153 | }; |
| 154 | |
| 155 | static void __iomem *reg_base; |
| 156 | static enum exynos5x_soc exynos5x_soc; |
| 157 | |
| 158 | #ifdef CONFIG_PM_SLEEP |
| 159 | static struct samsung_clk_reg_dump *exynos5x_save; |
| 160 | static struct samsung_clk_reg_dump *exynos5800_save; |
| 161 | |
| 162 | /* |
| 163 | * list of controller registers to be saved and restored during a |
| 164 | * suspend/resume cycle. |
| 165 | */ |
| 166 | static const unsigned long exynos5x_clk_regs[] __initconst = { |
| 167 | SRC_CPU, |
| 168 | DIV_CPU0, |
| 169 | DIV_CPU1, |
| 170 | GATE_BUS_CPU, |
| 171 | GATE_SCLK_CPU, |
| 172 | CLKOUT_CMU_CPU, |
| 173 | APLL_CON0, |
| 174 | KPLL_CON0, |
| 175 | CPLL_CON0, |
| 176 | DPLL_CON0, |
| 177 | EPLL_CON0, |
| 178 | EPLL_CON1, |
| 179 | EPLL_CON2, |
| 180 | RPLL_CON0, |
| 181 | RPLL_CON1, |
| 182 | RPLL_CON2, |
| 183 | IPLL_CON0, |
| 184 | SPLL_CON0, |
| 185 | VPLL_CON0, |
| 186 | MPLL_CON0, |
| 187 | SRC_TOP0, |
| 188 | SRC_TOP1, |
| 189 | SRC_TOP2, |
| 190 | SRC_TOP3, |
| 191 | SRC_TOP4, |
| 192 | SRC_TOP5, |
| 193 | SRC_TOP6, |
| 194 | SRC_TOP7, |
| 195 | SRC_DISP10, |
| 196 | SRC_MAU, |
| 197 | SRC_FSYS, |
| 198 | SRC_PERIC0, |
| 199 | SRC_PERIC1, |
| 200 | SRC_TOP10, |
| 201 | SRC_TOP11, |
| 202 | SRC_TOP12, |
| 203 | SRC_MASK_TOP2, |
| 204 | SRC_MASK_TOP7, |
| 205 | SRC_MASK_DISP10, |
| 206 | SRC_MASK_FSYS, |
| 207 | SRC_MASK_PERIC0, |
| 208 | SRC_MASK_PERIC1, |
| 209 | SRC_MASK_TOP0, |
| 210 | SRC_MASK_TOP1, |
| 211 | SRC_MASK_MAU, |
| 212 | SRC_MASK_ISP, |
| 213 | SRC_ISP, |
| 214 | DIV_TOP0, |
| 215 | DIV_TOP1, |
| 216 | DIV_TOP2, |
| 217 | DIV_DISP10, |
| 218 | DIV_MAU, |
| 219 | DIV_FSYS0, |
| 220 | DIV_FSYS1, |
| 221 | DIV_FSYS2, |
| 222 | DIV_PERIC0, |
| 223 | DIV_PERIC1, |
| 224 | DIV_PERIC2, |
| 225 | DIV_PERIC3, |
| 226 | DIV_PERIC4, |
| 227 | SCLK_DIV_ISP0, |
| 228 | SCLK_DIV_ISP1, |
| 229 | DIV2_RATIO0, |
| 230 | DIV4_RATIO, |
| 231 | GATE_BUS_DISP1, |
| 232 | GATE_BUS_TOP, |
| 233 | GATE_BUS_GEN, |
| 234 | GATE_BUS_FSYS0, |
| 235 | GATE_BUS_FSYS2, |
| 236 | GATE_BUS_PERIC, |
| 237 | GATE_BUS_PERIC1, |
| 238 | GATE_BUS_PERIS0, |
| 239 | GATE_BUS_PERIS1, |
| 240 | GATE_BUS_NOC, |
| 241 | GATE_TOP_SCLK_ISP, |
| 242 | GATE_IP_GSCL0, |
| 243 | GATE_IP_GSCL1, |
| 244 | GATE_IP_MFC, |
| 245 | GATE_IP_DISP1, |
| 246 | GATE_IP_G3D, |
| 247 | GATE_IP_GEN, |
| 248 | GATE_IP_FSYS, |
| 249 | GATE_IP_PERIC, |
| 250 | GATE_IP_PERIS, |
| 251 | GATE_IP_MSCL, |
| 252 | GATE_TOP_SCLK_GSCL, |
| 253 | GATE_TOP_SCLK_DISP1, |
| 254 | GATE_TOP_SCLK_MAU, |
| 255 | GATE_TOP_SCLK_FSYS, |
| 256 | GATE_TOP_SCLK_PERIC, |
| 257 | TOP_SPARE2, |
| 258 | SRC_CDREX, |
| 259 | DIV_CDREX0, |
| 260 | DIV_CDREX1, |
| 261 | SRC_KFC, |
| 262 | DIV_KFC0, |
| 263 | }; |
| 264 | |
| 265 | static const unsigned long exynos5800_clk_regs[] __initconst = { |
| 266 | SRC_TOP8, |
| 267 | SRC_TOP9, |
| 268 | SRC_CAM, |
| 269 | SRC_TOP1, |
| 270 | DIV_TOP8, |
| 271 | DIV_TOP9, |
| 272 | DIV_CAM, |
| 273 | GATE_IP_CAM, |
| 274 | }; |
| 275 | |
| 276 | static const struct samsung_clk_reg_dump exynos5420_set_clksrc[] = { |
| 277 | { .offset = SRC_MASK_CPERI, .value = 0xffffffff, }, |
| 278 | { .offset = SRC_MASK_TOP0, .value = 0x11111111, }, |
| 279 | { .offset = SRC_MASK_TOP1, .value = 0x11101111, }, |
| 280 | { .offset = SRC_MASK_TOP2, .value = 0x11111110, }, |
| 281 | { .offset = SRC_MASK_TOP7, .value = 0x00111100, }, |
| 282 | { .offset = SRC_MASK_DISP10, .value = 0x11111110, }, |
| 283 | { .offset = SRC_MASK_MAU, .value = 0x10000000, }, |
| 284 | { .offset = SRC_MASK_FSYS, .value = 0x11111110, }, |
| 285 | { .offset = SRC_MASK_PERIC0, .value = 0x11111110, }, |
| 286 | { .offset = SRC_MASK_PERIC1, .value = 0x11111100, }, |
| 287 | { .offset = SRC_MASK_ISP, .value = 0x11111000, }, |
| 288 | { .offset = GATE_BUS_TOP, .value = 0xffffffff, }, |
| 289 | { .offset = GATE_BUS_DISP1, .value = 0xffffffff, }, |
| 290 | { .offset = GATE_IP_PERIC, .value = 0xffffffff, }, |
| 291 | { .offset = GATE_IP_PERIS, .value = 0xffffffff, }, |
| 292 | }; |
| 293 | |
| 294 | static int exynos5420_clk_suspend(void) |
| 295 | { |
| 296 | samsung_clk_save(reg_base, exynos5x_save, |
| 297 | ARRAY_SIZE(exynos5x_clk_regs)); |
| 298 | |
| 299 | if (exynos5x_soc == EXYNOS5800) |
| 300 | samsung_clk_save(reg_base, exynos5800_save, |
| 301 | ARRAY_SIZE(exynos5800_clk_regs)); |
| 302 | |
| 303 | samsung_clk_restore(reg_base, exynos5420_set_clksrc, |
| 304 | ARRAY_SIZE(exynos5420_set_clksrc)); |
| 305 | |
| 306 | return 0; |
| 307 | } |
| 308 | |
| 309 | static void exynos5420_clk_resume(void) |
| 310 | { |
| 311 | samsung_clk_restore(reg_base, exynos5x_save, |
| 312 | ARRAY_SIZE(exynos5x_clk_regs)); |
| 313 | |
| 314 | if (exynos5x_soc == EXYNOS5800) |
| 315 | samsung_clk_restore(reg_base, exynos5800_save, |
| 316 | ARRAY_SIZE(exynos5800_clk_regs)); |
| 317 | } |
| 318 | |
| 319 | static struct syscore_ops exynos5420_clk_syscore_ops = { |
| 320 | .suspend = exynos5420_clk_suspend, |
| 321 | .resume = exynos5420_clk_resume, |
| 322 | }; |
| 323 | |
| 324 | static void __init exynos5420_clk_sleep_init(void) |
| 325 | { |
| 326 | exynos5x_save = samsung_clk_alloc_reg_dump(exynos5x_clk_regs, |
| 327 | ARRAY_SIZE(exynos5x_clk_regs)); |
| 328 | if (!exynos5x_save) { |
| 329 | pr_warn("%s: failed to allocate sleep save data, no sleep support!\n", |
| 330 | __func__); |
| 331 | return; |
| 332 | } |
| 333 | |
| 334 | if (exynos5x_soc == EXYNOS5800) { |
| 335 | exynos5800_save = |
| 336 | samsung_clk_alloc_reg_dump(exynos5800_clk_regs, |
| 337 | ARRAY_SIZE(exynos5800_clk_regs)); |
| 338 | if (!exynos5800_save) |
| 339 | goto err_soc; |
| 340 | } |
| 341 | |
| 342 | register_syscore_ops(&exynos5420_clk_syscore_ops); |
| 343 | return; |
| 344 | err_soc: |
| 345 | kfree(exynos5x_save); |
| 346 | pr_warn("%s: failed to allocate sleep save data, no sleep support!\n", |
| 347 | __func__); |
| 348 | return; |
| 349 | } |
| 350 | #else |
| 351 | static void __init exynos5420_clk_sleep_init(void) {} |
| 352 | #endif |
| 353 | |
| 354 | /* list of all parent clocks */ |
| 355 | PNAME(mout_mspll_cpu_p) = {"mout_sclk_cpll", "mout_sclk_dpll", |
| 356 | "mout_sclk_mpll", "mout_sclk_spll"}; |
| 357 | PNAME(mout_cpu_p) = {"mout_apll" , "mout_mspll_cpu"}; |
| 358 | PNAME(mout_kfc_p) = {"mout_kpll" , "mout_mspll_kfc"}; |
| 359 | PNAME(mout_apll_p) = {"fin_pll", "fout_apll"}; |
| 360 | PNAME(mout_bpll_p) = {"fin_pll", "fout_bpll"}; |
| 361 | PNAME(mout_cpll_p) = {"fin_pll", "fout_cpll"}; |
| 362 | PNAME(mout_dpll_p) = {"fin_pll", "fout_dpll"}; |
| 363 | PNAME(mout_epll_p) = {"fin_pll", "fout_epll"}; |
| 364 | PNAME(mout_ipll_p) = {"fin_pll", "fout_ipll"}; |
| 365 | PNAME(mout_kpll_p) = {"fin_pll", "fout_kpll"}; |
| 366 | PNAME(mout_mpll_p) = {"fin_pll", "fout_mpll"}; |
| 367 | PNAME(mout_rpll_p) = {"fin_pll", "fout_rpll"}; |
| 368 | PNAME(mout_spll_p) = {"fin_pll", "fout_spll"}; |
| 369 | PNAME(mout_vpll_p) = {"fin_pll", "fout_vpll"}; |
| 370 | |
| 371 | PNAME(mout_group1_p) = {"mout_sclk_cpll", "mout_sclk_dpll", |
| 372 | "mout_sclk_mpll"}; |
| 373 | PNAME(mout_group2_p) = {"fin_pll", "mout_sclk_cpll", |
| 374 | "mout_sclk_dpll", "mout_sclk_mpll", "mout_sclk_spll", |
| 375 | "mout_sclk_ipll", "mout_sclk_epll", "mout_sclk_rpll"}; |
| 376 | PNAME(mout_group3_p) = {"mout_sclk_rpll", "mout_sclk_spll"}; |
| 377 | PNAME(mout_group4_p) = {"mout_sclk_ipll", "mout_sclk_dpll", "mout_sclk_mpll"}; |
| 378 | PNAME(mout_group5_p) = {"mout_sclk_vpll", "mout_sclk_dpll"}; |
| 379 | |
| 380 | PNAME(mout_fimd1_final_p) = {"mout_fimd1", "mout_fimd1_opt"}; |
| 381 | PNAME(mout_sw_aclk66_p) = {"dout_aclk66", "mout_sclk_spll"}; |
| 382 | PNAME(mout_user_aclk66_peric_p) = { "fin_pll", "mout_sw_aclk66"}; |
| 383 | PNAME(mout_user_pclk66_gpio_p) = {"mout_sw_aclk66", "ff_sw_aclk66"}; |
| 384 | |
| 385 | PNAME(mout_sw_aclk200_fsys_p) = {"dout_aclk200_fsys", "mout_sclk_spll"}; |
| 386 | PNAME(mout_sw_pclk200_fsys_p) = {"dout_pclk200_fsys", "mout_sclk_spll"}; |
| 387 | PNAME(mout_user_pclk200_fsys_p) = {"fin_pll", "mout_sw_pclk200_fsys"}; |
| 388 | PNAME(mout_user_aclk200_fsys_p) = {"fin_pll", "mout_sw_aclk200_fsys"}; |
| 389 | |
| 390 | PNAME(mout_sw_aclk200_fsys2_p) = {"dout_aclk200_fsys2", "mout_sclk_spll"}; |
| 391 | PNAME(mout_user_aclk200_fsys2_p) = {"fin_pll", "mout_sw_aclk200_fsys2"}; |
| 392 | PNAME(mout_sw_aclk100_noc_p) = {"dout_aclk100_noc", "mout_sclk_spll"}; |
| 393 | PNAME(mout_user_aclk100_noc_p) = {"fin_pll", "mout_sw_aclk100_noc"}; |
| 394 | |
| 395 | PNAME(mout_sw_aclk400_wcore_p) = {"dout_aclk400_wcore", "mout_sclk_spll"}; |
| 396 | PNAME(mout_aclk400_wcore_bpll_p) = {"mout_aclk400_wcore", "sclk_bpll"}; |
| 397 | PNAME(mout_user_aclk400_wcore_p) = {"fin_pll", "mout_sw_aclk400_wcore"}; |
| 398 | |
| 399 | PNAME(mout_sw_aclk400_isp_p) = {"dout_aclk400_isp", "mout_sclk_spll"}; |
| 400 | PNAME(mout_user_aclk400_isp_p) = {"fin_pll", "mout_sw_aclk400_isp"}; |
| 401 | |
| 402 | PNAME(mout_sw_aclk333_432_isp0_p) = {"dout_aclk333_432_isp0", |
| 403 | "mout_sclk_spll"}; |
| 404 | PNAME(mout_user_aclk333_432_isp0_p) = {"fin_pll", "mout_sw_aclk333_432_isp0"}; |
| 405 | |
| 406 | PNAME(mout_sw_aclk333_432_isp_p) = {"dout_aclk333_432_isp", "mout_sclk_spll"}; |
| 407 | PNAME(mout_user_aclk333_432_isp_p) = {"fin_pll", "mout_sw_aclk333_432_isp"}; |
| 408 | |
| 409 | PNAME(mout_sw_aclk200_p) = {"dout_aclk200", "mout_sclk_spll"}; |
| 410 | PNAME(mout_user_aclk200_disp1_p) = {"fin_pll", "mout_sw_aclk200"}; |
| 411 | |
| 412 | PNAME(mout_sw_aclk400_mscl_p) = {"dout_aclk400_mscl", "mout_sclk_spll"}; |
| 413 | PNAME(mout_user_aclk400_mscl_p) = {"fin_pll", "mout_sw_aclk400_mscl"}; |
| 414 | |
| 415 | PNAME(mout_sw_aclk333_p) = {"dout_aclk333", "mout_sclk_spll"}; |
| 416 | PNAME(mout_user_aclk333_p) = {"fin_pll", "mout_sw_aclk333"}; |
| 417 | |
| 418 | PNAME(mout_sw_aclk166_p) = {"dout_aclk166", "mout_sclk_spll"}; |
| 419 | PNAME(mout_user_aclk166_p) = {"fin_pll", "mout_sw_aclk166"}; |
| 420 | |
| 421 | PNAME(mout_sw_aclk266_p) = {"dout_aclk266", "mout_sclk_spll"}; |
| 422 | PNAME(mout_user_aclk266_p) = {"fin_pll", "mout_sw_aclk266"}; |
| 423 | PNAME(mout_user_aclk266_isp_p) = {"fin_pll", "mout_sw_aclk266"}; |
| 424 | |
| 425 | PNAME(mout_sw_aclk333_432_gscl_p) = {"dout_aclk333_432_gscl", "mout_sclk_spll"}; |
| 426 | PNAME(mout_user_aclk333_432_gscl_p) = {"fin_pll", "mout_sw_aclk333_432_gscl"}; |
| 427 | |
| 428 | PNAME(mout_sw_aclk300_gscl_p) = {"dout_aclk300_gscl", "mout_sclk_spll"}; |
| 429 | PNAME(mout_user_aclk300_gscl_p) = {"fin_pll", "mout_sw_aclk300_gscl"}; |
| 430 | |
| 431 | PNAME(mout_sw_aclk300_disp1_p) = {"dout_aclk300_disp1", "mout_sclk_spll"}; |
| 432 | PNAME(mout_sw_aclk400_disp1_p) = {"dout_aclk400_disp1", "mout_sclk_spll"}; |
| 433 | PNAME(mout_user_aclk300_disp1_p) = {"fin_pll", "mout_sw_aclk300_disp1"}; |
| 434 | PNAME(mout_user_aclk400_disp1_p) = {"fin_pll", "mout_sw_aclk400_disp1"}; |
| 435 | |
| 436 | PNAME(mout_sw_aclk300_jpeg_p) = {"dout_aclk300_jpeg", "mout_sclk_spll"}; |
| 437 | PNAME(mout_user_aclk300_jpeg_p) = {"fin_pll", "mout_sw_aclk300_jpeg"}; |
| 438 | |
| 439 | PNAME(mout_sw_aclk_g3d_p) = {"dout_aclk_g3d", "mout_sclk_spll"}; |
| 440 | PNAME(mout_user_aclk_g3d_p) = {"fin_pll", "mout_sw_aclk_g3d"}; |
| 441 | |
| 442 | PNAME(mout_sw_aclk266_g2d_p) = {"dout_aclk266_g2d", "mout_sclk_spll"}; |
| 443 | PNAME(mout_user_aclk266_g2d_p) = {"fin_pll", "mout_sw_aclk266_g2d"}; |
| 444 | |
| 445 | PNAME(mout_sw_aclk333_g2d_p) = {"dout_aclk333_g2d", "mout_sclk_spll"}; |
| 446 | PNAME(mout_user_aclk333_g2d_p) = {"fin_pll", "mout_sw_aclk333_g2d"}; |
| 447 | |
| 448 | PNAME(mout_audio0_p) = {"fin_pll", "cdclk0", "mout_sclk_dpll", |
| 449 | "mout_sclk_mpll", "mout_sclk_spll", "mout_sclk_ipll", |
| 450 | "mout_sclk_epll", "mout_sclk_rpll"}; |
| 451 | PNAME(mout_audio1_p) = {"fin_pll", "cdclk1", "mout_sclk_dpll", |
| 452 | "mout_sclk_mpll", "mout_sclk_spll", "mout_sclk_ipll", |
| 453 | "mout_sclk_epll", "mout_sclk_rpll"}; |
| 454 | PNAME(mout_audio2_p) = {"fin_pll", "cdclk2", "mout_sclk_dpll", |
| 455 | "mout_sclk_mpll", "mout_sclk_spll", "mout_sclk_ipll", |
| 456 | "mout_sclk_epll", "mout_sclk_rpll"}; |
| 457 | PNAME(mout_spdif_p) = {"fin_pll", "dout_audio0", "dout_audio1", |
| 458 | "dout_audio2", "spdif_extclk", "mout_sclk_ipll", |
| 459 | "mout_sclk_epll", "mout_sclk_rpll"}; |
| 460 | PNAME(mout_hdmi_p) = {"dout_hdmi_pixel", "sclk_hdmiphy"}; |
| 461 | PNAME(mout_maudio0_p) = {"fin_pll", "maudio_clk", "mout_sclk_dpll", |
| 462 | "mout_sclk_mpll", "mout_sclk_spll", "mout_sclk_ipll", |
| 463 | "mout_sclk_epll", "mout_sclk_rpll"}; |
| 464 | PNAME(mout_mau_epll_clk_p) = {"mout_sclk_epll", "mout_sclk_dpll", |
| 465 | "mout_sclk_mpll", "mout_sclk_spll"}; |
| 466 | PNAME(mout_mclk_cdrex_p) = {"mout_bpll", "mout_mx_mspll_ccore"}; |
| 467 | |
| 468 | /* List of parents specific to exynos5800 */ |
| 469 | PNAME(mout_epll2_5800_p) = { "mout_sclk_epll", "ff_dout_epll2" }; |
| 470 | PNAME(mout_group1_5800_p) = { "mout_sclk_cpll", "mout_sclk_dpll", |
| 471 | "mout_sclk_mpll", "ff_dout_spll2" }; |
| 472 | PNAME(mout_group2_5800_p) = { "mout_sclk_cpll", "mout_sclk_dpll", |
| 473 | "mout_sclk_mpll", "ff_dout_spll2", |
| 474 | "mout_epll2", "mout_sclk_ipll" }; |
| 475 | PNAME(mout_group3_5800_p) = { "mout_sclk_cpll", "mout_sclk_dpll", |
| 476 | "mout_sclk_mpll", "ff_dout_spll2", |
| 477 | "mout_epll2" }; |
| 478 | PNAME(mout_group5_5800_p) = { "mout_sclk_cpll", "mout_sclk_dpll", |
| 479 | "mout_sclk_mpll", "mout_sclk_spll" }; |
| 480 | PNAME(mout_group6_5800_p) = { "mout_sclk_ipll", "mout_sclk_dpll", |
| 481 | "mout_sclk_mpll", "ff_dout_spll2" }; |
| 482 | PNAME(mout_group7_5800_p) = { "mout_sclk_cpll", "mout_sclk_dpll", |
| 483 | "mout_sclk_mpll", "mout_sclk_spll", |
| 484 | "mout_epll2", "mout_sclk_ipll" }; |
| 485 | PNAME(mout_mx_mspll_ccore_p) = {"sclk_bpll", "mout_sclk_dpll", |
| 486 | "mout_sclk_mpll", "ff_dout_spll2", |
| 487 | "mout_sclk_spll", "mout_sclk_epll"}; |
| 488 | PNAME(mout_mau_epll_clk_5800_p) = { "mout_sclk_epll", "mout_sclk_dpll", |
| 489 | "mout_sclk_mpll", |
| 490 | "ff_dout_spll2" }; |
| 491 | PNAME(mout_group8_5800_p) = { "dout_aclk432_scaler", "dout_sclk_sw" }; |
| 492 | PNAME(mout_group9_5800_p) = { "dout_osc_div", "mout_sw_aclk432_scaler" }; |
| 493 | PNAME(mout_group10_5800_p) = { "dout_aclk432_cam", "dout_sclk_sw" }; |
| 494 | PNAME(mout_group11_5800_p) = { "dout_osc_div", "mout_sw_aclk432_cam" }; |
| 495 | PNAME(mout_group12_5800_p) = { "dout_aclkfl1_550_cam", "dout_sclk_sw" }; |
| 496 | PNAME(mout_group13_5800_p) = { "dout_osc_div", "mout_sw_aclkfl1_550_cam" }; |
| 497 | PNAME(mout_group14_5800_p) = { "dout_aclk550_cam", "dout_sclk_sw" }; |
| 498 | PNAME(mout_group15_5800_p) = { "dout_osc_div", "mout_sw_aclk550_cam" }; |
| 499 | PNAME(mout_group16_5800_p) = { "dout_osc_div", "mout_mau_epll_clk" }; |
| 500 | |
| 501 | /* fixed rate clocks generated outside the soc */ |
| 502 | static struct samsung_fixed_rate_clock |
| 503 | exynos5x_fixed_rate_ext_clks[] __initdata = { |
| 504 | FRATE(CLK_FIN_PLL, "fin_pll", NULL, 0, 0), |
| 505 | }; |
| 506 | |
| 507 | /* fixed rate clocks generated inside the soc */ |
| 508 | static const struct samsung_fixed_rate_clock exynos5x_fixed_rate_clks[] __initconst = { |
| 509 | FRATE(CLK_SCLK_HDMIPHY, "sclk_hdmiphy", NULL, 0, 24000000), |
| 510 | FRATE(0, "sclk_pwi", NULL, 0, 24000000), |
| 511 | FRATE(0, "sclk_usbh20", NULL, 0, 48000000), |
| 512 | FRATE(0, "mphy_refclk_ixtal24", NULL, 0, 48000000), |
| 513 | FRATE(0, "sclk_usbh20_scan_clk", NULL, 0, 480000000), |
| 514 | }; |
| 515 | |
| 516 | static const struct samsung_fixed_factor_clock |
| 517 | exynos5x_fixed_factor_clks[] __initconst = { |
| 518 | FFACTOR(0, "ff_hsic_12m", "fin_pll", 1, 2, 0), |
| 519 | FFACTOR(0, "ff_sw_aclk66", "mout_sw_aclk66", 1, 2, 0), |
| 520 | }; |
| 521 | |
| 522 | static const struct samsung_fixed_factor_clock |
| 523 | exynos5800_fixed_factor_clks[] __initconst = { |
| 524 | FFACTOR(0, "ff_dout_epll2", "mout_sclk_epll", 1, 2, 0), |
| 525 | FFACTOR(0, "ff_dout_spll2", "mout_sclk_spll", 1, 2, 0), |
| 526 | }; |
| 527 | |
| 528 | static const struct samsung_mux_clock exynos5800_mux_clks[] __initconst = { |
| 529 | MUX(0, "mout_aclk400_isp", mout_group3_5800_p, SRC_TOP0, 0, 3), |
| 530 | MUX(0, "mout_aclk400_mscl", mout_group3_5800_p, SRC_TOP0, 4, 3), |
| 531 | MUX(0, "mout_aclk400_wcore", mout_group2_5800_p, SRC_TOP0, 16, 3), |
| 532 | MUX(0, "mout_aclk100_noc", mout_group1_5800_p, SRC_TOP0, 20, 2), |
| 533 | |
| 534 | MUX(0, "mout_aclk333_432_gscl", mout_group6_5800_p, SRC_TOP1, 0, 2), |
| 535 | MUX(0, "mout_aclk333_432_isp", mout_group6_5800_p, SRC_TOP1, 4, 2), |
| 536 | MUX(0, "mout_aclk333_432_isp0", mout_group6_5800_p, SRC_TOP1, 12, 2), |
| 537 | MUX(0, "mout_aclk266", mout_group5_5800_p, SRC_TOP1, 20, 2), |
| 538 | MUX(0, "mout_aclk333", mout_group1_5800_p, SRC_TOP1, 28, 2), |
| 539 | |
| 540 | MUX(0, "mout_aclk400_disp1", mout_group7_5800_p, SRC_TOP2, 4, 3), |
| 541 | MUX(0, "mout_aclk333_g2d", mout_group5_5800_p, SRC_TOP2, 8, 2), |
| 542 | MUX(0, "mout_aclk266_g2d", mout_group5_5800_p, SRC_TOP2, 12, 2), |
| 543 | MUX(0, "mout_aclk300_jpeg", mout_group5_5800_p, SRC_TOP2, 20, 2), |
| 544 | MUX(0, "mout_aclk300_disp1", mout_group5_5800_p, SRC_TOP2, 24, 2), |
| 545 | MUX(0, "mout_aclk300_gscl", mout_group5_5800_p, SRC_TOP2, 28, 2), |
| 546 | |
| 547 | MUX(CLK_MOUT_MX_MSPLL_CCORE, "mout_mx_mspll_ccore", |
| 548 | mout_mx_mspll_ccore_p, SRC_TOP7, 16, 2), |
| 549 | MUX_F(CLK_MOUT_MAU_EPLL, "mout_mau_epll_clk", mout_mau_epll_clk_5800_p, |
| 550 | SRC_TOP7, 20, 2, CLK_SET_RATE_PARENT, 0), |
| 551 | MUX(0, "sclk_bpll", mout_bpll_p, SRC_TOP7, 24, 1), |
| 552 | MUX(0, "mout_epll2", mout_epll2_5800_p, SRC_TOP7, 28, 1), |
| 553 | |
| 554 | MUX(0, "mout_aclk550_cam", mout_group3_5800_p, SRC_TOP8, 16, 3), |
| 555 | MUX(0, "mout_aclkfl1_550_cam", mout_group3_5800_p, SRC_TOP8, 20, 3), |
| 556 | MUX(0, "mout_aclk432_cam", mout_group6_5800_p, SRC_TOP8, 24, 2), |
| 557 | MUX(0, "mout_aclk432_scaler", mout_group6_5800_p, SRC_TOP8, 28, 2), |
| 558 | |
| 559 | MUX_F(CLK_MOUT_USER_MAU_EPLL, "mout_user_mau_epll", mout_group16_5800_p, |
| 560 | SRC_TOP9, 8, 1, CLK_SET_RATE_PARENT, 0), |
| 561 | MUX(0, "mout_user_aclk550_cam", mout_group15_5800_p, |
| 562 | SRC_TOP9, 16, 1), |
| 563 | MUX(0, "mout_user_aclkfl1_550_cam", mout_group13_5800_p, |
| 564 | SRC_TOP9, 20, 1), |
| 565 | MUX(0, "mout_user_aclk432_cam", mout_group11_5800_p, |
| 566 | SRC_TOP9, 24, 1), |
| 567 | MUX(0, "mout_user_aclk432_scaler", mout_group9_5800_p, |
| 568 | SRC_TOP9, 28, 1), |
| 569 | |
| 570 | MUX(0, "mout_sw_aclk550_cam", mout_group14_5800_p, SRC_TOP13, 16, 1), |
| 571 | MUX(0, "mout_sw_aclkfl1_550_cam", mout_group12_5800_p, |
| 572 | SRC_TOP13, 20, 1), |
| 573 | MUX(0, "mout_sw_aclk432_cam", mout_group10_5800_p, |
| 574 | SRC_TOP13, 24, 1), |
| 575 | MUX(0, "mout_sw_aclk432_scaler", mout_group8_5800_p, |
| 576 | SRC_TOP13, 28, 1), |
| 577 | |
| 578 | MUX(0, "mout_fimd1", mout_group2_p, SRC_DISP10, 4, 3), |
| 579 | }; |
| 580 | |
| 581 | static const struct samsung_div_clock exynos5800_div_clks[] __initconst = { |
| 582 | DIV(CLK_DOUT_ACLK400_WCORE, "dout_aclk400_wcore", |
| 583 | "mout_aclk400_wcore", DIV_TOP0, 16, 3), |
| 584 | DIV(0, "dout_aclk550_cam", "mout_aclk550_cam", |
| 585 | DIV_TOP8, 16, 3), |
| 586 | DIV(0, "dout_aclkfl1_550_cam", "mout_aclkfl1_550_cam", |
| 587 | DIV_TOP8, 20, 3), |
| 588 | DIV(0, "dout_aclk432_cam", "mout_aclk432_cam", |
| 589 | DIV_TOP8, 24, 3), |
| 590 | DIV(0, "dout_aclk432_scaler", "mout_aclk432_scaler", |
| 591 | DIV_TOP8, 28, 3), |
| 592 | |
| 593 | DIV(0, "dout_osc_div", "fin_pll", DIV_TOP9, 20, 3), |
| 594 | DIV(0, "dout_sclk_sw", "sclk_spll", DIV_TOP9, 24, 6), |
| 595 | }; |
| 596 | |
| 597 | static const struct samsung_gate_clock exynos5800_gate_clks[] __initconst = { |
| 598 | GATE(CLK_ACLK550_CAM, "aclk550_cam", "mout_user_aclk550_cam", |
| 599 | GATE_BUS_TOP, 24, 0, 0), |
| 600 | GATE(CLK_ACLK432_SCALER, "aclk432_scaler", "mout_user_aclk432_scaler", |
| 601 | GATE_BUS_TOP, 27, CLK_IS_CRITICAL, 0), |
| 602 | GATE(CLK_MAU_EPLL, "mau_epll", "mout_user_mau_epll", |
| 603 | SRC_MASK_TOP7, 20, CLK_SET_RATE_PARENT, 0), |
| 604 | }; |
| 605 | |
| 606 | static const struct samsung_mux_clock exynos5420_mux_clks[] __initconst = { |
| 607 | MUX(0, "sclk_bpll", mout_bpll_p, TOP_SPARE2, 0, 1), |
| 608 | MUX(0, "mout_aclk400_wcore_bpll", mout_aclk400_wcore_bpll_p, |
| 609 | TOP_SPARE2, 4, 1), |
| 610 | |
| 611 | MUX(0, "mout_aclk400_isp", mout_group1_p, SRC_TOP0, 0, 2), |
| 612 | MUX_A(0, "mout_aclk400_mscl", mout_group1_p, |
| 613 | SRC_TOP0, 4, 2, "aclk400_mscl"), |
| 614 | MUX(0, "mout_aclk400_wcore", mout_group1_p, SRC_TOP0, 16, 2), |
| 615 | MUX(0, "mout_aclk100_noc", mout_group1_p, SRC_TOP0, 20, 2), |
| 616 | |
| 617 | MUX(0, "mout_aclk333_432_gscl", mout_group4_p, SRC_TOP1, 0, 2), |
| 618 | MUX(0, "mout_aclk333_432_isp", mout_group4_p, |
| 619 | SRC_TOP1, 4, 2), |
| 620 | MUX(0, "mout_aclk333_432_isp0", mout_group4_p, SRC_TOP1, 12, 2), |
| 621 | MUX(0, "mout_aclk266", mout_group1_p, SRC_TOP1, 20, 2), |
| 622 | MUX(0, "mout_aclk333", mout_group1_p, SRC_TOP1, 28, 2), |
| 623 | |
| 624 | MUX(0, "mout_aclk400_disp1", mout_group1_p, SRC_TOP2, 4, 2), |
| 625 | MUX(0, "mout_aclk333_g2d", mout_group1_p, SRC_TOP2, 8, 2), |
| 626 | MUX(0, "mout_aclk266_g2d", mout_group1_p, SRC_TOP2, 12, 2), |
| 627 | MUX(0, "mout_aclk300_jpeg", mout_group1_p, SRC_TOP2, 20, 2), |
| 628 | MUX(0, "mout_aclk300_disp1", mout_group1_p, SRC_TOP2, 24, 2), |
| 629 | MUX(0, "mout_aclk300_gscl", mout_group1_p, SRC_TOP2, 28, 2), |
| 630 | |
| 631 | MUX(CLK_MOUT_MX_MSPLL_CCORE, "mout_mx_mspll_ccore", |
| 632 | mout_group5_5800_p, SRC_TOP7, 16, 2), |
| 633 | MUX(0, "mout_mau_epll_clk", mout_mau_epll_clk_p, SRC_TOP7, 20, 2), |
| 634 | |
| 635 | MUX(0, "mout_fimd1", mout_group3_p, SRC_DISP10, 4, 1), |
| 636 | }; |
| 637 | |
| 638 | static const struct samsung_div_clock exynos5420_div_clks[] __initconst = { |
| 639 | DIV(CLK_DOUT_ACLK400_WCORE, "dout_aclk400_wcore", |
| 640 | "mout_aclk400_wcore_bpll", DIV_TOP0, 16, 3), |
| 641 | }; |
| 642 | |
| 643 | static const struct samsung_gate_clock exynos5420_gate_clks[] __initconst = { |
| 644 | GATE(CLK_SECKEY, "seckey", "aclk66_psgen", GATE_BUS_PERIS1, 1, 0, 0), |
| 645 | GATE(CLK_MAU_EPLL, "mau_epll", "mout_mau_epll_clk", |
| 646 | SRC_MASK_TOP7, 20, CLK_SET_RATE_PARENT, 0), |
| 647 | }; |
| 648 | |
| 649 | static const struct samsung_mux_clock exynos5x_mux_clks[] __initconst = { |
| 650 | MUX(0, "mout_user_pclk66_gpio", mout_user_pclk66_gpio_p, |
| 651 | SRC_TOP7, 4, 1), |
| 652 | MUX(0, "mout_mspll_kfc", mout_mspll_cpu_p, SRC_TOP7, 8, 2), |
| 653 | MUX(0, "mout_mspll_cpu", mout_mspll_cpu_p, SRC_TOP7, 12, 2), |
| 654 | |
| 655 | MUX_F(0, "mout_apll", mout_apll_p, SRC_CPU, 0, 1, |
| 656 | CLK_SET_RATE_PARENT | CLK_RECALC_NEW_RATES, 0), |
| 657 | MUX(0, "mout_cpu", mout_cpu_p, SRC_CPU, 16, 1), |
| 658 | MUX_F(0, "mout_kpll", mout_kpll_p, SRC_KFC, 0, 1, |
| 659 | CLK_SET_RATE_PARENT | CLK_RECALC_NEW_RATES, 0), |
| 660 | MUX(0, "mout_kfc", mout_kfc_p, SRC_KFC, 16, 1), |
| 661 | |
| 662 | MUX(0, "mout_aclk200", mout_group1_p, SRC_TOP0, 8, 2), |
| 663 | MUX(0, "mout_aclk200_fsys2", mout_group1_p, SRC_TOP0, 12, 2), |
| 664 | MUX(0, "mout_pclk200_fsys", mout_group1_p, SRC_TOP0, 24, 2), |
| 665 | MUX(0, "mout_aclk200_fsys", mout_group1_p, SRC_TOP0, 28, 2), |
| 666 | |
| 667 | MUX(0, "mout_aclk66", mout_group1_p, SRC_TOP1, 8, 2), |
| 668 | MUX(0, "mout_aclk166", mout_group1_p, SRC_TOP1, 24, 2), |
| 669 | |
| 670 | MUX(0, "mout_aclk_g3d", mout_group5_p, SRC_TOP2, 16, 1), |
| 671 | |
| 672 | MUX(0, "mout_user_aclk400_isp", mout_user_aclk400_isp_p, |
| 673 | SRC_TOP3, 0, 1), |
| 674 | MUX(0, "mout_user_aclk400_mscl", mout_user_aclk400_mscl_p, |
| 675 | SRC_TOP3, 4, 1), |
| 676 | MUX(CLK_MOUT_USER_ACLK200_DISP1, "mout_user_aclk200_disp1", |
| 677 | mout_user_aclk200_disp1_p, SRC_TOP3, 8, 1), |
| 678 | MUX(0, "mout_user_aclk200_fsys2", mout_user_aclk200_fsys2_p, |
| 679 | SRC_TOP3, 12, 1), |
| 680 | MUX(0, "mout_user_aclk400_wcore", mout_user_aclk400_wcore_p, |
| 681 | SRC_TOP3, 16, 1), |
| 682 | MUX(0, "mout_user_aclk100_noc", mout_user_aclk100_noc_p, |
| 683 | SRC_TOP3, 20, 1), |
| 684 | MUX(0, "mout_user_pclk200_fsys", mout_user_pclk200_fsys_p, |
| 685 | SRC_TOP3, 24, 1), |
| 686 | MUX(0, "mout_user_aclk200_fsys", mout_user_aclk200_fsys_p, |
| 687 | SRC_TOP3, 28, 1), |
| 688 | |
| 689 | MUX(0, "mout_user_aclk333_432_gscl", mout_user_aclk333_432_gscl_p, |
| 690 | SRC_TOP4, 0, 1), |
| 691 | MUX(0, "mout_user_aclk333_432_isp", mout_user_aclk333_432_isp_p, |
| 692 | SRC_TOP4, 4, 1), |
| 693 | MUX(0, "mout_user_aclk66_peric", mout_user_aclk66_peric_p, |
| 694 | SRC_TOP4, 8, 1), |
| 695 | MUX(0, "mout_user_aclk333_432_isp0", mout_user_aclk333_432_isp0_p, |
| 696 | SRC_TOP4, 12, 1), |
| 697 | MUX(0, "mout_user_aclk266_isp", mout_user_aclk266_isp_p, |
| 698 | SRC_TOP4, 16, 1), |
| 699 | MUX(0, "mout_user_aclk266", mout_user_aclk266_p, SRC_TOP4, 20, 1), |
| 700 | MUX(0, "mout_user_aclk166", mout_user_aclk166_p, SRC_TOP4, 24, 1), |
| 701 | MUX(CLK_MOUT_USER_ACLK333, "mout_user_aclk333", mout_user_aclk333_p, |
| 702 | SRC_TOP4, 28, 1), |
| 703 | |
| 704 | MUX(CLK_MOUT_USER_ACLK400_DISP1, "mout_user_aclk400_disp1", |
| 705 | mout_user_aclk400_disp1_p, SRC_TOP5, 0, 1), |
| 706 | MUX(0, "mout_user_aclk66_psgen", mout_user_aclk66_peric_p, |
| 707 | SRC_TOP5, 4, 1), |
| 708 | MUX(0, "mout_user_aclk333_g2d", mout_user_aclk333_g2d_p, |
| 709 | SRC_TOP5, 8, 1), |
| 710 | MUX(0, "mout_user_aclk266_g2d", mout_user_aclk266_g2d_p, |
| 711 | SRC_TOP5, 12, 1), |
| 712 | MUX(CLK_MOUT_G3D, "mout_user_aclk_g3d", mout_user_aclk_g3d_p, |
| 713 | SRC_TOP5, 16, 1), |
| 714 | MUX(0, "mout_user_aclk300_jpeg", mout_user_aclk300_jpeg_p, |
| 715 | SRC_TOP5, 20, 1), |
| 716 | MUX(CLK_MOUT_USER_ACLK300_DISP1, "mout_user_aclk300_disp1", |
| 717 | mout_user_aclk300_disp1_p, SRC_TOP5, 24, 1), |
| 718 | MUX(CLK_MOUT_USER_ACLK300_GSCL, "mout_user_aclk300_gscl", |
| 719 | mout_user_aclk300_gscl_p, SRC_TOP5, 28, 1), |
| 720 | |
| 721 | MUX(0, "mout_sclk_mpll", mout_mpll_p, SRC_TOP6, 0, 1), |
| 722 | MUX(CLK_MOUT_VPLL, "mout_sclk_vpll", mout_vpll_p, SRC_TOP6, 4, 1), |
| 723 | MUX(0, "mout_sclk_spll", mout_spll_p, SRC_TOP6, 8, 1), |
| 724 | MUX(0, "mout_sclk_ipll", mout_ipll_p, SRC_TOP6, 12, 1), |
| 725 | MUX(0, "mout_sclk_rpll", mout_rpll_p, SRC_TOP6, 16, 1), |
| 726 | MUX_F(CLK_MOUT_EPLL, "mout_sclk_epll", mout_epll_p, SRC_TOP6, 20, 1, |
| 727 | CLK_SET_RATE_PARENT, 0), |
| 728 | MUX(0, "mout_sclk_dpll", mout_dpll_p, SRC_TOP6, 24, 1), |
| 729 | MUX(0, "mout_sclk_cpll", mout_cpll_p, SRC_TOP6, 28, 1), |
| 730 | |
| 731 | MUX(0, "mout_sw_aclk400_isp", mout_sw_aclk400_isp_p, |
| 732 | SRC_TOP10, 0, 1), |
| 733 | MUX(0, "mout_sw_aclk400_mscl", mout_sw_aclk400_mscl_p, |
| 734 | SRC_TOP10, 4, 1), |
| 735 | MUX(CLK_MOUT_SW_ACLK200, "mout_sw_aclk200", mout_sw_aclk200_p, |
| 736 | SRC_TOP10, 8, 1), |
| 737 | MUX(0, "mout_sw_aclk200_fsys2", mout_sw_aclk200_fsys2_p, |
| 738 | SRC_TOP10, 12, 1), |
| 739 | MUX(0, "mout_sw_aclk400_wcore", mout_sw_aclk400_wcore_p, |
| 740 | SRC_TOP10, 16, 1), |
| 741 | MUX(0, "mout_sw_aclk100_noc", mout_sw_aclk100_noc_p, |
| 742 | SRC_TOP10, 20, 1), |
| 743 | MUX(0, "mout_sw_pclk200_fsys", mout_sw_pclk200_fsys_p, |
| 744 | SRC_TOP10, 24, 1), |
| 745 | MUX(0, "mout_sw_aclk200_fsys", mout_sw_aclk200_fsys_p, |
| 746 | SRC_TOP10, 28, 1), |
| 747 | |
| 748 | MUX(0, "mout_sw_aclk333_432_gscl", mout_sw_aclk333_432_gscl_p, |
| 749 | SRC_TOP11, 0, 1), |
| 750 | MUX(0, "mout_sw_aclk333_432_isp", mout_sw_aclk333_432_isp_p, |
| 751 | SRC_TOP11, 4, 1), |
| 752 | MUX(0, "mout_sw_aclk66", mout_sw_aclk66_p, SRC_TOP11, 8, 1), |
| 753 | MUX(0, "mout_sw_aclk333_432_isp0", mout_sw_aclk333_432_isp0_p, |
| 754 | SRC_TOP11, 12, 1), |
| 755 | MUX(0, "mout_sw_aclk266", mout_sw_aclk266_p, SRC_TOP11, 20, 1), |
| 756 | MUX(0, "mout_sw_aclk166", mout_sw_aclk166_p, SRC_TOP11, 24, 1), |
| 757 | MUX(CLK_MOUT_SW_ACLK333, "mout_sw_aclk333", mout_sw_aclk333_p, |
| 758 | SRC_TOP11, 28, 1), |
| 759 | |
| 760 | MUX(CLK_MOUT_SW_ACLK400, "mout_sw_aclk400_disp1", |
| 761 | mout_sw_aclk400_disp1_p, SRC_TOP12, 4, 1), |
| 762 | MUX(0, "mout_sw_aclk333_g2d", mout_sw_aclk333_g2d_p, |
| 763 | SRC_TOP12, 8, 1), |
| 764 | MUX(0, "mout_sw_aclk266_g2d", mout_sw_aclk266_g2d_p, |
| 765 | SRC_TOP12, 12, 1), |
| 766 | MUX(0, "mout_sw_aclk_g3d", mout_sw_aclk_g3d_p, SRC_TOP12, 16, 1), |
| 767 | MUX(0, "mout_sw_aclk300_jpeg", mout_sw_aclk300_jpeg_p, |
| 768 | SRC_TOP12, 20, 1), |
| 769 | MUX(CLK_MOUT_SW_ACLK300, "mout_sw_aclk300_disp1", |
| 770 | mout_sw_aclk300_disp1_p, SRC_TOP12, 24, 1), |
| 771 | MUX(CLK_MOUT_SW_ACLK300_GSCL, "mout_sw_aclk300_gscl", |
| 772 | mout_sw_aclk300_gscl_p, SRC_TOP12, 28, 1), |
| 773 | |
| 774 | /* DISP1 Block */ |
| 775 | MUX(0, "mout_mipi1", mout_group2_p, SRC_DISP10, 16, 3), |
| 776 | MUX(0, "mout_dp1", mout_group2_p, SRC_DISP10, 20, 3), |
| 777 | MUX(0, "mout_pixel", mout_group2_p, SRC_DISP10, 24, 3), |
| 778 | MUX(CLK_MOUT_HDMI, "mout_hdmi", mout_hdmi_p, SRC_DISP10, 28, 1), |
| 779 | MUX(0, "mout_fimd1_opt", mout_group2_p, SRC_DISP10, 8, 3), |
| 780 | |
| 781 | MUX(0, "mout_fimd1_final", mout_fimd1_final_p, TOP_SPARE2, 8, 1), |
| 782 | |
| 783 | /* CDREX block */ |
| 784 | MUX_F(CLK_MOUT_MCLK_CDREX, "mout_mclk_cdrex", mout_mclk_cdrex_p, |
| 785 | SRC_CDREX, 4, 1, CLK_SET_RATE_PARENT, 0), |
| 786 | MUX_F(CLK_MOUT_BPLL, "mout_bpll", mout_bpll_p, SRC_CDREX, 0, 1, |
| 787 | CLK_SET_RATE_PARENT, 0), |
| 788 | |
| 789 | /* MAU Block */ |
| 790 | MUX(CLK_MOUT_MAUDIO0, "mout_maudio0", mout_maudio0_p, SRC_MAU, 28, 3), |
| 791 | |
| 792 | /* FSYS Block */ |
| 793 | MUX(0, "mout_usbd301", mout_group2_p, SRC_FSYS, 4, 3), |
| 794 | MUX(0, "mout_mmc0", mout_group2_p, SRC_FSYS, 8, 3), |
| 795 | MUX(0, "mout_mmc1", mout_group2_p, SRC_FSYS, 12, 3), |
| 796 | MUX(0, "mout_mmc2", mout_group2_p, SRC_FSYS, 16, 3), |
| 797 | MUX(0, "mout_usbd300", mout_group2_p, SRC_FSYS, 20, 3), |
| 798 | MUX(0, "mout_unipro", mout_group2_p, SRC_FSYS, 24, 3), |
| 799 | MUX(0, "mout_mphy_refclk", mout_group2_p, SRC_FSYS, 28, 3), |
| 800 | |
| 801 | /* PERIC Block */ |
| 802 | MUX(0, "mout_uart0", mout_group2_p, SRC_PERIC0, 4, 3), |
| 803 | MUX(0, "mout_uart1", mout_group2_p, SRC_PERIC0, 8, 3), |
| 804 | MUX(0, "mout_uart2", mout_group2_p, SRC_PERIC0, 12, 3), |
| 805 | MUX(0, "mout_uart3", mout_group2_p, SRC_PERIC0, 16, 3), |
| 806 | MUX(0, "mout_pwm", mout_group2_p, SRC_PERIC0, 24, 3), |
| 807 | MUX(0, "mout_spdif", mout_spdif_p, SRC_PERIC0, 28, 3), |
| 808 | MUX(0, "mout_audio0", mout_audio0_p, SRC_PERIC1, 8, 3), |
| 809 | MUX(0, "mout_audio1", mout_audio1_p, SRC_PERIC1, 12, 3), |
| 810 | MUX(0, "mout_audio2", mout_audio2_p, SRC_PERIC1, 16, 3), |
| 811 | MUX(0, "mout_spi0", mout_group2_p, SRC_PERIC1, 20, 3), |
| 812 | MUX(0, "mout_spi1", mout_group2_p, SRC_PERIC1, 24, 3), |
| 813 | MUX(0, "mout_spi2", mout_group2_p, SRC_PERIC1, 28, 3), |
| 814 | |
| 815 | /* ISP Block */ |
| 816 | MUX(0, "mout_pwm_isp", mout_group2_p, SRC_ISP, 24, 3), |
| 817 | MUX(0, "mout_uart_isp", mout_group2_p, SRC_ISP, 20, 3), |
| 818 | MUX(0, "mout_spi0_isp", mout_group2_p, SRC_ISP, 12, 3), |
| 819 | MUX(0, "mout_spi1_isp", mout_group2_p, SRC_ISP, 16, 3), |
| 820 | MUX(0, "mout_isp_sensor", mout_group2_p, SRC_ISP, 28, 3), |
| 821 | }; |
| 822 | |
| 823 | static const struct samsung_div_clock exynos5x_div_clks[] __initconst = { |
| 824 | DIV(0, "div_arm", "mout_cpu", DIV_CPU0, 0, 3), |
| 825 | DIV(0, "sclk_apll", "mout_apll", DIV_CPU0, 24, 3), |
| 826 | DIV(0, "armclk2", "div_arm", DIV_CPU0, 28, 3), |
| 827 | DIV(0, "div_kfc", "mout_kfc", DIV_KFC0, 0, 3), |
| 828 | DIV(0, "sclk_kpll", "mout_kpll", DIV_KFC0, 24, 3), |
| 829 | |
| 830 | DIV(CLK_DOUT_ACLK400_ISP, "dout_aclk400_isp", "mout_aclk400_isp", |
| 831 | DIV_TOP0, 0, 3), |
| 832 | DIV(CLK_DOUT_ACLK400_MSCL, "dout_aclk400_mscl", "mout_aclk400_mscl", |
| 833 | DIV_TOP0, 4, 3), |
| 834 | DIV(CLK_DOUT_ACLK200, "dout_aclk200", "mout_aclk200", |
| 835 | DIV_TOP0, 8, 3), |
| 836 | DIV(CLK_DOUT_ACLK200_FSYS2, "dout_aclk200_fsys2", "mout_aclk200_fsys2", |
| 837 | DIV_TOP0, 12, 3), |
| 838 | DIV(CLK_DOUT_ACLK100_NOC, "dout_aclk100_noc", "mout_aclk100_noc", |
| 839 | DIV_TOP0, 20, 3), |
| 840 | DIV(CLK_DOUT_PCLK200_FSYS, "dout_pclk200_fsys", "mout_pclk200_fsys", |
| 841 | DIV_TOP0, 24, 3), |
| 842 | DIV(CLK_DOUT_ACLK200_FSYS, "dout_aclk200_fsys", "mout_aclk200_fsys", |
| 843 | DIV_TOP0, 28, 3), |
| 844 | DIV(CLK_DOUT_ACLK333_432_GSCL, "dout_aclk333_432_gscl", |
| 845 | "mout_aclk333_432_gscl", DIV_TOP1, 0, 3), |
| 846 | DIV(CLK_DOUT_ACLK333_432_ISP, "dout_aclk333_432_isp", |
| 847 | "mout_aclk333_432_isp", DIV_TOP1, 4, 3), |
| 848 | DIV(CLK_DOUT_ACLK66, "dout_aclk66", "mout_aclk66", |
| 849 | DIV_TOP1, 8, 6), |
| 850 | DIV(CLK_DOUT_ACLK333_432_ISP0, "dout_aclk333_432_isp0", |
| 851 | "mout_aclk333_432_isp0", DIV_TOP1, 16, 3), |
| 852 | DIV(CLK_DOUT_ACLK266, "dout_aclk266", "mout_aclk266", |
| 853 | DIV_TOP1, 20, 3), |
| 854 | DIV(CLK_DOUT_ACLK166, "dout_aclk166", "mout_aclk166", |
| 855 | DIV_TOP1, 24, 3), |
| 856 | DIV(CLK_DOUT_ACLK333, "dout_aclk333", "mout_aclk333", |
| 857 | DIV_TOP1, 28, 3), |
| 858 | |
| 859 | DIV(CLK_DOUT_ACLK333_G2D, "dout_aclk333_g2d", "mout_aclk333_g2d", |
| 860 | DIV_TOP2, 8, 3), |
| 861 | DIV(CLK_DOUT_ACLK266_G2D, "dout_aclk266_g2d", "mout_aclk266_g2d", |
| 862 | DIV_TOP2, 12, 3), |
| 863 | DIV(CLK_DOUT_ACLK_G3D, "dout_aclk_g3d", "mout_aclk_g3d", DIV_TOP2, |
| 864 | 16, 3), |
| 865 | DIV(CLK_DOUT_ACLK300_JPEG, "dout_aclk300_jpeg", "mout_aclk300_jpeg", |
| 866 | DIV_TOP2, 20, 3), |
| 867 | DIV(CLK_DOUT_ACLK300_DISP1, "dout_aclk300_disp1", |
| 868 | "mout_aclk300_disp1", DIV_TOP2, 24, 3), |
| 869 | DIV(CLK_DOUT_ACLK300_GSCL, "dout_aclk300_gscl", "mout_aclk300_gscl", |
| 870 | DIV_TOP2, 28, 3), |
| 871 | |
| 872 | /* DISP1 Block */ |
| 873 | DIV(0, "dout_fimd1", "mout_fimd1_final", DIV_DISP10, 0, 4), |
| 874 | DIV(0, "dout_mipi1", "mout_mipi1", DIV_DISP10, 16, 8), |
| 875 | DIV(0, "dout_dp1", "mout_dp1", DIV_DISP10, 24, 4), |
| 876 | DIV(CLK_DOUT_PIXEL, "dout_hdmi_pixel", "mout_pixel", DIV_DISP10, 28, 4), |
| 877 | DIV(0, "dout_disp1_blk", "aclk200_disp1", DIV2_RATIO0, 16, 2), |
| 878 | DIV(CLK_DOUT_ACLK400_DISP1, "dout_aclk400_disp1", |
| 879 | "mout_aclk400_disp1", DIV_TOP2, 4, 3), |
| 880 | |
| 881 | /* CDREX Block */ |
| 882 | DIV(CLK_DOUT_PCLK_CDREX, "dout_pclk_cdrex", "dout_aclk_cdrex1", |
| 883 | DIV_CDREX0, 28, 3), |
| 884 | DIV_F(CLK_DOUT_SCLK_CDREX, "dout_sclk_cdrex", "mout_mclk_cdrex", |
| 885 | DIV_CDREX0, 24, 3, CLK_SET_RATE_PARENT, 0), |
| 886 | DIV(CLK_DOUT_ACLK_CDREX1, "dout_aclk_cdrex1", "dout_clk2x_phy0", |
| 887 | DIV_CDREX0, 16, 3), |
| 888 | DIV(CLK_DOUT_CCLK_DREX0, "dout_cclk_drex0", "dout_clk2x_phy0", |
| 889 | DIV_CDREX0, 8, 3), |
| 890 | DIV(CLK_DOUT_CLK2X_PHY0, "dout_clk2x_phy0", "dout_sclk_cdrex", |
| 891 | DIV_CDREX0, 3, 5), |
| 892 | |
| 893 | DIV(CLK_DOUT_PCLK_CORE_MEM, "dout_pclk_core_mem", "mout_mclk_cdrex", |
| 894 | DIV_CDREX1, 8, 3), |
| 895 | |
| 896 | /* Audio Block */ |
| 897 | DIV(0, "dout_maudio0", "mout_maudio0", DIV_MAU, 20, 4), |
| 898 | DIV(0, "dout_maupcm0", "dout_maudio0", DIV_MAU, 24, 8), |
| 899 | |
| 900 | /* USB3.0 */ |
| 901 | DIV(0, "dout_usbphy301", "mout_usbd301", DIV_FSYS0, 12, 4), |
| 902 | DIV(0, "dout_usbphy300", "mout_usbd300", DIV_FSYS0, 16, 4), |
| 903 | DIV(0, "dout_usbd301", "mout_usbd301", DIV_FSYS0, 20, 4), |
| 904 | DIV(0, "dout_usbd300", "mout_usbd300", DIV_FSYS0, 24, 4), |
| 905 | |
| 906 | /* MMC */ |
| 907 | DIV(0, "dout_mmc0", "mout_mmc0", DIV_FSYS1, 0, 10), |
| 908 | DIV(0, "dout_mmc1", "mout_mmc1", DIV_FSYS1, 10, 10), |
| 909 | DIV(0, "dout_mmc2", "mout_mmc2", DIV_FSYS1, 20, 10), |
| 910 | |
| 911 | DIV(0, "dout_unipro", "mout_unipro", DIV_FSYS2, 24, 8), |
| 912 | DIV(0, "dout_mphy_refclk", "mout_mphy_refclk", DIV_FSYS2, 16, 8), |
| 913 | |
| 914 | /* UART and PWM */ |
| 915 | DIV(0, "dout_uart0", "mout_uart0", DIV_PERIC0, 8, 4), |
| 916 | DIV(0, "dout_uart1", "mout_uart1", DIV_PERIC0, 12, 4), |
| 917 | DIV(0, "dout_uart2", "mout_uart2", DIV_PERIC0, 16, 4), |
| 918 | DIV(0, "dout_uart3", "mout_uart3", DIV_PERIC0, 20, 4), |
| 919 | DIV(0, "dout_pwm", "mout_pwm", DIV_PERIC0, 28, 4), |
| 920 | |
| 921 | /* SPI */ |
| 922 | DIV(0, "dout_spi0", "mout_spi0", DIV_PERIC1, 20, 4), |
| 923 | DIV(0, "dout_spi1", "mout_spi1", DIV_PERIC1, 24, 4), |
| 924 | DIV(0, "dout_spi2", "mout_spi2", DIV_PERIC1, 28, 4), |
| 925 | |
| 926 | /* Mfc Block */ |
| 927 | DIV(0, "dout_mfc_blk", "mout_user_aclk333", DIV4_RATIO, 0, 2), |
| 928 | |
| 929 | /* PCM */ |
| 930 | DIV(0, "dout_pcm1", "dout_audio1", DIV_PERIC2, 16, 8), |
| 931 | DIV(0, "dout_pcm2", "dout_audio2", DIV_PERIC2, 24, 8), |
| 932 | |
| 933 | /* Audio - I2S */ |
| 934 | DIV(0, "dout_i2s1", "dout_audio1", DIV_PERIC3, 6, 6), |
| 935 | DIV(0, "dout_i2s2", "dout_audio2", DIV_PERIC3, 12, 6), |
| 936 | DIV(0, "dout_audio0", "mout_audio0", DIV_PERIC3, 20, 4), |
| 937 | DIV(0, "dout_audio1", "mout_audio1", DIV_PERIC3, 24, 4), |
| 938 | DIV(0, "dout_audio2", "mout_audio2", DIV_PERIC3, 28, 4), |
| 939 | |
| 940 | /* SPI Pre-Ratio */ |
| 941 | DIV(0, "dout_spi0_pre", "dout_spi0", DIV_PERIC4, 8, 8), |
| 942 | DIV(0, "dout_spi1_pre", "dout_spi1", DIV_PERIC4, 16, 8), |
| 943 | DIV(0, "dout_spi2_pre", "dout_spi2", DIV_PERIC4, 24, 8), |
| 944 | |
| 945 | /* GSCL Block */ |
| 946 | DIV(0, "dout_gscl_blk_300", "mout_user_aclk300_gscl", |
| 947 | DIV2_RATIO0, 4, 2), |
| 948 | DIV(0, "dout_gscl_blk_333", "aclk333_432_gscl", DIV2_RATIO0, 6, 2), |
| 949 | |
| 950 | /* MSCL Block */ |
| 951 | DIV(0, "dout_mscl_blk", "aclk400_mscl", DIV2_RATIO0, 28, 2), |
| 952 | |
| 953 | /* PSGEN */ |
| 954 | DIV(0, "dout_gen_blk", "mout_user_aclk266", DIV2_RATIO0, 8, 1), |
| 955 | DIV(0, "dout_jpg_blk", "aclk166", DIV2_RATIO0, 20, 1), |
| 956 | |
| 957 | /* ISP Block */ |
| 958 | DIV(0, "dout_isp_sensor0", "mout_isp_sensor", SCLK_DIV_ISP0, 8, 8), |
| 959 | DIV(0, "dout_isp_sensor1", "mout_isp_sensor", SCLK_DIV_ISP0, 16, 8), |
| 960 | DIV(0, "dout_isp_sensor2", "mout_isp_sensor", SCLK_DIV_ISP0, 24, 8), |
| 961 | DIV(0, "dout_pwm_isp", "mout_pwm_isp", SCLK_DIV_ISP1, 28, 4), |
| 962 | DIV(0, "dout_uart_isp", "mout_uart_isp", SCLK_DIV_ISP1, 24, 4), |
| 963 | DIV(0, "dout_spi0_isp", "mout_spi0_isp", SCLK_DIV_ISP1, 16, 4), |
| 964 | DIV(0, "dout_spi1_isp", "mout_spi1_isp", SCLK_DIV_ISP1, 20, 4), |
| 965 | DIV_F(0, "dout_spi0_isp_pre", "dout_spi0_isp", SCLK_DIV_ISP1, 0, 8, |
| 966 | CLK_SET_RATE_PARENT, 0), |
| 967 | DIV_F(0, "dout_spi1_isp_pre", "dout_spi1_isp", SCLK_DIV_ISP1, 8, 8, |
| 968 | CLK_SET_RATE_PARENT, 0), |
| 969 | }; |
| 970 | |
| 971 | static const struct samsung_gate_clock exynos5x_gate_clks[] __initconst = { |
| 972 | /* G2D */ |
| 973 | GATE(CLK_MDMA0, "mdma0", "aclk266_g2d", GATE_IP_G2D, 1, 0, 0), |
| 974 | GATE(CLK_SSS, "sss", "aclk266_g2d", GATE_IP_G2D, 2, 0, 0), |
| 975 | GATE(CLK_G2D, "g2d", "aclk333_g2d", GATE_IP_G2D, 3, 0, 0), |
| 976 | GATE(CLK_SMMU_MDMA0, "smmu_mdma0", "aclk266_g2d", GATE_IP_G2D, 5, 0, 0), |
| 977 | GATE(CLK_SMMU_G2D, "smmu_g2d", "aclk333_g2d", GATE_IP_G2D, 7, 0, 0), |
| 978 | |
| 979 | GATE(0, "aclk200_fsys", "mout_user_aclk200_fsys", |
| 980 | GATE_BUS_FSYS0, 9, CLK_IS_CRITICAL, 0), |
| 981 | GATE(0, "aclk200_fsys2", "mout_user_aclk200_fsys2", |
| 982 | GATE_BUS_FSYS0, 10, CLK_IGNORE_UNUSED, 0), |
| 983 | |
| 984 | GATE(0, "aclk333_g2d", "mout_user_aclk333_g2d", |
| 985 | GATE_BUS_TOP, 0, CLK_IGNORE_UNUSED, 0), |
| 986 | GATE(0, "aclk266_g2d", "mout_user_aclk266_g2d", |
| 987 | GATE_BUS_TOP, 1, CLK_IS_CRITICAL, 0), |
| 988 | GATE(0, "aclk300_jpeg", "mout_user_aclk300_jpeg", |
| 989 | GATE_BUS_TOP, 4, CLK_IGNORE_UNUSED, 0), |
| 990 | GATE(0, "aclk333_432_isp0", "mout_user_aclk333_432_isp0", |
| 991 | GATE_BUS_TOP, 5, 0, 0), |
| 992 | GATE(0, "aclk300_gscl", "mout_user_aclk300_gscl", |
| 993 | GATE_BUS_TOP, 6, CLK_IS_CRITICAL, 0), |
| 994 | GATE(0, "aclk333_432_gscl", "mout_user_aclk333_432_gscl", |
| 995 | GATE_BUS_TOP, 7, CLK_IGNORE_UNUSED, 0), |
| 996 | GATE(0, "aclk333_432_isp", "mout_user_aclk333_432_isp", |
| 997 | GATE_BUS_TOP, 8, 0, 0), |
| 998 | GATE(CLK_PCLK66_GPIO, "pclk66_gpio", "mout_user_pclk66_gpio", |
| 999 | GATE_BUS_TOP, 9, CLK_IGNORE_UNUSED, 0), |
| 1000 | GATE(0, "aclk66_psgen", "mout_user_aclk66_psgen", |
| 1001 | GATE_BUS_TOP, 10, CLK_IGNORE_UNUSED, 0), |
| 1002 | GATE(0, "aclk266_isp", "mout_user_aclk266_isp", |
| 1003 | GATE_BUS_TOP, 13, 0, 0), |
| 1004 | GATE(0, "aclk166", "mout_user_aclk166", |
| 1005 | GATE_BUS_TOP, 14, CLK_IGNORE_UNUSED, 0), |
| 1006 | GATE(CLK_ACLK333, "aclk333", "mout_user_aclk333", |
| 1007 | GATE_BUS_TOP, 15, CLK_IS_CRITICAL, 0), |
| 1008 | GATE(0, "aclk400_isp", "mout_user_aclk400_isp", |
| 1009 | GATE_BUS_TOP, 16, 0, 0), |
| 1010 | GATE(0, "aclk400_mscl", "mout_user_aclk400_mscl", |
| 1011 | GATE_BUS_TOP, 17, 0, 0), |
| 1012 | GATE(0, "aclk200_disp1", "mout_user_aclk200_disp1", |
| 1013 | GATE_BUS_TOP, 18, CLK_IS_CRITICAL, 0), |
| 1014 | GATE(CLK_SCLK_MPHY_IXTAL24, "sclk_mphy_ixtal24", "mphy_refclk_ixtal24", |
| 1015 | GATE_BUS_TOP, 28, 0, 0), |
| 1016 | GATE(CLK_SCLK_HSIC_12M, "sclk_hsic_12m", "ff_hsic_12m", |
| 1017 | GATE_BUS_TOP, 29, 0, 0), |
| 1018 | |
| 1019 | GATE(0, "aclk300_disp1", "mout_user_aclk300_disp1", |
| 1020 | SRC_MASK_TOP2, 24, CLK_IS_CRITICAL, 0), |
| 1021 | |
| 1022 | /* sclk */ |
| 1023 | GATE(CLK_SCLK_UART0, "sclk_uart0", "dout_uart0", |
| 1024 | GATE_TOP_SCLK_PERIC, 0, CLK_SET_RATE_PARENT, 0), |
| 1025 | GATE(CLK_SCLK_UART1, "sclk_uart1", "dout_uart1", |
| 1026 | GATE_TOP_SCLK_PERIC, 1, CLK_SET_RATE_PARENT, 0), |
| 1027 | GATE(CLK_SCLK_UART2, "sclk_uart2", "dout_uart2", |
| 1028 | GATE_TOP_SCLK_PERIC, 2, CLK_SET_RATE_PARENT, 0), |
| 1029 | GATE(CLK_SCLK_UART3, "sclk_uart3", "dout_uart3", |
| 1030 | GATE_TOP_SCLK_PERIC, 3, CLK_SET_RATE_PARENT, 0), |
| 1031 | GATE(CLK_SCLK_SPI0, "sclk_spi0", "dout_spi0_pre", |
| 1032 | GATE_TOP_SCLK_PERIC, 6, CLK_SET_RATE_PARENT, 0), |
| 1033 | GATE(CLK_SCLK_SPI1, "sclk_spi1", "dout_spi1_pre", |
| 1034 | GATE_TOP_SCLK_PERIC, 7, CLK_SET_RATE_PARENT, 0), |
| 1035 | GATE(CLK_SCLK_SPI2, "sclk_spi2", "dout_spi2_pre", |
| 1036 | GATE_TOP_SCLK_PERIC, 8, CLK_SET_RATE_PARENT, 0), |
| 1037 | GATE(CLK_SCLK_SPDIF, "sclk_spdif", "mout_spdif", |
| 1038 | GATE_TOP_SCLK_PERIC, 9, CLK_SET_RATE_PARENT, 0), |
| 1039 | GATE(CLK_SCLK_PWM, "sclk_pwm", "dout_pwm", |
| 1040 | GATE_TOP_SCLK_PERIC, 11, CLK_SET_RATE_PARENT, 0), |
| 1041 | GATE(CLK_SCLK_PCM1, "sclk_pcm1", "dout_pcm1", |
| 1042 | GATE_TOP_SCLK_PERIC, 15, CLK_SET_RATE_PARENT, 0), |
| 1043 | GATE(CLK_SCLK_PCM2, "sclk_pcm2", "dout_pcm2", |
| 1044 | GATE_TOP_SCLK_PERIC, 16, CLK_SET_RATE_PARENT, 0), |
| 1045 | GATE(CLK_SCLK_I2S1, "sclk_i2s1", "dout_i2s1", |
| 1046 | GATE_TOP_SCLK_PERIC, 17, CLK_SET_RATE_PARENT, 0), |
| 1047 | GATE(CLK_SCLK_I2S2, "sclk_i2s2", "dout_i2s2", |
| 1048 | GATE_TOP_SCLK_PERIC, 18, CLK_SET_RATE_PARENT, 0), |
| 1049 | |
| 1050 | GATE(CLK_SCLK_MMC0, "sclk_mmc0", "dout_mmc0", |
| 1051 | GATE_TOP_SCLK_FSYS, 0, CLK_SET_RATE_PARENT, 0), |
| 1052 | GATE(CLK_SCLK_MMC1, "sclk_mmc1", "dout_mmc1", |
| 1053 | GATE_TOP_SCLK_FSYS, 1, CLK_SET_RATE_PARENT, 0), |
| 1054 | GATE(CLK_SCLK_MMC2, "sclk_mmc2", "dout_mmc2", |
| 1055 | GATE_TOP_SCLK_FSYS, 2, CLK_SET_RATE_PARENT, 0), |
| 1056 | GATE(CLK_SCLK_USBPHY301, "sclk_usbphy301", "dout_usbphy301", |
| 1057 | GATE_TOP_SCLK_FSYS, 7, CLK_SET_RATE_PARENT, 0), |
| 1058 | GATE(CLK_SCLK_USBPHY300, "sclk_usbphy300", "dout_usbphy300", |
| 1059 | GATE_TOP_SCLK_FSYS, 8, CLK_SET_RATE_PARENT, 0), |
| 1060 | GATE(CLK_SCLK_USBD300, "sclk_usbd300", "dout_usbd300", |
| 1061 | GATE_TOP_SCLK_FSYS, 9, CLK_SET_RATE_PARENT, 0), |
| 1062 | GATE(CLK_SCLK_USBD301, "sclk_usbd301", "dout_usbd301", |
| 1063 | GATE_TOP_SCLK_FSYS, 10, CLK_SET_RATE_PARENT, 0), |
| 1064 | |
| 1065 | /* Display */ |
| 1066 | GATE(CLK_SCLK_FIMD1, "sclk_fimd1", "dout_fimd1", |
| 1067 | GATE_TOP_SCLK_DISP1, 0, CLK_SET_RATE_PARENT, 0), |
| 1068 | GATE(CLK_SCLK_MIPI1, "sclk_mipi1", "dout_mipi1", |
| 1069 | GATE_TOP_SCLK_DISP1, 3, CLK_SET_RATE_PARENT, 0), |
| 1070 | GATE(CLK_SCLK_HDMI, "sclk_hdmi", "mout_hdmi", |
| 1071 | GATE_TOP_SCLK_DISP1, 9, 0, 0), |
| 1072 | GATE(CLK_SCLK_PIXEL, "sclk_pixel", "dout_hdmi_pixel", |
| 1073 | GATE_TOP_SCLK_DISP1, 10, CLK_SET_RATE_PARENT, 0), |
| 1074 | GATE(CLK_SCLK_DP1, "sclk_dp1", "dout_dp1", |
| 1075 | GATE_TOP_SCLK_DISP1, 20, CLK_SET_RATE_PARENT, 0), |
| 1076 | |
| 1077 | /* Maudio Block */ |
| 1078 | GATE(CLK_SCLK_MAUDIO0, "sclk_maudio0", "dout_maudio0", |
| 1079 | GATE_TOP_SCLK_MAU, 0, CLK_SET_RATE_PARENT, 0), |
| 1080 | GATE(CLK_SCLK_MAUPCM0, "sclk_maupcm0", "dout_maupcm0", |
| 1081 | GATE_TOP_SCLK_MAU, 1, CLK_SET_RATE_PARENT, 0), |
| 1082 | |
| 1083 | /* FSYS Block */ |
| 1084 | GATE(CLK_TSI, "tsi", "aclk200_fsys", GATE_BUS_FSYS0, 0, 0, 0), |
| 1085 | GATE(CLK_PDMA0, "pdma0", "aclk200_fsys", GATE_BUS_FSYS0, 1, 0, 0), |
| 1086 | GATE(CLK_PDMA1, "pdma1", "aclk200_fsys", GATE_BUS_FSYS0, 2, 0, 0), |
| 1087 | GATE(CLK_UFS, "ufs", "aclk200_fsys2", GATE_BUS_FSYS0, 3, 0, 0), |
| 1088 | GATE(CLK_RTIC, "rtic", "aclk200_fsys", GATE_IP_FSYS, 9, 0, 0), |
| 1089 | GATE(CLK_MMC0, "mmc0", "aclk200_fsys2", GATE_IP_FSYS, 12, 0, 0), |
| 1090 | GATE(CLK_MMC1, "mmc1", "aclk200_fsys2", GATE_IP_FSYS, 13, 0, 0), |
| 1091 | GATE(CLK_MMC2, "mmc2", "aclk200_fsys2", GATE_IP_FSYS, 14, 0, 0), |
| 1092 | GATE(CLK_SROMC, "sromc", "aclk200_fsys2", |
| 1093 | GATE_IP_FSYS, 17, CLK_IGNORE_UNUSED, 0), |
| 1094 | GATE(CLK_USBH20, "usbh20", "aclk200_fsys", GATE_IP_FSYS, 18, 0, 0), |
| 1095 | GATE(CLK_USBD300, "usbd300", "aclk200_fsys", GATE_IP_FSYS, 19, 0, 0), |
| 1096 | GATE(CLK_USBD301, "usbd301", "aclk200_fsys", GATE_IP_FSYS, 20, 0, 0), |
| 1097 | GATE(CLK_SCLK_UNIPRO, "sclk_unipro", "dout_unipro", |
| 1098 | SRC_MASK_FSYS, 24, CLK_SET_RATE_PARENT, 0), |
| 1099 | |
| 1100 | /* PERIC Block */ |
| 1101 | GATE(CLK_UART0, "uart0", "mout_user_aclk66_peric", |
| 1102 | GATE_IP_PERIC, 0, 0, 0), |
| 1103 | GATE(CLK_UART1, "uart1", "mout_user_aclk66_peric", |
| 1104 | GATE_IP_PERIC, 1, 0, 0), |
| 1105 | GATE(CLK_UART2, "uart2", "mout_user_aclk66_peric", |
| 1106 | GATE_IP_PERIC, 2, 0, 0), |
| 1107 | GATE(CLK_UART3, "uart3", "mout_user_aclk66_peric", |
| 1108 | GATE_IP_PERIC, 3, 0, 0), |
| 1109 | GATE(CLK_I2C0, "i2c0", "mout_user_aclk66_peric", |
| 1110 | GATE_IP_PERIC, 6, 0, 0), |
| 1111 | GATE(CLK_I2C1, "i2c1", "mout_user_aclk66_peric", |
| 1112 | GATE_IP_PERIC, 7, 0, 0), |
| 1113 | GATE(CLK_I2C2, "i2c2", "mout_user_aclk66_peric", |
| 1114 | GATE_IP_PERIC, 8, 0, 0), |
| 1115 | GATE(CLK_I2C3, "i2c3", "mout_user_aclk66_peric", |
| 1116 | GATE_IP_PERIC, 9, 0, 0), |
| 1117 | GATE(CLK_USI0, "usi0", "mout_user_aclk66_peric", |
| 1118 | GATE_IP_PERIC, 10, 0, 0), |
| 1119 | GATE(CLK_USI1, "usi1", "mout_user_aclk66_peric", |
| 1120 | GATE_IP_PERIC, 11, 0, 0), |
| 1121 | GATE(CLK_USI2, "usi2", "mout_user_aclk66_peric", |
| 1122 | GATE_IP_PERIC, 12, 0, 0), |
| 1123 | GATE(CLK_USI3, "usi3", "mout_user_aclk66_peric", |
| 1124 | GATE_IP_PERIC, 13, 0, 0), |
| 1125 | GATE(CLK_I2C_HDMI, "i2c_hdmi", "mout_user_aclk66_peric", |
| 1126 | GATE_IP_PERIC, 14, 0, 0), |
| 1127 | GATE(CLK_TSADC, "tsadc", "mout_user_aclk66_peric", |
| 1128 | GATE_IP_PERIC, 15, 0, 0), |
| 1129 | GATE(CLK_SPI0, "spi0", "mout_user_aclk66_peric", |
| 1130 | GATE_IP_PERIC, 16, 0, 0), |
| 1131 | GATE(CLK_SPI1, "spi1", "mout_user_aclk66_peric", |
| 1132 | GATE_IP_PERIC, 17, 0, 0), |
| 1133 | GATE(CLK_SPI2, "spi2", "mout_user_aclk66_peric", |
| 1134 | GATE_IP_PERIC, 18, 0, 0), |
| 1135 | GATE(CLK_I2S1, "i2s1", "mout_user_aclk66_peric", |
| 1136 | GATE_IP_PERIC, 20, 0, 0), |
| 1137 | GATE(CLK_I2S2, "i2s2", "mout_user_aclk66_peric", |
| 1138 | GATE_IP_PERIC, 21, 0, 0), |
| 1139 | GATE(CLK_PCM1, "pcm1", "mout_user_aclk66_peric", |
| 1140 | GATE_IP_PERIC, 22, 0, 0), |
| 1141 | GATE(CLK_PCM2, "pcm2", "mout_user_aclk66_peric", |
| 1142 | GATE_IP_PERIC, 23, 0, 0), |
| 1143 | GATE(CLK_PWM, "pwm", "mout_user_aclk66_peric", |
| 1144 | GATE_IP_PERIC, 24, 0, 0), |
| 1145 | GATE(CLK_SPDIF, "spdif", "mout_user_aclk66_peric", |
| 1146 | GATE_IP_PERIC, 26, 0, 0), |
| 1147 | GATE(CLK_USI4, "usi4", "mout_user_aclk66_peric", |
| 1148 | GATE_IP_PERIC, 28, 0, 0), |
| 1149 | GATE(CLK_USI5, "usi5", "mout_user_aclk66_peric", |
| 1150 | GATE_IP_PERIC, 30, 0, 0), |
| 1151 | GATE(CLK_USI6, "usi6", "mout_user_aclk66_peric", |
| 1152 | GATE_IP_PERIC, 31, 0, 0), |
| 1153 | |
| 1154 | GATE(CLK_KEYIF, "keyif", "mout_user_aclk66_peric", |
| 1155 | GATE_BUS_PERIC, 22, 0, 0), |
| 1156 | |
| 1157 | /* PERIS Block */ |
| 1158 | GATE(CLK_CHIPID, "chipid", "aclk66_psgen", |
| 1159 | GATE_IP_PERIS, 0, CLK_IGNORE_UNUSED, 0), |
| 1160 | GATE(CLK_SYSREG, "sysreg", "aclk66_psgen", |
| 1161 | GATE_IP_PERIS, 1, CLK_IGNORE_UNUSED, 0), |
| 1162 | GATE(CLK_TZPC0, "tzpc0", "aclk66_psgen", GATE_IP_PERIS, 6, 0, 0), |
| 1163 | GATE(CLK_TZPC1, "tzpc1", "aclk66_psgen", GATE_IP_PERIS, 7, 0, 0), |
| 1164 | GATE(CLK_TZPC2, "tzpc2", "aclk66_psgen", GATE_IP_PERIS, 8, 0, 0), |
| 1165 | GATE(CLK_TZPC3, "tzpc3", "aclk66_psgen", GATE_IP_PERIS, 9, 0, 0), |
| 1166 | GATE(CLK_TZPC4, "tzpc4", "aclk66_psgen", GATE_IP_PERIS, 10, 0, 0), |
| 1167 | GATE(CLK_TZPC5, "tzpc5", "aclk66_psgen", GATE_IP_PERIS, 11, 0, 0), |
| 1168 | GATE(CLK_TZPC6, "tzpc6", "aclk66_psgen", GATE_IP_PERIS, 12, 0, 0), |
| 1169 | GATE(CLK_TZPC7, "tzpc7", "aclk66_psgen", GATE_IP_PERIS, 13, 0, 0), |
| 1170 | GATE(CLK_TZPC8, "tzpc8", "aclk66_psgen", GATE_IP_PERIS, 14, 0, 0), |
| 1171 | GATE(CLK_TZPC9, "tzpc9", "aclk66_psgen", GATE_IP_PERIS, 15, 0, 0), |
| 1172 | GATE(CLK_HDMI_CEC, "hdmi_cec", "aclk66_psgen", GATE_IP_PERIS, 16, 0, 0), |
| 1173 | GATE(CLK_MCT, "mct", "aclk66_psgen", GATE_IP_PERIS, 18, 0, 0), |
| 1174 | GATE(CLK_WDT, "wdt", "aclk66_psgen", GATE_IP_PERIS, 19, 0, 0), |
| 1175 | GATE(CLK_RTC, "rtc", "aclk66_psgen", GATE_IP_PERIS, 20, 0, 0), |
| 1176 | GATE(CLK_TMU, "tmu", "aclk66_psgen", GATE_IP_PERIS, 21, 0, 0), |
| 1177 | GATE(CLK_TMU_GPU, "tmu_gpu", "aclk66_psgen", GATE_IP_PERIS, 22, 0, 0), |
| 1178 | |
| 1179 | /* GEN Block */ |
| 1180 | GATE(CLK_ROTATOR, "rotator", "mout_user_aclk266", GATE_IP_GEN, 1, 0, 0), |
| 1181 | GATE(CLK_JPEG, "jpeg", "aclk300_jpeg", GATE_IP_GEN, 2, 0, 0), |
| 1182 | GATE(CLK_JPEG2, "jpeg2", "aclk300_jpeg", GATE_IP_GEN, 3, 0, 0), |
| 1183 | GATE(CLK_MDMA1, "mdma1", "mout_user_aclk266", GATE_IP_GEN, 4, 0, 0), |
| 1184 | GATE(CLK_TOP_RTC, "top_rtc", "aclk66_psgen", GATE_IP_GEN, 5, 0, 0), |
| 1185 | GATE(CLK_SMMU_ROTATOR, "smmu_rotator", "dout_gen_blk", |
| 1186 | GATE_IP_GEN, 6, 0, 0), |
| 1187 | GATE(CLK_SMMU_JPEG, "smmu_jpeg", "dout_jpg_blk", GATE_IP_GEN, 7, 0, 0), |
| 1188 | GATE(CLK_SMMU_MDMA1, "smmu_mdma1", "dout_gen_blk", |
| 1189 | GATE_IP_GEN, 9, 0, 0), |
| 1190 | |
| 1191 | /* GATE_IP_GEN doesn't list gates for smmu_jpeg2 and mc */ |
| 1192 | GATE(CLK_SMMU_JPEG2, "smmu_jpeg2", "dout_jpg_blk", |
| 1193 | GATE_BUS_GEN, 28, 0, 0), |
| 1194 | GATE(CLK_MC, "mc", "aclk66_psgen", GATE_BUS_GEN, 12, 0, 0), |
| 1195 | |
| 1196 | /* GSCL Block */ |
| 1197 | GATE(CLK_SCLK_GSCL_WA, "sclk_gscl_wa", "mout_user_aclk333_432_gscl", |
| 1198 | GATE_TOP_SCLK_GSCL, 6, 0, 0), |
| 1199 | GATE(CLK_SCLK_GSCL_WB, "sclk_gscl_wb", "mout_user_aclk333_432_gscl", |
| 1200 | GATE_TOP_SCLK_GSCL, 7, 0, 0), |
| 1201 | |
| 1202 | GATE(CLK_GSCL0, "gscl0", "aclk300_gscl", GATE_IP_GSCL0, 0, 0, 0), |
| 1203 | GATE(CLK_GSCL1, "gscl1", "aclk300_gscl", GATE_IP_GSCL0, 1, 0, 0), |
| 1204 | GATE(CLK_FIMC_3AA, "fimc_3aa", "aclk333_432_gscl", |
| 1205 | GATE_IP_GSCL0, 4, 0, 0), |
| 1206 | GATE(CLK_FIMC_LITE0, "fimc_lite0", "aclk333_432_gscl", |
| 1207 | GATE_IP_GSCL0, 5, 0, 0), |
| 1208 | GATE(CLK_FIMC_LITE1, "fimc_lite1", "aclk333_432_gscl", |
| 1209 | GATE_IP_GSCL0, 6, 0, 0), |
| 1210 | |
| 1211 | GATE(CLK_SMMU_3AA, "smmu_3aa", "dout_gscl_blk_333", |
| 1212 | GATE_IP_GSCL1, 2, 0, 0), |
| 1213 | GATE(CLK_SMMU_FIMCL0, "smmu_fimcl0", "dout_gscl_blk_333", |
| 1214 | GATE_IP_GSCL1, 3, 0, 0), |
| 1215 | GATE(CLK_SMMU_FIMCL1, "smmu_fimcl1", "dout_gscl_blk_333", |
| 1216 | GATE_IP_GSCL1, 4, 0, 0), |
| 1217 | GATE(CLK_SMMU_GSCL0, "smmu_gscl0", "dout_gscl_blk_300", |
| 1218 | GATE_IP_GSCL1, 6, 0, 0), |
| 1219 | GATE(CLK_SMMU_GSCL1, "smmu_gscl1", "dout_gscl_blk_300", |
| 1220 | GATE_IP_GSCL1, 7, 0, 0), |
| 1221 | GATE(CLK_GSCL_WA, "gscl_wa", "sclk_gscl_wa", GATE_IP_GSCL1, 12, 0, 0), |
| 1222 | GATE(CLK_GSCL_WB, "gscl_wb", "sclk_gscl_wb", GATE_IP_GSCL1, 13, 0, 0), |
| 1223 | GATE(CLK_SMMU_FIMCL3, "smmu_fimcl3,", "dout_gscl_blk_333", |
| 1224 | GATE_IP_GSCL1, 16, 0, 0), |
| 1225 | GATE(CLK_FIMC_LITE3, "fimc_lite3", "aclk333_432_gscl", |
| 1226 | GATE_IP_GSCL1, 17, 0, 0), |
| 1227 | |
| 1228 | /* MSCL Block */ |
| 1229 | GATE(CLK_MSCL0, "mscl0", "aclk400_mscl", GATE_IP_MSCL, 0, 0, 0), |
| 1230 | GATE(CLK_MSCL1, "mscl1", "aclk400_mscl", GATE_IP_MSCL, 1, 0, 0), |
| 1231 | GATE(CLK_MSCL2, "mscl2", "aclk400_mscl", GATE_IP_MSCL, 2, 0, 0), |
| 1232 | GATE(CLK_SMMU_MSCL0, "smmu_mscl0", "dout_mscl_blk", |
| 1233 | GATE_IP_MSCL, 8, 0, 0), |
| 1234 | GATE(CLK_SMMU_MSCL1, "smmu_mscl1", "dout_mscl_blk", |
| 1235 | GATE_IP_MSCL, 9, 0, 0), |
| 1236 | GATE(CLK_SMMU_MSCL2, "smmu_mscl2", "dout_mscl_blk", |
| 1237 | GATE_IP_MSCL, 10, 0, 0), |
| 1238 | |
| 1239 | GATE(CLK_FIMD1, "fimd1", "aclk300_disp1", GATE_IP_DISP1, 0, 0, 0), |
| 1240 | GATE(CLK_DSIM1, "dsim1", "aclk200_disp1", GATE_IP_DISP1, 3, 0, 0), |
| 1241 | GATE(CLK_DP1, "dp1", "aclk200_disp1", GATE_IP_DISP1, 4, 0, 0), |
| 1242 | GATE(CLK_MIXER, "mixer", "aclk200_disp1", GATE_IP_DISP1, 5, 0, 0), |
| 1243 | GATE(CLK_HDMI, "hdmi", "aclk200_disp1", GATE_IP_DISP1, 6, 0, 0), |
| 1244 | GATE(CLK_SMMU_FIMD1M0, "smmu_fimd1m0", "dout_disp1_blk", |
| 1245 | GATE_IP_DISP1, 7, 0, 0), |
| 1246 | GATE(CLK_SMMU_FIMD1M1, "smmu_fimd1m1", "dout_disp1_blk", |
| 1247 | GATE_IP_DISP1, 8, 0, 0), |
| 1248 | GATE(CLK_SMMU_MIXER, "smmu_mixer", "aclk200_disp1", |
| 1249 | GATE_IP_DISP1, 9, 0, 0), |
| 1250 | |
| 1251 | /* ISP */ |
| 1252 | GATE(CLK_SCLK_UART_ISP, "sclk_uart_isp", "dout_uart_isp", |
| 1253 | GATE_TOP_SCLK_ISP, 0, CLK_SET_RATE_PARENT, 0), |
| 1254 | GATE(CLK_SCLK_SPI0_ISP, "sclk_spi0_isp", "dout_spi0_isp_pre", |
| 1255 | GATE_TOP_SCLK_ISP, 1, CLK_SET_RATE_PARENT, 0), |
| 1256 | GATE(CLK_SCLK_SPI1_ISP, "sclk_spi1_isp", "dout_spi1_isp_pre", |
| 1257 | GATE_TOP_SCLK_ISP, 2, CLK_SET_RATE_PARENT, 0), |
| 1258 | GATE(CLK_SCLK_PWM_ISP, "sclk_pwm_isp", "dout_pwm_isp", |
| 1259 | GATE_TOP_SCLK_ISP, 3, CLK_SET_RATE_PARENT, 0), |
| 1260 | GATE(CLK_SCLK_ISP_SENSOR0, "sclk_isp_sensor0", "dout_isp_sensor0", |
| 1261 | GATE_TOP_SCLK_ISP, 4, CLK_SET_RATE_PARENT, 0), |
| 1262 | GATE(CLK_SCLK_ISP_SENSOR1, "sclk_isp_sensor1", "dout_isp_sensor1", |
| 1263 | GATE_TOP_SCLK_ISP, 8, CLK_SET_RATE_PARENT, 0), |
| 1264 | GATE(CLK_SCLK_ISP_SENSOR2, "sclk_isp_sensor2", "dout_isp_sensor2", |
| 1265 | GATE_TOP_SCLK_ISP, 12, CLK_SET_RATE_PARENT, 0), |
| 1266 | |
| 1267 | GATE(CLK_MFC, "mfc", "aclk333", GATE_IP_MFC, 0, 0, 0), |
| 1268 | GATE(CLK_SMMU_MFCL, "smmu_mfcl", "dout_mfc_blk", GATE_IP_MFC, 1, 0, 0), |
| 1269 | GATE(CLK_SMMU_MFCR, "smmu_mfcr", "dout_mfc_blk", GATE_IP_MFC, 2, 0, 0), |
| 1270 | |
| 1271 | GATE(CLK_G3D, "g3d", "mout_user_aclk_g3d", GATE_IP_G3D, 9, 0, 0), |
| 1272 | }; |
| 1273 | |
| 1274 | static const struct samsung_pll_rate_table exynos5420_pll2550x_24mhz_tbl[] __initconst = { |
| 1275 | PLL_35XX_RATE(2000000000, 250, 3, 0), |
| 1276 | PLL_35XX_RATE(1900000000, 475, 6, 0), |
| 1277 | PLL_35XX_RATE(1800000000, 225, 3, 0), |
| 1278 | PLL_35XX_RATE(1700000000, 425, 6, 0), |
| 1279 | PLL_35XX_RATE(1600000000, 200, 3, 0), |
| 1280 | PLL_35XX_RATE(1500000000, 250, 4, 0), |
| 1281 | PLL_35XX_RATE(1400000000, 175, 3, 0), |
| 1282 | PLL_35XX_RATE(1300000000, 325, 6, 0), |
| 1283 | PLL_35XX_RATE(1200000000, 200, 2, 1), |
| 1284 | PLL_35XX_RATE(1100000000, 275, 3, 1), |
| 1285 | PLL_35XX_RATE(1000000000, 250, 3, 1), |
| 1286 | PLL_35XX_RATE(900000000, 150, 2, 1), |
| 1287 | PLL_35XX_RATE(800000000, 200, 3, 1), |
| 1288 | PLL_35XX_RATE(700000000, 175, 3, 1), |
| 1289 | PLL_35XX_RATE(600000000, 200, 2, 2), |
| 1290 | PLL_35XX_RATE(500000000, 250, 3, 2), |
| 1291 | PLL_35XX_RATE(400000000, 200, 3, 2), |
| 1292 | PLL_35XX_RATE(300000000, 200, 2, 3), |
| 1293 | PLL_35XX_RATE(200000000, 200, 3, 3), |
| 1294 | }; |
| 1295 | |
| 1296 | static const struct samsung_pll_rate_table exynos5420_epll_24mhz_tbl[] = { |
| 1297 | PLL_36XX_RATE(600000000U, 100, 2, 1, 0), |
| 1298 | PLL_36XX_RATE(400000000U, 200, 3, 2, 0), |
| 1299 | PLL_36XX_RATE(393216003U, 197, 3, 2, -25690), |
| 1300 | PLL_36XX_RATE(361267218U, 301, 5, 2, 3671), |
| 1301 | PLL_36XX_RATE(200000000U, 200, 3, 3, 0), |
| 1302 | PLL_36XX_RATE(196608001U, 197, 3, 3, -25690), |
| 1303 | PLL_36XX_RATE(180633609U, 301, 5, 3, 3671), |
| 1304 | PLL_36XX_RATE(131072006U, 131, 3, 3, 4719), |
| 1305 | PLL_36XX_RATE(100000000U, 200, 3, 4, 0), |
| 1306 | PLL_36XX_RATE( 65536003U, 131, 3, 4, 4719), |
| 1307 | PLL_36XX_RATE( 49152000U, 197, 3, 5, -25690), |
| 1308 | PLL_36XX_RATE( 32768001U, 131, 3, 5, 4719), |
| 1309 | }; |
| 1310 | |
| 1311 | static struct samsung_pll_clock exynos5x_plls[nr_plls] __initdata = { |
| 1312 | [apll] = PLL(pll_2550, CLK_FOUT_APLL, "fout_apll", "fin_pll", APLL_LOCK, |
| 1313 | APLL_CON0, NULL), |
| 1314 | [cpll] = PLL(pll_2550, CLK_FOUT_CPLL, "fout_cpll", "fin_pll", CPLL_LOCK, |
| 1315 | CPLL_CON0, NULL), |
| 1316 | [dpll] = PLL(pll_2550, CLK_FOUT_DPLL, "fout_dpll", "fin_pll", DPLL_LOCK, |
| 1317 | DPLL_CON0, NULL), |
| 1318 | [epll] = PLL(pll_36xx, CLK_FOUT_EPLL, "fout_epll", "fin_pll", EPLL_LOCK, |
| 1319 | EPLL_CON0, NULL), |
| 1320 | [rpll] = PLL(pll_2650, CLK_FOUT_RPLL, "fout_rpll", "fin_pll", RPLL_LOCK, |
| 1321 | RPLL_CON0, NULL), |
| 1322 | [ipll] = PLL(pll_2550, CLK_FOUT_IPLL, "fout_ipll", "fin_pll", IPLL_LOCK, |
| 1323 | IPLL_CON0, NULL), |
| 1324 | [spll] = PLL(pll_2550, CLK_FOUT_SPLL, "fout_spll", "fin_pll", SPLL_LOCK, |
| 1325 | SPLL_CON0, NULL), |
| 1326 | [vpll] = PLL(pll_2550, CLK_FOUT_VPLL, "fout_vpll", "fin_pll", VPLL_LOCK, |
| 1327 | VPLL_CON0, NULL), |
| 1328 | [mpll] = PLL(pll_2550, CLK_FOUT_MPLL, "fout_mpll", "fin_pll", MPLL_LOCK, |
| 1329 | MPLL_CON0, NULL), |
| 1330 | [bpll] = PLL(pll_2550, CLK_FOUT_BPLL, "fout_bpll", "fin_pll", BPLL_LOCK, |
| 1331 | BPLL_CON0, NULL), |
| 1332 | [kpll] = PLL(pll_2550, CLK_FOUT_KPLL, "fout_kpll", "fin_pll", KPLL_LOCK, |
| 1333 | KPLL_CON0, NULL), |
| 1334 | }; |
| 1335 | |
| 1336 | #define E5420_EGL_DIV0(apll, pclk_dbg, atb, cpud) \ |
| 1337 | ((((apll) << 24) | ((pclk_dbg) << 20) | ((atb) << 16) | \ |
| 1338 | ((cpud) << 4))) |
| 1339 | |
| 1340 | static const struct exynos_cpuclk_cfg_data exynos5420_eglclk_d[] __initconst = { |
| 1341 | { 1800000, E5420_EGL_DIV0(3, 7, 7, 4), }, |
| 1342 | { 1700000, E5420_EGL_DIV0(3, 7, 7, 3), }, |
| 1343 | { 1600000, E5420_EGL_DIV0(3, 7, 7, 3), }, |
| 1344 | { 1500000, E5420_EGL_DIV0(3, 7, 7, 3), }, |
| 1345 | { 1400000, E5420_EGL_DIV0(3, 7, 7, 3), }, |
| 1346 | { 1300000, E5420_EGL_DIV0(3, 7, 7, 2), }, |
| 1347 | { 1200000, E5420_EGL_DIV0(3, 7, 7, 2), }, |
| 1348 | { 1100000, E5420_EGL_DIV0(3, 7, 7, 2), }, |
| 1349 | { 1000000, E5420_EGL_DIV0(3, 6, 6, 2), }, |
| 1350 | { 900000, E5420_EGL_DIV0(3, 6, 6, 2), }, |
| 1351 | { 800000, E5420_EGL_DIV0(3, 5, 5, 2), }, |
| 1352 | { 700000, E5420_EGL_DIV0(3, 5, 5, 2), }, |
| 1353 | { 600000, E5420_EGL_DIV0(3, 4, 4, 2), }, |
| 1354 | { 500000, E5420_EGL_DIV0(3, 3, 3, 2), }, |
| 1355 | { 400000, E5420_EGL_DIV0(3, 3, 3, 2), }, |
| 1356 | { 300000, E5420_EGL_DIV0(3, 3, 3, 2), }, |
| 1357 | { 200000, E5420_EGL_DIV0(3, 3, 3, 2), }, |
| 1358 | { 0 }, |
| 1359 | }; |
| 1360 | |
| 1361 | static const struct exynos_cpuclk_cfg_data exynos5800_eglclk_d[] __initconst = { |
| 1362 | { 2000000, E5420_EGL_DIV0(3, 7, 7, 4), }, |
| 1363 | { 1900000, E5420_EGL_DIV0(3, 7, 7, 4), }, |
| 1364 | { 1800000, E5420_EGL_DIV0(3, 7, 7, 4), }, |
| 1365 | { 1700000, E5420_EGL_DIV0(3, 7, 7, 3), }, |
| 1366 | { 1600000, E5420_EGL_DIV0(3, 7, 7, 3), }, |
| 1367 | { 1500000, E5420_EGL_DIV0(3, 7, 7, 3), }, |
| 1368 | { 1400000, E5420_EGL_DIV0(3, 7, 7, 3), }, |
| 1369 | { 1300000, E5420_EGL_DIV0(3, 7, 7, 2), }, |
| 1370 | { 1200000, E5420_EGL_DIV0(3, 7, 7, 2), }, |
| 1371 | { 1100000, E5420_EGL_DIV0(3, 7, 7, 2), }, |
| 1372 | { 1000000, E5420_EGL_DIV0(3, 7, 6, 2), }, |
| 1373 | { 900000, E5420_EGL_DIV0(3, 7, 6, 2), }, |
| 1374 | { 800000, E5420_EGL_DIV0(3, 7, 5, 2), }, |
| 1375 | { 700000, E5420_EGL_DIV0(3, 7, 5, 2), }, |
| 1376 | { 600000, E5420_EGL_DIV0(3, 7, 4, 2), }, |
| 1377 | { 500000, E5420_EGL_DIV0(3, 7, 3, 2), }, |
| 1378 | { 400000, E5420_EGL_DIV0(3, 7, 3, 2), }, |
| 1379 | { 300000, E5420_EGL_DIV0(3, 7, 3, 2), }, |
| 1380 | { 200000, E5420_EGL_DIV0(3, 7, 3, 2), }, |
| 1381 | { 0 }, |
| 1382 | }; |
| 1383 | |
| 1384 | #define E5420_KFC_DIV(kpll, pclk, aclk) \ |
| 1385 | ((((kpll) << 24) | ((pclk) << 20) | ((aclk) << 4))) |
| 1386 | |
| 1387 | static const struct exynos_cpuclk_cfg_data exynos5420_kfcclk_d[] __initconst = { |
| 1388 | { 1400000, E5420_KFC_DIV(3, 5, 3), }, /* for Exynos5800 */ |
| 1389 | { 1300000, E5420_KFC_DIV(3, 5, 2), }, |
| 1390 | { 1200000, E5420_KFC_DIV(3, 5, 2), }, |
| 1391 | { 1100000, E5420_KFC_DIV(3, 5, 2), }, |
| 1392 | { 1000000, E5420_KFC_DIV(3, 5, 2), }, |
| 1393 | { 900000, E5420_KFC_DIV(3, 5, 2), }, |
| 1394 | { 800000, E5420_KFC_DIV(3, 5, 2), }, |
| 1395 | { 700000, E5420_KFC_DIV(3, 4, 2), }, |
| 1396 | { 600000, E5420_KFC_DIV(3, 4, 2), }, |
| 1397 | { 500000, E5420_KFC_DIV(3, 4, 2), }, |
| 1398 | { 400000, E5420_KFC_DIV(3, 3, 2), }, |
| 1399 | { 300000, E5420_KFC_DIV(3, 3, 2), }, |
| 1400 | { 200000, E5420_KFC_DIV(3, 3, 2), }, |
| 1401 | { 0 }, |
| 1402 | }; |
| 1403 | |
| 1404 | static const struct of_device_id ext_clk_match[] __initconst = { |
| 1405 | { .compatible = "samsung,exynos5420-oscclk", .data = (void *)0, }, |
| 1406 | { }, |
| 1407 | }; |
| 1408 | |
| 1409 | /* register exynos5420 clocks */ |
| 1410 | static void __init exynos5x_clk_init(struct device_node *np, |
| 1411 | enum exynos5x_soc soc) |
| 1412 | { |
| 1413 | struct samsung_clk_provider *ctx; |
| 1414 | |
| 1415 | if (np) { |
| 1416 | reg_base = of_iomap(np, 0); |
| 1417 | if (!reg_base) |
| 1418 | panic("%s: failed to map registers\n", __func__); |
| 1419 | } else { |
| 1420 | panic("%s: unable to determine soc\n", __func__); |
| 1421 | } |
| 1422 | |
| 1423 | exynos5x_soc = soc; |
| 1424 | |
| 1425 | ctx = samsung_clk_init(np, reg_base, CLK_NR_CLKS); |
| 1426 | |
| 1427 | samsung_clk_of_register_fixed_ext(ctx, exynos5x_fixed_rate_ext_clks, |
| 1428 | ARRAY_SIZE(exynos5x_fixed_rate_ext_clks), |
| 1429 | ext_clk_match); |
| 1430 | |
| 1431 | if (_get_rate("fin_pll") == 24 * MHZ) { |
| 1432 | exynos5x_plls[apll].rate_table = exynos5420_pll2550x_24mhz_tbl; |
| 1433 | exynos5x_plls[epll].rate_table = exynos5420_epll_24mhz_tbl; |
| 1434 | exynos5x_plls[kpll].rate_table = exynos5420_pll2550x_24mhz_tbl; |
| 1435 | exynos5x_plls[bpll].rate_table = exynos5420_pll2550x_24mhz_tbl; |
| 1436 | } |
| 1437 | |
| 1438 | samsung_clk_register_pll(ctx, exynos5x_plls, ARRAY_SIZE(exynos5x_plls), |
| 1439 | reg_base); |
| 1440 | samsung_clk_register_fixed_rate(ctx, exynos5x_fixed_rate_clks, |
| 1441 | ARRAY_SIZE(exynos5x_fixed_rate_clks)); |
| 1442 | samsung_clk_register_fixed_factor(ctx, exynos5x_fixed_factor_clks, |
| 1443 | ARRAY_SIZE(exynos5x_fixed_factor_clks)); |
| 1444 | samsung_clk_register_mux(ctx, exynos5x_mux_clks, |
| 1445 | ARRAY_SIZE(exynos5x_mux_clks)); |
| 1446 | samsung_clk_register_div(ctx, exynos5x_div_clks, |
| 1447 | ARRAY_SIZE(exynos5x_div_clks)); |
| 1448 | samsung_clk_register_gate(ctx, exynos5x_gate_clks, |
| 1449 | ARRAY_SIZE(exynos5x_gate_clks)); |
| 1450 | |
| 1451 | if (soc == EXYNOS5420) { |
| 1452 | samsung_clk_register_mux(ctx, exynos5420_mux_clks, |
| 1453 | ARRAY_SIZE(exynos5420_mux_clks)); |
| 1454 | samsung_clk_register_div(ctx, exynos5420_div_clks, |
| 1455 | ARRAY_SIZE(exynos5420_div_clks)); |
| 1456 | samsung_clk_register_gate(ctx, exynos5420_gate_clks, |
| 1457 | ARRAY_SIZE(exynos5420_gate_clks)); |
| 1458 | } else { |
| 1459 | samsung_clk_register_fixed_factor( |
| 1460 | ctx, exynos5800_fixed_factor_clks, |
| 1461 | ARRAY_SIZE(exynos5800_fixed_factor_clks)); |
| 1462 | samsung_clk_register_mux(ctx, exynos5800_mux_clks, |
| 1463 | ARRAY_SIZE(exynos5800_mux_clks)); |
| 1464 | samsung_clk_register_div(ctx, exynos5800_div_clks, |
| 1465 | ARRAY_SIZE(exynos5800_div_clks)); |
| 1466 | samsung_clk_register_gate(ctx, exynos5800_gate_clks, |
| 1467 | ARRAY_SIZE(exynos5800_gate_clks)); |
| 1468 | } |
| 1469 | |
| 1470 | if (soc == EXYNOS5420) { |
| 1471 | exynos_register_cpu_clock(ctx, CLK_ARM_CLK, "armclk", |
| 1472 | mout_cpu_p[0], mout_cpu_p[1], 0x200, |
| 1473 | exynos5420_eglclk_d, ARRAY_SIZE(exynos5420_eglclk_d), 0); |
| 1474 | } else { |
| 1475 | exynos_register_cpu_clock(ctx, CLK_ARM_CLK, "armclk", |
| 1476 | mout_cpu_p[0], mout_cpu_p[1], 0x200, |
| 1477 | exynos5800_eglclk_d, ARRAY_SIZE(exynos5800_eglclk_d), 0); |
| 1478 | } |
| 1479 | exynos_register_cpu_clock(ctx, CLK_KFC_CLK, "kfcclk", |
| 1480 | mout_kfc_p[0], mout_kfc_p[1], 0x28200, |
| 1481 | exynos5420_kfcclk_d, ARRAY_SIZE(exynos5420_kfcclk_d), 0); |
| 1482 | |
| 1483 | exynos5420_clk_sleep_init(); |
| 1484 | |
| 1485 | samsung_clk_of_add_provider(np, ctx); |
| 1486 | } |
| 1487 | |
| 1488 | static void __init exynos5420_clk_init(struct device_node *np) |
| 1489 | { |
| 1490 | exynos5x_clk_init(np, EXYNOS5420); |
| 1491 | } |
| 1492 | CLK_OF_DECLARE(exynos5420_clk, "samsung,exynos5420-clock", exynos5420_clk_init); |
| 1493 | |
| 1494 | static void __init exynos5800_clk_init(struct device_node *np) |
| 1495 | { |
| 1496 | exynos5x_clk_init(np, EXYNOS5800); |
| 1497 | } |
| 1498 | CLK_OF_DECLARE(exynos5800_clk, "samsung,exynos5800-clock", exynos5800_clk_init); |