blob: 7ee81fbaddd12e82dd61a21023d565cb3ce91310 [file] [log] [blame]
rjw1f884582022-01-06 17:20:42 +08001/*
2 * Copyright (c) 2015-2016 MediaTek Inc.
3 * Author: Yong Wu <yong.wu@mediatek.com>
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License version 2 as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 */
14#include <linux/clk.h>
15#include <linux/component.h>
16#include <linux/device.h>
17#include <linux/err.h>
18#include <linux/io.h>
19#include <linux/module.h>
20#include <linux/of.h>
21#include <linux/of_platform.h>
22#include <linux/platform_device.h>
23#include <linux/pm_runtime.h>
24#include <soc/mediatek/smi.h>
25#include <dt-bindings/memory/mt2701-larb-port.h>
26
27/* mt8173 */
28#define SMI_LARB_MMU_EN 0xf00
29
30/* mt2701 */
31#define REG_SMI_SECUR_CON_BASE 0x5c0
32
33/* every register control 8 port, register offset 0x4 */
34#define REG_SMI_SECUR_CON_OFFSET(id) (((id) >> 3) << 2)
35#define REG_SMI_SECUR_CON_ADDR(id) \
36 (REG_SMI_SECUR_CON_BASE + REG_SMI_SECUR_CON_OFFSET(id))
37
38/*
39 * every port have 4 bit to control, bit[port + 3] control virtual or physical,
40 * bit[port + 2 : port + 1] control the domain, bit[port] control the security
41 * or non-security.
42 */
43#define SMI_SECUR_CON_VAL_MSK(id) (~(0xf << (((id) & 0x7) << 2)))
44#define SMI_SECUR_CON_VAL_VIRT(id) BIT((((id) & 0x7) << 2) + 3)
45/* mt2701 domain should be set to 3 */
46#define SMI_SECUR_CON_VAL_DOMAIN(id) (0x3 << ((((id) & 0x7) << 2) + 1))
47
48/* mt2712 */
49#define SMI_LARB_NONSEC_CON(id) (0x380 + ((id) * 4))
50#define F_MMU_EN BIT(0)
51
52/* SMI COMMON */
53#define SMI_BUS_SEL 0x220
54#define SMI_BUS_LARB_SHIFT(larbid) ((larbid) << 1)
55/* All are MMU0 defaultly. Only specialize mmu1 here. */
56#define F_MMU1_LARB(larbid) (0x1 << SMI_BUS_LARB_SHIFT(larbid))
57
58enum mtk_smi_gen {
59 MTK_SMI_GEN1,
60 MTK_SMI_GEN2
61};
62
63struct mtk_smi_common_plat {
64 enum mtk_smi_gen gen;
65
66 /* Adjust some larbs to mmu1 to balance the bandwidth */
67 unsigned int bus_sel;
68};
69
70struct mtk_smi_larb_gen {
71 bool need_larbid;
72 int port_in_larb[MTK_LARB_NR_MAX + 1];
73 void (*config_port)(struct device *);
74};
75
76struct mtk_smi {
77 struct device *dev;
78 struct clk *clk_apb, *clk_smi;
79 struct clk *clk_gals0, *clk_gals1;
80 struct clk *clk_async; /*only needed by mt2701*/
81 void __iomem *smi_ao_base; /* only for gen1 */
82 void __iomem *base; /* only for gen2 */
83 const struct mtk_smi_common_plat *plat;
84};
85
86struct mtk_smi_larb { /* larb: local arbiter */
87 struct mtk_smi smi;
88 void __iomem *base;
89 struct device *smi_common_dev;
90 const struct mtk_smi_larb_gen *larb_gen;
91 int larbid;
92 u32 *mmu;
93};
94
95static int mtk_smi_clk_enable(const struct mtk_smi *smi)
96{
97 int ret;
98
99 ret = clk_prepare_enable(smi->clk_apb);
100 if (ret)
101 return ret;
102
103 ret = clk_prepare_enable(smi->clk_smi);
104 if (ret)
105 goto err_disable_apb;
106
107 ret = clk_prepare_enable(smi->clk_gals0);
108 if (ret)
109 goto err_disable_smi;
110
111 ret = clk_prepare_enable(smi->clk_gals1);
112 if (ret)
113 goto err_disable_gals0;
114
115 return 0;
116
117err_disable_gals0:
118 clk_disable_unprepare(smi->clk_gals0);
119err_disable_smi:
120 clk_disable_unprepare(smi->clk_smi);
121err_disable_apb:
122 clk_disable_unprepare(smi->clk_apb);
123 return ret;
124}
125
126static void mtk_smi_clk_disable(const struct mtk_smi *smi)
127{
128 clk_disable_unprepare(smi->clk_gals1);
129 clk_disable_unprepare(smi->clk_gals0);
130 clk_disable_unprepare(smi->clk_smi);
131 clk_disable_unprepare(smi->clk_apb);
132}
133
134int mtk_smi_larb_get(struct device *larbdev)
135{
136 int ret = pm_runtime_get_sync(larbdev);
137
138 return (ret < 0) ? ret : 0;
139}
140EXPORT_SYMBOL_GPL(mtk_smi_larb_get);
141
142void mtk_smi_larb_put(struct device *larbdev)
143{
144 pm_runtime_put_sync(larbdev);
145}
146EXPORT_SYMBOL_GPL(mtk_smi_larb_put);
147
148static int
149mtk_smi_larb_bind(struct device *dev, struct device *master, void *data)
150{
151 struct mtk_smi_larb *larb = dev_get_drvdata(dev);
152 struct mtk_smi_iommu *smi_iommu = data;
153 unsigned int i;
154
155 if (larb->larb_gen->need_larbid) {
156 larb->mmu = &smi_iommu->larb_imu[larb->larbid].mmu;
157 return 0;
158 }
159
160 /*
161 * If there is no larbid property, Loop to find the corresponding
162 * iommu information.
163 */
164 for (i = 0; i < smi_iommu->larb_nr; i++) {
165 if (dev == smi_iommu->larb_imu[i].dev) {
166 /* The 'mmu' may be updated in iommu-attach/detach. */
167 larb->mmu = &smi_iommu->larb_imu[i].mmu;
168 return 0;
169 }
170 }
171 return -ENODEV;
172}
173
174static void mtk_smi_larb_config_port_gen2_general(struct device *dev)
175{
176 struct mtk_smi_larb *larb = dev_get_drvdata(dev);
177 u32 reg;
178 int i;
179
180 for_each_set_bit(i, (unsigned long *)larb->mmu, 32) {
181 reg = readl_relaxed(larb->base + SMI_LARB_NONSEC_CON(i));
182 reg |= F_MMU_EN;
183 writel(reg, larb->base + SMI_LARB_NONSEC_CON(i));
184 }
185}
186
187static void mtk_smi_larb_config_port_mt2712(struct device *dev)
188{
189 struct mtk_smi_larb *larb = dev_get_drvdata(dev);
190
191 /*
192 * larb 8/9 is the bdpsys larb, the iommu_en is enabled defaultly.
193 * Don't need to set it again.
194 */
195 if (larb->larbid == 8 || larb->larbid == 9)
196 return;
197
198 mtk_smi_larb_config_port_gen2_general(dev);
199}
200
201static void mtk_smi_larb_config_port_mt8173(struct device *dev)
202{
203 struct mtk_smi_larb *larb = dev_get_drvdata(dev);
204
205 writel(*larb->mmu, larb->base + SMI_LARB_MMU_EN);
206}
207
208static void mtk_smi_larb_config_port_gen1(struct device *dev)
209{
210 struct mtk_smi_larb *larb = dev_get_drvdata(dev);
211 const struct mtk_smi_larb_gen *larb_gen = larb->larb_gen;
212 struct mtk_smi *common = dev_get_drvdata(larb->smi_common_dev);
213 int i, m4u_port_id, larb_port_num;
214 u32 sec_con_val, reg_val;
215
216 m4u_port_id = larb_gen->port_in_larb[larb->larbid];
217 larb_port_num = larb_gen->port_in_larb[larb->larbid + 1]
218 - larb_gen->port_in_larb[larb->larbid];
219
220 for (i = 0; i < larb_port_num; i++, m4u_port_id++) {
221 if (*larb->mmu & BIT(i)) {
222 /* bit[port + 3] controls the virtual or physical */
223 sec_con_val = SMI_SECUR_CON_VAL_VIRT(m4u_port_id);
224 } else {
225 /* do not need to enable m4u for this port */
226 continue;
227 }
228 reg_val = readl(common->smi_ao_base
229 + REG_SMI_SECUR_CON_ADDR(m4u_port_id));
230 reg_val &= SMI_SECUR_CON_VAL_MSK(m4u_port_id);
231 reg_val |= sec_con_val;
232 reg_val |= SMI_SECUR_CON_VAL_DOMAIN(m4u_port_id);
233 writel(reg_val,
234 common->smi_ao_base
235 + REG_SMI_SECUR_CON_ADDR(m4u_port_id));
236 }
237}
238
239static void
240mtk_smi_larb_unbind(struct device *dev, struct device *master, void *data)
241{
242 /* Do nothing as the iommu is always enabled. */
243}
244
245static const struct component_ops mtk_smi_larb_component_ops = {
246 .bind = mtk_smi_larb_bind,
247 .unbind = mtk_smi_larb_unbind,
248};
249
250static const struct mtk_smi_larb_gen mtk_smi_larb_mt8173 = {
251 /* mt8173 do not need the port in larb */
252 .config_port = mtk_smi_larb_config_port_mt8173,
253};
254
255static const struct mtk_smi_larb_gen mtk_smi_larb_mt2701 = {
256 .need_larbid = true,
257 .port_in_larb = {
258 LARB0_PORT_OFFSET, LARB1_PORT_OFFSET,
259 LARB2_PORT_OFFSET, LARB3_PORT_OFFSET
260 },
261 .config_port = mtk_smi_larb_config_port_gen1,
262};
263
264static const struct mtk_smi_larb_gen mtk_smi_larb_mt2712 = {
265 .need_larbid = true,
266 .config_port = mtk_smi_larb_config_port_mt2712,
267};
268
269static const struct mtk_smi_larb_gen mtk_smi_larb_mt8183 = {
270 .config_port = mtk_smi_larb_config_port_gen2_general,
271};
272
273static const struct of_device_id mtk_smi_larb_of_ids[] = {
274 {
275 .compatible = "mediatek,mt8173-smi-larb",
276 .data = &mtk_smi_larb_mt8173
277 },
278 {
279 .compatible = "mediatek,mt2701-smi-larb",
280 .data = &mtk_smi_larb_mt2701
281 },
282 {
283 .compatible = "mediatek,mt2712-smi-larb",
284 .data = &mtk_smi_larb_mt2712
285 },
286 {
287 .compatible = "mediatek,mt8183-smi-larb",
288 .data = &mtk_smi_larb_mt8183
289 },
290 {}
291};
292
293static int mtk_smi_larb_probe(struct platform_device *pdev)
294{
295 struct mtk_smi_larb *larb;
296 struct resource *res;
297 struct device *dev = &pdev->dev;
298 struct device_node *smi_node;
299 struct platform_device *smi_pdev;
300 int err;
301
302 larb = devm_kzalloc(dev, sizeof(*larb), GFP_KERNEL);
303 if (!larb)
304 return -ENOMEM;
305
306 larb->larb_gen = of_device_get_match_data(dev);
307 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
308 larb->base = devm_ioremap_resource(dev, res);
309 if (IS_ERR(larb->base))
310 return PTR_ERR(larb->base);
311
312 larb->smi.clk_apb = devm_clk_get(dev, "apb");
313 if (IS_ERR(larb->smi.clk_apb))
314 return PTR_ERR(larb->smi.clk_apb);
315
316 larb->smi.clk_smi = devm_clk_get(dev, "smi");
317 if (IS_ERR(larb->smi.clk_smi))
318 return PTR_ERR(larb->smi.clk_smi);
319
320 larb->smi.clk_gals0 = devm_clk_get(dev, "gals");
321 if (PTR_ERR(larb->smi.clk_gals0) == -ENOENT)
322 larb->smi.clk_gals0 = NULL;
323 else if (IS_ERR(larb->smi.clk_gals0))
324 return PTR_ERR(larb->smi.clk_gals0);
325 larb->smi.dev = dev;
326
327 if (larb->larb_gen->need_larbid) {
328 err = of_property_read_u32(dev->of_node, "mediatek,larb-id",
329 &larb->larbid);
330 if (err) {
331 dev_err(dev, "missing larbid property\n");
332 return err;
333 }
334 }
335
336 smi_node = of_parse_phandle(dev->of_node, "mediatek,smi", 0);
337 if (!smi_node)
338 return -EINVAL;
339
340 smi_pdev = of_find_device_by_node(smi_node);
341 of_node_put(smi_node);
342 if (smi_pdev) {
343 if (!platform_get_drvdata(smi_pdev))
344 return -EPROBE_DEFER;
345 larb->smi_common_dev = &smi_pdev->dev;
346 } else {
347 dev_err(dev, "Failed to get the smi_common device\n");
348 return -EINVAL;
349 }
350
351 pm_runtime_enable(dev);
352 platform_set_drvdata(pdev, larb);
353 return component_add(dev, &mtk_smi_larb_component_ops);
354}
355
356static int mtk_smi_larb_remove(struct platform_device *pdev)
357{
358 pm_runtime_disable(&pdev->dev);
359 component_del(&pdev->dev, &mtk_smi_larb_component_ops);
360 return 0;
361}
362
363static int __maybe_unused mtk_smi_larb_resume(struct device *dev)
364{
365 struct mtk_smi_larb *larb = dev_get_drvdata(dev);
366 const struct mtk_smi_larb_gen *larb_gen = larb->larb_gen;
367 int ret;
368
369 /* Power on smi-common. */
370 ret = pm_runtime_get_sync(larb->smi_common_dev);
371 if (ret < 0) {
372 dev_err(dev, "smi-common pm get failed(%d).\n", ret);
373 return ret;
374 }
375
376 ret = mtk_smi_clk_enable(&larb->smi);
377 if (ret < 0) {
378 dev_err(dev, "larb clk enable failed(%d).\n", ret);
379 pm_runtime_put_sync(larb->smi_common_dev);
380 return ret;
381 }
382
383 /* Configure the basic setting for this larb */
384 larb_gen->config_port(dev);
385
386 return 0;
387}
388
389static int __maybe_unused mtk_smi_larb_suspend(struct device *dev)
390{
391 struct mtk_smi_larb *larb = dev_get_drvdata(dev);
392
393 mtk_smi_clk_disable(&larb->smi);
394 pm_runtime_put_sync(larb->smi_common_dev);
395 return 0;
396}
397
398static const struct dev_pm_ops smi_larb_pm_ops = {
399 SET_RUNTIME_PM_OPS(mtk_smi_larb_suspend, mtk_smi_larb_resume, NULL)
400};
401
402static struct platform_driver mtk_smi_larb_driver = {
403 .probe = mtk_smi_larb_probe,
404 .remove = mtk_smi_larb_remove,
405 .driver = {
406 .name = "mtk-smi-larb",
407 .of_match_table = mtk_smi_larb_of_ids,
408 .pm = &smi_larb_pm_ops,
409 }
410};
411
412static const struct mtk_smi_common_plat mtk_smi_common_gen1 = {
413 .gen = MTK_SMI_GEN1,
414};
415
416static const struct mtk_smi_common_plat mtk_smi_common_gen2 = {
417 .gen = MTK_SMI_GEN2,
418};
419
420static const struct mtk_smi_common_plat mtk_smi_common_mt8183 = {
421 .gen = MTK_SMI_GEN2,
422 .bus_sel = F_MMU1_LARB(1) | F_MMU1_LARB(3) | F_MMU1_LARB(4) |
423 F_MMU1_LARB(7),
424};
425
426static const struct of_device_id mtk_smi_common_of_ids[] = {
427 {
428 .compatible = "mediatek,mt8173-smi-common",
429 .data = &mtk_smi_common_gen2,
430 },
431 {
432 .compatible = "mediatek,mt2701-smi-common",
433 .data = &mtk_smi_common_gen1,
434 },
435 {
436 .compatible = "mediatek,mt2712-smi-common",
437 .data = &mtk_smi_common_gen2,
438 },
439 {
440 .compatible = "mediatek,mt8183-smi-common",
441 .data = &mtk_smi_common_mt8183,
442 },
443 {}
444};
445
446static int mtk_smi_common_probe(struct platform_device *pdev)
447{
448 struct device *dev = &pdev->dev;
449 struct mtk_smi *common;
450 struct resource *res;
451 int ret;
452
453 common = devm_kzalloc(dev, sizeof(*common), GFP_KERNEL);
454 if (!common)
455 return -ENOMEM;
456 common->dev = dev;
457 common->plat = of_device_get_match_data(dev);
458
459 common->clk_apb = devm_clk_get(dev, "apb");
460 if (IS_ERR(common->clk_apb))
461 return PTR_ERR(common->clk_apb);
462
463 common->clk_smi = devm_clk_get(dev, "smi");
464 if (IS_ERR(common->clk_smi))
465 return PTR_ERR(common->clk_smi);
466
467 common->clk_gals0 = devm_clk_get(dev, "gals0");
468 if (PTR_ERR(common->clk_gals0) == -ENOENT)
469 common->clk_gals0 = NULL;
470 else if (IS_ERR(common->clk_gals0))
471 return PTR_ERR(common->clk_gals0);
472
473 common->clk_gals1 = devm_clk_get(dev, "gals1");
474 if (PTR_ERR(common->clk_gals1) == -ENOENT)
475 common->clk_gals1 = NULL;
476 else if (IS_ERR(common->clk_gals1))
477 return PTR_ERR(common->clk_gals1);
478
479 /*
480 * for mtk smi gen 1, we need to get the ao(always on) base to config
481 * m4u port, and we need to enable the aync clock for transform the smi
482 * clock into emi clock domain, but for mtk smi gen2, there's no smi ao
483 * base.
484 */
485 if (common->plat->gen == MTK_SMI_GEN1) {
486 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
487 common->smi_ao_base = devm_ioremap_resource(dev, res);
488 if (IS_ERR(common->smi_ao_base))
489 return PTR_ERR(common->smi_ao_base);
490
491 common->clk_async = devm_clk_get(dev, "async");
492 if (IS_ERR(common->clk_async))
493 return PTR_ERR(common->clk_async);
494
495 ret = clk_prepare_enable(common->clk_async);
496 if (ret)
497 return ret;
498 } else {
499 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
500 common->base = devm_ioremap_resource(dev, res);
501 if (IS_ERR(common->base))
502 return PTR_ERR(common->base);
503 }
504 pm_runtime_enable(dev);
505 platform_set_drvdata(pdev, common);
506 return 0;
507}
508
509static int mtk_smi_common_remove(struct platform_device *pdev)
510{
511 pm_runtime_disable(&pdev->dev);
512 return 0;
513}
514
515static int __maybe_unused mtk_smi_common_resume(struct device *dev)
516{
517 struct mtk_smi *common = dev_get_drvdata(dev);
518 unsigned int bus_sel = common->plat->bus_sel;
519 int ret;
520
521 ret = mtk_smi_clk_enable(common);
522 if (ret)
523 return ret;
524
525 if (common->plat->gen == MTK_SMI_GEN2 && bus_sel)
526 writel(bus_sel, common->base + SMI_BUS_SEL);
527 return 0;
528}
529
530static int __maybe_unused mtk_smi_common_suspend(struct device *dev)
531{
532 struct mtk_smi *common = dev_get_drvdata(dev);
533
534 mtk_smi_clk_disable(common);
535 return 0;
536}
537
538static const struct dev_pm_ops smi_common_pm_ops = {
539 SET_RUNTIME_PM_OPS(mtk_smi_common_suspend, mtk_smi_common_resume, NULL)
540};
541
542static struct platform_driver mtk_smi_common_driver = {
543 .probe = mtk_smi_common_probe,
544 .remove = mtk_smi_common_remove,
545 .driver = {
546 .name = "mtk-smi-common",
547 .of_match_table = mtk_smi_common_of_ids,
548 .pm = &smi_common_pm_ops,
549 }
550};
551
552static int __init mtk_smi_init(void)
553{
554 int ret;
555
556 ret = platform_driver_register(&mtk_smi_common_driver);
557 if (ret != 0) {
558 pr_err("Failed to register SMI driver\n");
559 return ret;
560 }
561
562 ret = platform_driver_register(&mtk_smi_larb_driver);
563 if (ret != 0) {
564 pr_err("Failed to register SMI-LARB driver\n");
565 goto err_unreg_smi;
566 }
567 return ret;
568
569err_unreg_smi:
570 platform_driver_unregister(&mtk_smi_common_driver);
571 return ret;
572}
573
574module_init(mtk_smi_init);
575
576MODULE_DESCRIPTION("MediaTek SMI driver");
577MODULE_LICENSE("GPL v2");