blob: 370d057c00463b059e8b9b8d6894fa957983edb2 [file] [log] [blame]
rjw1f884582022-01-06 17:20:42 +08001/*
2 * PCIe host controller driver for Marvell Armada-8K SoCs
3 *
4 * Armada-8K PCIe Glue Layer Source Code
5 *
6 * Copyright (C) 2016 Marvell Technology Group Ltd.
7 *
8 * Author: Yehuda Yitshak <yehuday@marvell.com>
9 * Author: Shadi Ammouri <shadi@marvell.com>
10 *
11 * This file is licensed under the terms of the GNU General Public
12 * License version 2. This program is licensed "as is" without any
13 * warranty of any kind, whether express or implied.
14 */
15
16#include <linux/clk.h>
17#include <linux/delay.h>
18#include <linux/interrupt.h>
19#include <linux/kernel.h>
20#include <linux/init.h>
21#include <linux/of.h>
22#include <linux/pci.h>
23#include <linux/phy/phy.h>
24#include <linux/platform_device.h>
25#include <linux/resource.h>
26#include <linux/of_pci.h>
27#include <linux/of_irq.h>
28
29#include "pcie-designware.h"
30
31struct armada8k_pcie {
32 struct dw_pcie *pci;
33 struct clk *clk;
34};
35
36#define PCIE_VENDOR_REGS_OFFSET 0x8000
37
38#define PCIE_GLOBAL_CONTROL_REG (PCIE_VENDOR_REGS_OFFSET + 0x0)
39#define PCIE_APP_LTSSM_EN BIT(2)
40#define PCIE_DEVICE_TYPE_SHIFT 4
41#define PCIE_DEVICE_TYPE_MASK 0xF
42#define PCIE_DEVICE_TYPE_RC 0x4 /* Root complex */
43
44#define PCIE_GLOBAL_STATUS_REG (PCIE_VENDOR_REGS_OFFSET + 0x8)
45#define PCIE_GLB_STS_RDLH_LINK_UP BIT(1)
46#define PCIE_GLB_STS_PHY_LINK_UP BIT(9)
47
48#define PCIE_GLOBAL_INT_CAUSE1_REG (PCIE_VENDOR_REGS_OFFSET + 0x1C)
49#define PCIE_GLOBAL_INT_MASK1_REG (PCIE_VENDOR_REGS_OFFSET + 0x20)
50#define PCIE_INT_A_ASSERT_MASK BIT(9)
51#define PCIE_INT_B_ASSERT_MASK BIT(10)
52#define PCIE_INT_C_ASSERT_MASK BIT(11)
53#define PCIE_INT_D_ASSERT_MASK BIT(12)
54
55#define PCIE_ARCACHE_TRC_REG (PCIE_VENDOR_REGS_OFFSET + 0x50)
56#define PCIE_AWCACHE_TRC_REG (PCIE_VENDOR_REGS_OFFSET + 0x54)
57#define PCIE_ARUSER_REG (PCIE_VENDOR_REGS_OFFSET + 0x5C)
58#define PCIE_AWUSER_REG (PCIE_VENDOR_REGS_OFFSET + 0x60)
59/*
60 * AR/AW Cache defauls: Normal memory, Write-Back, Read / Write
61 * allocate
62 */
63#define ARCACHE_DEFAULT_VALUE 0x3511
64#define AWCACHE_DEFAULT_VALUE 0x5311
65
66#define DOMAIN_OUTER_SHAREABLE 0x2
67#define AX_USER_DOMAIN_MASK 0x3
68#define AX_USER_DOMAIN_SHIFT 4
69
70#define to_armada8k_pcie(x) dev_get_drvdata((x)->dev)
71
72static int armada8k_pcie_link_up(struct dw_pcie *pci)
73{
74 u32 reg;
75 u32 mask = PCIE_GLB_STS_RDLH_LINK_UP | PCIE_GLB_STS_PHY_LINK_UP;
76
77 reg = dw_pcie_readl_dbi(pci, PCIE_GLOBAL_STATUS_REG);
78
79 if ((reg & mask) == mask)
80 return 1;
81
82 dev_dbg(pci->dev, "No link detected (Global-Status: 0x%08x).\n", reg);
83 return 0;
84}
85
86static void armada8k_pcie_establish_link(struct armada8k_pcie *pcie)
87{
88 struct dw_pcie *pci = pcie->pci;
89 u32 reg;
90
91 if (!dw_pcie_link_up(pci)) {
92 /* Disable LTSSM state machine to enable configuration */
93 reg = dw_pcie_readl_dbi(pci, PCIE_GLOBAL_CONTROL_REG);
94 reg &= ~(PCIE_APP_LTSSM_EN);
95 dw_pcie_writel_dbi(pci, PCIE_GLOBAL_CONTROL_REG, reg);
96 }
97
98 /* Set the device to root complex mode */
99 reg = dw_pcie_readl_dbi(pci, PCIE_GLOBAL_CONTROL_REG);
100 reg &= ~(PCIE_DEVICE_TYPE_MASK << PCIE_DEVICE_TYPE_SHIFT);
101 reg |= PCIE_DEVICE_TYPE_RC << PCIE_DEVICE_TYPE_SHIFT;
102 dw_pcie_writel_dbi(pci, PCIE_GLOBAL_CONTROL_REG, reg);
103
104 /* Set the PCIe master AxCache attributes */
105 dw_pcie_writel_dbi(pci, PCIE_ARCACHE_TRC_REG, ARCACHE_DEFAULT_VALUE);
106 dw_pcie_writel_dbi(pci, PCIE_AWCACHE_TRC_REG, AWCACHE_DEFAULT_VALUE);
107
108 /* Set the PCIe master AxDomain attributes */
109 reg = dw_pcie_readl_dbi(pci, PCIE_ARUSER_REG);
110 reg &= ~(AX_USER_DOMAIN_MASK << AX_USER_DOMAIN_SHIFT);
111 reg |= DOMAIN_OUTER_SHAREABLE << AX_USER_DOMAIN_SHIFT;
112 dw_pcie_writel_dbi(pci, PCIE_ARUSER_REG, reg);
113
114 reg = dw_pcie_readl_dbi(pci, PCIE_AWUSER_REG);
115 reg &= ~(AX_USER_DOMAIN_MASK << AX_USER_DOMAIN_SHIFT);
116 reg |= DOMAIN_OUTER_SHAREABLE << AX_USER_DOMAIN_SHIFT;
117 dw_pcie_writel_dbi(pci, PCIE_AWUSER_REG, reg);
118
119 /* Enable INT A-D interrupts */
120 reg = dw_pcie_readl_dbi(pci, PCIE_GLOBAL_INT_MASK1_REG);
121 reg |= PCIE_INT_A_ASSERT_MASK | PCIE_INT_B_ASSERT_MASK |
122 PCIE_INT_C_ASSERT_MASK | PCIE_INT_D_ASSERT_MASK;
123 dw_pcie_writel_dbi(pci, PCIE_GLOBAL_INT_MASK1_REG, reg);
124
125 if (!dw_pcie_link_up(pci)) {
126 /* Configuration done. Start LTSSM */
127 reg = dw_pcie_readl_dbi(pci, PCIE_GLOBAL_CONTROL_REG);
128 reg |= PCIE_APP_LTSSM_EN;
129 dw_pcie_writel_dbi(pci, PCIE_GLOBAL_CONTROL_REG, reg);
130 }
131
132 /* Wait until the link becomes active again */
133 if (dw_pcie_wait_for_link(pci))
134 dev_err(pci->dev, "Link not up after reconfiguration\n");
135}
136
137static int armada8k_pcie_host_init(struct pcie_port *pp)
138{
139 struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
140 struct armada8k_pcie *pcie = to_armada8k_pcie(pci);
141
142 dw_pcie_setup_rc(pp);
143 armada8k_pcie_establish_link(pcie);
144
145 return 0;
146}
147
148static irqreturn_t armada8k_pcie_irq_handler(int irq, void *arg)
149{
150 struct armada8k_pcie *pcie = arg;
151 struct dw_pcie *pci = pcie->pci;
152 u32 val;
153
154 /*
155 * Interrupts are directly handled by the device driver of the
156 * PCI device. However, they are also latched into the PCIe
157 * controller, so we simply discard them.
158 */
159 val = dw_pcie_readl_dbi(pci, PCIE_GLOBAL_INT_CAUSE1_REG);
160 dw_pcie_writel_dbi(pci, PCIE_GLOBAL_INT_CAUSE1_REG, val);
161
162 return IRQ_HANDLED;
163}
164
165static const struct dw_pcie_host_ops armada8k_pcie_host_ops = {
166 .host_init = armada8k_pcie_host_init,
167};
168
169static int armada8k_add_pcie_port(struct armada8k_pcie *pcie,
170 struct platform_device *pdev)
171{
172 struct dw_pcie *pci = pcie->pci;
173 struct pcie_port *pp = &pci->pp;
174 struct device *dev = &pdev->dev;
175 int ret;
176
177 pp->root_bus_nr = -1;
178 pp->ops = &armada8k_pcie_host_ops;
179
180 pp->irq = platform_get_irq(pdev, 0);
181 if (pp->irq < 0) {
182 dev_err(dev, "failed to get irq for port\n");
183 return pp->irq;
184 }
185
186 ret = devm_request_irq(dev, pp->irq, armada8k_pcie_irq_handler,
187 IRQF_SHARED, "armada8k-pcie", pcie);
188 if (ret) {
189 dev_err(dev, "failed to request irq %d\n", pp->irq);
190 return ret;
191 }
192
193 ret = dw_pcie_host_init(pp);
194 if (ret) {
195 dev_err(dev, "failed to initialize host: %d\n", ret);
196 return ret;
197 }
198
199 return 0;
200}
201
202static const struct dw_pcie_ops dw_pcie_ops = {
203 .link_up = armada8k_pcie_link_up,
204};
205
206static int armada8k_pcie_probe(struct platform_device *pdev)
207{
208 struct dw_pcie *pci;
209 struct armada8k_pcie *pcie;
210 struct device *dev = &pdev->dev;
211 struct resource *base;
212 int ret;
213
214 pcie = devm_kzalloc(dev, sizeof(*pcie), GFP_KERNEL);
215 if (!pcie)
216 return -ENOMEM;
217
218 pci = devm_kzalloc(dev, sizeof(*pci), GFP_KERNEL);
219 if (!pci)
220 return -ENOMEM;
221
222 pci->dev = dev;
223 pci->ops = &dw_pcie_ops;
224
225 pcie->pci = pci;
226
227 pcie->clk = devm_clk_get(dev, NULL);
228 if (IS_ERR(pcie->clk))
229 return PTR_ERR(pcie->clk);
230
231 ret = clk_prepare_enable(pcie->clk);
232 if (ret)
233 return ret;
234
235 /* Get the dw-pcie unit configuration/control registers base. */
236 base = platform_get_resource_byname(pdev, IORESOURCE_MEM, "ctrl");
237 pci->dbi_base = devm_pci_remap_cfg_resource(dev, base);
238 if (IS_ERR(pci->dbi_base)) {
239 dev_err(dev, "couldn't remap regs base %p\n", base);
240 ret = PTR_ERR(pci->dbi_base);
241 goto fail;
242 }
243
244 platform_set_drvdata(pdev, pcie);
245
246 ret = armada8k_add_pcie_port(pcie, pdev);
247 if (ret)
248 goto fail;
249
250 return 0;
251
252fail:
253 if (!IS_ERR(pcie->clk))
254 clk_disable_unprepare(pcie->clk);
255
256 return ret;
257}
258
259static const struct of_device_id armada8k_pcie_of_match[] = {
260 { .compatible = "marvell,armada8k-pcie", },
261 {},
262};
263
264static struct platform_driver armada8k_pcie_driver = {
265 .probe = armada8k_pcie_probe,
266 .driver = {
267 .name = "armada8k-pcie",
268 .of_match_table = of_match_ptr(armada8k_pcie_of_match),
269 .suppress_bind_attrs = true,
270 },
271};
272builtin_platform_driver(armada8k_pcie_driver);