blob: 8d45d93b1db67d68834a7feca656c797d4fc47c6 [file] [log] [blame]
rjw1f884582022-01-06 17:20:42 +08001/*
2 * rtc-ds1307.c - RTC driver for some mostly-compatible I2C chips.
3 *
4 * Copyright (C) 2005 James Chapman (ds1337 core)
5 * Copyright (C) 2006 David Brownell
6 * Copyright (C) 2009 Matthias Fuchs (rx8025 support)
7 * Copyright (C) 2012 Bertrand Achard (nvram access fixes)
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13
14#include <linux/acpi.h>
15#include <linux/bcd.h>
16#include <linux/i2c.h>
17#include <linux/init.h>
18#include <linux/module.h>
19#include <linux/of_device.h>
20#include <linux/rtc/ds1307.h>
21#include <linux/rtc.h>
22#include <linux/slab.h>
23#include <linux/string.h>
24#include <linux/hwmon.h>
25#include <linux/hwmon-sysfs.h>
26#include <linux/clk-provider.h>
27#include <linux/regmap.h>
28
29/*
30 * We can't determine type by probing, but if we expect pre-Linux code
31 * to have set the chip up as a clock (turning on the oscillator and
32 * setting the date and time), Linux can ignore the non-clock features.
33 * That's a natural job for a factory or repair bench.
34 */
35enum ds_type {
36 ds_1307,
37 ds_1308,
38 ds_1337,
39 ds_1338,
40 ds_1339,
41 ds_1340,
42 ds_1341,
43 ds_1388,
44 ds_3231,
45 m41t0,
46 m41t00,
47 mcp794xx,
48 rx_8025,
49 rx_8130,
50 last_ds_type /* always last */
51 /* rs5c372 too? different address... */
52};
53
54/* RTC registers don't differ much, except for the century flag */
55#define DS1307_REG_SECS 0x00 /* 00-59 */
56# define DS1307_BIT_CH 0x80
57# define DS1340_BIT_nEOSC 0x80
58# define MCP794XX_BIT_ST 0x80
59#define DS1307_REG_MIN 0x01 /* 00-59 */
60# define M41T0_BIT_OF 0x80
61#define DS1307_REG_HOUR 0x02 /* 00-23, or 1-12{am,pm} */
62# define DS1307_BIT_12HR 0x40 /* in REG_HOUR */
63# define DS1307_BIT_PM 0x20 /* in REG_HOUR */
64# define DS1340_BIT_CENTURY_EN 0x80 /* in REG_HOUR */
65# define DS1340_BIT_CENTURY 0x40 /* in REG_HOUR */
66#define DS1307_REG_WDAY 0x03 /* 01-07 */
67# define MCP794XX_BIT_VBATEN 0x08
68#define DS1307_REG_MDAY 0x04 /* 01-31 */
69#define DS1307_REG_MONTH 0x05 /* 01-12 */
70# define DS1337_BIT_CENTURY 0x80 /* in REG_MONTH */
71#define DS1307_REG_YEAR 0x06 /* 00-99 */
72
73/*
74 * Other registers (control, status, alarms, trickle charge, NVRAM, etc)
75 * start at 7, and they differ a LOT. Only control and status matter for
76 * basic RTC date and time functionality; be careful using them.
77 */
78#define DS1307_REG_CONTROL 0x07 /* or ds1338 */
79# define DS1307_BIT_OUT 0x80
80# define DS1338_BIT_OSF 0x20
81# define DS1307_BIT_SQWE 0x10
82# define DS1307_BIT_RS1 0x02
83# define DS1307_BIT_RS0 0x01
84#define DS1337_REG_CONTROL 0x0e
85# define DS1337_BIT_nEOSC 0x80
86# define DS1339_BIT_BBSQI 0x20
87# define DS3231_BIT_BBSQW 0x40 /* same as BBSQI */
88# define DS1337_BIT_RS2 0x10
89# define DS1337_BIT_RS1 0x08
90# define DS1337_BIT_INTCN 0x04
91# define DS1337_BIT_A2IE 0x02
92# define DS1337_BIT_A1IE 0x01
93#define DS1340_REG_CONTROL 0x07
94# define DS1340_BIT_OUT 0x80
95# define DS1340_BIT_FT 0x40
96# define DS1340_BIT_CALIB_SIGN 0x20
97# define DS1340_M_CALIBRATION 0x1f
98#define DS1340_REG_FLAG 0x09
99# define DS1340_BIT_OSF 0x80
100#define DS1337_REG_STATUS 0x0f
101# define DS1337_BIT_OSF 0x80
102# define DS3231_BIT_EN32KHZ 0x08
103# define DS1337_BIT_A2I 0x02
104# define DS1337_BIT_A1I 0x01
105#define DS1339_REG_ALARM1_SECS 0x07
106
107#define DS13XX_TRICKLE_CHARGER_MAGIC 0xa0
108
109#define RX8025_REG_CTRL1 0x0e
110# define RX8025_BIT_2412 0x20
111#define RX8025_REG_CTRL2 0x0f
112# define RX8025_BIT_PON 0x10
113# define RX8025_BIT_VDET 0x40
114# define RX8025_BIT_XST 0x20
115
116struct ds1307 {
117 struct nvmem_config nvmem_cfg;
118 enum ds_type type;
119 unsigned long flags;
120#define HAS_NVRAM 0 /* bit 0 == sysfs file active */
121#define HAS_ALARM 1 /* bit 1 == irq claimed */
122 struct device *dev;
123 struct regmap *regmap;
124 const char *name;
125 struct rtc_device *rtc;
126#ifdef CONFIG_COMMON_CLK
127 struct clk_hw clks[2];
128#endif
129};
130
131struct chip_desc {
132 unsigned alarm:1;
133 u16 nvram_offset;
134 u16 nvram_size;
135 u8 offset; /* register's offset */
136 u8 century_reg;
137 u8 century_enable_bit;
138 u8 century_bit;
139 u8 bbsqi_bit;
140 irq_handler_t irq_handler;
141 const struct rtc_class_ops *rtc_ops;
142 u16 trickle_charger_reg;
143 u8 (*do_trickle_setup)(struct ds1307 *, u32,
144 bool);
145};
146
147static int ds1307_get_time(struct device *dev, struct rtc_time *t);
148static int ds1307_set_time(struct device *dev, struct rtc_time *t);
149static u8 do_trickle_setup_ds1339(struct ds1307 *, u32 ohms, bool diode);
150static irqreturn_t rx8130_irq(int irq, void *dev_id);
151static int rx8130_read_alarm(struct device *dev, struct rtc_wkalrm *t);
152static int rx8130_set_alarm(struct device *dev, struct rtc_wkalrm *t);
153static int rx8130_alarm_irq_enable(struct device *dev, unsigned int enabled);
154static irqreturn_t mcp794xx_irq(int irq, void *dev_id);
155static int mcp794xx_read_alarm(struct device *dev, struct rtc_wkalrm *t);
156static int mcp794xx_set_alarm(struct device *dev, struct rtc_wkalrm *t);
157static int mcp794xx_alarm_irq_enable(struct device *dev, unsigned int enabled);
158
159static const struct rtc_class_ops rx8130_rtc_ops = {
160 .read_time = ds1307_get_time,
161 .set_time = ds1307_set_time,
162 .read_alarm = rx8130_read_alarm,
163 .set_alarm = rx8130_set_alarm,
164 .alarm_irq_enable = rx8130_alarm_irq_enable,
165};
166
167static const struct rtc_class_ops mcp794xx_rtc_ops = {
168 .read_time = ds1307_get_time,
169 .set_time = ds1307_set_time,
170 .read_alarm = mcp794xx_read_alarm,
171 .set_alarm = mcp794xx_set_alarm,
172 .alarm_irq_enable = mcp794xx_alarm_irq_enable,
173};
174
175static const struct chip_desc chips[last_ds_type] = {
176 [ds_1307] = {
177 .nvram_offset = 8,
178 .nvram_size = 56,
179 },
180 [ds_1308] = {
181 .nvram_offset = 8,
182 .nvram_size = 56,
183 },
184 [ds_1337] = {
185 .alarm = 1,
186 .century_reg = DS1307_REG_MONTH,
187 .century_bit = DS1337_BIT_CENTURY,
188 },
189 [ds_1338] = {
190 .nvram_offset = 8,
191 .nvram_size = 56,
192 },
193 [ds_1339] = {
194 .alarm = 1,
195 .century_reg = DS1307_REG_MONTH,
196 .century_bit = DS1337_BIT_CENTURY,
197 .bbsqi_bit = DS1339_BIT_BBSQI,
198 .trickle_charger_reg = 0x10,
199 .do_trickle_setup = &do_trickle_setup_ds1339,
200 },
201 [ds_1340] = {
202 .century_reg = DS1307_REG_HOUR,
203 .century_enable_bit = DS1340_BIT_CENTURY_EN,
204 .century_bit = DS1340_BIT_CENTURY,
205 .trickle_charger_reg = 0x08,
206 },
207 [ds_1341] = {
208 .century_reg = DS1307_REG_MONTH,
209 .century_bit = DS1337_BIT_CENTURY,
210 },
211 [ds_1388] = {
212 .offset = 1,
213 .trickle_charger_reg = 0x0a,
214 },
215 [ds_3231] = {
216 .alarm = 1,
217 .century_reg = DS1307_REG_MONTH,
218 .century_bit = DS1337_BIT_CENTURY,
219 .bbsqi_bit = DS3231_BIT_BBSQW,
220 },
221 [rx_8130] = {
222 .alarm = 1,
223 /* this is battery backed SRAM */
224 .nvram_offset = 0x20,
225 .nvram_size = 4, /* 32bit (4 word x 8 bit) */
226 .offset = 0x10,
227 .irq_handler = rx8130_irq,
228 .rtc_ops = &rx8130_rtc_ops,
229 },
230 [mcp794xx] = {
231 .alarm = 1,
232 /* this is battery backed SRAM */
233 .nvram_offset = 0x20,
234 .nvram_size = 0x40,
235 .irq_handler = mcp794xx_irq,
236 .rtc_ops = &mcp794xx_rtc_ops,
237 },
238};
239
240static const struct i2c_device_id ds1307_id[] = {
241 { "ds1307", ds_1307 },
242 { "ds1308", ds_1308 },
243 { "ds1337", ds_1337 },
244 { "ds1338", ds_1338 },
245 { "ds1339", ds_1339 },
246 { "ds1388", ds_1388 },
247 { "ds1340", ds_1340 },
248 { "ds1341", ds_1341 },
249 { "ds3231", ds_3231 },
250 { "m41t0", m41t0 },
251 { "m41t00", m41t00 },
252 { "mcp7940x", mcp794xx },
253 { "mcp7941x", mcp794xx },
254 { "pt7c4338", ds_1307 },
255 { "rx8025", rx_8025 },
256 { "isl12057", ds_1337 },
257 { "rx8130", rx_8130 },
258 { }
259};
260MODULE_DEVICE_TABLE(i2c, ds1307_id);
261
262#ifdef CONFIG_OF
263static const struct of_device_id ds1307_of_match[] = {
264 {
265 .compatible = "dallas,ds1307",
266 .data = (void *)ds_1307
267 },
268 {
269 .compatible = "dallas,ds1308",
270 .data = (void *)ds_1308
271 },
272 {
273 .compatible = "dallas,ds1337",
274 .data = (void *)ds_1337
275 },
276 {
277 .compatible = "dallas,ds1338",
278 .data = (void *)ds_1338
279 },
280 {
281 .compatible = "dallas,ds1339",
282 .data = (void *)ds_1339
283 },
284 {
285 .compatible = "dallas,ds1388",
286 .data = (void *)ds_1388
287 },
288 {
289 .compatible = "dallas,ds1340",
290 .data = (void *)ds_1340
291 },
292 {
293 .compatible = "dallas,ds1341",
294 .data = (void *)ds_1341
295 },
296 {
297 .compatible = "maxim,ds3231",
298 .data = (void *)ds_3231
299 },
300 {
301 .compatible = "st,m41t0",
302 .data = (void *)m41t00
303 },
304 {
305 .compatible = "st,m41t00",
306 .data = (void *)m41t00
307 },
308 {
309 .compatible = "microchip,mcp7940x",
310 .data = (void *)mcp794xx
311 },
312 {
313 .compatible = "microchip,mcp7941x",
314 .data = (void *)mcp794xx
315 },
316 {
317 .compatible = "pericom,pt7c4338",
318 .data = (void *)ds_1307
319 },
320 {
321 .compatible = "epson,rx8025",
322 .data = (void *)rx_8025
323 },
324 {
325 .compatible = "isil,isl12057",
326 .data = (void *)ds_1337
327 },
328 { }
329};
330MODULE_DEVICE_TABLE(of, ds1307_of_match);
331#endif
332
333#ifdef CONFIG_ACPI
334static const struct acpi_device_id ds1307_acpi_ids[] = {
335 { .id = "DS1307", .driver_data = ds_1307 },
336 { .id = "DS1308", .driver_data = ds_1308 },
337 { .id = "DS1337", .driver_data = ds_1337 },
338 { .id = "DS1338", .driver_data = ds_1338 },
339 { .id = "DS1339", .driver_data = ds_1339 },
340 { .id = "DS1388", .driver_data = ds_1388 },
341 { .id = "DS1340", .driver_data = ds_1340 },
342 { .id = "DS1341", .driver_data = ds_1341 },
343 { .id = "DS3231", .driver_data = ds_3231 },
344 { .id = "M41T0", .driver_data = m41t0 },
345 { .id = "M41T00", .driver_data = m41t00 },
346 { .id = "MCP7940X", .driver_data = mcp794xx },
347 { .id = "MCP7941X", .driver_data = mcp794xx },
348 { .id = "PT7C4338", .driver_data = ds_1307 },
349 { .id = "RX8025", .driver_data = rx_8025 },
350 { .id = "ISL12057", .driver_data = ds_1337 },
351 { }
352};
353MODULE_DEVICE_TABLE(acpi, ds1307_acpi_ids);
354#endif
355
356/*
357 * The ds1337 and ds1339 both have two alarms, but we only use the first
358 * one (with a "seconds" field). For ds1337 we expect nINTA is our alarm
359 * signal; ds1339 chips have only one alarm signal.
360 */
361static irqreturn_t ds1307_irq(int irq, void *dev_id)
362{
363 struct ds1307 *ds1307 = dev_id;
364 struct mutex *lock = &ds1307->rtc->ops_lock;
365 int stat, ret;
366
367 mutex_lock(lock);
368 ret = regmap_read(ds1307->regmap, DS1337_REG_STATUS, &stat);
369 if (ret)
370 goto out;
371
372 if (stat & DS1337_BIT_A1I) {
373 stat &= ~DS1337_BIT_A1I;
374 regmap_write(ds1307->regmap, DS1337_REG_STATUS, stat);
375
376 ret = regmap_update_bits(ds1307->regmap, DS1337_REG_CONTROL,
377 DS1337_BIT_A1IE, 0);
378 if (ret)
379 goto out;
380
381 rtc_update_irq(ds1307->rtc, 1, RTC_AF | RTC_IRQF);
382 }
383
384out:
385 mutex_unlock(lock);
386
387 return IRQ_HANDLED;
388}
389
390/*----------------------------------------------------------------------*/
391
392static int ds1307_get_time(struct device *dev, struct rtc_time *t)
393{
394 struct ds1307 *ds1307 = dev_get_drvdata(dev);
395 int tmp, ret;
396 const struct chip_desc *chip = &chips[ds1307->type];
397 u8 regs[7];
398
399 /* read the RTC date and time registers all at once */
400 ret = regmap_bulk_read(ds1307->regmap, chip->offset, regs,
401 sizeof(regs));
402 if (ret) {
403 dev_err(dev, "%s error %d\n", "read", ret);
404 return ret;
405 }
406
407 dev_dbg(dev, "%s: %7ph\n", "read", regs);
408
409 /* if oscillator fail bit is set, no data can be trusted */
410 if (ds1307->type == m41t0 &&
411 regs[DS1307_REG_MIN] & M41T0_BIT_OF) {
412 dev_warn_once(dev, "oscillator failed, set time!\n");
413 return -EINVAL;
414 }
415
416 t->tm_sec = bcd2bin(regs[DS1307_REG_SECS] & 0x7f);
417 t->tm_min = bcd2bin(regs[DS1307_REG_MIN] & 0x7f);
418 tmp = regs[DS1307_REG_HOUR] & 0x3f;
419 t->tm_hour = bcd2bin(tmp);
420 t->tm_wday = bcd2bin(regs[DS1307_REG_WDAY] & 0x07) - 1;
421 t->tm_mday = bcd2bin(regs[DS1307_REG_MDAY] & 0x3f);
422 tmp = regs[DS1307_REG_MONTH] & 0x1f;
423 t->tm_mon = bcd2bin(tmp) - 1;
424 t->tm_year = bcd2bin(regs[DS1307_REG_YEAR]) + 100;
425
426 if (regs[chip->century_reg] & chip->century_bit &&
427 IS_ENABLED(CONFIG_RTC_DRV_DS1307_CENTURY))
428 t->tm_year += 100;
429
430 dev_dbg(dev, "%s secs=%d, mins=%d, "
431 "hours=%d, mday=%d, mon=%d, year=%d, wday=%d\n",
432 "read", t->tm_sec, t->tm_min,
433 t->tm_hour, t->tm_mday,
434 t->tm_mon, t->tm_year, t->tm_wday);
435
436 /* initial clock setting can be undefined */
437 return rtc_valid_tm(t);
438}
439
440static int ds1307_set_time(struct device *dev, struct rtc_time *t)
441{
442 struct ds1307 *ds1307 = dev_get_drvdata(dev);
443 const struct chip_desc *chip = &chips[ds1307->type];
444 int result;
445 int tmp;
446 u8 regs[7];
447
448 dev_dbg(dev, "%s secs=%d, mins=%d, "
449 "hours=%d, mday=%d, mon=%d, year=%d, wday=%d\n",
450 "write", t->tm_sec, t->tm_min,
451 t->tm_hour, t->tm_mday,
452 t->tm_mon, t->tm_year, t->tm_wday);
453
454 if (t->tm_year < 100)
455 return -EINVAL;
456
457#ifdef CONFIG_RTC_DRV_DS1307_CENTURY
458 if (t->tm_year > (chip->century_bit ? 299 : 199))
459 return -EINVAL;
460#else
461 if (t->tm_year > 199)
462 return -EINVAL;
463#endif
464
465 regs[DS1307_REG_SECS] = bin2bcd(t->tm_sec);
466 regs[DS1307_REG_MIN] = bin2bcd(t->tm_min);
467 regs[DS1307_REG_HOUR] = bin2bcd(t->tm_hour);
468 regs[DS1307_REG_WDAY] = bin2bcd(t->tm_wday + 1);
469 regs[DS1307_REG_MDAY] = bin2bcd(t->tm_mday);
470 regs[DS1307_REG_MONTH] = bin2bcd(t->tm_mon + 1);
471
472 /* assume 20YY not 19YY */
473 tmp = t->tm_year - 100;
474 regs[DS1307_REG_YEAR] = bin2bcd(tmp);
475
476 if (chip->century_enable_bit)
477 regs[chip->century_reg] |= chip->century_enable_bit;
478 if (t->tm_year > 199 && chip->century_bit)
479 regs[chip->century_reg] |= chip->century_bit;
480
481 if (ds1307->type == mcp794xx) {
482 /*
483 * these bits were cleared when preparing the date/time
484 * values and need to be set again before writing the
485 * regsfer out to the device.
486 */
487 regs[DS1307_REG_SECS] |= MCP794XX_BIT_ST;
488 regs[DS1307_REG_WDAY] |= MCP794XX_BIT_VBATEN;
489 }
490
491 dev_dbg(dev, "%s: %7ph\n", "write", regs);
492
493 result = regmap_bulk_write(ds1307->regmap, chip->offset, regs,
494 sizeof(regs));
495 if (result) {
496 dev_err(dev, "%s error %d\n", "write", result);
497 return result;
498 }
499 return 0;
500}
501
502static int ds1337_read_alarm(struct device *dev, struct rtc_wkalrm *t)
503{
504 struct ds1307 *ds1307 = dev_get_drvdata(dev);
505 int ret;
506 u8 regs[9];
507
508 if (!test_bit(HAS_ALARM, &ds1307->flags))
509 return -EINVAL;
510
511 /* read all ALARM1, ALARM2, and status registers at once */
512 ret = regmap_bulk_read(ds1307->regmap, DS1339_REG_ALARM1_SECS,
513 regs, sizeof(regs));
514 if (ret) {
515 dev_err(dev, "%s error %d\n", "alarm read", ret);
516 return ret;
517 }
518
519 dev_dbg(dev, "%s: %4ph, %3ph, %2ph\n", "alarm read",
520 &regs[0], &regs[4], &regs[7]);
521
522 /*
523 * report alarm time (ALARM1); assume 24 hour and day-of-month modes,
524 * and that all four fields are checked matches
525 */
526 t->time.tm_sec = bcd2bin(regs[0] & 0x7f);
527 t->time.tm_min = bcd2bin(regs[1] & 0x7f);
528 t->time.tm_hour = bcd2bin(regs[2] & 0x3f);
529 t->time.tm_mday = bcd2bin(regs[3] & 0x3f);
530
531 /* ... and status */
532 t->enabled = !!(regs[7] & DS1337_BIT_A1IE);
533 t->pending = !!(regs[8] & DS1337_BIT_A1I);
534
535 dev_dbg(dev, "%s secs=%d, mins=%d, "
536 "hours=%d, mday=%d, enabled=%d, pending=%d\n",
537 "alarm read", t->time.tm_sec, t->time.tm_min,
538 t->time.tm_hour, t->time.tm_mday,
539 t->enabled, t->pending);
540
541 return 0;
542}
543
544static int ds1337_set_alarm(struct device *dev, struct rtc_wkalrm *t)
545{
546 struct ds1307 *ds1307 = dev_get_drvdata(dev);
547 unsigned char regs[9];
548 u8 control, status;
549 int ret;
550
551 if (!test_bit(HAS_ALARM, &ds1307->flags))
552 return -EINVAL;
553
554 dev_dbg(dev, "%s secs=%d, mins=%d, "
555 "hours=%d, mday=%d, enabled=%d, pending=%d\n",
556 "alarm set", t->time.tm_sec, t->time.tm_min,
557 t->time.tm_hour, t->time.tm_mday,
558 t->enabled, t->pending);
559
560 /* read current status of both alarms and the chip */
561 ret = regmap_bulk_read(ds1307->regmap, DS1339_REG_ALARM1_SECS, regs,
562 sizeof(regs));
563 if (ret) {
564 dev_err(dev, "%s error %d\n", "alarm write", ret);
565 return ret;
566 }
567 control = regs[7];
568 status = regs[8];
569
570 dev_dbg(dev, "%s: %4ph, %3ph, %02x %02x\n", "alarm set (old status)",
571 &regs[0], &regs[4], control, status);
572
573 /* set ALARM1, using 24 hour and day-of-month modes */
574 regs[0] = bin2bcd(t->time.tm_sec);
575 regs[1] = bin2bcd(t->time.tm_min);
576 regs[2] = bin2bcd(t->time.tm_hour);
577 regs[3] = bin2bcd(t->time.tm_mday);
578
579 /* set ALARM2 to non-garbage */
580 regs[4] = 0;
581 regs[5] = 0;
582 regs[6] = 0;
583
584 /* disable alarms */
585 regs[7] = control & ~(DS1337_BIT_A1IE | DS1337_BIT_A2IE);
586 regs[8] = status & ~(DS1337_BIT_A1I | DS1337_BIT_A2I);
587
588 ret = regmap_bulk_write(ds1307->regmap, DS1339_REG_ALARM1_SECS, regs,
589 sizeof(regs));
590 if (ret) {
591 dev_err(dev, "can't set alarm time\n");
592 return ret;
593 }
594
595 /* optionally enable ALARM1 */
596 if (t->enabled) {
597 dev_dbg(dev, "alarm IRQ armed\n");
598 regs[7] |= DS1337_BIT_A1IE; /* only ALARM1 is used */
599 regmap_write(ds1307->regmap, DS1337_REG_CONTROL, regs[7]);
600 }
601
602 return 0;
603}
604
605static int ds1307_alarm_irq_enable(struct device *dev, unsigned int enabled)
606{
607 struct ds1307 *ds1307 = dev_get_drvdata(dev);
608
609 if (!test_bit(HAS_ALARM, &ds1307->flags))
610 return -ENOTTY;
611
612 return regmap_update_bits(ds1307->regmap, DS1337_REG_CONTROL,
613 DS1337_BIT_A1IE,
614 enabled ? DS1337_BIT_A1IE : 0);
615}
616
617static const struct rtc_class_ops ds13xx_rtc_ops = {
618 .read_time = ds1307_get_time,
619 .set_time = ds1307_set_time,
620 .read_alarm = ds1337_read_alarm,
621 .set_alarm = ds1337_set_alarm,
622 .alarm_irq_enable = ds1307_alarm_irq_enable,
623};
624
625/*----------------------------------------------------------------------*/
626
627/*
628 * Alarm support for rx8130 devices.
629 */
630
631#define RX8130_REG_ALARM_MIN 0x07
632#define RX8130_REG_ALARM_HOUR 0x08
633#define RX8130_REG_ALARM_WEEK_OR_DAY 0x09
634#define RX8130_REG_EXTENSION 0x0c
635#define RX8130_REG_EXTENSION_WADA BIT(3)
636#define RX8130_REG_FLAG 0x0d
637#define RX8130_REG_FLAG_AF BIT(3)
638#define RX8130_REG_CONTROL0 0x0e
639#define RX8130_REG_CONTROL0_AIE BIT(3)
640
641static irqreturn_t rx8130_irq(int irq, void *dev_id)
642{
643 struct ds1307 *ds1307 = dev_id;
644 struct mutex *lock = &ds1307->rtc->ops_lock;
645 u8 ctl[3];
646 int ret;
647
648 mutex_lock(lock);
649
650 /* Read control registers. */
651 ret = regmap_bulk_read(ds1307->regmap, RX8130_REG_EXTENSION, ctl,
652 sizeof(ctl));
653 if (ret < 0)
654 goto out;
655 if (!(ctl[1] & RX8130_REG_FLAG_AF))
656 goto out;
657 ctl[1] &= ~RX8130_REG_FLAG_AF;
658 ctl[2] &= ~RX8130_REG_CONTROL0_AIE;
659
660 ret = regmap_bulk_write(ds1307->regmap, RX8130_REG_EXTENSION, ctl,
661 sizeof(ctl));
662 if (ret < 0)
663 goto out;
664
665 rtc_update_irq(ds1307->rtc, 1, RTC_AF | RTC_IRQF);
666
667out:
668 mutex_unlock(lock);
669
670 return IRQ_HANDLED;
671}
672
673static int rx8130_read_alarm(struct device *dev, struct rtc_wkalrm *t)
674{
675 struct ds1307 *ds1307 = dev_get_drvdata(dev);
676 u8 ald[3], ctl[3];
677 int ret;
678
679 if (!test_bit(HAS_ALARM, &ds1307->flags))
680 return -EINVAL;
681
682 /* Read alarm registers. */
683 ret = regmap_bulk_read(ds1307->regmap, RX8130_REG_ALARM_MIN, ald,
684 sizeof(ald));
685 if (ret < 0)
686 return ret;
687
688 /* Read control registers. */
689 ret = regmap_bulk_read(ds1307->regmap, RX8130_REG_EXTENSION, ctl,
690 sizeof(ctl));
691 if (ret < 0)
692 return ret;
693
694 t->enabled = !!(ctl[2] & RX8130_REG_CONTROL0_AIE);
695 t->pending = !!(ctl[1] & RX8130_REG_FLAG_AF);
696
697 /* Report alarm 0 time assuming 24-hour and day-of-month modes. */
698 t->time.tm_sec = -1;
699 t->time.tm_min = bcd2bin(ald[0] & 0x7f);
700 t->time.tm_hour = bcd2bin(ald[1] & 0x7f);
701 t->time.tm_wday = -1;
702 t->time.tm_mday = bcd2bin(ald[2] & 0x7f);
703 t->time.tm_mon = -1;
704 t->time.tm_year = -1;
705 t->time.tm_yday = -1;
706 t->time.tm_isdst = -1;
707
708 dev_dbg(dev, "%s, sec=%d min=%d hour=%d wday=%d mday=%d mon=%d enabled=%d\n",
709 __func__, t->time.tm_sec, t->time.tm_min, t->time.tm_hour,
710 t->time.tm_wday, t->time.tm_mday, t->time.tm_mon, t->enabled);
711
712 return 0;
713}
714
715static int rx8130_set_alarm(struct device *dev, struct rtc_wkalrm *t)
716{
717 struct ds1307 *ds1307 = dev_get_drvdata(dev);
718 u8 ald[3], ctl[3];
719 int ret;
720
721 if (!test_bit(HAS_ALARM, &ds1307->flags))
722 return -EINVAL;
723
724 dev_dbg(dev, "%s, sec=%d min=%d hour=%d wday=%d mday=%d mon=%d "
725 "enabled=%d pending=%d\n", __func__,
726 t->time.tm_sec, t->time.tm_min, t->time.tm_hour,
727 t->time.tm_wday, t->time.tm_mday, t->time.tm_mon,
728 t->enabled, t->pending);
729
730 /* Read control registers. */
731 ret = regmap_bulk_read(ds1307->regmap, RX8130_REG_EXTENSION, ctl,
732 sizeof(ctl));
733 if (ret < 0)
734 return ret;
735
736 ctl[0] &= RX8130_REG_EXTENSION_WADA;
737 ctl[1] &= ~RX8130_REG_FLAG_AF;
738 ctl[2] &= ~RX8130_REG_CONTROL0_AIE;
739
740 ret = regmap_bulk_write(ds1307->regmap, RX8130_REG_EXTENSION, ctl,
741 sizeof(ctl));
742 if (ret < 0)
743 return ret;
744
745 /* Hardware alarm precision is 1 minute! */
746 ald[0] = bin2bcd(t->time.tm_min);
747 ald[1] = bin2bcd(t->time.tm_hour);
748 ald[2] = bin2bcd(t->time.tm_mday);
749
750 ret = regmap_bulk_write(ds1307->regmap, RX8130_REG_ALARM_MIN, ald,
751 sizeof(ald));
752 if (ret < 0)
753 return ret;
754
755 if (!t->enabled)
756 return 0;
757
758 ctl[2] |= RX8130_REG_CONTROL0_AIE;
759
760 return regmap_write(ds1307->regmap, RX8130_REG_CONTROL0, ctl[2]);
761}
762
763static int rx8130_alarm_irq_enable(struct device *dev, unsigned int enabled)
764{
765 struct ds1307 *ds1307 = dev_get_drvdata(dev);
766 int ret, reg;
767
768 if (!test_bit(HAS_ALARM, &ds1307->flags))
769 return -EINVAL;
770
771 ret = regmap_read(ds1307->regmap, RX8130_REG_CONTROL0, &reg);
772 if (ret < 0)
773 return ret;
774
775 if (enabled)
776 reg |= RX8130_REG_CONTROL0_AIE;
777 else
778 reg &= ~RX8130_REG_CONTROL0_AIE;
779
780 return regmap_write(ds1307->regmap, RX8130_REG_CONTROL0, reg);
781}
782
783/*----------------------------------------------------------------------*/
784
785/*
786 * Alarm support for mcp794xx devices.
787 */
788
789#define MCP794XX_REG_WEEKDAY 0x3
790#define MCP794XX_REG_WEEKDAY_WDAY_MASK 0x7
791#define MCP794XX_REG_CONTROL 0x07
792# define MCP794XX_BIT_ALM0_EN 0x10
793# define MCP794XX_BIT_ALM1_EN 0x20
794#define MCP794XX_REG_ALARM0_BASE 0x0a
795#define MCP794XX_REG_ALARM0_CTRL 0x0d
796#define MCP794XX_REG_ALARM1_BASE 0x11
797#define MCP794XX_REG_ALARM1_CTRL 0x14
798# define MCP794XX_BIT_ALMX_IF BIT(3)
799# define MCP794XX_BIT_ALMX_C0 BIT(4)
800# define MCP794XX_BIT_ALMX_C1 BIT(5)
801# define MCP794XX_BIT_ALMX_C2 BIT(6)
802# define MCP794XX_BIT_ALMX_POL BIT(7)
803# define MCP794XX_MSK_ALMX_MATCH (MCP794XX_BIT_ALMX_C0 | \
804 MCP794XX_BIT_ALMX_C1 | \
805 MCP794XX_BIT_ALMX_C2)
806
807static irqreturn_t mcp794xx_irq(int irq, void *dev_id)
808{
809 struct ds1307 *ds1307 = dev_id;
810 struct mutex *lock = &ds1307->rtc->ops_lock;
811 int reg, ret;
812
813 mutex_lock(lock);
814
815 /* Check and clear alarm 0 interrupt flag. */
816 ret = regmap_read(ds1307->regmap, MCP794XX_REG_ALARM0_CTRL, &reg);
817 if (ret)
818 goto out;
819 if (!(reg & MCP794XX_BIT_ALMX_IF))
820 goto out;
821 reg &= ~MCP794XX_BIT_ALMX_IF;
822 ret = regmap_write(ds1307->regmap, MCP794XX_REG_ALARM0_CTRL, reg);
823 if (ret)
824 goto out;
825
826 /* Disable alarm 0. */
827 ret = regmap_update_bits(ds1307->regmap, MCP794XX_REG_CONTROL,
828 MCP794XX_BIT_ALM0_EN, 0);
829 if (ret)
830 goto out;
831
832 rtc_update_irq(ds1307->rtc, 1, RTC_AF | RTC_IRQF);
833
834out:
835 mutex_unlock(lock);
836
837 return IRQ_HANDLED;
838}
839
840static int mcp794xx_read_alarm(struct device *dev, struct rtc_wkalrm *t)
841{
842 struct ds1307 *ds1307 = dev_get_drvdata(dev);
843 u8 regs[10];
844 int ret;
845
846 if (!test_bit(HAS_ALARM, &ds1307->flags))
847 return -EINVAL;
848
849 /* Read control and alarm 0 registers. */
850 ret = regmap_bulk_read(ds1307->regmap, MCP794XX_REG_CONTROL, regs,
851 sizeof(regs));
852 if (ret)
853 return ret;
854
855 t->enabled = !!(regs[0] & MCP794XX_BIT_ALM0_EN);
856
857 /* Report alarm 0 time assuming 24-hour and day-of-month modes. */
858 t->time.tm_sec = bcd2bin(regs[3] & 0x7f);
859 t->time.tm_min = bcd2bin(regs[4] & 0x7f);
860 t->time.tm_hour = bcd2bin(regs[5] & 0x3f);
861 t->time.tm_wday = bcd2bin(regs[6] & 0x7) - 1;
862 t->time.tm_mday = bcd2bin(regs[7] & 0x3f);
863 t->time.tm_mon = bcd2bin(regs[8] & 0x1f) - 1;
864 t->time.tm_year = -1;
865 t->time.tm_yday = -1;
866 t->time.tm_isdst = -1;
867
868 dev_dbg(dev, "%s, sec=%d min=%d hour=%d wday=%d mday=%d mon=%d "
869 "enabled=%d polarity=%d irq=%d match=%lu\n", __func__,
870 t->time.tm_sec, t->time.tm_min, t->time.tm_hour,
871 t->time.tm_wday, t->time.tm_mday, t->time.tm_mon, t->enabled,
872 !!(regs[6] & MCP794XX_BIT_ALMX_POL),
873 !!(regs[6] & MCP794XX_BIT_ALMX_IF),
874 (regs[6] & MCP794XX_MSK_ALMX_MATCH) >> 4);
875
876 return 0;
877}
878
879static int mcp794xx_set_alarm(struct device *dev, struct rtc_wkalrm *t)
880{
881 struct ds1307 *ds1307 = dev_get_drvdata(dev);
882 unsigned char regs[10];
883 int ret;
884
885 if (!test_bit(HAS_ALARM, &ds1307->flags))
886 return -EINVAL;
887
888 dev_dbg(dev, "%s, sec=%d min=%d hour=%d wday=%d mday=%d mon=%d "
889 "enabled=%d pending=%d\n", __func__,
890 t->time.tm_sec, t->time.tm_min, t->time.tm_hour,
891 t->time.tm_wday, t->time.tm_mday, t->time.tm_mon,
892 t->enabled, t->pending);
893
894 /* Read control and alarm 0 registers. */
895 ret = regmap_bulk_read(ds1307->regmap, MCP794XX_REG_CONTROL, regs,
896 sizeof(regs));
897 if (ret)
898 return ret;
899
900 /* Set alarm 0, using 24-hour and day-of-month modes. */
901 regs[3] = bin2bcd(t->time.tm_sec);
902 regs[4] = bin2bcd(t->time.tm_min);
903 regs[5] = bin2bcd(t->time.tm_hour);
904 regs[6] = bin2bcd(t->time.tm_wday + 1);
905 regs[7] = bin2bcd(t->time.tm_mday);
906 regs[8] = bin2bcd(t->time.tm_mon + 1);
907
908 /* Clear the alarm 0 interrupt flag. */
909 regs[6] &= ~MCP794XX_BIT_ALMX_IF;
910 /* Set alarm match: second, minute, hour, day, date, month. */
911 regs[6] |= MCP794XX_MSK_ALMX_MATCH;
912 /* Disable interrupt. We will not enable until completely programmed */
913 regs[0] &= ~MCP794XX_BIT_ALM0_EN;
914
915 ret = regmap_bulk_write(ds1307->regmap, MCP794XX_REG_CONTROL, regs,
916 sizeof(regs));
917 if (ret)
918 return ret;
919
920 if (!t->enabled)
921 return 0;
922 regs[0] |= MCP794XX_BIT_ALM0_EN;
923 return regmap_write(ds1307->regmap, MCP794XX_REG_CONTROL, regs[0]);
924}
925
926static int mcp794xx_alarm_irq_enable(struct device *dev, unsigned int enabled)
927{
928 struct ds1307 *ds1307 = dev_get_drvdata(dev);
929
930 if (!test_bit(HAS_ALARM, &ds1307->flags))
931 return -EINVAL;
932
933 return regmap_update_bits(ds1307->regmap, MCP794XX_REG_CONTROL,
934 MCP794XX_BIT_ALM0_EN,
935 enabled ? MCP794XX_BIT_ALM0_EN : 0);
936}
937
938/*----------------------------------------------------------------------*/
939
940static int ds1307_nvram_read(void *priv, unsigned int offset, void *val,
941 size_t bytes)
942{
943 struct ds1307 *ds1307 = priv;
944 const struct chip_desc *chip = &chips[ds1307->type];
945
946 return regmap_bulk_read(ds1307->regmap, chip->nvram_offset + offset,
947 val, bytes);
948}
949
950static int ds1307_nvram_write(void *priv, unsigned int offset, void *val,
951 size_t bytes)
952{
953 struct ds1307 *ds1307 = priv;
954 const struct chip_desc *chip = &chips[ds1307->type];
955
956 return regmap_bulk_write(ds1307->regmap, chip->nvram_offset + offset,
957 val, bytes);
958}
959
960/*----------------------------------------------------------------------*/
961
962static u8 do_trickle_setup_ds1339(struct ds1307 *ds1307,
963 u32 ohms, bool diode)
964{
965 u8 setup = (diode) ? DS1307_TRICKLE_CHARGER_DIODE :
966 DS1307_TRICKLE_CHARGER_NO_DIODE;
967
968 switch (ohms) {
969 case 250:
970 setup |= DS1307_TRICKLE_CHARGER_250_OHM;
971 break;
972 case 2000:
973 setup |= DS1307_TRICKLE_CHARGER_2K_OHM;
974 break;
975 case 4000:
976 setup |= DS1307_TRICKLE_CHARGER_4K_OHM;
977 break;
978 default:
979 dev_warn(ds1307->dev,
980 "Unsupported ohm value %u in dt\n", ohms);
981 return 0;
982 }
983 return setup;
984}
985
986static u8 ds1307_trickle_init(struct ds1307 *ds1307,
987 const struct chip_desc *chip)
988{
989 u32 ohms;
990 bool diode = true;
991
992 if (!chip->do_trickle_setup)
993 return 0;
994
995 if (device_property_read_u32(ds1307->dev, "trickle-resistor-ohms",
996 &ohms))
997 return 0;
998
999 if (device_property_read_bool(ds1307->dev, "trickle-diode-disable"))
1000 diode = false;
1001
1002 return chip->do_trickle_setup(ds1307, ohms, diode);
1003}
1004
1005/*----------------------------------------------------------------------*/
1006
1007#ifdef CONFIG_RTC_DRV_DS1307_HWMON
1008
1009/*
1010 * Temperature sensor support for ds3231 devices.
1011 */
1012
1013#define DS3231_REG_TEMPERATURE 0x11
1014
1015/*
1016 * A user-initiated temperature conversion is not started by this function,
1017 * so the temperature is updated once every 64 seconds.
1018 */
1019static int ds3231_hwmon_read_temp(struct device *dev, s32 *mC)
1020{
1021 struct ds1307 *ds1307 = dev_get_drvdata(dev);
1022 u8 temp_buf[2];
1023 s16 temp;
1024 int ret;
1025
1026 ret = regmap_bulk_read(ds1307->regmap, DS3231_REG_TEMPERATURE,
1027 temp_buf, sizeof(temp_buf));
1028 if (ret)
1029 return ret;
1030 /*
1031 * Temperature is represented as a 10-bit code with a resolution of
1032 * 0.25 degree celsius and encoded in two's complement format.
1033 */
1034 temp = (temp_buf[0] << 8) | temp_buf[1];
1035 temp >>= 6;
1036 *mC = temp * 250;
1037
1038 return 0;
1039}
1040
1041static ssize_t ds3231_hwmon_show_temp(struct device *dev,
1042 struct device_attribute *attr, char *buf)
1043{
1044 int ret;
1045 s32 temp;
1046
1047 ret = ds3231_hwmon_read_temp(dev, &temp);
1048 if (ret)
1049 return ret;
1050
1051 return sprintf(buf, "%d\n", temp);
1052}
1053static SENSOR_DEVICE_ATTR(temp1_input, 0444, ds3231_hwmon_show_temp,
1054 NULL, 0);
1055
1056static struct attribute *ds3231_hwmon_attrs[] = {
1057 &sensor_dev_attr_temp1_input.dev_attr.attr,
1058 NULL,
1059};
1060ATTRIBUTE_GROUPS(ds3231_hwmon);
1061
1062static void ds1307_hwmon_register(struct ds1307 *ds1307)
1063{
1064 struct device *dev;
1065
1066 if (ds1307->type != ds_3231)
1067 return;
1068
1069 dev = devm_hwmon_device_register_with_groups(ds1307->dev, ds1307->name,
1070 ds1307,
1071 ds3231_hwmon_groups);
1072 if (IS_ERR(dev)) {
1073 dev_warn(ds1307->dev, "unable to register hwmon device %ld\n",
1074 PTR_ERR(dev));
1075 }
1076}
1077
1078#else
1079
1080static void ds1307_hwmon_register(struct ds1307 *ds1307)
1081{
1082}
1083
1084#endif /* CONFIG_RTC_DRV_DS1307_HWMON */
1085
1086/*----------------------------------------------------------------------*/
1087
1088/*
1089 * Square-wave output support for DS3231
1090 * Datasheet: https://datasheets.maximintegrated.com/en/ds/DS3231.pdf
1091 */
1092#ifdef CONFIG_COMMON_CLK
1093
1094enum {
1095 DS3231_CLK_SQW = 0,
1096 DS3231_CLK_32KHZ,
1097};
1098
1099#define clk_sqw_to_ds1307(clk) \
1100 container_of(clk, struct ds1307, clks[DS3231_CLK_SQW])
1101#define clk_32khz_to_ds1307(clk) \
1102 container_of(clk, struct ds1307, clks[DS3231_CLK_32KHZ])
1103
1104static int ds3231_clk_sqw_rates[] = {
1105 1,
1106 1024,
1107 4096,
1108 8192,
1109};
1110
1111static int ds1337_write_control(struct ds1307 *ds1307, u8 mask, u8 value)
1112{
1113 struct mutex *lock = &ds1307->rtc->ops_lock;
1114 int ret;
1115
1116 mutex_lock(lock);
1117 ret = regmap_update_bits(ds1307->regmap, DS1337_REG_CONTROL,
1118 mask, value);
1119 mutex_unlock(lock);
1120
1121 return ret;
1122}
1123
1124static unsigned long ds3231_clk_sqw_recalc_rate(struct clk_hw *hw,
1125 unsigned long parent_rate)
1126{
1127 struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw);
1128 int control, ret;
1129 int rate_sel = 0;
1130
1131 ret = regmap_read(ds1307->regmap, DS1337_REG_CONTROL, &control);
1132 if (ret)
1133 return ret;
1134 if (control & DS1337_BIT_RS1)
1135 rate_sel += 1;
1136 if (control & DS1337_BIT_RS2)
1137 rate_sel += 2;
1138
1139 return ds3231_clk_sqw_rates[rate_sel];
1140}
1141
1142static long ds3231_clk_sqw_round_rate(struct clk_hw *hw, unsigned long rate,
1143 unsigned long *prate)
1144{
1145 int i;
1146
1147 for (i = ARRAY_SIZE(ds3231_clk_sqw_rates) - 1; i >= 0; i--) {
1148 if (ds3231_clk_sqw_rates[i] <= rate)
1149 return ds3231_clk_sqw_rates[i];
1150 }
1151
1152 return 0;
1153}
1154
1155static int ds3231_clk_sqw_set_rate(struct clk_hw *hw, unsigned long rate,
1156 unsigned long parent_rate)
1157{
1158 struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw);
1159 int control = 0;
1160 int rate_sel;
1161
1162 for (rate_sel = 0; rate_sel < ARRAY_SIZE(ds3231_clk_sqw_rates);
1163 rate_sel++) {
1164 if (ds3231_clk_sqw_rates[rate_sel] == rate)
1165 break;
1166 }
1167
1168 if (rate_sel == ARRAY_SIZE(ds3231_clk_sqw_rates))
1169 return -EINVAL;
1170
1171 if (rate_sel & 1)
1172 control |= DS1337_BIT_RS1;
1173 if (rate_sel & 2)
1174 control |= DS1337_BIT_RS2;
1175
1176 return ds1337_write_control(ds1307, DS1337_BIT_RS1 | DS1337_BIT_RS2,
1177 control);
1178}
1179
1180static int ds3231_clk_sqw_prepare(struct clk_hw *hw)
1181{
1182 struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw);
1183
1184 return ds1337_write_control(ds1307, DS1337_BIT_INTCN, 0);
1185}
1186
1187static void ds3231_clk_sqw_unprepare(struct clk_hw *hw)
1188{
1189 struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw);
1190
1191 ds1337_write_control(ds1307, DS1337_BIT_INTCN, DS1337_BIT_INTCN);
1192}
1193
1194static int ds3231_clk_sqw_is_prepared(struct clk_hw *hw)
1195{
1196 struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw);
1197 int control, ret;
1198
1199 ret = regmap_read(ds1307->regmap, DS1337_REG_CONTROL, &control);
1200 if (ret)
1201 return ret;
1202
1203 return !(control & DS1337_BIT_INTCN);
1204}
1205
1206static const struct clk_ops ds3231_clk_sqw_ops = {
1207 .prepare = ds3231_clk_sqw_prepare,
1208 .unprepare = ds3231_clk_sqw_unprepare,
1209 .is_prepared = ds3231_clk_sqw_is_prepared,
1210 .recalc_rate = ds3231_clk_sqw_recalc_rate,
1211 .round_rate = ds3231_clk_sqw_round_rate,
1212 .set_rate = ds3231_clk_sqw_set_rate,
1213};
1214
1215static unsigned long ds3231_clk_32khz_recalc_rate(struct clk_hw *hw,
1216 unsigned long parent_rate)
1217{
1218 return 32768;
1219}
1220
1221static int ds3231_clk_32khz_control(struct ds1307 *ds1307, bool enable)
1222{
1223 struct mutex *lock = &ds1307->rtc->ops_lock;
1224 int ret;
1225
1226 mutex_lock(lock);
1227 ret = regmap_update_bits(ds1307->regmap, DS1337_REG_STATUS,
1228 DS3231_BIT_EN32KHZ,
1229 enable ? DS3231_BIT_EN32KHZ : 0);
1230 mutex_unlock(lock);
1231
1232 return ret;
1233}
1234
1235static int ds3231_clk_32khz_prepare(struct clk_hw *hw)
1236{
1237 struct ds1307 *ds1307 = clk_32khz_to_ds1307(hw);
1238
1239 return ds3231_clk_32khz_control(ds1307, true);
1240}
1241
1242static void ds3231_clk_32khz_unprepare(struct clk_hw *hw)
1243{
1244 struct ds1307 *ds1307 = clk_32khz_to_ds1307(hw);
1245
1246 ds3231_clk_32khz_control(ds1307, false);
1247}
1248
1249static int ds3231_clk_32khz_is_prepared(struct clk_hw *hw)
1250{
1251 struct ds1307 *ds1307 = clk_32khz_to_ds1307(hw);
1252 int status, ret;
1253
1254 ret = regmap_read(ds1307->regmap, DS1337_REG_STATUS, &status);
1255 if (ret)
1256 return ret;
1257
1258 return !!(status & DS3231_BIT_EN32KHZ);
1259}
1260
1261static const struct clk_ops ds3231_clk_32khz_ops = {
1262 .prepare = ds3231_clk_32khz_prepare,
1263 .unprepare = ds3231_clk_32khz_unprepare,
1264 .is_prepared = ds3231_clk_32khz_is_prepared,
1265 .recalc_rate = ds3231_clk_32khz_recalc_rate,
1266};
1267
1268static struct clk_init_data ds3231_clks_init[] = {
1269 [DS3231_CLK_SQW] = {
1270 .name = "ds3231_clk_sqw",
1271 .ops = &ds3231_clk_sqw_ops,
1272 },
1273 [DS3231_CLK_32KHZ] = {
1274 .name = "ds3231_clk_32khz",
1275 .ops = &ds3231_clk_32khz_ops,
1276 },
1277};
1278
1279static int ds3231_clks_register(struct ds1307 *ds1307)
1280{
1281 struct device_node *node = ds1307->dev->of_node;
1282 struct clk_onecell_data *onecell;
1283 int i;
1284
1285 onecell = devm_kzalloc(ds1307->dev, sizeof(*onecell), GFP_KERNEL);
1286 if (!onecell)
1287 return -ENOMEM;
1288
1289 onecell->clk_num = ARRAY_SIZE(ds3231_clks_init);
1290 onecell->clks = devm_kcalloc(ds1307->dev, onecell->clk_num,
1291 sizeof(onecell->clks[0]), GFP_KERNEL);
1292 if (!onecell->clks)
1293 return -ENOMEM;
1294
1295 for (i = 0; i < ARRAY_SIZE(ds3231_clks_init); i++) {
1296 struct clk_init_data init = ds3231_clks_init[i];
1297
1298 /*
1299 * Interrupt signal due to alarm conditions and square-wave
1300 * output share same pin, so don't initialize both.
1301 */
1302 if (i == DS3231_CLK_SQW && test_bit(HAS_ALARM, &ds1307->flags))
1303 continue;
1304
1305 /* optional override of the clockname */
1306 of_property_read_string_index(node, "clock-output-names", i,
1307 &init.name);
1308 ds1307->clks[i].init = &init;
1309
1310 onecell->clks[i] = devm_clk_register(ds1307->dev,
1311 &ds1307->clks[i]);
1312 if (IS_ERR(onecell->clks[i]))
1313 return PTR_ERR(onecell->clks[i]);
1314 }
1315
1316 if (!node)
1317 return 0;
1318
1319 of_clk_add_provider(node, of_clk_src_onecell_get, onecell);
1320
1321 return 0;
1322}
1323
1324static void ds1307_clks_register(struct ds1307 *ds1307)
1325{
1326 int ret;
1327
1328 if (ds1307->type != ds_3231)
1329 return;
1330
1331 ret = ds3231_clks_register(ds1307);
1332 if (ret) {
1333 dev_warn(ds1307->dev, "unable to register clock device %d\n",
1334 ret);
1335 }
1336}
1337
1338#else
1339
1340static void ds1307_clks_register(struct ds1307 *ds1307)
1341{
1342}
1343
1344#endif /* CONFIG_COMMON_CLK */
1345
1346static const struct regmap_config regmap_config = {
1347 .reg_bits = 8,
1348 .val_bits = 8,
1349};
1350
1351static int ds1307_probe(struct i2c_client *client,
1352 const struct i2c_device_id *id)
1353{
1354 struct ds1307 *ds1307;
1355 int err = -ENODEV;
1356 int tmp, wday;
1357 const struct chip_desc *chip;
1358 bool want_irq;
1359 bool ds1307_can_wakeup_device = false;
1360 unsigned char regs[8];
1361 struct ds1307_platform_data *pdata = dev_get_platdata(&client->dev);
1362 struct rtc_time tm;
1363 unsigned long timestamp;
1364 u8 trickle_charger_setup = 0;
1365
1366 ds1307 = devm_kzalloc(&client->dev, sizeof(struct ds1307), GFP_KERNEL);
1367 if (!ds1307)
1368 return -ENOMEM;
1369
1370 dev_set_drvdata(&client->dev, ds1307);
1371 ds1307->dev = &client->dev;
1372 ds1307->name = client->name;
1373
1374 ds1307->regmap = devm_regmap_init_i2c(client, &regmap_config);
1375 if (IS_ERR(ds1307->regmap)) {
1376 dev_err(ds1307->dev, "regmap allocation failed\n");
1377 return PTR_ERR(ds1307->regmap);
1378 }
1379
1380 i2c_set_clientdata(client, ds1307);
1381
1382 if (client->dev.of_node) {
1383 ds1307->type = (enum ds_type)
1384 of_device_get_match_data(&client->dev);
1385 chip = &chips[ds1307->type];
1386 } else if (id) {
1387 chip = &chips[id->driver_data];
1388 ds1307->type = id->driver_data;
1389 } else {
1390 const struct acpi_device_id *acpi_id;
1391
1392 acpi_id = acpi_match_device(ACPI_PTR(ds1307_acpi_ids),
1393 ds1307->dev);
1394 if (!acpi_id)
1395 return -ENODEV;
1396 chip = &chips[acpi_id->driver_data];
1397 ds1307->type = acpi_id->driver_data;
1398 }
1399
1400 want_irq = client->irq > 0 && chip->alarm;
1401
1402 if (!pdata)
1403 trickle_charger_setup = ds1307_trickle_init(ds1307, chip);
1404 else if (pdata->trickle_charger_setup)
1405 trickle_charger_setup = pdata->trickle_charger_setup;
1406
1407 if (trickle_charger_setup && chip->trickle_charger_reg) {
1408 trickle_charger_setup |= DS13XX_TRICKLE_CHARGER_MAGIC;
1409 dev_dbg(ds1307->dev,
1410 "writing trickle charger info 0x%x to 0x%x\n",
1411 trickle_charger_setup, chip->trickle_charger_reg);
1412 regmap_write(ds1307->regmap, chip->trickle_charger_reg,
1413 trickle_charger_setup);
1414 }
1415
1416#ifdef CONFIG_OF
1417/*
1418 * For devices with no IRQ directly connected to the SoC, the RTC chip
1419 * can be forced as a wakeup source by stating that explicitly in
1420 * the device's .dts file using the "wakeup-source" boolean property.
1421 * If the "wakeup-source" property is set, don't request an IRQ.
1422 * This will guarantee the 'wakealarm' sysfs entry is available on the device,
1423 * if supported by the RTC.
1424 */
1425 if (chip->alarm && of_property_read_bool(client->dev.of_node,
1426 "wakeup-source"))
1427 ds1307_can_wakeup_device = true;
1428#endif
1429
1430 switch (ds1307->type) {
1431 case ds_1337:
1432 case ds_1339:
1433 case ds_1341:
1434 case ds_3231:
1435 /* get registers that the "rtc" read below won't read... */
1436 err = regmap_bulk_read(ds1307->regmap, DS1337_REG_CONTROL,
1437 regs, 2);
1438 if (err) {
1439 dev_dbg(ds1307->dev, "read error %d\n", err);
1440 goto exit;
1441 }
1442
1443 /* oscillator off? turn it on, so clock can tick. */
1444 if (regs[0] & DS1337_BIT_nEOSC)
1445 regs[0] &= ~DS1337_BIT_nEOSC;
1446
1447 /*
1448 * Using IRQ or defined as wakeup-source?
1449 * Disable the square wave and both alarms.
1450 * For some variants, be sure alarms can trigger when we're
1451 * running on Vbackup (BBSQI/BBSQW)
1452 */
1453 if (want_irq || ds1307_can_wakeup_device) {
1454 regs[0] |= DS1337_BIT_INTCN | chip->bbsqi_bit;
1455 regs[0] &= ~(DS1337_BIT_A2IE | DS1337_BIT_A1IE);
1456 }
1457
1458 regmap_write(ds1307->regmap, DS1337_REG_CONTROL,
1459 regs[0]);
1460
1461 /* oscillator fault? clear flag, and warn */
1462 if (regs[1] & DS1337_BIT_OSF) {
1463 regmap_write(ds1307->regmap, DS1337_REG_STATUS,
1464 regs[1] & ~DS1337_BIT_OSF);
1465 dev_warn(ds1307->dev, "SET TIME!\n");
1466 }
1467 break;
1468
1469 case rx_8025:
1470 err = regmap_bulk_read(ds1307->regmap,
1471 RX8025_REG_CTRL1 << 4 | 0x08, regs, 2);
1472 if (err) {
1473 dev_dbg(ds1307->dev, "read error %d\n", err);
1474 goto exit;
1475 }
1476
1477 /* oscillator off? turn it on, so clock can tick. */
1478 if (!(regs[1] & RX8025_BIT_XST)) {
1479 regs[1] |= RX8025_BIT_XST;
1480 regmap_write(ds1307->regmap,
1481 RX8025_REG_CTRL2 << 4 | 0x08,
1482 regs[1]);
1483 dev_warn(ds1307->dev,
1484 "oscillator stop detected - SET TIME!\n");
1485 }
1486
1487 if (regs[1] & RX8025_BIT_PON) {
1488 regs[1] &= ~RX8025_BIT_PON;
1489 regmap_write(ds1307->regmap,
1490 RX8025_REG_CTRL2 << 4 | 0x08,
1491 regs[1]);
1492 dev_warn(ds1307->dev, "power-on detected\n");
1493 }
1494
1495 if (regs[1] & RX8025_BIT_VDET) {
1496 regs[1] &= ~RX8025_BIT_VDET;
1497 regmap_write(ds1307->regmap,
1498 RX8025_REG_CTRL2 << 4 | 0x08,
1499 regs[1]);
1500 dev_warn(ds1307->dev, "voltage drop detected\n");
1501 }
1502
1503 /* make sure we are running in 24hour mode */
1504 if (!(regs[0] & RX8025_BIT_2412)) {
1505 u8 hour;
1506
1507 /* switch to 24 hour mode */
1508 regmap_write(ds1307->regmap,
1509 RX8025_REG_CTRL1 << 4 | 0x08,
1510 regs[0] | RX8025_BIT_2412);
1511
1512 err = regmap_bulk_read(ds1307->regmap,
1513 RX8025_REG_CTRL1 << 4 | 0x08,
1514 regs, 2);
1515 if (err) {
1516 dev_dbg(ds1307->dev, "read error %d\n", err);
1517 goto exit;
1518 }
1519
1520 /* correct hour */
1521 hour = bcd2bin(regs[DS1307_REG_HOUR]);
1522 if (hour == 12)
1523 hour = 0;
1524 if (regs[DS1307_REG_HOUR] & DS1307_BIT_PM)
1525 hour += 12;
1526
1527 regmap_write(ds1307->regmap,
1528 DS1307_REG_HOUR << 4 | 0x08, hour);
1529 }
1530 break;
1531 default:
1532 break;
1533 }
1534
1535read_rtc:
1536 /* read RTC registers */
1537 err = regmap_bulk_read(ds1307->regmap, chip->offset, regs,
1538 sizeof(regs));
1539 if (err) {
1540 dev_dbg(ds1307->dev, "read error %d\n", err);
1541 goto exit;
1542 }
1543
1544 /*
1545 * minimal sanity checking; some chips (like DS1340) don't
1546 * specify the extra bits as must-be-zero, but there are
1547 * still a few values that are clearly out-of-range.
1548 */
1549 tmp = regs[DS1307_REG_SECS];
1550 switch (ds1307->type) {
1551 case ds_1307:
1552 case m41t0:
1553 case m41t00:
1554 /* clock halted? turn it on, so clock can tick. */
1555 if (tmp & DS1307_BIT_CH) {
1556 regmap_write(ds1307->regmap, DS1307_REG_SECS, 0);
1557 dev_warn(ds1307->dev, "SET TIME!\n");
1558 goto read_rtc;
1559 }
1560 break;
1561 case ds_1308:
1562 case ds_1338:
1563 /* clock halted? turn it on, so clock can tick. */
1564 if (tmp & DS1307_BIT_CH)
1565 regmap_write(ds1307->regmap, DS1307_REG_SECS, 0);
1566
1567 /* oscillator fault? clear flag, and warn */
1568 if (regs[DS1307_REG_CONTROL] & DS1338_BIT_OSF) {
1569 regmap_write(ds1307->regmap, DS1307_REG_CONTROL,
1570 regs[DS1307_REG_CONTROL] &
1571 ~DS1338_BIT_OSF);
1572 dev_warn(ds1307->dev, "SET TIME!\n");
1573 goto read_rtc;
1574 }
1575 break;
1576 case ds_1340:
1577 /* clock halted? turn it on, so clock can tick. */
1578 if (tmp & DS1340_BIT_nEOSC)
1579 regmap_write(ds1307->regmap, DS1307_REG_SECS, 0);
1580
1581 err = regmap_read(ds1307->regmap, DS1340_REG_FLAG, &tmp);
1582 if (err) {
1583 dev_dbg(ds1307->dev, "read error %d\n", err);
1584 goto exit;
1585 }
1586
1587 /* oscillator fault? clear flag, and warn */
1588 if (tmp & DS1340_BIT_OSF) {
1589 regmap_write(ds1307->regmap, DS1340_REG_FLAG, 0);
1590 dev_warn(ds1307->dev, "SET TIME!\n");
1591 }
1592 break;
1593 case mcp794xx:
1594 /* make sure that the backup battery is enabled */
1595 if (!(regs[DS1307_REG_WDAY] & MCP794XX_BIT_VBATEN)) {
1596 regmap_write(ds1307->regmap, DS1307_REG_WDAY,
1597 regs[DS1307_REG_WDAY] |
1598 MCP794XX_BIT_VBATEN);
1599 }
1600
1601 /* clock halted? turn it on, so clock can tick. */
1602 if (!(tmp & MCP794XX_BIT_ST)) {
1603 regmap_write(ds1307->regmap, DS1307_REG_SECS,
1604 MCP794XX_BIT_ST);
1605 dev_warn(ds1307->dev, "SET TIME!\n");
1606 goto read_rtc;
1607 }
1608
1609 break;
1610 default:
1611 break;
1612 }
1613
1614 tmp = regs[DS1307_REG_HOUR];
1615 switch (ds1307->type) {
1616 case ds_1340:
1617 case m41t0:
1618 case m41t00:
1619 /*
1620 * NOTE: ignores century bits; fix before deploying
1621 * systems that will run through year 2100.
1622 */
1623 break;
1624 case rx_8025:
1625 break;
1626 default:
1627 if (!(tmp & DS1307_BIT_12HR))
1628 break;
1629
1630 /*
1631 * Be sure we're in 24 hour mode. Multi-master systems
1632 * take note...
1633 */
1634 tmp = bcd2bin(tmp & 0x1f);
1635 if (tmp == 12)
1636 tmp = 0;
1637 if (regs[DS1307_REG_HOUR] & DS1307_BIT_PM)
1638 tmp += 12;
1639 regmap_write(ds1307->regmap, chip->offset + DS1307_REG_HOUR,
1640 bin2bcd(tmp));
1641 }
1642
1643 /*
1644 * Some IPs have weekday reset value = 0x1 which might not correct
1645 * hence compute the wday using the current date/month/year values
1646 */
1647 ds1307_get_time(ds1307->dev, &tm);
1648 wday = tm.tm_wday;
1649 timestamp = rtc_tm_to_time64(&tm);
1650 rtc_time64_to_tm(timestamp, &tm);
1651
1652 /*
1653 * Check if reset wday is different from the computed wday
1654 * If different then set the wday which we computed using
1655 * timestamp
1656 */
1657 if (wday != tm.tm_wday)
1658 regmap_update_bits(ds1307->regmap, MCP794XX_REG_WEEKDAY,
1659 MCP794XX_REG_WEEKDAY_WDAY_MASK,
1660 tm.tm_wday + 1);
1661
1662 if (want_irq || ds1307_can_wakeup_device) {
1663 device_set_wakeup_capable(ds1307->dev, true);
1664 set_bit(HAS_ALARM, &ds1307->flags);
1665 }
1666
1667 ds1307->rtc = devm_rtc_allocate_device(ds1307->dev);
1668 if (IS_ERR(ds1307->rtc))
1669 return PTR_ERR(ds1307->rtc);
1670
1671 if (ds1307_can_wakeup_device && !want_irq) {
1672 dev_info(ds1307->dev,
1673 "'wakeup-source' is set, request for an IRQ is disabled!\n");
1674 /* We cannot support UIE mode if we do not have an IRQ line */
1675 ds1307->rtc->uie_unsupported = 1;
1676 }
1677
1678 if (want_irq) {
1679 err = devm_request_threaded_irq(ds1307->dev, client->irq, NULL,
1680 chip->irq_handler ?: ds1307_irq,
1681 IRQF_SHARED | IRQF_ONESHOT,
1682 ds1307->name, ds1307);
1683 if (err) {
1684 client->irq = 0;
1685 device_set_wakeup_capable(ds1307->dev, false);
1686 clear_bit(HAS_ALARM, &ds1307->flags);
1687 dev_err(ds1307->dev, "unable to request IRQ!\n");
1688 } else {
1689 dev_dbg(ds1307->dev, "got IRQ %d\n", client->irq);
1690 }
1691 }
1692
1693 if (chip->nvram_size) {
1694 ds1307->nvmem_cfg.name = "ds1307_nvram";
1695 ds1307->nvmem_cfg.word_size = 1;
1696 ds1307->nvmem_cfg.stride = 1;
1697 ds1307->nvmem_cfg.size = chip->nvram_size;
1698 ds1307->nvmem_cfg.reg_read = ds1307_nvram_read;
1699 ds1307->nvmem_cfg.reg_write = ds1307_nvram_write;
1700 ds1307->nvmem_cfg.priv = ds1307;
1701
1702 ds1307->rtc->nvmem_config = &ds1307->nvmem_cfg;
1703 ds1307->rtc->nvram_old_abi = true;
1704 }
1705
1706 ds1307->rtc->ops = chip->rtc_ops ?: &ds13xx_rtc_ops;
1707 err = rtc_register_device(ds1307->rtc);
1708 if (err)
1709 return err;
1710
1711 ds1307_hwmon_register(ds1307);
1712 ds1307_clks_register(ds1307);
1713
1714 return 0;
1715
1716exit:
1717 return err;
1718}
1719
1720static struct i2c_driver ds1307_driver = {
1721 .driver = {
1722 .name = "rtc-ds1307",
1723 .of_match_table = of_match_ptr(ds1307_of_match),
1724 .acpi_match_table = ACPI_PTR(ds1307_acpi_ids),
1725 },
1726 .probe = ds1307_probe,
1727 .id_table = ds1307_id,
1728};
1729
1730module_i2c_driver(ds1307_driver);
1731
1732MODULE_DESCRIPTION("RTC driver for DS1307 and similar chips");
1733MODULE_LICENSE("GPL");