blob: cf794b5b52389da35158e5a3216dc072ac20e2ef [file] [log] [blame]
rjw1f884582022-01-06 17:20:42 +08001/*
2* Copyright (c) 2014-2015 MediaTek Inc.
3* Author: Tianping.Fang <tianping.fang@mediatek.com>
4*
5* This program is free software; you can redistribute it and/or modify
6* it under the terms of the GNU General Public License version 2 as
7* published by the Free Software Foundation.
8*
9* This program is distributed in the hope that it will be useful,
10* but WITHOUT ANY WARRANTY; without even the implied warranty of
11* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12* GNU General Public License for more details.
13*/
14
15#include <linux/delay.h>
16#include <linux/init.h>
17#include <linux/module.h>
18#include <linux/regmap.h>
19#include <linux/rtc.h>
20#include <linux/irqdomain.h>
21#include <linux/platform_device.h>
22#include <linux/of_address.h>
23#include <linux/of_irq.h>
24#include <linux/io.h>
25#include <linux/mfd/mt6397/core.h>
26
27#define RTC_BBPU 0x0000
28#define RTC_BBPU_CBUSY BIT(6)
29
30#define RTC_WRTGR 0x003a
31
32#define RTC_IRQ_STA 0x0002
33#define RTC_IRQ_STA_AL BIT(0)
34#define RTC_IRQ_STA_LP BIT(3)
35
36#define RTC_IRQ_EN 0x0004
37#define RTC_IRQ_EN_AL BIT(0)
38#define RTC_IRQ_EN_ONESHOT BIT(2)
39#define RTC_IRQ_EN_LP BIT(3)
40#define RTC_IRQ_EN_ONESHOT_AL (RTC_IRQ_EN_ONESHOT | RTC_IRQ_EN_AL)
41
42#define RTC_AL_MASK 0x0008
43#define RTC_AL_MASK_DOW BIT(4)
44
45#define RTC_TC_SEC 0x000a
46/* Min, Hour, Dom... register offset to RTC_TC_SEC */
47#define RTC_OFFSET_SEC 0
48#define RTC_OFFSET_MIN 1
49#define RTC_OFFSET_HOUR 2
50#define RTC_OFFSET_DOM 3
51#define RTC_OFFSET_DOW 4
52#define RTC_OFFSET_MTH 5
53#define RTC_OFFSET_YEAR 6
54#define RTC_OFFSET_COUNT 7
55
56#define RTC_AL_SEC 0x0018
57
58#define RTC_AL_SEC_MASK 0x003f
59#define RTC_AL_MIN_MASK 0x003f
60#define RTC_AL_HOU_MASK 0x001f
61#define RTC_AL_DOM_MASK 0x001f
62#define RTC_AL_DOW_MASK 0x0007
63#define RTC_AL_MTH_MASK 0x000f
64#define RTC_AL_YEA_MASK 0x007f
65
66#define RTC_PDN2 0x002e
67#define RTC_PDN2_PWRON_ALARM BIT(4)
68
69#define RTC_MIN_YEAR 1968
70#define RTC_BASE_YEAR 1900
71#define RTC_NUM_YEARS 128
72#define RTC_MIN_YEAR_OFFSET (RTC_MIN_YEAR - RTC_BASE_YEAR)
73
74struct mt6397_rtc {
75 struct device *dev;
76 struct rtc_device *rtc_dev;
77 struct mutex lock;
78 struct regmap *regmap;
79 int irq;
80 u32 addr_base;
81 u32 wrtgr_offset;
82};
83
84static int mtk_rtc_write_trigger(struct mt6397_rtc *rtc)
85{
86 unsigned long timeout = jiffies + HZ;
87 int ret;
88 u32 data;
89
90 ret = regmap_write(rtc->regmap,
91 rtc->addr_base + RTC_WRTGR + rtc->wrtgr_offset, 1);
92 if (ret < 0)
93 return ret;
94
95 while (1) {
96 ret = regmap_read(rtc->regmap, rtc->addr_base + RTC_BBPU,
97 &data);
98 if (ret < 0)
99 break;
100 if (!(data & RTC_BBPU_CBUSY))
101 break;
102 if (time_after(jiffies, timeout)) {
103 ret = -ETIMEDOUT;
104 break;
105 }
106 cpu_relax();
107 }
108
109 return ret;
110}
111
112static irqreturn_t mtk_rtc_irq_handler_thread(int irq, void *data)
113{
114 struct mt6397_rtc *rtc = data;
115 u32 irqsta, irqen;
116 int ret;
117
118 ret = regmap_read(rtc->regmap, rtc->addr_base + RTC_IRQ_STA, &irqsta);
119 if ((ret >= 0) && (irqsta & RTC_IRQ_STA_AL)) {
120 rtc_update_irq(rtc->rtc_dev, 1, RTC_IRQF | RTC_AF);
121 irqen = irqsta & ~RTC_IRQ_EN_AL;
122 mutex_lock(&rtc->lock);
123 if (regmap_write(rtc->regmap, rtc->addr_base + RTC_IRQ_EN,
124 irqen) == 0)
125 mtk_rtc_write_trigger(rtc);
126 mutex_unlock(&rtc->lock);
127
128 return IRQ_HANDLED;
129 }
130
131 return IRQ_NONE;
132}
133
134static int __mtk_rtc_read_time(struct mt6397_rtc *rtc,
135 struct rtc_time *tm, int *sec)
136{
137 int ret;
138 u16 data[RTC_OFFSET_COUNT];
139
140 mutex_lock(&rtc->lock);
141 ret = regmap_bulk_read(rtc->regmap, rtc->addr_base + RTC_TC_SEC,
142 data, RTC_OFFSET_COUNT);
143 if (ret < 0)
144 goto exit;
145
146 tm->tm_sec = data[RTC_OFFSET_SEC];
147 tm->tm_min = data[RTC_OFFSET_MIN];
148 tm->tm_hour = data[RTC_OFFSET_HOUR];
149 tm->tm_mday = data[RTC_OFFSET_DOM];
150 tm->tm_mon = data[RTC_OFFSET_MTH];
151 tm->tm_year = data[RTC_OFFSET_YEAR];
152
153 ret = regmap_read(rtc->regmap, rtc->addr_base + RTC_TC_SEC, sec);
154exit:
155 mutex_unlock(&rtc->lock);
156 return ret;
157}
158
159static int mtk_rtc_read_time(struct device *dev, struct rtc_time *tm)
160{
161 time64_t time;
162 struct mt6397_rtc *rtc = dev_get_drvdata(dev);
163 int days, sec, ret;
164
165 do {
166 ret = __mtk_rtc_read_time(rtc, tm, &sec);
167 if (ret < 0)
168 goto exit;
169 } while (sec < tm->tm_sec);
170
171 /* HW register use 7 bits to store year data, minus
172 * RTC_MIN_YEAR_OFFSET before write year data to register, and plus
173 * RTC_MIN_YEAR_OFFSET back after read year from register
174 */
175 tm->tm_year += RTC_MIN_YEAR_OFFSET;
176
177 /* HW register start mon from one, but tm_mon start from zero. */
178 tm->tm_mon--;
179 time = rtc_tm_to_time64(tm);
180
181 /* rtc_tm_to_time64 covert Gregorian date to seconds since
182 * 01-01-1970 00:00:00, and this date is Thursday.
183 */
184 days = div_s64(time, 86400);
185 tm->tm_wday = (days + 4) % 7;
186
187exit:
188 return ret;
189}
190
191static int mtk_rtc_set_time(struct device *dev, struct rtc_time *tm)
192{
193 struct mt6397_rtc *rtc = dev_get_drvdata(dev);
194 int ret;
195 u16 data[RTC_OFFSET_COUNT];
196
197 tm->tm_year -= RTC_MIN_YEAR_OFFSET;
198 tm->tm_mon++;
199
200 data[RTC_OFFSET_SEC] = tm->tm_sec;
201 data[RTC_OFFSET_MIN] = tm->tm_min;
202 data[RTC_OFFSET_HOUR] = tm->tm_hour;
203 data[RTC_OFFSET_DOM] = tm->tm_mday;
204 data[RTC_OFFSET_MTH] = tm->tm_mon;
205 data[RTC_OFFSET_YEAR] = tm->tm_year;
206
207 mutex_lock(&rtc->lock);
208 ret = regmap_bulk_write(rtc->regmap, rtc->addr_base + RTC_TC_SEC,
209 data, RTC_OFFSET_COUNT);
210 if (ret < 0)
211 goto exit;
212
213 /* Time register write to hardware after call trigger function */
214 ret = mtk_rtc_write_trigger(rtc);
215
216exit:
217 mutex_unlock(&rtc->lock);
218 return ret;
219}
220
221static int mtk_rtc_read_alarm(struct device *dev, struct rtc_wkalrm *alm)
222{
223 struct rtc_time *tm = &alm->time;
224 struct mt6397_rtc *rtc = dev_get_drvdata(dev);
225 u32 irqen, pdn2;
226 int ret;
227 u16 data[RTC_OFFSET_COUNT];
228
229 mutex_lock(&rtc->lock);
230 ret = regmap_read(rtc->regmap, rtc->addr_base + RTC_IRQ_EN, &irqen);
231 if (ret < 0)
232 goto err_exit;
233 ret = regmap_read(rtc->regmap, rtc->addr_base + RTC_PDN2, &pdn2);
234 if (ret < 0)
235 goto err_exit;
236
237 ret = regmap_bulk_read(rtc->regmap, rtc->addr_base + RTC_AL_SEC,
238 data, RTC_OFFSET_COUNT);
239 if (ret < 0)
240 goto err_exit;
241
242 alm->enabled = !!(irqen & RTC_IRQ_EN_AL);
243 alm->pending = !!(pdn2 & RTC_PDN2_PWRON_ALARM);
244 mutex_unlock(&rtc->lock);
245
246 tm->tm_sec = data[RTC_OFFSET_SEC] & RTC_AL_SEC_MASK;
247 tm->tm_min = data[RTC_OFFSET_MIN] & RTC_AL_MIN_MASK;
248 tm->tm_hour = data[RTC_OFFSET_HOUR] & RTC_AL_HOU_MASK;
249 tm->tm_mday = data[RTC_OFFSET_DOM] & RTC_AL_DOM_MASK;
250 tm->tm_mon = data[RTC_OFFSET_MTH] & RTC_AL_MTH_MASK;
251 tm->tm_year = data[RTC_OFFSET_YEAR] & RTC_AL_YEA_MASK;
252
253 tm->tm_year += RTC_MIN_YEAR_OFFSET;
254 tm->tm_mon--;
255
256 return 0;
257err_exit:
258 mutex_unlock(&rtc->lock);
259 return ret;
260}
261
262static int mtk_rtc_set_alarm(struct device *dev, struct rtc_wkalrm *alm)
263{
264 struct rtc_time *tm = &alm->time;
265 struct mt6397_rtc *rtc = dev_get_drvdata(dev);
266 int ret;
267 u16 data[RTC_OFFSET_COUNT];
268
269 tm->tm_year -= RTC_MIN_YEAR_OFFSET;
270 tm->tm_mon++;
271
272 mutex_lock(&rtc->lock);
273 ret = regmap_bulk_read(rtc->regmap, rtc->addr_base + RTC_AL_SEC,
274 data, RTC_OFFSET_COUNT);
275 if (ret < 0)
276 goto exit;
277
278 data[RTC_OFFSET_SEC] = ((data[RTC_OFFSET_SEC] & ~(RTC_AL_SEC_MASK)) |
279 (tm->tm_sec & RTC_AL_SEC_MASK));
280 data[RTC_OFFSET_MIN] = ((data[RTC_OFFSET_MIN] & ~(RTC_AL_MIN_MASK)) |
281 (tm->tm_min & RTC_AL_MIN_MASK));
282 data[RTC_OFFSET_HOUR] = ((data[RTC_OFFSET_HOUR] & ~(RTC_AL_HOU_MASK)) |
283 (tm->tm_hour & RTC_AL_HOU_MASK));
284 data[RTC_OFFSET_DOM] = ((data[RTC_OFFSET_DOM] & ~(RTC_AL_DOM_MASK)) |
285 (tm->tm_mday & RTC_AL_DOM_MASK));
286 data[RTC_OFFSET_MTH] = ((data[RTC_OFFSET_MTH] & ~(RTC_AL_MTH_MASK)) |
287 (tm->tm_mon & RTC_AL_MTH_MASK));
288 data[RTC_OFFSET_YEAR] = ((data[RTC_OFFSET_YEAR] & ~(RTC_AL_YEA_MASK)) |
289 (tm->tm_year & RTC_AL_YEA_MASK));
290
291 if (alm->enabled) {
292 ret = regmap_bulk_write(rtc->regmap,
293 rtc->addr_base + RTC_AL_SEC,
294 data, RTC_OFFSET_COUNT);
295 if (ret < 0)
296 goto exit;
297 ret = regmap_write(rtc->regmap, rtc->addr_base + RTC_AL_MASK,
298 RTC_AL_MASK_DOW);
299 if (ret < 0)
300 goto exit;
301 ret = regmap_update_bits(rtc->regmap,
302 rtc->addr_base + RTC_IRQ_EN,
303 RTC_IRQ_EN_ONESHOT_AL,
304 RTC_IRQ_EN_ONESHOT_AL);
305 if (ret < 0)
306 goto exit;
307 } else {
308 ret = regmap_update_bits(rtc->regmap,
309 rtc->addr_base + RTC_IRQ_EN,
310 RTC_IRQ_EN_ONESHOT_AL, 0);
311 if (ret < 0)
312 goto exit;
313 }
314
315 /* All alarm time register write to hardware after calling
316 * mtk_rtc_write_trigger. This can avoid race condition if alarm
317 * occur happen during writing alarm time register.
318 */
319 ret = mtk_rtc_write_trigger(rtc);
320exit:
321 mutex_unlock(&rtc->lock);
322 return ret;
323}
324
325static const struct rtc_class_ops mtk_rtc_ops = {
326 .read_time = mtk_rtc_read_time,
327 .set_time = mtk_rtc_set_time,
328 .read_alarm = mtk_rtc_read_alarm,
329 .set_alarm = mtk_rtc_set_alarm,
330};
331
332static int mtk_rtc_probe(struct platform_device *pdev)
333{
334 struct resource *res;
335 struct mt6397_chip *mt6397_chip = dev_get_drvdata(pdev->dev.parent);
336 struct mt6397_rtc *rtc;
337 int ret;
338
339 rtc = devm_kzalloc(&pdev->dev, sizeof(struct mt6397_rtc), GFP_KERNEL);
340 if (!rtc)
341 return -ENOMEM;
342
343 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
344 rtc->addr_base = res->start;
345
346 res = platform_get_resource(pdev, IORESOURCE_REG, 0);
347 if (res) {
348 rtc->wrtgr_offset = res->start;
349 dev_info(&pdev->dev, "register offset:%d\n", rtc->wrtgr_offset);
350 } else {
351 rtc->wrtgr_offset = 2;
352 dev_err(&pdev->dev, "Failed to get register offset\n");
353 }
354
355 rtc->irq = platform_get_irq(pdev, 0);
356 if (rtc->irq < 0)
357 return rtc->irq;
358
359 rtc->regmap = mt6397_chip->regmap;
360 rtc->dev = &pdev->dev;
361 mutex_init(&rtc->lock);
362
363 platform_set_drvdata(pdev, rtc);
364
365 rtc->rtc_dev = devm_rtc_allocate_device(rtc->dev);
366 if (IS_ERR(rtc->rtc_dev))
367 return PTR_ERR(rtc->rtc_dev);
368
369 ret = request_threaded_irq(rtc->irq, NULL,
370 mtk_rtc_irq_handler_thread,
371 IRQF_ONESHOT | IRQF_TRIGGER_HIGH,
372 "mt6397-rtc", rtc);
373 if (ret) {
374 dev_err(&pdev->dev, "Failed to request alarm IRQ: %d: %d\n",
375 rtc->irq, ret);
376 goto out_dispose_irq;
377 }
378
379 device_init_wakeup(&pdev->dev, 1);
380
381 rtc->rtc_dev->ops = &mtk_rtc_ops;
382
383 ret = rtc_register_device(rtc->rtc_dev);
384 if (ret) {
385 dev_err(&pdev->dev, "register rtc device failed\n");
386 goto out_free_irq;
387 }
388
389 return 0;
390
391out_free_irq:
392 free_irq(rtc->irq, rtc->rtc_dev);
393out_dispose_irq:
394 irq_dispose_mapping(rtc->irq);
395 return ret;
396}
397
398static int mtk_rtc_remove(struct platform_device *pdev)
399{
400 struct mt6397_rtc *rtc = platform_get_drvdata(pdev);
401
402 free_irq(rtc->irq, rtc->rtc_dev);
403 irq_dispose_mapping(rtc->irq);
404
405 return 0;
406}
407
408#ifdef CONFIG_PM_SLEEP
409static int mt6397_rtc_suspend(struct device *dev)
410{
411 struct mt6397_rtc *rtc = dev_get_drvdata(dev);
412
413 if (device_may_wakeup(dev))
414 enable_irq_wake(rtc->irq);
415
416 return 0;
417}
418
419static int mt6397_rtc_resume(struct device *dev)
420{
421 struct mt6397_rtc *rtc = dev_get_drvdata(dev);
422
423 if (device_may_wakeup(dev))
424 disable_irq_wake(rtc->irq);
425
426 return 0;
427}
428#endif
429
430static SIMPLE_DEV_PM_OPS(mt6397_pm_ops, mt6397_rtc_suspend,
431 mt6397_rtc_resume);
432
433static const struct of_device_id mt6397_rtc_of_match[] = {
434 { .compatible = "mediatek,mt6358-rtc", },
435 { .compatible = "mediatek,mt6397-rtc", },
436 { }
437};
438MODULE_DEVICE_TABLE(of, mt6397_rtc_of_match);
439
440static struct platform_driver mtk_rtc_driver = {
441 .driver = {
442 .name = "mt6397-rtc",
443 .of_match_table = mt6397_rtc_of_match,
444 .pm = &mt6397_pm_ops,
445 },
446 .probe = mtk_rtc_probe,
447 .remove = mtk_rtc_remove,
448};
449
450module_platform_driver(mtk_rtc_driver);
451
452MODULE_LICENSE("GPL v2");
453MODULE_AUTHOR("Tianping Fang <tianping.fang@mediatek.com>");
454MODULE_DESCRIPTION("RTC Driver for MediaTek MT6397 PMIC");