blob: 938e23a2d16602fa2d02ead1b70cef6860e9c471 [file] [log] [blame]
rjw1f884582022-01-06 17:20:42 +08001/* SPDX-License-Identifier: GPL-2.0 */
2#include <linux/bitops.h>
3#include <linux/serial_core.h>
4#include <linux/io.h>
5#include <linux/gpio.h>
6
7#define SCI_MAJOR 204
8#define SCI_MINOR_START 8
9
10
11/*
12 * SCI register subset common for all port types.
13 * Not all registers will exist on all parts.
14 */
15enum {
16 SCSMR, /* Serial Mode Register */
17 SCBRR, /* Bit Rate Register */
18 SCSCR, /* Serial Control Register */
19 SCxSR, /* Serial Status Register */
20 SCFCR, /* FIFO Control Register */
21 SCFDR, /* FIFO Data Count Register */
22 SCxTDR, /* Transmit (FIFO) Data Register */
23 SCxRDR, /* Receive (FIFO) Data Register */
24 SCLSR, /* Line Status Register */
25 SCTFDR, /* Transmit FIFO Data Count Register */
26 SCRFDR, /* Receive FIFO Data Count Register */
27 SCSPTR, /* Serial Port Register */
28 HSSRR, /* Sampling Rate Register */
29 SCPCR, /* Serial Port Control Register */
30 SCPDR, /* Serial Port Data Register */
31 SCDL, /* BRG Frequency Division Register */
32 SCCKS, /* BRG Clock Select Register */
33 HSRTRGR, /* Rx FIFO Data Count Trigger Register */
34 HSTTRGR, /* Tx FIFO Data Count Trigger Register */
35
36 SCIx_NR_REGS,
37};
38
39
40/* SCSMR (Serial Mode Register) */
41#define SCSMR_C_A BIT(7) /* Communication Mode */
42#define SCSMR_CSYNC BIT(7) /* - Clocked synchronous mode */
43#define SCSMR_ASYNC 0 /* - Asynchronous mode */
44#define SCSMR_CHR BIT(6) /* 7-bit Character Length */
45#define SCSMR_PE BIT(5) /* Parity Enable */
46#define SCSMR_ODD BIT(4) /* Odd Parity */
47#define SCSMR_STOP BIT(3) /* Stop Bit Length */
48#define SCSMR_CKS 0x0003 /* Clock Select */
49
50/* Serial Mode Register, SCIFA/SCIFB only bits */
51#define SCSMR_CKEDG BIT(12) /* Transmit/Receive Clock Edge Select */
52#define SCSMR_SRC_MASK 0x0700 /* Sampling Control */
53#define SCSMR_SRC_16 0x0000 /* Sampling rate 1/16 */
54#define SCSMR_SRC_5 0x0100 /* Sampling rate 1/5 */
55#define SCSMR_SRC_7 0x0200 /* Sampling rate 1/7 */
56#define SCSMR_SRC_11 0x0300 /* Sampling rate 1/11 */
57#define SCSMR_SRC_13 0x0400 /* Sampling rate 1/13 */
58#define SCSMR_SRC_17 0x0500 /* Sampling rate 1/17 */
59#define SCSMR_SRC_19 0x0600 /* Sampling rate 1/19 */
60#define SCSMR_SRC_27 0x0700 /* Sampling rate 1/27 */
61
62/* Serial Control Register, SCIFA/SCIFB only bits */
63#define SCSCR_TDRQE BIT(15) /* Tx Data Transfer Request Enable */
64#define SCSCR_RDRQE BIT(14) /* Rx Data Transfer Request Enable */
65
66/* SCxSR (Serial Status Register) on SCI */
67#define SCI_TDRE BIT(7) /* Transmit Data Register Empty */
68#define SCI_RDRF BIT(6) /* Receive Data Register Full */
69#define SCI_ORER BIT(5) /* Overrun Error */
70#define SCI_FER BIT(4) /* Framing Error */
71#define SCI_PER BIT(3) /* Parity Error */
72#define SCI_TEND BIT(2) /* Transmit End */
73#define SCI_RESERVED 0x03 /* All reserved bits */
74
75#define SCI_DEFAULT_ERROR_MASK (SCI_PER | SCI_FER)
76
77#define SCI_RDxF_CLEAR (u32)(~(SCI_RESERVED | SCI_RDRF))
78#define SCI_ERROR_CLEAR (u32)(~(SCI_RESERVED | SCI_PER | SCI_FER | SCI_ORER))
79#define SCI_TDxE_CLEAR (u32)(~(SCI_RESERVED | SCI_TEND | SCI_TDRE))
80#define SCI_BREAK_CLEAR (u32)(~(SCI_RESERVED | SCI_PER | SCI_FER | SCI_ORER))
81
82/* SCxSR (Serial Status Register) on SCIF, SCIFA, SCIFB, HSCIF */
83#define SCIF_ER BIT(7) /* Receive Error */
84#define SCIF_TEND BIT(6) /* Transmission End */
85#define SCIF_TDFE BIT(5) /* Transmit FIFO Data Empty */
86#define SCIF_BRK BIT(4) /* Break Detect */
87#define SCIF_FER BIT(3) /* Framing Error */
88#define SCIF_PER BIT(2) /* Parity Error */
89#define SCIF_RDF BIT(1) /* Receive FIFO Data Full */
90#define SCIF_DR BIT(0) /* Receive Data Ready */
91/* SCIF only (optional) */
92#define SCIF_PERC 0xf000 /* Number of Parity Errors */
93#define SCIF_FERC 0x0f00 /* Number of Framing Errors */
94/*SCIFA/SCIFB and SCIF on SH7705/SH7720/SH7721 only */
95#define SCIFA_ORER BIT(9) /* Overrun Error */
96
97#define SCIF_DEFAULT_ERROR_MASK (SCIF_PER | SCIF_FER | SCIF_BRK | SCIF_ER)
98
99#define SCIF_RDxF_CLEAR (u32)(~(SCIF_DR | SCIF_RDF))
100#define SCIF_ERROR_CLEAR (u32)(~(SCIF_PER | SCIF_FER | SCIF_ER))
101#define SCIF_TDxE_CLEAR (u32)(~(SCIF_TDFE))
102#define SCIF_BREAK_CLEAR (u32)(~(SCIF_PER | SCIF_FER | SCIF_BRK))
103
104/* SCFCR (FIFO Control Register) */
105#define SCFCR_RTRG1 BIT(7) /* Receive FIFO Data Count Trigger */
106#define SCFCR_RTRG0 BIT(6)
107#define SCFCR_TTRG1 BIT(5) /* Transmit FIFO Data Count Trigger */
108#define SCFCR_TTRG0 BIT(4)
109#define SCFCR_MCE BIT(3) /* Modem Control Enable */
110#define SCFCR_TFRST BIT(2) /* Transmit FIFO Data Register Reset */
111#define SCFCR_RFRST BIT(1) /* Receive FIFO Data Register Reset */
112#define SCFCR_LOOP BIT(0) /* Loopback Test */
113
114/* SCLSR (Line Status Register) on (H)SCIF */
115#define SCLSR_TO BIT(2) /* Timeout */
116#define SCLSR_ORER BIT(0) /* Overrun Error */
117
118/* SCSPTR (Serial Port Register), optional */
119#define SCSPTR_RTSIO BIT(7) /* Serial Port RTS# Pin Input/Output */
120#define SCSPTR_RTSDT BIT(6) /* Serial Port RTS# Pin Data */
121#define SCSPTR_CTSIO BIT(5) /* Serial Port CTS# Pin Input/Output */
122#define SCSPTR_CTSDT BIT(4) /* Serial Port CTS# Pin Data */
123#define SCSPTR_SCKIO BIT(3) /* Serial Port Clock Pin Input/Output */
124#define SCSPTR_SCKDT BIT(2) /* Serial Port Clock Pin Data */
125#define SCSPTR_SPB2IO BIT(1) /* Serial Port Break Input/Output */
126#define SCSPTR_SPB2DT BIT(0) /* Serial Port Break Data */
127
128/* HSSRR HSCIF */
129#define HSCIF_SRE BIT(15) /* Sampling Rate Register Enable */
130
131/* SCPCR (Serial Port Control Register), SCIFA/SCIFB only */
132#define SCPCR_RTSC BIT(4) /* Serial Port RTS# Pin / Output Pin */
133#define SCPCR_CTSC BIT(3) /* Serial Port CTS# Pin / Input Pin */
134#define SCPCR_SCKC BIT(2) /* Serial Port SCK Pin / Output Pin */
135#define SCPCR_RXDC BIT(1) /* Serial Port RXD Pin / Input Pin */
136#define SCPCR_TXDC BIT(0) /* Serial Port TXD Pin / Output Pin */
137
138/* SCPDR (Serial Port Data Register), SCIFA/SCIFB only */
139#define SCPDR_RTSD BIT(4) /* Serial Port RTS# Output Pin Data */
140#define SCPDR_CTSD BIT(3) /* Serial Port CTS# Input Pin Data */
141#define SCPDR_SCKD BIT(2) /* Serial Port SCK Output Pin Data */
142#define SCPDR_RXDD BIT(1) /* Serial Port RXD Input Pin Data */
143#define SCPDR_TXDD BIT(0) /* Serial Port TXD Output Pin Data */
144
145/*
146 * BRG Clock Select Register (Some SCIF and HSCIF)
147 * The Baud Rate Generator for external clock can provide a clock source for
148 * the sampling clock. It outputs either its frequency divided clock, or the
149 * (undivided) (H)SCK external clock.
150 */
151#define SCCKS_CKS BIT(15) /* Select (H)SCK (1) or divided SC_CLK (0) */
152#define SCCKS_XIN BIT(14) /* SC_CLK uses bus clock (1) or SCIF_CLK (0) */
153
154#define SCxSR_TEND(port) (((port)->type == PORT_SCI) ? SCI_TEND : SCIF_TEND)
155#define SCxSR_RDxF(port) (((port)->type == PORT_SCI) ? SCI_RDRF : SCIF_DR | SCIF_RDF)
156#define SCxSR_TDxE(port) (((port)->type == PORT_SCI) ? SCI_TDRE : SCIF_TDFE)
157#define SCxSR_FER(port) (((port)->type == PORT_SCI) ? SCI_FER : SCIF_FER)
158#define SCxSR_PER(port) (((port)->type == PORT_SCI) ? SCI_PER : SCIF_PER)
159#define SCxSR_BRK(port) (((port)->type == PORT_SCI) ? 0x00 : SCIF_BRK)
160
161#define SCxSR_ERRORS(port) (to_sci_port(port)->params->error_mask)
162
163#define SCxSR_RDxF_CLEAR(port) \
164 (((port)->type == PORT_SCI) ? SCI_RDxF_CLEAR : SCIF_RDxF_CLEAR)
165#define SCxSR_ERROR_CLEAR(port) \
166 (to_sci_port(port)->params->error_clear)
167#define SCxSR_TDxE_CLEAR(port) \
168 (((port)->type == PORT_SCI) ? SCI_TDxE_CLEAR : SCIF_TDxE_CLEAR)
169#define SCxSR_BREAK_CLEAR(port) \
170 (((port)->type == PORT_SCI) ? SCI_BREAK_CLEAR : SCIF_BREAK_CLEAR)