blob: 9828c1eff9a5fdaf73aca5aa81e67ba6d3f3d538 [file] [log] [blame]
rjw1f884582022-01-06 17:20:42 +08001/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
23/*
24 * Ring initialization rules:
25 * 1. Each segment is initialized to zero, except for link TRBs.
26 * 2. Ring cycle state = 0. This represents Producer Cycle State (PCS) or
27 * Consumer Cycle State (CCS), depending on ring function.
28 * 3. Enqueue pointer = dequeue pointer = address of first TRB in the segment.
29 *
30 * Ring behavior rules:
31 * 1. A ring is empty if enqueue == dequeue. This means there will always be at
32 * least one free TRB in the ring. This is useful if you want to turn that
33 * into a link TRB and expand the ring.
34 * 2. When incrementing an enqueue or dequeue pointer, if the next TRB is a
35 * link TRB, then load the pointer with the address in the link TRB. If the
36 * link TRB had its toggle bit set, you may need to update the ring cycle
37 * state (see cycle bit rules). You may have to do this multiple times
38 * until you reach a non-link TRB.
39 * 3. A ring is full if enqueue++ (for the definition of increment above)
40 * equals the dequeue pointer.
41 *
42 * Cycle bit rules:
43 * 1. When a consumer increments a dequeue pointer and encounters a toggle bit
44 * in a link TRB, it must toggle the ring cycle state.
45 * 2. When a producer increments an enqueue pointer and encounters a toggle bit
46 * in a link TRB, it must toggle the ring cycle state.
47 *
48 * Producer rules:
49 * 1. Check if ring is full before you enqueue.
50 * 2. Write the ring cycle state to the cycle bit in the TRB you're enqueuing.
51 * Update enqueue pointer between each write (which may update the ring
52 * cycle state).
53 * 3. Notify consumer. If SW is producer, it rings the doorbell for command
54 * and endpoint rings. If HC is the producer for the event ring,
55 * and it generates an interrupt according to interrupt modulation rules.
56 *
57 * Consumer rules:
58 * 1. Check if TRB belongs to you. If the cycle bit == your ring cycle state,
59 * the TRB is owned by the consumer.
60 * 2. Update dequeue pointer (which may update the ring cycle state) and
61 * continue processing TRBs until you reach a TRB which is not owned by you.
62 * 3. Notify the producer. SW is the consumer for the event ring, and it
63 * updates event ring dequeue pointer. HC is the consumer for the command and
64 * endpoint rings; it generates events on the event ring for these.
65 */
66
67#include <linux/scatterlist.h>
68#include <linux/slab.h>
69#include <linux/dma-mapping.h>
70#include "xhci.h"
71#include "xhci-trace.h"
72#include "xhci-mtk.h"
73
74/*
75 * Returns zero if the TRB isn't in this segment, otherwise it returns the DMA
76 * address of the TRB.
77 */
78dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg,
79 union xhci_trb *trb)
80{
81 unsigned long segment_offset;
82
83 if (!seg || !trb || trb < seg->trbs)
84 return 0;
85 /* offset in TRBs */
86 segment_offset = trb - seg->trbs;
87 if (segment_offset >= TRBS_PER_SEGMENT)
88 return 0;
89 return seg->dma + (segment_offset * sizeof(*trb));
90}
91
92static bool trb_is_noop(union xhci_trb *trb)
93{
94 return TRB_TYPE_NOOP_LE32(trb->generic.field[3]);
95}
96
97static bool trb_is_link(union xhci_trb *trb)
98{
99 return TRB_TYPE_LINK_LE32(trb->link.control);
100}
101
102static bool last_trb_on_seg(struct xhci_segment *seg, union xhci_trb *trb)
103{
104 return trb == &seg->trbs[TRBS_PER_SEGMENT - 1];
105}
106
107static bool last_trb_on_ring(struct xhci_ring *ring,
108 struct xhci_segment *seg, union xhci_trb *trb)
109{
110 return last_trb_on_seg(seg, trb) && (seg->next == ring->first_seg);
111}
112
113static bool link_trb_toggles_cycle(union xhci_trb *trb)
114{
115 return le32_to_cpu(trb->link.control) & LINK_TOGGLE;
116}
117
118static bool last_td_in_urb(struct xhci_td *td)
119{
120 struct urb_priv *urb_priv = td->urb->hcpriv;
121
122 return urb_priv->num_tds_done == urb_priv->num_tds;
123}
124
125static void inc_td_cnt(struct urb *urb)
126{
127 struct urb_priv *urb_priv = urb->hcpriv;
128
129 urb_priv->num_tds_done++;
130}
131
132static void trb_to_noop(union xhci_trb *trb, u32 noop_type)
133{
134 if (trb_is_link(trb)) {
135 /* unchain chained link TRBs */
136 trb->link.control &= cpu_to_le32(~TRB_CHAIN);
137 } else {
138 trb->generic.field[0] = 0;
139 trb->generic.field[1] = 0;
140 trb->generic.field[2] = 0;
141 /* Preserve only the cycle bit of this TRB */
142 trb->generic.field[3] &= cpu_to_le32(TRB_CYCLE);
143 trb->generic.field[3] |= cpu_to_le32(TRB_TYPE(noop_type));
144 }
145}
146
147/* Updates trb to point to the next TRB in the ring, and updates seg if the next
148 * TRB is in a new segment. This does not skip over link TRBs, and it does not
149 * effect the ring dequeue or enqueue pointers.
150 */
151static void next_trb(struct xhci_hcd *xhci,
152 struct xhci_ring *ring,
153 struct xhci_segment **seg,
154 union xhci_trb **trb)
155{
156 if (trb_is_link(*trb)) {
157 *seg = (*seg)->next;
158 *trb = ((*seg)->trbs);
159 } else {
160 (*trb)++;
161 }
162}
163
164/*
165 * See Cycle bit rules. SW is the consumer for the event ring only.
166 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
167 */
168static void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring)
169{
170 /* event ring doesn't have link trbs, check for last trb */
171 if (ring->type == TYPE_EVENT) {
172 if (!last_trb_on_seg(ring->deq_seg, ring->dequeue)) {
173 ring->dequeue++;
174 return;
175 }
176 if (last_trb_on_ring(ring, ring->deq_seg, ring->dequeue))
177 ring->cycle_state ^= 1;
178 ring->deq_seg = ring->deq_seg->next;
179 ring->dequeue = ring->deq_seg->trbs;
180 return;
181 }
182
183 /* All other rings have link trbs */
184 if (!trb_is_link(ring->dequeue)) {
185 ring->dequeue++;
186 ring->num_trbs_free++;
187 }
188 while (trb_is_link(ring->dequeue)) {
189 ring->deq_seg = ring->deq_seg->next;
190 ring->dequeue = ring->deq_seg->trbs;
191 }
192
193 trace_xhci_inc_deq(ring);
194
195 return;
196}
197
198/*
199 * See Cycle bit rules. SW is the consumer for the event ring only.
200 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
201 *
202 * If we've just enqueued a TRB that is in the middle of a TD (meaning the
203 * chain bit is set), then set the chain bit in all the following link TRBs.
204 * If we've enqueued the last TRB in a TD, make sure the following link TRBs
205 * have their chain bit cleared (so that each Link TRB is a separate TD).
206 *
207 * Section 6.4.4.1 of the 0.95 spec says link TRBs cannot have the chain bit
208 * set, but other sections talk about dealing with the chain bit set. This was
209 * fixed in the 0.96 specification errata, but we have to assume that all 0.95
210 * xHCI hardware can't handle the chain bit being cleared on a link TRB.
211 *
212 * @more_trbs_coming: Will you enqueue more TRBs before calling
213 * prepare_transfer()?
214 */
215static void inc_enq(struct xhci_hcd *xhci, struct xhci_ring *ring,
216 bool more_trbs_coming)
217{
218 u32 chain;
219 union xhci_trb *next;
220
221 chain = le32_to_cpu(ring->enqueue->generic.field[3]) & TRB_CHAIN;
222 /* If this is not event ring, there is one less usable TRB */
223 if (!trb_is_link(ring->enqueue))
224 ring->num_trbs_free--;
225 next = ++(ring->enqueue);
226
227 /* Update the dequeue pointer further if that was a link TRB */
228 while (trb_is_link(next)) {
229
230 /*
231 * If the caller doesn't plan on enqueueing more TDs before
232 * ringing the doorbell, then we don't want to give the link TRB
233 * to the hardware just yet. We'll give the link TRB back in
234 * prepare_ring() just before we enqueue the TD at the top of
235 * the ring.
236 */
237 if (!chain && !more_trbs_coming)
238 break;
239
240 /* If we're not dealing with 0.95 hardware or isoc rings on
241 * AMD 0.96 host, carry over the chain bit of the previous TRB
242 * (which may mean the chain bit is cleared).
243 */
244 if (!(ring->type == TYPE_ISOC &&
245 (xhci->quirks & XHCI_AMD_0x96_HOST)) &&
246 !xhci_link_trb_quirk(xhci)) {
247 next->link.control &= cpu_to_le32(~TRB_CHAIN);
248 next->link.control |= cpu_to_le32(chain);
249 }
250 /* Give this link TRB to the hardware */
251 wmb();
252 next->link.control ^= cpu_to_le32(TRB_CYCLE);
253
254 /* Toggle the cycle bit after the last ring segment. */
255 if (link_trb_toggles_cycle(next))
256 ring->cycle_state ^= 1;
257
258 ring->enq_seg = ring->enq_seg->next;
259 ring->enqueue = ring->enq_seg->trbs;
260 next = ring->enqueue;
261 }
262
263 trace_xhci_inc_enq(ring);
264}
265
266/*
267 * Check to see if there's room to enqueue num_trbs on the ring and make sure
268 * enqueue pointer will not advance into dequeue segment. See rules above.
269 */
270static inline int room_on_ring(struct xhci_hcd *xhci, struct xhci_ring *ring,
271 unsigned int num_trbs)
272{
273 int num_trbs_in_deq_seg;
274
275 if (ring->num_trbs_free < num_trbs)
276 return 0;
277
278 if (ring->type != TYPE_COMMAND && ring->type != TYPE_EVENT) {
279 num_trbs_in_deq_seg = ring->dequeue - ring->deq_seg->trbs;
280 if (ring->num_trbs_free < num_trbs + num_trbs_in_deq_seg)
281 return 0;
282 }
283
284 return 1;
285}
286
287/* Ring the host controller doorbell after placing a command on the ring */
288void xhci_ring_cmd_db(struct xhci_hcd *xhci)
289{
290 if (!(xhci->cmd_ring_state & CMD_RING_STATE_RUNNING))
291 return;
292
293 xhci_dbg(xhci, "// Ding dong!\n");
294 writel(DB_VALUE_HOST, &xhci->dba->doorbell[0]);
295 /* Flush PCI posted writes */
296 readl(&xhci->dba->doorbell[0]);
297}
298
299static bool xhci_mod_cmd_timer(struct xhci_hcd *xhci, unsigned long delay)
300{
301 return mod_delayed_work(system_wq, &xhci->cmd_timer, delay);
302}
303
304static struct xhci_command *xhci_next_queued_cmd(struct xhci_hcd *xhci)
305{
306 return list_first_entry_or_null(&xhci->cmd_list, struct xhci_command,
307 cmd_list);
308}
309
310/*
311 * Turn all commands on command ring with status set to "aborted" to no-op trbs.
312 * If there are other commands waiting then restart the ring and kick the timer.
313 * This must be called with command ring stopped and xhci->lock held.
314 */
315static void xhci_handle_stopped_cmd_ring(struct xhci_hcd *xhci,
316 struct xhci_command *cur_cmd)
317{
318 struct xhci_command *i_cmd;
319
320 /* Turn all aborted commands in list to no-ops, then restart */
321 list_for_each_entry(i_cmd, &xhci->cmd_list, cmd_list) {
322
323 if (i_cmd->status != COMP_COMMAND_ABORTED)
324 continue;
325
326 i_cmd->status = COMP_COMMAND_RING_STOPPED;
327
328 xhci_dbg(xhci, "Turn aborted command %p to no-op\n",
329 i_cmd->command_trb);
330
331 trb_to_noop(i_cmd->command_trb, TRB_CMD_NOOP);
332
333 /*
334 * caller waiting for completion is called when command
335 * completion event is received for these no-op commands
336 */
337 }
338
339 xhci->cmd_ring_state = CMD_RING_STATE_RUNNING;
340
341 /* ring command ring doorbell to restart the command ring */
342 if ((xhci->cmd_ring->dequeue != xhci->cmd_ring->enqueue) &&
343 !(xhci->xhc_state & XHCI_STATE_DYING)) {
344 xhci->current_cmd = cur_cmd;
345 xhci_mod_cmd_timer(xhci, XHCI_CMD_DEFAULT_TIMEOUT);
346 xhci_ring_cmd_db(xhci);
347 }
348}
349
350/* Must be called with xhci->lock held, releases and aquires lock back */
351static int xhci_abort_cmd_ring(struct xhci_hcd *xhci, unsigned long flags)
352{
353 u64 temp_64;
354 int ret;
355
356 xhci_dbg(xhci, "Abort command ring\n");
357
358 reinit_completion(&xhci->cmd_ring_stop_completion);
359
360 temp_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
361 xhci_write_64(xhci, temp_64 | CMD_RING_ABORT,
362 &xhci->op_regs->cmd_ring);
363
364 /* Section 4.6.1.2 of xHCI 1.0 spec says software should also time the
365 * completion of the Command Abort operation. If CRR is not negated in 5
366 * seconds then driver handles it as if host died (-ENODEV).
367 * In the future we should distinguish between -ENODEV and -ETIMEDOUT
368 * and try to recover a -ETIMEDOUT with a host controller reset.
369 */
370 ret = xhci_handshake(&xhci->op_regs->cmd_ring,
371 CMD_RING_RUNNING, 0, 5 * 1000 * 1000);
372 if (ret < 0) {
373 xhci_err(xhci, "Abort failed to stop command ring: %d\n", ret);
374 xhci_halt(xhci);
375 xhci_hc_died(xhci);
376 return ret;
377 }
378 /*
379 * Writing the CMD_RING_ABORT bit should cause a cmd completion event,
380 * however on some host hw the CMD_RING_RUNNING bit is correctly cleared
381 * but the completion event in never sent. Wait 2 secs (arbitrary
382 * number) to handle those cases after negation of CMD_RING_RUNNING.
383 */
384 spin_unlock_irqrestore(&xhci->lock, flags);
385 ret = wait_for_completion_timeout(&xhci->cmd_ring_stop_completion,
386 msecs_to_jiffies(2000));
387 spin_lock_irqsave(&xhci->lock, flags);
388 if (!ret) {
389 xhci_dbg(xhci, "No stop event for abort, ring start fail?\n");
390 xhci_cleanup_command_queue(xhci);
391 } else {
392 xhci_handle_stopped_cmd_ring(xhci, xhci_next_queued_cmd(xhci));
393 }
394 return 0;
395}
396
397void xhci_ring_ep_doorbell(struct xhci_hcd *xhci,
398 unsigned int slot_id,
399 unsigned int ep_index,
400 unsigned int stream_id)
401{
402 __le32 __iomem *db_addr = &xhci->dba->doorbell[slot_id];
403 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
404 unsigned int ep_state = ep->ep_state;
405
406 /* Don't ring the doorbell for this endpoint if there are pending
407 * cancellations because we don't want to interrupt processing.
408 * We don't want to restart any stream rings if there's a set dequeue
409 * pointer command pending because the device can choose to start any
410 * stream once the endpoint is on the HW schedule.
411 */
412 if ((ep_state & EP_STOP_CMD_PENDING) || (ep_state & SET_DEQ_PENDING) ||
413 (ep_state & EP_HALTED))
414 return;
415 writel(DB_VALUE(ep_index, stream_id), db_addr);
416 /* The CPU has better things to do at this point than wait for a
417 * write-posting flush. It'll get there soon enough.
418 */
419}
420
421/* Ring the doorbell for any rings with pending URBs */
422static void ring_doorbell_for_active_rings(struct xhci_hcd *xhci,
423 unsigned int slot_id,
424 unsigned int ep_index)
425{
426 unsigned int stream_id;
427 struct xhci_virt_ep *ep;
428
429 ep = &xhci->devs[slot_id]->eps[ep_index];
430
431 /* A ring has pending URBs if its TD list is not empty */
432 if (!(ep->ep_state & EP_HAS_STREAMS)) {
433 if (ep->ring && !(list_empty(&ep->ring->td_list)))
434 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, 0);
435 return;
436 }
437
438 for (stream_id = 1; stream_id < ep->stream_info->num_streams;
439 stream_id++) {
440 struct xhci_stream_info *stream_info = ep->stream_info;
441 if (!list_empty(&stream_info->stream_rings[stream_id]->td_list))
442 xhci_ring_ep_doorbell(xhci, slot_id, ep_index,
443 stream_id);
444 }
445}
446
447/* Get the right ring for the given slot_id, ep_index and stream_id.
448 * If the endpoint supports streams, boundary check the URB's stream ID.
449 * If the endpoint doesn't support streams, return the singular endpoint ring.
450 */
451struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
452 unsigned int slot_id, unsigned int ep_index,
453 unsigned int stream_id)
454{
455 struct xhci_virt_ep *ep;
456
457 ep = &xhci->devs[slot_id]->eps[ep_index];
458 /* Common case: no streams */
459 if (!(ep->ep_state & EP_HAS_STREAMS))
460 return ep->ring;
461
462 if (stream_id == 0) {
463 xhci_warn(xhci,
464 "WARN: Slot ID %u, ep index %u has streams, "
465 "but URB has no stream ID.\n",
466 slot_id, ep_index);
467 return NULL;
468 }
469
470 if (stream_id < ep->stream_info->num_streams)
471 return ep->stream_info->stream_rings[stream_id];
472
473 xhci_warn(xhci,
474 "WARN: Slot ID %u, ep index %u has "
475 "stream IDs 1 to %u allocated, "
476 "but stream ID %u is requested.\n",
477 slot_id, ep_index,
478 ep->stream_info->num_streams - 1,
479 stream_id);
480 return NULL;
481}
482
483
484/*
485 * Get the hw dequeue pointer xHC stopped on, either directly from the
486 * endpoint context, or if streams are in use from the stream context.
487 * The returned hw_dequeue contains the lowest four bits with cycle state
488 * and possbile stream context type.
489 */
490static u64 xhci_get_hw_deq(struct xhci_hcd *xhci, struct xhci_virt_device *vdev,
491 unsigned int ep_index, unsigned int stream_id)
492{
493 struct xhci_ep_ctx *ep_ctx;
494 struct xhci_stream_ctx *st_ctx;
495 struct xhci_virt_ep *ep;
496
497 ep = &vdev->eps[ep_index];
498
499 if (ep->ep_state & EP_HAS_STREAMS) {
500 st_ctx = &ep->stream_info->stream_ctx_array[stream_id];
501 return le64_to_cpu(st_ctx->stream_ring);
502 }
503 ep_ctx = xhci_get_ep_ctx(xhci, vdev->out_ctx, ep_index);
504 return le64_to_cpu(ep_ctx->deq);
505}
506
507/*
508 * Move the xHC's endpoint ring dequeue pointer past cur_td.
509 * Record the new state of the xHC's endpoint ring dequeue segment,
510 * dequeue pointer, stream id, and new consumer cycle state in state.
511 * Update our internal representation of the ring's dequeue pointer.
512 *
513 * We do this in three jumps:
514 * - First we update our new ring state to be the same as when the xHC stopped.
515 * - Then we traverse the ring to find the segment that contains
516 * the last TRB in the TD. We toggle the xHC's new cycle state when we pass
517 * any link TRBs with the toggle cycle bit set.
518 * - Finally we move the dequeue state one TRB further, toggling the cycle bit
519 * if we've moved it past a link TRB with the toggle cycle bit set.
520 *
521 * Some of the uses of xhci_generic_trb are grotty, but if they're done
522 * with correct __le32 accesses they should work fine. Only users of this are
523 * in here.
524 */
525void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
526 unsigned int slot_id, unsigned int ep_index,
527 unsigned int stream_id, struct xhci_td *cur_td,
528 struct xhci_dequeue_state *state)
529{
530 struct xhci_virt_device *dev = xhci->devs[slot_id];
531 struct xhci_virt_ep *ep = &dev->eps[ep_index];
532 struct xhci_ring *ep_ring;
533 struct xhci_segment *new_seg;
534 union xhci_trb *new_deq;
535 dma_addr_t addr;
536 u64 hw_dequeue;
537 bool cycle_found = false;
538 bool td_last_trb_found = false;
539
540 ep_ring = xhci_triad_to_transfer_ring(xhci, slot_id,
541 ep_index, stream_id);
542 if (!ep_ring) {
543 xhci_warn(xhci, "WARN can't find new dequeue state "
544 "for invalid stream ID %u.\n",
545 stream_id);
546 return;
547 }
548 /* Dig out the cycle state saved by the xHC during the stop ep cmd */
549 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
550 "Finding endpoint context");
551
552 hw_dequeue = xhci_get_hw_deq(xhci, dev, ep_index, stream_id);
553 new_seg = ep_ring->deq_seg;
554 new_deq = ep_ring->dequeue;
555 state->new_cycle_state = hw_dequeue & 0x1;
556 state->stream_id = stream_id;
557
558 /*
559 * We want to find the pointer, segment and cycle state of the new trb
560 * (the one after current TD's last_trb). We know the cycle state at
561 * hw_dequeue, so walk the ring until both hw_dequeue and last_trb are
562 * found.
563 */
564 do {
565 if (!cycle_found && xhci_trb_virt_to_dma(new_seg, new_deq)
566 == (dma_addr_t)(hw_dequeue & ~0xf)) {
567 cycle_found = true;
568 if (td_last_trb_found)
569 break;
570 }
571 if (new_deq == cur_td->last_trb)
572 td_last_trb_found = true;
573
574 if (cycle_found && trb_is_link(new_deq) &&
575 link_trb_toggles_cycle(new_deq))
576 state->new_cycle_state ^= 0x1;
577
578 next_trb(xhci, ep_ring, &new_seg, &new_deq);
579
580 /* Search wrapped around, bail out */
581 if (new_deq == ep->ring->dequeue) {
582 xhci_err(xhci, "Error: Failed finding new dequeue state\n");
583 state->new_deq_seg = NULL;
584 state->new_deq_ptr = NULL;
585 return;
586 }
587
588 } while (!cycle_found || !td_last_trb_found);
589
590 state->new_deq_seg = new_seg;
591 state->new_deq_ptr = new_deq;
592
593 /* Don't update the ring cycle state for the producer (us). */
594 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
595 "Cycle state = 0x%x", state->new_cycle_state);
596
597 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
598 "New dequeue segment = %p (virtual)",
599 state->new_deq_seg);
600 addr = xhci_trb_virt_to_dma(state->new_deq_seg, state->new_deq_ptr);
601 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
602 "New dequeue pointer = 0x%llx (DMA)",
603 (unsigned long long) addr);
604}
605
606/* flip_cycle means flip the cycle bit of all but the first and last TRB.
607 * (The last TRB actually points to the ring enqueue pointer, which is not part
608 * of this TD.) This is used to remove partially enqueued isoc TDs from a ring.
609 */
610static void td_to_noop(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
611 struct xhci_td *td, bool flip_cycle)
612{
613 struct xhci_segment *seg = td->start_seg;
614 union xhci_trb *trb = td->first_trb;
615
616 while (1) {
617 trb_to_noop(trb, TRB_TR_NOOP);
618
619 /* flip cycle if asked to */
620 if (flip_cycle && trb != td->first_trb && trb != td->last_trb)
621 trb->generic.field[3] ^= cpu_to_le32(TRB_CYCLE);
622
623 if (trb == td->last_trb)
624 break;
625
626 next_trb(xhci, ep_ring, &seg, &trb);
627 }
628}
629
630static void xhci_stop_watchdog_timer_in_irq(struct xhci_hcd *xhci,
631 struct xhci_virt_ep *ep)
632{
633 ep->ep_state &= ~EP_STOP_CMD_PENDING;
634 /* Can't del_timer_sync in interrupt */
635 del_timer(&ep->stop_cmd_timer);
636}
637
638/*
639 * Must be called with xhci->lock held in interrupt context,
640 * releases and re-acquires xhci->lock
641 */
642static void xhci_giveback_urb_in_irq(struct xhci_hcd *xhci,
643 struct xhci_td *cur_td, int status)
644{
645 struct urb *urb = cur_td->urb;
646 struct urb_priv *urb_priv = urb->hcpriv;
647 struct usb_hcd *hcd = bus_to_hcd(urb->dev->bus);
648
649 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
650 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
651 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
652 if (xhci->quirks & XHCI_AMD_PLL_FIX)
653 usb_amd_quirk_pll_enable();
654 }
655 }
656 xhci_urb_free_priv(urb_priv);
657 usb_hcd_unlink_urb_from_ep(hcd, urb);
658 spin_unlock(&xhci->lock);
659 trace_xhci_urb_giveback(urb);
660 usb_hcd_giveback_urb(hcd, urb, status);
661 spin_lock(&xhci->lock);
662}
663
664static void xhci_unmap_td_bounce_buffer(struct xhci_hcd *xhci,
665 struct xhci_ring *ring, struct xhci_td *td)
666{
667 struct device *dev = xhci_to_hcd(xhci)->self.controller;
668 struct xhci_segment *seg = td->bounce_seg;
669 struct urb *urb = td->urb;
670 size_t len;
671
672 if (!ring || !seg || !urb)
673 return;
674
675 if (usb_urb_dir_out(urb)) {
676 dma_unmap_single(dev, seg->bounce_dma, ring->bounce_buf_len,
677 DMA_TO_DEVICE);
678 return;
679 }
680
681 dma_unmap_single(dev, seg->bounce_dma, ring->bounce_buf_len,
682 DMA_FROM_DEVICE);
683 /* for in tranfers we need to copy the data from bounce to sg */
684 len = sg_pcopy_from_buffer(urb->sg, urb->num_sgs, seg->bounce_buf,
685 seg->bounce_len, seg->bounce_offs);
686 if (len != seg->bounce_len)
687 xhci_warn(xhci, "WARN Wrong bounce buffer read length: %zu != %d\n",
688 len, seg->bounce_len);
689 seg->bounce_len = 0;
690 seg->bounce_offs = 0;
691}
692
693/*
694 * When we get a command completion for a Stop Endpoint Command, we need to
695 * unlink any cancelled TDs from the ring. There are two ways to do that:
696 *
697 * 1. If the HW was in the middle of processing the TD that needs to be
698 * cancelled, then we must move the ring's dequeue pointer past the last TRB
699 * in the TD with a Set Dequeue Pointer Command.
700 * 2. Otherwise, we turn all the TRBs in the TD into No-op TRBs (with the chain
701 * bit cleared) so that the HW will skip over them.
702 */
703static void xhci_handle_cmd_stop_ep(struct xhci_hcd *xhci, int slot_id,
704 union xhci_trb *trb, struct xhci_event_cmd *event)
705{
706 unsigned int ep_index;
707 struct xhci_ring *ep_ring;
708 struct xhci_virt_ep *ep;
709 struct xhci_td *cur_td = NULL;
710 struct xhci_td *last_unlinked_td;
711 struct xhci_ep_ctx *ep_ctx;
712 struct xhci_virt_device *vdev;
713 u64 hw_deq;
714 struct xhci_dequeue_state deq_state;
715
716 if (unlikely(TRB_TO_SUSPEND_PORT(le32_to_cpu(trb->generic.field[3])))) {
717 if (!xhci->devs[slot_id])
718 xhci_warn(xhci, "Stop endpoint command "
719 "completion for disabled slot %u\n",
720 slot_id);
721 return;
722 }
723
724 memset(&deq_state, 0, sizeof(deq_state));
725 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
726
727 vdev = xhci->devs[slot_id];
728 ep_ctx = xhci_get_ep_ctx(xhci, vdev->out_ctx, ep_index);
729 trace_xhci_handle_cmd_stop_ep(ep_ctx);
730
731 ep = &xhci->devs[slot_id]->eps[ep_index];
732 last_unlinked_td = list_last_entry(&ep->cancelled_td_list,
733 struct xhci_td, cancelled_td_list);
734
735 if (list_empty(&ep->cancelled_td_list)) {
736 xhci_stop_watchdog_timer_in_irq(xhci, ep);
737 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
738 return;
739 }
740
741 /* Fix up the ep ring first, so HW stops executing cancelled TDs.
742 * We have the xHCI lock, so nothing can modify this list until we drop
743 * it. We're also in the event handler, so we can't get re-interrupted
744 * if another Stop Endpoint command completes
745 */
746 list_for_each_entry(cur_td, &ep->cancelled_td_list, cancelled_td_list) {
747 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
748 "Removing canceled TD starting at 0x%llx (dma).",
749 (unsigned long long)xhci_trb_virt_to_dma(
750 cur_td->start_seg, cur_td->first_trb));
751 ep_ring = xhci_urb_to_transfer_ring(xhci, cur_td->urb);
752 if (!ep_ring) {
753 /* This shouldn't happen unless a driver is mucking
754 * with the stream ID after submission. This will
755 * leave the TD on the hardware ring, and the hardware
756 * will try to execute it, and may access a buffer
757 * that has already been freed. In the best case, the
758 * hardware will execute it, and the event handler will
759 * ignore the completion event for that TD, since it was
760 * removed from the td_list for that endpoint. In
761 * short, don't muck with the stream ID after
762 * submission.
763 */
764 xhci_warn(xhci, "WARN Cancelled URB %p "
765 "has invalid stream ID %u.\n",
766 cur_td->urb,
767 cur_td->urb->stream_id);
768 goto remove_finished_td;
769 }
770 /*
771 * If we stopped on the TD we need to cancel, then we have to
772 * move the xHC endpoint ring dequeue pointer past this TD.
773 */
774 hw_deq = xhci_get_hw_deq(xhci, vdev, ep_index,
775 cur_td->urb->stream_id);
776 hw_deq &= ~0xf;
777
778 if (trb_in_td(xhci, cur_td->start_seg, cur_td->first_trb,
779 cur_td->last_trb, hw_deq, false)) {
780 xhci_find_new_dequeue_state(xhci, slot_id, ep_index,
781 cur_td->urb->stream_id,
782 cur_td, &deq_state);
783 } else {
784 td_to_noop(xhci, ep_ring, cur_td, false);
785 }
786
787remove_finished_td:
788 /*
789 * The event handler won't see a completion for this TD anymore,
790 * so remove it from the endpoint ring's TD list. Keep it in
791 * the cancelled TD list for URB completion later.
792 */
793 list_del_init(&cur_td->td_list);
794 }
795
796 xhci_stop_watchdog_timer_in_irq(xhci, ep);
797
798 /* If necessary, queue a Set Transfer Ring Dequeue Pointer command */
799 if (deq_state.new_deq_ptr && deq_state.new_deq_seg) {
800 xhci_queue_new_dequeue_state(xhci, slot_id, ep_index,
801 &deq_state);
802 xhci_ring_cmd_db(xhci);
803 } else {
804 /* Otherwise ring the doorbell(s) to restart queued transfers */
805 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
806 }
807
808 /*
809 * Drop the lock and complete the URBs in the cancelled TD list.
810 * New TDs to be cancelled might be added to the end of the list before
811 * we can complete all the URBs for the TDs we already unlinked.
812 * So stop when we've completed the URB for the last TD we unlinked.
813 */
814 do {
815 cur_td = list_first_entry(&ep->cancelled_td_list,
816 struct xhci_td, cancelled_td_list);
817 list_del_init(&cur_td->cancelled_td_list);
818
819 /* Clean up the cancelled URB */
820 /* Doesn't matter what we pass for status, since the core will
821 * just overwrite it (because the URB has been unlinked).
822 */
823 ep_ring = xhci_urb_to_transfer_ring(xhci, cur_td->urb);
824 xhci_unmap_td_bounce_buffer(xhci, ep_ring, cur_td);
825 inc_td_cnt(cur_td->urb);
826 if (last_td_in_urb(cur_td))
827 xhci_giveback_urb_in_irq(xhci, cur_td, 0);
828
829 /* Stop processing the cancelled list if the watchdog timer is
830 * running.
831 */
832 if (xhci->xhc_state & XHCI_STATE_DYING)
833 return;
834 } while (cur_td != last_unlinked_td);
835
836 /* Return to the event handler with xhci->lock re-acquired */
837}
838
839static void xhci_kill_ring_urbs(struct xhci_hcd *xhci, struct xhci_ring *ring)
840{
841 struct xhci_td *cur_td;
842 struct xhci_td *tmp;
843
844 list_for_each_entry_safe(cur_td, tmp, &ring->td_list, td_list) {
845 list_del_init(&cur_td->td_list);
846
847 if (!list_empty(&cur_td->cancelled_td_list))
848 list_del_init(&cur_td->cancelled_td_list);
849
850 xhci_unmap_td_bounce_buffer(xhci, ring, cur_td);
851
852 inc_td_cnt(cur_td->urb);
853 if (last_td_in_urb(cur_td))
854 xhci_giveback_urb_in_irq(xhci, cur_td, -ESHUTDOWN);
855 }
856}
857
858static void xhci_kill_endpoint_urbs(struct xhci_hcd *xhci,
859 int slot_id, int ep_index)
860{
861 struct xhci_td *cur_td;
862 struct xhci_td *tmp;
863 struct xhci_virt_ep *ep;
864 struct xhci_ring *ring;
865
866 ep = &xhci->devs[slot_id]->eps[ep_index];
867 if ((ep->ep_state & EP_HAS_STREAMS) ||
868 (ep->ep_state & EP_GETTING_NO_STREAMS)) {
869 int stream_id;
870
871 for (stream_id = 1; stream_id < ep->stream_info->num_streams;
872 stream_id++) {
873 ring = ep->stream_info->stream_rings[stream_id];
874 if (!ring)
875 continue;
876
877 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
878 "Killing URBs for slot ID %u, ep index %u, stream %u",
879 slot_id, ep_index, stream_id);
880 xhci_kill_ring_urbs(xhci, ring);
881 }
882 } else {
883 ring = ep->ring;
884 if (!ring)
885 return;
886 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
887 "Killing URBs for slot ID %u, ep index %u",
888 slot_id, ep_index);
889 xhci_kill_ring_urbs(xhci, ring);
890 }
891
892 list_for_each_entry_safe(cur_td, tmp, &ep->cancelled_td_list,
893 cancelled_td_list) {
894 list_del_init(&cur_td->cancelled_td_list);
895 inc_td_cnt(cur_td->urb);
896
897 if (last_td_in_urb(cur_td))
898 xhci_giveback_urb_in_irq(xhci, cur_td, -ESHUTDOWN);
899 }
900}
901
902/*
903 * host controller died, register read returns 0xffffffff
904 * Complete pending commands, mark them ABORTED.
905 * URBs need to be given back as usb core might be waiting with device locks
906 * held for the URBs to finish during device disconnect, blocking host remove.
907 *
908 * Call with xhci->lock held.
909 * lock is relased and re-acquired while giving back urb.
910 */
911void xhci_hc_died(struct xhci_hcd *xhci)
912{
913 int i, j;
914
915 if (xhci->xhc_state & XHCI_STATE_DYING)
916 return;
917
918 xhci_err(xhci, "xHCI host controller not responding, assume dead\n");
919 xhci->xhc_state |= XHCI_STATE_DYING;
920
921 xhci_cleanup_command_queue(xhci);
922
923 /* return any pending urbs, remove may be waiting for them */
924 for (i = 0; i <= HCS_MAX_SLOTS(xhci->hcs_params1); i++) {
925 if (!xhci->devs[i])
926 continue;
927 for (j = 0; j < 31; j++)
928 xhci_kill_endpoint_urbs(xhci, i, j);
929 }
930
931 /* inform usb core hc died if PCI remove isn't already handling it */
932 if (!(xhci->xhc_state & XHCI_STATE_REMOVING))
933 usb_hc_died(xhci_to_hcd(xhci));
934}
935
936/* Watchdog timer function for when a stop endpoint command fails to complete.
937 * In this case, we assume the host controller is broken or dying or dead. The
938 * host may still be completing some other events, so we have to be careful to
939 * let the event ring handler and the URB dequeueing/enqueueing functions know
940 * through xhci->state.
941 *
942 * The timer may also fire if the host takes a very long time to respond to the
943 * command, and the stop endpoint command completion handler cannot delete the
944 * timer before the timer function is called. Another endpoint cancellation may
945 * sneak in before the timer function can grab the lock, and that may queue
946 * another stop endpoint command and add the timer back. So we cannot use a
947 * simple flag to say whether there is a pending stop endpoint command for a
948 * particular endpoint.
949 *
950 * Instead we use a combination of that flag and checking if a new timer is
951 * pending.
952 */
953void xhci_stop_endpoint_command_watchdog(unsigned long arg)
954{
955 struct xhci_hcd *xhci;
956 struct xhci_virt_ep *ep;
957 unsigned long flags;
958
959 ep = (struct xhci_virt_ep *) arg;
960 xhci = ep->xhci;
961
962 spin_lock_irqsave(&xhci->lock, flags);
963
964 /* bail out if cmd completed but raced with stop ep watchdog timer.*/
965 if (!(ep->ep_state & EP_STOP_CMD_PENDING) ||
966 timer_pending(&ep->stop_cmd_timer)) {
967 spin_unlock_irqrestore(&xhci->lock, flags);
968 xhci_dbg(xhci, "Stop EP timer raced with cmd completion, exit");
969 return;
970 }
971
972 xhci_warn(xhci, "xHCI host not responding to stop endpoint command.\n");
973 ep->ep_state &= ~EP_STOP_CMD_PENDING;
974
975 xhci_halt(xhci);
976
977 /*
978 * handle a stop endpoint cmd timeout as if host died (-ENODEV).
979 * In the future we could distinguish between -ENODEV and -ETIMEDOUT
980 * and try to recover a -ETIMEDOUT with a host controller reset
981 */
982 xhci_hc_died(xhci);
983
984 spin_unlock_irqrestore(&xhci->lock, flags);
985 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
986 "xHCI host controller is dead.");
987}
988
989static void update_ring_for_set_deq_completion(struct xhci_hcd *xhci,
990 struct xhci_virt_device *dev,
991 struct xhci_ring *ep_ring,
992 unsigned int ep_index)
993{
994 union xhci_trb *dequeue_temp;
995 int num_trbs_free_temp;
996 bool revert = false;
997
998 num_trbs_free_temp = ep_ring->num_trbs_free;
999 dequeue_temp = ep_ring->dequeue;
1000
1001 /* If we get two back-to-back stalls, and the first stalled transfer
1002 * ends just before a link TRB, the dequeue pointer will be left on
1003 * the link TRB by the code in the while loop. So we have to update
1004 * the dequeue pointer one segment further, or we'll jump off
1005 * the segment into la-la-land.
1006 */
1007 if (trb_is_link(ep_ring->dequeue)) {
1008 ep_ring->deq_seg = ep_ring->deq_seg->next;
1009 ep_ring->dequeue = ep_ring->deq_seg->trbs;
1010 }
1011
1012 while (ep_ring->dequeue != dev->eps[ep_index].queued_deq_ptr) {
1013 /* We have more usable TRBs */
1014 ep_ring->num_trbs_free++;
1015 ep_ring->dequeue++;
1016 if (trb_is_link(ep_ring->dequeue)) {
1017 if (ep_ring->dequeue ==
1018 dev->eps[ep_index].queued_deq_ptr)
1019 break;
1020 ep_ring->deq_seg = ep_ring->deq_seg->next;
1021 ep_ring->dequeue = ep_ring->deq_seg->trbs;
1022 }
1023 if (ep_ring->dequeue == dequeue_temp) {
1024 revert = true;
1025 break;
1026 }
1027 }
1028
1029 if (revert) {
1030 xhci_dbg(xhci, "Unable to find new dequeue pointer\n");
1031 ep_ring->num_trbs_free = num_trbs_free_temp;
1032 }
1033}
1034
1035/*
1036 * When we get a completion for a Set Transfer Ring Dequeue Pointer command,
1037 * we need to clear the set deq pending flag in the endpoint ring state, so that
1038 * the TD queueing code can ring the doorbell again. We also need to ring the
1039 * endpoint doorbell to restart the ring, but only if there aren't more
1040 * cancellations pending.
1041 */
1042static void xhci_handle_cmd_set_deq(struct xhci_hcd *xhci, int slot_id,
1043 union xhci_trb *trb, u32 cmd_comp_code)
1044{
1045 unsigned int ep_index;
1046 unsigned int stream_id;
1047 struct xhci_ring *ep_ring;
1048 struct xhci_virt_device *dev;
1049 struct xhci_virt_ep *ep;
1050 struct xhci_ep_ctx *ep_ctx;
1051 struct xhci_slot_ctx *slot_ctx;
1052
1053 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
1054 stream_id = TRB_TO_STREAM_ID(le32_to_cpu(trb->generic.field[2]));
1055 dev = xhci->devs[slot_id];
1056 ep = &dev->eps[ep_index];
1057
1058 ep_ring = xhci_stream_id_to_ring(dev, ep_index, stream_id);
1059 if (!ep_ring) {
1060 xhci_warn(xhci, "WARN Set TR deq ptr command for freed stream ID %u\n",
1061 stream_id);
1062 /* XXX: Harmless??? */
1063 goto cleanup;
1064 }
1065
1066 ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
1067 slot_ctx = xhci_get_slot_ctx(xhci, dev->out_ctx);
1068 trace_xhci_handle_cmd_set_deq(slot_ctx);
1069 trace_xhci_handle_cmd_set_deq_ep(ep_ctx);
1070
1071 if (cmd_comp_code != COMP_SUCCESS) {
1072 unsigned int ep_state;
1073 unsigned int slot_state;
1074
1075 switch (cmd_comp_code) {
1076 case COMP_TRB_ERROR:
1077 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd invalid because of stream ID configuration\n");
1078 break;
1079 case COMP_CONTEXT_STATE_ERROR:
1080 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed due to incorrect slot or ep state.\n");
1081 ep_state = GET_EP_CTX_STATE(ep_ctx);
1082 slot_state = le32_to_cpu(slot_ctx->dev_state);
1083 slot_state = GET_SLOT_STATE(slot_state);
1084 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1085 "Slot state = %u, EP state = %u",
1086 slot_state, ep_state);
1087 break;
1088 case COMP_SLOT_NOT_ENABLED_ERROR:
1089 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed because slot %u was not enabled.\n",
1090 slot_id);
1091 break;
1092 default:
1093 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd with unknown completion code of %u.\n",
1094 cmd_comp_code);
1095 break;
1096 }
1097 /* OK what do we do now? The endpoint state is hosed, and we
1098 * should never get to this point if the synchronization between
1099 * queueing, and endpoint state are correct. This might happen
1100 * if the device gets disconnected after we've finished
1101 * cancelling URBs, which might not be an error...
1102 */
1103 } else {
1104 u64 deq;
1105 /* 4.6.10 deq ptr is written to the stream ctx for streams */
1106 if (ep->ep_state & EP_HAS_STREAMS) {
1107 struct xhci_stream_ctx *ctx =
1108 &ep->stream_info->stream_ctx_array[stream_id];
1109 deq = le64_to_cpu(ctx->stream_ring) & SCTX_DEQ_MASK;
1110 } else {
1111 deq = le64_to_cpu(ep_ctx->deq) & ~EP_CTX_CYCLE_MASK;
1112 }
1113 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1114 "Successful Set TR Deq Ptr cmd, deq = @%08llx", deq);
1115 if (xhci_trb_virt_to_dma(ep->queued_deq_seg,
1116 ep->queued_deq_ptr) == deq) {
1117 /* Update the ring's dequeue segment and dequeue pointer
1118 * to reflect the new position.
1119 */
1120 update_ring_for_set_deq_completion(xhci, dev,
1121 ep_ring, ep_index);
1122 } else {
1123 xhci_warn(xhci, "Mismatch between completed Set TR Deq Ptr command & xHCI internal state.\n");
1124 xhci_warn(xhci, "ep deq seg = %p, deq ptr = %p\n",
1125 ep->queued_deq_seg, ep->queued_deq_ptr);
1126 }
1127 }
1128
1129cleanup:
1130 dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
1131 dev->eps[ep_index].queued_deq_seg = NULL;
1132 dev->eps[ep_index].queued_deq_ptr = NULL;
1133 /* Restart any rings with pending URBs */
1134 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
1135}
1136
1137static void xhci_handle_cmd_reset_ep(struct xhci_hcd *xhci, int slot_id,
1138 union xhci_trb *trb, u32 cmd_comp_code)
1139{
1140 struct xhci_virt_device *vdev;
1141 struct xhci_ep_ctx *ep_ctx;
1142 unsigned int ep_index;
1143
1144 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
1145 vdev = xhci->devs[slot_id];
1146 ep_ctx = xhci_get_ep_ctx(xhci, vdev->out_ctx, ep_index);
1147 trace_xhci_handle_cmd_reset_ep(ep_ctx);
1148
1149 /* This command will only fail if the endpoint wasn't halted,
1150 * but we don't care.
1151 */
1152 xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep,
1153 "Ignoring reset ep completion code of %u", cmd_comp_code);
1154
1155 /* HW with the reset endpoint quirk needs to have a configure endpoint
1156 * command complete before the endpoint can be used. Queue that here
1157 * because the HW can't handle two commands being queued in a row.
1158 */
1159 if (xhci->quirks & XHCI_RESET_EP_QUIRK) {
1160 struct xhci_command *command;
1161
1162 command = xhci_alloc_command(xhci, false, false, GFP_ATOMIC);
1163 if (!command)
1164 return;
1165
1166 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1167 "Queueing configure endpoint command");
1168 xhci_queue_configure_endpoint(xhci, command,
1169 xhci->devs[slot_id]->in_ctx->dma, slot_id,
1170 false);
1171 xhci_ring_cmd_db(xhci);
1172 } else {
1173 /* Clear our internal halted state */
1174 xhci->devs[slot_id]->eps[ep_index].ep_state &= ~EP_HALTED;
1175 }
1176}
1177
1178static void xhci_handle_cmd_enable_slot(struct xhci_hcd *xhci, int slot_id,
1179 struct xhci_command *command, u32 cmd_comp_code)
1180{
1181 if (cmd_comp_code == COMP_SUCCESS)
1182 command->slot_id = slot_id;
1183 else
1184 command->slot_id = 0;
1185}
1186
1187static void xhci_handle_cmd_disable_slot(struct xhci_hcd *xhci, int slot_id)
1188{
1189 struct xhci_virt_device *virt_dev;
1190 struct xhci_slot_ctx *slot_ctx;
1191
1192 virt_dev = xhci->devs[slot_id];
1193 if (!virt_dev)
1194 return;
1195
1196 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
1197 trace_xhci_handle_cmd_disable_slot(slot_ctx);
1198
1199 if (xhci->quirks & XHCI_EP_LIMIT_QUIRK)
1200 /* Delete default control endpoint resources */
1201 xhci_free_device_endpoint_resources(xhci, virt_dev, true);
1202 xhci_free_virt_device(xhci, slot_id);
1203}
1204
1205static void xhci_handle_cmd_config_ep(struct xhci_hcd *xhci, int slot_id,
1206 struct xhci_event_cmd *event, u32 cmd_comp_code)
1207{
1208 struct xhci_virt_device *virt_dev;
1209 struct xhci_input_control_ctx *ctrl_ctx;
1210 struct xhci_ep_ctx *ep_ctx;
1211 unsigned int ep_index;
1212 unsigned int ep_state;
1213 u32 add_flags, drop_flags;
1214
1215 /*
1216 * Configure endpoint commands can come from the USB core
1217 * configuration or alt setting changes, or because the HW
1218 * needed an extra configure endpoint command after a reset
1219 * endpoint command or streams were being configured.
1220 * If the command was for a halted endpoint, the xHCI driver
1221 * is not waiting on the configure endpoint command.
1222 */
1223 virt_dev = xhci->devs[slot_id];
1224 ctrl_ctx = xhci_get_input_control_ctx(virt_dev->in_ctx);
1225 if (!ctrl_ctx) {
1226 xhci_warn(xhci, "Could not get input context, bad type.\n");
1227 return;
1228 }
1229
1230 add_flags = le32_to_cpu(ctrl_ctx->add_flags);
1231 drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
1232 /* Input ctx add_flags are the endpoint index plus one */
1233 ep_index = xhci_last_valid_endpoint(add_flags) - 1;
1234
1235 ep_ctx = xhci_get_ep_ctx(xhci, virt_dev->out_ctx, ep_index);
1236 trace_xhci_handle_cmd_config_ep(ep_ctx);
1237
1238 /* A usb_set_interface() call directly after clearing a halted
1239 * condition may race on this quirky hardware. Not worth
1240 * worrying about, since this is prototype hardware. Not sure
1241 * if this will work for streams, but streams support was
1242 * untested on this prototype.
1243 */
1244 if (xhci->quirks & XHCI_RESET_EP_QUIRK &&
1245 ep_index != (unsigned int) -1 &&
1246 add_flags - SLOT_FLAG == drop_flags) {
1247 ep_state = virt_dev->eps[ep_index].ep_state;
1248 if (!(ep_state & EP_HALTED))
1249 return;
1250 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1251 "Completed config ep cmd - "
1252 "last ep index = %d, state = %d",
1253 ep_index, ep_state);
1254 /* Clear internal halted state and restart ring(s) */
1255 virt_dev->eps[ep_index].ep_state &= ~EP_HALTED;
1256 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
1257 return;
1258 }
1259 return;
1260}
1261
1262static void xhci_handle_cmd_addr_dev(struct xhci_hcd *xhci, int slot_id)
1263{
1264 struct xhci_virt_device *vdev;
1265 struct xhci_slot_ctx *slot_ctx;
1266
1267 vdev = xhci->devs[slot_id];
1268 slot_ctx = xhci_get_slot_ctx(xhci, vdev->out_ctx);
1269 trace_xhci_handle_cmd_addr_dev(slot_ctx);
1270}
1271
1272static void xhci_handle_cmd_reset_dev(struct xhci_hcd *xhci, int slot_id,
1273 struct xhci_event_cmd *event)
1274{
1275 struct xhci_virt_device *vdev;
1276 struct xhci_slot_ctx *slot_ctx;
1277
1278 vdev = xhci->devs[slot_id];
1279 slot_ctx = xhci_get_slot_ctx(xhci, vdev->out_ctx);
1280 trace_xhci_handle_cmd_reset_dev(slot_ctx);
1281
1282 xhci_dbg(xhci, "Completed reset device command.\n");
1283 if (!xhci->devs[slot_id])
1284 xhci_warn(xhci, "Reset device command completion "
1285 "for disabled slot %u\n", slot_id);
1286}
1287
1288static void xhci_handle_cmd_nec_get_fw(struct xhci_hcd *xhci,
1289 struct xhci_event_cmd *event)
1290{
1291 if (!(xhci->quirks & XHCI_NEC_HOST)) {
1292 xhci_warn(xhci, "WARN NEC_GET_FW command on non-NEC host\n");
1293 return;
1294 }
1295 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1296 "NEC firmware version %2x.%02x",
1297 NEC_FW_MAJOR(le32_to_cpu(event->status)),
1298 NEC_FW_MINOR(le32_to_cpu(event->status)));
1299}
1300
1301static void xhci_complete_del_and_free_cmd(struct xhci_command *cmd, u32 status)
1302{
1303 list_del(&cmd->cmd_list);
1304
1305 if (cmd->completion) {
1306 cmd->status = status;
1307 complete(cmd->completion);
1308 } else {
1309 kfree(cmd);
1310 }
1311}
1312
1313void xhci_cleanup_command_queue(struct xhci_hcd *xhci)
1314{
1315 struct xhci_command *cur_cmd, *tmp_cmd;
1316 xhci->current_cmd = NULL;
1317 list_for_each_entry_safe(cur_cmd, tmp_cmd, &xhci->cmd_list, cmd_list)
1318 xhci_complete_del_and_free_cmd(cur_cmd, COMP_COMMAND_ABORTED);
1319}
1320
1321void xhci_handle_command_timeout(struct work_struct *work)
1322{
1323 struct xhci_hcd *xhci;
1324 unsigned long flags;
1325 u64 hw_ring_state;
1326
1327 xhci = container_of(to_delayed_work(work), struct xhci_hcd, cmd_timer);
1328
1329 spin_lock_irqsave(&xhci->lock, flags);
1330
1331 /*
1332 * If timeout work is pending, or current_cmd is NULL, it means we
1333 * raced with command completion. Command is handled so just return.
1334 */
1335 if (!xhci->current_cmd || delayed_work_pending(&xhci->cmd_timer)) {
1336 spin_unlock_irqrestore(&xhci->lock, flags);
1337 return;
1338 }
1339 /* mark this command to be cancelled */
1340 xhci->current_cmd->status = COMP_COMMAND_ABORTED;
1341
1342 /* Make sure command ring is running before aborting it */
1343 hw_ring_state = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
1344 if (hw_ring_state == ~(u64)0) {
1345 xhci_hc_died(xhci);
1346 goto time_out_completed;
1347 }
1348
1349 if ((xhci->cmd_ring_state & CMD_RING_STATE_RUNNING) &&
1350 (hw_ring_state & CMD_RING_RUNNING)) {
1351 /* Prevent new doorbell, and start command abort */
1352 xhci->cmd_ring_state = CMD_RING_STATE_ABORTED;
1353 xhci_dbg(xhci, "Command timeout\n");
1354 xhci_abort_cmd_ring(xhci, flags);
1355 goto time_out_completed;
1356 }
1357
1358 /* host removed. Bail out */
1359 if (xhci->xhc_state & XHCI_STATE_REMOVING) {
1360 xhci_dbg(xhci, "host removed, ring start fail?\n");
1361 xhci_cleanup_command_queue(xhci);
1362
1363 goto time_out_completed;
1364 }
1365
1366 /* command timeout on stopped ring, ring can't be aborted */
1367 xhci_dbg(xhci, "Command timeout on stopped ring\n");
1368 xhci_handle_stopped_cmd_ring(xhci, xhci->current_cmd);
1369
1370time_out_completed:
1371 spin_unlock_irqrestore(&xhci->lock, flags);
1372 return;
1373}
1374
1375static void handle_cmd_completion(struct xhci_hcd *xhci,
1376 struct xhci_event_cmd *event)
1377{
1378 int slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
1379 u64 cmd_dma;
1380 dma_addr_t cmd_dequeue_dma;
1381 u32 cmd_comp_code;
1382 union xhci_trb *cmd_trb;
1383 struct xhci_command *cmd;
1384 u32 cmd_type;
1385
1386 cmd_dma = le64_to_cpu(event->cmd_trb);
1387 cmd_trb = xhci->cmd_ring->dequeue;
1388
1389 trace_xhci_handle_command(xhci->cmd_ring, &cmd_trb->generic);
1390
1391 cmd_dequeue_dma = xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
1392 cmd_trb);
1393 /*
1394 * Check whether the completion event is for our internal kept
1395 * command.
1396 */
1397 if (!cmd_dequeue_dma || cmd_dma != (u64)cmd_dequeue_dma) {
1398 xhci_warn(xhci,
1399 "ERROR mismatched command completion event\n");
1400 return;
1401 }
1402
1403 cmd = list_first_entry(&xhci->cmd_list, struct xhci_command, cmd_list);
1404
1405 cancel_delayed_work(&xhci->cmd_timer);
1406
1407 cmd_comp_code = GET_COMP_CODE(le32_to_cpu(event->status));
1408
1409 /* If CMD ring stopped we own the trbs between enqueue and dequeue */
1410 if (cmd_comp_code == COMP_COMMAND_RING_STOPPED) {
1411 complete_all(&xhci->cmd_ring_stop_completion);
1412 return;
1413 }
1414
1415 if (cmd->command_trb != xhci->cmd_ring->dequeue) {
1416 xhci_err(xhci,
1417 "Command completion event does not match command\n");
1418 return;
1419 }
1420
1421 /*
1422 * Host aborted the command ring, check if the current command was
1423 * supposed to be aborted, otherwise continue normally.
1424 * The command ring is stopped now, but the xHC will issue a Command
1425 * Ring Stopped event which will cause us to restart it.
1426 */
1427 if (cmd_comp_code == COMP_COMMAND_ABORTED) {
1428 xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
1429 if (cmd->status == COMP_COMMAND_ABORTED) {
1430 if (xhci->current_cmd == cmd)
1431 xhci->current_cmd = NULL;
1432 goto event_handled;
1433 }
1434 }
1435
1436 cmd_type = TRB_FIELD_TO_TYPE(le32_to_cpu(cmd_trb->generic.field[3]));
1437 switch (cmd_type) {
1438 case TRB_ENABLE_SLOT:
1439 xhci_handle_cmd_enable_slot(xhci, slot_id, cmd, cmd_comp_code);
1440 break;
1441 case TRB_DISABLE_SLOT:
1442 xhci_handle_cmd_disable_slot(xhci, slot_id);
1443 break;
1444 case TRB_CONFIG_EP:
1445 if (!cmd->completion)
1446 xhci_handle_cmd_config_ep(xhci, slot_id, event,
1447 cmd_comp_code);
1448 break;
1449 case TRB_EVAL_CONTEXT:
1450 break;
1451 case TRB_ADDR_DEV:
1452 xhci_handle_cmd_addr_dev(xhci, slot_id);
1453 break;
1454 case TRB_STOP_RING:
1455 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1456 le32_to_cpu(cmd_trb->generic.field[3])));
1457 xhci_handle_cmd_stop_ep(xhci, slot_id, cmd_trb, event);
1458 break;
1459 case TRB_SET_DEQ:
1460 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1461 le32_to_cpu(cmd_trb->generic.field[3])));
1462 xhci_handle_cmd_set_deq(xhci, slot_id, cmd_trb, cmd_comp_code);
1463 break;
1464 case TRB_CMD_NOOP:
1465 /* Is this an aborted command turned to NO-OP? */
1466 if (cmd->status == COMP_COMMAND_RING_STOPPED)
1467 cmd_comp_code = COMP_COMMAND_RING_STOPPED;
1468 break;
1469 case TRB_RESET_EP:
1470 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1471 le32_to_cpu(cmd_trb->generic.field[3])));
1472 xhci_handle_cmd_reset_ep(xhci, slot_id, cmd_trb, cmd_comp_code);
1473 break;
1474 case TRB_RESET_DEV:
1475 /* SLOT_ID field in reset device cmd completion event TRB is 0.
1476 * Use the SLOT_ID from the command TRB instead (xhci 4.6.11)
1477 */
1478 slot_id = TRB_TO_SLOT_ID(
1479 le32_to_cpu(cmd_trb->generic.field[3]));
1480 xhci_handle_cmd_reset_dev(xhci, slot_id, event);
1481 break;
1482 case TRB_NEC_GET_FW:
1483 xhci_handle_cmd_nec_get_fw(xhci, event);
1484 break;
1485 default:
1486 /* Skip over unknown commands on the event ring */
1487 xhci_info(xhci, "INFO unknown command type %d\n", cmd_type);
1488 break;
1489 }
1490
1491 /* restart timer if this wasn't the last command */
1492 if (!list_is_singular(&xhci->cmd_list)) {
1493 xhci->current_cmd = list_first_entry(&cmd->cmd_list,
1494 struct xhci_command, cmd_list);
1495 xhci_mod_cmd_timer(xhci, XHCI_CMD_DEFAULT_TIMEOUT);
1496 } else if (xhci->current_cmd == cmd) {
1497 xhci->current_cmd = NULL;
1498 }
1499
1500event_handled:
1501 xhci_complete_del_and_free_cmd(cmd, cmd_comp_code);
1502
1503 inc_deq(xhci, xhci->cmd_ring);
1504}
1505
1506static void handle_vendor_event(struct xhci_hcd *xhci,
1507 union xhci_trb *event)
1508{
1509 u32 trb_type;
1510
1511 trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(event->generic.field[3]));
1512 xhci_dbg(xhci, "Vendor specific event TRB type = %u\n", trb_type);
1513 if (trb_type == TRB_NEC_CMD_COMP && (xhci->quirks & XHCI_NEC_HOST))
1514 handle_cmd_completion(xhci, &event->event_cmd);
1515}
1516
1517/* @port_id: the one-based port ID from the hardware (indexed from array of all
1518 * port registers -- USB 3.0 and USB 2.0).
1519 *
1520 * Returns a zero-based port number, which is suitable for indexing into each of
1521 * the split roothubs' port arrays and bus state arrays.
1522 * Add one to it in order to call xhci_find_slot_id_by_port.
1523 */
1524static unsigned int find_faked_portnum_from_hw_portnum(struct usb_hcd *hcd,
1525 struct xhci_hcd *xhci, u32 port_id)
1526{
1527 unsigned int i;
1528 unsigned int num_similar_speed_ports = 0;
1529
1530 /* port_id from the hardware is 1-based, but port_array[], usb3_ports[],
1531 * and usb2_ports are 0-based indexes. Count the number of similar
1532 * speed ports, up to 1 port before this port.
1533 */
1534 for (i = 0; i < (port_id - 1); i++) {
1535 u8 port_speed = xhci->port_array[i];
1536
1537 /*
1538 * Skip ports that don't have known speeds, or have duplicate
1539 * Extended Capabilities port speed entries.
1540 */
1541 if (port_speed == 0 || port_speed == DUPLICATE_ENTRY)
1542 continue;
1543
1544 /*
1545 * USB 3.0 ports are always under a USB 3.0 hub. USB 2.0 and
1546 * 1.1 ports are under the USB 2.0 hub. If the port speed
1547 * matches the device speed, it's a similar speed port.
1548 */
1549 if ((port_speed == 0x03) == (hcd->speed >= HCD_USB3))
1550 num_similar_speed_ports++;
1551 }
1552 return num_similar_speed_ports;
1553}
1554
1555static void handle_device_notification(struct xhci_hcd *xhci,
1556 union xhci_trb *event)
1557{
1558 u32 slot_id;
1559 struct usb_device *udev;
1560
1561 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->generic.field[3]));
1562 if (!xhci->devs[slot_id]) {
1563 xhci_warn(xhci, "Device Notification event for "
1564 "unused slot %u\n", slot_id);
1565 return;
1566 }
1567
1568 xhci_dbg(xhci, "Device Wake Notification event for slot ID %u\n",
1569 slot_id);
1570 udev = xhci->devs[slot_id]->udev;
1571 if (udev && udev->parent)
1572 usb_wakeup_notification(udev->parent, udev->portnum);
1573}
1574
1575/*
1576 * Quirk hanlder for errata seen on Cavium ThunderX2 processor XHCI
1577 * Controller.
1578 * As per ThunderX2errata-129 USB 2 device may come up as USB 1
1579 * If a connection to a USB 1 device is followed by another connection
1580 * to a USB 2 device.
1581 *
1582 * Reset the PHY after the USB device is disconnected if device speed
1583 * is less than HCD_USB3.
1584 * Retry the reset sequence max of 4 times checking the PLL lock status.
1585 *
1586 */
1587static void xhci_cavium_reset_phy_quirk(struct xhci_hcd *xhci)
1588{
1589 struct usb_hcd *hcd = xhci_to_hcd(xhci);
1590 u32 pll_lock_check;
1591 u32 retry_count = 4;
1592
1593 do {
1594 /* Assert PHY reset */
1595 writel(0x6F, hcd->regs + 0x1048);
1596 udelay(10);
1597 /* De-assert the PHY reset */
1598 writel(0x7F, hcd->regs + 0x1048);
1599 udelay(200);
1600 pll_lock_check = readl(hcd->regs + 0x1070);
1601 } while (!(pll_lock_check & 0x1) && --retry_count);
1602}
1603
1604static void handle_port_status(struct xhci_hcd *xhci,
1605 union xhci_trb *event)
1606{
1607 struct usb_hcd *hcd;
1608 u32 port_id;
1609 u32 portsc, cmd_reg;
1610 int max_ports;
1611 int slot_id;
1612 unsigned int faked_port_index;
1613 u8 major_revision;
1614 struct xhci_bus_state *bus_state;
1615 __le32 __iomem **port_array;
1616 bool bogus_port_status = false;
1617
1618 /* Port status change events always have a successful completion code */
1619 if (GET_COMP_CODE(le32_to_cpu(event->generic.field[2])) != COMP_SUCCESS)
1620 xhci_warn(xhci,
1621 "WARN: xHC returned failed port status event\n");
1622
1623 port_id = GET_PORT_ID(le32_to_cpu(event->generic.field[0]));
1624 xhci_dbg(xhci, "Port Status Change Event for port %d\n", port_id);
1625
1626 max_ports = HCS_MAX_PORTS(xhci->hcs_params1);
1627 if ((port_id <= 0) || (port_id > max_ports)) {
1628 xhci_warn(xhci, "Invalid port id %d\n", port_id);
1629 inc_deq(xhci, xhci->event_ring);
1630 return;
1631 }
1632
1633 /* Figure out which usb_hcd this port is attached to:
1634 * is it a USB 3.0 port or a USB 2.0/1.1 port?
1635 */
1636 major_revision = xhci->port_array[port_id - 1];
1637
1638 /* Find the right roothub. */
1639 hcd = xhci_to_hcd(xhci);
1640 if ((major_revision == 0x03) != (hcd->speed >= HCD_USB3))
1641 hcd = xhci->shared_hcd;
1642
1643 if (!hcd) {
1644 xhci_dbg(xhci, "No hcd found for port %u event\n", port_id);
1645 bogus_port_status = true;
1646 goto cleanup;
1647 }
1648
1649 if (major_revision == 0) {
1650 xhci_warn(xhci, "Event for port %u not in "
1651 "Extended Capabilities, ignoring.\n",
1652 port_id);
1653 bogus_port_status = true;
1654 goto cleanup;
1655 }
1656 if (major_revision == DUPLICATE_ENTRY) {
1657 xhci_warn(xhci, "Event for port %u duplicated in"
1658 "Extended Capabilities, ignoring.\n",
1659 port_id);
1660 bogus_port_status = true;
1661 goto cleanup;
1662 }
1663
1664 /*
1665 * Hardware port IDs reported by a Port Status Change Event include USB
1666 * 3.0 and USB 2.0 ports. We want to check if the port has reported a
1667 * resume event, but we first need to translate the hardware port ID
1668 * into the index into the ports on the correct split roothub, and the
1669 * correct bus_state structure.
1670 */
1671 bus_state = &xhci->bus_state[hcd_index(hcd)];
1672 if (hcd->speed >= HCD_USB3)
1673 port_array = xhci->usb3_ports;
1674 else
1675 port_array = xhci->usb2_ports;
1676 /* Find the faked port hub number */
1677 faked_port_index = find_faked_portnum_from_hw_portnum(hcd, xhci,
1678 port_id);
1679 portsc = readl(port_array[faked_port_index]);
1680
1681 trace_xhci_handle_port_status(faked_port_index, portsc);
1682
1683 if (hcd->state == HC_STATE_SUSPENDED) {
1684 xhci_dbg(xhci, "resume root hub\n");
1685 usb_hcd_resume_root_hub(hcd);
1686 }
1687
1688 if ((portsc & PORT_PLC) && (portsc & PORT_PLS_MASK) == XDEV_RESUME) {
1689 xhci_dbg(xhci, "port resume event for port %d\n", port_id);
1690
1691 cmd_reg = readl(&xhci->op_regs->command);
1692 if (!(cmd_reg & CMD_RUN)) {
1693 xhci_warn(xhci, "xHC is not running.\n");
1694 goto cleanup;
1695 }
1696
1697 if (DEV_SUPERSPEED_ANY(portsc)) {
1698 xhci_dbg(xhci, "remote wake SS port %d\n", port_id);
1699 /* Set a flag to say the port signaled remote wakeup,
1700 * so we can tell the difference between the end of
1701 * device and host initiated resume.
1702 */
1703 bus_state->port_remote_wakeup |= 1 << faked_port_index;
1704 xhci_test_and_clear_bit(xhci, port_array,
1705 faked_port_index, PORT_PLC);
1706 usb_hcd_start_port_resume(&hcd->self, faked_port_index);
1707 xhci_set_link_state(xhci, port_array, faked_port_index,
1708 XDEV_U0);
1709 /* Need to wait until the next link state change
1710 * indicates the device is actually in U0.
1711 */
1712 bogus_port_status = true;
1713 goto cleanup;
1714 } else if (!test_bit(faked_port_index,
1715 &bus_state->resuming_ports)) {
1716 xhci_dbg(xhci, "resume HS port %d\n", port_id);
1717 bus_state->resume_done[faked_port_index] = jiffies +
1718 msecs_to_jiffies(USB_RESUME_TIMEOUT);
1719 set_bit(faked_port_index, &bus_state->resuming_ports);
1720 mod_timer(&hcd->rh_timer,
1721 bus_state->resume_done[faked_port_index]);
1722 /* Do the rest in GetPortStatus */
1723 }
1724 }
1725
1726 if ((portsc & PORT_PLC) &&
1727 DEV_SUPERSPEED_ANY(portsc) &&
1728 ((portsc & PORT_PLS_MASK) == XDEV_U0 ||
1729 (portsc & PORT_PLS_MASK) == XDEV_U1 ||
1730 (portsc & PORT_PLS_MASK) == XDEV_U2)) {
1731 xhci_dbg(xhci, "resume SS port %d finished\n", port_id);
1732 /* We've just brought the device into U0/1/2 through either the
1733 * Resume state after a device remote wakeup, or through the
1734 * U3Exit state after a host-initiated resume. If it's a device
1735 * initiated remote wake, don't pass up the link state change,
1736 * so the roothub behavior is consistent with external
1737 * USB 3.0 hub behavior.
1738 */
1739 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
1740 faked_port_index + 1);
1741 if (slot_id && xhci->devs[slot_id])
1742 xhci_ring_device(xhci, slot_id);
1743 if (bus_state->port_remote_wakeup & (1 << faked_port_index)) {
1744 xhci_test_and_clear_bit(xhci, port_array,
1745 faked_port_index, PORT_PLC);
1746 usb_wakeup_notification(hcd->self.root_hub,
1747 faked_port_index + 1);
1748 bogus_port_status = true;
1749 goto cleanup;
1750 }
1751 }
1752
1753 /*
1754 * Check to see if xhci-hub.c is waiting on RExit to U0 transition (or
1755 * RExit to a disconnect state). If so, let the the driver know it's
1756 * out of the RExit state.
1757 */
1758 if (!DEV_SUPERSPEED_ANY(portsc) && hcd->speed < HCD_USB3 &&
1759 test_and_clear_bit(faked_port_index,
1760 &bus_state->rexit_ports)) {
1761 complete(&bus_state->rexit_done[faked_port_index]);
1762 bogus_port_status = true;
1763 goto cleanup;
1764 }
1765
1766 if (hcd->speed < HCD_USB3) {
1767 xhci_test_and_clear_bit(xhci, port_array, faked_port_index,
1768 PORT_PLC);
1769 if ((xhci->quirks & XHCI_RESET_PLL_ON_DISCONNECT) &&
1770 (portsc & PORT_CSC) && !(portsc & PORT_CONNECT))
1771 xhci_cavium_reset_phy_quirk(xhci);
1772 }
1773
1774cleanup:
1775 /* Update event ring dequeue pointer before dropping the lock */
1776 inc_deq(xhci, xhci->event_ring);
1777
1778 /* Don't make the USB core poll the roothub if we got a bad port status
1779 * change event. Besides, at that point we can't tell which roothub
1780 * (USB 2.0 or USB 3.0) to kick.
1781 */
1782 if (bogus_port_status)
1783 return;
1784
1785 /*
1786 * xHCI port-status-change events occur when the "or" of all the
1787 * status-change bits in the portsc register changes from 0 to 1.
1788 * New status changes won't cause an event if any other change
1789 * bits are still set. When an event occurs, switch over to
1790 * polling to avoid losing status changes.
1791 */
1792 xhci_dbg(xhci, "%s: starting port polling.\n", __func__);
1793 set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
1794 spin_unlock(&xhci->lock);
1795 /* Pass this up to the core */
1796 usb_hcd_poll_rh_status(hcd);
1797 spin_lock(&xhci->lock);
1798}
1799
1800/*
1801 * This TD is defined by the TRBs starting at start_trb in start_seg and ending
1802 * at end_trb, which may be in another segment. If the suspect DMA address is a
1803 * TRB in this TD, this function returns that TRB's segment. Otherwise it
1804 * returns 0.
1805 */
1806struct xhci_segment *trb_in_td(struct xhci_hcd *xhci,
1807 struct xhci_segment *start_seg,
1808 union xhci_trb *start_trb,
1809 union xhci_trb *end_trb,
1810 dma_addr_t suspect_dma,
1811 bool debug)
1812{
1813 dma_addr_t start_dma;
1814 dma_addr_t end_seg_dma;
1815 dma_addr_t end_trb_dma;
1816 struct xhci_segment *cur_seg;
1817
1818 start_dma = xhci_trb_virt_to_dma(start_seg, start_trb);
1819 cur_seg = start_seg;
1820
1821 do {
1822 if (start_dma == 0)
1823 return NULL;
1824 /* We may get an event for a Link TRB in the middle of a TD */
1825 end_seg_dma = xhci_trb_virt_to_dma(cur_seg,
1826 &cur_seg->trbs[TRBS_PER_SEGMENT - 1]);
1827 /* If the end TRB isn't in this segment, this is set to 0 */
1828 end_trb_dma = xhci_trb_virt_to_dma(cur_seg, end_trb);
1829
1830 if (debug)
1831 xhci_warn(xhci,
1832 "Looking for event-dma %016llx trb-start %016llx trb-end %016llx seg-start %016llx seg-end %016llx\n",
1833 (unsigned long long)suspect_dma,
1834 (unsigned long long)start_dma,
1835 (unsigned long long)end_trb_dma,
1836 (unsigned long long)cur_seg->dma,
1837 (unsigned long long)end_seg_dma);
1838
1839 if (end_trb_dma > 0) {
1840 /* The end TRB is in this segment, so suspect should be here */
1841 if (start_dma <= end_trb_dma) {
1842 if (suspect_dma >= start_dma && suspect_dma <= end_trb_dma)
1843 return cur_seg;
1844 } else {
1845 /* Case for one segment with
1846 * a TD wrapped around to the top
1847 */
1848 if ((suspect_dma >= start_dma &&
1849 suspect_dma <= end_seg_dma) ||
1850 (suspect_dma >= cur_seg->dma &&
1851 suspect_dma <= end_trb_dma))
1852 return cur_seg;
1853 }
1854 return NULL;
1855 } else {
1856 /* Might still be somewhere in this segment */
1857 if (suspect_dma >= start_dma && suspect_dma <= end_seg_dma)
1858 return cur_seg;
1859 }
1860 cur_seg = cur_seg->next;
1861 start_dma = xhci_trb_virt_to_dma(cur_seg, &cur_seg->trbs[0]);
1862 } while (cur_seg != start_seg);
1863
1864 return NULL;
1865}
1866
1867static void xhci_cleanup_halted_endpoint(struct xhci_hcd *xhci,
1868 unsigned int slot_id, unsigned int ep_index,
1869 unsigned int stream_id,
1870 struct xhci_td *td, union xhci_trb *ep_trb,
1871 enum xhci_ep_reset_type reset_type)
1872{
1873 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
1874 struct xhci_command *command;
1875 command = xhci_alloc_command(xhci, false, false, GFP_ATOMIC);
1876 if (!command)
1877 return;
1878
1879 ep->ep_state |= EP_HALTED;
1880
1881 xhci_queue_reset_ep(xhci, command, slot_id, ep_index, reset_type);
1882
1883 if (reset_type == EP_HARD_RESET)
1884 xhci_cleanup_stalled_ring(xhci, ep_index, stream_id, td);
1885
1886 xhci_ring_cmd_db(xhci);
1887}
1888
1889/* Check if an error has halted the endpoint ring. The class driver will
1890 * cleanup the halt for a non-default control endpoint if we indicate a stall.
1891 * However, a babble and other errors also halt the endpoint ring, and the class
1892 * driver won't clear the halt in that case, so we need to issue a Set Transfer
1893 * Ring Dequeue Pointer command manually.
1894 */
1895static int xhci_requires_manual_halt_cleanup(struct xhci_hcd *xhci,
1896 struct xhci_ep_ctx *ep_ctx,
1897 unsigned int trb_comp_code)
1898{
1899 /* TRB completion codes that may require a manual halt cleanup */
1900 if (trb_comp_code == COMP_USB_TRANSACTION_ERROR ||
1901 trb_comp_code == COMP_BABBLE_DETECTED_ERROR ||
1902 trb_comp_code == COMP_SPLIT_TRANSACTION_ERROR)
1903 /* The 0.95 spec says a babbling control endpoint
1904 * is not halted. The 0.96 spec says it is. Some HW
1905 * claims to be 0.95 compliant, but it halts the control
1906 * endpoint anyway. Check if a babble halted the
1907 * endpoint.
1908 */
1909 if (GET_EP_CTX_STATE(ep_ctx) == EP_STATE_HALTED)
1910 return 1;
1911
1912 return 0;
1913}
1914
1915int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code)
1916{
1917 if (trb_comp_code >= 224 && trb_comp_code <= 255) {
1918 /* Vendor defined "informational" completion code,
1919 * treat as not-an-error.
1920 */
1921 xhci_dbg(xhci, "Vendor defined info completion code %u\n",
1922 trb_comp_code);
1923 xhci_dbg(xhci, "Treating code as success.\n");
1924 return 1;
1925 }
1926 return 0;
1927}
1928
1929static int xhci_td_cleanup(struct xhci_hcd *xhci, struct xhci_td *td,
1930 struct xhci_ring *ep_ring, int *status)
1931{
1932 struct urb_priv *urb_priv;
1933 struct urb *urb = NULL;
1934
1935 /* Clean up the endpoint's TD list */
1936 urb = td->urb;
1937 urb_priv = urb->hcpriv;
1938
1939 /* if a bounce buffer was used to align this td then unmap it */
1940 xhci_unmap_td_bounce_buffer(xhci, ep_ring, td);
1941
1942 /* Do one last check of the actual transfer length.
1943 * If the host controller said we transferred more data than the buffer
1944 * length, urb->actual_length will be a very big number (since it's
1945 * unsigned). Play it safe and say we didn't transfer anything.
1946 */
1947 if (urb->actual_length > urb->transfer_buffer_length) {
1948 xhci_warn(xhci, "URB req %u and actual %u transfer length mismatch\n",
1949 urb->transfer_buffer_length, urb->actual_length);
1950 urb->actual_length = 0;
1951 *status = 0;
1952 }
1953 list_del_init(&td->td_list);
1954 /* Was this TD slated to be cancelled but completed anyway? */
1955 if (!list_empty(&td->cancelled_td_list))
1956 list_del_init(&td->cancelled_td_list);
1957
1958 inc_td_cnt(urb);
1959 /* Giveback the urb when all the tds are completed */
1960 if (last_td_in_urb(td)) {
1961 if ((urb->actual_length != urb->transfer_buffer_length &&
1962 (urb->transfer_flags & URB_SHORT_NOT_OK)) ||
1963 (*status != 0 && !usb_endpoint_xfer_isoc(&urb->ep->desc)))
1964 xhci_dbg(xhci, "Giveback URB %p, len = %d, expected = %d, status = %d\n",
1965 urb, urb->actual_length,
1966 urb->transfer_buffer_length, *status);
1967
1968 /* set isoc urb status to 0 just as EHCI, UHCI, and OHCI */
1969 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS)
1970 *status = 0;
1971 xhci_giveback_urb_in_irq(xhci, td, *status);
1972 }
1973
1974 return 0;
1975}
1976
1977static int finish_td(struct xhci_hcd *xhci, struct xhci_td *td,
1978 union xhci_trb *ep_trb, struct xhci_transfer_event *event,
1979 struct xhci_virt_ep *ep, int *status)
1980{
1981 struct xhci_virt_device *xdev;
1982 struct xhci_ep_ctx *ep_ctx;
1983 struct xhci_ring *ep_ring;
1984 unsigned int slot_id;
1985 u32 trb_comp_code;
1986 int ep_index;
1987
1988 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
1989 xdev = xhci->devs[slot_id];
1990 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
1991 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
1992 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
1993 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
1994
1995 if (trb_comp_code == COMP_STOPPED_LENGTH_INVALID ||
1996 trb_comp_code == COMP_STOPPED ||
1997 trb_comp_code == COMP_STOPPED_SHORT_PACKET) {
1998 /* The Endpoint Stop Command completion will take care of any
1999 * stopped TDs. A stopped TD may be restarted, so don't update
2000 * the ring dequeue pointer or take this TD off any lists yet.
2001 */
2002 return 0;
2003 }
2004 if (trb_comp_code == COMP_STALL_ERROR ||
2005 xhci_requires_manual_halt_cleanup(xhci, ep_ctx,
2006 trb_comp_code)) {
2007 /* Issue a reset endpoint command to clear the host side
2008 * halt, followed by a set dequeue command to move the
2009 * dequeue pointer past the TD.
2010 * The class driver clears the device side halt later.
2011 */
2012 xhci_cleanup_halted_endpoint(xhci, slot_id, ep_index,
2013 ep_ring->stream_id, td, ep_trb,
2014 EP_HARD_RESET);
2015 } else {
2016 /* Update ring dequeue pointer */
2017 while (ep_ring->dequeue != td->last_trb)
2018 inc_deq(xhci, ep_ring);
2019 inc_deq(xhci, ep_ring);
2020 }
2021
2022 return xhci_td_cleanup(xhci, td, ep_ring, status);
2023}
2024
2025/* sum trb lengths from ring dequeue up to stop_trb, _excluding_ stop_trb */
2026static int sum_trb_lengths(struct xhci_hcd *xhci, struct xhci_ring *ring,
2027 union xhci_trb *stop_trb)
2028{
2029 u32 sum;
2030 union xhci_trb *trb = ring->dequeue;
2031 struct xhci_segment *seg = ring->deq_seg;
2032
2033 for (sum = 0; trb != stop_trb; next_trb(xhci, ring, &seg, &trb)) {
2034 if (!trb_is_noop(trb) && !trb_is_link(trb))
2035 sum += TRB_LEN(le32_to_cpu(trb->generic.field[2]));
2036 }
2037 return sum;
2038}
2039
2040/*
2041 * Process control tds, update urb status and actual_length.
2042 */
2043static int process_ctrl_td(struct xhci_hcd *xhci, struct xhci_td *td,
2044 union xhci_trb *ep_trb, struct xhci_transfer_event *event,
2045 struct xhci_virt_ep *ep, int *status)
2046{
2047 struct xhci_virt_device *xdev;
2048 struct xhci_ring *ep_ring;
2049 unsigned int slot_id;
2050 int ep_index;
2051 struct xhci_ep_ctx *ep_ctx;
2052 u32 trb_comp_code;
2053 u32 remaining, requested;
2054 u32 trb_type;
2055
2056 trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(ep_trb->generic.field[3]));
2057 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
2058 xdev = xhci->devs[slot_id];
2059 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
2060 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2061 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
2062 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
2063 requested = td->urb->transfer_buffer_length;
2064 remaining = EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
2065
2066 switch (trb_comp_code) {
2067 case COMP_SUCCESS:
2068 if (trb_type != TRB_STATUS) {
2069 xhci_warn(xhci, "WARN: Success on ctrl %s TRB without IOC set?\n",
2070 (trb_type == TRB_DATA) ? "data" : "setup");
2071 *status = -ESHUTDOWN;
2072 break;
2073 }
2074 *status = 0;
2075 break;
2076 case COMP_SHORT_PACKET:
2077 *status = 0;
2078 break;
2079 case COMP_STOPPED_SHORT_PACKET:
2080 if (trb_type == TRB_DATA || trb_type == TRB_NORMAL)
2081 td->urb->actual_length = remaining;
2082 else
2083 xhci_warn(xhci, "WARN: Stopped Short Packet on ctrl setup or status TRB\n");
2084 goto finish_td;
2085 case COMP_STOPPED:
2086 switch (trb_type) {
2087 case TRB_SETUP:
2088 td->urb->actual_length = 0;
2089 goto finish_td;
2090 case TRB_DATA:
2091 case TRB_NORMAL:
2092 td->urb->actual_length = requested - remaining;
2093 goto finish_td;
2094 case TRB_STATUS:
2095 td->urb->actual_length = requested;
2096 goto finish_td;
2097 default:
2098 xhci_warn(xhci, "WARN: unexpected TRB Type %d\n",
2099 trb_type);
2100 goto finish_td;
2101 }
2102 case COMP_STOPPED_LENGTH_INVALID:
2103 goto finish_td;
2104 default:
2105 if (!xhci_requires_manual_halt_cleanup(xhci,
2106 ep_ctx, trb_comp_code))
2107 break;
2108 xhci_dbg(xhci, "TRB error %u, halted endpoint index = %u\n",
2109 trb_comp_code, ep_index);
2110 /* else fall through */
2111 case COMP_STALL_ERROR:
2112 /* Did we transfer part of the data (middle) phase? */
2113 if (trb_type == TRB_DATA || trb_type == TRB_NORMAL)
2114 td->urb->actual_length = requested - remaining;
2115 else if (!td->urb_length_set)
2116 td->urb->actual_length = 0;
2117 goto finish_td;
2118 }
2119
2120 /* stopped at setup stage, no data transferred */
2121 if (trb_type == TRB_SETUP)
2122 goto finish_td;
2123
2124 /*
2125 * if on data stage then update the actual_length of the URB and flag it
2126 * as set, so it won't be overwritten in the event for the last TRB.
2127 */
2128 if (trb_type == TRB_DATA ||
2129 trb_type == TRB_NORMAL) {
2130 td->urb_length_set = true;
2131 td->urb->actual_length = requested - remaining;
2132 xhci_dbg(xhci, "Waiting for status stage event\n");
2133 return 0;
2134 }
2135
2136 /* at status stage */
2137 if (!td->urb_length_set)
2138 td->urb->actual_length = requested;
2139
2140finish_td:
2141 return finish_td(xhci, td, ep_trb, event, ep, status);
2142}
2143
2144/*
2145 * Process isochronous tds, update urb packet status and actual_length.
2146 */
2147static int process_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
2148 union xhci_trb *ep_trb, struct xhci_transfer_event *event,
2149 struct xhci_virt_ep *ep, int *status)
2150{
2151 struct xhci_ring *ep_ring;
2152 struct urb_priv *urb_priv;
2153 int idx;
2154 struct usb_iso_packet_descriptor *frame;
2155 u32 trb_comp_code;
2156 bool sum_trbs_for_length = false;
2157 u32 remaining, requested, ep_trb_len;
2158 int short_framestatus;
2159
2160 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2161 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
2162 urb_priv = td->urb->hcpriv;
2163 idx = urb_priv->num_tds_done;
2164 frame = &td->urb->iso_frame_desc[idx];
2165 requested = frame->length;
2166 remaining = EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
2167 ep_trb_len = TRB_LEN(le32_to_cpu(ep_trb->generic.field[2]));
2168 short_framestatus = td->urb->transfer_flags & URB_SHORT_NOT_OK ?
2169 -EREMOTEIO : 0;
2170
2171 /* handle completion code */
2172 switch (trb_comp_code) {
2173 case COMP_SUCCESS:
2174 if (remaining) {
2175 frame->status = short_framestatus;
2176 if (xhci->quirks & XHCI_TRUST_TX_LENGTH)
2177 sum_trbs_for_length = true;
2178 break;
2179 }
2180 frame->status = 0;
2181 break;
2182 case COMP_SHORT_PACKET:
2183 frame->status = short_framestatus;
2184 sum_trbs_for_length = true;
2185 break;
2186 case COMP_BANDWIDTH_OVERRUN_ERROR:
2187 frame->status = -ECOMM;
2188 break;
2189 case COMP_ISOCH_BUFFER_OVERRUN:
2190 case COMP_BABBLE_DETECTED_ERROR:
2191 frame->status = -EOVERFLOW;
2192 break;
2193 case COMP_INCOMPATIBLE_DEVICE_ERROR:
2194 case COMP_STALL_ERROR:
2195 frame->status = -EPROTO;
2196 break;
2197 case COMP_USB_TRANSACTION_ERROR:
2198 frame->status = -EPROTO;
2199 if (ep_trb != td->last_trb)
2200 return 0;
2201 break;
2202 case COMP_STOPPED:
2203 sum_trbs_for_length = true;
2204 break;
2205 case COMP_STOPPED_SHORT_PACKET:
2206 /* field normally containing residue now contains tranferred */
2207 frame->status = short_framestatus;
2208 requested = remaining;
2209 break;
2210 case COMP_STOPPED_LENGTH_INVALID:
2211 requested = 0;
2212 remaining = 0;
2213 break;
2214 default:
2215 sum_trbs_for_length = true;
2216 frame->status = -1;
2217 break;
2218 }
2219
2220 if (sum_trbs_for_length)
2221 frame->actual_length = sum_trb_lengths(xhci, ep_ring, ep_trb) +
2222 ep_trb_len - remaining;
2223 else
2224 frame->actual_length = requested;
2225
2226 td->urb->actual_length += frame->actual_length;
2227
2228 return finish_td(xhci, td, ep_trb, event, ep, status);
2229}
2230
2231static int skip_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
2232 struct xhci_transfer_event *event,
2233 struct xhci_virt_ep *ep, int *status)
2234{
2235 struct xhci_ring *ep_ring;
2236 struct urb_priv *urb_priv;
2237 struct usb_iso_packet_descriptor *frame;
2238 int idx;
2239
2240 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2241 urb_priv = td->urb->hcpriv;
2242 idx = urb_priv->num_tds_done;
2243 frame = &td->urb->iso_frame_desc[idx];
2244
2245 /* The transfer is partly done. */
2246 frame->status = -EXDEV;
2247
2248 /* calc actual length */
2249 frame->actual_length = 0;
2250
2251 /* Update ring dequeue pointer */
2252 while (ep_ring->dequeue != td->last_trb)
2253 inc_deq(xhci, ep_ring);
2254 inc_deq(xhci, ep_ring);
2255
2256 return xhci_td_cleanup(xhci, td, ep_ring, status);
2257}
2258
2259/*
2260 * Process bulk and interrupt tds, update urb status and actual_length.
2261 */
2262static int process_bulk_intr_td(struct xhci_hcd *xhci, struct xhci_td *td,
2263 union xhci_trb *ep_trb, struct xhci_transfer_event *event,
2264 struct xhci_virt_ep *ep, int *status)
2265{
2266 struct xhci_ring *ep_ring;
2267 u32 trb_comp_code;
2268 u32 remaining, requested, ep_trb_len;
2269
2270 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2271 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
2272 remaining = EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
2273 ep_trb_len = TRB_LEN(le32_to_cpu(ep_trb->generic.field[2]));
2274 requested = td->urb->transfer_buffer_length;
2275
2276 switch (trb_comp_code) {
2277 case COMP_SUCCESS:
2278 /* handle success with untransferred data as short packet */
2279 if (ep_trb != td->last_trb || remaining) {
2280 xhci_warn(xhci, "WARN Successful completion on short TX\n");
2281 xhci_dbg(xhci, "ep %#x - asked for %d bytes, %d bytes untransferred\n",
2282 td->urb->ep->desc.bEndpointAddress,
2283 requested, remaining);
2284 }
2285 *status = 0;
2286 break;
2287 case COMP_SHORT_PACKET:
2288 xhci_dbg(xhci, "ep %#x - asked for %d bytes, %d bytes untransferred\n",
2289 td->urb->ep->desc.bEndpointAddress,
2290 requested, remaining);
2291 *status = 0;
2292 break;
2293 case COMP_STOPPED_SHORT_PACKET:
2294 td->urb->actual_length = remaining;
2295 goto finish_td;
2296 case COMP_STOPPED_LENGTH_INVALID:
2297 /* stopped on ep trb with invalid length, exclude it */
2298 ep_trb_len = 0;
2299 remaining = 0;
2300 break;
2301 default:
2302 /* do nothing */
2303 break;
2304 }
2305
2306 if (ep_trb == td->last_trb)
2307 td->urb->actual_length = requested - remaining;
2308 else
2309 td->urb->actual_length =
2310 sum_trb_lengths(xhci, ep_ring, ep_trb) +
2311 ep_trb_len - remaining;
2312finish_td:
2313 if (remaining > requested) {
2314 xhci_warn(xhci, "bad transfer trb length %d in event trb\n",
2315 remaining);
2316 td->urb->actual_length = 0;
2317 }
2318 return finish_td(xhci, td, ep_trb, event, ep, status);
2319}
2320
2321/*
2322 * If this function returns an error condition, it means it got a Transfer
2323 * event with a corrupted Slot ID, Endpoint ID, or TRB DMA address.
2324 * At this point, the host controller is probably hosed and should be reset.
2325 */
2326static int handle_tx_event(struct xhci_hcd *xhci,
2327 struct xhci_transfer_event *event)
2328{
2329 struct xhci_virt_device *xdev;
2330 struct xhci_virt_ep *ep;
2331 struct xhci_ring *ep_ring;
2332 unsigned int slot_id;
2333 int ep_index;
2334 struct xhci_td *td = NULL;
2335 dma_addr_t ep_trb_dma;
2336 struct xhci_segment *ep_seg;
2337 union xhci_trb *ep_trb;
2338 int status = -EINPROGRESS;
2339 struct xhci_ep_ctx *ep_ctx;
2340 struct list_head *tmp;
2341 u32 trb_comp_code;
2342 int td_num = 0;
2343 bool handling_skipped_tds = false;
2344
2345 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
2346 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
2347 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
2348 ep_trb_dma = le64_to_cpu(event->buffer);
2349
2350 xdev = xhci->devs[slot_id];
2351 if (!xdev) {
2352 xhci_err(xhci, "ERROR Transfer event pointed to bad slot %u\n",
2353 slot_id);
2354 goto err_out;
2355 }
2356
2357 ep = &xdev->eps[ep_index];
2358 ep_ring = xhci_dma_to_transfer_ring(ep, ep_trb_dma);
2359 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
2360
2361 if (GET_EP_CTX_STATE(ep_ctx) == EP_STATE_DISABLED) {
2362 xhci_err(xhci,
2363 "ERROR Transfer event for disabled endpoint slot %u ep %u\n",
2364 slot_id, ep_index);
2365 goto err_out;
2366 }
2367
2368 /* Some transfer events don't always point to a trb, see xhci 4.17.4 */
2369 if (!ep_ring) {
2370 switch (trb_comp_code) {
2371 case COMP_STALL_ERROR:
2372 case COMP_USB_TRANSACTION_ERROR:
2373 case COMP_INVALID_STREAM_TYPE_ERROR:
2374 case COMP_INVALID_STREAM_ID_ERROR:
2375 xhci_cleanup_halted_endpoint(xhci, slot_id, ep_index, 0,
2376 NULL, NULL, EP_SOFT_RESET);
2377 goto cleanup;
2378 case COMP_RING_UNDERRUN:
2379 case COMP_RING_OVERRUN:
2380 case COMP_STOPPED_LENGTH_INVALID:
2381 goto cleanup;
2382 default:
2383 xhci_err(xhci, "ERROR Transfer event for unknown stream ring slot %u ep %u\n",
2384 slot_id, ep_index);
2385 goto err_out;
2386 }
2387 }
2388
2389 /* Count current td numbers if ep->skip is set */
2390 if (ep->skip) {
2391 list_for_each(tmp, &ep_ring->td_list)
2392 td_num++;
2393 }
2394
2395 /* Look for common error cases */
2396 switch (trb_comp_code) {
2397 /* Skip codes that require special handling depending on
2398 * transfer type
2399 */
2400 case COMP_SUCCESS:
2401 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0)
2402 break;
2403 if (xhci->quirks & XHCI_TRUST_TX_LENGTH ||
2404 ep_ring->last_td_was_short)
2405 trb_comp_code = COMP_SHORT_PACKET;
2406 else
2407 xhci_warn_ratelimited(xhci,
2408 "WARN Successful completion on short TX for slot %u ep %u: needs XHCI_TRUST_TX_LENGTH quirk?\n",
2409 slot_id, ep_index);
2410 case COMP_SHORT_PACKET:
2411 break;
2412 /* Completion codes for endpoint stopped state */
2413 case COMP_STOPPED:
2414 xhci_dbg(xhci, "Stopped on Transfer TRB for slot %u ep %u\n",
2415 slot_id, ep_index);
2416 break;
2417 case COMP_STOPPED_LENGTH_INVALID:
2418 xhci_dbg(xhci,
2419 "Stopped on No-op or Link TRB for slot %u ep %u\n",
2420 slot_id, ep_index);
2421 break;
2422 case COMP_STOPPED_SHORT_PACKET:
2423 xhci_dbg(xhci,
2424 "Stopped with short packet transfer detected for slot %u ep %u\n",
2425 slot_id, ep_index);
2426 break;
2427 /* Completion codes for endpoint halted state */
2428 case COMP_STALL_ERROR:
2429 xhci_dbg(xhci, "Stalled endpoint for slot %u ep %u\n", slot_id,
2430 ep_index);
2431 ep->ep_state |= EP_HALTED;
2432 status = -EPIPE;
2433 break;
2434 case COMP_SPLIT_TRANSACTION_ERROR:
2435 case COMP_USB_TRANSACTION_ERROR:
2436 xhci_dbg(xhci, "Transfer error for slot %u ep %u on endpoint\n",
2437 slot_id, ep_index);
2438 status = -EPROTO;
2439 break;
2440 case COMP_BABBLE_DETECTED_ERROR:
2441 xhci_dbg(xhci, "Babble error for slot %u ep %u on endpoint\n",
2442 slot_id, ep_index);
2443 status = -EOVERFLOW;
2444 break;
2445 /* Completion codes for endpoint error state */
2446 case COMP_TRB_ERROR:
2447 xhci_warn(xhci,
2448 "WARN: TRB error for slot %u ep %u on endpoint\n",
2449 slot_id, ep_index);
2450 status = -EILSEQ;
2451 break;
2452 /* completion codes not indicating endpoint state change */
2453 case COMP_DATA_BUFFER_ERROR:
2454 xhci_warn(xhci,
2455 "WARN: HC couldn't access mem fast enough for slot %u ep %u\n",
2456 slot_id, ep_index);
2457 status = -ENOSR;
2458 break;
2459 case COMP_BANDWIDTH_OVERRUN_ERROR:
2460 xhci_warn(xhci,
2461 "WARN: bandwidth overrun event for slot %u ep %u on endpoint\n",
2462 slot_id, ep_index);
2463 break;
2464 case COMP_ISOCH_BUFFER_OVERRUN:
2465 xhci_warn(xhci,
2466 "WARN: buffer overrun event for slot %u ep %u on endpoint",
2467 slot_id, ep_index);
2468 break;
2469 case COMP_RING_UNDERRUN:
2470 /*
2471 * When the Isoch ring is empty, the xHC will generate
2472 * a Ring Overrun Event for IN Isoch endpoint or Ring
2473 * Underrun Event for OUT Isoch endpoint.
2474 */
2475 xhci_dbg(xhci, "underrun event on endpoint\n");
2476 if (!list_empty(&ep_ring->td_list))
2477 xhci_dbg(xhci, "Underrun Event for slot %d ep %d "
2478 "still with TDs queued?\n",
2479 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2480 ep_index);
2481 goto cleanup;
2482 case COMP_RING_OVERRUN:
2483 xhci_dbg(xhci, "overrun event on endpoint\n");
2484 if (!list_empty(&ep_ring->td_list))
2485 xhci_dbg(xhci, "Overrun Event for slot %d ep %d "
2486 "still with TDs queued?\n",
2487 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2488 ep_index);
2489 goto cleanup;
2490 case COMP_MISSED_SERVICE_ERROR:
2491 /*
2492 * When encounter missed service error, one or more isoc tds
2493 * may be missed by xHC.
2494 * Set skip flag of the ep_ring; Complete the missed tds as
2495 * short transfer when process the ep_ring next time.
2496 */
2497 ep->skip = true;
2498 xhci_dbg(xhci,
2499 "Miss service interval error for slot %u ep %u, set skip flag\n",
2500 slot_id, ep_index);
2501 goto cleanup;
2502 case COMP_NO_PING_RESPONSE_ERROR:
2503 ep->skip = true;
2504 xhci_dbg(xhci,
2505 "No Ping response error for slot %u ep %u, Skip one Isoc TD\n",
2506 slot_id, ep_index);
2507 goto cleanup;
2508
2509 case COMP_INCOMPATIBLE_DEVICE_ERROR:
2510 /* needs disable slot command to recover */
2511 xhci_warn(xhci,
2512 "WARN: detect an incompatible device for slot %u ep %u",
2513 slot_id, ep_index);
2514 status = -EPROTO;
2515 break;
2516 default:
2517 if (xhci_is_vendor_info_code(xhci, trb_comp_code)) {
2518 status = 0;
2519 break;
2520 }
2521 xhci_warn(xhci,
2522 "ERROR Unknown event condition %u for slot %u ep %u , HC probably busted\n",
2523 trb_comp_code, slot_id, ep_index);
2524 goto cleanup;
2525 }
2526
2527 do {
2528 /* This TRB should be in the TD at the head of this ring's
2529 * TD list.
2530 */
2531 if (list_empty(&ep_ring->td_list)) {
2532 /*
2533 * Don't print wanings if it's due to a stopped endpoint
2534 * generating an extra completion event if the device
2535 * was suspended. Or, a event for the last TRB of a
2536 * short TD we already got a short event for.
2537 * The short TD is already removed from the TD list.
2538 */
2539
2540 if (!(trb_comp_code == COMP_STOPPED ||
2541 trb_comp_code == COMP_STOPPED_LENGTH_INVALID ||
2542 ep_ring->last_td_was_short)) {
2543 xhci_warn(xhci, "WARN Event TRB for slot %d ep %d with no TDs queued?\n",
2544 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2545 ep_index);
2546 }
2547 if (ep->skip) {
2548 ep->skip = false;
2549 xhci_dbg(xhci, "td_list is empty while skip flag set. Clear skip flag for slot %u ep %u.\n",
2550 slot_id, ep_index);
2551 }
2552 goto cleanup;
2553 }
2554
2555 /* We've skipped all the TDs on the ep ring when ep->skip set */
2556 if (ep->skip && td_num == 0) {
2557 ep->skip = false;
2558 xhci_dbg(xhci, "All tds on the ep_ring skipped. Clear skip flag for slot %u ep %u.\n",
2559 slot_id, ep_index);
2560 goto cleanup;
2561 }
2562
2563 td = list_first_entry(&ep_ring->td_list, struct xhci_td,
2564 td_list);
2565 if (ep->skip)
2566 td_num--;
2567
2568 /* Is this a TRB in the currently executing TD? */
2569 ep_seg = trb_in_td(xhci, ep_ring->deq_seg, ep_ring->dequeue,
2570 td->last_trb, ep_trb_dma, false);
2571
2572 /*
2573 * Skip the Force Stopped Event. The event_trb(event_dma) of FSE
2574 * is not in the current TD pointed by ep_ring->dequeue because
2575 * that the hardware dequeue pointer still at the previous TRB
2576 * of the current TD. The previous TRB maybe a Link TD or the
2577 * last TRB of the previous TD. The command completion handle
2578 * will take care the rest.
2579 */
2580 if (!ep_seg && (trb_comp_code == COMP_STOPPED ||
2581 trb_comp_code == COMP_STOPPED_LENGTH_INVALID)) {
2582 goto cleanup;
2583 }
2584
2585 if (!ep_seg) {
2586 if (!ep->skip ||
2587 !usb_endpoint_xfer_isoc(&td->urb->ep->desc)) {
2588 /* Some host controllers give a spurious
2589 * successful event after a short transfer.
2590 * Ignore it.
2591 */
2592 if ((xhci->quirks & XHCI_SPURIOUS_SUCCESS) &&
2593 ep_ring->last_td_was_short) {
2594 ep_ring->last_td_was_short = false;
2595 goto cleanup;
2596 }
2597 /* HC is busted, give up! */
2598 xhci_err(xhci,
2599 "ERROR Transfer event TRB DMA ptr not "
2600 "part of current TD ep_index %d "
2601 "comp_code %u\n", ep_index,
2602 trb_comp_code);
2603 trb_in_td(xhci, ep_ring->deq_seg,
2604 ep_ring->dequeue, td->last_trb,
2605 ep_trb_dma, true);
2606 return -ESHUTDOWN;
2607 }
2608
2609 skip_isoc_td(xhci, td, event, ep, &status);
2610 goto cleanup;
2611 }
2612 if (trb_comp_code == COMP_SHORT_PACKET)
2613 ep_ring->last_td_was_short = true;
2614 else
2615 ep_ring->last_td_was_short = false;
2616
2617 if (ep->skip) {
2618 xhci_dbg(xhci,
2619 "Found td. Clear skip flag for slot %u ep %u.\n",
2620 slot_id, ep_index);
2621 ep->skip = false;
2622 }
2623
2624 ep_trb = &ep_seg->trbs[(ep_trb_dma - ep_seg->dma) /
2625 sizeof(*ep_trb)];
2626
2627 trace_xhci_handle_transfer(ep_ring,
2628 (struct xhci_generic_trb *) ep_trb);
2629
2630 /*
2631 * No-op TRB could trigger interrupts in a case where
2632 * a URB was killed and a STALL_ERROR happens right
2633 * after the endpoint ring stopped. Reset the halted
2634 * endpoint. Otherwise, the endpoint remains stalled
2635 * indefinitely.
2636 */
2637 if (trb_is_noop(ep_trb)) {
2638 if (trb_comp_code == COMP_STALL_ERROR ||
2639 xhci_requires_manual_halt_cleanup(xhci, ep_ctx,
2640 trb_comp_code))
2641 xhci_cleanup_halted_endpoint(xhci, slot_id,
2642 ep_index,
2643 ep_ring->stream_id,
2644 td, ep_trb,
2645 EP_HARD_RESET);
2646 goto cleanup;
2647 }
2648
2649 /* update the urb's actual_length and give back to the core */
2650 if (usb_endpoint_xfer_control(&td->urb->ep->desc))
2651 process_ctrl_td(xhci, td, ep_trb, event, ep, &status);
2652 else if (usb_endpoint_xfer_isoc(&td->urb->ep->desc))
2653 process_isoc_td(xhci, td, ep_trb, event, ep, &status);
2654 else
2655 process_bulk_intr_td(xhci, td, ep_trb, event, ep,
2656 &status);
2657cleanup:
2658 handling_skipped_tds = ep->skip &&
2659 trb_comp_code != COMP_MISSED_SERVICE_ERROR &&
2660 trb_comp_code != COMP_NO_PING_RESPONSE_ERROR;
2661
2662 /*
2663 * Do not update event ring dequeue pointer if we're in a loop
2664 * processing missed tds.
2665 */
2666 if (!handling_skipped_tds)
2667 inc_deq(xhci, xhci->event_ring);
2668
2669 /*
2670 * If ep->skip is set, it means there are missed tds on the
2671 * endpoint ring need to take care of.
2672 * Process them as short transfer until reach the td pointed by
2673 * the event.
2674 */
2675 } while (handling_skipped_tds);
2676
2677 return 0;
2678
2679err_out:
2680 xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
2681 (unsigned long long) xhci_trb_virt_to_dma(
2682 xhci->event_ring->deq_seg,
2683 xhci->event_ring->dequeue),
2684 lower_32_bits(le64_to_cpu(event->buffer)),
2685 upper_32_bits(le64_to_cpu(event->buffer)),
2686 le32_to_cpu(event->transfer_len),
2687 le32_to_cpu(event->flags));
2688 return -ENODEV;
2689}
2690
2691/*
2692 * This function handles all OS-owned events on the event ring. It may drop
2693 * xhci->lock between event processing (e.g. to pass up port status changes).
2694 * Returns >0 for "possibly more events to process" (caller should call again),
2695 * otherwise 0 if done. In future, <0 returns should indicate error code.
2696 */
2697static int xhci_handle_event(struct xhci_hcd *xhci)
2698{
2699 union xhci_trb *event;
2700 int update_ptrs = 1;
2701 int ret;
2702
2703 /* Event ring hasn't been allocated yet. */
2704 if (!xhci->event_ring || !xhci->event_ring->dequeue) {
2705 xhci_err(xhci, "ERROR event ring not ready\n");
2706 return -ENOMEM;
2707 }
2708
2709 event = xhci->event_ring->dequeue;
2710 /* Does the HC or OS own the TRB? */
2711 if ((le32_to_cpu(event->event_cmd.flags) & TRB_CYCLE) !=
2712 xhci->event_ring->cycle_state)
2713 return 0;
2714
2715 trace_xhci_handle_event(xhci->event_ring, &event->generic);
2716
2717 /*
2718 * Barrier between reading the TRB_CYCLE (valid) flag above and any
2719 * speculative reads of the event's flags/data below.
2720 */
2721 rmb();
2722 /* FIXME: Handle more event types. */
2723 switch (le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK) {
2724 case TRB_TYPE(TRB_COMPLETION):
2725 handle_cmd_completion(xhci, &event->event_cmd);
2726 break;
2727 case TRB_TYPE(TRB_PORT_STATUS):
2728 handle_port_status(xhci, event);
2729 update_ptrs = 0;
2730 break;
2731 case TRB_TYPE(TRB_TRANSFER):
2732 ret = handle_tx_event(xhci, &event->trans_event);
2733 if (ret >= 0)
2734 update_ptrs = 0;
2735 break;
2736 case TRB_TYPE(TRB_DEV_NOTE):
2737 handle_device_notification(xhci, event);
2738 break;
2739 default:
2740 if ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK) >=
2741 TRB_TYPE(48))
2742 handle_vendor_event(xhci, event);
2743 else
2744 xhci_warn(xhci, "ERROR unknown event type %d\n",
2745 TRB_FIELD_TO_TYPE(
2746 le32_to_cpu(event->event_cmd.flags)));
2747 }
2748 /* Any of the above functions may drop and re-acquire the lock, so check
2749 * to make sure a watchdog timer didn't mark the host as non-responsive.
2750 */
2751 if (xhci->xhc_state & XHCI_STATE_DYING) {
2752 xhci_dbg(xhci, "xHCI host dying, returning from "
2753 "event handler.\n");
2754 return 0;
2755 }
2756
2757 if (update_ptrs)
2758 /* Update SW event ring dequeue pointer */
2759 inc_deq(xhci, xhci->event_ring);
2760
2761 /* Are there more items on the event ring? Caller will call us again to
2762 * check.
2763 */
2764 return 1;
2765}
2766
2767/*
2768 * Update Event Ring Dequeue Pointer:
2769 * - When all events have finished
2770 * - To avoid "Event Ring Full Error" condition
2771 */
2772static void xhci_update_erst_dequeue(struct xhci_hcd *xhci,
2773 union xhci_trb *event_ring_deq)
2774{
2775 u64 temp_64;
2776 dma_addr_t deq;
2777
2778 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
2779 /* If necessary, update the HW's version of the event ring deq ptr. */
2780 if (event_ring_deq != xhci->event_ring->dequeue) {
2781 deq = xhci_trb_virt_to_dma(xhci->event_ring->deq_seg,
2782 xhci->event_ring->dequeue);
2783 if (deq == 0)
2784 xhci_warn(xhci, "WARN something wrong with SW event ring dequeue ptr\n");
2785 /*
2786 * Per 4.9.4, Software writes to the ERDP register shall
2787 * always advance the Event Ring Dequeue Pointer value.
2788 */
2789 if ((temp_64 & (u64) ~ERST_PTR_MASK) ==
2790 ((u64) deq & (u64) ~ERST_PTR_MASK))
2791 return;
2792
2793 /* Update HC event ring dequeue pointer */
2794 temp_64 &= ERST_PTR_MASK;
2795 temp_64 |= ((u64) deq & (u64) ~ERST_PTR_MASK);
2796 }
2797
2798 /* Clear the event handler busy flag (RW1C) */
2799 temp_64 |= ERST_EHB;
2800 xhci_write_64(xhci, temp_64, &xhci->ir_set->erst_dequeue);
2801}
2802
2803/*
2804 * xHCI spec says we can get an interrupt, and if the HC has an error condition,
2805 * we might get bad data out of the event ring. Section 4.10.2.7 has a list of
2806 * indicators of an event TRB error, but we check the status *first* to be safe.
2807 */
2808irqreturn_t xhci_irq(struct usb_hcd *hcd)
2809{
2810 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
2811 union xhci_trb *event_ring_deq;
2812 irqreturn_t ret = IRQ_NONE;
2813 unsigned long flags;
2814 u64 temp_64;
2815 u32 status;
2816 int event_loop = 0;
2817
2818 spin_lock_irqsave(&xhci->lock, flags);
2819 /* Check if the xHC generated the interrupt, or the irq is shared */
2820 status = readl(&xhci->op_regs->status);
2821 if (status == ~(u32)0) {
2822 xhci_hc_died(xhci);
2823 ret = IRQ_HANDLED;
2824 goto out;
2825 }
2826
2827 if (!(status & STS_EINT))
2828 goto out;
2829
2830 if (status & STS_FATAL) {
2831 xhci_warn(xhci, "WARNING: Host System Error\n");
2832 xhci_halt(xhci);
2833 ret = IRQ_HANDLED;
2834 goto out;
2835 }
2836
2837 /*
2838 * Clear the op reg interrupt status first,
2839 * so we can receive interrupts from other MSI-X interrupters.
2840 * Write 1 to clear the interrupt status.
2841 */
2842 status |= STS_EINT;
2843 writel(status, &xhci->op_regs->status);
2844
2845 if (!hcd->msi_enabled) {
2846 u32 irq_pending;
2847 irq_pending = readl(&xhci->ir_set->irq_pending);
2848 irq_pending |= IMAN_IP;
2849 writel(irq_pending, &xhci->ir_set->irq_pending);
2850 }
2851
2852 if (xhci->xhc_state & XHCI_STATE_DYING ||
2853 xhci->xhc_state & XHCI_STATE_HALTED) {
2854 xhci_dbg(xhci, "xHCI dying, ignoring interrupt. "
2855 "Shouldn't IRQs be disabled?\n");
2856 /* Clear the event handler busy flag (RW1C);
2857 * the event ring should be empty.
2858 */
2859 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
2860 xhci_write_64(xhci, temp_64 | ERST_EHB,
2861 &xhci->ir_set->erst_dequeue);
2862 ret = IRQ_HANDLED;
2863 goto out;
2864 }
2865
2866 event_ring_deq = xhci->event_ring->dequeue;
2867 /* FIXME this should be a delayed service routine
2868 * that clears the EHB.
2869 */
2870 while (xhci_handle_event(xhci) > 0) {
2871 if (event_loop++ < TRBS_PER_SEGMENT / 2)
2872 continue;
2873 xhci_update_erst_dequeue(xhci, event_ring_deq);
2874 event_loop = 0;
2875 }
2876
2877 xhci_update_erst_dequeue(xhci, event_ring_deq);
2878 ret = IRQ_HANDLED;
2879
2880out:
2881 spin_unlock_irqrestore(&xhci->lock, flags);
2882
2883 return ret;
2884}
2885
2886irqreturn_t xhci_msi_irq(int irq, void *hcd)
2887{
2888 return xhci_irq(hcd);
2889}
2890
2891/**** Endpoint Ring Operations ****/
2892
2893/*
2894 * Generic function for queueing a TRB on a ring.
2895 * The caller must have checked to make sure there's room on the ring.
2896 *
2897 * @more_trbs_coming: Will you enqueue more TRBs before calling
2898 * prepare_transfer()?
2899 */
2900static void queue_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
2901 bool more_trbs_coming,
2902 u32 field1, u32 field2, u32 field3, u32 field4)
2903{
2904 struct xhci_generic_trb *trb;
2905
2906 trb = &ring->enqueue->generic;
2907 trb->field[0] = cpu_to_le32(field1);
2908 trb->field[1] = cpu_to_le32(field2);
2909 trb->field[2] = cpu_to_le32(field3);
2910 trb->field[3] = cpu_to_le32(field4);
2911
2912 trace_xhci_queue_trb(ring, trb);
2913
2914 inc_enq(xhci, ring, more_trbs_coming);
2915}
2916
2917/*
2918 * Does various checks on the endpoint ring, and makes it ready to queue num_trbs.
2919 * FIXME allocate segments if the ring is full.
2920 */
2921static int prepare_ring(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
2922 u32 ep_state, unsigned int num_trbs, gfp_t mem_flags)
2923{
2924 unsigned int num_trbs_needed;
2925
2926 /* Make sure the endpoint has been added to xHC schedule */
2927 switch (ep_state) {
2928 case EP_STATE_DISABLED:
2929 /*
2930 * USB core changed config/interfaces without notifying us,
2931 * or hardware is reporting the wrong state.
2932 */
2933 xhci_warn(xhci, "WARN urb submitted to disabled ep\n");
2934 return -ENOENT;
2935 case EP_STATE_ERROR:
2936 xhci_warn(xhci, "WARN waiting for error on ep to be cleared\n");
2937 /* FIXME event handling code for error needs to clear it */
2938 /* XXX not sure if this should be -ENOENT or not */
2939 return -EINVAL;
2940 case EP_STATE_HALTED:
2941 xhci_dbg(xhci, "WARN halted endpoint, queueing URB anyway.\n");
2942 case EP_STATE_STOPPED:
2943 case EP_STATE_RUNNING:
2944 break;
2945 default:
2946 xhci_err(xhci, "ERROR unknown endpoint state for ep\n");
2947 /*
2948 * FIXME issue Configure Endpoint command to try to get the HC
2949 * back into a known state.
2950 */
2951 return -EINVAL;
2952 }
2953
2954 while (1) {
2955 if (room_on_ring(xhci, ep_ring, num_trbs))
2956 break;
2957
2958 if (ep_ring == xhci->cmd_ring) {
2959 xhci_err(xhci, "Do not support expand command ring\n");
2960 return -ENOMEM;
2961 }
2962
2963 xhci_dbg_trace(xhci, trace_xhci_dbg_ring_expansion,
2964 "ERROR no room on ep ring, try ring expansion");
2965 num_trbs_needed = num_trbs - ep_ring->num_trbs_free;
2966 if (xhci_ring_expansion(xhci, ep_ring, num_trbs_needed,
2967 mem_flags)) {
2968 xhci_err(xhci, "Ring expansion failed\n");
2969 return -ENOMEM;
2970 }
2971 }
2972
2973 while (trb_is_link(ep_ring->enqueue)) {
2974 /* If we're not dealing with 0.95 hardware or isoc rings
2975 * on AMD 0.96 host, clear the chain bit.
2976 */
2977 if (!xhci_link_trb_quirk(xhci) &&
2978 !(ep_ring->type == TYPE_ISOC &&
2979 (xhci->quirks & XHCI_AMD_0x96_HOST)))
2980 ep_ring->enqueue->link.control &=
2981 cpu_to_le32(~TRB_CHAIN);
2982 else
2983 ep_ring->enqueue->link.control |=
2984 cpu_to_le32(TRB_CHAIN);
2985
2986 wmb();
2987 ep_ring->enqueue->link.control ^= cpu_to_le32(TRB_CYCLE);
2988
2989 /* Toggle the cycle bit after the last ring segment. */
2990 if (link_trb_toggles_cycle(ep_ring->enqueue))
2991 ep_ring->cycle_state ^= 1;
2992
2993 ep_ring->enq_seg = ep_ring->enq_seg->next;
2994 ep_ring->enqueue = ep_ring->enq_seg->trbs;
2995 }
2996 return 0;
2997}
2998
2999static int prepare_transfer(struct xhci_hcd *xhci,
3000 struct xhci_virt_device *xdev,
3001 unsigned int ep_index,
3002 unsigned int stream_id,
3003 unsigned int num_trbs,
3004 struct urb *urb,
3005 unsigned int td_index,
3006 gfp_t mem_flags)
3007{
3008 int ret;
3009 struct urb_priv *urb_priv;
3010 struct xhci_td *td;
3011 struct xhci_ring *ep_ring;
3012 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
3013
3014 ep_ring = xhci_stream_id_to_ring(xdev, ep_index, stream_id);
3015 if (!ep_ring) {
3016 xhci_dbg(xhci, "Can't prepare ring for bad stream ID %u\n",
3017 stream_id);
3018 return -EINVAL;
3019 }
3020
3021 ret = prepare_ring(xhci, ep_ring, GET_EP_CTX_STATE(ep_ctx),
3022 num_trbs, mem_flags);
3023 if (ret)
3024 return ret;
3025
3026 urb_priv = urb->hcpriv;
3027 td = &urb_priv->td[td_index];
3028
3029 INIT_LIST_HEAD(&td->td_list);
3030 INIT_LIST_HEAD(&td->cancelled_td_list);
3031
3032 if (td_index == 0) {
3033 ret = usb_hcd_link_urb_to_ep(bus_to_hcd(urb->dev->bus), urb);
3034 if (unlikely(ret))
3035 return ret;
3036 }
3037
3038 td->urb = urb;
3039 /* Add this TD to the tail of the endpoint ring's TD list */
3040 list_add_tail(&td->td_list, &ep_ring->td_list);
3041 td->start_seg = ep_ring->enq_seg;
3042 td->first_trb = ep_ring->enqueue;
3043
3044 return 0;
3045}
3046
3047static unsigned int count_trbs(u64 addr, u64 len)
3048{
3049 unsigned int num_trbs;
3050
3051 num_trbs = DIV_ROUND_UP(len + (addr & (TRB_MAX_BUFF_SIZE - 1)),
3052 TRB_MAX_BUFF_SIZE);
3053 if (num_trbs == 0)
3054 num_trbs++;
3055
3056 return num_trbs;
3057}
3058
3059static inline unsigned int count_trbs_needed(struct urb *urb)
3060{
3061 return count_trbs(urb->transfer_dma, urb->transfer_buffer_length);
3062}
3063
3064static unsigned int count_sg_trbs_needed(struct urb *urb)
3065{
3066 struct scatterlist *sg;
3067 unsigned int i, len, full_len, num_trbs = 0;
3068
3069 full_len = urb->transfer_buffer_length;
3070
3071 for_each_sg(urb->sg, sg, urb->num_mapped_sgs, i) {
3072 len = sg_dma_len(sg);
3073 num_trbs += count_trbs(sg_dma_address(sg), len);
3074 len = min_t(unsigned int, len, full_len);
3075 full_len -= len;
3076 if (full_len == 0)
3077 break;
3078 }
3079
3080 return num_trbs;
3081}
3082
3083static unsigned int count_isoc_trbs_needed(struct urb *urb, int i)
3084{
3085 u64 addr, len;
3086
3087 addr = (u64) (urb->transfer_dma + urb->iso_frame_desc[i].offset);
3088 len = urb->iso_frame_desc[i].length;
3089
3090 return count_trbs(addr, len);
3091}
3092
3093static void check_trb_math(struct urb *urb, int running_total)
3094{
3095 if (unlikely(running_total != urb->transfer_buffer_length))
3096 dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated tx length, "
3097 "queued %#x (%d), asked for %#x (%d)\n",
3098 __func__,
3099 urb->ep->desc.bEndpointAddress,
3100 running_total, running_total,
3101 urb->transfer_buffer_length,
3102 urb->transfer_buffer_length);
3103}
3104
3105static void giveback_first_trb(struct xhci_hcd *xhci, int slot_id,
3106 unsigned int ep_index, unsigned int stream_id, int start_cycle,
3107 struct xhci_generic_trb *start_trb)
3108{
3109 /*
3110 * Pass all the TRBs to the hardware at once and make sure this write
3111 * isn't reordered.
3112 */
3113 wmb();
3114 if (start_cycle)
3115 start_trb->field[3] |= cpu_to_le32(start_cycle);
3116 else
3117 start_trb->field[3] &= cpu_to_le32(~TRB_CYCLE);
3118 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, stream_id);
3119}
3120
3121static void check_interval(struct xhci_hcd *xhci, struct urb *urb,
3122 struct xhci_ep_ctx *ep_ctx)
3123{
3124 int xhci_interval;
3125 int ep_interval;
3126
3127 xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
3128 ep_interval = urb->interval;
3129
3130 /* Convert to microframes */
3131 if (urb->dev->speed == USB_SPEED_LOW ||
3132 urb->dev->speed == USB_SPEED_FULL)
3133 ep_interval *= 8;
3134
3135 /* FIXME change this to a warning and a suggestion to use the new API
3136 * to set the polling interval (once the API is added).
3137 */
3138 if (xhci_interval != ep_interval) {
3139 dev_dbg_ratelimited(&urb->dev->dev,
3140 "Driver uses different interval (%d microframe%s) than xHCI (%d microframe%s)\n",
3141 ep_interval, ep_interval == 1 ? "" : "s",
3142 xhci_interval, xhci_interval == 1 ? "" : "s");
3143 urb->interval = xhci_interval;
3144 /* Convert back to frames for LS/FS devices */
3145 if (urb->dev->speed == USB_SPEED_LOW ||
3146 urb->dev->speed == USB_SPEED_FULL)
3147 urb->interval /= 8;
3148 }
3149}
3150
3151/*
3152 * xHCI uses normal TRBs for both bulk and interrupt. When the interrupt
3153 * endpoint is to be serviced, the xHC will consume (at most) one TD. A TD
3154 * (comprised of sg list entries) can take several service intervals to
3155 * transmit.
3156 */
3157int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3158 struct urb *urb, int slot_id, unsigned int ep_index)
3159{
3160 struct xhci_ep_ctx *ep_ctx;
3161
3162 ep_ctx = xhci_get_ep_ctx(xhci, xhci->devs[slot_id]->out_ctx, ep_index);
3163 check_interval(xhci, urb, ep_ctx);
3164
3165 return xhci_queue_bulk_tx(xhci, mem_flags, urb, slot_id, ep_index);
3166}
3167
3168/*
3169 * For xHCI 1.0 host controllers, TD size is the number of max packet sized
3170 * packets remaining in the TD (*not* including this TRB).
3171 *
3172 * Total TD packet count = total_packet_count =
3173 * DIV_ROUND_UP(TD size in bytes / wMaxPacketSize)
3174 *
3175 * Packets transferred up to and including this TRB = packets_transferred =
3176 * rounddown(total bytes transferred including this TRB / wMaxPacketSize)
3177 *
3178 * TD size = total_packet_count - packets_transferred
3179 *
3180 * For xHCI 0.96 and older, TD size field should be the remaining bytes
3181 * including this TRB, right shifted by 10
3182 *
3183 * For all hosts it must fit in bits 21:17, so it can't be bigger than 31.
3184 * This is taken care of in the TRB_TD_SIZE() macro
3185 *
3186 * The last TRB in a TD must have the TD size set to zero.
3187 */
3188static u32 xhci_td_remainder(struct xhci_hcd *xhci, int transferred,
3189 int trb_buff_len, unsigned int td_total_len,
3190 struct urb *urb, bool more_trbs_coming)
3191{
3192 u32 maxp, total_packet_count;
3193
3194 /* MTK xHCI 0.96 contains some features from 1.0 */
3195 if (xhci->hci_version < 0x100 && !(xhci->quirks & XHCI_MTK_HOST))
3196 return ((td_total_len - transferred) >> 10);
3197
3198 /* One TRB with a zero-length data packet. */
3199 if (!more_trbs_coming || (transferred == 0 && trb_buff_len == 0) ||
3200 trb_buff_len == td_total_len)
3201 return 0;
3202
3203 /* for MTK xHCI 0.96, TD size include this TRB, but not in 1.x */
3204 if ((xhci->quirks & XHCI_MTK_HOST) && (xhci->hci_version < 0x100))
3205 trb_buff_len = 0;
3206
3207 maxp = usb_endpoint_maxp(&urb->ep->desc);
3208 total_packet_count = DIV_ROUND_UP(td_total_len, maxp);
3209
3210 /* Queueing functions don't count the current TRB into transferred */
3211 return (total_packet_count - ((transferred + trb_buff_len) / maxp));
3212}
3213
3214
3215static int xhci_align_td(struct xhci_hcd *xhci, struct urb *urb, u32 enqd_len,
3216 u32 *trb_buff_len, struct xhci_segment *seg)
3217{
3218 struct device *dev = xhci_to_hcd(xhci)->self.controller;
3219 unsigned int unalign;
3220 unsigned int max_pkt;
3221 u32 new_buff_len;
3222 size_t len;
3223
3224 max_pkt = usb_endpoint_maxp(&urb->ep->desc);
3225 unalign = (enqd_len + *trb_buff_len) % max_pkt;
3226
3227 /* we got lucky, last normal TRB data on segment is packet aligned */
3228 if (unalign == 0)
3229 return 0;
3230
3231 xhci_dbg(xhci, "Unaligned %d bytes, buff len %d\n",
3232 unalign, *trb_buff_len);
3233
3234 /* is the last nornal TRB alignable by splitting it */
3235 if (*trb_buff_len > unalign) {
3236 *trb_buff_len -= unalign;
3237 xhci_dbg(xhci, "split align, new buff len %d\n", *trb_buff_len);
3238 return 0;
3239 }
3240
3241 /*
3242 * We want enqd_len + trb_buff_len to sum up to a number aligned to
3243 * number which is divisible by the endpoint's wMaxPacketSize. IOW:
3244 * (size of currently enqueued TRBs + remainder) % wMaxPacketSize == 0.
3245 */
3246 new_buff_len = max_pkt - (enqd_len % max_pkt);
3247
3248 if (new_buff_len > (urb->transfer_buffer_length - enqd_len))
3249 new_buff_len = (urb->transfer_buffer_length - enqd_len);
3250
3251 /* create a max max_pkt sized bounce buffer pointed to by last trb */
3252 if (usb_urb_dir_out(urb)) {
3253 len = sg_pcopy_to_buffer(urb->sg, urb->num_sgs,
3254 seg->bounce_buf, new_buff_len, enqd_len);
3255 if (len != new_buff_len)
3256 xhci_warn(xhci,
3257 "WARN Wrong bounce buffer write length: %zu != %d\n",
3258 len, new_buff_len);
3259 seg->bounce_dma = dma_map_single(dev, seg->bounce_buf,
3260 max_pkt, DMA_TO_DEVICE);
3261 } else {
3262 seg->bounce_dma = dma_map_single(dev, seg->bounce_buf,
3263 max_pkt, DMA_FROM_DEVICE);
3264 }
3265
3266 if (dma_mapping_error(dev, seg->bounce_dma)) {
3267 /* try without aligning. Some host controllers survive */
3268 xhci_warn(xhci, "Failed mapping bounce buffer, not aligning\n");
3269 return 0;
3270 }
3271 *trb_buff_len = new_buff_len;
3272 seg->bounce_len = new_buff_len;
3273 seg->bounce_offs = enqd_len;
3274
3275 xhci_dbg(xhci, "Bounce align, new buff len %d\n", *trb_buff_len);
3276
3277 return 1;
3278}
3279
3280/* This is very similar to what ehci-q.c qtd_fill() does */
3281int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3282 struct urb *urb, int slot_id, unsigned int ep_index)
3283{
3284 struct xhci_ring *ring;
3285 struct urb_priv *urb_priv;
3286 struct xhci_td *td;
3287 struct xhci_generic_trb *start_trb;
3288 struct scatterlist *sg = NULL;
3289 bool more_trbs_coming = true;
3290 bool need_zero_pkt = false;
3291 bool first_trb = true;
3292 unsigned int num_trbs;
3293 unsigned int start_cycle, num_sgs = 0;
3294 unsigned int enqd_len, block_len, trb_buff_len, full_len;
3295 int sent_len, ret;
3296 u32 field, length_field, remainder;
3297 u64 addr, send_addr;
3298
3299 ring = xhci_urb_to_transfer_ring(xhci, urb);
3300 if (!ring)
3301 return -EINVAL;
3302
3303 full_len = urb->transfer_buffer_length;
3304 /* If we have scatter/gather list, we use it. */
3305 if (urb->num_sgs) {
3306 num_sgs = urb->num_mapped_sgs;
3307 sg = urb->sg;
3308 addr = (u64) sg_dma_address(sg);
3309 block_len = sg_dma_len(sg);
3310 num_trbs = count_sg_trbs_needed(urb);
3311 } else {
3312 num_trbs = count_trbs_needed(urb);
3313 addr = (u64) urb->transfer_dma;
3314 block_len = full_len;
3315 }
3316 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3317 ep_index, urb->stream_id,
3318 num_trbs, urb, 0, mem_flags);
3319 if (unlikely(ret < 0))
3320 return ret;
3321
3322 urb_priv = urb->hcpriv;
3323
3324 /* Deal with URB_ZERO_PACKET - need one more td/trb */
3325 if (urb->transfer_flags & URB_ZERO_PACKET && urb_priv->num_tds > 1)
3326 need_zero_pkt = true;
3327
3328 td = &urb_priv->td[0];
3329
3330 /*
3331 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3332 * until we've finished creating all the other TRBs. The ring's cycle
3333 * state may change as we enqueue the other TRBs, so save it too.
3334 */
3335 start_trb = &ring->enqueue->generic;
3336 start_cycle = ring->cycle_state;
3337 send_addr = addr;
3338
3339 /* Queue the TRBs, even if they are zero-length */
3340 for (enqd_len = 0; first_trb || enqd_len < full_len;
3341 enqd_len += trb_buff_len) {
3342 field = TRB_TYPE(TRB_NORMAL);
3343
3344 /* TRB buffer should not cross 64KB boundaries */
3345 trb_buff_len = TRB_BUFF_LEN_UP_TO_BOUNDARY(addr);
3346 trb_buff_len = min_t(unsigned int, trb_buff_len, block_len);
3347
3348 if (enqd_len + trb_buff_len > full_len)
3349 trb_buff_len = full_len - enqd_len;
3350
3351 /* Don't change the cycle bit of the first TRB until later */
3352 if (first_trb) {
3353 first_trb = false;
3354 if (start_cycle == 0)
3355 field |= TRB_CYCLE;
3356 } else
3357 field |= ring->cycle_state;
3358
3359 /* Chain all the TRBs together; clear the chain bit in the last
3360 * TRB to indicate it's the last TRB in the chain.
3361 */
3362 if (enqd_len + trb_buff_len < full_len) {
3363 field |= TRB_CHAIN;
3364 if (trb_is_link(ring->enqueue + 1)) {
3365 if (xhci_align_td(xhci, urb, enqd_len,
3366 &trb_buff_len,
3367 ring->enq_seg)) {
3368 send_addr = ring->enq_seg->bounce_dma;
3369 /* assuming TD won't span 2 segs */
3370 td->bounce_seg = ring->enq_seg;
3371 }
3372 }
3373 }
3374 if (enqd_len + trb_buff_len >= full_len) {
3375 field &= ~TRB_CHAIN;
3376 field |= TRB_IOC;
3377 more_trbs_coming = false;
3378 td->last_trb = ring->enqueue;
3379 }
3380
3381 /* Only set interrupt on short packet for IN endpoints */
3382 if (usb_urb_dir_in(urb))
3383 field |= TRB_ISP;
3384
3385 /* Set the TRB length, TD size, and interrupter fields. */
3386 remainder = xhci_td_remainder(xhci, enqd_len, trb_buff_len,
3387 full_len, urb, more_trbs_coming);
3388
3389 length_field = TRB_LEN(trb_buff_len) |
3390 TRB_TD_SIZE(remainder) |
3391 TRB_INTR_TARGET(0);
3392
3393 queue_trb(xhci, ring, more_trbs_coming | need_zero_pkt,
3394 lower_32_bits(send_addr),
3395 upper_32_bits(send_addr),
3396 length_field,
3397 field);
3398
3399 addr += trb_buff_len;
3400 sent_len = trb_buff_len;
3401
3402 while (sg && sent_len >= block_len) {
3403 /* New sg entry */
3404 --num_sgs;
3405 sent_len -= block_len;
3406 sg = sg_next(sg);
3407 if (num_sgs != 0 && sg) {
3408 block_len = sg_dma_len(sg);
3409 addr = (u64) sg_dma_address(sg);
3410 addr += sent_len;
3411 }
3412 }
3413 block_len -= sent_len;
3414 send_addr = addr;
3415 }
3416
3417 if (need_zero_pkt) {
3418 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3419 ep_index, urb->stream_id,
3420 1, urb, 1, mem_flags);
3421 urb_priv->td[1].last_trb = ring->enqueue;
3422 field = TRB_TYPE(TRB_NORMAL) | ring->cycle_state | TRB_IOC;
3423 queue_trb(xhci, ring, 0, 0, 0, TRB_INTR_TARGET(0), field);
3424 }
3425
3426 check_trb_math(urb, enqd_len);
3427 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
3428 start_cycle, start_trb);
3429 return 0;
3430}
3431
3432/* Caller must have locked xhci->lock */
3433int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3434 struct urb *urb, int slot_id, unsigned int ep_index)
3435{
3436 struct xhci_ring *ep_ring;
3437 int num_trbs;
3438 int ret;
3439 struct usb_ctrlrequest *setup;
3440 struct xhci_generic_trb *start_trb;
3441 int start_cycle;
3442 u32 field;
3443 struct urb_priv *urb_priv;
3444 struct xhci_td *td;
3445
3446 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3447 if (!ep_ring)
3448 return -EINVAL;
3449
3450 /*
3451 * Need to copy setup packet into setup TRB, so we can't use the setup
3452 * DMA address.
3453 */
3454 if (!urb->setup_packet)
3455 return -EINVAL;
3456
3457 /* 1 TRB for setup, 1 for status */
3458 num_trbs = 2;
3459 /*
3460 * Don't need to check if we need additional event data and normal TRBs,
3461 * since data in control transfers will never get bigger than 16MB
3462 * XXX: can we get a buffer that crosses 64KB boundaries?
3463 */
3464 if (urb->transfer_buffer_length > 0)
3465 num_trbs++;
3466 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3467 ep_index, urb->stream_id,
3468 num_trbs, urb, 0, mem_flags);
3469 if (ret < 0)
3470 return ret;
3471
3472 urb_priv = urb->hcpriv;
3473 td = &urb_priv->td[0];
3474
3475 /*
3476 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3477 * until we've finished creating all the other TRBs. The ring's cycle
3478 * state may change as we enqueue the other TRBs, so save it too.
3479 */
3480 start_trb = &ep_ring->enqueue->generic;
3481 start_cycle = ep_ring->cycle_state;
3482
3483 /* Queue setup TRB - see section 6.4.1.2.1 */
3484 /* FIXME better way to translate setup_packet into two u32 fields? */
3485 setup = (struct usb_ctrlrequest *) urb->setup_packet;
3486 field = 0;
3487 field |= TRB_IDT | TRB_TYPE(TRB_SETUP);
3488 if (start_cycle == 0)
3489 field |= 0x1;
3490
3491 /* xHCI 1.0/1.1 6.4.1.2.1: Transfer Type field */
3492 if ((xhci->hci_version >= 0x100) || (xhci->quirks & XHCI_MTK_HOST)) {
3493 if (urb->transfer_buffer_length > 0) {
3494 if (setup->bRequestType & USB_DIR_IN)
3495 field |= TRB_TX_TYPE(TRB_DATA_IN);
3496 else
3497 field |= TRB_TX_TYPE(TRB_DATA_OUT);
3498 }
3499 }
3500
3501 queue_trb(xhci, ep_ring, true,
3502 setup->bRequestType | setup->bRequest << 8 | le16_to_cpu(setup->wValue) << 16,
3503 le16_to_cpu(setup->wIndex) | le16_to_cpu(setup->wLength) << 16,
3504 TRB_LEN(8) | TRB_INTR_TARGET(0),
3505 /* Immediate data in pointer */
3506 field);
3507
3508 /* If there's data, queue data TRBs */
3509 /* Only set interrupt on short packet for IN endpoints */
3510 if (usb_urb_dir_in(urb))
3511 field = TRB_ISP | TRB_TYPE(TRB_DATA);
3512 else
3513 field = TRB_TYPE(TRB_DATA);
3514
3515 if (urb->transfer_buffer_length > 0) {
3516 u32 length_field, remainder;
3517
3518 remainder = xhci_td_remainder(xhci, 0,
3519 urb->transfer_buffer_length,
3520 urb->transfer_buffer_length,
3521 urb, 1);
3522 length_field = TRB_LEN(urb->transfer_buffer_length) |
3523 TRB_TD_SIZE(remainder) |
3524 TRB_INTR_TARGET(0);
3525 if (setup->bRequestType & USB_DIR_IN)
3526 field |= TRB_DIR_IN;
3527 queue_trb(xhci, ep_ring, true,
3528 lower_32_bits(urb->transfer_dma),
3529 upper_32_bits(urb->transfer_dma),
3530 length_field,
3531 field | ep_ring->cycle_state);
3532 }
3533
3534 /* Save the DMA address of the last TRB in the TD */
3535 td->last_trb = ep_ring->enqueue;
3536
3537 /* Queue status TRB - see Table 7 and sections 4.11.2.2 and 6.4.1.2.3 */
3538 /* If the device sent data, the status stage is an OUT transfer */
3539 if (urb->transfer_buffer_length > 0 && setup->bRequestType & USB_DIR_IN)
3540 field = 0;
3541 else
3542 field = TRB_DIR_IN;
3543 queue_trb(xhci, ep_ring, false,
3544 0,
3545 0,
3546 TRB_INTR_TARGET(0),
3547 /* Event on completion */
3548 field | TRB_IOC | TRB_TYPE(TRB_STATUS) | ep_ring->cycle_state);
3549
3550 giveback_first_trb(xhci, slot_id, ep_index, 0,
3551 start_cycle, start_trb);
3552 return 0;
3553}
3554
3555/*
3556 * The transfer burst count field of the isochronous TRB defines the number of
3557 * bursts that are required to move all packets in this TD. Only SuperSpeed
3558 * devices can burst up to bMaxBurst number of packets per service interval.
3559 * This field is zero based, meaning a value of zero in the field means one
3560 * burst. Basically, for everything but SuperSpeed devices, this field will be
3561 * zero. Only xHCI 1.0 host controllers support this field.
3562 */
3563static unsigned int xhci_get_burst_count(struct xhci_hcd *xhci,
3564 struct urb *urb, unsigned int total_packet_count)
3565{
3566 unsigned int max_burst;
3567
3568 if (xhci->hci_version < 0x100 || urb->dev->speed < USB_SPEED_SUPER)
3569 return 0;
3570
3571 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3572 return DIV_ROUND_UP(total_packet_count, max_burst + 1) - 1;
3573}
3574
3575/*
3576 * Returns the number of packets in the last "burst" of packets. This field is
3577 * valid for all speeds of devices. USB 2.0 devices can only do one "burst", so
3578 * the last burst packet count is equal to the total number of packets in the
3579 * TD. SuperSpeed endpoints can have up to 3 bursts. All but the last burst
3580 * must contain (bMaxBurst + 1) number of packets, but the last burst can
3581 * contain 1 to (bMaxBurst + 1) packets.
3582 */
3583static unsigned int xhci_get_last_burst_packet_count(struct xhci_hcd *xhci,
3584 struct urb *urb, unsigned int total_packet_count)
3585{
3586 unsigned int max_burst;
3587 unsigned int residue;
3588
3589 if (xhci->hci_version < 0x100)
3590 return 0;
3591
3592 if (urb->dev->speed >= USB_SPEED_SUPER) {
3593 /* bMaxBurst is zero based: 0 means 1 packet per burst */
3594 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3595 residue = total_packet_count % (max_burst + 1);
3596 /* If residue is zero, the last burst contains (max_burst + 1)
3597 * number of packets, but the TLBPC field is zero-based.
3598 */
3599 if (residue == 0)
3600 return max_burst;
3601 return residue - 1;
3602 }
3603 if (total_packet_count == 0)
3604 return 0;
3605 return total_packet_count - 1;
3606}
3607
3608/*
3609 * Calculates Frame ID field of the isochronous TRB identifies the
3610 * target frame that the Interval associated with this Isochronous
3611 * Transfer Descriptor will start on. Refer to 4.11.2.5 in 1.1 spec.
3612 *
3613 * Returns actual frame id on success, negative value on error.
3614 */
3615static int xhci_get_isoc_frame_id(struct xhci_hcd *xhci,
3616 struct urb *urb, int index)
3617{
3618 int start_frame, ist, ret = 0;
3619 int start_frame_id, end_frame_id, current_frame_id;
3620
3621 if (urb->dev->speed == USB_SPEED_LOW ||
3622 urb->dev->speed == USB_SPEED_FULL)
3623 start_frame = urb->start_frame + index * urb->interval;
3624 else
3625 start_frame = (urb->start_frame + index * urb->interval) >> 3;
3626
3627 /* Isochronous Scheduling Threshold (IST, bits 0~3 in HCSPARAMS2):
3628 *
3629 * If bit [3] of IST is cleared to '0', software can add a TRB no
3630 * later than IST[2:0] Microframes before that TRB is scheduled to
3631 * be executed.
3632 * If bit [3] of IST is set to '1', software can add a TRB no later
3633 * than IST[2:0] Frames before that TRB is scheduled to be executed.
3634 */
3635 ist = HCS_IST(xhci->hcs_params2) & 0x7;
3636 if (HCS_IST(xhci->hcs_params2) & (1 << 3))
3637 ist <<= 3;
3638
3639 /* Software shall not schedule an Isoch TD with a Frame ID value that
3640 * is less than the Start Frame ID or greater than the End Frame ID,
3641 * where:
3642 *
3643 * End Frame ID = (Current MFINDEX register value + 895 ms.) MOD 2048
3644 * Start Frame ID = (Current MFINDEX register value + IST + 1) MOD 2048
3645 *
3646 * Both the End Frame ID and Start Frame ID values are calculated
3647 * in microframes. When software determines the valid Frame ID value;
3648 * The End Frame ID value should be rounded down to the nearest Frame
3649 * boundary, and the Start Frame ID value should be rounded up to the
3650 * nearest Frame boundary.
3651 */
3652 current_frame_id = readl(&xhci->run_regs->microframe_index);
3653 start_frame_id = roundup(current_frame_id + ist + 1, 8);
3654 end_frame_id = rounddown(current_frame_id + 895 * 8, 8);
3655
3656 start_frame &= 0x7ff;
3657 start_frame_id = (start_frame_id >> 3) & 0x7ff;
3658 end_frame_id = (end_frame_id >> 3) & 0x7ff;
3659
3660 xhci_dbg(xhci, "%s: index %d, reg 0x%x start_frame_id 0x%x, end_frame_id 0x%x, start_frame 0x%x\n",
3661 __func__, index, readl(&xhci->run_regs->microframe_index),
3662 start_frame_id, end_frame_id, start_frame);
3663
3664 if (start_frame_id < end_frame_id) {
3665 if (start_frame > end_frame_id ||
3666 start_frame < start_frame_id)
3667 ret = -EINVAL;
3668 } else if (start_frame_id > end_frame_id) {
3669 if ((start_frame > end_frame_id &&
3670 start_frame < start_frame_id))
3671 ret = -EINVAL;
3672 } else {
3673 ret = -EINVAL;
3674 }
3675
3676 if (index == 0) {
3677 if (ret == -EINVAL || start_frame == start_frame_id) {
3678 start_frame = start_frame_id + 1;
3679 if (urb->dev->speed == USB_SPEED_LOW ||
3680 urb->dev->speed == USB_SPEED_FULL)
3681 urb->start_frame = start_frame;
3682 else
3683 urb->start_frame = start_frame << 3;
3684 ret = 0;
3685 }
3686 }
3687
3688 if (ret) {
3689 xhci_warn(xhci, "Frame ID %d (reg %d, index %d) beyond range (%d, %d)\n",
3690 start_frame, current_frame_id, index,
3691 start_frame_id, end_frame_id);
3692 xhci_warn(xhci, "Ignore frame ID field, use SIA bit instead\n");
3693 return ret;
3694 }
3695
3696 return start_frame;
3697}
3698
3699/* This is for isoc transfer */
3700static int xhci_queue_isoc_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3701 struct urb *urb, int slot_id, unsigned int ep_index)
3702{
3703 struct xhci_ring *ep_ring;
3704 struct urb_priv *urb_priv;
3705 struct xhci_td *td;
3706 int num_tds, trbs_per_td;
3707 struct xhci_generic_trb *start_trb;
3708 bool first_trb;
3709 int start_cycle;
3710 u32 field, length_field;
3711 int running_total, trb_buff_len, td_len, td_remain_len, ret;
3712 u64 start_addr, addr;
3713 int i, j;
3714 bool more_trbs_coming;
3715 struct xhci_virt_ep *xep;
3716 int frame_id;
3717
3718 xep = &xhci->devs[slot_id]->eps[ep_index];
3719 ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
3720
3721 num_tds = urb->number_of_packets;
3722 if (num_tds < 1) {
3723 xhci_dbg(xhci, "Isoc URB with zero packets?\n");
3724 return -EINVAL;
3725 }
3726 start_addr = (u64) urb->transfer_dma;
3727 start_trb = &ep_ring->enqueue->generic;
3728 start_cycle = ep_ring->cycle_state;
3729
3730 urb_priv = urb->hcpriv;
3731 /* Queue the TRBs for each TD, even if they are zero-length */
3732 for (i = 0; i < num_tds; i++) {
3733 unsigned int total_pkt_count, max_pkt;
3734 unsigned int burst_count, last_burst_pkt_count;
3735 u32 sia_frame_id;
3736
3737 first_trb = true;
3738 running_total = 0;
3739 addr = start_addr + urb->iso_frame_desc[i].offset;
3740 td_len = urb->iso_frame_desc[i].length;
3741 td_remain_len = td_len;
3742 max_pkt = usb_endpoint_maxp(&urb->ep->desc);
3743 total_pkt_count = DIV_ROUND_UP(td_len, max_pkt);
3744
3745 /* A zero-length transfer still involves at least one packet. */
3746 if (total_pkt_count == 0)
3747 total_pkt_count++;
3748 burst_count = xhci_get_burst_count(xhci, urb, total_pkt_count);
3749 last_burst_pkt_count = xhci_get_last_burst_packet_count(xhci,
3750 urb, total_pkt_count);
3751
3752 trbs_per_td = count_isoc_trbs_needed(urb, i);
3753
3754 ret = prepare_transfer(xhci, xhci->devs[slot_id], ep_index,
3755 urb->stream_id, trbs_per_td, urb, i, mem_flags);
3756 if (ret < 0) {
3757 if (i == 0)
3758 return ret;
3759 goto cleanup;
3760 }
3761 td = &urb_priv->td[i];
3762
3763 /* use SIA as default, if frame id is used overwrite it */
3764 sia_frame_id = TRB_SIA;
3765 if (!(urb->transfer_flags & URB_ISO_ASAP) &&
3766 HCC_CFC(xhci->hcc_params)) {
3767 frame_id = xhci_get_isoc_frame_id(xhci, urb, i);
3768 if (frame_id >= 0)
3769 sia_frame_id = TRB_FRAME_ID(frame_id);
3770 }
3771 /*
3772 * Set isoc specific data for the first TRB in a TD.
3773 * Prevent HW from getting the TRBs by keeping the cycle state
3774 * inverted in the first TDs isoc TRB.
3775 */
3776 field = TRB_TYPE(TRB_ISOC) |
3777 TRB_TLBPC(last_burst_pkt_count) |
3778 sia_frame_id |
3779 (i ? ep_ring->cycle_state : !start_cycle);
3780
3781 /* xhci 1.1 with ETE uses TD_Size field for TBC, old is Rsvdz */
3782 if (!xep->use_extended_tbc)
3783 field |= TRB_TBC(burst_count);
3784
3785 /* fill the rest of the TRB fields, and remaining normal TRBs */
3786 for (j = 0; j < trbs_per_td; j++) {
3787 u32 remainder = 0;
3788
3789 /* only first TRB is isoc, overwrite otherwise */
3790 if (!first_trb)
3791 field = TRB_TYPE(TRB_NORMAL) |
3792 ep_ring->cycle_state;
3793
3794 /* Only set interrupt on short packet for IN EPs */
3795 if (usb_urb_dir_in(urb))
3796 field |= TRB_ISP;
3797
3798 /* Set the chain bit for all except the last TRB */
3799 if (j < trbs_per_td - 1) {
3800 more_trbs_coming = true;
3801 field |= TRB_CHAIN;
3802 } else {
3803 more_trbs_coming = false;
3804 td->last_trb = ep_ring->enqueue;
3805 field |= TRB_IOC;
3806 /* set BEI, except for the last TD */
3807 if (xhci->hci_version >= 0x100 &&
3808 !(xhci->quirks & XHCI_AVOID_BEI) &&
3809 i < num_tds - 1)
3810 field |= TRB_BEI;
3811 }
3812 /* Calculate TRB length */
3813 trb_buff_len = TRB_BUFF_LEN_UP_TO_BOUNDARY(addr);
3814 if (trb_buff_len > td_remain_len)
3815 trb_buff_len = td_remain_len;
3816
3817 /* Set the TRB length, TD size, & interrupter fields. */
3818 remainder = xhci_td_remainder(xhci, running_total,
3819 trb_buff_len, td_len,
3820 urb, more_trbs_coming);
3821
3822 length_field = TRB_LEN(trb_buff_len) |
3823 TRB_INTR_TARGET(0);
3824
3825 /* xhci 1.1 with ETE uses TD Size field for TBC */
3826 if (first_trb && xep->use_extended_tbc)
3827 length_field |= TRB_TD_SIZE_TBC(burst_count);
3828 else
3829 length_field |= TRB_TD_SIZE(remainder);
3830 first_trb = false;
3831
3832 queue_trb(xhci, ep_ring, more_trbs_coming,
3833 lower_32_bits(addr),
3834 upper_32_bits(addr),
3835 length_field,
3836 field);
3837 running_total += trb_buff_len;
3838
3839 addr += trb_buff_len;
3840 td_remain_len -= trb_buff_len;
3841 }
3842
3843 /* Check TD length */
3844 if (running_total != td_len) {
3845 xhci_err(xhci, "ISOC TD length unmatch\n");
3846 ret = -EINVAL;
3847 goto cleanup;
3848 }
3849 }
3850
3851 /* store the next frame id */
3852 if (HCC_CFC(xhci->hcc_params))
3853 xep->next_frame_id = urb->start_frame + num_tds * urb->interval;
3854
3855 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
3856 if (xhci->quirks & XHCI_AMD_PLL_FIX)
3857 usb_amd_quirk_pll_disable();
3858 }
3859 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs++;
3860
3861 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
3862 start_cycle, start_trb);
3863 return 0;
3864cleanup:
3865 /* Clean up a partially enqueued isoc transfer. */
3866
3867 for (i--; i >= 0; i--)
3868 list_del_init(&urb_priv->td[i].td_list);
3869
3870 /* Use the first TD as a temporary variable to turn the TDs we've queued
3871 * into No-ops with a software-owned cycle bit. That way the hardware
3872 * won't accidentally start executing bogus TDs when we partially
3873 * overwrite them. td->first_trb and td->start_seg are already set.
3874 */
3875 urb_priv->td[0].last_trb = ep_ring->enqueue;
3876 /* Every TRB except the first & last will have its cycle bit flipped. */
3877 td_to_noop(xhci, ep_ring, &urb_priv->td[0], true);
3878
3879 /* Reset the ring enqueue back to the first TRB and its cycle bit. */
3880 ep_ring->enqueue = urb_priv->td[0].first_trb;
3881 ep_ring->enq_seg = urb_priv->td[0].start_seg;
3882 ep_ring->cycle_state = start_cycle;
3883 ep_ring->num_trbs_free = ep_ring->num_trbs_free_temp;
3884 usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
3885 return ret;
3886}
3887
3888/*
3889 * Check transfer ring to guarantee there is enough room for the urb.
3890 * Update ISO URB start_frame and interval.
3891 * Update interval as xhci_queue_intr_tx does. Use xhci frame_index to
3892 * update urb->start_frame if URB_ISO_ASAP is set in transfer_flags or
3893 * Contiguous Frame ID is not supported by HC.
3894 */
3895int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
3896 struct urb *urb, int slot_id, unsigned int ep_index)
3897{
3898 struct xhci_virt_device *xdev;
3899 struct xhci_ring *ep_ring;
3900 struct xhci_ep_ctx *ep_ctx;
3901 int start_frame;
3902 int num_tds, num_trbs, i;
3903 int ret;
3904 struct xhci_virt_ep *xep;
3905 int ist;
3906
3907 xdev = xhci->devs[slot_id];
3908 xep = &xhci->devs[slot_id]->eps[ep_index];
3909 ep_ring = xdev->eps[ep_index].ring;
3910 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
3911
3912 num_trbs = 0;
3913 num_tds = urb->number_of_packets;
3914 for (i = 0; i < num_tds; i++)
3915 num_trbs += count_isoc_trbs_needed(urb, i);
3916
3917 /* Check the ring to guarantee there is enough room for the whole urb.
3918 * Do not insert any td of the urb to the ring if the check failed.
3919 */
3920 ret = prepare_ring(xhci, ep_ring, GET_EP_CTX_STATE(ep_ctx),
3921 num_trbs, mem_flags);
3922 if (ret)
3923 return ret;
3924
3925 /*
3926 * Check interval value. This should be done before we start to
3927 * calculate the start frame value.
3928 */
3929 check_interval(xhci, urb, ep_ctx);
3930
3931 /* Calculate the start frame and put it in urb->start_frame. */
3932 if (HCC_CFC(xhci->hcc_params) && !list_empty(&ep_ring->td_list)) {
3933 if (GET_EP_CTX_STATE(ep_ctx) == EP_STATE_RUNNING) {
3934 urb->start_frame = xep->next_frame_id;
3935 goto skip_start_over;
3936 }
3937 }
3938
3939 start_frame = readl(&xhci->run_regs->microframe_index);
3940 start_frame &= 0x3fff;
3941 /*
3942 * Round up to the next frame and consider the time before trb really
3943 * gets scheduled by hardare.
3944 */
3945 ist = HCS_IST(xhci->hcs_params2) & 0x7;
3946 if (HCS_IST(xhci->hcs_params2) & (1 << 3))
3947 ist <<= 3;
3948 start_frame += ist + XHCI_CFC_DELAY;
3949 start_frame = roundup(start_frame, 8);
3950
3951 /*
3952 * Round up to the next ESIT (Endpoint Service Interval Time) if ESIT
3953 * is greate than 8 microframes.
3954 */
3955 if (urb->dev->speed == USB_SPEED_LOW ||
3956 urb->dev->speed == USB_SPEED_FULL) {
3957 start_frame = roundup(start_frame, urb->interval << 3);
3958 urb->start_frame = start_frame >> 3;
3959 } else {
3960 start_frame = roundup(start_frame, urb->interval);
3961 urb->start_frame = start_frame;
3962 }
3963
3964skip_start_over:
3965 ep_ring->num_trbs_free_temp = ep_ring->num_trbs_free;
3966
3967 return xhci_queue_isoc_tx(xhci, mem_flags, urb, slot_id, ep_index);
3968}
3969
3970/**** Command Ring Operations ****/
3971
3972/* Generic function for queueing a command TRB on the command ring.
3973 * Check to make sure there's room on the command ring for one command TRB.
3974 * Also check that there's room reserved for commands that must not fail.
3975 * If this is a command that must not fail, meaning command_must_succeed = TRUE,
3976 * then only check for the number of reserved spots.
3977 * Don't decrement xhci->cmd_ring_reserved_trbs after we've queued the TRB
3978 * because the command event handler may want to resubmit a failed command.
3979 */
3980static int queue_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
3981 u32 field1, u32 field2,
3982 u32 field3, u32 field4, bool command_must_succeed)
3983{
3984 int reserved_trbs = xhci->cmd_ring_reserved_trbs;
3985 int ret;
3986
3987 if ((xhci->xhc_state & XHCI_STATE_DYING) ||
3988 (xhci->xhc_state & XHCI_STATE_HALTED)) {
3989 xhci_dbg(xhci, "xHCI dying or halted, can't queue_command\n");
3990 return -ESHUTDOWN;
3991 }
3992
3993 if (!command_must_succeed)
3994 reserved_trbs++;
3995
3996 ret = prepare_ring(xhci, xhci->cmd_ring, EP_STATE_RUNNING,
3997 reserved_trbs, GFP_ATOMIC);
3998 if (ret < 0) {
3999 xhci_err(xhci, "ERR: No room for command on command ring\n");
4000 if (command_must_succeed)
4001 xhci_err(xhci, "ERR: Reserved TRB counting for "
4002 "unfailable commands failed.\n");
4003 return ret;
4004 }
4005
4006 cmd->command_trb = xhci->cmd_ring->enqueue;
4007
4008 /* if there are no other commands queued we start the timeout timer */
4009 if (list_empty(&xhci->cmd_list)) {
4010 xhci->current_cmd = cmd;
4011 xhci_mod_cmd_timer(xhci, XHCI_CMD_DEFAULT_TIMEOUT);
4012 }
4013
4014 list_add_tail(&cmd->cmd_list, &xhci->cmd_list);
4015
4016 queue_trb(xhci, xhci->cmd_ring, false, field1, field2, field3,
4017 field4 | xhci->cmd_ring->cycle_state);
4018 return 0;
4019}
4020
4021/* Queue a slot enable or disable request on the command ring */
4022int xhci_queue_slot_control(struct xhci_hcd *xhci, struct xhci_command *cmd,
4023 u32 trb_type, u32 slot_id)
4024{
4025 return queue_command(xhci, cmd, 0, 0, 0,
4026 TRB_TYPE(trb_type) | SLOT_ID_FOR_TRB(slot_id), false);
4027}
4028
4029/* Queue an address device command TRB */
4030int xhci_queue_address_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
4031 dma_addr_t in_ctx_ptr, u32 slot_id, enum xhci_setup_dev setup)
4032{
4033 return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
4034 upper_32_bits(in_ctx_ptr), 0,
4035 TRB_TYPE(TRB_ADDR_DEV) | SLOT_ID_FOR_TRB(slot_id)
4036 | (setup == SETUP_CONTEXT_ONLY ? TRB_BSR : 0), false);
4037}
4038
4039int xhci_queue_vendor_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
4040 u32 field1, u32 field2, u32 field3, u32 field4)
4041{
4042 return queue_command(xhci, cmd, field1, field2, field3, field4, false);
4043}
4044
4045/* Queue a reset device command TRB */
4046int xhci_queue_reset_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
4047 u32 slot_id)
4048{
4049 return queue_command(xhci, cmd, 0, 0, 0,
4050 TRB_TYPE(TRB_RESET_DEV) | SLOT_ID_FOR_TRB(slot_id),
4051 false);
4052}
4053
4054/* Queue a configure endpoint command TRB */
4055int xhci_queue_configure_endpoint(struct xhci_hcd *xhci,
4056 struct xhci_command *cmd, dma_addr_t in_ctx_ptr,
4057 u32 slot_id, bool command_must_succeed)
4058{
4059 return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
4060 upper_32_bits(in_ctx_ptr), 0,
4061 TRB_TYPE(TRB_CONFIG_EP) | SLOT_ID_FOR_TRB(slot_id),
4062 command_must_succeed);
4063}
4064
4065/* Queue an evaluate context command TRB */
4066int xhci_queue_evaluate_context(struct xhci_hcd *xhci, struct xhci_command *cmd,
4067 dma_addr_t in_ctx_ptr, u32 slot_id, bool command_must_succeed)
4068{
4069 return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
4070 upper_32_bits(in_ctx_ptr), 0,
4071 TRB_TYPE(TRB_EVAL_CONTEXT) | SLOT_ID_FOR_TRB(slot_id),
4072 command_must_succeed);
4073}
4074
4075/*
4076 * Suspend is set to indicate "Stop Endpoint Command" is being issued to stop
4077 * activity on an endpoint that is about to be suspended.
4078 */
4079int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, struct xhci_command *cmd,
4080 int slot_id, unsigned int ep_index, int suspend)
4081{
4082 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
4083 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
4084 u32 type = TRB_TYPE(TRB_STOP_RING);
4085 u32 trb_suspend = SUSPEND_PORT_FOR_TRB(suspend);
4086
4087 return queue_command(xhci, cmd, 0, 0, 0,
4088 trb_slot_id | trb_ep_index | type | trb_suspend, false);
4089}
4090
4091/* Set Transfer Ring Dequeue Pointer command */
4092void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
4093 unsigned int slot_id, unsigned int ep_index,
4094 struct xhci_dequeue_state *deq_state)
4095{
4096 dma_addr_t addr;
4097 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
4098 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
4099 u32 trb_stream_id = STREAM_ID_FOR_TRB(deq_state->stream_id);
4100 u32 trb_sct = 0;
4101 u32 type = TRB_TYPE(TRB_SET_DEQ);
4102 struct xhci_virt_ep *ep;
4103 struct xhci_command *cmd;
4104 int ret;
4105
4106 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
4107 "Set TR Deq Ptr cmd, new deq seg = %p (0x%llx dma), new deq ptr = %p (0x%llx dma), new cycle = %u",
4108 deq_state->new_deq_seg,
4109 (unsigned long long)deq_state->new_deq_seg->dma,
4110 deq_state->new_deq_ptr,
4111 (unsigned long long)xhci_trb_virt_to_dma(
4112 deq_state->new_deq_seg, deq_state->new_deq_ptr),
4113 deq_state->new_cycle_state);
4114
4115 addr = xhci_trb_virt_to_dma(deq_state->new_deq_seg,
4116 deq_state->new_deq_ptr);
4117 if (addr == 0) {
4118 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
4119 xhci_warn(xhci, "WARN deq seg = %p, deq pt = %p\n",
4120 deq_state->new_deq_seg, deq_state->new_deq_ptr);
4121 return;
4122 }
4123 ep = &xhci->devs[slot_id]->eps[ep_index];
4124 if ((ep->ep_state & SET_DEQ_PENDING)) {
4125 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
4126 xhci_warn(xhci, "A Set TR Deq Ptr command is pending.\n");
4127 return;
4128 }
4129
4130 /* This function gets called from contexts where it cannot sleep */
4131 cmd = xhci_alloc_command(xhci, false, false, GFP_ATOMIC);
4132 if (!cmd)
4133 return;
4134
4135 ep->queued_deq_seg = deq_state->new_deq_seg;
4136 ep->queued_deq_ptr = deq_state->new_deq_ptr;
4137 if (deq_state->stream_id)
4138 trb_sct = SCT_FOR_TRB(SCT_PRI_TR);
4139 ret = queue_command(xhci, cmd,
4140 lower_32_bits(addr) | trb_sct | deq_state->new_cycle_state,
4141 upper_32_bits(addr), trb_stream_id,
4142 trb_slot_id | trb_ep_index | type, false);
4143 if (ret < 0) {
4144 xhci_free_command(xhci, cmd);
4145 return;
4146 }
4147
4148 /* Stop the TD queueing code from ringing the doorbell until
4149 * this command completes. The HC won't set the dequeue pointer
4150 * if the ring is running, and ringing the doorbell starts the
4151 * ring running.
4152 */
4153 ep->ep_state |= SET_DEQ_PENDING;
4154}
4155
4156int xhci_queue_reset_ep(struct xhci_hcd *xhci, struct xhci_command *cmd,
4157 int slot_id, unsigned int ep_index,
4158 enum xhci_ep_reset_type reset_type)
4159{
4160 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
4161 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
4162 u32 type = TRB_TYPE(TRB_RESET_EP);
4163
4164 if (reset_type == EP_SOFT_RESET)
4165 type |= TRB_TSP;
4166
4167 return queue_command(xhci, cmd, 0, 0, 0,
4168 trb_slot_id | trb_ep_index | type, false);
4169}