blob: e9d3727ec2eac837e0391a067db83cc50e227f07 [file] [log] [blame]
rjw1f884582022-01-06 17:20:42 +08001// SPDX-License-Identifier: GPL-2.0
2/*
3 * mtu3.h - MediaTek USB3 DRD header
4 *
5 * Copyright (C) 2016 MediaTek Inc.
6 *
7 * Author: Chunfeng Yun <chunfeng.yun@mediatek.com>
8 */
9
10#ifndef __MTU3_H__
11#define __MTU3_H__
12
13#include <linux/device.h>
14#include <linux/dmapool.h>
15#include <linux/extcon.h>
16#include <linux/interrupt.h>
17#include <linux/list.h>
18#include <linux/phy/phy.h>
19#include <linux/regulator/consumer.h>
20#include <linux/usb.h>
21#include <linux/usb/ch9.h>
22#include <linux/usb/gadget.h>
23#include <linux/usb/otg.h>
24
25struct mtu3;
26struct mtu3_ep;
27struct mtu3_request;
28
29#include "mtu3_hw_regs.h"
30#include "mtu3_qmu.h"
31
32#define MU3D_EP_TXCR0(epnum) (U3D_TX1CSR0 + (((epnum) - 1) * 0x10))
33#define MU3D_EP_TXCR1(epnum) (U3D_TX1CSR1 + (((epnum) - 1) * 0x10))
34#define MU3D_EP_TXCR2(epnum) (U3D_TX1CSR2 + (((epnum) - 1) * 0x10))
35
36#define MU3D_EP_RXCR0(epnum) (U3D_RX1CSR0 + (((epnum) - 1) * 0x10))
37#define MU3D_EP_RXCR1(epnum) (U3D_RX1CSR1 + (((epnum) - 1) * 0x10))
38#define MU3D_EP_RXCR2(epnum) (U3D_RX1CSR2 + (((epnum) - 1) * 0x10))
39
40#define USB_QMU_TQHIAR(epnum) (U3D_TXQHIAR1 + (((epnum) - 1) * 0x4))
41#define USB_QMU_RQHIAR(epnum) (U3D_RXQHIAR1 + (((epnum) - 1) * 0x4))
42
43#define USB_QMU_RQCSR(epnum) (U3D_RXQCSR1 + (((epnum) - 1) * 0x10))
44#define USB_QMU_RQSAR(epnum) (U3D_RXQSAR1 + (((epnum) - 1) * 0x10))
45#define USB_QMU_RQCPR(epnum) (U3D_RXQCPR1 + (((epnum) - 1) * 0x10))
46
47#define USB_QMU_TQCSR(epnum) (U3D_TXQCSR1 + (((epnum) - 1) * 0x10))
48#define USB_QMU_TQSAR(epnum) (U3D_TXQSAR1 + (((epnum) - 1) * 0x10))
49#define USB_QMU_TQCPR(epnum) (U3D_TXQCPR1 + (((epnum) - 1) * 0x10))
50
51#define SSUSB_U3_CTRL(p) (U3D_SSUSB_U3_CTRL_0P + ((p) * 0x08))
52#define SSUSB_U2_CTRL(p) (U3D_SSUSB_U2_CTRL_0P + ((p) * 0x08))
53
54#define MTU3_DRIVER_NAME "mtu3"
55#define DMA_ADDR_INVALID (~(dma_addr_t)0)
56
57#define MTU3_EP_ENABLED BIT(0)
58#define MTU3_EP_STALL BIT(1)
59#define MTU3_EP_WEDGE BIT(2)
60#define MTU3_EP_BUSY BIT(3)
61
ll8882c802022-01-12 09:54:02 +000062//#define MTU3_U3_IP_SLOT_DEFAULT 2
63#define MTU3_U3_IP_SLOT_DEFAULT 1
64
rjw1f884582022-01-06 17:20:42 +080065#define MTU3_U2_IP_SLOT_DEFAULT 1
66
67/**
68 * Normally the device works on HS or SS, to simplify fifo management,
69 * devide fifo into some 512B parts, use bitmap to manage it; And
70 * 128 bits size of bitmap is large enough, that means it can manage
71 * up to 64KB fifo size.
72 * NOTE: MTU3_EP_FIFO_UNIT should be power of two
73 */
74#define MTU3_EP_FIFO_UNIT (1 << 9)
75#define MTU3_FIFO_BIT_SIZE 128
76#define MTU3_U2_IP_EP0_FIFO_SIZE 64
77
78/**
79 * Maximum size of ep0 response buffer for ch9 requests,
80 * the SET_SEL request uses 6 so far, and GET_STATUS is 2
81 */
82#define EP0_RESPONSE_BUF 6
83
84/* device operated link and speed got from DEVICE_CONF register */
85enum mtu3_speed {
86 MTU3_SPEED_INACTIVE = 0,
87 MTU3_SPEED_FULL = 1,
88 MTU3_SPEED_HIGH = 3,
89 MTU3_SPEED_SUPER = 4,
90 MTU3_SPEED_SUPER_PLUS = 5,
91};
92
93/**
94 * @MU3D_EP0_STATE_SETUP: waits for SETUP or received a SETUP
95 * without data stage.
96 * @MU3D_EP0_STATE_TX: IN data stage
97 * @MU3D_EP0_STATE_RX: OUT data stage
98 * @MU3D_EP0_STATE_TX_END: the last IN data is transferred, and
99 * waits for its completion interrupt
100 * @MU3D_EP0_STATE_STALL: ep0 is in stall status, will be auto-cleared
101 * after receives a SETUP.
102 */
103enum mtu3_g_ep0_state {
104 MU3D_EP0_STATE_SETUP = 1,
105 MU3D_EP0_STATE_TX,
106 MU3D_EP0_STATE_RX,
107 MU3D_EP0_STATE_TX_END,
108 MU3D_EP0_STATE_STALL,
109};
110
111/**
112 * MTU3_DR_FORCE_NONE: automatically switch host and periperal mode
113 * by IDPIN signal.
114 * MTU3_DR_FORCE_HOST: force to enter host mode and override OTG
115 * IDPIN signal.
116 * MTU3_DR_FORCE_DEVICE: force to enter peripheral mode.
117 */
118enum mtu3_dr_force_mode {
119 MTU3_DR_FORCE_NONE = 0,
120 MTU3_DR_FORCE_HOST,
121 MTU3_DR_FORCE_DEVICE,
122};
123
124/**
125 * @base: the base address of fifo
126 * @limit: the bitmap size in bits
127 * @bitmap: fifo bitmap in unit of @MTU3_EP_FIFO_UNIT
128 */
129struct mtu3_fifo_info {
130 u32 base;
131 u32 limit;
132 DECLARE_BITMAP(bitmap, MTU3_FIFO_BIT_SIZE);
133};
134
135/**
136 * General Purpose Descriptor (GPD):
137 * The format of TX GPD is a little different from RX one.
138 * And the size of GPD is 16 bytes.
139 *
140 * @flag:
141 * bit0: Hardware Own (HWO)
142 * bit1: Buffer Descriptor Present (BDP), always 0, BD is not supported
143 * bit2: Bypass (BPS), 1: HW skips this GPD if HWO = 1
144 * bit7: Interrupt On Completion (IOC)
145 * @chksum: This is used to validate the contents of this GPD;
146 * If TXQ_CS_EN / RXQ_CS_EN bit is set, an interrupt is issued
147 * when checksum validation fails;
148 * Checksum value is calculated over the 16 bytes of the GPD by default;
149 * @data_buf_len (RX ONLY): This value indicates the length of
150 * the assigned data buffer
151 * @tx_ext_addr (TX ONLY): [3:0] are 4 extension bits of @buffer,
152 * [7:4] are 4 extension bits of @next_gpd
153 * @next_gpd: Physical address of the next GPD
154 * @buffer: Physical address of the data buffer
155 * @buf_len:
156 * (TX): This value indicates the length of the assigned data buffer
157 * (RX): The total length of data received
158 * @ext_len: reserved
159 * @rx_ext_addr(RX ONLY): [3:0] are 4 extension bits of @buffer,
160 * [7:4] are 4 extension bits of @next_gpd
161 * @ext_flag:
162 * bit5 (TX ONLY): Zero Length Packet (ZLP),
163 */
164struct qmu_gpd {
165 __u8 flag;
166 __u8 chksum;
167 union {
168 __le16 data_buf_len;
169 __le16 tx_ext_addr;
170 };
171 __le32 next_gpd;
172 __le32 buffer;
173 __le16 buf_len;
174 union {
175 __u8 ext_len;
176 __u8 rx_ext_addr;
177 };
178 __u8 ext_flag;
179} __packed;
180
181/**
182* dma: physical base address of GPD segment
183* start: virtual base address of GPD segment
184* end: the last GPD element
185* enqueue: the first empty GPD to use
186* dequeue: the first completed GPD serviced by ISR
187* NOTE: the size of GPD ring should be >= 2
188*/
189struct mtu3_gpd_ring {
190 dma_addr_t dma;
191 struct qmu_gpd *start;
192 struct qmu_gpd *end;
193 struct qmu_gpd *enqueue;
194 struct qmu_gpd *dequeue;
195};
196
197/**
198* @vbus: vbus 5V used by host mode
199* @edev: external connector used to detect vbus and iddig changes
200* @vbus_nb: notifier for vbus detection
201* @vbus_work : work of vbus detection notifier, used to avoid sleep in
202* notifier callback which is atomic context
203* @vbus_event : event of vbus detecion notifier
204* @id_nb : notifier for iddig(idpin) detection
205* @id_work : work of iddig detection notifier
206* @id_event : event of iddig detecion notifier
207* @is_u3_drd: whether port0 supports usb3.0 dual-role device or not
208* @manual_drd_enabled: it's true when supports dual-role device by debugfs
209* to switch host/device modes depending on user input.
210*/
211struct otg_switch_mtk {
212 struct regulator *vbus;
213 struct extcon_dev *edev;
214 struct notifier_block vbus_nb;
215 struct work_struct vbus_work;
216 unsigned long vbus_event;
217 struct notifier_block id_nb;
218 struct work_struct id_work;
219 unsigned long id_event;
220 bool is_u3_drd;
221 bool manual_drd_enabled;
222};
223
224/**
225 * @mac_base: register base address of device MAC, exclude xHCI's
226 * @ippc_base: register base address of IP Power and Clock interface (IPPC)
227 * @vusb33: usb3.3V shared by device/host IP
228 * @sys_clk: system clock of mtu3, shared by device/host IP
229 * @ref_clk: reference clock
230 * @mcu_clk: mcu_bus_ck clock for AHB bus etc
231 * @dma_clk: dma_bus_ck clock for AXI bus etc
232 * @dr_mode: works in which mode:
233 * host only, device only or dual-role mode
234 * @u2_ports: number of usb2.0 host ports
235 * @u3_ports: number of usb3.0 host ports
236 * @u3p_dis_msk: mask of disabling usb3 ports, for example, bit0==1 to
237 * disable u3port0, bit1==1 to disable u3port1,... etc
238 * @dbgfs_root: only used when supports manual dual-role switch via debugfs
239 * @force_vbus: without Vbus PIN, SW need set force_vbus state for device
240 * @uwk_en: it's true when supports remote wakeup in host mode
241 * @uwk: syscon including usb wakeup glue layer between SSUSB IP and SPM
242 * @uwk_reg_base: the base address of the wakeup glue layer in @uwk
243 * @uwk_vers: the version of the wakeup glue layer
244 */
245struct ssusb_mtk {
246 struct device *dev;
247 struct mtu3 *u3d;
248 void __iomem *mac_base;
249 void __iomem *ippc_base;
250 struct phy **phys;
251 int num_phys;
252 /* common power & clock */
253 struct regulator *vusb33;
254 struct clk *sys_clk;
255 struct clk *ref_clk;
256 struct clk *mcu_clk;
257 struct clk *dma_clk;
258 /* otg */
259 struct otg_switch_mtk otg_switch;
260 enum usb_dr_mode dr_mode;
261 bool is_host;
262 int u2_ports;
263 int u3_ports;
264 int u3p_dis_msk;
265 struct dentry *dbgfs_root;
266 bool force_vbus;
267 /* usb wakeup for host mode */
268 bool uwk_en;
269 struct regmap *uwk;
270 u32 uwk_reg_base;
271 u32 uwk_vers;
272};
273
274/**
275 * @fifo_size: it is (@slot + 1) * @fifo_seg_size
276 * @fifo_seg_size: it is roundup_pow_of_two(@maxp)
277 */
278struct mtu3_ep {
279 struct usb_ep ep;
280 char name[12];
281 struct mtu3 *mtu;
282 u8 epnum;
283 u8 type;
284 u8 is_in;
285 u16 maxp;
286 int slot;
287 u32 fifo_size;
288 u32 fifo_addr;
289 u32 fifo_seg_size;
290 struct mtu3_fifo_info *fifo;
291
292 struct list_head req_list;
293 struct mtu3_gpd_ring gpd_ring;
294 const struct usb_ss_ep_comp_descriptor *comp_desc;
295 const struct usb_endpoint_descriptor *desc;
296
297 int flags;
298 u8 wedged;
299 u8 busy;
300};
301
302struct mtu3_request {
303 struct usb_request request;
304 struct list_head list;
305 struct mtu3_ep *mep;
306 struct mtu3 *mtu;
307 struct qmu_gpd *gpd;
308 int epnum;
309};
310
311static inline struct ssusb_mtk *dev_to_ssusb(struct device *dev)
312{
313 return dev_get_drvdata(dev);
314}
315
316/**
317 * struct mtu3 - device driver instance data.
318 * @slot: MTU3_U2_IP_SLOT_DEFAULT for U2 IP only,
319 * MTU3_U3_IP_SLOT_DEFAULT for U3 IP
320 * @may_wakeup: means device's remote wakeup is enabled
321 * @is_self_powered: is reported in device status and the config descriptor
322 * @delayed_status: true when function drivers ask for delayed status
323 * @ep0_req: dummy request used while handling standard USB requests
324 * for GET_STATUS and SET_SEL
325 * @setup_buf: ep0 response buffer for GET_STATUS and SET_SEL requests
326 */
327struct mtu3 {
328 spinlock_t lock;
329 struct ssusb_mtk *ssusb;
330 struct device *dev;
331 void __iomem *mac_base;
332 void __iomem *ippc_base;
333 int irq;
334
335 struct mtu3_fifo_info tx_fifo;
336 struct mtu3_fifo_info rx_fifo;
337
338 struct mtu3_ep *ep_array;
339 struct mtu3_ep *in_eps;
340 struct mtu3_ep *out_eps;
341 struct mtu3_ep *ep0;
342 int num_eps;
343 int slot;
344 int active_ep;
345
346 struct dma_pool *qmu_gpd_pool;
347 enum mtu3_g_ep0_state ep0_state;
348 struct usb_gadget g; /* the gadget */
349 struct usb_gadget_driver *gadget_driver;
350 struct mtu3_request ep0_req;
351 u8 setup_buf[EP0_RESPONSE_BUF];
352 u32 max_speed;
353
354 unsigned is_active:1;
355 unsigned may_wakeup:1;
356 unsigned is_self_powered:1;
357 unsigned test_mode:1;
358 unsigned softconnect:1;
359 unsigned u1_enable:1;
360 unsigned u2_enable:1;
361 unsigned is_u3_ip:1;
362 unsigned delayed_status:1;
363 unsigned force_vbus:1;
364
365 u8 address;
366 u8 test_mode_nr;
367 u32 hw_version;
368};
369
370static inline struct mtu3 *gadget_to_mtu3(struct usb_gadget *g)
371{
372 return container_of(g, struct mtu3, g);
373}
374
375static inline int is_first_entry(const struct list_head *list,
376 const struct list_head *head)
377{
378 return list_is_last(head, list);
379}
380
381static inline struct mtu3_request *to_mtu3_request(struct usb_request *req)
382{
383 return req ? container_of(req, struct mtu3_request, request) : NULL;
384}
385
386static inline struct mtu3_ep *to_mtu3_ep(struct usb_ep *ep)
387{
388 return ep ? container_of(ep, struct mtu3_ep, ep) : NULL;
389}
390
391static inline struct mtu3_request *next_request(struct mtu3_ep *mep)
392{
393 return list_first_entry_or_null(&mep->req_list, struct mtu3_request,
394 list);
395}
396
397static inline void mtu3_writel(void __iomem *base, u32 offset, u32 data)
398{
399 writel(data, base + offset);
400}
401
402static inline u32 mtu3_readl(void __iomem *base, u32 offset)
403{
404 return readl(base + offset);
405}
406
407static inline void mtu3_setbits(void __iomem *base, u32 offset, u32 bits)
408{
409 void __iomem *addr = base + offset;
410 u32 tmp = readl(addr);
411
412 writel((tmp | (bits)), addr);
413}
414
415static inline void mtu3_clrbits(void __iomem *base, u32 offset, u32 bits)
416{
417 void __iomem *addr = base + offset;
418 u32 tmp = readl(addr);
419
420 writel((tmp & ~(bits)), addr);
421}
422
423int ssusb_check_clocks(struct ssusb_mtk *ssusb, u32 ex_clks);
424void ssusb_set_force_vbus(struct ssusb_mtk *ssusb, bool vbus_on);
425struct usb_request *mtu3_alloc_request(struct usb_ep *ep, gfp_t gfp_flags);
426void mtu3_free_request(struct usb_ep *ep, struct usb_request *req);
427void mtu3_req_complete(struct mtu3_ep *mep,
428 struct usb_request *req, int status);
429
430int mtu3_config_ep(struct mtu3 *mtu, struct mtu3_ep *mep,
431 int interval, int burst, int mult);
432void mtu3_deconfig_ep(struct mtu3 *mtu, struct mtu3_ep *mep);
433void mtu3_ep_stall_set(struct mtu3_ep *mep, bool set);
434void mtu3_ep0_setup(struct mtu3 *mtu);
435void mtu3_start(struct mtu3 *mtu);
436void mtu3_stop(struct mtu3 *mtu);
437int mtu3_device_enable(struct mtu3 *mtu);
438void mtu3_device_reset(struct mtu3 *mtu);
439void mtu3_dev_on_off(struct mtu3 *mtu, int is_on);
440
441int mtu3_gadget_setup(struct mtu3 *mtu);
442void mtu3_gadget_cleanup(struct mtu3 *mtu);
443void mtu3_gadget_reset(struct mtu3 *mtu);
444void mtu3_gadget_suspend(struct mtu3 *mtu);
445void mtu3_gadget_resume(struct mtu3 *mtu);
446void mtu3_gadget_disconnect(struct mtu3 *mtu);
447
448irqreturn_t mtu3_ep0_isr(struct mtu3 *mtu);
449extern const struct usb_ep_ops mtu3_ep0_ops;
450
451#endif