blob: 0f8114de087750f96994b0ae6dce1b6752d68d85 [file] [log] [blame]
lh9ed821d2023-04-07 01:36:19 -07001/*
2 * MXC GPIO support. (c) 2008 Daniel Mack <daniel@caiaq.de>
3 * Copyright 2008 Juergen Beisert, kernel@pengutronix.de
4 *
5 * Based on code from Freescale,
6 * Copyright (C) 2004-2010 Freescale Semiconductor, Inc. All Rights Reserved.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License
10 * as published by the Free Software Foundation; either version 2
11 * of the License, or (at your option) any later version.
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
20 * MA 02110-1301, USA.
21 */
22
23#include <linux/init.h>
24#include <linux/interrupt.h>
25#include <linux/io.h>
26#include <linux/irq.h>
27#include <linux/gpio.h>
28#include <linux/platform_device.h>
29#include <linux/slab.h>
30#include <linux/basic_mmio_gpio.h>
31#include <linux/module.h>
32#include <mach/mxs.h>
33
34#define MXS_SET 0x4
35#define MXS_CLR 0x8
36
37#define PINCTRL_DOUT(n) ((cpu_is_mx23() ? 0x0500 : 0x0700) + (n) * 0x10)
38#define PINCTRL_DIN(n) ((cpu_is_mx23() ? 0x0600 : 0x0900) + (n) * 0x10)
39#define PINCTRL_DOE(n) ((cpu_is_mx23() ? 0x0700 : 0x0b00) + (n) * 0x10)
40#define PINCTRL_PIN2IRQ(n) ((cpu_is_mx23() ? 0x0800 : 0x1000) + (n) * 0x10)
41#define PINCTRL_IRQEN(n) ((cpu_is_mx23() ? 0x0900 : 0x1100) + (n) * 0x10)
42#define PINCTRL_IRQLEV(n) ((cpu_is_mx23() ? 0x0a00 : 0x1200) + (n) * 0x10)
43#define PINCTRL_IRQPOL(n) ((cpu_is_mx23() ? 0x0b00 : 0x1300) + (n) * 0x10)
44#define PINCTRL_IRQSTAT(n) ((cpu_is_mx23() ? 0x0c00 : 0x1400) + (n) * 0x10)
45
46#define GPIO_INT_FALL_EDGE 0x0
47#define GPIO_INT_LOW_LEV 0x1
48#define GPIO_INT_RISE_EDGE 0x2
49#define GPIO_INT_HIGH_LEV 0x3
50#define GPIO_INT_LEV_MASK (1 << 0)
51#define GPIO_INT_POL_MASK (1 << 1)
52
53#define irq_to_gpio(irq) ((irq) - MXS_GPIO_IRQ_START)
54
55struct mxs_gpio_port {
56 void __iomem *base;
57 int id;
58 int irq;
59 int virtual_irq_start;
60 struct bgpio_chip bgc;
61};
62
63/* Note: This driver assumes 32 GPIOs are handled in one register */
64
65static int mxs_gpio_set_irq_type(struct irq_data *d, unsigned int type)
66{
67 u32 gpio = irq_to_gpio(d->irq);
68 u32 pin_mask = 1 << (gpio & 31);
69 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
70 struct mxs_gpio_port *port = gc->private;
71 void __iomem *pin_addr;
72 int edge;
73
74 switch (type) {
75 case IRQ_TYPE_EDGE_RISING:
76 edge = GPIO_INT_RISE_EDGE;
77 break;
78 case IRQ_TYPE_EDGE_FALLING:
79 edge = GPIO_INT_FALL_EDGE;
80 break;
81 case IRQ_TYPE_LEVEL_LOW:
82 edge = GPIO_INT_LOW_LEV;
83 break;
84 case IRQ_TYPE_LEVEL_HIGH:
85 edge = GPIO_INT_HIGH_LEV;
86 break;
87 default:
88 return -EINVAL;
89 }
90
91 /* set level or edge */
92 pin_addr = port->base + PINCTRL_IRQLEV(port->id);
93 if (edge & GPIO_INT_LEV_MASK)
94 writel(pin_mask, pin_addr + MXS_SET);
95 else
96 writel(pin_mask, pin_addr + MXS_CLR);
97
98 /* set polarity */
99 pin_addr = port->base + PINCTRL_IRQPOL(port->id);
100 if (edge & GPIO_INT_POL_MASK)
101 writel(pin_mask, pin_addr + MXS_SET);
102 else
103 writel(pin_mask, pin_addr + MXS_CLR);
104
105 writel(1 << (gpio & 0x1f),
106 port->base + PINCTRL_IRQSTAT(port->id) + MXS_CLR);
107
108 return 0;
109}
110
111/* MXS has one interrupt *per* gpio port */
112static void mxs_gpio_irq_handler(u32 irq, struct irq_desc *desc)
113{
114 u32 irq_stat;
115 struct mxs_gpio_port *port = irq_get_handler_data(irq);
116 u32 gpio_irq_no_base = port->virtual_irq_start;
117
118 desc->irq_data.chip->irq_ack(&desc->irq_data);
119
120 irq_stat = readl(port->base + PINCTRL_IRQSTAT(port->id)) &
121 readl(port->base + PINCTRL_IRQEN(port->id));
122
123 while (irq_stat != 0) {
124 int irqoffset = fls(irq_stat) - 1;
125 generic_handle_irq(gpio_irq_no_base + irqoffset);
126 irq_stat &= ~(1 << irqoffset);
127 }
128}
129
130/*
131 * Set interrupt number "irq" in the GPIO as a wake-up source.
132 * While system is running, all registered GPIO interrupts need to have
133 * wake-up enabled. When system is suspended, only selected GPIO interrupts
134 * need to have wake-up enabled.
135 * @param irq interrupt source number
136 * @param enable enable as wake-up if equal to non-zero
137 * @return This function returns 0 on success.
138 */
139static int mxs_gpio_set_wake_irq(struct irq_data *d, unsigned int enable)
140{
141 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
142 struct mxs_gpio_port *port = gc->private;
143
144 if (enable)
145 enable_irq_wake(port->irq);
146 else
147 disable_irq_wake(port->irq);
148
149 return 0;
150}
151
152static void __init mxs_gpio_init_gc(struct mxs_gpio_port *port)
153{
154 struct irq_chip_generic *gc;
155 struct irq_chip_type *ct;
156
157 gc = irq_alloc_generic_chip("gpio-mxs", 1, port->virtual_irq_start,
158 port->base, handle_level_irq);
159 gc->private = port;
160
161 ct = gc->chip_types;
162 ct->chip.irq_ack = irq_gc_ack_set_bit;
163 ct->chip.irq_mask = irq_gc_mask_clr_bit;
164 ct->chip.irq_unmask = irq_gc_mask_set_bit;
165 ct->chip.irq_set_type = mxs_gpio_set_irq_type;
166 ct->chip.irq_set_wake = mxs_gpio_set_wake_irq;
167 ct->regs.ack = PINCTRL_IRQSTAT(port->id) + MXS_CLR;
168 ct->regs.mask = PINCTRL_IRQEN(port->id);
169
170 irq_setup_generic_chip(gc, IRQ_MSK(32), IRQ_GC_INIT_NESTED_LOCK,
171 IRQ_NOREQUEST, 0);
172}
173
174static int mxs_gpio_to_irq(struct gpio_chip *gc, unsigned offset)
175{
176 struct bgpio_chip *bgc = to_bgpio_chip(gc);
177 struct mxs_gpio_port *port =
178 container_of(bgc, struct mxs_gpio_port, bgc);
179
180 return port->virtual_irq_start + offset;
181}
182
183static int __devinit mxs_gpio_probe(struct platform_device *pdev)
184{
185 static void __iomem *base;
186 struct mxs_gpio_port *port;
187 struct resource *iores = NULL;
188 int err;
189
190 port = kzalloc(sizeof(struct mxs_gpio_port), GFP_KERNEL);
191 if (!port)
192 return -ENOMEM;
193
194 port->id = pdev->id;
195 port->virtual_irq_start = MXS_GPIO_IRQ_START + port->id * 32;
196
197 /*
198 * map memory region only once, as all the gpio ports
199 * share the same one
200 */
201 if (!base) {
202 iores = platform_get_resource(pdev, IORESOURCE_MEM, 0);
203 if (!iores) {
204 err = -ENODEV;
205 goto out_kfree;
206 }
207
208 if (!request_mem_region(iores->start, resource_size(iores),
209 pdev->name)) {
210 err = -EBUSY;
211 goto out_kfree;
212 }
213
214 base = ioremap(iores->start, resource_size(iores));
215 if (!base) {
216 err = -ENOMEM;
217 goto out_release_mem;
218 }
219 }
220 port->base = base;
221
222 port->irq = platform_get_irq(pdev, 0);
223 if (port->irq < 0) {
224 err = -EINVAL;
225 goto out_iounmap;
226 }
227
228 /*
229 * select the pin interrupt functionality but initially
230 * disable the interrupts
231 */
232 writel(~0U, port->base + PINCTRL_PIN2IRQ(port->id));
233 writel(0, port->base + PINCTRL_IRQEN(port->id));
234
235 /* clear address has to be used to clear IRQSTAT bits */
236 writel(~0U, port->base + PINCTRL_IRQSTAT(port->id) + MXS_CLR);
237
238 /* gpio-mxs can be a generic irq chip */
239 mxs_gpio_init_gc(port);
240
241 /* setup one handler for each entry */
242 irq_set_chained_handler(port->irq, mxs_gpio_irq_handler);
243 irq_set_handler_data(port->irq, port);
244
245 err = bgpio_init(&port->bgc, &pdev->dev, 4,
246 port->base + PINCTRL_DIN(port->id),
247 port->base + PINCTRL_DOUT(port->id), NULL,
248 port->base + PINCTRL_DOE(port->id), NULL, false);
249 if (err)
250 goto out_iounmap;
251
252 port->bgc.gc.to_irq = mxs_gpio_to_irq;
253 port->bgc.gc.base = port->id * 32;
254
255 err = gpiochip_add(&port->bgc.gc);
256 if (err)
257 goto out_bgpio_remove;
258
259 return 0;
260
261out_bgpio_remove:
262 bgpio_remove(&port->bgc);
263out_iounmap:
264 if (iores)
265 iounmap(port->base);
266out_release_mem:
267 if (iores)
268 release_mem_region(iores->start, resource_size(iores));
269out_kfree:
270 kfree(port);
271 dev_info(&pdev->dev, "%s failed with errno %d\n", __func__, err);
272 return err;
273}
274
275static struct platform_driver mxs_gpio_driver = {
276 .driver = {
277 .name = "gpio-mxs",
278 .owner = THIS_MODULE,
279 },
280 .probe = mxs_gpio_probe,
281};
282
283static int __init mxs_gpio_init(void)
284{
285 return platform_driver_register(&mxs_gpio_driver);
286}
287postcore_initcall(mxs_gpio_init);
288
289MODULE_AUTHOR("Freescale Semiconductor, "
290 "Daniel Mack <danielncaiaq.de>, "
291 "Juergen Beisert <kernel@pengutronix.de>");
292MODULE_DESCRIPTION("Freescale MXS GPIO");
293MODULE_LICENSE("GPL");