blob: f0ca2d9850b718debd338376b7e995481028c4f8 [file] [log] [blame]
lh9ed821d2023-04-07 01:36:19 -07001/*
2 * Copyright 2008,2010 Freescale Semiconductor, Inc
3 * Andy Fleming
4 *
5 * Based (loosely) on the Linux code
6 *
7 * See file CREDITS for list of people who contributed to this
8 * project.
9 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License as
12 * published by the Free Software Foundation; either version 2 of
13 * the License, or (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23 * MA 02111-1307 USA
24 */
25
26#ifndef _MMC_H_
27#define _MMC_H_
28
29#include <linux/list.h>
30#include <linux/compiler.h>
31#include <nand.h>
32
33
34#define SD_VERSION_SD 0x20000
35#define SD_VERSION_3 (SD_VERSION_SD | 0x300)
36#define SD_VERSION_2 (SD_VERSION_SD | 0x200)
37#define SD_VERSION_1_0 (SD_VERSION_SD | 0x100)
38#define SD_VERSION_1_10 (SD_VERSION_SD | 0x10a)
39#define MMC_VERSION_MMC 0x10000
40#define MMC_VERSION_UNKNOWN (MMC_VERSION_MMC)
41#define MMC_VERSION_1_2 (MMC_VERSION_MMC | 0x102)
42#define MMC_VERSION_1_4 (MMC_VERSION_MMC | 0x104)
43#define MMC_VERSION_2_2 (MMC_VERSION_MMC | 0x202)
44#define MMC_VERSION_3 (MMC_VERSION_MMC | 0x300)
45#define MMC_VERSION_4 (MMC_VERSION_MMC | 0x400)
46#define MMC_VERSION_4_1 (MMC_VERSION_MMC | 0x401)
47#define MMC_VERSION_4_2 (MMC_VERSION_MMC | 0x402)
48#define MMC_VERSION_4_3 (MMC_VERSION_MMC | 0x403)
49#define MMC_VERSION_4_41 (MMC_VERSION_MMC | 0x429)
50#define MMC_VERSION_4_5 (MMC_VERSION_MMC | 0x405)
51
52#define MMC_MODE_HS 0x001
53#define MMC_MODE_HS_52MHz 0x010
54#define MMC_MODE_4BIT 0x100
55#define MMC_MODE_8BIT 0x200
56#define MMC_MODE_SPI 0x400
57#define MMC_MODE_HC 0x800
58
59#define MMC_MODE_MASK_WIDTH_BITS (MMC_MODE_4BIT | MMC_MODE_8BIT)
60#define MMC_MODE_WIDTH_BITS_SHIFT 8
61
62#define SD_DATA_4BIT 0x00040000
63
64#define IS_SD(x) (x->version & SD_VERSION_SD)
65
66#define MMC_DATA_READ 1
67#define MMC_DATA_WRITE 2
68
69#define NO_CARD_ERR -16 /* No SD/MMC card inserted */
70#define UNUSABLE_ERR -17 /* Unusable Card */
71#define COMM_ERR -18 /* Communications Error */
72#define TIMEOUT -19
73#define LEN_ERR -20
74
75#define MMC_CMD_GO_IDLE_STATE 0
76#define MMC_CMD_SEND_OP_COND 1
77#define MMC_CMD_ALL_SEND_CID 2
78#define MMC_CMD_SET_RELATIVE_ADDR 3
79#define MMC_CMD_SET_DSR 4
80#define MMC_CMD_SWITCH 6
81#define MMC_CMD_SELECT_CARD 7
82#define MMC_CMD_SEND_EXT_CSD 8
83#define MMC_CMD_SEND_CSD 9
84#define MMC_CMD_SEND_CID 10
85#define MMC_CMD_STOP_TRANSMISSION 12
86#define MMC_CMD_SEND_STATUS 13
87#define MMC_CMD_SET_BLOCKLEN 16
88#define MMC_CMD_READ_SINGLE_BLOCK 17
89#define MMC_CMD_READ_MULTIPLE_BLOCK 18
90#define MMC_CMD_WRITE_SINGLE_BLOCK 24
91#define MMC_CMD_WRITE_MULTIPLE_BLOCK 25
92#define MMC_CMD_ERASE_GROUP_START 35
93#define MMC_CMD_ERASE_GROUP_END 36
94#define MMC_CMD_ERASE 38
95#define MMC_CMD_APP_CMD 55
96#define MMC_CMD_SPI_READ_OCR 58
97#define MMC_CMD_SPI_CRC_ON_OFF 59
98
99#define SD_CMD_SEND_RELATIVE_ADDR 3
100#define SD_CMD_SWITCH_FUNC 6
101#define SD_CMD_SEND_IF_COND 8
102
103#define SD_CMD_APP_SET_BUS_WIDTH 6
104#define SD_CMD_ERASE_WR_BLK_START 32
105#define SD_CMD_ERASE_WR_BLK_END 33
106#define SD_CMD_APP_SEND_OP_COND 41
107#define SD_CMD_APP_SEND_SCR 51
108
109/* SCR definitions in different words */
110#define SD_HIGHSPEED_BUSY 0x00020000
111#define SD_HIGHSPEED_SUPPORTED 0x00020000
112
113#define MMC_HS_TIMING 0x00000100
114#define MMC_HS_52MHZ 0x2
115
116#define OCR_BUSY 0x80000000
117#define OCR_HCS 0x40000000
118#define OCR_VOLTAGE_MASK 0x007FFF80
119#define OCR_ACCESS_MODE 0x60000000
120
121#define SECURE_ERASE 0x80000000
122#define DISCARD_ERASE 0x00000003
123
124#define MMC_STATUS_MASK (~0x0206BF7F)
125#define MMC_STATUS_RDY_FOR_DATA (1 << 8)
126#define MMC_STATUS_CURR_STATE (0xf << 9)
127#define MMC_STATUS_ERROR (1 << 19)
128
129#define MMC_STATE_TRAN (4 << 9)
130#define MMC_STATE_PRG (7 << 9)
131
132#define MMC_VDD_165_195 0x00000080 /* VDD voltage 1.65 - 1.95 */
133#define MMC_VDD_20_21 0x00000100 /* VDD voltage 2.0 ~ 2.1 */
134#define MMC_VDD_21_22 0x00000200 /* VDD voltage 2.1 ~ 2.2 */
135#define MMC_VDD_22_23 0x00000400 /* VDD voltage 2.2 ~ 2.3 */
136#define MMC_VDD_23_24 0x00000800 /* VDD voltage 2.3 ~ 2.4 */
137#define MMC_VDD_24_25 0x00001000 /* VDD voltage 2.4 ~ 2.5 */
138#define MMC_VDD_25_26 0x00002000 /* VDD voltage 2.5 ~ 2.6 */
139#define MMC_VDD_26_27 0x00004000 /* VDD voltage 2.6 ~ 2.7 */
140#define MMC_VDD_27_28 0x00008000 /* VDD voltage 2.7 ~ 2.8 */
141#define MMC_VDD_28_29 0x00010000 /* VDD voltage 2.8 ~ 2.9 */
142#define MMC_VDD_29_30 0x00020000 /* VDD voltage 2.9 ~ 3.0 */
143#define MMC_VDD_30_31 0x00040000 /* VDD voltage 3.0 ~ 3.1 */
144#define MMC_VDD_31_32 0x00080000 /* VDD voltage 3.1 ~ 3.2 */
145#define MMC_VDD_32_33 0x00100000 /* VDD voltage 3.2 ~ 3.3 */
146#define MMC_VDD_33_34 0x00200000 /* VDD voltage 3.3 ~ 3.4 */
147#define MMC_VDD_34_35 0x00400000 /* VDD voltage 3.4 ~ 3.5 */
148#define MMC_VDD_35_36 0x00800000 /* VDD voltage 3.5 ~ 3.6 */
149
150#define MMC_SWITCH_MODE_CMD_SET 0x00 /* Change the command set */
151#define MMC_SWITCH_MODE_SET_BITS 0x01 /* Set bits in EXT_CSD byte
152 addressed by index which are
153 1 in value field */
154#define MMC_SWITCH_MODE_CLEAR_BITS 0x02 /* Clear bits in EXT_CSD byte
155 addressed by index, which are
156 1 in value field */
157#define MMC_SWITCH_MODE_WRITE_BYTE 0x03 /* Set target byte to value */
158
159#define SD_SWITCH_CHECK 0
160#define SD_SWITCH_SWITCH 1
161
162/*
163 * EXT_CSD fields
164 */
165#define EXT_CSD_PARTITIONING_SUPPORT 160 /* RO */
166#define EXT_CSD_ERASE_GROUP_DEF 175 /* R/W */
167#define EXT_CSD_PART_CONF 179 /* R/W */
168#define EXT_CSD_BUS_WIDTH 183 /* R/W */
169#define EXT_CSD_HS_TIMING 185 /* R/W */
170#define EXT_CSD_REV 192 /* RO */
171#define EXT_CSD_CARD_TYPE 196 /* RO */
172#define EXT_CSD_SEC_CNT 212 /* RO, 4 bytes */
173#define EXT_CSD_HC_ERASE_GRP_SIZE 224 /* RO */
174#define EXT_CSD_BOOT_MULT 226 /* RO */
175
176/*
177 * EXT_CSD field definitions
178 */
179
180#define EXT_CSD_CMD_SET_NORMAL (1 << 0)
181#define EXT_CSD_CMD_SET_SECURE (1 << 1)
182#define EXT_CSD_CMD_SET_CPSECURE (1 << 2)
183
184#define EXT_CSD_CARD_TYPE_26 (1 << 0) /* Card can run at 26MHz */
185#define EXT_CSD_CARD_TYPE_52 (1 << 1) /* Card can run at 52MHz */
186
187#define EXT_CSD_BUS_WIDTH_1 0 /* Card is in 1 bit mode */
188#define EXT_CSD_BUS_WIDTH_4 1 /* Card is in 4 bit mode */
189#define EXT_CSD_BUS_WIDTH_8 2 /* Card is in 8 bit mode */
190
191#define R1_ILLEGAL_COMMAND (1 << 22)
192#define R1_APP_CMD (1 << 5)
193
194#define MMC_RSP_PRESENT (1 << 0)
195#define MMC_RSP_136 (1 << 1) /* 136 bit response */
196#define MMC_RSP_CRC (1 << 2) /* expect valid crc */
197#define MMC_RSP_BUSY (1 << 3) /* card may send busy */
198#define MMC_RSP_OPCODE (1 << 4) /* response contains opcode */
199
200#define MMC_RSP_NONE (0)
201#define MMC_RSP_R1 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
202#define MMC_RSP_R1b (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE| \
203 MMC_RSP_BUSY)
204#define MMC_RSP_R2 (MMC_RSP_PRESENT|MMC_RSP_136|MMC_RSP_CRC)
205#define MMC_RSP_R3 (MMC_RSP_PRESENT)
206#define MMC_RSP_R4 (MMC_RSP_PRESENT)
207#define MMC_RSP_R5 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
208#define MMC_RSP_R6 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
209#define MMC_RSP_R7 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
210
211#define MMCPART_NOAVAILABLE (0xff)
212#define PART_ACCESS_MASK (0x7)
213#define PART_SUPPORT (0x1)
214
215/*DWMMC ALLOC*/
216#define ARCH_DMA_MINALIGN 64
217#define ALLOC_ALIGN_BUFFER(type, name, size, align) \
218 char __##name[ROUND(size * sizeof(type), align) + (align - 1)]; \
219 \
220 type *name = (type *) ALIGN((uintptr_t)__##name, align)
221#define ALLOC_CACHE_ALIGN_BUFFER(type, name, size) \
222 ALLOC_ALIGN_BUFFER(type, name, size, ARCH_DMA_MINALIGN)
223
224
225struct mmc_cid {
226 unsigned long psn;
227 unsigned short oid;
228 unsigned char mid;
229 unsigned char prv;
230 unsigned char mdt;
231 char pnm[7];
232};
233
234struct mmc_cmd {
235 ushort cmdidx;
236 uint resp_type;
237 uint cmdarg;
238 uint response[4];
239};
240
241struct mmc_data {
242 union {
243 char *dest;
244 const char *src; /* src buffers don't get written to */
245 };
246 uint flags;
247 uint blocks;
248 uint blocksize;
249};
250
251struct mmc {
252 struct list_head link;
253 char name[32];
254 void *priv;
255 uint voltages;
256 uint version;
257 uint has_init;
258 uint f_min;
259 uint f_max;
260 int high_capacity;
261 uint bus_width;
262 uint clock;
263 uint card_caps;
264 uint host_caps;
265 uint ocr;
266 uint scr[2];
267 uint csd[4];
268 uint cid[4];
269 ushort rca;
270 char part_config;
271 char part_num;
272 uint tran_speed;
273 uint read_bl_len;
274 uint write_bl_len;
275 uint erase_grp_size;
276 u64 capacity;
277 block_dev_desc_t block_dev;
278 int (*send_cmd)(struct mmc *mmc,
279 struct mmc_cmd *cmd, struct mmc_data *data);
280 void (*set_ios)(struct mmc *mmc);
281 int (*init)(struct mmc *mmc);
282 int (*getcd)(struct mmc *mmc);
283 int (*getwp)(struct mmc *mmc);
284 uint b_max;
285};
286
287int mmc_register(struct mmc *mmc);
288int mmc_initialize(bd_t *bis);
289int mmc_init(struct mmc *mmc);
290//int mmc_read(struct mmc *mmc, u64 src, uchar *dst, int size);
291/*zx29_mmc add*/
292int mmc_write( nand_info_t *nand, loff_t src, size_t *length, u_char *dst, int flags);
293int mmc_erase( u64 src, lbaint_t blkcnt);
294int mmc_read( nand_info_t *nand, loff_t src, size_t *length, u_char *dst);
295
296
297
298
299void mmc_set_clock(struct mmc *mmc, uint clock);
300struct mmc *find_mmc_device(int dev_num);
301int mmc_set_dev(int dev_num);
302void print_mmc_devices(char separator);
303int get_mmc_num(void);
304int board_mmc_getcd(struct mmc *mmc);
305int mmc_switch_part(int dev_num, unsigned int part_num);
306int mmc_getcd(struct mmc *mmc);
307int mmc_getwp(struct mmc *mmc);
308void spl_mmc_load(void) __noreturn;
309
310#define CONFIG_GENERIC_MMC
311
312#ifdef CONFIG_GENERIC_MMC
313#define mmc_host_is_spi(mmc) ((mmc)->host_caps & MMC_MODE_SPI)
314struct mmc *mmc_spi_init(uint bus, uint cs, uint speed, uint mode);
315#else
316int mmc_legacy_init(int verbose);
317#endif
318
319#endif /* _MMC_H_ */