| lh | 9ed821d | 2023-04-07 01:36:19 -0700 | [diff] [blame] | 1 | #ifndef EDCPTEST_H | 
|  | 2 | #define EDCPTEST_H | 
|  | 3 | void memcpy_edcp(U32* pCopyTo, U32* pSource, U32 num_index, U32 num_word); | 
|  | 4 | void data_pre(void); | 
|  | 5 |  | 
|  | 6 | void ul_asyn_dat_cmp( void); | 
|  | 7 | void ul_syn_dat_cmp( void); | 
|  | 8 | void dl_asyn_dat_cmp( void); | 
|  | 9 |  | 
|  | 10 | void EDCP_SW_ENCRYPT(void); | 
|  | 11 |  | 
|  | 12 |  | 
|  | 13 | //ddr data ram src addr | 
|  | 14 | #define DDR_SRC_DATA_UL             0x24010000//0x24200000//ddr data ram base ddr 2M byte if 1496 byte enough for 1000 pdcp pdu | 
|  | 15 | #define DDR_SRC_DATA_EMAC           0x24205000//0x24600000//ddr data ram base ddr | 
|  | 16 | #define DDR_SRC_DATA_DL             0x245F0000//0x24A00000//ddr data ram base ddr | 
|  | 17 | //#define DDR_SRC_DATA_CHECKSUM       0x250b0000//0x24E00000//ddr data ram base ddr | 
|  | 18 |  | 
|  | 19 | //ddr data ram des addr | 
|  | 20 | #define DDR_DES_DATA_UL             0x25300000// allocate to UL SYN | 
|  | 21 | #define DDR_DES_DATA_EMAC           0x254F5000//0x25700000 | 
|  | 22 | #define DDR_DES_DATA_DL             0x25BE0000//0x25B00000 | 
|  | 23 | //#define DDR_DES_DATA_CHECKSUM       0x266A0000//0x25F00000 | 
|  | 24 |  | 
|  | 25 | #define DDR_ADDR_INTERVAL             0x2000//0x1f40//8000 //0x7D0 //2000 | 
|  | 26 |  | 
|  | 27 |  | 
|  | 28 | #define DDR_SRC_UL_ENC_DL              0x26400000 | 
|  | 29 | #define DDR_DES_UL_ENC_DL              0x27000000 | 
|  | 30 |  | 
|  | 31 | #endif /* #ifndef EDCPTEST_H */ |