| lh | 9ed821d | 2023-04-07 01:36:19 -0700 | [diff] [blame] | 1 | /* | 
|  | 2 | *  ahci.c - AHCI SATA support | 
|  | 3 | * | 
|  | 4 | *  Maintained by:  Jeff Garzik <jgarzik@pobox.com> | 
|  | 5 | *    		    Please ALWAYS copy linux-ide@vger.kernel.org | 
|  | 6 | *		    on emails. | 
|  | 7 | * | 
|  | 8 | *  Copyright 2004-2005 Red Hat, Inc. | 
|  | 9 | * | 
|  | 10 | * | 
|  | 11 | *  This program is free software; you can redistribute it and/or modify | 
|  | 12 | *  it under the terms of the GNU General Public License as published by | 
|  | 13 | *  the Free Software Foundation; either version 2, or (at your option) | 
|  | 14 | *  any later version. | 
|  | 15 | * | 
|  | 16 | *  This program is distributed in the hope that it will be useful, | 
|  | 17 | *  but WITHOUT ANY WARRANTY; without even the implied warranty of | 
|  | 18 | *  MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the | 
|  | 19 | *  GNU General Public License for more details. | 
|  | 20 | * | 
|  | 21 | *  You should have received a copy of the GNU General Public License | 
|  | 22 | *  along with this program; see the file COPYING.  If not, write to | 
|  | 23 | *  the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA. | 
|  | 24 | * | 
|  | 25 | * | 
|  | 26 | * libata documentation is available via 'make {ps|pdf}docs', | 
|  | 27 | * as Documentation/DocBook/libata.* | 
|  | 28 | * | 
|  | 29 | * AHCI hardware documentation: | 
|  | 30 | * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf | 
|  | 31 | * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf | 
|  | 32 | * | 
|  | 33 | */ | 
|  | 34 |  | 
|  | 35 | #include <linux/kernel.h> | 
|  | 36 | #include <linux/module.h> | 
|  | 37 | #include <linux/pci.h> | 
|  | 38 | #include <linux/init.h> | 
|  | 39 | #include <linux/blkdev.h> | 
|  | 40 | #include <linux/delay.h> | 
|  | 41 | #include <linux/interrupt.h> | 
|  | 42 | #include <linux/dma-mapping.h> | 
|  | 43 | #include <linux/device.h> | 
|  | 44 | #include <linux/dmi.h> | 
|  | 45 | #include <linux/gfp.h> | 
|  | 46 | #include <scsi/scsi_host.h> | 
|  | 47 | #include <scsi/scsi_cmnd.h> | 
|  | 48 | #include <linux/libata.h> | 
|  | 49 | #include "ahci.h" | 
|  | 50 |  | 
|  | 51 | #define DRV_NAME	"ahci" | 
|  | 52 | #define DRV_VERSION	"3.0" | 
|  | 53 |  | 
|  | 54 | enum { | 
|  | 55 | AHCI_PCI_BAR_STA2X11	= 0, | 
|  | 56 | AHCI_PCI_BAR_ENMOTUS	= 2, | 
|  | 57 | AHCI_PCI_BAR_STANDARD	= 5, | 
|  | 58 | }; | 
|  | 59 |  | 
|  | 60 | enum board_ids { | 
|  | 61 | /* board IDs by feature in alphabetical order */ | 
|  | 62 | board_ahci, | 
|  | 63 | board_ahci_ign_iferr, | 
|  | 64 | board_ahci_nomsi, | 
|  | 65 | board_ahci_noncq, | 
|  | 66 | board_ahci_nosntf, | 
|  | 67 | board_ahci_yes_fbs, | 
|  | 68 |  | 
|  | 69 | /* board IDs for specific chipsets in alphabetical order */ | 
|  | 70 | board_ahci_avn, | 
|  | 71 | board_ahci_mcp65, | 
|  | 72 | board_ahci_mcp77, | 
|  | 73 | board_ahci_mcp89, | 
|  | 74 | board_ahci_mv, | 
|  | 75 | board_ahci_sb600, | 
|  | 76 | board_ahci_sb700,	/* for SB700 and SB800 */ | 
|  | 77 | board_ahci_vt8251, | 
|  | 78 |  | 
|  | 79 | /* aliases */ | 
|  | 80 | board_ahci_mcp_linux	= board_ahci_mcp65, | 
|  | 81 | board_ahci_mcp67	= board_ahci_mcp65, | 
|  | 82 | board_ahci_mcp73	= board_ahci_mcp65, | 
|  | 83 | board_ahci_mcp79	= board_ahci_mcp77, | 
|  | 84 | }; | 
|  | 85 |  | 
|  | 86 | static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent); | 
|  | 87 | static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class, | 
|  | 88 | unsigned long deadline); | 
|  | 89 | static int ahci_avn_hardreset(struct ata_link *link, unsigned int *class, | 
|  | 90 | unsigned long deadline); | 
|  | 91 | static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class, | 
|  | 92 | unsigned long deadline); | 
|  | 93 | #ifdef CONFIG_PM | 
|  | 94 | static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg); | 
|  | 95 | static int ahci_pci_device_resume(struct pci_dev *pdev); | 
|  | 96 | #endif | 
|  | 97 |  | 
|  | 98 | static struct scsi_host_template ahci_sht = { | 
|  | 99 | AHCI_SHT("ahci"), | 
|  | 100 | }; | 
|  | 101 |  | 
|  | 102 | static struct ata_port_operations ahci_vt8251_ops = { | 
|  | 103 | .inherits		= &ahci_ops, | 
|  | 104 | .hardreset		= ahci_vt8251_hardreset, | 
|  | 105 | }; | 
|  | 106 |  | 
|  | 107 | static struct ata_port_operations ahci_p5wdh_ops = { | 
|  | 108 | .inherits		= &ahci_ops, | 
|  | 109 | .hardreset		= ahci_p5wdh_hardreset, | 
|  | 110 | }; | 
|  | 111 |  | 
|  | 112 | static struct ata_port_operations ahci_avn_ops = { | 
|  | 113 | .inherits		= &ahci_ops, | 
|  | 114 | .hardreset		= ahci_avn_hardreset, | 
|  | 115 | }; | 
|  | 116 |  | 
|  | 117 | static const struct ata_port_info ahci_port_info[] = { | 
|  | 118 | /* by features */ | 
|  | 119 | [board_ahci] = | 
|  | 120 | { | 
|  | 121 | .flags		= AHCI_FLAG_COMMON, | 
|  | 122 | .pio_mask	= ATA_PIO4, | 
|  | 123 | .udma_mask	= ATA_UDMA6, | 
|  | 124 | .port_ops	= &ahci_ops, | 
|  | 125 | }, | 
|  | 126 | [board_ahci_ign_iferr] = | 
|  | 127 | { | 
|  | 128 | AHCI_HFLAGS	(AHCI_HFLAG_IGN_IRQ_IF_ERR), | 
|  | 129 | .flags		= AHCI_FLAG_COMMON, | 
|  | 130 | .pio_mask	= ATA_PIO4, | 
|  | 131 | .udma_mask	= ATA_UDMA6, | 
|  | 132 | .port_ops	= &ahci_ops, | 
|  | 133 | }, | 
|  | 134 | [board_ahci_nomsi] = { | 
|  | 135 | AHCI_HFLAGS	(AHCI_HFLAG_NO_MSI), | 
|  | 136 | .flags		= AHCI_FLAG_COMMON, | 
|  | 137 | .pio_mask	= ATA_PIO4, | 
|  | 138 | .udma_mask	= ATA_UDMA6, | 
|  | 139 | .port_ops	= &ahci_ops, | 
|  | 140 | }, | 
|  | 141 | [board_ahci_noncq] = { | 
|  | 142 | AHCI_HFLAGS	(AHCI_HFLAG_NO_NCQ), | 
|  | 143 | .flags		= AHCI_FLAG_COMMON, | 
|  | 144 | .pio_mask	= ATA_PIO4, | 
|  | 145 | .udma_mask	= ATA_UDMA6, | 
|  | 146 | .port_ops	= &ahci_ops, | 
|  | 147 | }, | 
|  | 148 | [board_ahci_nosntf] = | 
|  | 149 | { | 
|  | 150 | AHCI_HFLAGS	(AHCI_HFLAG_NO_SNTF), | 
|  | 151 | .flags		= AHCI_FLAG_COMMON, | 
|  | 152 | .pio_mask	= ATA_PIO4, | 
|  | 153 | .udma_mask	= ATA_UDMA6, | 
|  | 154 | .port_ops	= &ahci_ops, | 
|  | 155 | }, | 
|  | 156 | [board_ahci_yes_fbs] = | 
|  | 157 | { | 
|  | 158 | AHCI_HFLAGS	(AHCI_HFLAG_YES_FBS), | 
|  | 159 | .flags		= AHCI_FLAG_COMMON, | 
|  | 160 | .pio_mask	= ATA_PIO4, | 
|  | 161 | .udma_mask	= ATA_UDMA6, | 
|  | 162 | .port_ops	= &ahci_ops, | 
|  | 163 | }, | 
|  | 164 | /* by chipsets */ | 
|  | 165 | [board_ahci_avn] = { | 
|  | 166 | .flags          = AHCI_FLAG_COMMON, | 
|  | 167 | .pio_mask       = ATA_PIO4, | 
|  | 168 | .udma_mask      = ATA_UDMA6, | 
|  | 169 | .port_ops       = &ahci_avn_ops, | 
|  | 170 | }, | 
|  | 171 | [board_ahci_mcp65] = | 
|  | 172 | { | 
|  | 173 | AHCI_HFLAGS	(AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP | | 
|  | 174 | AHCI_HFLAG_YES_NCQ), | 
|  | 175 | .flags		= AHCI_FLAG_COMMON | ATA_FLAG_NO_DIPM, | 
|  | 176 | .pio_mask	= ATA_PIO4, | 
|  | 177 | .udma_mask	= ATA_UDMA6, | 
|  | 178 | .port_ops	= &ahci_ops, | 
|  | 179 | }, | 
|  | 180 | [board_ahci_mcp77] = | 
|  | 181 | { | 
|  | 182 | AHCI_HFLAGS	(AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP), | 
|  | 183 | .flags		= AHCI_FLAG_COMMON, | 
|  | 184 | .pio_mask	= ATA_PIO4, | 
|  | 185 | .udma_mask	= ATA_UDMA6, | 
|  | 186 | .port_ops	= &ahci_ops, | 
|  | 187 | }, | 
|  | 188 | [board_ahci_mcp89] = | 
|  | 189 | { | 
|  | 190 | AHCI_HFLAGS	(AHCI_HFLAG_NO_FPDMA_AA), | 
|  | 191 | .flags		= AHCI_FLAG_COMMON, | 
|  | 192 | .pio_mask	= ATA_PIO4, | 
|  | 193 | .udma_mask	= ATA_UDMA6, | 
|  | 194 | .port_ops	= &ahci_ops, | 
|  | 195 | }, | 
|  | 196 | [board_ahci_mv] = | 
|  | 197 | { | 
|  | 198 | AHCI_HFLAGS	(AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_MSI | | 
|  | 199 | AHCI_HFLAG_MV_PATA | AHCI_HFLAG_NO_PMP), | 
|  | 200 | .flags		= ATA_FLAG_SATA | ATA_FLAG_PIO_DMA, | 
|  | 201 | .pio_mask	= ATA_PIO4, | 
|  | 202 | .udma_mask	= ATA_UDMA6, | 
|  | 203 | .port_ops	= &ahci_ops, | 
|  | 204 | }, | 
|  | 205 | [board_ahci_sb600] = | 
|  | 206 | { | 
|  | 207 | AHCI_HFLAGS	(AHCI_HFLAG_IGN_SERR_INTERNAL | | 
|  | 208 | AHCI_HFLAG_NO_MSI | AHCI_HFLAG_SECT255 | | 
|  | 209 | AHCI_HFLAG_32BIT_ONLY), | 
|  | 210 | .flags		= AHCI_FLAG_COMMON, | 
|  | 211 | .pio_mask	= ATA_PIO4, | 
|  | 212 | .udma_mask	= ATA_UDMA6, | 
|  | 213 | .port_ops	= &ahci_pmp_retry_srst_ops, | 
|  | 214 | }, | 
|  | 215 | [board_ahci_sb700] =	/* for SB700 and SB800 */ | 
|  | 216 | { | 
|  | 217 | AHCI_HFLAGS	(AHCI_HFLAG_IGN_SERR_INTERNAL), | 
|  | 218 | .flags		= AHCI_FLAG_COMMON, | 
|  | 219 | .pio_mask	= ATA_PIO4, | 
|  | 220 | .udma_mask	= ATA_UDMA6, | 
|  | 221 | .port_ops	= &ahci_pmp_retry_srst_ops, | 
|  | 222 | }, | 
|  | 223 | [board_ahci_vt8251] = | 
|  | 224 | { | 
|  | 225 | AHCI_HFLAGS	(AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_PMP), | 
|  | 226 | .flags		= AHCI_FLAG_COMMON, | 
|  | 227 | .pio_mask	= ATA_PIO4, | 
|  | 228 | .udma_mask	= ATA_UDMA6, | 
|  | 229 | .port_ops	= &ahci_vt8251_ops, | 
|  | 230 | }, | 
|  | 231 | }; | 
|  | 232 |  | 
|  | 233 | static const struct pci_device_id ahci_pci_tbl[] = { | 
|  | 234 | /* Intel */ | 
|  | 235 | { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */ | 
|  | 236 | { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */ | 
|  | 237 | { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */ | 
|  | 238 | { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */ | 
|  | 239 | { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */ | 
|  | 240 | { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */ | 
|  | 241 | { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */ | 
|  | 242 | { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */ | 
|  | 243 | { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */ | 
|  | 244 | { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */ | 
|  | 245 | { PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */ | 
|  | 246 | { PCI_VDEVICE(INTEL, 0x2822), board_ahci_nosntf }, /* ICH8 */ | 
|  | 247 | { PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */ | 
|  | 248 | { PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */ | 
|  | 249 | { PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */ | 
|  | 250 | { PCI_VDEVICE(INTEL, 0x2922), board_ahci }, /* ICH9 */ | 
|  | 251 | { PCI_VDEVICE(INTEL, 0x2923), board_ahci }, /* ICH9 */ | 
|  | 252 | { PCI_VDEVICE(INTEL, 0x2924), board_ahci }, /* ICH9 */ | 
|  | 253 | { PCI_VDEVICE(INTEL, 0x2925), board_ahci }, /* ICH9 */ | 
|  | 254 | { PCI_VDEVICE(INTEL, 0x2927), board_ahci }, /* ICH9 */ | 
|  | 255 | { PCI_VDEVICE(INTEL, 0x2929), board_ahci }, /* ICH9M */ | 
|  | 256 | { PCI_VDEVICE(INTEL, 0x292a), board_ahci }, /* ICH9M */ | 
|  | 257 | { PCI_VDEVICE(INTEL, 0x292b), board_ahci }, /* ICH9M */ | 
|  | 258 | { PCI_VDEVICE(INTEL, 0x292c), board_ahci }, /* ICH9M */ | 
|  | 259 | { PCI_VDEVICE(INTEL, 0x292f), board_ahci }, /* ICH9M */ | 
|  | 260 | { PCI_VDEVICE(INTEL, 0x294d), board_ahci }, /* ICH9 */ | 
|  | 261 | { PCI_VDEVICE(INTEL, 0x294e), board_ahci }, /* ICH9M */ | 
|  | 262 | { PCI_VDEVICE(INTEL, 0x502a), board_ahci }, /* Tolapai */ | 
|  | 263 | { PCI_VDEVICE(INTEL, 0x502b), board_ahci }, /* Tolapai */ | 
|  | 264 | { PCI_VDEVICE(INTEL, 0x3a05), board_ahci }, /* ICH10 */ | 
|  | 265 | { PCI_VDEVICE(INTEL, 0x3a22), board_ahci }, /* ICH10 */ | 
|  | 266 | { PCI_VDEVICE(INTEL, 0x3a25), board_ahci }, /* ICH10 */ | 
|  | 267 | { PCI_VDEVICE(INTEL, 0x3b22), board_ahci }, /* PCH AHCI */ | 
|  | 268 | { PCI_VDEVICE(INTEL, 0x3b23), board_ahci }, /* PCH AHCI */ | 
|  | 269 | { PCI_VDEVICE(INTEL, 0x3b24), board_ahci }, /* PCH RAID */ | 
|  | 270 | { PCI_VDEVICE(INTEL, 0x3b25), board_ahci }, /* PCH RAID */ | 
|  | 271 | { PCI_VDEVICE(INTEL, 0x3b29), board_ahci }, /* PCH AHCI */ | 
|  | 272 | { PCI_VDEVICE(INTEL, 0x3b2b), board_ahci }, /* PCH RAID */ | 
|  | 273 | { PCI_VDEVICE(INTEL, 0x3b2c), board_ahci }, /* PCH RAID */ | 
|  | 274 | { PCI_VDEVICE(INTEL, 0x3b2f), board_ahci }, /* PCH AHCI */ | 
|  | 275 | { PCI_VDEVICE(INTEL, 0x1c02), board_ahci }, /* CPT AHCI */ | 
|  | 276 | { PCI_VDEVICE(INTEL, 0x1c03), board_ahci }, /* CPT AHCI */ | 
|  | 277 | { PCI_VDEVICE(INTEL, 0x1c04), board_ahci }, /* CPT RAID */ | 
|  | 278 | { PCI_VDEVICE(INTEL, 0x1c05), board_ahci }, /* CPT RAID */ | 
|  | 279 | { PCI_VDEVICE(INTEL, 0x1c06), board_ahci }, /* CPT RAID */ | 
|  | 280 | { PCI_VDEVICE(INTEL, 0x1c07), board_ahci }, /* CPT RAID */ | 
|  | 281 | { PCI_VDEVICE(INTEL, 0x1d02), board_ahci }, /* PBG AHCI */ | 
|  | 282 | { PCI_VDEVICE(INTEL, 0x1d04), board_ahci }, /* PBG RAID */ | 
|  | 283 | { PCI_VDEVICE(INTEL, 0x1d06), board_ahci }, /* PBG RAID */ | 
|  | 284 | { PCI_VDEVICE(INTEL, 0x2826), board_ahci }, /* PBG RAID */ | 
|  | 285 | { PCI_VDEVICE(INTEL, 0x2323), board_ahci }, /* DH89xxCC AHCI */ | 
|  | 286 | { PCI_VDEVICE(INTEL, 0x1e02), board_ahci }, /* Panther Point AHCI */ | 
|  | 287 | { PCI_VDEVICE(INTEL, 0x1e03), board_ahci }, /* Panther Point AHCI */ | 
|  | 288 | { PCI_VDEVICE(INTEL, 0x1e04), board_ahci }, /* Panther Point RAID */ | 
|  | 289 | { PCI_VDEVICE(INTEL, 0x1e05), board_ahci }, /* Panther Point RAID */ | 
|  | 290 | { PCI_VDEVICE(INTEL, 0x1e06), board_ahci }, /* Panther Point RAID */ | 
|  | 291 | { PCI_VDEVICE(INTEL, 0x1e07), board_ahci }, /* Panther Point RAID */ | 
|  | 292 | { PCI_VDEVICE(INTEL, 0x1e0e), board_ahci }, /* Panther Point RAID */ | 
|  | 293 | { PCI_VDEVICE(INTEL, 0x8c02), board_ahci }, /* Lynx Point AHCI */ | 
|  | 294 | { PCI_VDEVICE(INTEL, 0x8c03), board_ahci }, /* Lynx Point AHCI */ | 
|  | 295 | { PCI_VDEVICE(INTEL, 0x8c04), board_ahci }, /* Lynx Point RAID */ | 
|  | 296 | { PCI_VDEVICE(INTEL, 0x8c05), board_ahci }, /* Lynx Point RAID */ | 
|  | 297 | { PCI_VDEVICE(INTEL, 0x8c06), board_ahci }, /* Lynx Point RAID */ | 
|  | 298 | { PCI_VDEVICE(INTEL, 0x8c07), board_ahci }, /* Lynx Point RAID */ | 
|  | 299 | { PCI_VDEVICE(INTEL, 0x8c0e), board_ahci }, /* Lynx Point RAID */ | 
|  | 300 | { PCI_VDEVICE(INTEL, 0x8c0f), board_ahci }, /* Lynx Point RAID */ | 
|  | 301 | { PCI_VDEVICE(INTEL, 0x9c02), board_ahci }, /* Lynx Point-LP AHCI */ | 
|  | 302 | { PCI_VDEVICE(INTEL, 0x9c03), board_ahci }, /* Lynx Point-LP AHCI */ | 
|  | 303 | { PCI_VDEVICE(INTEL, 0x9c04), board_ahci }, /* Lynx Point-LP RAID */ | 
|  | 304 | { PCI_VDEVICE(INTEL, 0x9c05), board_ahci }, /* Lynx Point-LP RAID */ | 
|  | 305 | { PCI_VDEVICE(INTEL, 0x9c06), board_ahci }, /* Lynx Point-LP RAID */ | 
|  | 306 | { PCI_VDEVICE(INTEL, 0x9c07), board_ahci }, /* Lynx Point-LP RAID */ | 
|  | 307 | { PCI_VDEVICE(INTEL, 0x9c0e), board_ahci }, /* Lynx Point-LP RAID */ | 
|  | 308 | { PCI_VDEVICE(INTEL, 0x9c0f), board_ahci }, /* Lynx Point-LP RAID */ | 
|  | 309 | { PCI_VDEVICE(INTEL, 0x1f22), board_ahci }, /* Avoton AHCI */ | 
|  | 310 | { PCI_VDEVICE(INTEL, 0x1f23), board_ahci }, /* Avoton AHCI */ | 
|  | 311 | { PCI_VDEVICE(INTEL, 0x1f24), board_ahci }, /* Avoton RAID */ | 
|  | 312 | { PCI_VDEVICE(INTEL, 0x1f25), board_ahci }, /* Avoton RAID */ | 
|  | 313 | { PCI_VDEVICE(INTEL, 0x1f26), board_ahci }, /* Avoton RAID */ | 
|  | 314 | { PCI_VDEVICE(INTEL, 0x1f27), board_ahci }, /* Avoton RAID */ | 
|  | 315 | { PCI_VDEVICE(INTEL, 0x1f2e), board_ahci }, /* Avoton RAID */ | 
|  | 316 | { PCI_VDEVICE(INTEL, 0x1f2f), board_ahci }, /* Avoton RAID */ | 
|  | 317 | { PCI_VDEVICE(INTEL, 0x1f32), board_ahci_avn }, /* Avoton AHCI */ | 
|  | 318 | { PCI_VDEVICE(INTEL, 0x1f33), board_ahci_avn }, /* Avoton AHCI */ | 
|  | 319 | { PCI_VDEVICE(INTEL, 0x1f34), board_ahci_avn }, /* Avoton RAID */ | 
|  | 320 | { PCI_VDEVICE(INTEL, 0x1f35), board_ahci_avn }, /* Avoton RAID */ | 
|  | 321 | { PCI_VDEVICE(INTEL, 0x1f36), board_ahci_avn }, /* Avoton RAID */ | 
|  | 322 | { PCI_VDEVICE(INTEL, 0x1f37), board_ahci_avn }, /* Avoton RAID */ | 
|  | 323 | { PCI_VDEVICE(INTEL, 0x1f3e), board_ahci_avn }, /* Avoton RAID */ | 
|  | 324 | { PCI_VDEVICE(INTEL, 0x1f3f), board_ahci_avn }, /* Avoton RAID */ | 
|  | 325 | { PCI_VDEVICE(INTEL, 0x8d02), board_ahci }, /* Wellsburg AHCI */ | 
|  | 326 | { PCI_VDEVICE(INTEL, 0x8d04), board_ahci }, /* Wellsburg RAID */ | 
|  | 327 | { PCI_VDEVICE(INTEL, 0x8d06), board_ahci }, /* Wellsburg RAID */ | 
|  | 328 | { PCI_VDEVICE(INTEL, 0x8d0e), board_ahci }, /* Wellsburg RAID */ | 
|  | 329 | { PCI_VDEVICE(INTEL, 0x8d62), board_ahci }, /* Wellsburg AHCI */ | 
|  | 330 | { PCI_VDEVICE(INTEL, 0x8d64), board_ahci }, /* Wellsburg RAID */ | 
|  | 331 | { PCI_VDEVICE(INTEL, 0x8d66), board_ahci }, /* Wellsburg RAID */ | 
|  | 332 | { PCI_VDEVICE(INTEL, 0x8d6e), board_ahci }, /* Wellsburg RAID */ | 
|  | 333 | { PCI_VDEVICE(INTEL, 0x23a3), board_ahci }, /* Coleto Creek AHCI */ | 
|  | 334 | { PCI_VDEVICE(INTEL, 0x9c83), board_ahci }, /* Wildcat Point-LP AHCI */ | 
|  | 335 | { PCI_VDEVICE(INTEL, 0x9c85), board_ahci }, /* Wildcat Point-LP RAID */ | 
|  | 336 | { PCI_VDEVICE(INTEL, 0x9c87), board_ahci }, /* Wildcat Point-LP RAID */ | 
|  | 337 | { PCI_VDEVICE(INTEL, 0x9c8f), board_ahci }, /* Wildcat Point-LP RAID */ | 
|  | 338 | { PCI_VDEVICE(INTEL, 0x8c82), board_ahci }, /* 9 Series AHCI */ | 
|  | 339 | { PCI_VDEVICE(INTEL, 0x8c83), board_ahci }, /* 9 Series AHCI */ | 
|  | 340 | { PCI_VDEVICE(INTEL, 0x8c84), board_ahci }, /* 9 Series RAID */ | 
|  | 341 | { PCI_VDEVICE(INTEL, 0x8c85), board_ahci }, /* 9 Series RAID */ | 
|  | 342 | { PCI_VDEVICE(INTEL, 0x8c86), board_ahci }, /* 9 Series RAID */ | 
|  | 343 | { PCI_VDEVICE(INTEL, 0x8c87), board_ahci }, /* 9 Series RAID */ | 
|  | 344 | { PCI_VDEVICE(INTEL, 0x8c8e), board_ahci }, /* 9 Series RAID */ | 
|  | 345 | { PCI_VDEVICE(INTEL, 0x8c8f), board_ahci }, /* 9 Series RAID */ | 
|  | 346 | { PCI_VDEVICE(INTEL, 0x9d03), board_ahci }, /* Sunrise Point-LP AHCI */ | 
|  | 347 | { PCI_VDEVICE(INTEL, 0x9d05), board_ahci }, /* Sunrise Point-LP RAID */ | 
|  | 348 | { PCI_VDEVICE(INTEL, 0x9d07), board_ahci }, /* Sunrise Point-LP RAID */ | 
|  | 349 | { PCI_VDEVICE(INTEL, 0xa103), board_ahci }, /* Sunrise Point-H AHCI */ | 
|  | 350 | { PCI_VDEVICE(INTEL, 0xa103), board_ahci }, /* Sunrise Point-H RAID */ | 
|  | 351 | { PCI_VDEVICE(INTEL, 0xa105), board_ahci }, /* Sunrise Point-H RAID */ | 
|  | 352 | { PCI_VDEVICE(INTEL, 0xa107), board_ahci }, /* Sunrise Point-H RAID */ | 
|  | 353 | { PCI_VDEVICE(INTEL, 0xa10f), board_ahci }, /* Sunrise Point-H RAID */ | 
|  | 354 |  | 
|  | 355 | /* JMicron 360/1/3/5/6, match class to avoid IDE function */ | 
|  | 356 | { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, | 
|  | 357 | PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr }, | 
|  | 358 |  | 
|  | 359 | /* ATI */ | 
|  | 360 | { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */ | 
|  | 361 | { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb700 }, /* ATI SB700/800 */ | 
|  | 362 | { PCI_VDEVICE(ATI, 0x4391), board_ahci_sb700 }, /* ATI SB700/800 */ | 
|  | 363 | { PCI_VDEVICE(ATI, 0x4392), board_ahci_sb700 }, /* ATI SB700/800 */ | 
|  | 364 | { PCI_VDEVICE(ATI, 0x4393), board_ahci_sb700 }, /* ATI SB700/800 */ | 
|  | 365 | { PCI_VDEVICE(ATI, 0x4394), board_ahci_sb700 }, /* ATI SB700/800 */ | 
|  | 366 | { PCI_VDEVICE(ATI, 0x4395), board_ahci_sb700 }, /* ATI SB700/800 */ | 
|  | 367 |  | 
|  | 368 | /* AMD */ | 
|  | 369 | { PCI_VDEVICE(AMD, 0x7800), board_ahci }, /* AMD Hudson-2 */ | 
|  | 370 | { PCI_VDEVICE(AMD, 0x7900), board_ahci }, /* AMD CZ */ | 
|  | 371 | /* AMD is using RAID class only for ahci controllers */ | 
|  | 372 | { PCI_VENDOR_ID_AMD, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, | 
|  | 373 | PCI_CLASS_STORAGE_RAID << 8, 0xffffff, board_ahci }, | 
|  | 374 |  | 
|  | 375 | /* VIA */ | 
|  | 376 | { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */ | 
|  | 377 | { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */ | 
|  | 378 |  | 
|  | 379 | /* NVIDIA */ | 
|  | 380 | { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci_mcp65 },	/* MCP65 */ | 
|  | 381 | { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci_mcp65 },	/* MCP65 */ | 
|  | 382 | { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci_mcp65 },	/* MCP65 */ | 
|  | 383 | { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci_mcp65 },	/* MCP65 */ | 
|  | 384 | { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci_mcp65 },	/* MCP65 */ | 
|  | 385 | { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci_mcp65 },	/* MCP65 */ | 
|  | 386 | { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci_mcp65 },	/* MCP65 */ | 
|  | 387 | { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci_mcp65 },	/* MCP65 */ | 
|  | 388 | { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci_mcp67 },	/* MCP67 */ | 
|  | 389 | { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci_mcp67 },	/* MCP67 */ | 
|  | 390 | { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci_mcp67 },	/* MCP67 */ | 
|  | 391 | { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci_mcp67 },	/* MCP67 */ | 
|  | 392 | { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci_mcp67 },	/* MCP67 */ | 
|  | 393 | { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci_mcp67 },	/* MCP67 */ | 
|  | 394 | { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci_mcp67 },	/* MCP67 */ | 
|  | 395 | { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci_mcp67 },	/* MCP67 */ | 
|  | 396 | { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci_mcp67 },	/* MCP67 */ | 
|  | 397 | { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci_mcp67 },	/* MCP67 */ | 
|  | 398 | { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci_mcp67 },	/* MCP67 */ | 
|  | 399 | { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci_mcp67 },	/* MCP67 */ | 
|  | 400 | { PCI_VDEVICE(NVIDIA, 0x0580), board_ahci_mcp_linux },	/* Linux ID */ | 
|  | 401 | { PCI_VDEVICE(NVIDIA, 0x0581), board_ahci_mcp_linux },	/* Linux ID */ | 
|  | 402 | { PCI_VDEVICE(NVIDIA, 0x0582), board_ahci_mcp_linux },	/* Linux ID */ | 
|  | 403 | { PCI_VDEVICE(NVIDIA, 0x0583), board_ahci_mcp_linux },	/* Linux ID */ | 
|  | 404 | { PCI_VDEVICE(NVIDIA, 0x0584), board_ahci_mcp_linux },	/* Linux ID */ | 
|  | 405 | { PCI_VDEVICE(NVIDIA, 0x0585), board_ahci_mcp_linux },	/* Linux ID */ | 
|  | 406 | { PCI_VDEVICE(NVIDIA, 0x0586), board_ahci_mcp_linux },	/* Linux ID */ | 
|  | 407 | { PCI_VDEVICE(NVIDIA, 0x0587), board_ahci_mcp_linux },	/* Linux ID */ | 
|  | 408 | { PCI_VDEVICE(NVIDIA, 0x0588), board_ahci_mcp_linux },	/* Linux ID */ | 
|  | 409 | { PCI_VDEVICE(NVIDIA, 0x0589), board_ahci_mcp_linux },	/* Linux ID */ | 
|  | 410 | { PCI_VDEVICE(NVIDIA, 0x058a), board_ahci_mcp_linux },	/* Linux ID */ | 
|  | 411 | { PCI_VDEVICE(NVIDIA, 0x058b), board_ahci_mcp_linux },	/* Linux ID */ | 
|  | 412 | { PCI_VDEVICE(NVIDIA, 0x058c), board_ahci_mcp_linux },	/* Linux ID */ | 
|  | 413 | { PCI_VDEVICE(NVIDIA, 0x058d), board_ahci_mcp_linux },	/* Linux ID */ | 
|  | 414 | { PCI_VDEVICE(NVIDIA, 0x058e), board_ahci_mcp_linux },	/* Linux ID */ | 
|  | 415 | { PCI_VDEVICE(NVIDIA, 0x058f), board_ahci_mcp_linux },	/* Linux ID */ | 
|  | 416 | { PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci_mcp73 },	/* MCP73 */ | 
|  | 417 | { PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci_mcp73 },	/* MCP73 */ | 
|  | 418 | { PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci_mcp73 },	/* MCP73 */ | 
|  | 419 | { PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci_mcp73 },	/* MCP73 */ | 
|  | 420 | { PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci_mcp73 },	/* MCP73 */ | 
|  | 421 | { PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci_mcp73 },	/* MCP73 */ | 
|  | 422 | { PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci_mcp73 },	/* MCP73 */ | 
|  | 423 | { PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci_mcp73 },	/* MCP73 */ | 
|  | 424 | { PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci_mcp73 },	/* MCP73 */ | 
|  | 425 | { PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci_mcp73 },	/* MCP73 */ | 
|  | 426 | { PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci_mcp73 },	/* MCP73 */ | 
|  | 427 | { PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci_mcp73 },	/* MCP73 */ | 
|  | 428 | { PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci_mcp77 },	/* MCP77 */ | 
|  | 429 | { PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci_mcp77 },	/* MCP77 */ | 
|  | 430 | { PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci_mcp77 },	/* MCP77 */ | 
|  | 431 | { PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci_mcp77 },	/* MCP77 */ | 
|  | 432 | { PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci_mcp77 },	/* MCP77 */ | 
|  | 433 | { PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci_mcp77 },	/* MCP77 */ | 
|  | 434 | { PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci_mcp77 },	/* MCP77 */ | 
|  | 435 | { PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci_mcp77 },	/* MCP77 */ | 
|  | 436 | { PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci_mcp77 },	/* MCP77 */ | 
|  | 437 | { PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci_mcp77 },	/* MCP77 */ | 
|  | 438 | { PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci_mcp77 },	/* MCP77 */ | 
|  | 439 | { PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci_mcp77 },	/* MCP77 */ | 
|  | 440 | { PCI_VDEVICE(NVIDIA, 0x0ab4), board_ahci_mcp79 },	/* MCP79 */ | 
|  | 441 | { PCI_VDEVICE(NVIDIA, 0x0ab5), board_ahci_mcp79 },	/* MCP79 */ | 
|  | 442 | { PCI_VDEVICE(NVIDIA, 0x0ab6), board_ahci_mcp79 },	/* MCP79 */ | 
|  | 443 | { PCI_VDEVICE(NVIDIA, 0x0ab7), board_ahci_mcp79 },	/* MCP79 */ | 
|  | 444 | { PCI_VDEVICE(NVIDIA, 0x0ab8), board_ahci_mcp79 },	/* MCP79 */ | 
|  | 445 | { PCI_VDEVICE(NVIDIA, 0x0ab9), board_ahci_mcp79 },	/* MCP79 */ | 
|  | 446 | { PCI_VDEVICE(NVIDIA, 0x0aba), board_ahci_mcp79 },	/* MCP79 */ | 
|  | 447 | { PCI_VDEVICE(NVIDIA, 0x0abb), board_ahci_mcp79 },	/* MCP79 */ | 
|  | 448 | { PCI_VDEVICE(NVIDIA, 0x0abc), board_ahci_mcp79 },	/* MCP79 */ | 
|  | 449 | { PCI_VDEVICE(NVIDIA, 0x0abd), board_ahci_mcp79 },	/* MCP79 */ | 
|  | 450 | { PCI_VDEVICE(NVIDIA, 0x0abe), board_ahci_mcp79 },	/* MCP79 */ | 
|  | 451 | { PCI_VDEVICE(NVIDIA, 0x0abf), board_ahci_mcp79 },	/* MCP79 */ | 
|  | 452 | { PCI_VDEVICE(NVIDIA, 0x0d84), board_ahci_mcp89 },	/* MCP89 */ | 
|  | 453 | { PCI_VDEVICE(NVIDIA, 0x0d85), board_ahci_mcp89 },	/* MCP89 */ | 
|  | 454 | { PCI_VDEVICE(NVIDIA, 0x0d86), board_ahci_mcp89 },	/* MCP89 */ | 
|  | 455 | { PCI_VDEVICE(NVIDIA, 0x0d87), board_ahci_mcp89 },	/* MCP89 */ | 
|  | 456 | { PCI_VDEVICE(NVIDIA, 0x0d88), board_ahci_mcp89 },	/* MCP89 */ | 
|  | 457 | { PCI_VDEVICE(NVIDIA, 0x0d89), board_ahci_mcp89 },	/* MCP89 */ | 
|  | 458 | { PCI_VDEVICE(NVIDIA, 0x0d8a), board_ahci_mcp89 },	/* MCP89 */ | 
|  | 459 | { PCI_VDEVICE(NVIDIA, 0x0d8b), board_ahci_mcp89 },	/* MCP89 */ | 
|  | 460 | { PCI_VDEVICE(NVIDIA, 0x0d8c), board_ahci_mcp89 },	/* MCP89 */ | 
|  | 461 | { PCI_VDEVICE(NVIDIA, 0x0d8d), board_ahci_mcp89 },	/* MCP89 */ | 
|  | 462 | { PCI_VDEVICE(NVIDIA, 0x0d8e), board_ahci_mcp89 },	/* MCP89 */ | 
|  | 463 | { PCI_VDEVICE(NVIDIA, 0x0d8f), board_ahci_mcp89 },	/* MCP89 */ | 
|  | 464 |  | 
|  | 465 | /* SiS */ | 
|  | 466 | { PCI_VDEVICE(SI, 0x1184), board_ahci },		/* SiS 966 */ | 
|  | 467 | { PCI_VDEVICE(SI, 0x1185), board_ahci },		/* SiS 968 */ | 
|  | 468 | { PCI_VDEVICE(SI, 0x0186), board_ahci },		/* SiS 968 */ | 
|  | 469 |  | 
|  | 470 | /* ST Microelectronics */ | 
|  | 471 | { PCI_VDEVICE(STMICRO, 0xCC06), board_ahci },		/* ST ConneXt */ | 
|  | 472 |  | 
|  | 473 | /* Marvell */ | 
|  | 474 | { PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv },	/* 6145 */ | 
|  | 475 | { PCI_VDEVICE(MARVELL, 0x6121), board_ahci_mv },	/* 6121 */ | 
|  | 476 | { PCI_DEVICE(0x1b4b, 0x9123), | 
|  | 477 | .class = PCI_CLASS_STORAGE_SATA_AHCI, | 
|  | 478 | .class_mask = 0xffffff, | 
|  | 479 | .driver_data = board_ahci_yes_fbs },			/* 88se9128 */ | 
|  | 480 | { PCI_DEVICE(0x1b4b, 0x9125), | 
|  | 481 | .driver_data = board_ahci_yes_fbs },			/* 88se9125 */ | 
|  | 482 | { PCI_DEVICE(0x1b4b, 0x917a), | 
|  | 483 | .driver_data = board_ahci_yes_fbs },			/* 88se9172 */ | 
|  | 484 | { PCI_DEVICE(0x1b4b, 0x9182), | 
|  | 485 | .driver_data = board_ahci_yes_fbs },                  /* 88se9182 */ | 
|  | 486 | { PCI_DEVICE(0x1b4b, 0x9192), | 
|  | 487 | .driver_data = board_ahci_yes_fbs },			/* 88se9172 on some Gigabyte */ | 
|  | 488 | { PCI_DEVICE(0x1b4b, 0x91a3), | 
|  | 489 | .driver_data = board_ahci_yes_fbs }, | 
|  | 490 | { PCI_DEVICE(0x1b4b, 0x9230), | 
|  | 491 | .driver_data = board_ahci_yes_fbs }, | 
|  | 492 | { PCI_DEVICE(PCI_VENDOR_ID_TTI, 0x0642), | 
|  | 493 | .driver_data = board_ahci_yes_fbs }, | 
|  | 494 |  | 
|  | 495 | /* Promise */ | 
|  | 496 | { PCI_VDEVICE(PROMISE, 0x3f20), board_ahci },	/* PDC42819 */ | 
|  | 497 | { PCI_VDEVICE(PROMISE, 0x3781), board_ahci },   /* FastTrak TX8660 ahci-mode */ | 
|  | 498 |  | 
|  | 499 | /* Asmedia */ | 
|  | 500 | { PCI_VDEVICE(ASMEDIA, 0x0601), board_ahci },	/* ASM1060 */ | 
|  | 501 | { PCI_VDEVICE(ASMEDIA, 0x0602), board_ahci },	/* ASM1060 */ | 
|  | 502 | { PCI_VDEVICE(ASMEDIA, 0x0611), board_ahci },	/* ASM1061 */ | 
|  | 503 | { PCI_VDEVICE(ASMEDIA, 0x0612), board_ahci },	/* ASM1062 */ | 
|  | 504 |  | 
|  | 505 | /* | 
|  | 506 | * Samsung SSDs found on some macbooks.  NCQ times out if MSI is | 
|  | 507 | * enabled.  https://bugzilla.kernel.org/show_bug.cgi?id=60731 | 
|  | 508 | */ | 
|  | 509 | { PCI_VDEVICE(SAMSUNG, 0x1600), board_ahci_nomsi }, | 
|  | 510 | { PCI_VDEVICE(SAMSUNG, 0xa800), board_ahci_nomsi }, | 
|  | 511 |  | 
|  | 512 | /* Enmotus */ | 
|  | 513 | { PCI_DEVICE(0x1c44, 0x8000), board_ahci }, | 
|  | 514 |  | 
|  | 515 | /* Generic, PCI class code for AHCI */ | 
|  | 516 | { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, | 
|  | 517 | PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci }, | 
|  | 518 |  | 
|  | 519 | { }	/* terminate list */ | 
|  | 520 | }; | 
|  | 521 |  | 
|  | 522 |  | 
|  | 523 | static struct pci_driver ahci_pci_driver = { | 
|  | 524 | .name			= DRV_NAME, | 
|  | 525 | .id_table		= ahci_pci_tbl, | 
|  | 526 | .probe			= ahci_init_one, | 
|  | 527 | .remove			= ata_pci_remove_one, | 
|  | 528 | #ifdef CONFIG_PM | 
|  | 529 | .suspend		= ahci_pci_device_suspend, | 
|  | 530 | .resume			= ahci_pci_device_resume, | 
|  | 531 | #endif | 
|  | 532 | }; | 
|  | 533 |  | 
|  | 534 | #if defined(CONFIG_PATA_MARVELL) || defined(CONFIG_PATA_MARVELL_MODULE) | 
|  | 535 | static int marvell_enable; | 
|  | 536 | #else | 
|  | 537 | static int marvell_enable = 1; | 
|  | 538 | #endif | 
|  | 539 | module_param(marvell_enable, int, 0644); | 
|  | 540 | MODULE_PARM_DESC(marvell_enable, "Marvell SATA via AHCI (1 = enabled)"); | 
|  | 541 |  | 
|  | 542 |  | 
|  | 543 | static void ahci_pci_save_initial_config(struct pci_dev *pdev, | 
|  | 544 | struct ahci_host_priv *hpriv) | 
|  | 545 | { | 
|  | 546 | unsigned int force_port_map = 0; | 
|  | 547 | unsigned int mask_port_map = 0; | 
|  | 548 |  | 
|  | 549 | if (pdev->vendor == PCI_VENDOR_ID_JMICRON && pdev->device == 0x2361) { | 
|  | 550 | dev_info(&pdev->dev, "JMB361 has only one port\n"); | 
|  | 551 | force_port_map = 1; | 
|  | 552 | } | 
|  | 553 |  | 
|  | 554 | /* | 
|  | 555 | * Temporary Marvell 6145 hack: PATA port presence | 
|  | 556 | * is asserted through the standard AHCI port | 
|  | 557 | * presence register, as bit 4 (counting from 0) | 
|  | 558 | */ | 
|  | 559 | if (hpriv->flags & AHCI_HFLAG_MV_PATA) { | 
|  | 560 | if (pdev->device == 0x6121) | 
|  | 561 | mask_port_map = 0x3; | 
|  | 562 | else | 
|  | 563 | mask_port_map = 0xf; | 
|  | 564 | dev_info(&pdev->dev, | 
|  | 565 | "Disabling your PATA port. Use the boot option 'ahci.marvell_enable=0' to avoid this.\n"); | 
|  | 566 | } | 
|  | 567 |  | 
|  | 568 | ahci_save_initial_config(&pdev->dev, hpriv, force_port_map, | 
|  | 569 | mask_port_map); | 
|  | 570 | } | 
|  | 571 |  | 
|  | 572 | static int ahci_pci_reset_controller(struct ata_host *host) | 
|  | 573 | { | 
|  | 574 | struct pci_dev *pdev = to_pci_dev(host->dev); | 
|  | 575 |  | 
|  | 576 | ahci_reset_controller(host); | 
|  | 577 |  | 
|  | 578 | if (pdev->vendor == PCI_VENDOR_ID_INTEL) { | 
|  | 579 | struct ahci_host_priv *hpriv = host->private_data; | 
|  | 580 | u16 tmp16; | 
|  | 581 |  | 
|  | 582 | /* configure PCS */ | 
|  | 583 | pci_read_config_word(pdev, 0x92, &tmp16); | 
|  | 584 | if ((tmp16 & hpriv->port_map) != hpriv->port_map) { | 
|  | 585 | tmp16 |= hpriv->port_map; | 
|  | 586 | pci_write_config_word(pdev, 0x92, tmp16); | 
|  | 587 | } | 
|  | 588 | } | 
|  | 589 |  | 
|  | 590 | return 0; | 
|  | 591 | } | 
|  | 592 |  | 
|  | 593 | static void ahci_pci_init_controller(struct ata_host *host) | 
|  | 594 | { | 
|  | 595 | struct ahci_host_priv *hpriv = host->private_data; | 
|  | 596 | struct pci_dev *pdev = to_pci_dev(host->dev); | 
|  | 597 | void __iomem *port_mmio; | 
|  | 598 | u32 tmp; | 
|  | 599 | int mv; | 
|  | 600 |  | 
|  | 601 | if (hpriv->flags & AHCI_HFLAG_MV_PATA) { | 
|  | 602 | if (pdev->device == 0x6121) | 
|  | 603 | mv = 2; | 
|  | 604 | else | 
|  | 605 | mv = 4; | 
|  | 606 | port_mmio = __ahci_port_base(host, mv); | 
|  | 607 |  | 
|  | 608 | writel(0, port_mmio + PORT_IRQ_MASK); | 
|  | 609 |  | 
|  | 610 | /* clear port IRQ */ | 
|  | 611 | tmp = readl(port_mmio + PORT_IRQ_STAT); | 
|  | 612 | VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp); | 
|  | 613 | if (tmp) | 
|  | 614 | writel(tmp, port_mmio + PORT_IRQ_STAT); | 
|  | 615 | } | 
|  | 616 |  | 
|  | 617 | ahci_init_controller(host); | 
|  | 618 | } | 
|  | 619 |  | 
|  | 620 | static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class, | 
|  | 621 | unsigned long deadline) | 
|  | 622 | { | 
|  | 623 | struct ata_port *ap = link->ap; | 
|  | 624 | bool online; | 
|  | 625 | int rc; | 
|  | 626 |  | 
|  | 627 | DPRINTK("ENTER\n"); | 
|  | 628 |  | 
|  | 629 | ahci_stop_engine(ap); | 
|  | 630 |  | 
|  | 631 | rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context), | 
|  | 632 | deadline, &online, NULL); | 
|  | 633 |  | 
|  | 634 | ahci_start_engine(ap); | 
|  | 635 |  | 
|  | 636 | DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class); | 
|  | 637 |  | 
|  | 638 | /* vt8251 doesn't clear BSY on signature FIS reception, | 
|  | 639 | * request follow-up softreset. | 
|  | 640 | */ | 
|  | 641 | return online ? -EAGAIN : rc; | 
|  | 642 | } | 
|  | 643 |  | 
|  | 644 | static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class, | 
|  | 645 | unsigned long deadline) | 
|  | 646 | { | 
|  | 647 | struct ata_port *ap = link->ap; | 
|  | 648 | struct ahci_port_priv *pp = ap->private_data; | 
|  | 649 | u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG; | 
|  | 650 | struct ata_taskfile tf; | 
|  | 651 | bool online; | 
|  | 652 | int rc; | 
|  | 653 |  | 
|  | 654 | ahci_stop_engine(ap); | 
|  | 655 |  | 
|  | 656 | /* clear D2H reception area to properly wait for D2H FIS */ | 
|  | 657 | ata_tf_init(link->device, &tf); | 
|  | 658 | tf.command = 0x80; | 
|  | 659 | ata_tf_to_fis(&tf, 0, 0, d2h_fis); | 
|  | 660 |  | 
|  | 661 | rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context), | 
|  | 662 | deadline, &online, NULL); | 
|  | 663 |  | 
|  | 664 | ahci_start_engine(ap); | 
|  | 665 |  | 
|  | 666 | /* The pseudo configuration device on SIMG4726 attached to | 
|  | 667 | * ASUS P5W-DH Deluxe doesn't send signature FIS after | 
|  | 668 | * hardreset if no device is attached to the first downstream | 
|  | 669 | * port && the pseudo device locks up on SRST w/ PMP==0.  To | 
|  | 670 | * work around this, wait for !BSY only briefly.  If BSY isn't | 
|  | 671 | * cleared, perform CLO and proceed to IDENTIFY (achieved by | 
|  | 672 | * ATA_LFLAG_NO_SRST and ATA_LFLAG_ASSUME_ATA). | 
|  | 673 | * | 
|  | 674 | * Wait for two seconds.  Devices attached to downstream port | 
|  | 675 | * which can't process the following IDENTIFY after this will | 
|  | 676 | * have to be reset again.  For most cases, this should | 
|  | 677 | * suffice while making probing snappish enough. | 
|  | 678 | */ | 
|  | 679 | if (online) { | 
|  | 680 | rc = ata_wait_after_reset(link, jiffies + 2 * HZ, | 
|  | 681 | ahci_check_ready); | 
|  | 682 | if (rc) | 
|  | 683 | ahci_kick_engine(ap); | 
|  | 684 | } | 
|  | 685 | return rc; | 
|  | 686 | } | 
|  | 687 |  | 
|  | 688 | /* | 
|  | 689 | * ahci_avn_hardreset - attempt more aggressive recovery of Avoton ports. | 
|  | 690 | * | 
|  | 691 | * It has been observed with some SSDs that the timing of events in the | 
|  | 692 | * link synchronization phase can leave the port in a state that can not | 
|  | 693 | * be recovered by a SATA-hard-reset alone.  The failing signature is | 
|  | 694 | * SStatus.DET stuck at 1 ("Device presence detected but Phy | 
|  | 695 | * communication not established").  It was found that unloading and | 
|  | 696 | * reloading the driver when this problem occurs allows the drive | 
|  | 697 | * connection to be recovered (DET advanced to 0x3).  The critical | 
|  | 698 | * component of reloading the driver is that the port state machines are | 
|  | 699 | * reset by bouncing "port enable" in the AHCI PCS configuration | 
|  | 700 | * register.  So, reproduce that effect by bouncing a port whenever we | 
|  | 701 | * see DET==1 after a reset. | 
|  | 702 | */ | 
|  | 703 | static int ahci_avn_hardreset(struct ata_link *link, unsigned int *class, | 
|  | 704 | unsigned long deadline) | 
|  | 705 | { | 
|  | 706 | const unsigned long *timing = sata_ehc_deb_timing(&link->eh_context); | 
|  | 707 | struct ata_port *ap = link->ap; | 
|  | 708 | struct ahci_port_priv *pp = ap->private_data; | 
|  | 709 | u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG; | 
|  | 710 | unsigned long tmo = deadline - jiffies; | 
|  | 711 | struct ata_taskfile tf; | 
|  | 712 | bool online; | 
|  | 713 | int rc, i; | 
|  | 714 |  | 
|  | 715 | DPRINTK("ENTER\n"); | 
|  | 716 |  | 
|  | 717 | ahci_stop_engine(ap); | 
|  | 718 |  | 
|  | 719 | for (i = 0; i < 2; i++) { | 
|  | 720 | u16 val; | 
|  | 721 | u32 sstatus; | 
|  | 722 | int port = ap->port_no; | 
|  | 723 | struct ata_host *host = ap->host; | 
|  | 724 | struct pci_dev *pdev = to_pci_dev(host->dev); | 
|  | 725 |  | 
|  | 726 | /* clear D2H reception area to properly wait for D2H FIS */ | 
|  | 727 | ata_tf_init(link->device, &tf); | 
|  | 728 | tf.command = ATA_BUSY; | 
|  | 729 | ata_tf_to_fis(&tf, 0, 0, d2h_fis); | 
|  | 730 |  | 
|  | 731 | rc = sata_link_hardreset(link, timing, deadline, &online, | 
|  | 732 | ahci_check_ready); | 
|  | 733 |  | 
|  | 734 | if (sata_scr_read(link, SCR_STATUS, &sstatus) != 0 || | 
|  | 735 | (sstatus & 0xf) != 1) | 
|  | 736 | break; | 
|  | 737 |  | 
|  | 738 | ata_link_printk(link, KERN_INFO, "avn bounce port%d\n", | 
|  | 739 | port); | 
|  | 740 |  | 
|  | 741 | pci_read_config_word(pdev, 0x92, &val); | 
|  | 742 | val &= ~(1 << port); | 
|  | 743 | pci_write_config_word(pdev, 0x92, val); | 
|  | 744 | ata_msleep(ap, 1000); | 
|  | 745 | val |= 1 << port; | 
|  | 746 | pci_write_config_word(pdev, 0x92, val); | 
|  | 747 | deadline += tmo; | 
|  | 748 | } | 
|  | 749 |  | 
|  | 750 | ahci_start_engine(ap); | 
|  | 751 |  | 
|  | 752 | if (online) | 
|  | 753 | *class = ahci_dev_classify(ap); | 
|  | 754 |  | 
|  | 755 | DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class); | 
|  | 756 | return rc; | 
|  | 757 | } | 
|  | 758 |  | 
|  | 759 |  | 
|  | 760 | #ifdef CONFIG_PM | 
|  | 761 | static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg) | 
|  | 762 | { | 
|  | 763 | struct ata_host *host = dev_get_drvdata(&pdev->dev); | 
|  | 764 | struct ahci_host_priv *hpriv = host->private_data; | 
|  | 765 | void __iomem *mmio = hpriv->mmio; | 
|  | 766 | u32 ctl; | 
|  | 767 |  | 
|  | 768 | if (mesg.event & PM_EVENT_SUSPEND && | 
|  | 769 | hpriv->flags & AHCI_HFLAG_NO_SUSPEND) { | 
|  | 770 | dev_err(&pdev->dev, | 
|  | 771 | "BIOS update required for suspend/resume\n"); | 
|  | 772 | return -EIO; | 
|  | 773 | } | 
|  | 774 |  | 
|  | 775 | if (mesg.event & PM_EVENT_SLEEP) { | 
|  | 776 | /* AHCI spec rev1.1 section 8.3.3: | 
|  | 777 | * Software must disable interrupts prior to requesting a | 
|  | 778 | * transition of the HBA to D3 state. | 
|  | 779 | */ | 
|  | 780 | ctl = readl(mmio + HOST_CTL); | 
|  | 781 | ctl &= ~HOST_IRQ_EN; | 
|  | 782 | writel(ctl, mmio + HOST_CTL); | 
|  | 783 | readl(mmio + HOST_CTL); /* flush */ | 
|  | 784 | } | 
|  | 785 |  | 
|  | 786 | return ata_pci_device_suspend(pdev, mesg); | 
|  | 787 | } | 
|  | 788 |  | 
|  | 789 | static int ahci_pci_device_resume(struct pci_dev *pdev) | 
|  | 790 | { | 
|  | 791 | struct ata_host *host = dev_get_drvdata(&pdev->dev); | 
|  | 792 | int rc; | 
|  | 793 |  | 
|  | 794 | rc = ata_pci_device_do_resume(pdev); | 
|  | 795 | if (rc) | 
|  | 796 | return rc; | 
|  | 797 |  | 
|  | 798 | if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) { | 
|  | 799 | rc = ahci_pci_reset_controller(host); | 
|  | 800 | if (rc) | 
|  | 801 | return rc; | 
|  | 802 |  | 
|  | 803 | ahci_pci_init_controller(host); | 
|  | 804 | } | 
|  | 805 |  | 
|  | 806 | ata_host_resume(host); | 
|  | 807 |  | 
|  | 808 | return 0; | 
|  | 809 | } | 
|  | 810 | #endif | 
|  | 811 |  | 
|  | 812 | static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac) | 
|  | 813 | { | 
|  | 814 | int rc; | 
|  | 815 |  | 
|  | 816 | /* | 
|  | 817 | * If the device fixup already set the dma_mask to some non-standard | 
|  | 818 | * value, don't extend it here. This happens on STA2X11, for example. | 
|  | 819 | */ | 
|  | 820 | if (pdev->dma_mask && pdev->dma_mask < DMA_BIT_MASK(32)) | 
|  | 821 | return 0; | 
|  | 822 |  | 
|  | 823 | if (using_dac && | 
|  | 824 | !pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) { | 
|  | 825 | rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64)); | 
|  | 826 | if (rc) { | 
|  | 827 | rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32)); | 
|  | 828 | if (rc) { | 
|  | 829 | dev_err(&pdev->dev, | 
|  | 830 | "64-bit DMA enable failed\n"); | 
|  | 831 | return rc; | 
|  | 832 | } | 
|  | 833 | } | 
|  | 834 | } else { | 
|  | 835 | rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32)); | 
|  | 836 | if (rc) { | 
|  | 837 | dev_err(&pdev->dev, "32-bit DMA enable failed\n"); | 
|  | 838 | return rc; | 
|  | 839 | } | 
|  | 840 | rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32)); | 
|  | 841 | if (rc) { | 
|  | 842 | dev_err(&pdev->dev, | 
|  | 843 | "32-bit consistent DMA enable failed\n"); | 
|  | 844 | return rc; | 
|  | 845 | } | 
|  | 846 | } | 
|  | 847 | return 0; | 
|  | 848 | } | 
|  | 849 |  | 
|  | 850 | static void ahci_pci_print_info(struct ata_host *host) | 
|  | 851 | { | 
|  | 852 | struct pci_dev *pdev = to_pci_dev(host->dev); | 
|  | 853 | u16 cc; | 
|  | 854 | const char *scc_s; | 
|  | 855 |  | 
|  | 856 | pci_read_config_word(pdev, 0x0a, &cc); | 
|  | 857 | if (cc == PCI_CLASS_STORAGE_IDE) | 
|  | 858 | scc_s = "IDE"; | 
|  | 859 | else if (cc == PCI_CLASS_STORAGE_SATA) | 
|  | 860 | scc_s = "SATA"; | 
|  | 861 | else if (cc == PCI_CLASS_STORAGE_RAID) | 
|  | 862 | scc_s = "RAID"; | 
|  | 863 | else | 
|  | 864 | scc_s = "unknown"; | 
|  | 865 |  | 
|  | 866 | ahci_print_info(host, scc_s); | 
|  | 867 | } | 
|  | 868 |  | 
|  | 869 | /* On ASUS P5W DH Deluxe, the second port of PCI device 00:1f.2 is | 
|  | 870 | * hardwired to on-board SIMG 4726.  The chipset is ICH8 and doesn't | 
|  | 871 | * support PMP and the 4726 either directly exports the device | 
|  | 872 | * attached to the first downstream port or acts as a hardware storage | 
|  | 873 | * controller and emulate a single ATA device (can be RAID 0/1 or some | 
|  | 874 | * other configuration). | 
|  | 875 | * | 
|  | 876 | * When there's no device attached to the first downstream port of the | 
|  | 877 | * 4726, "Config Disk" appears, which is a pseudo ATA device to | 
|  | 878 | * configure the 4726.  However, ATA emulation of the device is very | 
|  | 879 | * lame.  It doesn't send signature D2H Reg FIS after the initial | 
|  | 880 | * hardreset, pukes on SRST w/ PMP==0 and has bunch of other issues. | 
|  | 881 | * | 
|  | 882 | * The following function works around the problem by always using | 
|  | 883 | * hardreset on the port and not depending on receiving signature FIS | 
|  | 884 | * afterward.  If signature FIS isn't received soon, ATA class is | 
|  | 885 | * assumed without follow-up softreset. | 
|  | 886 | */ | 
|  | 887 | static void ahci_p5wdh_workaround(struct ata_host *host) | 
|  | 888 | { | 
|  | 889 | static struct dmi_system_id sysids[] = { | 
|  | 890 | { | 
|  | 891 | .ident = "P5W DH Deluxe", | 
|  | 892 | .matches = { | 
|  | 893 | DMI_MATCH(DMI_SYS_VENDOR, | 
|  | 894 | "ASUSTEK COMPUTER INC"), | 
|  | 895 | DMI_MATCH(DMI_PRODUCT_NAME, "P5W DH Deluxe"), | 
|  | 896 | }, | 
|  | 897 | }, | 
|  | 898 | { } | 
|  | 899 | }; | 
|  | 900 | struct pci_dev *pdev = to_pci_dev(host->dev); | 
|  | 901 |  | 
|  | 902 | if (pdev->bus->number == 0 && pdev->devfn == PCI_DEVFN(0x1f, 2) && | 
|  | 903 | dmi_check_system(sysids)) { | 
|  | 904 | struct ata_port *ap = host->ports[1]; | 
|  | 905 |  | 
|  | 906 | dev_info(&pdev->dev, | 
|  | 907 | "enabling ASUS P5W DH Deluxe on-board SIMG4726 workaround\n"); | 
|  | 908 |  | 
|  | 909 | ap->ops = &ahci_p5wdh_ops; | 
|  | 910 | ap->link.flags |= ATA_LFLAG_NO_SRST | ATA_LFLAG_ASSUME_ATA; | 
|  | 911 | } | 
|  | 912 | } | 
|  | 913 |  | 
|  | 914 | /* only some SB600 ahci controllers can do 64bit DMA */ | 
|  | 915 | static bool ahci_sb600_enable_64bit(struct pci_dev *pdev) | 
|  | 916 | { | 
|  | 917 | static const struct dmi_system_id sysids[] = { | 
|  | 918 | /* | 
|  | 919 | * The oldest version known to be broken is 0901 and | 
|  | 920 | * working is 1501 which was released on 2007-10-26. | 
|  | 921 | * Enable 64bit DMA on 1501 and anything newer. | 
|  | 922 | * | 
|  | 923 | * Please read bko#9412 for more info. | 
|  | 924 | */ | 
|  | 925 | { | 
|  | 926 | .ident = "ASUS M2A-VM", | 
|  | 927 | .matches = { | 
|  | 928 | DMI_MATCH(DMI_BOARD_VENDOR, | 
|  | 929 | "ASUSTeK Computer INC."), | 
|  | 930 | DMI_MATCH(DMI_BOARD_NAME, "M2A-VM"), | 
|  | 931 | }, | 
|  | 932 | .driver_data = "20071026",	/* yyyymmdd */ | 
|  | 933 | }, | 
|  | 934 | /* | 
|  | 935 | * All BIOS versions for the MSI K9A2 Platinum (MS-7376) | 
|  | 936 | * support 64bit DMA. | 
|  | 937 | * | 
|  | 938 | * BIOS versions earlier than 1.5 had the Manufacturer DMI | 
|  | 939 | * fields as "MICRO-STAR INTERANTIONAL CO.,LTD". | 
|  | 940 | * This spelling mistake was fixed in BIOS version 1.5, so | 
|  | 941 | * 1.5 and later have the Manufacturer as | 
|  | 942 | * "MICRO-STAR INTERNATIONAL CO.,LTD". | 
|  | 943 | * So try to match on DMI_BOARD_VENDOR of "MICRO-STAR INTER". | 
|  | 944 | * | 
|  | 945 | * BIOS versions earlier than 1.9 had a Board Product Name | 
|  | 946 | * DMI field of "MS-7376". This was changed to be | 
|  | 947 | * "K9A2 Platinum (MS-7376)" in version 1.9, but we can still | 
|  | 948 | * match on DMI_BOARD_NAME of "MS-7376". | 
|  | 949 | */ | 
|  | 950 | { | 
|  | 951 | .ident = "MSI K9A2 Platinum", | 
|  | 952 | .matches = { | 
|  | 953 | DMI_MATCH(DMI_BOARD_VENDOR, | 
|  | 954 | "MICRO-STAR INTER"), | 
|  | 955 | DMI_MATCH(DMI_BOARD_NAME, "MS-7376"), | 
|  | 956 | }, | 
|  | 957 | }, | 
|  | 958 | /* | 
|  | 959 | * All BIOS versions for the Asus M3A support 64bit DMA. | 
|  | 960 | * (all release versions from 0301 to 1206 were tested) | 
|  | 961 | */ | 
|  | 962 | { | 
|  | 963 | .ident = "ASUS M3A", | 
|  | 964 | .matches = { | 
|  | 965 | DMI_MATCH(DMI_BOARD_VENDOR, | 
|  | 966 | "ASUSTeK Computer INC."), | 
|  | 967 | DMI_MATCH(DMI_BOARD_NAME, "M3A"), | 
|  | 968 | }, | 
|  | 969 | }, | 
|  | 970 | { } | 
|  | 971 | }; | 
|  | 972 | const struct dmi_system_id *match; | 
|  | 973 | int year, month, date; | 
|  | 974 | char buf[9]; | 
|  | 975 |  | 
|  | 976 | match = dmi_first_match(sysids); | 
|  | 977 | if (pdev->bus->number != 0 || pdev->devfn != PCI_DEVFN(0x12, 0) || | 
|  | 978 | !match) | 
|  | 979 | return false; | 
|  | 980 |  | 
|  | 981 | if (!match->driver_data) | 
|  | 982 | goto enable_64bit; | 
|  | 983 |  | 
|  | 984 | dmi_get_date(DMI_BIOS_DATE, &year, &month, &date); | 
|  | 985 | snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date); | 
|  | 986 |  | 
|  | 987 | if (strcmp(buf, match->driver_data) >= 0) | 
|  | 988 | goto enable_64bit; | 
|  | 989 | else { | 
|  | 990 | dev_warn(&pdev->dev, | 
|  | 991 | "%s: BIOS too old, forcing 32bit DMA, update BIOS\n", | 
|  | 992 | match->ident); | 
|  | 993 | return false; | 
|  | 994 | } | 
|  | 995 |  | 
|  | 996 | enable_64bit: | 
|  | 997 | dev_warn(&pdev->dev, "%s: enabling 64bit DMA\n", match->ident); | 
|  | 998 | return true; | 
|  | 999 | } | 
|  | 1000 |  | 
|  | 1001 | static bool ahci_broken_system_poweroff(struct pci_dev *pdev) | 
|  | 1002 | { | 
|  | 1003 | static const struct dmi_system_id broken_systems[] = { | 
|  | 1004 | { | 
|  | 1005 | .ident = "HP Compaq nx6310", | 
|  | 1006 | .matches = { | 
|  | 1007 | DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"), | 
|  | 1008 | DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nx6310"), | 
|  | 1009 | }, | 
|  | 1010 | /* PCI slot number of the controller */ | 
|  | 1011 | .driver_data = (void *)0x1FUL, | 
|  | 1012 | }, | 
|  | 1013 | { | 
|  | 1014 | .ident = "HP Compaq 6720s", | 
|  | 1015 | .matches = { | 
|  | 1016 | DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"), | 
|  | 1017 | DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 6720s"), | 
|  | 1018 | }, | 
|  | 1019 | /* PCI slot number of the controller */ | 
|  | 1020 | .driver_data = (void *)0x1FUL, | 
|  | 1021 | }, | 
|  | 1022 |  | 
|  | 1023 | { }	/* terminate list */ | 
|  | 1024 | }; | 
|  | 1025 | const struct dmi_system_id *dmi = dmi_first_match(broken_systems); | 
|  | 1026 |  | 
|  | 1027 | if (dmi) { | 
|  | 1028 | unsigned long slot = (unsigned long)dmi->driver_data; | 
|  | 1029 | /* apply the quirk only to on-board controllers */ | 
|  | 1030 | return slot == PCI_SLOT(pdev->devfn); | 
|  | 1031 | } | 
|  | 1032 |  | 
|  | 1033 | return false; | 
|  | 1034 | } | 
|  | 1035 |  | 
|  | 1036 | static bool ahci_broken_suspend(struct pci_dev *pdev) | 
|  | 1037 | { | 
|  | 1038 | static const struct dmi_system_id sysids[] = { | 
|  | 1039 | /* | 
|  | 1040 | * On HP dv[4-6] and HDX18 with earlier BIOSen, link | 
|  | 1041 | * to the harddisk doesn't become online after | 
|  | 1042 | * resuming from STR.  Warn and fail suspend. | 
|  | 1043 | * | 
|  | 1044 | * http://bugzilla.kernel.org/show_bug.cgi?id=12276 | 
|  | 1045 | * | 
|  | 1046 | * Use dates instead of versions to match as HP is | 
|  | 1047 | * apparently recycling both product and version | 
|  | 1048 | * strings. | 
|  | 1049 | * | 
|  | 1050 | * http://bugzilla.kernel.org/show_bug.cgi?id=15462 | 
|  | 1051 | */ | 
|  | 1052 | { | 
|  | 1053 | .ident = "dv4", | 
|  | 1054 | .matches = { | 
|  | 1055 | DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"), | 
|  | 1056 | DMI_MATCH(DMI_PRODUCT_NAME, | 
|  | 1057 | "HP Pavilion dv4 Notebook PC"), | 
|  | 1058 | }, | 
|  | 1059 | .driver_data = "20090105",	/* F.30 */ | 
|  | 1060 | }, | 
|  | 1061 | { | 
|  | 1062 | .ident = "dv5", | 
|  | 1063 | .matches = { | 
|  | 1064 | DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"), | 
|  | 1065 | DMI_MATCH(DMI_PRODUCT_NAME, | 
|  | 1066 | "HP Pavilion dv5 Notebook PC"), | 
|  | 1067 | }, | 
|  | 1068 | .driver_data = "20090506",	/* F.16 */ | 
|  | 1069 | }, | 
|  | 1070 | { | 
|  | 1071 | .ident = "dv6", | 
|  | 1072 | .matches = { | 
|  | 1073 | DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"), | 
|  | 1074 | DMI_MATCH(DMI_PRODUCT_NAME, | 
|  | 1075 | "HP Pavilion dv6 Notebook PC"), | 
|  | 1076 | }, | 
|  | 1077 | .driver_data = "20090423",	/* F.21 */ | 
|  | 1078 | }, | 
|  | 1079 | { | 
|  | 1080 | .ident = "HDX18", | 
|  | 1081 | .matches = { | 
|  | 1082 | DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"), | 
|  | 1083 | DMI_MATCH(DMI_PRODUCT_NAME, | 
|  | 1084 | "HP HDX18 Notebook PC"), | 
|  | 1085 | }, | 
|  | 1086 | .driver_data = "20090430",	/* F.23 */ | 
|  | 1087 | }, | 
|  | 1088 | /* | 
|  | 1089 | * Acer eMachines G725 has the same problem.  BIOS | 
|  | 1090 | * V1.03 is known to be broken.  V3.04 is known to | 
|  | 1091 | * work.  Between, there are V1.06, V2.06 and V3.03 | 
|  | 1092 | * that we don't have much idea about.  For now, | 
|  | 1093 | * blacklist anything older than V3.04. | 
|  | 1094 | * | 
|  | 1095 | * http://bugzilla.kernel.org/show_bug.cgi?id=15104 | 
|  | 1096 | */ | 
|  | 1097 | { | 
|  | 1098 | .ident = "G725", | 
|  | 1099 | .matches = { | 
|  | 1100 | DMI_MATCH(DMI_SYS_VENDOR, "eMachines"), | 
|  | 1101 | DMI_MATCH(DMI_PRODUCT_NAME, "eMachines G725"), | 
|  | 1102 | }, | 
|  | 1103 | .driver_data = "20091216",	/* V3.04 */ | 
|  | 1104 | }, | 
|  | 1105 | { }	/* terminate list */ | 
|  | 1106 | }; | 
|  | 1107 | const struct dmi_system_id *dmi = dmi_first_match(sysids); | 
|  | 1108 | int year, month, date; | 
|  | 1109 | char buf[9]; | 
|  | 1110 |  | 
|  | 1111 | if (!dmi || pdev->bus->number || pdev->devfn != PCI_DEVFN(0x1f, 2)) | 
|  | 1112 | return false; | 
|  | 1113 |  | 
|  | 1114 | dmi_get_date(DMI_BIOS_DATE, &year, &month, &date); | 
|  | 1115 | snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date); | 
|  | 1116 |  | 
|  | 1117 | return strcmp(buf, dmi->driver_data) < 0; | 
|  | 1118 | } | 
|  | 1119 |  | 
|  | 1120 | static bool ahci_broken_online(struct pci_dev *pdev) | 
|  | 1121 | { | 
|  | 1122 | #define ENCODE_BUSDEVFN(bus, slot, func)			\ | 
|  | 1123 | (void *)(unsigned long)(((bus) << 8) | PCI_DEVFN((slot), (func))) | 
|  | 1124 | static const struct dmi_system_id sysids[] = { | 
|  | 1125 | /* | 
|  | 1126 | * There are several gigabyte boards which use | 
|  | 1127 | * SIMG5723s configured as hardware RAID.  Certain | 
|  | 1128 | * 5723 firmware revisions shipped there keep the link | 
|  | 1129 | * online but fail to answer properly to SRST or | 
|  | 1130 | * IDENTIFY when no device is attached downstream | 
|  | 1131 | * causing libata to retry quite a few times leading | 
|  | 1132 | * to excessive detection delay. | 
|  | 1133 | * | 
|  | 1134 | * As these firmwares respond to the second reset try | 
|  | 1135 | * with invalid device signature, considering unknown | 
|  | 1136 | * sig as offline works around the problem acceptably. | 
|  | 1137 | */ | 
|  | 1138 | { | 
|  | 1139 | .ident = "EP45-DQ6", | 
|  | 1140 | .matches = { | 
|  | 1141 | DMI_MATCH(DMI_BOARD_VENDOR, | 
|  | 1142 | "Gigabyte Technology Co., Ltd."), | 
|  | 1143 | DMI_MATCH(DMI_BOARD_NAME, "EP45-DQ6"), | 
|  | 1144 | }, | 
|  | 1145 | .driver_data = ENCODE_BUSDEVFN(0x0a, 0x00, 0), | 
|  | 1146 | }, | 
|  | 1147 | { | 
|  | 1148 | .ident = "EP45-DS5", | 
|  | 1149 | .matches = { | 
|  | 1150 | DMI_MATCH(DMI_BOARD_VENDOR, | 
|  | 1151 | "Gigabyte Technology Co., Ltd."), | 
|  | 1152 | DMI_MATCH(DMI_BOARD_NAME, "EP45-DS5"), | 
|  | 1153 | }, | 
|  | 1154 | .driver_data = ENCODE_BUSDEVFN(0x03, 0x00, 0), | 
|  | 1155 | }, | 
|  | 1156 | { }	/* terminate list */ | 
|  | 1157 | }; | 
|  | 1158 | #undef ENCODE_BUSDEVFN | 
|  | 1159 | const struct dmi_system_id *dmi = dmi_first_match(sysids); | 
|  | 1160 | unsigned int val; | 
|  | 1161 |  | 
|  | 1162 | if (!dmi) | 
|  | 1163 | return false; | 
|  | 1164 |  | 
|  | 1165 | val = (unsigned long)dmi->driver_data; | 
|  | 1166 |  | 
|  | 1167 | return pdev->bus->number == (val >> 8) && pdev->devfn == (val & 0xff); | 
|  | 1168 | } | 
|  | 1169 |  | 
|  | 1170 | #ifdef CONFIG_ATA_ACPI | 
|  | 1171 | static void ahci_gtf_filter_workaround(struct ata_host *host) | 
|  | 1172 | { | 
|  | 1173 | static const struct dmi_system_id sysids[] = { | 
|  | 1174 | /* | 
|  | 1175 | * Aspire 3810T issues a bunch of SATA enable commands | 
|  | 1176 | * via _GTF including an invalid one and one which is | 
|  | 1177 | * rejected by the device.  Among the successful ones | 
|  | 1178 | * is FPDMA non-zero offset enable which when enabled | 
|  | 1179 | * only on the drive side leads to NCQ command | 
|  | 1180 | * failures.  Filter it out. | 
|  | 1181 | */ | 
|  | 1182 | { | 
|  | 1183 | .ident = "Aspire 3810T", | 
|  | 1184 | .matches = { | 
|  | 1185 | DMI_MATCH(DMI_SYS_VENDOR, "Acer"), | 
|  | 1186 | DMI_MATCH(DMI_PRODUCT_NAME, "Aspire 3810T"), | 
|  | 1187 | }, | 
|  | 1188 | .driver_data = (void *)ATA_ACPI_FILTER_FPDMA_OFFSET, | 
|  | 1189 | }, | 
|  | 1190 | { } | 
|  | 1191 | }; | 
|  | 1192 | const struct dmi_system_id *dmi = dmi_first_match(sysids); | 
|  | 1193 | unsigned int filter; | 
|  | 1194 | int i; | 
|  | 1195 |  | 
|  | 1196 | if (!dmi) | 
|  | 1197 | return; | 
|  | 1198 |  | 
|  | 1199 | filter = (unsigned long)dmi->driver_data; | 
|  | 1200 | dev_info(host->dev, "applying extra ACPI _GTF filter 0x%x for %s\n", | 
|  | 1201 | filter, dmi->ident); | 
|  | 1202 |  | 
|  | 1203 | for (i = 0; i < host->n_ports; i++) { | 
|  | 1204 | struct ata_port *ap = host->ports[i]; | 
|  | 1205 | struct ata_link *link; | 
|  | 1206 | struct ata_device *dev; | 
|  | 1207 |  | 
|  | 1208 | ata_for_each_link(link, ap, EDGE) | 
|  | 1209 | ata_for_each_dev(dev, link, ALL) | 
|  | 1210 | dev->gtf_filter |= filter; | 
|  | 1211 | } | 
|  | 1212 | } | 
|  | 1213 | #else | 
|  | 1214 | static inline void ahci_gtf_filter_workaround(struct ata_host *host) | 
|  | 1215 | {} | 
|  | 1216 | #endif | 
|  | 1217 |  | 
|  | 1218 | static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent) | 
|  | 1219 | { | 
|  | 1220 | unsigned int board_id = ent->driver_data; | 
|  | 1221 | struct ata_port_info pi = ahci_port_info[board_id]; | 
|  | 1222 | const struct ata_port_info *ppi[] = { &pi, NULL }; | 
|  | 1223 | struct device *dev = &pdev->dev; | 
|  | 1224 | struct ahci_host_priv *hpriv; | 
|  | 1225 | struct ata_host *host; | 
|  | 1226 | int n_ports, i, rc; | 
|  | 1227 | int ahci_pci_bar = AHCI_PCI_BAR_STANDARD; | 
|  | 1228 |  | 
|  | 1229 | VPRINTK("ENTER\n"); | 
|  | 1230 |  | 
|  | 1231 | WARN_ON((int)ATA_MAX_QUEUE > AHCI_MAX_CMDS); | 
|  | 1232 |  | 
|  | 1233 | ata_print_version_once(&pdev->dev, DRV_VERSION); | 
|  | 1234 |  | 
|  | 1235 | /* The AHCI driver can only drive the SATA ports, the PATA driver | 
|  | 1236 | can drive them all so if both drivers are selected make sure | 
|  | 1237 | AHCI stays out of the way */ | 
|  | 1238 | if (pdev->vendor == PCI_VENDOR_ID_MARVELL && !marvell_enable) | 
|  | 1239 | return -ENODEV; | 
|  | 1240 |  | 
|  | 1241 | /* | 
|  | 1242 | * For some reason, MCP89 on MacBook 7,1 doesn't work with | 
|  | 1243 | * ahci, use ata_generic instead. | 
|  | 1244 | */ | 
|  | 1245 | if (pdev->vendor == PCI_VENDOR_ID_NVIDIA && | 
|  | 1246 | pdev->device == PCI_DEVICE_ID_NVIDIA_NFORCE_MCP89_SATA && | 
|  | 1247 | pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE && | 
|  | 1248 | pdev->subsystem_device == 0xcb89) | 
|  | 1249 | return -ENODEV; | 
|  | 1250 |  | 
|  | 1251 | /* Promise's PDC42819 is a SAS/SATA controller that has an AHCI mode. | 
|  | 1252 | * At the moment, we can only use the AHCI mode. Let the users know | 
|  | 1253 | * that for SAS drives they're out of luck. | 
|  | 1254 | */ | 
|  | 1255 | if (pdev->vendor == PCI_VENDOR_ID_PROMISE) | 
|  | 1256 | dev_info(&pdev->dev, | 
|  | 1257 | "PDC42819 can only drive SATA devices with this driver\n"); | 
|  | 1258 |  | 
|  | 1259 | /* Both Connext and Enmotus devices use non-standard BARs */ | 
|  | 1260 | if (pdev->vendor == PCI_VENDOR_ID_STMICRO && pdev->device == 0xCC06) | 
|  | 1261 | ahci_pci_bar = AHCI_PCI_BAR_STA2X11; | 
|  | 1262 | else if (pdev->vendor == 0x1c44 && pdev->device == 0x8000) | 
|  | 1263 | ahci_pci_bar = AHCI_PCI_BAR_ENMOTUS; | 
|  | 1264 |  | 
|  | 1265 | /* acquire resources */ | 
|  | 1266 | rc = pcim_enable_device(pdev); | 
|  | 1267 | if (rc) | 
|  | 1268 | return rc; | 
|  | 1269 |  | 
|  | 1270 | /* AHCI controllers often implement SFF compatible interface. | 
|  | 1271 | * Grab all PCI BARs just in case. | 
|  | 1272 | */ | 
|  | 1273 | rc = pcim_iomap_regions_request_all(pdev, 1 << ahci_pci_bar, DRV_NAME); | 
|  | 1274 | if (rc == -EBUSY) | 
|  | 1275 | pcim_pin_device(pdev); | 
|  | 1276 | if (rc) | 
|  | 1277 | return rc; | 
|  | 1278 |  | 
|  | 1279 | if (pdev->vendor == PCI_VENDOR_ID_INTEL && | 
|  | 1280 | (pdev->device == 0x2652 || pdev->device == 0x2653)) { | 
|  | 1281 | u8 map; | 
|  | 1282 |  | 
|  | 1283 | /* ICH6s share the same PCI ID for both piix and ahci | 
|  | 1284 | * modes.  Enabling ahci mode while MAP indicates | 
|  | 1285 | * combined mode is a bad idea.  Yield to ata_piix. | 
|  | 1286 | */ | 
|  | 1287 | pci_read_config_byte(pdev, ICH_MAP, &map); | 
|  | 1288 | if (map & 0x3) { | 
|  | 1289 | dev_info(&pdev->dev, | 
|  | 1290 | "controller is in combined mode, can't enable AHCI mode\n"); | 
|  | 1291 | return -ENODEV; | 
|  | 1292 | } | 
|  | 1293 | } | 
|  | 1294 |  | 
|  | 1295 | hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL); | 
|  | 1296 | if (!hpriv) | 
|  | 1297 | return -ENOMEM; | 
|  | 1298 | hpriv->flags |= (unsigned long)pi.private_data; | 
|  | 1299 |  | 
|  | 1300 | /* MCP65 revision A1 and A2 can't do MSI */ | 
|  | 1301 | if (board_id == board_ahci_mcp65 && | 
|  | 1302 | (pdev->revision == 0xa1 || pdev->revision == 0xa2)) | 
|  | 1303 | hpriv->flags |= AHCI_HFLAG_NO_MSI; | 
|  | 1304 |  | 
|  | 1305 | /* SB800 does NOT need the workaround to ignore SERR_INTERNAL */ | 
|  | 1306 | if (board_id == board_ahci_sb700 && pdev->revision >= 0x40) | 
|  | 1307 | hpriv->flags &= ~AHCI_HFLAG_IGN_SERR_INTERNAL; | 
|  | 1308 |  | 
|  | 1309 | /* only some SB600s can do 64bit DMA */ | 
|  | 1310 | if (ahci_sb600_enable_64bit(pdev)) | 
|  | 1311 | hpriv->flags &= ~AHCI_HFLAG_32BIT_ONLY; | 
|  | 1312 |  | 
|  | 1313 | if ((hpriv->flags & AHCI_HFLAG_NO_MSI) || pci_enable_msi(pdev)) | 
|  | 1314 | pci_intx(pdev, 1); | 
|  | 1315 |  | 
|  | 1316 | hpriv->mmio = pcim_iomap_table(pdev)[ahci_pci_bar]; | 
|  | 1317 |  | 
|  | 1318 | /* save initial config */ | 
|  | 1319 | ahci_pci_save_initial_config(pdev, hpriv); | 
|  | 1320 |  | 
|  | 1321 | /* prepare host */ | 
|  | 1322 | if (hpriv->cap & HOST_CAP_NCQ) { | 
|  | 1323 | pi.flags |= ATA_FLAG_NCQ; | 
|  | 1324 | /* | 
|  | 1325 | * Auto-activate optimization is supposed to be | 
|  | 1326 | * supported on all AHCI controllers indicating NCQ | 
|  | 1327 | * capability, but it seems to be broken on some | 
|  | 1328 | * chipsets including NVIDIAs. | 
|  | 1329 | */ | 
|  | 1330 | if (!(hpriv->flags & AHCI_HFLAG_NO_FPDMA_AA)) | 
|  | 1331 | pi.flags |= ATA_FLAG_FPDMA_AA; | 
|  | 1332 | } | 
|  | 1333 |  | 
|  | 1334 | if (hpriv->cap & HOST_CAP_PMP) | 
|  | 1335 | pi.flags |= ATA_FLAG_PMP; | 
|  | 1336 |  | 
|  | 1337 | ahci_set_em_messages(hpriv, &pi); | 
|  | 1338 |  | 
|  | 1339 | if (ahci_broken_system_poweroff(pdev)) { | 
|  | 1340 | pi.flags |= ATA_FLAG_NO_POWEROFF_SPINDOWN; | 
|  | 1341 | dev_info(&pdev->dev, | 
|  | 1342 | "quirky BIOS, skipping spindown on poweroff\n"); | 
|  | 1343 | } | 
|  | 1344 |  | 
|  | 1345 | if (ahci_broken_suspend(pdev)) { | 
|  | 1346 | hpriv->flags |= AHCI_HFLAG_NO_SUSPEND; | 
|  | 1347 | dev_warn(&pdev->dev, | 
|  | 1348 | "BIOS update required for suspend/resume\n"); | 
|  | 1349 | } | 
|  | 1350 |  | 
|  | 1351 | if (ahci_broken_online(pdev)) { | 
|  | 1352 | hpriv->flags |= AHCI_HFLAG_SRST_TOUT_IS_OFFLINE; | 
|  | 1353 | dev_info(&pdev->dev, | 
|  | 1354 | "online status unreliable, applying workaround\n"); | 
|  | 1355 | } | 
|  | 1356 |  | 
|  | 1357 | /* CAP.NP sometimes indicate the index of the last enabled | 
|  | 1358 | * port, at other times, that of the last possible port, so | 
|  | 1359 | * determining the maximum port number requires looking at | 
|  | 1360 | * both CAP.NP and port_map. | 
|  | 1361 | */ | 
|  | 1362 | n_ports = max(ahci_nr_ports(hpriv->cap), fls(hpriv->port_map)); | 
|  | 1363 |  | 
|  | 1364 | host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports); | 
|  | 1365 | if (!host) | 
|  | 1366 | return -ENOMEM; | 
|  | 1367 | host->private_data = hpriv; | 
|  | 1368 |  | 
|  | 1369 | if (!(hpriv->cap & HOST_CAP_SSS) || ahci_ignore_sss) | 
|  | 1370 | host->flags |= ATA_HOST_PARALLEL_SCAN; | 
|  | 1371 | else | 
|  | 1372 | printk(KERN_INFO "ahci: SSS flag set, parallel bus scan disabled\n"); | 
|  | 1373 |  | 
|  | 1374 | if (pi.flags & ATA_FLAG_EM) | 
|  | 1375 | ahci_reset_em(host); | 
|  | 1376 |  | 
|  | 1377 | for (i = 0; i < host->n_ports; i++) { | 
|  | 1378 | struct ata_port *ap = host->ports[i]; | 
|  | 1379 |  | 
|  | 1380 | ata_port_pbar_desc(ap, ahci_pci_bar, -1, "abar"); | 
|  | 1381 | ata_port_pbar_desc(ap, ahci_pci_bar, | 
|  | 1382 | 0x100 + ap->port_no * 0x80, "port"); | 
|  | 1383 |  | 
|  | 1384 | /* set enclosure management message type */ | 
|  | 1385 | if (ap->flags & ATA_FLAG_EM) | 
|  | 1386 | ap->em_message_type = hpriv->em_msg_type; | 
|  | 1387 |  | 
|  | 1388 |  | 
|  | 1389 | /* disabled/not-implemented port */ | 
|  | 1390 | if (!(hpriv->port_map & (1 << i))) | 
|  | 1391 | ap->ops = &ata_dummy_port_ops; | 
|  | 1392 | } | 
|  | 1393 |  | 
|  | 1394 | /* apply workaround for ASUS P5W DH Deluxe mainboard */ | 
|  | 1395 | ahci_p5wdh_workaround(host); | 
|  | 1396 |  | 
|  | 1397 | /* apply gtf filter quirk */ | 
|  | 1398 | ahci_gtf_filter_workaround(host); | 
|  | 1399 |  | 
|  | 1400 | /* initialize adapter */ | 
|  | 1401 | rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64); | 
|  | 1402 | if (rc) | 
|  | 1403 | return rc; | 
|  | 1404 |  | 
|  | 1405 | rc = ahci_pci_reset_controller(host); | 
|  | 1406 | if (rc) | 
|  | 1407 | return rc; | 
|  | 1408 |  | 
|  | 1409 | ahci_pci_init_controller(host); | 
|  | 1410 | ahci_pci_print_info(host); | 
|  | 1411 |  | 
|  | 1412 | pci_set_master(pdev); | 
|  | 1413 | return ata_host_activate(host, pdev->irq, ahci_interrupt, IRQF_SHARED, | 
|  | 1414 | &ahci_sht); | 
|  | 1415 | } | 
|  | 1416 |  | 
|  | 1417 | static int __init ahci_init(void) | 
|  | 1418 | { | 
|  | 1419 | return pci_register_driver(&ahci_pci_driver); | 
|  | 1420 | } | 
|  | 1421 |  | 
|  | 1422 | static void __exit ahci_exit(void) | 
|  | 1423 | { | 
|  | 1424 | pci_unregister_driver(&ahci_pci_driver); | 
|  | 1425 | } | 
|  | 1426 |  | 
|  | 1427 |  | 
|  | 1428 | MODULE_AUTHOR("Jeff Garzik"); | 
|  | 1429 | MODULE_DESCRIPTION("AHCI SATA low-level driver"); | 
|  | 1430 | MODULE_LICENSE("GPL"); | 
|  | 1431 | MODULE_DEVICE_TABLE(pci, ahci_pci_tbl); | 
|  | 1432 | MODULE_VERSION(DRV_VERSION); | 
|  | 1433 |  | 
|  | 1434 | module_init(ahci_init); | 
|  | 1435 | module_exit(ahci_exit); |