blob: 30cdba79d7ae061a6dddd93df441c63a831a53c7 [file] [log] [blame]
lh9ed821d2023-04-07 01:36:19 -07001/*
2 * libahci.c - Common AHCI SATA low-level routines
3 *
4 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
7 *
8 * Copyright 2004-2005 Red Hat, Inc.
9 *
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * AHCI hardware documentation:
30 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
31 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
32 *
33 */
34
35#include <linux/kernel.h>
36#include <linux/gfp.h>
37#include <linux/module.h>
38#include <linux/init.h>
39#include <linux/blkdev.h>
40#include <linux/delay.h>
41#include <linux/interrupt.h>
42#include <linux/dma-mapping.h>
43#include <linux/device.h>
44#include <scsi/scsi_host.h>
45#include <scsi/scsi_cmnd.h>
46#include <linux/libata.h>
47#include "ahci.h"
48
49static int ahci_skip_host_reset;
50int ahci_ignore_sss;
51EXPORT_SYMBOL_GPL(ahci_ignore_sss);
52
53module_param_named(skip_host_reset, ahci_skip_host_reset, int, 0444);
54MODULE_PARM_DESC(skip_host_reset, "skip global host reset (0=don't skip, 1=skip)");
55
56module_param_named(ignore_sss, ahci_ignore_sss, int, 0444);
57MODULE_PARM_DESC(ignore_sss, "Ignore staggered spinup flag (0=don't ignore, 1=ignore)");
58
59static int ahci_set_lpm(struct ata_link *link, enum ata_lpm_policy policy,
60 unsigned hints);
61static ssize_t ahci_led_show(struct ata_port *ap, char *buf);
62static ssize_t ahci_led_store(struct ata_port *ap, const char *buf,
63 size_t size);
64static ssize_t ahci_transmit_led_message(struct ata_port *ap, u32 state,
65 ssize_t size);
66
67
68
69static int ahci_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val);
70static int ahci_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val);
71static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc);
72static bool ahci_qc_fill_rtf(struct ata_queued_cmd *qc);
73static int ahci_port_start(struct ata_port *ap);
74static void ahci_port_stop(struct ata_port *ap);
75static void ahci_qc_prep(struct ata_queued_cmd *qc);
76static int ahci_pmp_qc_defer(struct ata_queued_cmd *qc);
77static void ahci_freeze(struct ata_port *ap);
78static void ahci_thaw(struct ata_port *ap);
79static void ahci_enable_fbs(struct ata_port *ap);
80static void ahci_disable_fbs(struct ata_port *ap);
81static void ahci_pmp_attach(struct ata_port *ap);
82static void ahci_pmp_detach(struct ata_port *ap);
83static int ahci_softreset(struct ata_link *link, unsigned int *class,
84 unsigned long deadline);
85static int ahci_pmp_retry_softreset(struct ata_link *link, unsigned int *class,
86 unsigned long deadline);
87static int ahci_hardreset(struct ata_link *link, unsigned int *class,
88 unsigned long deadline);
89static void ahci_postreset(struct ata_link *link, unsigned int *class);
90static void ahci_error_handler(struct ata_port *ap);
91static void ahci_post_internal_cmd(struct ata_queued_cmd *qc);
92static void ahci_dev_config(struct ata_device *dev);
93#ifdef CONFIG_PM
94static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg);
95#endif
96static ssize_t ahci_activity_show(struct ata_device *dev, char *buf);
97static ssize_t ahci_activity_store(struct ata_device *dev,
98 enum sw_activity val);
99static void ahci_init_sw_activity(struct ata_link *link);
100
101static ssize_t ahci_show_host_caps(struct device *dev,
102 struct device_attribute *attr, char *buf);
103static ssize_t ahci_show_host_cap2(struct device *dev,
104 struct device_attribute *attr, char *buf);
105static ssize_t ahci_show_host_version(struct device *dev,
106 struct device_attribute *attr, char *buf);
107static ssize_t ahci_show_port_cmd(struct device *dev,
108 struct device_attribute *attr, char *buf);
109static ssize_t ahci_read_em_buffer(struct device *dev,
110 struct device_attribute *attr, char *buf);
111static ssize_t ahci_store_em_buffer(struct device *dev,
112 struct device_attribute *attr,
113 const char *buf, size_t size);
114static ssize_t ahci_show_em_supported(struct device *dev,
115 struct device_attribute *attr, char *buf);
116
117static DEVICE_ATTR(ahci_host_caps, S_IRUGO, ahci_show_host_caps, NULL);
118static DEVICE_ATTR(ahci_host_cap2, S_IRUGO, ahci_show_host_cap2, NULL);
119static DEVICE_ATTR(ahci_host_version, S_IRUGO, ahci_show_host_version, NULL);
120static DEVICE_ATTR(ahci_port_cmd, S_IRUGO, ahci_show_port_cmd, NULL);
121static DEVICE_ATTR(em_buffer, S_IWUSR | S_IRUGO,
122 ahci_read_em_buffer, ahci_store_em_buffer);
123static DEVICE_ATTR(em_message_supported, S_IRUGO, ahci_show_em_supported, NULL);
124
125struct device_attribute *ahci_shost_attrs[] = {
126 &dev_attr_link_power_management_policy,
127 &dev_attr_em_message_type,
128 &dev_attr_em_message,
129 &dev_attr_ahci_host_caps,
130 &dev_attr_ahci_host_cap2,
131 &dev_attr_ahci_host_version,
132 &dev_attr_ahci_port_cmd,
133 &dev_attr_em_buffer,
134 &dev_attr_em_message_supported,
135 NULL
136};
137EXPORT_SYMBOL_GPL(ahci_shost_attrs);
138
139struct device_attribute *ahci_sdev_attrs[] = {
140 &dev_attr_sw_activity,
141 &dev_attr_unload_heads,
142 NULL
143};
144EXPORT_SYMBOL_GPL(ahci_sdev_attrs);
145
146struct ata_port_operations ahci_ops = {
147 .inherits = &sata_pmp_port_ops,
148
149 .qc_defer = ahci_pmp_qc_defer,
150 .qc_prep = ahci_qc_prep,
151 .qc_issue = ahci_qc_issue,
152 .qc_fill_rtf = ahci_qc_fill_rtf,
153
154 .freeze = ahci_freeze,
155 .thaw = ahci_thaw,
156 .softreset = ahci_softreset,
157 .hardreset = ahci_hardreset,
158 .postreset = ahci_postreset,
159 .pmp_softreset = ahci_softreset,
160 .error_handler = ahci_error_handler,
161 .post_internal_cmd = ahci_post_internal_cmd,
162 .dev_config = ahci_dev_config,
163
164 .scr_read = ahci_scr_read,
165 .scr_write = ahci_scr_write,
166 .pmp_attach = ahci_pmp_attach,
167 .pmp_detach = ahci_pmp_detach,
168
169 .set_lpm = ahci_set_lpm,
170 .em_show = ahci_led_show,
171 .em_store = ahci_led_store,
172 .sw_activity_show = ahci_activity_show,
173 .sw_activity_store = ahci_activity_store,
174#ifdef CONFIG_PM
175 .port_suspend = ahci_port_suspend,
176 .port_resume = ahci_port_resume,
177#endif
178 .port_start = ahci_port_start,
179 .port_stop = ahci_port_stop,
180};
181EXPORT_SYMBOL_GPL(ahci_ops);
182
183struct ata_port_operations ahci_pmp_retry_srst_ops = {
184 .inherits = &ahci_ops,
185 .softreset = ahci_pmp_retry_softreset,
186};
187EXPORT_SYMBOL_GPL(ahci_pmp_retry_srst_ops);
188
189int ahci_em_messages = 1;
190EXPORT_SYMBOL_GPL(ahci_em_messages);
191module_param(ahci_em_messages, int, 0444);
192/* add other LED protocol types when they become supported */
193MODULE_PARM_DESC(ahci_em_messages,
194 "AHCI Enclosure Management Message control (0 = off, 1 = on)");
195
196static void ahci_enable_ahci(void __iomem *mmio)
197{
198 int i;
199 u32 tmp;
200
201 /* turn on AHCI_EN */
202 tmp = readl(mmio + HOST_CTL);
203 if (tmp & HOST_AHCI_EN)
204 return;
205
206 /* Some controllers need AHCI_EN to be written multiple times.
207 * Try a few times before giving up.
208 */
209 for (i = 0; i < 5; i++) {
210 tmp |= HOST_AHCI_EN;
211 writel(tmp, mmio + HOST_CTL);
212 tmp = readl(mmio + HOST_CTL); /* flush && sanity check */
213 if (tmp & HOST_AHCI_EN)
214 return;
215 msleep(10);
216 }
217
218 WARN_ON(1);
219}
220
221static ssize_t ahci_show_host_caps(struct device *dev,
222 struct device_attribute *attr, char *buf)
223{
224 struct Scsi_Host *shost = class_to_shost(dev);
225 struct ata_port *ap = ata_shost_to_port(shost);
226 struct ahci_host_priv *hpriv = ap->host->private_data;
227
228 return sprintf(buf, "%x\n", hpriv->cap);
229}
230
231static ssize_t ahci_show_host_cap2(struct device *dev,
232 struct device_attribute *attr, char *buf)
233{
234 struct Scsi_Host *shost = class_to_shost(dev);
235 struct ata_port *ap = ata_shost_to_port(shost);
236 struct ahci_host_priv *hpriv = ap->host->private_data;
237
238 return sprintf(buf, "%x\n", hpriv->cap2);
239}
240
241static ssize_t ahci_show_host_version(struct device *dev,
242 struct device_attribute *attr, char *buf)
243{
244 struct Scsi_Host *shost = class_to_shost(dev);
245 struct ata_port *ap = ata_shost_to_port(shost);
246 struct ahci_host_priv *hpriv = ap->host->private_data;
247 void __iomem *mmio = hpriv->mmio;
248
249 return sprintf(buf, "%x\n", readl(mmio + HOST_VERSION));
250}
251
252static ssize_t ahci_show_port_cmd(struct device *dev,
253 struct device_attribute *attr, char *buf)
254{
255 struct Scsi_Host *shost = class_to_shost(dev);
256 struct ata_port *ap = ata_shost_to_port(shost);
257 void __iomem *port_mmio = ahci_port_base(ap);
258
259 return sprintf(buf, "%x\n", readl(port_mmio + PORT_CMD));
260}
261
262static ssize_t ahci_read_em_buffer(struct device *dev,
263 struct device_attribute *attr, char *buf)
264{
265 struct Scsi_Host *shost = class_to_shost(dev);
266 struct ata_port *ap = ata_shost_to_port(shost);
267 struct ahci_host_priv *hpriv = ap->host->private_data;
268 void __iomem *mmio = hpriv->mmio;
269 void __iomem *em_mmio = mmio + hpriv->em_loc;
270 u32 em_ctl, msg;
271 unsigned long flags;
272 size_t count;
273 int i;
274
275 spin_lock_irqsave(ap->lock, flags);
276
277 em_ctl = readl(mmio + HOST_EM_CTL);
278 if (!(ap->flags & ATA_FLAG_EM) || em_ctl & EM_CTL_XMT ||
279 !(hpriv->em_msg_type & EM_MSG_TYPE_SGPIO)) {
280 spin_unlock_irqrestore(ap->lock, flags);
281 return -EINVAL;
282 }
283
284 if (!(em_ctl & EM_CTL_MR)) {
285 spin_unlock_irqrestore(ap->lock, flags);
286 return -EAGAIN;
287 }
288
289 if (!(em_ctl & EM_CTL_SMB))
290 em_mmio += hpriv->em_buf_sz;
291
292 count = hpriv->em_buf_sz;
293
294 /* the count should not be larger than PAGE_SIZE */
295 if (count > PAGE_SIZE) {
296 if (printk_ratelimit())
297 ata_port_warn(ap,
298 "EM read buffer size too large: "
299 "buffer size %u, page size %lu\n",
300 hpriv->em_buf_sz, PAGE_SIZE);
301 count = PAGE_SIZE;
302 }
303
304 for (i = 0; i < count; i += 4) {
305 msg = readl(em_mmio + i);
306 buf[i] = msg & 0xff;
307 buf[i + 1] = (msg >> 8) & 0xff;
308 buf[i + 2] = (msg >> 16) & 0xff;
309 buf[i + 3] = (msg >> 24) & 0xff;
310 }
311
312 spin_unlock_irqrestore(ap->lock, flags);
313
314 return i;
315}
316
317static ssize_t ahci_store_em_buffer(struct device *dev,
318 struct device_attribute *attr,
319 const char *buf, size_t size)
320{
321 struct Scsi_Host *shost = class_to_shost(dev);
322 struct ata_port *ap = ata_shost_to_port(shost);
323 struct ahci_host_priv *hpriv = ap->host->private_data;
324 void __iomem *mmio = hpriv->mmio;
325 void __iomem *em_mmio = mmio + hpriv->em_loc;
326 const unsigned char *msg_buf = buf;
327 u32 em_ctl, msg;
328 unsigned long flags;
329 int i;
330
331 /* check size validity */
332 if (!(ap->flags & ATA_FLAG_EM) ||
333 !(hpriv->em_msg_type & EM_MSG_TYPE_SGPIO) ||
334 size % 4 || size > hpriv->em_buf_sz)
335 return -EINVAL;
336
337 spin_lock_irqsave(ap->lock, flags);
338
339 em_ctl = readl(mmio + HOST_EM_CTL);
340 if (em_ctl & EM_CTL_TM) {
341 spin_unlock_irqrestore(ap->lock, flags);
342 return -EBUSY;
343 }
344
345 for (i = 0; i < size; i += 4) {
346 msg = msg_buf[i] | msg_buf[i + 1] << 8 |
347 msg_buf[i + 2] << 16 | msg_buf[i + 3] << 24;
348 writel(msg, em_mmio + i);
349 }
350
351 writel(em_ctl | EM_CTL_TM, mmio + HOST_EM_CTL);
352
353 spin_unlock_irqrestore(ap->lock, flags);
354
355 return size;
356}
357
358static ssize_t ahci_show_em_supported(struct device *dev,
359 struct device_attribute *attr, char *buf)
360{
361 struct Scsi_Host *shost = class_to_shost(dev);
362 struct ata_port *ap = ata_shost_to_port(shost);
363 struct ahci_host_priv *hpriv = ap->host->private_data;
364 void __iomem *mmio = hpriv->mmio;
365 u32 em_ctl;
366
367 em_ctl = readl(mmio + HOST_EM_CTL);
368
369 return sprintf(buf, "%s%s%s%s\n",
370 em_ctl & EM_CTL_LED ? "led " : "",
371 em_ctl & EM_CTL_SAFTE ? "saf-te " : "",
372 em_ctl & EM_CTL_SES ? "ses-2 " : "",
373 em_ctl & EM_CTL_SGPIO ? "sgpio " : "");
374}
375
376/**
377 * ahci_save_initial_config - Save and fixup initial config values
378 * @dev: target AHCI device
379 * @hpriv: host private area to store config values
380 * @force_port_map: force port map to a specified value
381 * @mask_port_map: mask out particular bits from port map
382 *
383 * Some registers containing configuration info might be setup by
384 * BIOS and might be cleared on reset. This function saves the
385 * initial values of those registers into @hpriv such that they
386 * can be restored after controller reset.
387 *
388 * If inconsistent, config values are fixed up by this function.
389 *
390 * LOCKING:
391 * None.
392 */
393void ahci_save_initial_config(struct device *dev,
394 struct ahci_host_priv *hpriv,
395 unsigned int force_port_map,
396 unsigned int mask_port_map)
397{
398 void __iomem *mmio = hpriv->mmio;
399 u32 cap, cap2, vers, port_map;
400 int i;
401
402 /* make sure AHCI mode is enabled before accessing CAP */
403 ahci_enable_ahci(mmio);
404
405 /* Values prefixed with saved_ are written back to host after
406 * reset. Values without are used for driver operation.
407 */
408 hpriv->saved_cap = cap = readl(mmio + HOST_CAP);
409 hpriv->saved_port_map = port_map = readl(mmio + HOST_PORTS_IMPL);
410
411 /* CAP2 register is only defined for AHCI 1.2 and later */
412 vers = readl(mmio + HOST_VERSION);
413 if ((vers >> 16) > 1 ||
414 ((vers >> 16) == 1 && (vers & 0xFFFF) >= 0x200))
415 hpriv->saved_cap2 = cap2 = readl(mmio + HOST_CAP2);
416 else
417 hpriv->saved_cap2 = cap2 = 0;
418
419 /* some chips have errata preventing 64bit use */
420 if ((cap & HOST_CAP_64) && (hpriv->flags & AHCI_HFLAG_32BIT_ONLY)) {
421 dev_info(dev, "controller can't do 64bit DMA, forcing 32bit\n");
422 cap &= ~HOST_CAP_64;
423 }
424
425 if ((cap & HOST_CAP_NCQ) && (hpriv->flags & AHCI_HFLAG_NO_NCQ)) {
426 dev_info(dev, "controller can't do NCQ, turning off CAP_NCQ\n");
427 cap &= ~HOST_CAP_NCQ;
428 }
429
430 if (!(cap & HOST_CAP_NCQ) && (hpriv->flags & AHCI_HFLAG_YES_NCQ)) {
431 dev_info(dev, "controller can do NCQ, turning on CAP_NCQ\n");
432 cap |= HOST_CAP_NCQ;
433 }
434
435 if ((cap & HOST_CAP_PMP) && (hpriv->flags & AHCI_HFLAG_NO_PMP)) {
436 dev_info(dev, "controller can't do PMP, turning off CAP_PMP\n");
437 cap &= ~HOST_CAP_PMP;
438 }
439
440 if ((cap & HOST_CAP_SNTF) && (hpriv->flags & AHCI_HFLAG_NO_SNTF)) {
441 dev_info(dev,
442 "controller can't do SNTF, turning off CAP_SNTF\n");
443 cap &= ~HOST_CAP_SNTF;
444 }
445
446 if (!(cap & HOST_CAP_FBS) && (hpriv->flags & AHCI_HFLAG_YES_FBS)) {
447 dev_info(dev, "controller can do FBS, turning on CAP_FBS\n");
448 cap |= HOST_CAP_FBS;
449 }
450
451 if (force_port_map && port_map != force_port_map) {
452 dev_info(dev, "forcing port_map 0x%x -> 0x%x\n",
453 port_map, force_port_map);
454 port_map = force_port_map;
455 }
456
457 if (mask_port_map) {
458 dev_warn(dev, "masking port_map 0x%x -> 0x%x\n",
459 port_map,
460 port_map & mask_port_map);
461 port_map &= mask_port_map;
462 }
463
464 /* cross check port_map and cap.n_ports */
465 if (port_map) {
466 int map_ports = 0;
467
468 for (i = 0; i < AHCI_MAX_PORTS; i++)
469 if (port_map & (1 << i))
470 map_ports++;
471
472 /* If PI has more ports than n_ports, whine, clear
473 * port_map and let it be generated from n_ports.
474 */
475 if (map_ports > ahci_nr_ports(cap)) {
476 dev_warn(dev,
477 "implemented port map (0x%x) contains more ports than nr_ports (%u), using nr_ports\n",
478 port_map, ahci_nr_ports(cap));
479 port_map = 0;
480 }
481 }
482
483 /* fabricate port_map from cap.nr_ports */
484 if (!port_map) {
485 port_map = (1 << ahci_nr_ports(cap)) - 1;
486 dev_warn(dev, "forcing PORTS_IMPL to 0x%x\n", port_map);
487
488 /* write the fixed up value to the PI register */
489 hpriv->saved_port_map = port_map;
490 }
491
492 /* record values to use during operation */
493 hpriv->cap = cap;
494 hpriv->cap2 = cap2;
495 hpriv->port_map = port_map;
496}
497EXPORT_SYMBOL_GPL(ahci_save_initial_config);
498
499/**
500 * ahci_restore_initial_config - Restore initial config
501 * @host: target ATA host
502 *
503 * Restore initial config stored by ahci_save_initial_config().
504 *
505 * LOCKING:
506 * None.
507 */
508static void ahci_restore_initial_config(struct ata_host *host)
509{
510 struct ahci_host_priv *hpriv = host->private_data;
511 void __iomem *mmio = hpriv->mmio;
512
513 writel(hpriv->saved_cap, mmio + HOST_CAP);
514 if (hpriv->saved_cap2)
515 writel(hpriv->saved_cap2, mmio + HOST_CAP2);
516 writel(hpriv->saved_port_map, mmio + HOST_PORTS_IMPL);
517 (void) readl(mmio + HOST_PORTS_IMPL); /* flush */
518}
519
520static unsigned ahci_scr_offset(struct ata_port *ap, unsigned int sc_reg)
521{
522 static const int offset[] = {
523 [SCR_STATUS] = PORT_SCR_STAT,
524 [SCR_CONTROL] = PORT_SCR_CTL,
525 [SCR_ERROR] = PORT_SCR_ERR,
526 [SCR_ACTIVE] = PORT_SCR_ACT,
527 [SCR_NOTIFICATION] = PORT_SCR_NTF,
528 };
529 struct ahci_host_priv *hpriv = ap->host->private_data;
530
531 if (sc_reg < ARRAY_SIZE(offset) &&
532 (sc_reg != SCR_NOTIFICATION || (hpriv->cap & HOST_CAP_SNTF)))
533 return offset[sc_reg];
534 return 0;
535}
536
537static int ahci_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val)
538{
539 void __iomem *port_mmio = ahci_port_base(link->ap);
540 int offset = ahci_scr_offset(link->ap, sc_reg);
541
542 if (offset) {
543 *val = readl(port_mmio + offset);
544 return 0;
545 }
546 return -EINVAL;
547}
548
549static int ahci_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val)
550{
551 void __iomem *port_mmio = ahci_port_base(link->ap);
552 int offset = ahci_scr_offset(link->ap, sc_reg);
553
554 if (offset) {
555 writel(val, port_mmio + offset);
556 return 0;
557 }
558 return -EINVAL;
559}
560
561void ahci_start_engine(struct ata_port *ap)
562{
563 void __iomem *port_mmio = ahci_port_base(ap);
564 u32 tmp;
565
566 /* start DMA */
567 tmp = readl(port_mmio + PORT_CMD);
568 tmp |= PORT_CMD_START;
569 writel(tmp, port_mmio + PORT_CMD);
570 readl(port_mmio + PORT_CMD); /* flush */
571}
572EXPORT_SYMBOL_GPL(ahci_start_engine);
573
574int ahci_stop_engine(struct ata_port *ap)
575{
576 void __iomem *port_mmio = ahci_port_base(ap);
577 u32 tmp;
578
579 tmp = readl(port_mmio + PORT_CMD);
580
581 /* check if the HBA is idle */
582 if ((tmp & (PORT_CMD_START | PORT_CMD_LIST_ON)) == 0)
583 return 0;
584
585 /* setting HBA to idle */
586 tmp &= ~PORT_CMD_START;
587 writel(tmp, port_mmio + PORT_CMD);
588
589 /* wait for engine to stop. This could be as long as 500 msec */
590 tmp = ata_wait_register(ap, port_mmio + PORT_CMD,
591 PORT_CMD_LIST_ON, PORT_CMD_LIST_ON, 1, 500);
592 if (tmp & PORT_CMD_LIST_ON)
593 return -EIO;
594
595 return 0;
596}
597EXPORT_SYMBOL_GPL(ahci_stop_engine);
598
599static void ahci_start_fis_rx(struct ata_port *ap)
600{
601 void __iomem *port_mmio = ahci_port_base(ap);
602 struct ahci_host_priv *hpriv = ap->host->private_data;
603 struct ahci_port_priv *pp = ap->private_data;
604 u32 tmp;
605
606 /* set FIS registers */
607 if (hpriv->cap & HOST_CAP_64)
608 writel((pp->cmd_slot_dma >> 16) >> 16,
609 port_mmio + PORT_LST_ADDR_HI);
610 writel(pp->cmd_slot_dma & 0xffffffff, port_mmio + PORT_LST_ADDR);
611
612 if (hpriv->cap & HOST_CAP_64)
613 writel((pp->rx_fis_dma >> 16) >> 16,
614 port_mmio + PORT_FIS_ADDR_HI);
615 writel(pp->rx_fis_dma & 0xffffffff, port_mmio + PORT_FIS_ADDR);
616
617 /* enable FIS reception */
618 tmp = readl(port_mmio + PORT_CMD);
619 tmp |= PORT_CMD_FIS_RX;
620 writel(tmp, port_mmio + PORT_CMD);
621
622 /* flush */
623 readl(port_mmio + PORT_CMD);
624}
625
626static int ahci_stop_fis_rx(struct ata_port *ap)
627{
628 void __iomem *port_mmio = ahci_port_base(ap);
629 u32 tmp;
630
631 /* disable FIS reception */
632 tmp = readl(port_mmio + PORT_CMD);
633 tmp &= ~PORT_CMD_FIS_RX;
634 writel(tmp, port_mmio + PORT_CMD);
635
636 /* wait for completion, spec says 500ms, give it 1000 */
637 tmp = ata_wait_register(ap, port_mmio + PORT_CMD, PORT_CMD_FIS_ON,
638 PORT_CMD_FIS_ON, 10, 1000);
639 if (tmp & PORT_CMD_FIS_ON)
640 return -EBUSY;
641
642 return 0;
643}
644
645static void ahci_power_up(struct ata_port *ap)
646{
647 struct ahci_host_priv *hpriv = ap->host->private_data;
648 void __iomem *port_mmio = ahci_port_base(ap);
649 u32 cmd;
650
651 cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
652
653 /* spin up device */
654 if (hpriv->cap & HOST_CAP_SSS) {
655 cmd |= PORT_CMD_SPIN_UP;
656 writel(cmd, port_mmio + PORT_CMD);
657 }
658
659 /* wake up link */
660 writel(cmd | PORT_CMD_ICC_ACTIVE, port_mmio + PORT_CMD);
661}
662
663static int ahci_set_lpm(struct ata_link *link, enum ata_lpm_policy policy,
664 unsigned int hints)
665{
666 struct ata_port *ap = link->ap;
667 struct ahci_host_priv *hpriv = ap->host->private_data;
668 struct ahci_port_priv *pp = ap->private_data;
669 void __iomem *port_mmio = ahci_port_base(ap);
670
671 if (policy != ATA_LPM_MAX_POWER) {
672 /*
673 * Disable interrupts on Phy Ready. This keeps us from
674 * getting woken up due to spurious phy ready
675 * interrupts.
676 */
677 pp->intr_mask &= ~PORT_IRQ_PHYRDY;
678 writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
679
680 sata_link_scr_lpm(link, policy, false);
681 }
682
683 if (hpriv->cap & HOST_CAP_ALPM) {
684 u32 cmd = readl(port_mmio + PORT_CMD);
685
686 if (policy == ATA_LPM_MAX_POWER || !(hints & ATA_LPM_HIPM)) {
687 cmd &= ~(PORT_CMD_ASP | PORT_CMD_ALPE);
688 cmd |= PORT_CMD_ICC_ACTIVE;
689
690 writel(cmd, port_mmio + PORT_CMD);
691 readl(port_mmio + PORT_CMD);
692
693 /* wait 10ms to be sure we've come out of LPM state */
694 ata_msleep(ap, 10);
695 } else {
696 cmd |= PORT_CMD_ALPE;
697 if (policy == ATA_LPM_MIN_POWER)
698 cmd |= PORT_CMD_ASP;
699
700 /* write out new cmd value */
701 writel(cmd, port_mmio + PORT_CMD);
702 }
703 }
704
705 if (policy == ATA_LPM_MAX_POWER) {
706 sata_link_scr_lpm(link, policy, false);
707
708 /* turn PHYRDY IRQ back on */
709 pp->intr_mask |= PORT_IRQ_PHYRDY;
710 writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
711 }
712
713 return 0;
714}
715
716#ifdef CONFIG_PM
717static void ahci_power_down(struct ata_port *ap)
718{
719 struct ahci_host_priv *hpriv = ap->host->private_data;
720 void __iomem *port_mmio = ahci_port_base(ap);
721 u32 cmd, scontrol;
722
723 if (!(hpriv->cap & HOST_CAP_SSS))
724 return;
725
726 /* put device into listen mode, first set PxSCTL.DET to 0 */
727 scontrol = readl(port_mmio + PORT_SCR_CTL);
728 scontrol &= ~0xf;
729 writel(scontrol, port_mmio + PORT_SCR_CTL);
730
731 /* then set PxCMD.SUD to 0 */
732 cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
733 cmd &= ~PORT_CMD_SPIN_UP;
734 writel(cmd, port_mmio + PORT_CMD);
735}
736#endif
737
738static void ahci_start_port(struct ata_port *ap)
739{
740 struct ahci_host_priv *hpriv = ap->host->private_data;
741 struct ahci_port_priv *pp = ap->private_data;
742 struct ata_link *link;
743 struct ahci_em_priv *emp;
744 ssize_t rc;
745 int i;
746
747 /* enable FIS reception */
748 ahci_start_fis_rx(ap);
749
750 /* enable DMA */
751 if (!(hpriv->flags & AHCI_HFLAG_DELAY_ENGINE))
752 ahci_start_engine(ap);
753
754 /* turn on LEDs */
755 if (ap->flags & ATA_FLAG_EM) {
756 ata_for_each_link(link, ap, EDGE) {
757 emp = &pp->em_priv[link->pmp];
758
759 /* EM Transmit bit maybe busy during init */
760 for (i = 0; i < EM_MAX_RETRY; i++) {
761 rc = ahci_transmit_led_message(ap,
762 emp->led_state,
763 4);
764 if (rc == -EBUSY)
765 ata_msleep(ap, 1);
766 else
767 break;
768 }
769 }
770 }
771
772 if (ap->flags & ATA_FLAG_SW_ACTIVITY)
773 ata_for_each_link(link, ap, EDGE)
774 ahci_init_sw_activity(link);
775
776}
777
778static int ahci_deinit_port(struct ata_port *ap, const char **emsg)
779{
780 int rc;
781
782 /* disable DMA */
783 rc = ahci_stop_engine(ap);
784 if (rc) {
785 *emsg = "failed to stop engine";
786 return rc;
787 }
788
789 /* disable FIS reception */
790 rc = ahci_stop_fis_rx(ap);
791 if (rc) {
792 *emsg = "failed stop FIS RX";
793 return rc;
794 }
795
796 return 0;
797}
798
799int ahci_reset_controller(struct ata_host *host)
800{
801 struct ahci_host_priv *hpriv = host->private_data;
802 void __iomem *mmio = hpriv->mmio;
803 u32 tmp;
804
805 /* we must be in AHCI mode, before using anything
806 * AHCI-specific, such as HOST_RESET.
807 */
808 ahci_enable_ahci(mmio);
809
810 /* global controller reset */
811 if (!ahci_skip_host_reset) {
812 tmp = readl(mmio + HOST_CTL);
813 if ((tmp & HOST_RESET) == 0) {
814 writel(tmp | HOST_RESET, mmio + HOST_CTL);
815 readl(mmio + HOST_CTL); /* flush */
816 }
817
818 /*
819 * to perform host reset, OS should set HOST_RESET
820 * and poll until this bit is read to be "0".
821 * reset must complete within 1 second, or
822 * the hardware should be considered fried.
823 */
824 tmp = ata_wait_register(NULL, mmio + HOST_CTL, HOST_RESET,
825 HOST_RESET, 10, 1000);
826
827 if (tmp & HOST_RESET) {
828 dev_err(host->dev, "controller reset failed (0x%x)\n",
829 tmp);
830 return -EIO;
831 }
832
833 /* turn on AHCI mode */
834 ahci_enable_ahci(mmio);
835
836 /* Some registers might be cleared on reset. Restore
837 * initial values.
838 */
839 ahci_restore_initial_config(host);
840 } else
841 dev_info(host->dev, "skipping global host reset\n");
842
843 return 0;
844}
845EXPORT_SYMBOL_GPL(ahci_reset_controller);
846
847static void ahci_sw_activity(struct ata_link *link)
848{
849 struct ata_port *ap = link->ap;
850 struct ahci_port_priv *pp = ap->private_data;
851 struct ahci_em_priv *emp = &pp->em_priv[link->pmp];
852
853 if (!(link->flags & ATA_LFLAG_SW_ACTIVITY))
854 return;
855
856 emp->activity++;
857 if (!timer_pending(&emp->timer))
858 mod_timer(&emp->timer, jiffies + msecs_to_jiffies(10));
859}
860
861static void ahci_sw_activity_blink(unsigned long arg)
862{
863 struct ata_link *link = (struct ata_link *)arg;
864 struct ata_port *ap = link->ap;
865 struct ahci_port_priv *pp = ap->private_data;
866 struct ahci_em_priv *emp = &pp->em_priv[link->pmp];
867 unsigned long led_message = emp->led_state;
868 u32 activity_led_state;
869 unsigned long flags;
870
871 led_message &= EM_MSG_LED_VALUE;
872 led_message |= ap->port_no | (link->pmp << 8);
873
874 /* check to see if we've had activity. If so,
875 * toggle state of LED and reset timer. If not,
876 * turn LED to desired idle state.
877 */
878 spin_lock_irqsave(ap->lock, flags);
879 if (emp->saved_activity != emp->activity) {
880 emp->saved_activity = emp->activity;
881 /* get the current LED state */
882 activity_led_state = led_message & EM_MSG_LED_VALUE_ON;
883
884 if (activity_led_state)
885 activity_led_state = 0;
886 else
887 activity_led_state = 1;
888
889 /* clear old state */
890 led_message &= ~EM_MSG_LED_VALUE_ACTIVITY;
891
892 /* toggle state */
893 led_message |= (activity_led_state << 16);
894 mod_timer(&emp->timer, jiffies + msecs_to_jiffies(100));
895 } else {
896 /* switch to idle */
897 led_message &= ~EM_MSG_LED_VALUE_ACTIVITY;
898 if (emp->blink_policy == BLINK_OFF)
899 led_message |= (1 << 16);
900 }
901 spin_unlock_irqrestore(ap->lock, flags);
902 ahci_transmit_led_message(ap, led_message, 4);
903}
904
905static void ahci_init_sw_activity(struct ata_link *link)
906{
907 struct ata_port *ap = link->ap;
908 struct ahci_port_priv *pp = ap->private_data;
909 struct ahci_em_priv *emp = &pp->em_priv[link->pmp];
910
911 /* init activity stats, setup timer */
912 emp->saved_activity = emp->activity = 0;
913 setup_timer(&emp->timer, ahci_sw_activity_blink, (unsigned long)link);
914
915 /* check our blink policy and set flag for link if it's enabled */
916 if (emp->blink_policy)
917 link->flags |= ATA_LFLAG_SW_ACTIVITY;
918}
919
920int ahci_reset_em(struct ata_host *host)
921{
922 struct ahci_host_priv *hpriv = host->private_data;
923 void __iomem *mmio = hpriv->mmio;
924 u32 em_ctl;
925
926 em_ctl = readl(mmio + HOST_EM_CTL);
927 if ((em_ctl & EM_CTL_TM) || (em_ctl & EM_CTL_RST))
928 return -EINVAL;
929
930 writel(em_ctl | EM_CTL_RST, mmio + HOST_EM_CTL);
931 return 0;
932}
933EXPORT_SYMBOL_GPL(ahci_reset_em);
934
935static ssize_t ahci_transmit_led_message(struct ata_port *ap, u32 state,
936 ssize_t size)
937{
938 struct ahci_host_priv *hpriv = ap->host->private_data;
939 struct ahci_port_priv *pp = ap->private_data;
940 void __iomem *mmio = hpriv->mmio;
941 u32 em_ctl;
942 u32 message[] = {0, 0};
943 unsigned long flags;
944 int pmp;
945 struct ahci_em_priv *emp;
946
947 /* get the slot number from the message */
948 pmp = (state & EM_MSG_LED_PMP_SLOT) >> 8;
949 if (pmp < EM_MAX_SLOTS)
950 emp = &pp->em_priv[pmp];
951 else
952 return -EINVAL;
953
954 spin_lock_irqsave(ap->lock, flags);
955
956 /*
957 * if we are still busy transmitting a previous message,
958 * do not allow
959 */
960 em_ctl = readl(mmio + HOST_EM_CTL);
961 if (em_ctl & EM_CTL_TM) {
962 spin_unlock_irqrestore(ap->lock, flags);
963 return -EBUSY;
964 }
965
966 if (hpriv->em_msg_type & EM_MSG_TYPE_LED) {
967 /*
968 * create message header - this is all zero except for
969 * the message size, which is 4 bytes.
970 */
971 message[0] |= (4 << 8);
972
973 /* ignore 0:4 of byte zero, fill in port info yourself */
974 message[1] = ((state & ~EM_MSG_LED_HBA_PORT) | ap->port_no);
975
976 /* write message to EM_LOC */
977 writel(message[0], mmio + hpriv->em_loc);
978 writel(message[1], mmio + hpriv->em_loc+4);
979
980 /*
981 * tell hardware to transmit the message
982 */
983 writel(em_ctl | EM_CTL_TM, mmio + HOST_EM_CTL);
984 }
985
986 /* save off new led state for port/slot */
987 emp->led_state = state;
988
989 spin_unlock_irqrestore(ap->lock, flags);
990 return size;
991}
992
993static ssize_t ahci_led_show(struct ata_port *ap, char *buf)
994{
995 struct ahci_port_priv *pp = ap->private_data;
996 struct ata_link *link;
997 struct ahci_em_priv *emp;
998 int rc = 0;
999
1000 ata_for_each_link(link, ap, EDGE) {
1001 emp = &pp->em_priv[link->pmp];
1002 rc += sprintf(buf, "%lx\n", emp->led_state);
1003 }
1004 return rc;
1005}
1006
1007static ssize_t ahci_led_store(struct ata_port *ap, const char *buf,
1008 size_t size)
1009{
1010 int state;
1011 int pmp;
1012 struct ahci_port_priv *pp = ap->private_data;
1013 struct ahci_em_priv *emp;
1014
1015 state = simple_strtoul(buf, NULL, 0);
1016
1017 /* get the slot number from the message */
1018 pmp = (state & EM_MSG_LED_PMP_SLOT) >> 8;
1019 if (pmp < EM_MAX_SLOTS)
1020 emp = &pp->em_priv[pmp];
1021 else
1022 return -EINVAL;
1023
1024 /* mask off the activity bits if we are in sw_activity
1025 * mode, user should turn off sw_activity before setting
1026 * activity led through em_message
1027 */
1028 if (emp->blink_policy)
1029 state &= ~EM_MSG_LED_VALUE_ACTIVITY;
1030
1031 return ahci_transmit_led_message(ap, state, size);
1032}
1033
1034static ssize_t ahci_activity_store(struct ata_device *dev, enum sw_activity val)
1035{
1036 struct ata_link *link = dev->link;
1037 struct ata_port *ap = link->ap;
1038 struct ahci_port_priv *pp = ap->private_data;
1039 struct ahci_em_priv *emp = &pp->em_priv[link->pmp];
1040 u32 port_led_state = emp->led_state;
1041
1042 /* save the desired Activity LED behavior */
1043 if (val == OFF) {
1044 /* clear LFLAG */
1045 link->flags &= ~(ATA_LFLAG_SW_ACTIVITY);
1046
1047 /* set the LED to OFF */
1048 port_led_state &= EM_MSG_LED_VALUE_OFF;
1049 port_led_state |= (ap->port_no | (link->pmp << 8));
1050 ahci_transmit_led_message(ap, port_led_state, 4);
1051 } else {
1052 link->flags |= ATA_LFLAG_SW_ACTIVITY;
1053 if (val == BLINK_OFF) {
1054 /* set LED to ON for idle */
1055 port_led_state &= EM_MSG_LED_VALUE_OFF;
1056 port_led_state |= (ap->port_no | (link->pmp << 8));
1057 port_led_state |= EM_MSG_LED_VALUE_ON; /* check this */
1058 ahci_transmit_led_message(ap, port_led_state, 4);
1059 }
1060 }
1061 emp->blink_policy = val;
1062 return 0;
1063}
1064
1065static ssize_t ahci_activity_show(struct ata_device *dev, char *buf)
1066{
1067 struct ata_link *link = dev->link;
1068 struct ata_port *ap = link->ap;
1069 struct ahci_port_priv *pp = ap->private_data;
1070 struct ahci_em_priv *emp = &pp->em_priv[link->pmp];
1071
1072 /* display the saved value of activity behavior for this
1073 * disk.
1074 */
1075 return sprintf(buf, "%d\n", emp->blink_policy);
1076}
1077
1078static void ahci_port_init(struct device *dev, struct ata_port *ap,
1079 int port_no, void __iomem *mmio,
1080 void __iomem *port_mmio)
1081{
1082 const char *emsg = NULL;
1083 int rc;
1084 u32 tmp;
1085
1086 /* make sure port is not active */
1087 rc = ahci_deinit_port(ap, &emsg);
1088 if (rc)
1089 dev_warn(dev, "%s (%d)\n", emsg, rc);
1090
1091 /* clear SError */
1092 tmp = readl(port_mmio + PORT_SCR_ERR);
1093 VPRINTK("PORT_SCR_ERR 0x%x\n", tmp);
1094 writel(tmp, port_mmio + PORT_SCR_ERR);
1095
1096 /* clear port IRQ */
1097 tmp = readl(port_mmio + PORT_IRQ_STAT);
1098 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
1099 if (tmp)
1100 writel(tmp, port_mmio + PORT_IRQ_STAT);
1101
1102 writel(1 << port_no, mmio + HOST_IRQ_STAT);
1103}
1104
1105void ahci_init_controller(struct ata_host *host)
1106{
1107 struct ahci_host_priv *hpriv = host->private_data;
1108 void __iomem *mmio = hpriv->mmio;
1109 int i;
1110 void __iomem *port_mmio;
1111 u32 tmp;
1112
1113 for (i = 0; i < host->n_ports; i++) {
1114 struct ata_port *ap = host->ports[i];
1115
1116 port_mmio = ahci_port_base(ap);
1117 if (ata_port_is_dummy(ap))
1118 continue;
1119
1120 ahci_port_init(host->dev, ap, i, mmio, port_mmio);
1121 }
1122
1123 tmp = readl(mmio + HOST_CTL);
1124 VPRINTK("HOST_CTL 0x%x\n", tmp);
1125 writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL);
1126 tmp = readl(mmio + HOST_CTL);
1127 VPRINTK("HOST_CTL 0x%x\n", tmp);
1128}
1129EXPORT_SYMBOL_GPL(ahci_init_controller);
1130
1131static void ahci_dev_config(struct ata_device *dev)
1132{
1133 struct ahci_host_priv *hpriv = dev->link->ap->host->private_data;
1134
1135 if (hpriv->flags & AHCI_HFLAG_SECT255) {
1136 dev->max_sectors = 255;
1137 ata_dev_info(dev,
1138 "SB600 AHCI: limiting to 255 sectors per cmd\n");
1139 }
1140}
1141
1142unsigned int ahci_dev_classify(struct ata_port *ap)
1143{
1144 void __iomem *port_mmio = ahci_port_base(ap);
1145 struct ata_taskfile tf;
1146 u32 tmp;
1147
1148 tmp = readl(port_mmio + PORT_SIG);
1149 tf.lbah = (tmp >> 24) & 0xff;
1150 tf.lbam = (tmp >> 16) & 0xff;
1151 tf.lbal = (tmp >> 8) & 0xff;
1152 tf.nsect = (tmp) & 0xff;
1153
1154 return ata_dev_classify(&tf);
1155}
1156EXPORT_SYMBOL_GPL(ahci_dev_classify);
1157
1158void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
1159 u32 opts)
1160{
1161 dma_addr_t cmd_tbl_dma;
1162
1163 cmd_tbl_dma = pp->cmd_tbl_dma + tag * AHCI_CMD_TBL_SZ;
1164
1165 pp->cmd_slot[tag].opts = cpu_to_le32(opts);
1166 pp->cmd_slot[tag].status = 0;
1167 pp->cmd_slot[tag].tbl_addr = cpu_to_le32(cmd_tbl_dma & 0xffffffff);
1168 pp->cmd_slot[tag].tbl_addr_hi = cpu_to_le32((cmd_tbl_dma >> 16) >> 16);
1169}
1170EXPORT_SYMBOL_GPL(ahci_fill_cmd_slot);
1171
1172int ahci_kick_engine(struct ata_port *ap)
1173{
1174 void __iomem *port_mmio = ahci_port_base(ap);
1175 struct ahci_host_priv *hpriv = ap->host->private_data;
1176 u8 status = readl(port_mmio + PORT_TFDATA) & 0xFF;
1177 u32 tmp;
1178 int busy, rc;
1179
1180 /* stop engine */
1181 rc = ahci_stop_engine(ap);
1182 if (rc)
1183 goto out_restart;
1184
1185 /* need to do CLO?
1186 * always do CLO if PMP is attached (AHCI-1.3 9.2)
1187 */
1188 busy = status & (ATA_BUSY | ATA_DRQ);
1189 if (!busy && !sata_pmp_attached(ap)) {
1190 rc = 0;
1191 goto out_restart;
1192 }
1193
1194 if (!(hpriv->cap & HOST_CAP_CLO)) {
1195 rc = -EOPNOTSUPP;
1196 goto out_restart;
1197 }
1198
1199 /* perform CLO */
1200 tmp = readl(port_mmio + PORT_CMD);
1201 tmp |= PORT_CMD_CLO;
1202 writel(tmp, port_mmio + PORT_CMD);
1203
1204 rc = 0;
1205 tmp = ata_wait_register(ap, port_mmio + PORT_CMD,
1206 PORT_CMD_CLO, PORT_CMD_CLO, 1, 500);
1207 if (tmp & PORT_CMD_CLO)
1208 rc = -EIO;
1209
1210 /* restart engine */
1211 out_restart:
1212 ahci_start_engine(ap);
1213 return rc;
1214}
1215EXPORT_SYMBOL_GPL(ahci_kick_engine);
1216
1217static int ahci_exec_polled_cmd(struct ata_port *ap, int pmp,
1218 struct ata_taskfile *tf, int is_cmd, u16 flags,
1219 unsigned long timeout_msec)
1220{
1221 const u32 cmd_fis_len = 5; /* five dwords */
1222 struct ahci_port_priv *pp = ap->private_data;
1223 void __iomem *port_mmio = ahci_port_base(ap);
1224 u8 *fis = pp->cmd_tbl;
1225 u32 tmp;
1226
1227 /* prep the command */
1228 ata_tf_to_fis(tf, pmp, is_cmd, fis);
1229 ahci_fill_cmd_slot(pp, 0, cmd_fis_len | flags | (pmp << 12));
1230
1231 /* issue & wait */
1232 writel(1, port_mmio + PORT_CMD_ISSUE);
1233
1234 if (timeout_msec) {
1235 tmp = ata_wait_register(ap, port_mmio + PORT_CMD_ISSUE,
1236 0x1, 0x1, 1, timeout_msec);
1237 if (tmp & 0x1) {
1238 ahci_kick_engine(ap);
1239 return -EBUSY;
1240 }
1241 } else
1242 readl(port_mmio + PORT_CMD_ISSUE); /* flush */
1243
1244 return 0;
1245}
1246
1247int ahci_do_softreset(struct ata_link *link, unsigned int *class,
1248 int pmp, unsigned long deadline,
1249 int (*check_ready)(struct ata_link *link))
1250{
1251 struct ata_port *ap = link->ap;
1252 struct ahci_host_priv *hpriv = ap->host->private_data;
1253 struct ahci_port_priv *pp = ap->private_data;
1254 const char *reason = NULL;
1255 unsigned long now, msecs;
1256 struct ata_taskfile tf;
1257 bool fbs_disabled = false;
1258 int rc;
1259
1260 DPRINTK("ENTER\n");
1261
1262 /* prepare for SRST (AHCI-1.1 10.4.1) */
1263 rc = ahci_kick_engine(ap);
1264 if (rc && rc != -EOPNOTSUPP)
1265 ata_link_warn(link, "failed to reset engine (errno=%d)\n", rc);
1266
1267 /*
1268 * According to AHCI-1.2 9.3.9: if FBS is enable, software shall
1269 * clear PxFBS.EN to '0' prior to issuing software reset to devices
1270 * that is attached to port multiplier.
1271 */
1272 if (!ata_is_host_link(link) && pp->fbs_enabled) {
1273 ahci_disable_fbs(ap);
1274 fbs_disabled = true;
1275 }
1276
1277 ata_tf_init(link->device, &tf);
1278
1279 /* issue the first D2H Register FIS */
1280 msecs = 0;
1281 now = jiffies;
1282 if (time_after(deadline, now))
1283 msecs = jiffies_to_msecs(deadline - now);
1284
1285 tf.ctl |= ATA_SRST;
1286 if (ahci_exec_polled_cmd(ap, pmp, &tf, 0,
1287 AHCI_CMD_RESET | AHCI_CMD_CLR_BUSY, msecs)) {
1288 rc = -EIO;
1289 reason = "1st FIS failed";
1290 goto fail;
1291 }
1292
1293 /* spec says at least 5us, but be generous and sleep for 1ms */
1294 ata_msleep(ap, 1);
1295
1296 /* issue the second D2H Register FIS */
1297 tf.ctl &= ~ATA_SRST;
1298 ahci_exec_polled_cmd(ap, pmp, &tf, 0, 0, 0);
1299
1300 /* wait for link to become ready */
1301 rc = ata_wait_after_reset(link, deadline, check_ready);
1302 if (rc == -EBUSY && hpriv->flags & AHCI_HFLAG_SRST_TOUT_IS_OFFLINE) {
1303 /*
1304 * Workaround for cases where link online status can't
1305 * be trusted. Treat device readiness timeout as link
1306 * offline.
1307 */
1308 ata_link_info(link, "device not ready, treating as offline\n");
1309 *class = ATA_DEV_NONE;
1310 } else if (rc) {
1311 /* link occupied, -ENODEV too is an error */
1312 reason = "device not ready";
1313 goto fail;
1314 } else
1315 *class = ahci_dev_classify(ap);
1316
1317 /* re-enable FBS if disabled before */
1318 if (fbs_disabled)
1319 ahci_enable_fbs(ap);
1320
1321 DPRINTK("EXIT, class=%u\n", *class);
1322 return 0;
1323
1324 fail:
1325 ata_link_err(link, "softreset failed (%s)\n", reason);
1326 return rc;
1327}
1328
1329int ahci_check_ready(struct ata_link *link)
1330{
1331 void __iomem *port_mmio = ahci_port_base(link->ap);
1332 u8 status = readl(port_mmio + PORT_TFDATA) & 0xFF;
1333
1334 return ata_check_ready(status);
1335}
1336EXPORT_SYMBOL_GPL(ahci_check_ready);
1337
1338static int ahci_softreset(struct ata_link *link, unsigned int *class,
1339 unsigned long deadline)
1340{
1341 int pmp = sata_srst_pmp(link);
1342
1343 DPRINTK("ENTER\n");
1344
1345 return ahci_do_softreset(link, class, pmp, deadline, ahci_check_ready);
1346}
1347EXPORT_SYMBOL_GPL(ahci_do_softreset);
1348
1349static int ahci_bad_pmp_check_ready(struct ata_link *link)
1350{
1351 void __iomem *port_mmio = ahci_port_base(link->ap);
1352 u8 status = readl(port_mmio + PORT_TFDATA) & 0xFF;
1353 u32 irq_status = readl(port_mmio + PORT_IRQ_STAT);
1354
1355 /*
1356 * There is no need to check TFDATA if BAD PMP is found due to HW bug,
1357 * which can save timeout delay.
1358 */
1359 if (irq_status & PORT_IRQ_BAD_PMP)
1360 return -EIO;
1361
1362 return ata_check_ready(status);
1363}
1364
1365int ahci_pmp_retry_softreset(struct ata_link *link, unsigned int *class,
1366 unsigned long deadline)
1367{
1368 struct ata_port *ap = link->ap;
1369 void __iomem *port_mmio = ahci_port_base(ap);
1370 int pmp = sata_srst_pmp(link);
1371 int rc;
1372 u32 irq_sts;
1373
1374 DPRINTK("ENTER\n");
1375
1376 rc = ahci_do_softreset(link, class, pmp, deadline,
1377 ahci_bad_pmp_check_ready);
1378
1379 /*
1380 * Soft reset fails with IPMS set when PMP is enabled but
1381 * SATA HDD/ODD is connected to SATA port, do soft reset
1382 * again to port 0.
1383 */
1384 if (rc == -EIO) {
1385 irq_sts = readl(port_mmio + PORT_IRQ_STAT);
1386 if (irq_sts & PORT_IRQ_BAD_PMP) {
1387 ata_link_printk(link, KERN_WARNING,
1388 "applying PMP SRST workaround "
1389 "and retrying\n");
1390 rc = ahci_do_softreset(link, class, 0, deadline,
1391 ahci_check_ready);
1392 }
1393 }
1394
1395 return rc;
1396}
1397
1398static int ahci_hardreset(struct ata_link *link, unsigned int *class,
1399 unsigned long deadline)
1400{
1401 const unsigned long *timing = sata_ehc_deb_timing(&link->eh_context);
1402 struct ata_port *ap = link->ap;
1403 struct ahci_port_priv *pp = ap->private_data;
1404 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
1405 struct ata_taskfile tf;
1406 bool online;
1407 int rc;
1408
1409 DPRINTK("ENTER\n");
1410
1411 ahci_stop_engine(ap);
1412
1413 /* clear D2H reception area to properly wait for D2H FIS */
1414 ata_tf_init(link->device, &tf);
1415 tf.command = 0x80;
1416 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
1417
1418 rc = sata_link_hardreset(link, timing, deadline, &online,
1419 ahci_check_ready);
1420
1421 ahci_start_engine(ap);
1422
1423 if (online)
1424 *class = ahci_dev_classify(ap);
1425
1426 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
1427 return rc;
1428}
1429
1430static void ahci_postreset(struct ata_link *link, unsigned int *class)
1431{
1432 struct ata_port *ap = link->ap;
1433 void __iomem *port_mmio = ahci_port_base(ap);
1434 u32 new_tmp, tmp;
1435
1436 ata_std_postreset(link, class);
1437
1438 /* Make sure port's ATAPI bit is set appropriately */
1439 new_tmp = tmp = readl(port_mmio + PORT_CMD);
1440 if (*class == ATA_DEV_ATAPI)
1441 new_tmp |= PORT_CMD_ATAPI;
1442 else
1443 new_tmp &= ~PORT_CMD_ATAPI;
1444 if (new_tmp != tmp) {
1445 writel(new_tmp, port_mmio + PORT_CMD);
1446 readl(port_mmio + PORT_CMD); /* flush */
1447 }
1448}
1449
1450static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl)
1451{
1452 struct scatterlist *sg;
1453 struct ahci_sg *ahci_sg = cmd_tbl + AHCI_CMD_TBL_HDR_SZ;
1454 unsigned int si;
1455
1456 VPRINTK("ENTER\n");
1457
1458 /*
1459 * Next, the S/G list.
1460 */
1461 for_each_sg(qc->sg, sg, qc->n_elem, si) {
1462 dma_addr_t addr = sg_dma_address(sg);
1463 u32 sg_len = sg_dma_len(sg);
1464
1465 ahci_sg[si].addr = cpu_to_le32(addr & 0xffffffff);
1466 ahci_sg[si].addr_hi = cpu_to_le32((addr >> 16) >> 16);
1467 ahci_sg[si].flags_size = cpu_to_le32(sg_len - 1);
1468 }
1469
1470 return si;
1471}
1472
1473static int ahci_pmp_qc_defer(struct ata_queued_cmd *qc)
1474{
1475 struct ata_port *ap = qc->ap;
1476 struct ahci_port_priv *pp = ap->private_data;
1477
1478 if (!sata_pmp_attached(ap) || pp->fbs_enabled)
1479 return ata_std_qc_defer(qc);
1480 else
1481 return sata_pmp_qc_defer_cmd_switch(qc);
1482}
1483
1484static void ahci_qc_prep(struct ata_queued_cmd *qc)
1485{
1486 struct ata_port *ap = qc->ap;
1487 struct ahci_port_priv *pp = ap->private_data;
1488 int is_atapi = ata_is_atapi(qc->tf.protocol);
1489 void *cmd_tbl;
1490 u32 opts;
1491 const u32 cmd_fis_len = 5; /* five dwords */
1492 unsigned int n_elem;
1493
1494 /*
1495 * Fill in command table information. First, the header,
1496 * a SATA Register - Host to Device command FIS.
1497 */
1498 cmd_tbl = pp->cmd_tbl + qc->tag * AHCI_CMD_TBL_SZ;
1499
1500 ata_tf_to_fis(&qc->tf, qc->dev->link->pmp, 1, cmd_tbl);
1501 if (is_atapi) {
1502 memset(cmd_tbl + AHCI_CMD_TBL_CDB, 0, 32);
1503 memcpy(cmd_tbl + AHCI_CMD_TBL_CDB, qc->cdb, qc->dev->cdb_len);
1504 }
1505
1506 n_elem = 0;
1507 if (qc->flags & ATA_QCFLAG_DMAMAP)
1508 n_elem = ahci_fill_sg(qc, cmd_tbl);
1509
1510 /*
1511 * Fill in command slot information.
1512 */
1513 opts = cmd_fis_len | n_elem << 16 | (qc->dev->link->pmp << 12);
1514 if (qc->tf.flags & ATA_TFLAG_WRITE)
1515 opts |= AHCI_CMD_WRITE;
1516 if (is_atapi)
1517 opts |= AHCI_CMD_ATAPI | AHCI_CMD_PREFETCH;
1518
1519 ahci_fill_cmd_slot(pp, qc->tag, opts);
1520}
1521
1522static void ahci_fbs_dec_intr(struct ata_port *ap)
1523{
1524 struct ahci_port_priv *pp = ap->private_data;
1525 void __iomem *port_mmio = ahci_port_base(ap);
1526 u32 fbs = readl(port_mmio + PORT_FBS);
1527 int retries = 3;
1528
1529 DPRINTK("ENTER\n");
1530 BUG_ON(!pp->fbs_enabled);
1531
1532 /* time to wait for DEC is not specified by AHCI spec,
1533 * add a retry loop for safety.
1534 */
1535 writel(fbs | PORT_FBS_DEC, port_mmio + PORT_FBS);
1536 fbs = readl(port_mmio + PORT_FBS);
1537 while ((fbs & PORT_FBS_DEC) && retries--) {
1538 udelay(1);
1539 fbs = readl(port_mmio + PORT_FBS);
1540 }
1541
1542 if (fbs & PORT_FBS_DEC)
1543 dev_err(ap->host->dev, "failed to clear device error\n");
1544}
1545
1546static void ahci_error_intr(struct ata_port *ap, u32 irq_stat)
1547{
1548 struct ahci_host_priv *hpriv = ap->host->private_data;
1549 struct ahci_port_priv *pp = ap->private_data;
1550 struct ata_eh_info *host_ehi = &ap->link.eh_info;
1551 struct ata_link *link = NULL;
1552 struct ata_queued_cmd *active_qc;
1553 struct ata_eh_info *active_ehi;
1554 bool fbs_need_dec = false;
1555 u32 serror;
1556
1557 /* determine active link with error */
1558 if (pp->fbs_enabled) {
1559 void __iomem *port_mmio = ahci_port_base(ap);
1560 u32 fbs = readl(port_mmio + PORT_FBS);
1561 int pmp = fbs >> PORT_FBS_DWE_OFFSET;
1562
1563 if ((fbs & PORT_FBS_SDE) && (pmp < ap->nr_pmp_links)) {
1564 link = &ap->pmp_link[pmp];
1565 fbs_need_dec = true;
1566 }
1567
1568 } else
1569 ata_for_each_link(link, ap, EDGE)
1570 if (ata_link_active(link))
1571 break;
1572
1573 if (!link)
1574 link = &ap->link;
1575
1576 active_qc = ata_qc_from_tag(ap, link->active_tag);
1577 active_ehi = &link->eh_info;
1578
1579 /* record irq stat */
1580 ata_ehi_clear_desc(host_ehi);
1581 ata_ehi_push_desc(host_ehi, "irq_stat 0x%08x", irq_stat);
1582
1583 /* AHCI needs SError cleared; otherwise, it might lock up */
1584 ahci_scr_read(&ap->link, SCR_ERROR, &serror);
1585 ahci_scr_write(&ap->link, SCR_ERROR, serror);
1586 host_ehi->serror |= serror;
1587
1588 /* some controllers set IRQ_IF_ERR on device errors, ignore it */
1589 if (hpriv->flags & AHCI_HFLAG_IGN_IRQ_IF_ERR)
1590 irq_stat &= ~PORT_IRQ_IF_ERR;
1591
1592 if (irq_stat & PORT_IRQ_TF_ERR) {
1593 /* If qc is active, charge it; otherwise, the active
1594 * link. There's no active qc on NCQ errors. It will
1595 * be determined by EH by reading log page 10h.
1596 */
1597 if (active_qc)
1598 active_qc->err_mask |= AC_ERR_DEV;
1599 else
1600 active_ehi->err_mask |= AC_ERR_DEV;
1601
1602 if (hpriv->flags & AHCI_HFLAG_IGN_SERR_INTERNAL)
1603 host_ehi->serror &= ~SERR_INTERNAL;
1604 }
1605
1606 if (irq_stat & PORT_IRQ_UNK_FIS) {
1607 u32 *unk = (u32 *)(pp->rx_fis + RX_FIS_UNK);
1608
1609 active_ehi->err_mask |= AC_ERR_HSM;
1610 active_ehi->action |= ATA_EH_RESET;
1611 ata_ehi_push_desc(active_ehi,
1612 "unknown FIS %08x %08x %08x %08x" ,
1613 unk[0], unk[1], unk[2], unk[3]);
1614 }
1615
1616 if (sata_pmp_attached(ap) && (irq_stat & PORT_IRQ_BAD_PMP)) {
1617 active_ehi->err_mask |= AC_ERR_HSM;
1618 active_ehi->action |= ATA_EH_RESET;
1619 ata_ehi_push_desc(active_ehi, "incorrect PMP");
1620 }
1621
1622 if (irq_stat & (PORT_IRQ_HBUS_ERR | PORT_IRQ_HBUS_DATA_ERR)) {
1623 host_ehi->err_mask |= AC_ERR_HOST_BUS;
1624 host_ehi->action |= ATA_EH_RESET;
1625 ata_ehi_push_desc(host_ehi, "host bus error");
1626 }
1627
1628 if (irq_stat & PORT_IRQ_IF_ERR) {
1629 if (fbs_need_dec)
1630 active_ehi->err_mask |= AC_ERR_DEV;
1631 else {
1632 host_ehi->err_mask |= AC_ERR_ATA_BUS;
1633 host_ehi->action |= ATA_EH_RESET;
1634 }
1635
1636 ata_ehi_push_desc(host_ehi, "interface fatal error");
1637 }
1638
1639 if (irq_stat & (PORT_IRQ_CONNECT | PORT_IRQ_PHYRDY)) {
1640 ata_ehi_hotplugged(host_ehi);
1641 ata_ehi_push_desc(host_ehi, "%s",
1642 irq_stat & PORT_IRQ_CONNECT ?
1643 "connection status changed" : "PHY RDY changed");
1644 }
1645
1646 /* okay, let's hand over to EH */
1647
1648 if (irq_stat & PORT_IRQ_FREEZE)
1649 ata_port_freeze(ap);
1650 else if (fbs_need_dec) {
1651 ata_link_abort(link);
1652 ahci_fbs_dec_intr(ap);
1653 } else
1654 ata_port_abort(ap);
1655}
1656
1657static void ahci_port_intr(struct ata_port *ap)
1658{
1659 void __iomem *port_mmio = ahci_port_base(ap);
1660 struct ata_eh_info *ehi = &ap->link.eh_info;
1661 struct ahci_port_priv *pp = ap->private_data;
1662 struct ahci_host_priv *hpriv = ap->host->private_data;
1663 int resetting = !!(ap->pflags & ATA_PFLAG_RESETTING);
1664 u32 status, qc_active = 0;
1665 int rc;
1666
1667 status = readl(port_mmio + PORT_IRQ_STAT);
1668 writel(status, port_mmio + PORT_IRQ_STAT);
1669
1670 /* ignore BAD_PMP while resetting */
1671 if (unlikely(resetting))
1672 status &= ~PORT_IRQ_BAD_PMP;
1673
1674 if (sata_lpm_ignore_phy_events(&ap->link)) {
1675 status &= ~PORT_IRQ_PHYRDY;
1676 ahci_scr_write(&ap->link, SCR_ERROR, SERR_PHYRDY_CHG);
1677 }
1678
1679 if (unlikely(status & PORT_IRQ_ERROR)) {
1680 ahci_error_intr(ap, status);
1681 return;
1682 }
1683
1684 if (status & PORT_IRQ_SDB_FIS) {
1685 /* If SNotification is available, leave notification
1686 * handling to sata_async_notification(). If not,
1687 * emulate it by snooping SDB FIS RX area.
1688 *
1689 * Snooping FIS RX area is probably cheaper than
1690 * poking SNotification but some constrollers which
1691 * implement SNotification, ICH9 for example, don't
1692 * store AN SDB FIS into receive area.
1693 */
1694 if (hpriv->cap & HOST_CAP_SNTF)
1695 sata_async_notification(ap);
1696 else {
1697 /* If the 'N' bit in word 0 of the FIS is set,
1698 * we just received asynchronous notification.
1699 * Tell libata about it.
1700 *
1701 * Lack of SNotification should not appear in
1702 * ahci 1.2, so the workaround is unnecessary
1703 * when FBS is enabled.
1704 */
1705 if (pp->fbs_enabled)
1706 WARN_ON_ONCE(1);
1707 else {
1708 const __le32 *f = pp->rx_fis + RX_FIS_SDB;
1709 u32 f0 = le32_to_cpu(f[0]);
1710 if (f0 & (1 << 15))
1711 sata_async_notification(ap);
1712 }
1713 }
1714 }
1715
1716 /* pp->active_link is not reliable once FBS is enabled, both
1717 * PORT_SCR_ACT and PORT_CMD_ISSUE should be checked because
1718 * NCQ and non-NCQ commands may be in flight at the same time.
1719 */
1720 if (pp->fbs_enabled) {
1721 if (ap->qc_active) {
1722 qc_active = readl(port_mmio + PORT_SCR_ACT);
1723 qc_active |= readl(port_mmio + PORT_CMD_ISSUE);
1724 }
1725 } else {
1726 /* pp->active_link is valid iff any command is in flight */
1727 if (ap->qc_active && pp->active_link->sactive)
1728 qc_active = readl(port_mmio + PORT_SCR_ACT);
1729 else
1730 qc_active = readl(port_mmio + PORT_CMD_ISSUE);
1731 }
1732
1733
1734 rc = ata_qc_complete_multiple(ap, qc_active);
1735
1736 /* while resetting, invalid completions are expected */
1737 if (unlikely(rc < 0 && !resetting)) {
1738 ehi->err_mask |= AC_ERR_HSM;
1739 ehi->action |= ATA_EH_RESET;
1740 ata_port_freeze(ap);
1741 }
1742}
1743
1744irqreturn_t ahci_interrupt(int irq, void *dev_instance)
1745{
1746 struct ata_host *host = dev_instance;
1747 struct ahci_host_priv *hpriv;
1748 unsigned int i, handled = 0;
1749 void __iomem *mmio;
1750 u32 irq_stat, irq_masked;
1751
1752 VPRINTK("ENTER\n");
1753
1754 hpriv = host->private_data;
1755 mmio = hpriv->mmio;
1756
1757 /* sigh. 0xffffffff is a valid return from h/w */
1758 irq_stat = readl(mmio + HOST_IRQ_STAT);
1759 if (!irq_stat)
1760 return IRQ_NONE;
1761
1762 irq_masked = irq_stat & hpriv->port_map;
1763
1764 spin_lock(&host->lock);
1765
1766 for (i = 0; i < host->n_ports; i++) {
1767 struct ata_port *ap;
1768
1769 if (!(irq_masked & (1 << i)))
1770 continue;
1771
1772 ap = host->ports[i];
1773 if (ap) {
1774 ahci_port_intr(ap);
1775 VPRINTK("port %u\n", i);
1776 } else {
1777 VPRINTK("port %u (no irq)\n", i);
1778 if (ata_ratelimit())
1779 dev_warn(host->dev,
1780 "interrupt on disabled port %u\n", i);
1781 }
1782
1783 handled = 1;
1784 }
1785
1786 /* HOST_IRQ_STAT behaves as level triggered latch meaning that
1787 * it should be cleared after all the port events are cleared;
1788 * otherwise, it will raise a spurious interrupt after each
1789 * valid one. Please read section 10.6.2 of ahci 1.1 for more
1790 * information.
1791 *
1792 * Also, use the unmasked value to clear interrupt as spurious
1793 * pending event on a dummy port might cause screaming IRQ.
1794 */
1795 writel(irq_stat, mmio + HOST_IRQ_STAT);
1796
1797 spin_unlock(&host->lock);
1798
1799 VPRINTK("EXIT\n");
1800
1801 return IRQ_RETVAL(handled);
1802}
1803EXPORT_SYMBOL_GPL(ahci_interrupt);
1804
1805static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc)
1806{
1807 struct ata_port *ap = qc->ap;
1808 void __iomem *port_mmio = ahci_port_base(ap);
1809 struct ahci_port_priv *pp = ap->private_data;
1810
1811 /* Keep track of the currently active link. It will be used
1812 * in completion path to determine whether NCQ phase is in
1813 * progress.
1814 */
1815 pp->active_link = qc->dev->link;
1816
1817 if (qc->tf.protocol == ATA_PROT_NCQ)
1818 writel(1 << qc->tag, port_mmio + PORT_SCR_ACT);
1819
1820 if (pp->fbs_enabled && pp->fbs_last_dev != qc->dev->link->pmp) {
1821 u32 fbs = readl(port_mmio + PORT_FBS);
1822 fbs &= ~(PORT_FBS_DEV_MASK | PORT_FBS_DEC);
1823 fbs |= qc->dev->link->pmp << PORT_FBS_DEV_OFFSET;
1824 writel(fbs, port_mmio + PORT_FBS);
1825 pp->fbs_last_dev = qc->dev->link->pmp;
1826 }
1827
1828 writel(1 << qc->tag, port_mmio + PORT_CMD_ISSUE);
1829
1830 ahci_sw_activity(qc->dev->link);
1831
1832 return 0;
1833}
1834
1835static bool ahci_qc_fill_rtf(struct ata_queued_cmd *qc)
1836{
1837 struct ahci_port_priv *pp = qc->ap->private_data;
1838 u8 *rx_fis = pp->rx_fis;
1839
1840 if (pp->fbs_enabled)
1841 rx_fis += qc->dev->link->pmp * AHCI_RX_FIS_SZ;
1842
1843 /*
1844 * After a successful execution of an ATA PIO data-in command,
1845 * the device doesn't send D2H Reg FIS to update the TF and
1846 * the host should take TF and E_Status from the preceding PIO
1847 * Setup FIS.
1848 */
1849 if (qc->tf.protocol == ATA_PROT_PIO && qc->dma_dir == DMA_FROM_DEVICE &&
1850 !(qc->flags & ATA_QCFLAG_FAILED)) {
1851 ata_tf_from_fis(rx_fis + RX_FIS_PIO_SETUP, &qc->result_tf);
1852 qc->result_tf.command = (rx_fis + RX_FIS_PIO_SETUP)[15];
1853 } else
1854 ata_tf_from_fis(rx_fis + RX_FIS_D2H_REG, &qc->result_tf);
1855
1856 return true;
1857}
1858
1859static void ahci_freeze(struct ata_port *ap)
1860{
1861 void __iomem *port_mmio = ahci_port_base(ap);
1862
1863 /* turn IRQ off */
1864 writel(0, port_mmio + PORT_IRQ_MASK);
1865}
1866
1867static void ahci_thaw(struct ata_port *ap)
1868{
1869 struct ahci_host_priv *hpriv = ap->host->private_data;
1870 void __iomem *mmio = hpriv->mmio;
1871 void __iomem *port_mmio = ahci_port_base(ap);
1872 u32 tmp;
1873 struct ahci_port_priv *pp = ap->private_data;
1874
1875 /* clear IRQ */
1876 tmp = readl(port_mmio + PORT_IRQ_STAT);
1877 writel(tmp, port_mmio + PORT_IRQ_STAT);
1878 writel(1 << ap->port_no, mmio + HOST_IRQ_STAT);
1879
1880 /* turn IRQ back on */
1881 writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
1882}
1883
1884static void ahci_error_handler(struct ata_port *ap)
1885{
1886 if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
1887 /* restart engine */
1888 ahci_stop_engine(ap);
1889 ahci_start_engine(ap);
1890 }
1891
1892 sata_pmp_error_handler(ap);
1893
1894 if (!ata_dev_enabled(ap->link.device))
1895 ahci_stop_engine(ap);
1896}
1897
1898static void ahci_post_internal_cmd(struct ata_queued_cmd *qc)
1899{
1900 struct ata_port *ap = qc->ap;
1901
1902 /* make DMA engine forget about the failed command */
1903 if (qc->flags & ATA_QCFLAG_FAILED)
1904 ahci_kick_engine(ap);
1905}
1906
1907static void ahci_enable_fbs(struct ata_port *ap)
1908{
1909 struct ahci_port_priv *pp = ap->private_data;
1910 void __iomem *port_mmio = ahci_port_base(ap);
1911 u32 fbs;
1912 int rc;
1913
1914 if (!pp->fbs_supported)
1915 return;
1916
1917 fbs = readl(port_mmio + PORT_FBS);
1918 if (fbs & PORT_FBS_EN) {
1919 pp->fbs_enabled = true;
1920 pp->fbs_last_dev = -1; /* initialization */
1921 return;
1922 }
1923
1924 rc = ahci_stop_engine(ap);
1925 if (rc)
1926 return;
1927
1928 writel(fbs | PORT_FBS_EN, port_mmio + PORT_FBS);
1929 fbs = readl(port_mmio + PORT_FBS);
1930 if (fbs & PORT_FBS_EN) {
1931 dev_info(ap->host->dev, "FBS is enabled\n");
1932 pp->fbs_enabled = true;
1933 pp->fbs_last_dev = -1; /* initialization */
1934 } else
1935 dev_err(ap->host->dev, "Failed to enable FBS\n");
1936
1937 ahci_start_engine(ap);
1938}
1939
1940static void ahci_disable_fbs(struct ata_port *ap)
1941{
1942 struct ahci_port_priv *pp = ap->private_data;
1943 void __iomem *port_mmio = ahci_port_base(ap);
1944 u32 fbs;
1945 int rc;
1946
1947 if (!pp->fbs_supported)
1948 return;
1949
1950 fbs = readl(port_mmio + PORT_FBS);
1951 if ((fbs & PORT_FBS_EN) == 0) {
1952 pp->fbs_enabled = false;
1953 return;
1954 }
1955
1956 rc = ahci_stop_engine(ap);
1957 if (rc)
1958 return;
1959
1960 writel(fbs & ~PORT_FBS_EN, port_mmio + PORT_FBS);
1961 fbs = readl(port_mmio + PORT_FBS);
1962 if (fbs & PORT_FBS_EN)
1963 dev_err(ap->host->dev, "Failed to disable FBS\n");
1964 else {
1965 dev_info(ap->host->dev, "FBS is disabled\n");
1966 pp->fbs_enabled = false;
1967 }
1968
1969 ahci_start_engine(ap);
1970}
1971
1972static void ahci_pmp_attach(struct ata_port *ap)
1973{
1974 void __iomem *port_mmio = ahci_port_base(ap);
1975 struct ahci_port_priv *pp = ap->private_data;
1976 u32 cmd;
1977
1978 cmd = readl(port_mmio + PORT_CMD);
1979 cmd |= PORT_CMD_PMP;
1980 writel(cmd, port_mmio + PORT_CMD);
1981
1982 ahci_enable_fbs(ap);
1983
1984 pp->intr_mask |= PORT_IRQ_BAD_PMP;
1985
1986 /*
1987 * We must not change the port interrupt mask register if the
1988 * port is marked frozen, the value in pp->intr_mask will be
1989 * restored later when the port is thawed.
1990 *
1991 * Note that during initialization, the port is marked as
1992 * frozen since the irq handler is not yet registered.
1993 */
1994 if (!(ap->pflags & ATA_PFLAG_FROZEN))
1995 writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
1996}
1997
1998static void ahci_pmp_detach(struct ata_port *ap)
1999{
2000 void __iomem *port_mmio = ahci_port_base(ap);
2001 struct ahci_port_priv *pp = ap->private_data;
2002 u32 cmd;
2003
2004 ahci_disable_fbs(ap);
2005
2006 cmd = readl(port_mmio + PORT_CMD);
2007 cmd &= ~PORT_CMD_PMP;
2008 writel(cmd, port_mmio + PORT_CMD);
2009
2010 pp->intr_mask &= ~PORT_IRQ_BAD_PMP;
2011
2012 /* see comment above in ahci_pmp_attach() */
2013 if (!(ap->pflags & ATA_PFLAG_FROZEN))
2014 writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
2015}
2016
2017int ahci_port_resume(struct ata_port *ap)
2018{
2019 ahci_power_up(ap);
2020 ahci_start_port(ap);
2021
2022 if (sata_pmp_attached(ap))
2023 ahci_pmp_attach(ap);
2024 else
2025 ahci_pmp_detach(ap);
2026
2027 return 0;
2028}
2029EXPORT_SYMBOL_GPL(ahci_port_resume);
2030
2031#ifdef CONFIG_PM
2032static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg)
2033{
2034 const char *emsg = NULL;
2035 int rc;
2036
2037 rc = ahci_deinit_port(ap, &emsg);
2038 if (rc == 0)
2039 ahci_power_down(ap);
2040 else {
2041 ata_port_err(ap, "%s (%d)\n", emsg, rc);
2042 ata_port_freeze(ap);
2043 }
2044
2045 return rc;
2046}
2047#endif
2048
2049static int ahci_port_start(struct ata_port *ap)
2050{
2051 struct ahci_host_priv *hpriv = ap->host->private_data;
2052 struct device *dev = ap->host->dev;
2053 struct ahci_port_priv *pp;
2054 void *mem;
2055 dma_addr_t mem_dma;
2056 size_t dma_sz, rx_fis_sz;
2057
2058 pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
2059 if (!pp)
2060 return -ENOMEM;
2061
2062 /* check FBS capability */
2063 if ((hpriv->cap & HOST_CAP_FBS) && sata_pmp_supported(ap)) {
2064 void __iomem *port_mmio = ahci_port_base(ap);
2065 u32 cmd = readl(port_mmio + PORT_CMD);
2066 if (cmd & PORT_CMD_FBSCP)
2067 pp->fbs_supported = true;
2068 else if (hpriv->flags & AHCI_HFLAG_YES_FBS) {
2069 dev_info(dev, "port %d can do FBS, forcing FBSCP\n",
2070 ap->port_no);
2071 pp->fbs_supported = true;
2072 } else
2073 dev_warn(dev, "port %d is not capable of FBS\n",
2074 ap->port_no);
2075 }
2076
2077 if (pp->fbs_supported) {
2078 dma_sz = AHCI_PORT_PRIV_FBS_DMA_SZ;
2079 rx_fis_sz = AHCI_RX_FIS_SZ * 16;
2080 } else {
2081 dma_sz = AHCI_PORT_PRIV_DMA_SZ;
2082 rx_fis_sz = AHCI_RX_FIS_SZ;
2083 }
2084
2085 mem = dmam_alloc_coherent(dev, dma_sz, &mem_dma, GFP_KERNEL);
2086 if (!mem)
2087 return -ENOMEM;
2088 memset(mem, 0, dma_sz);
2089
2090 /*
2091 * First item in chunk of DMA memory: 32-slot command table,
2092 * 32 bytes each in size
2093 */
2094 pp->cmd_slot = mem;
2095 pp->cmd_slot_dma = mem_dma;
2096
2097 mem += AHCI_CMD_SLOT_SZ;
2098 mem_dma += AHCI_CMD_SLOT_SZ;
2099
2100 /*
2101 * Second item: Received-FIS area
2102 */
2103 pp->rx_fis = mem;
2104 pp->rx_fis_dma = mem_dma;
2105
2106 mem += rx_fis_sz;
2107 mem_dma += rx_fis_sz;
2108
2109 /*
2110 * Third item: data area for storing a single command
2111 * and its scatter-gather table
2112 */
2113 pp->cmd_tbl = mem;
2114 pp->cmd_tbl_dma = mem_dma;
2115
2116 /*
2117 * Save off initial list of interrupts to be enabled.
2118 * This could be changed later
2119 */
2120 pp->intr_mask = DEF_PORT_IRQ;
2121
2122 ap->private_data = pp;
2123
2124 /* engage engines, captain */
2125 return ahci_port_resume(ap);
2126}
2127
2128static void ahci_port_stop(struct ata_port *ap)
2129{
2130 const char *emsg = NULL;
2131 int rc;
2132
2133 /* de-initialize port */
2134 rc = ahci_deinit_port(ap, &emsg);
2135 if (rc)
2136 ata_port_warn(ap, "%s (%d)\n", emsg, rc);
2137}
2138
2139void ahci_print_info(struct ata_host *host, const char *scc_s)
2140{
2141 struct ahci_host_priv *hpriv = host->private_data;
2142 void __iomem *mmio = hpriv->mmio;
2143 u32 vers, cap, cap2, impl, speed;
2144 const char *speed_s;
2145
2146 vers = readl(mmio + HOST_VERSION);
2147 cap = hpriv->cap;
2148 cap2 = hpriv->cap2;
2149 impl = hpriv->port_map;
2150
2151 speed = (cap >> 20) & 0xf;
2152 if (speed == 1)
2153 speed_s = "1.5";
2154 else if (speed == 2)
2155 speed_s = "3";
2156 else if (speed == 3)
2157 speed_s = "6";
2158 else
2159 speed_s = "?";
2160
2161 dev_info(host->dev,
2162 "AHCI %02x%02x.%02x%02x "
2163 "%u slots %u ports %s Gbps 0x%x impl %s mode\n"
2164 ,
2165
2166 (vers >> 24) & 0xff,
2167 (vers >> 16) & 0xff,
2168 (vers >> 8) & 0xff,
2169 vers & 0xff,
2170
2171 ((cap >> 8) & 0x1f) + 1,
2172 (cap & 0x1f) + 1,
2173 speed_s,
2174 impl,
2175 scc_s);
2176
2177 dev_info(host->dev,
2178 "flags: "
2179 "%s%s%s%s%s%s%s"
2180 "%s%s%s%s%s%s%s"
2181 "%s%s%s%s%s%s\n"
2182 ,
2183
2184 cap & HOST_CAP_64 ? "64bit " : "",
2185 cap & HOST_CAP_NCQ ? "ncq " : "",
2186 cap & HOST_CAP_SNTF ? "sntf " : "",
2187 cap & HOST_CAP_MPS ? "ilck " : "",
2188 cap & HOST_CAP_SSS ? "stag " : "",
2189 cap & HOST_CAP_ALPM ? "pm " : "",
2190 cap & HOST_CAP_LED ? "led " : "",
2191 cap & HOST_CAP_CLO ? "clo " : "",
2192 cap & HOST_CAP_ONLY ? "only " : "",
2193 cap & HOST_CAP_PMP ? "pmp " : "",
2194 cap & HOST_CAP_FBS ? "fbs " : "",
2195 cap & HOST_CAP_PIO_MULTI ? "pio " : "",
2196 cap & HOST_CAP_SSC ? "slum " : "",
2197 cap & HOST_CAP_PART ? "part " : "",
2198 cap & HOST_CAP_CCC ? "ccc " : "",
2199 cap & HOST_CAP_EMS ? "ems " : "",
2200 cap & HOST_CAP_SXS ? "sxs " : "",
2201 cap2 & HOST_CAP2_APST ? "apst " : "",
2202 cap2 & HOST_CAP2_NVMHCI ? "nvmp " : "",
2203 cap2 & HOST_CAP2_BOH ? "boh " : ""
2204 );
2205}
2206EXPORT_SYMBOL_GPL(ahci_print_info);
2207
2208void ahci_set_em_messages(struct ahci_host_priv *hpriv,
2209 struct ata_port_info *pi)
2210{
2211 u8 messages;
2212 void __iomem *mmio = hpriv->mmio;
2213 u32 em_loc = readl(mmio + HOST_EM_LOC);
2214 u32 em_ctl = readl(mmio + HOST_EM_CTL);
2215
2216 if (!ahci_em_messages || !(hpriv->cap & HOST_CAP_EMS))
2217 return;
2218
2219 messages = (em_ctl & EM_CTRL_MSG_TYPE) >> 16;
2220
2221 if (messages) {
2222 /* store em_loc */
2223 hpriv->em_loc = ((em_loc >> 16) * 4);
2224 hpriv->em_buf_sz = ((em_loc & 0xff) * 4);
2225 hpriv->em_msg_type = messages;
2226 pi->flags |= ATA_FLAG_EM;
2227 if (!(em_ctl & EM_CTL_ALHD))
2228 pi->flags |= ATA_FLAG_SW_ACTIVITY;
2229 }
2230}
2231EXPORT_SYMBOL_GPL(ahci_set_em_messages);
2232
2233MODULE_AUTHOR("Jeff Garzik");
2234MODULE_DESCRIPTION("Common AHCI SATA low-level routines");
2235MODULE_LICENSE("GPL");