blob: 6f30a6f477ce9fcad6af86735e83f9dba56ed5cc [file] [log] [blame]
lh9ed821d2023-04-07 01:36:19 -07001/*
2 * Disk Array driver for HP Smart Array SAS controllers
3 * Copyright 2000, 2009 Hewlett-Packard Development Company, L.P.
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; version 2 of the License.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
12 * NON INFRINGEMENT. See the GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software
16 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
17 *
18 * Questions/Comments/Bugfixes to iss_storagedev@hp.com
19 *
20 */
21#ifndef HPSA_H
22#define HPSA_H
23
24#include <scsi/scsicam.h>
25
26#define IO_OK 0
27#define IO_ERROR 1
28
29struct ctlr_info;
30
31struct access_method {
32 void (*submit_command)(struct ctlr_info *h,
33 struct CommandList *c);
34 void (*set_intr_mask)(struct ctlr_info *h, unsigned long val);
35 unsigned long (*fifo_full)(struct ctlr_info *h);
36 bool (*intr_pending)(struct ctlr_info *h);
37 unsigned long (*command_completed)(struct ctlr_info *h);
38};
39
40struct hpsa_scsi_dev_t {
41 int devtype;
42 int bus, target, lun; /* as presented to the OS */
43 unsigned char scsi3addr[8]; /* as presented to the HW */
44#define RAID_CTLR_LUNID "\0\0\0\0\0\0\0\0"
45 unsigned char device_id[16]; /* from inquiry pg. 0x83 */
46 unsigned char vendor[8]; /* bytes 8-15 of inquiry data */
47 unsigned char model[16]; /* bytes 16-31 of inquiry data */
48 unsigned char raid_level; /* from inquiry page 0xC1 */
49};
50
51struct ctlr_info {
52 int ctlr;
53 char devname[8];
54 char *product_name;
55 struct pci_dev *pdev;
56 u32 board_id;
57 void __iomem *vaddr;
58 unsigned long paddr;
59 int nr_cmds; /* Number of commands allowed on this controller */
60 struct CfgTable __iomem *cfgtable;
61 int interrupts_enabled;
62 int major;
63 int max_commands;
64 int commands_outstanding;
65 int max_outstanding; /* Debug */
66 int usage_count; /* number of opens all all minor devices */
67# define PERF_MODE_INT 0
68# define DOORBELL_INT 1
69# define SIMPLE_MODE_INT 2
70# define MEMQ_MODE_INT 3
71 unsigned int intr[4];
72 unsigned int msix_vector;
73 unsigned int msi_vector;
74 int intr_mode; /* either PERF_MODE_INT or SIMPLE_MODE_INT */
75 struct access_method access;
76
77 /* queue and queue Info */
78 struct list_head reqQ;
79 struct list_head cmpQ;
80 unsigned int Qdepth;
81 unsigned int maxQsinceinit;
82 unsigned int maxSG;
83 spinlock_t lock;
84 int maxsgentries;
85 u8 max_cmd_sg_entries;
86 int chainsize;
87 struct SGDescriptor **cmd_sg_list;
88
89 /* pointers to command and error info pool */
90 struct CommandList *cmd_pool;
91 dma_addr_t cmd_pool_dhandle;
92 struct ErrorInfo *errinfo_pool;
93 dma_addr_t errinfo_pool_dhandle;
94 unsigned long *cmd_pool_bits;
95 int nr_allocs;
96 int nr_frees;
97 int scan_finished;
98 spinlock_t scan_lock;
99 wait_queue_head_t scan_wait_queue;
100
101 struct Scsi_Host *scsi_host;
102 spinlock_t devlock; /* to protect hba[ctlr]->dev[]; */
103 int ndevices; /* number of used elements in .dev[] array. */
104 struct hpsa_scsi_dev_t *dev[HPSA_MAX_DEVICES];
105 /*
106 * Performant mode tables.
107 */
108 u32 trans_support;
109 u32 trans_offset;
110 struct TransTable_struct *transtable;
111 unsigned long transMethod;
112
113 /*
114 * Performant mode completion buffer
115 */
116 u64 *reply_pool;
117 dma_addr_t reply_pool_dhandle;
118 u64 *reply_pool_head;
119 size_t reply_pool_size;
120 unsigned char reply_pool_wraparound;
121 u32 *blockFetchTable;
122 unsigned char *hba_inquiry_data;
123 u64 last_intr_timestamp;
124 u32 last_heartbeat;
125 u64 last_heartbeat_timestamp;
126 u32 heartbeat_sample_interval;
127 atomic_t firmware_flash_in_progress;
128 u32 lockup_detected;
129 struct list_head lockup_list;
130};
131#define HPSA_ABORT_MSG 0
132#define HPSA_DEVICE_RESET_MSG 1
133#define HPSA_RESET_TYPE_CONTROLLER 0x00
134#define HPSA_RESET_TYPE_BUS 0x01
135#define HPSA_RESET_TYPE_TARGET 0x03
136#define HPSA_RESET_TYPE_LUN 0x04
137#define HPSA_MSG_SEND_RETRY_LIMIT 10
138#define HPSA_MSG_SEND_RETRY_INTERVAL_MSECS (10000)
139
140/* Maximum time in seconds driver will wait for command completions
141 * when polling before giving up.
142 */
143#define HPSA_MAX_POLL_TIME_SECS (20)
144
145/* During SCSI error recovery, HPSA_TUR_RETRY_LIMIT defines
146 * how many times to retry TEST UNIT READY on a device
147 * while waiting for it to become ready before giving up.
148 * HPSA_MAX_WAIT_INTERVAL_SECS is the max wait interval
149 * between sending TURs while waiting for a device
150 * to become ready.
151 */
152#define HPSA_TUR_RETRY_LIMIT (20)
153#define HPSA_MAX_WAIT_INTERVAL_SECS (30)
154
155/* HPSA_BOARD_READY_WAIT_SECS is how long to wait for a board
156 * to become ready, in seconds, before giving up on it.
157 * HPSA_BOARD_READY_POLL_INTERVAL_MSECS * is how long to wait
158 * between polling the board to see if it is ready, in
159 * milliseconds. HPSA_BOARD_READY_POLL_INTERVAL and
160 * HPSA_BOARD_READY_ITERATIONS are derived from those.
161 */
162#define HPSA_BOARD_READY_WAIT_SECS (120)
163#define HPSA_BOARD_NOT_READY_WAIT_SECS (100)
164#define HPSA_BOARD_READY_POLL_INTERVAL_MSECS (100)
165#define HPSA_BOARD_READY_POLL_INTERVAL \
166 ((HPSA_BOARD_READY_POLL_INTERVAL_MSECS * HZ) / 1000)
167#define HPSA_BOARD_READY_ITERATIONS \
168 ((HPSA_BOARD_READY_WAIT_SECS * 1000) / \
169 HPSA_BOARD_READY_POLL_INTERVAL_MSECS)
170#define HPSA_BOARD_NOT_READY_ITERATIONS \
171 ((HPSA_BOARD_NOT_READY_WAIT_SECS * 1000) / \
172 HPSA_BOARD_READY_POLL_INTERVAL_MSECS)
173#define HPSA_POST_RESET_PAUSE_MSECS (3000)
174#define HPSA_POST_RESET_NOOP_RETRIES (12)
175
176/* Defining the diffent access_menthods */
177/*
178 * Memory mapped FIFO interface (SMART 53xx cards)
179 */
180#define SA5_DOORBELL 0x20
181#define SA5_REQUEST_PORT_OFFSET 0x40
182#define SA5_REPLY_INTR_MASK_OFFSET 0x34
183#define SA5_REPLY_PORT_OFFSET 0x44
184#define SA5_INTR_STATUS 0x30
185#define SA5_SCRATCHPAD_OFFSET 0xB0
186
187#define SA5_CTCFG_OFFSET 0xB4
188#define SA5_CTMEM_OFFSET 0xB8
189
190#define SA5_INTR_OFF 0x08
191#define SA5B_INTR_OFF 0x04
192#define SA5_INTR_PENDING 0x08
193#define SA5B_INTR_PENDING 0x04
194#define FIFO_EMPTY 0xffffffff
195#define HPSA_FIRMWARE_READY 0xffff0000 /* value in scratchpad register */
196
197#define HPSA_ERROR_BIT 0x02
198
199/* Performant mode flags */
200#define SA5_PERF_INTR_PENDING 0x04
201#define SA5_PERF_INTR_OFF 0x05
202#define SA5_OUTDB_STATUS_PERF_BIT 0x01
203#define SA5_OUTDB_CLEAR_PERF_BIT 0x01
204#define SA5_OUTDB_CLEAR 0xA0
205#define SA5_OUTDB_CLEAR_PERF_BIT 0x01
206#define SA5_OUTDB_STATUS 0x9C
207
208
209#define HPSA_INTR_ON 1
210#define HPSA_INTR_OFF 0
211/*
212 Send the command to the hardware
213*/
214static void SA5_submit_command(struct ctlr_info *h,
215 struct CommandList *c)
216{
217 dev_dbg(&h->pdev->dev, "Sending %x, tag = %x\n", c->busaddr,
218 c->Header.Tag.lower);
219 writel(c->busaddr, h->vaddr + SA5_REQUEST_PORT_OFFSET);
220 (void) readl(h->vaddr + SA5_SCRATCHPAD_OFFSET);
221 h->commands_outstanding++;
222 if (h->commands_outstanding > h->max_outstanding)
223 h->max_outstanding = h->commands_outstanding;
224}
225
226/*
227 * This card is the opposite of the other cards.
228 * 0 turns interrupts on...
229 * 0x08 turns them off...
230 */
231static void SA5_intr_mask(struct ctlr_info *h, unsigned long val)
232{
233 if (val) { /* Turn interrupts on */
234 h->interrupts_enabled = 1;
235 writel(0, h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
236 (void) readl(h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
237 } else { /* Turn them off */
238 h->interrupts_enabled = 0;
239 writel(SA5_INTR_OFF,
240 h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
241 (void) readl(h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
242 }
243}
244
245static void SA5_performant_intr_mask(struct ctlr_info *h, unsigned long val)
246{
247 if (val) { /* turn on interrupts */
248 h->interrupts_enabled = 1;
249 writel(0, h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
250 (void) readl(h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
251 } else {
252 h->interrupts_enabled = 0;
253 writel(SA5_PERF_INTR_OFF,
254 h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
255 (void) readl(h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
256 }
257}
258
259static unsigned long SA5_performant_completed(struct ctlr_info *h)
260{
261 unsigned long register_value = FIFO_EMPTY;
262
263 /* flush the controller write of the reply queue by reading
264 * outbound doorbell status register.
265 */
266 register_value = readl(h->vaddr + SA5_OUTDB_STATUS);
267 /* msi auto clears the interrupt pending bit. */
268 if (!(h->msi_vector || h->msix_vector)) {
269 writel(SA5_OUTDB_CLEAR_PERF_BIT, h->vaddr + SA5_OUTDB_CLEAR);
270 /* Do a read in order to flush the write to the controller
271 * (as per spec.)
272 */
273 register_value = readl(h->vaddr + SA5_OUTDB_STATUS);
274 }
275
276 if ((*(h->reply_pool_head) & 1) == (h->reply_pool_wraparound)) {
277 register_value = *(h->reply_pool_head);
278 (h->reply_pool_head)++;
279 h->commands_outstanding--;
280 } else {
281 register_value = FIFO_EMPTY;
282 }
283 /* Check for wraparound */
284 if (h->reply_pool_head == (h->reply_pool + h->max_commands)) {
285 h->reply_pool_head = h->reply_pool;
286 h->reply_pool_wraparound ^= 1;
287 }
288
289 return register_value;
290}
291
292/*
293 * Returns true if fifo is full.
294 *
295 */
296static unsigned long SA5_fifo_full(struct ctlr_info *h)
297{
298 if (h->commands_outstanding >= h->max_commands)
299 return 1;
300 else
301 return 0;
302
303}
304/*
305 * returns value read from hardware.
306 * returns FIFO_EMPTY if there is nothing to read
307 */
308static unsigned long SA5_completed(struct ctlr_info *h)
309{
310 unsigned long register_value
311 = readl(h->vaddr + SA5_REPLY_PORT_OFFSET);
312
313 if (register_value != FIFO_EMPTY)
314 h->commands_outstanding--;
315
316#ifdef HPSA_DEBUG
317 if (register_value != FIFO_EMPTY)
318 dev_dbg(&h->pdev->dev, "Read %lx back from board\n",
319 register_value);
320 else
321 dev_dbg(&h->pdev->dev, "FIFO Empty read\n");
322#endif
323
324 return register_value;
325}
326/*
327 * Returns true if an interrupt is pending..
328 */
329static bool SA5_intr_pending(struct ctlr_info *h)
330{
331 unsigned long register_value =
332 readl(h->vaddr + SA5_INTR_STATUS);
333 dev_dbg(&h->pdev->dev, "intr_pending %lx\n", register_value);
334 return register_value & SA5_INTR_PENDING;
335}
336
337static bool SA5_performant_intr_pending(struct ctlr_info *h)
338{
339 unsigned long register_value = readl(h->vaddr + SA5_INTR_STATUS);
340
341 if (!register_value)
342 return false;
343
344 if (h->msi_vector || h->msix_vector)
345 return true;
346
347 /* Read outbound doorbell to flush */
348 register_value = readl(h->vaddr + SA5_OUTDB_STATUS);
349 return register_value & SA5_OUTDB_STATUS_PERF_BIT;
350}
351
352static struct access_method SA5_access = {
353 SA5_submit_command,
354 SA5_intr_mask,
355 SA5_fifo_full,
356 SA5_intr_pending,
357 SA5_completed,
358};
359
360static struct access_method SA5_performant_access = {
361 SA5_submit_command,
362 SA5_performant_intr_mask,
363 SA5_fifo_full,
364 SA5_performant_intr_pending,
365 SA5_performant_completed,
366};
367
368struct board_type {
369 u32 board_id;
370 char *product_name;
371 struct access_method *access;
372};
373
374#endif /* HPSA_H */
375