blob: c0300242db86161efffef9dc9902abe30f4a7311 [file] [log] [blame]
lh9ed821d2023-04-07 01:36:19 -07001/*
2 * This file contains work-arounds for many known PCI hardware
3 * bugs. Devices present only on certain architectures (host
4 * bridges et cetera) should be handled in arch-specific code.
5 *
6 * Note: any quirks for hotpluggable devices must _NOT_ be declared __init.
7 *
8 * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
9 *
10 * Init/reset quirks for USB host controllers should be in the
11 * USB quirks file, where their drivers can access reuse it.
12 *
13 * The bridge optimization stuff has been removed. If you really
14 * have a silly BIOS which is unable to set your host bridge right,
15 * use the PowerTweak utility (see http://powertweak.sourceforge.net).
16 */
17
18#include <linux/types.h>
19#include <linux/kernel.h>
20#include <linux/export.h>
21#include <linux/pci.h>
22#include <linux/init.h>
23#include <linux/delay.h>
24#include <linux/acpi.h>
25#include <linux/kallsyms.h>
26#include <linux/dmi.h>
27#include <linux/pci-aspm.h>
28#include <linux/ioport.h>
29#include <linux/sched.h>
30#include <linux/ktime.h>
31#include <linux/mm.h>
32#include <asm/dma.h> /* isa_dma_bridge_buggy */
33#include "pci.h"
34
35/*
36 * Decoding should be disabled for a PCI device during BAR sizing to avoid
37 * conflict. But doing so may cause problems on host bridge and perhaps other
38 * key system devices. For devices that need to have mmio decoding always-on,
39 * we need to set the dev->mmio_always_on bit.
40 */
41static void __devinit quirk_mmio_always_on(struct pci_dev *dev)
42{
43 dev->mmio_always_on = 1;
44}
45DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_ANY_ID, PCI_ANY_ID,
46 PCI_CLASS_BRIDGE_HOST, 8, quirk_mmio_always_on);
47
48/* The Mellanox Tavor device gives false positive parity errors
49 * Mark this device with a broken_parity_status, to allow
50 * PCI scanning code to "skip" this now blacklisted device.
51 */
52static void __devinit quirk_mellanox_tavor(struct pci_dev *dev)
53{
54 dev->broken_parity_status = 1; /* This device gives false positives */
55}
56DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX,PCI_DEVICE_ID_MELLANOX_TAVOR,quirk_mellanox_tavor);
57DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX,PCI_DEVICE_ID_MELLANOX_TAVOR_BRIDGE,quirk_mellanox_tavor);
58
59/* Deal with broken BIOS'es that neglect to enable passive release,
60 which can cause problems in combination with the 82441FX/PPro MTRRs */
61static void quirk_passive_release(struct pci_dev *dev)
62{
63 struct pci_dev *d = NULL;
64 unsigned char dlc;
65
66 /* We have to make sure a particular bit is set in the PIIX3
67 ISA bridge, so we have to go out and find it. */
68 while ((d = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, d))) {
69 pci_read_config_byte(d, 0x82, &dlc);
70 if (!(dlc & 1<<1)) {
71 dev_info(&d->dev, "PIIX3: Enabling Passive Release\n");
72 dlc |= 1<<1;
73 pci_write_config_byte(d, 0x82, dlc);
74 }
75 }
76}
77DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
78DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
79
80/* The VIA VP2/VP3/MVP3 seem to have some 'features'. There may be a workaround
81 but VIA don't answer queries. If you happen to have good contacts at VIA
82 ask them for me please -- Alan
83
84 This appears to be BIOS not version dependent. So presumably there is a
85 chipset level fix */
86
87static void __devinit quirk_isa_dma_hangs(struct pci_dev *dev)
88{
89 if (!isa_dma_bridge_buggy) {
90 isa_dma_bridge_buggy=1;
91 dev_info(&dev->dev, "Activating ISA DMA hang workarounds\n");
92 }
93}
94 /*
95 * Its not totally clear which chipsets are the problematic ones
96 * We know 82C586 and 82C596 variants are affected.
97 */
98DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_0, quirk_isa_dma_hangs);
99DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C596, quirk_isa_dma_hangs);
100DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, quirk_isa_dma_hangs);
101DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, quirk_isa_dma_hangs);
102DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_1, quirk_isa_dma_hangs);
103DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_2, quirk_isa_dma_hangs);
104DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_3, quirk_isa_dma_hangs);
105
106/*
107 * Intel NM10 "TigerPoint" LPC PM1a_STS.BM_STS must be clear
108 * for some HT machines to use C4 w/o hanging.
109 */
110static void __devinit quirk_tigerpoint_bm_sts(struct pci_dev *dev)
111{
112 u32 pmbase;
113 u16 pm1a;
114
115 pci_read_config_dword(dev, 0x40, &pmbase);
116 pmbase = pmbase & 0xff80;
117 pm1a = inw(pmbase);
118
119 if (pm1a & 0x10) {
120 dev_info(&dev->dev, FW_BUG "TigerPoint LPC.BM_STS cleared\n");
121 outw(0x10, pmbase);
122 }
123}
124DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_TGP_LPC, quirk_tigerpoint_bm_sts);
125
126/*
127 * Chipsets where PCI->PCI transfers vanish or hang
128 */
129static void __devinit quirk_nopcipci(struct pci_dev *dev)
130{
131 if ((pci_pci_problems & PCIPCI_FAIL)==0) {
132 dev_info(&dev->dev, "Disabling direct PCI/PCI transfers\n");
133 pci_pci_problems |= PCIPCI_FAIL;
134 }
135}
136DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5597, quirk_nopcipci);
137DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_496, quirk_nopcipci);
138
139static void __devinit quirk_nopciamd(struct pci_dev *dev)
140{
141 u8 rev;
142 pci_read_config_byte(dev, 0x08, &rev);
143 if (rev == 0x13) {
144 /* Erratum 24 */
145 dev_info(&dev->dev, "Chipset erratum: Disabling direct PCI/AGP transfers\n");
146 pci_pci_problems |= PCIAGP_FAIL;
147 }
148}
149DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8151_0, quirk_nopciamd);
150
151/*
152 * Triton requires workarounds to be used by the drivers
153 */
154static void __devinit quirk_triton(struct pci_dev *dev)
155{
156 if ((pci_pci_problems&PCIPCI_TRITON)==0) {
157 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
158 pci_pci_problems |= PCIPCI_TRITON;
159 }
160}
161DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437, quirk_triton);
162DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437VX, quirk_triton);
163DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439, quirk_triton);
164DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439TX, quirk_triton);
165
166/*
167 * VIA Apollo KT133 needs PCI latency patch
168 * Made according to a windows driver based patch by George E. Breese
169 * see PCI Latency Adjust on http://www.viahardware.com/download/viatweak.shtm
170 * and http://www.georgebreese.com/net/software/#PCI
171 * Also see http://www.au-ja.org/review-kt133a-1-en.phtml for
172 * the info on which Mr Breese based his work.
173 *
174 * Updated based on further information from the site and also on
175 * information provided by VIA
176 */
177static void quirk_vialatency(struct pci_dev *dev)
178{
179 struct pci_dev *p;
180 u8 busarb;
181 /* Ok we have a potential problem chipset here. Now see if we have
182 a buggy southbridge */
183
184 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, NULL);
185 if (p!=NULL) {
186 /* 0x40 - 0x4f == 686B, 0x10 - 0x2f == 686A; thanks Dan Hollis */
187 /* Check for buggy part revisions */
188 if (p->revision < 0x40 || p->revision > 0x42)
189 goto exit;
190 } else {
191 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, NULL);
192 if (p==NULL) /* No problem parts */
193 goto exit;
194 /* Check for buggy part revisions */
195 if (p->revision < 0x10 || p->revision > 0x12)
196 goto exit;
197 }
198
199 /*
200 * Ok we have the problem. Now set the PCI master grant to
201 * occur every master grant. The apparent bug is that under high
202 * PCI load (quite common in Linux of course) you can get data
203 * loss when the CPU is held off the bus for 3 bus master requests
204 * This happens to include the IDE controllers....
205 *
206 * VIA only apply this fix when an SB Live! is present but under
207 * both Linux and Windows this isn't enough, and we have seen
208 * corruption without SB Live! but with things like 3 UDMA IDE
209 * controllers. So we ignore that bit of the VIA recommendation..
210 */
211
212 pci_read_config_byte(dev, 0x76, &busarb);
213 /* Set bit 4 and bi 5 of byte 76 to 0x01
214 "Master priority rotation on every PCI master grant */
215 busarb &= ~(1<<5);
216 busarb |= (1<<4);
217 pci_write_config_byte(dev, 0x76, busarb);
218 dev_info(&dev->dev, "Applying VIA southbridge workaround\n");
219exit:
220 pci_dev_put(p);
221}
222DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
223DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
224DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
225/* Must restore this on a resume from RAM */
226DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
227DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
228DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
229
230/*
231 * VIA Apollo VP3 needs ETBF on BT848/878
232 */
233static void __devinit quirk_viaetbf(struct pci_dev *dev)
234{
235 if ((pci_pci_problems&PCIPCI_VIAETBF)==0) {
236 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
237 pci_pci_problems |= PCIPCI_VIAETBF;
238 }
239}
240DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_viaetbf);
241
242static void __devinit quirk_vsfx(struct pci_dev *dev)
243{
244 if ((pci_pci_problems&PCIPCI_VSFX)==0) {
245 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
246 pci_pci_problems |= PCIPCI_VSFX;
247 }
248}
249DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C576, quirk_vsfx);
250
251/*
252 * Ali Magik requires workarounds to be used by the drivers
253 * that DMA to AGP space. Latency must be set to 0xA and triton
254 * workaround applied too
255 * [Info kindly provided by ALi]
256 */
257static void __init quirk_alimagik(struct pci_dev *dev)
258{
259 if ((pci_pci_problems&PCIPCI_ALIMAGIK)==0) {
260 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
261 pci_pci_problems |= PCIPCI_ALIMAGIK|PCIPCI_TRITON;
262 }
263}
264DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1647, quirk_alimagik);
265DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1651, quirk_alimagik);
266
267/*
268 * Natoma has some interesting boundary conditions with Zoran stuff
269 * at least
270 */
271static void __devinit quirk_natoma(struct pci_dev *dev)
272{
273 if ((pci_pci_problems&PCIPCI_NATOMA)==0) {
274 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
275 pci_pci_problems |= PCIPCI_NATOMA;
276 }
277}
278DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_natoma);
279DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_0, quirk_natoma);
280DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_1, quirk_natoma);
281DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_0, quirk_natoma);
282DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_1, quirk_natoma);
283DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_2, quirk_natoma);
284
285/*
286 * This chip can cause PCI parity errors if config register 0xA0 is read
287 * while DMAs are occurring.
288 */
289static void __devinit quirk_citrine(struct pci_dev *dev)
290{
291 dev->cfg_size = 0xA0;
292}
293DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_IBM_CITRINE, quirk_citrine);
294
295/* On IBM Crocodile ipr SAS adapters, expand BAR to system page size */
296static void quirk_extend_bar_to_page(struct pci_dev *dev)
297{
298 int i;
299
300 for (i = 0; i < PCI_STD_RESOURCE_END; i++) {
301 struct resource *r = &dev->resource[i];
302
303 if (r->flags & IORESOURCE_MEM && resource_size(r) < PAGE_SIZE) {
304 r->end = PAGE_SIZE - 1;
305 r->start = 0;
306 r->flags |= IORESOURCE_UNSET;
307 dev_info(&dev->dev, "expanded BAR %d to page size: %pR\n",
308 i, r);
309 }
310 }
311}
312DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, 0x034a, quirk_extend_bar_to_page);
313
314/*
315 * S3 868 and 968 chips report region size equal to 32M, but they decode 64M.
316 * If it's needed, re-allocate the region.
317 */
318static void __devinit quirk_s3_64M(struct pci_dev *dev)
319{
320 struct resource *r = &dev->resource[0];
321
322 if ((r->start & 0x3ffffff) || r->end != r->start + 0x3ffffff) {
323 r->start = 0;
324 r->end = 0x3ffffff;
325 }
326}
327DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_868, quirk_s3_64M);
328DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_968, quirk_s3_64M);
329
330static void quirk_io(struct pci_dev *dev, int pos, unsigned size,
331 const char *name)
332{
333 u32 region;
334 struct pci_bus_region bus_region;
335 struct resource *res = dev->resource + pos;
336
337 pci_read_config_dword(dev, PCI_BASE_ADDRESS_0 + (pos << 2), &region);
338
339 if (!region)
340 return;
341
342 res->name = pci_name(dev);
343 res->flags = region & ~PCI_BASE_ADDRESS_IO_MASK;
344 res->flags |=
345 (IORESOURCE_IO | IORESOURCE_PCI_FIXED | IORESOURCE_SIZEALIGN);
346 region &= ~(size - 1);
347
348 /* Convert from PCI bus to resource space */
349 bus_region.start = region;
350 bus_region.end = region + size - 1;
351 pcibios_bus_to_resource(dev->bus, res, &bus_region);
352
353 dev_info(&dev->dev, FW_BUG "%s quirk: reg 0x%x: %pR\n",
354 name, PCI_BASE_ADDRESS_0 + (pos << 2), res);
355}
356
357/*
358 * Some CS5536 BIOSes (for example, the Soekris NET5501 board w/ comBIOS
359 * ver. 1.33 20070103) don't set the correct ISA PCI region header info.
360 * BAR0 should be 8 bytes; instead, it may be set to something like 8k
361 * (which conflicts w/ BAR1's memory range).
362 *
363 * CS553x's ISA PCI BARs may also be read-only (ref:
364 * https://bugzilla.kernel.org/show_bug.cgi?id=85991 - Comment #4 forward).
365 */
366static void __devinit quirk_cs5536_vsa(struct pci_dev *dev)
367{
368 static char *name = "CS5536 ISA bridge";
369
370 if (pci_resource_len(dev, 0) != 8) {
371 quirk_io(dev, 0, 8, name); /* SMB */
372 quirk_io(dev, 1, 256, name); /* GPIO */
373 quirk_io(dev, 2, 64, name); /* MFGPT */
374 dev_info(&dev->dev, "%s bug detected (incorrect header); workaround applied\n",
375 name);
376 }
377}
378DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_CS5536_ISA, quirk_cs5536_vsa);
379
380static void __devinit quirk_io_region(struct pci_dev *dev, unsigned region,
381 unsigned size, int nr, const char *name)
382{
383 region &= ~(size-1);
384 if (region) {
385 struct pci_bus_region bus_region;
386 struct resource *res = dev->resource + nr;
387
388 res->name = pci_name(dev);
389 res->start = region;
390 res->end = region + size - 1;
391 res->flags = IORESOURCE_IO;
392
393 /* Convert from PCI bus to resource space. */
394 bus_region.start = res->start;
395 bus_region.end = res->end;
396 pcibios_bus_to_resource(dev->bus, res, &bus_region);
397
398 if (pci_claim_resource(dev, nr) == 0)
399 dev_info(&dev->dev, "quirk: %pR claimed by %s\n",
400 res, name);
401 }
402}
403
404/*
405 * ATI Northbridge setups MCE the processor if you even
406 * read somewhere between 0x3b0->0x3bb or read 0x3d3
407 */
408static void __devinit quirk_ati_exploding_mce(struct pci_dev *dev)
409{
410 dev_info(&dev->dev, "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb\n");
411 /* Mae rhaid i ni beidio ag edrych ar y lleoliadiau I/O hyn */
412 request_region(0x3b0, 0x0C, "RadeonIGP");
413 request_region(0x3d3, 0x01, "RadeonIGP");
414}
415DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS100, quirk_ati_exploding_mce);
416
417/*
418 * Let's make the southbridge information explicit instead
419 * of having to worry about people probing the ACPI areas,
420 * for example.. (Yes, it happens, and if you read the wrong
421 * ACPI register it will put the machine to sleep with no
422 * way of waking it up again. Bummer).
423 *
424 * ALI M7101: Two IO regions pointed to by words at
425 * 0xE0 (64 bytes of ACPI registers)
426 * 0xE2 (32 bytes of SMB registers)
427 */
428static void __devinit quirk_ali7101_acpi(struct pci_dev *dev)
429{
430 u16 region;
431
432 pci_read_config_word(dev, 0xE0, &region);
433 quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES, "ali7101 ACPI");
434 pci_read_config_word(dev, 0xE2, &region);
435 quirk_io_region(dev, region, 32, PCI_BRIDGE_RESOURCES+1, "ali7101 SMB");
436}
437DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M7101, quirk_ali7101_acpi);
438
439static void piix4_io_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
440{
441 u32 devres;
442 u32 mask, size, base;
443
444 pci_read_config_dword(dev, port, &devres);
445 if ((devres & enable) != enable)
446 return;
447 mask = (devres >> 16) & 15;
448 base = devres & 0xffff;
449 size = 16;
450 for (;;) {
451 unsigned bit = size >> 1;
452 if ((bit & mask) == bit)
453 break;
454 size = bit;
455 }
456 /*
457 * For now we only print it out. Eventually we'll want to
458 * reserve it (at least if it's in the 0x1000+ range), but
459 * let's get enough confirmation reports first.
460 */
461 base &= -size;
462 dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base, base + size - 1);
463}
464
465static void piix4_mem_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
466{
467 u32 devres;
468 u32 mask, size, base;
469
470 pci_read_config_dword(dev, port, &devres);
471 if ((devres & enable) != enable)
472 return;
473 base = devres & 0xffff0000;
474 mask = (devres & 0x3f) << 16;
475 size = 128 << 16;
476 for (;;) {
477 unsigned bit = size >> 1;
478 if ((bit & mask) == bit)
479 break;
480 size = bit;
481 }
482 /*
483 * For now we only print it out. Eventually we'll want to
484 * reserve it, but let's get enough confirmation reports first.
485 */
486 base &= -size;
487 dev_info(&dev->dev, "%s MMIO at %04x-%04x\n", name, base, base + size - 1);
488}
489
490/*
491 * PIIX4 ACPI: Two IO regions pointed to by longwords at
492 * 0x40 (64 bytes of ACPI registers)
493 * 0x90 (16 bytes of SMB registers)
494 * and a few strange programmable PIIX4 device resources.
495 */
496static void __devinit quirk_piix4_acpi(struct pci_dev *dev)
497{
498 u32 region, res_a;
499
500 pci_read_config_dword(dev, 0x40, &region);
501 quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES, "PIIX4 ACPI");
502 pci_read_config_dword(dev, 0x90, &region);
503 quirk_io_region(dev, region, 16, PCI_BRIDGE_RESOURCES+1, "PIIX4 SMB");
504
505 /* Device resource A has enables for some of the other ones */
506 pci_read_config_dword(dev, 0x5c, &res_a);
507
508 piix4_io_quirk(dev, "PIIX4 devres B", 0x60, 3 << 21);
509 piix4_io_quirk(dev, "PIIX4 devres C", 0x64, 3 << 21);
510
511 /* Device resource D is just bitfields for static resources */
512
513 /* Device 12 enabled? */
514 if (res_a & (1 << 29)) {
515 piix4_io_quirk(dev, "PIIX4 devres E", 0x68, 1 << 20);
516 piix4_mem_quirk(dev, "PIIX4 devres F", 0x6c, 1 << 7);
517 }
518 /* Device 13 enabled? */
519 if (res_a & (1 << 30)) {
520 piix4_io_quirk(dev, "PIIX4 devres G", 0x70, 1 << 20);
521 piix4_mem_quirk(dev, "PIIX4 devres H", 0x74, 1 << 7);
522 }
523 piix4_io_quirk(dev, "PIIX4 devres I", 0x78, 1 << 20);
524 piix4_io_quirk(dev, "PIIX4 devres J", 0x7c, 1 << 20);
525}
526DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3, quirk_piix4_acpi);
527DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_3, quirk_piix4_acpi);
528
529#define ICH_PMBASE 0x40
530#define ICH_ACPI_CNTL 0x44
531#define ICH4_ACPI_EN 0x10
532#define ICH6_ACPI_EN 0x80
533#define ICH4_GPIOBASE 0x58
534#define ICH4_GPIO_CNTL 0x5c
535#define ICH4_GPIO_EN 0x10
536#define ICH6_GPIOBASE 0x48
537#define ICH6_GPIO_CNTL 0x4c
538#define ICH6_GPIO_EN 0x10
539
540/*
541 * ICH4, ICH4-M, ICH5, ICH5-M ACPI: Three IO regions pointed to by longwords at
542 * 0x40 (128 bytes of ACPI, GPIO & TCO registers)
543 * 0x58 (64 bytes of GPIO I/O space)
544 */
545static void __devinit quirk_ich4_lpc_acpi(struct pci_dev *dev)
546{
547 u32 region;
548 u8 enable;
549
550 /*
551 * The check for PCIBIOS_MIN_IO is to ensure we won't create a conflict
552 * with low legacy (and fixed) ports. We don't know the decoding
553 * priority and can't tell whether the legacy device or the one created
554 * here is really at that address. This happens on boards with broken
555 * BIOSes.
556 */
557
558 pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable);
559 if (enable & ICH4_ACPI_EN) {
560 pci_read_config_dword(dev, ICH_PMBASE, &region);
561 region &= PCI_BASE_ADDRESS_IO_MASK;
562 if (region >= PCIBIOS_MIN_IO)
563 quirk_io_region(dev, region, 128, PCI_BRIDGE_RESOURCES,
564 "ICH4 ACPI/GPIO/TCO");
565 }
566
567 pci_read_config_byte(dev, ICH4_GPIO_CNTL, &enable);
568 if (enable & ICH4_GPIO_EN) {
569 pci_read_config_dword(dev, ICH4_GPIOBASE, &region);
570 region &= PCI_BASE_ADDRESS_IO_MASK;
571 if (region >= PCIBIOS_MIN_IO)
572 quirk_io_region(dev, region, 64,
573 PCI_BRIDGE_RESOURCES + 1, "ICH4 GPIO");
574 }
575}
576DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, quirk_ich4_lpc_acpi);
577DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_0, quirk_ich4_lpc_acpi);
578DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, quirk_ich4_lpc_acpi);
579DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_10, quirk_ich4_lpc_acpi);
580DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, quirk_ich4_lpc_acpi);
581DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, quirk_ich4_lpc_acpi);
582DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, quirk_ich4_lpc_acpi);
583DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, quirk_ich4_lpc_acpi);
584DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, quirk_ich4_lpc_acpi);
585DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_1, quirk_ich4_lpc_acpi);
586
587static void __devinit ich6_lpc_acpi_gpio(struct pci_dev *dev)
588{
589 u32 region;
590 u8 enable;
591
592 pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable);
593 if (enable & ICH6_ACPI_EN) {
594 pci_read_config_dword(dev, ICH_PMBASE, &region);
595 region &= PCI_BASE_ADDRESS_IO_MASK;
596 if (region >= PCIBIOS_MIN_IO)
597 quirk_io_region(dev, region, 128, PCI_BRIDGE_RESOURCES,
598 "ICH6 ACPI/GPIO/TCO");
599 }
600
601 pci_read_config_byte(dev, ICH6_GPIO_CNTL, &enable);
602 if (enable & ICH6_GPIO_EN) {
603 pci_read_config_dword(dev, ICH6_GPIOBASE, &region);
604 region &= PCI_BASE_ADDRESS_IO_MASK;
605 if (region >= PCIBIOS_MIN_IO)
606 quirk_io_region(dev, region, 64,
607 PCI_BRIDGE_RESOURCES + 1, "ICH6 GPIO");
608 }
609}
610
611static void __devinit ich6_lpc_generic_decode(struct pci_dev *dev, unsigned reg, const char *name, int dynsize)
612{
613 u32 val;
614 u32 size, base;
615
616 pci_read_config_dword(dev, reg, &val);
617
618 /* Enabled? */
619 if (!(val & 1))
620 return;
621 base = val & 0xfffc;
622 if (dynsize) {
623 /*
624 * This is not correct. It is 16, 32 or 64 bytes depending on
625 * register D31:F0:ADh bits 5:4.
626 *
627 * But this gets us at least _part_ of it.
628 */
629 size = 16;
630 } else {
631 size = 128;
632 }
633 base &= ~(size-1);
634
635 /* Just print it out for now. We should reserve it after more debugging */
636 dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base, base+size-1);
637}
638
639static void __devinit quirk_ich6_lpc(struct pci_dev *dev)
640{
641 /* Shared ACPI/GPIO decode with all ICH6+ */
642 ich6_lpc_acpi_gpio(dev);
643
644 /* ICH6-specific generic IO decode */
645 ich6_lpc_generic_decode(dev, 0x84, "LPC Generic IO decode 1", 0);
646 ich6_lpc_generic_decode(dev, 0x88, "LPC Generic IO decode 2", 1);
647}
648DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_0, quirk_ich6_lpc);
649DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, quirk_ich6_lpc);
650
651static void __devinit ich7_lpc_generic_decode(struct pci_dev *dev, unsigned reg, const char *name)
652{
653 u32 val;
654 u32 mask, base;
655
656 pci_read_config_dword(dev, reg, &val);
657
658 /* Enabled? */
659 if (!(val & 1))
660 return;
661
662 /*
663 * IO base in bits 15:2, mask in bits 23:18, both
664 * are dword-based
665 */
666 base = val & 0xfffc;
667 mask = (val >> 16) & 0xfc;
668 mask |= 3;
669
670 /* Just print it out for now. We should reserve it after more debugging */
671 dev_info(&dev->dev, "%s PIO at %04x (mask %04x)\n", name, base, mask);
672}
673
674/* ICH7-10 has the same common LPC generic IO decode registers */
675static void __devinit quirk_ich7_lpc(struct pci_dev *dev)
676{
677 /* We share the common ACPI/GPIO decode with ICH6 */
678 ich6_lpc_acpi_gpio(dev);
679
680 /* And have 4 ICH7+ generic decodes */
681 ich7_lpc_generic_decode(dev, 0x84, "ICH7 LPC Generic IO decode 1");
682 ich7_lpc_generic_decode(dev, 0x88, "ICH7 LPC Generic IO decode 2");
683 ich7_lpc_generic_decode(dev, 0x8c, "ICH7 LPC Generic IO decode 3");
684 ich7_lpc_generic_decode(dev, 0x90, "ICH7 LPC Generic IO decode 4");
685}
686DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_0, quirk_ich7_lpc);
687DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_1, quirk_ich7_lpc);
688DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_31, quirk_ich7_lpc);
689DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_0, quirk_ich7_lpc);
690DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_2, quirk_ich7_lpc);
691DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_3, quirk_ich7_lpc);
692DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_1, quirk_ich7_lpc);
693DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_4, quirk_ich7_lpc);
694DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_2, quirk_ich7_lpc);
695DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_4, quirk_ich7_lpc);
696DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_7, quirk_ich7_lpc);
697DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_8, quirk_ich7_lpc);
698DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH10_1, quirk_ich7_lpc);
699
700/*
701 * VIA ACPI: One IO region pointed to by longword at
702 * 0x48 or 0x20 (256 bytes of ACPI registers)
703 */
704static void __devinit quirk_vt82c586_acpi(struct pci_dev *dev)
705{
706 u32 region;
707
708 if (dev->revision & 0x10) {
709 pci_read_config_dword(dev, 0x48, &region);
710 region &= PCI_BASE_ADDRESS_IO_MASK;
711 quirk_io_region(dev, region, 256, PCI_BRIDGE_RESOURCES, "vt82c586 ACPI");
712 }
713}
714DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_vt82c586_acpi);
715
716/*
717 * VIA VT82C686 ACPI: Three IO region pointed to by (long)words at
718 * 0x48 (256 bytes of ACPI registers)
719 * 0x70 (128 bytes of hardware monitoring register)
720 * 0x90 (16 bytes of SMB registers)
721 */
722static void __devinit quirk_vt82c686_acpi(struct pci_dev *dev)
723{
724 u16 hm;
725 u32 smb;
726
727 quirk_vt82c586_acpi(dev);
728
729 pci_read_config_word(dev, 0x70, &hm);
730 hm &= PCI_BASE_ADDRESS_IO_MASK;
731 quirk_io_region(dev, hm, 128, PCI_BRIDGE_RESOURCES + 1, "vt82c686 HW-mon");
732
733 pci_read_config_dword(dev, 0x90, &smb);
734 smb &= PCI_BASE_ADDRESS_IO_MASK;
735 quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 2, "vt82c686 SMB");
736}
737DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_vt82c686_acpi);
738
739/*
740 * VIA VT8235 ISA Bridge: Two IO regions pointed to by words at
741 * 0x88 (128 bytes of power management registers)
742 * 0xd0 (16 bytes of SMB registers)
743 */
744static void __devinit quirk_vt8235_acpi(struct pci_dev *dev)
745{
746 u16 pm, smb;
747
748 pci_read_config_word(dev, 0x88, &pm);
749 pm &= PCI_BASE_ADDRESS_IO_MASK;
750 quirk_io_region(dev, pm, 128, PCI_BRIDGE_RESOURCES, "vt8235 PM");
751
752 pci_read_config_word(dev, 0xd0, &smb);
753 smb &= PCI_BASE_ADDRESS_IO_MASK;
754 quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 1, "vt8235 SMB");
755}
756DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_vt8235_acpi);
757
758/*
759 * TI XIO2000a PCIe-PCI Bridge erroneously reports it supports fast back-to-back:
760 * Disable fast back-to-back on the secondary bus segment
761 */
762static void __devinit quirk_xio2000a(struct pci_dev *dev)
763{
764 struct pci_dev *pdev;
765 u16 command;
766
767 dev_warn(&dev->dev, "TI XIO2000a quirk detected; "
768 "secondary bus fast back-to-back transfers disabled\n");
769 list_for_each_entry(pdev, &dev->subordinate->devices, bus_list) {
770 pci_read_config_word(pdev, PCI_COMMAND, &command);
771 if (command & PCI_COMMAND_FAST_BACK)
772 pci_write_config_word(pdev, PCI_COMMAND, command & ~PCI_COMMAND_FAST_BACK);
773 }
774}
775DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_XIO2000A,
776 quirk_xio2000a);
777
778#ifdef CONFIG_X86_IO_APIC
779
780#include <asm/io_apic.h>
781
782/*
783 * VIA 686A/B: If an IO-APIC is active, we need to route all on-chip
784 * devices to the external APIC.
785 *
786 * TODO: When we have device-specific interrupt routers,
787 * this code will go away from quirks.
788 */
789static void quirk_via_ioapic(struct pci_dev *dev)
790{
791 u8 tmp;
792
793 if (nr_ioapics < 1)
794 tmp = 0; /* nothing routed to external APIC */
795 else
796 tmp = 0x1f; /* all known bits (4-0) routed to external APIC */
797
798 dev_info(&dev->dev, "%sbling VIA external APIC routing\n",
799 tmp == 0 ? "Disa" : "Ena");
800
801 /* Offset 0x58: External APIC IRQ output control */
802 pci_write_config_byte (dev, 0x58, tmp);
803}
804DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
805DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
806
807/*
808 * VIA 8237: Some BIOSs don't set the 'Bypass APIC De-Assert Message' Bit.
809 * This leads to doubled level interrupt rates.
810 * Set this bit to get rid of cycle wastage.
811 * Otherwise uncritical.
812 */
813static void quirk_via_vt8237_bypass_apic_deassert(struct pci_dev *dev)
814{
815 u8 misc_control2;
816#define BYPASS_APIC_DEASSERT 8
817
818 pci_read_config_byte(dev, 0x5B, &misc_control2);
819 if (!(misc_control2 & BYPASS_APIC_DEASSERT)) {
820 dev_info(&dev->dev, "Bypassing VIA 8237 APIC De-Assert Message\n");
821 pci_write_config_byte(dev, 0x5B, misc_control2|BYPASS_APIC_DEASSERT);
822 }
823}
824DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
825DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
826
827/*
828 * The AMD io apic can hang the box when an apic irq is masked.
829 * We check all revs >= B0 (yet not in the pre production!) as the bug
830 * is currently marked NoFix
831 *
832 * We have multiple reports of hangs with this chipset that went away with
833 * noapic specified. For the moment we assume it's the erratum. We may be wrong
834 * of course. However the advice is demonstrably good even if so..
835 */
836static void __devinit quirk_amd_ioapic(struct pci_dev *dev)
837{
838 if (dev->revision >= 0x02) {
839 dev_warn(&dev->dev, "I/O APIC: AMD Erratum #22 may be present. In the event of instability try\n");
840 dev_warn(&dev->dev, " : booting with the \"noapic\" option\n");
841 }
842}
843DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7410, quirk_amd_ioapic);
844
845static void __init quirk_ioapic_rmw(struct pci_dev *dev)
846{
847 if (dev->devfn == 0 && dev->bus->number == 0)
848 sis_apic_bug = 1;
849}
850DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_ANY_ID, quirk_ioapic_rmw);
851#endif /* CONFIG_X86_IO_APIC */
852
853/*
854 * Some settings of MMRBC can lead to data corruption so block changes.
855 * See AMD 8131 HyperTransport PCI-X Tunnel Revision Guide
856 */
857static void __init quirk_amd_8131_mmrbc(struct pci_dev *dev)
858{
859 if (dev->subordinate && dev->revision <= 0x12) {
860 dev_info(&dev->dev, "AMD8131 rev %x detected; "
861 "disabling PCI-X MMRBC\n", dev->revision);
862 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MMRBC;
863 }
864}
865DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_mmrbc);
866
867/*
868 * FIXME: it is questionable that quirk_via_acpi
869 * is needed. It shows up as an ISA bridge, and does not
870 * support the PCI_INTERRUPT_LINE register at all. Therefore
871 * it seems like setting the pci_dev's 'irq' to the
872 * value of the ACPI SCI interrupt is only done for convenience.
873 * -jgarzik
874 */
875static void __devinit quirk_via_acpi(struct pci_dev *d)
876{
877 /*
878 * VIA ACPI device: SCI IRQ line in PCI config byte 0x42
879 */
880 u8 irq;
881 pci_read_config_byte(d, 0x42, &irq);
882 irq &= 0xf;
883 if (irq && (irq != 2))
884 d->irq = irq;
885}
886DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_via_acpi);
887DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_via_acpi);
888
889
890/*
891 * VIA bridges which have VLink
892 */
893
894static int via_vlink_dev_lo = -1, via_vlink_dev_hi = 18;
895
896static void quirk_via_bridge(struct pci_dev *dev)
897{
898 /* See what bridge we have and find the device ranges */
899 switch (dev->device) {
900 case PCI_DEVICE_ID_VIA_82C686:
901 /* The VT82C686 is special, it attaches to PCI and can have
902 any device number. All its subdevices are functions of
903 that single device. */
904 via_vlink_dev_lo = PCI_SLOT(dev->devfn);
905 via_vlink_dev_hi = PCI_SLOT(dev->devfn);
906 break;
907 case PCI_DEVICE_ID_VIA_8237:
908 case PCI_DEVICE_ID_VIA_8237A:
909 via_vlink_dev_lo = 15;
910 break;
911 case PCI_DEVICE_ID_VIA_8235:
912 via_vlink_dev_lo = 16;
913 break;
914 case PCI_DEVICE_ID_VIA_8231:
915 case PCI_DEVICE_ID_VIA_8233_0:
916 case PCI_DEVICE_ID_VIA_8233A:
917 case PCI_DEVICE_ID_VIA_8233C_0:
918 via_vlink_dev_lo = 17;
919 break;
920 }
921}
922DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_bridge);
923DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, quirk_via_bridge);
924DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233_0, quirk_via_bridge);
925DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233A, quirk_via_bridge);
926DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233C_0, quirk_via_bridge);
927DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_via_bridge);
928DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_bridge);
929DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237A, quirk_via_bridge);
930
931/**
932 * quirk_via_vlink - VIA VLink IRQ number update
933 * @dev: PCI device
934 *
935 * If the device we are dealing with is on a PIC IRQ we need to
936 * ensure that the IRQ line register which usually is not relevant
937 * for PCI cards, is actually written so that interrupts get sent
938 * to the right place.
939 * We only do this on systems where a VIA south bridge was detected,
940 * and only for VIA devices on the motherboard (see quirk_via_bridge
941 * above).
942 */
943
944static void quirk_via_vlink(struct pci_dev *dev)
945{
946 u8 irq, new_irq;
947
948 /* Check if we have VLink at all */
949 if (via_vlink_dev_lo == -1)
950 return;
951
952 new_irq = dev->irq;
953
954 /* Don't quirk interrupts outside the legacy IRQ range */
955 if (!new_irq || new_irq > 15)
956 return;
957
958 /* Internal device ? */
959 if (dev->bus->number != 0 || PCI_SLOT(dev->devfn) > via_vlink_dev_hi ||
960 PCI_SLOT(dev->devfn) < via_vlink_dev_lo)
961 return;
962
963 /* This is an internal VLink device on a PIC interrupt. The BIOS
964 ought to have set this but may not have, so we redo it */
965
966 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
967 if (new_irq != irq) {
968 dev_info(&dev->dev, "VIA VLink IRQ fixup, from %d to %d\n",
969 irq, new_irq);
970 udelay(15); /* unknown if delay really needed */
971 pci_write_config_byte(dev, PCI_INTERRUPT_LINE, new_irq);
972 }
973}
974DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_via_vlink);
975
976/*
977 * VIA VT82C598 has its device ID settable and many BIOSes
978 * set it to the ID of VT82C597 for backward compatibility.
979 * We need to switch it off to be able to recognize the real
980 * type of the chip.
981 */
982static void __devinit quirk_vt82c598_id(struct pci_dev *dev)
983{
984 pci_write_config_byte(dev, 0xfc, 0);
985 pci_read_config_word(dev, PCI_DEVICE_ID, &dev->device);
986}
987DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_vt82c598_id);
988
989/*
990 * CardBus controllers have a legacy base address that enables them
991 * to respond as i82365 pcmcia controllers. We don't want them to
992 * do this even if the Linux CardBus driver is not loaded, because
993 * the Linux i82365 driver does not (and should not) handle CardBus.
994 */
995static void quirk_cardbus_legacy(struct pci_dev *dev)
996{
997 pci_write_config_dword(dev, PCI_CB_LEGACY_MODE_BASE, 0);
998}
999DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_ANY_ID, PCI_ANY_ID,
1000 PCI_CLASS_BRIDGE_CARDBUS, 8, quirk_cardbus_legacy);
1001DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(PCI_ANY_ID, PCI_ANY_ID,
1002 PCI_CLASS_BRIDGE_CARDBUS, 8, quirk_cardbus_legacy);
1003
1004/*
1005 * Following the PCI ordering rules is optional on the AMD762. I'm not
1006 * sure what the designers were smoking but let's not inhale...
1007 *
1008 * To be fair to AMD, it follows the spec by default, its BIOS people
1009 * who turn it off!
1010 */
1011static void quirk_amd_ordering(struct pci_dev *dev)
1012{
1013 u32 pcic;
1014 pci_read_config_dword(dev, 0x4C, &pcic);
1015 if ((pcic&6)!=6) {
1016 pcic |= 6;
1017 dev_warn(&dev->dev, "BIOS failed to enable PCI standards compliance; fixing this error\n");
1018 pci_write_config_dword(dev, 0x4C, pcic);
1019 pci_read_config_dword(dev, 0x84, &pcic);
1020 pcic |= (1<<23); /* Required in this mode */
1021 pci_write_config_dword(dev, 0x84, pcic);
1022 }
1023}
1024DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
1025DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
1026
1027/*
1028 * DreamWorks provided workaround for Dunord I-3000 problem
1029 *
1030 * This card decodes and responds to addresses not apparently
1031 * assigned to it. We force a larger allocation to ensure that
1032 * nothing gets put too close to it.
1033 */
1034static void __devinit quirk_dunord ( struct pci_dev * dev )
1035{
1036 struct resource *r = &dev->resource [1];
1037 r->start = 0;
1038 r->end = 0xffffff;
1039}
1040DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD, PCI_DEVICE_ID_DUNORD_I3000, quirk_dunord);
1041
1042/*
1043 * i82380FB mobile docking controller: its PCI-to-PCI bridge
1044 * is subtractive decoding (transparent), and does indicate this
1045 * in the ProgIf. Unfortunately, the ProgIf value is wrong - 0x80
1046 * instead of 0x01.
1047 */
1048static void __devinit quirk_transparent_bridge(struct pci_dev *dev)
1049{
1050 dev->transparent = 1;
1051}
1052DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82380FB, quirk_transparent_bridge);
1053DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA, 0x605, quirk_transparent_bridge);
1054
1055/*
1056 * Common misconfiguration of the MediaGX/Geode PCI master that will
1057 * reduce PCI bandwidth from 70MB/s to 25MB/s. See the GXM/GXLV/GX1
1058 * datasheets found at http://www.national.com/analog for info on what
1059 * these bits do. <christer@weinigel.se>
1060 */
1061static void quirk_mediagx_master(struct pci_dev *dev)
1062{
1063 u8 reg;
1064 pci_read_config_byte(dev, 0x41, &reg);
1065 if (reg & 2) {
1066 reg &= ~2;
1067 dev_info(&dev->dev, "Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n", reg);
1068 pci_write_config_byte(dev, 0x41, reg);
1069 }
1070}
1071DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
1072DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
1073
1074/*
1075 * Ensure C0 rev restreaming is off. This is normally done by
1076 * the BIOS but in the odd case it is not the results are corruption
1077 * hence the presence of a Linux check
1078 */
1079static void quirk_disable_pxb(struct pci_dev *pdev)
1080{
1081 u16 config;
1082
1083 if (pdev->revision != 0x04) /* Only C0 requires this */
1084 return;
1085 pci_read_config_word(pdev, 0x40, &config);
1086 if (config & (1<<6)) {
1087 config &= ~(1<<6);
1088 pci_write_config_word(pdev, 0x40, config);
1089 dev_info(&pdev->dev, "C0 revision 450NX. Disabling PCI restreaming\n");
1090 }
1091}
1092DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
1093DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
1094
1095static void __devinit quirk_amd_ide_mode(struct pci_dev *pdev)
1096{
1097 /* set SBX00/Hudson-2 SATA in IDE mode to AHCI mode */
1098 u8 tmp;
1099
1100 pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &tmp);
1101 if (tmp == 0x01) {
1102 pci_read_config_byte(pdev, 0x40, &tmp);
1103 pci_write_config_byte(pdev, 0x40, tmp|1);
1104 pci_write_config_byte(pdev, 0x9, 1);
1105 pci_write_config_byte(pdev, 0xa, 6);
1106 pci_write_config_byte(pdev, 0x40, tmp);
1107
1108 pdev->class = PCI_CLASS_STORAGE_SATA_AHCI;
1109 dev_info(&pdev->dev, "set SATA to AHCI mode\n");
1110 }
1111}
1112DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
1113DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
1114DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
1115DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
1116DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
1117DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
1118DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, 0x7900, quirk_amd_ide_mode);
1119DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, 0x7900, quirk_amd_ide_mode);
1120
1121/*
1122 * Serverworks CSB5 IDE does not fully support native mode
1123 */
1124static void __devinit quirk_svwks_csb5ide(struct pci_dev *pdev)
1125{
1126 u8 prog;
1127 pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
1128 if (prog & 5) {
1129 prog &= ~5;
1130 pdev->class &= ~5;
1131 pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
1132 /* PCI layer will sort out resources */
1133 }
1134}
1135DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, quirk_svwks_csb5ide);
1136
1137/*
1138 * Intel 82801CAM ICH3-M datasheet says IDE modes must be the same
1139 */
1140static void __init quirk_ide_samemode(struct pci_dev *pdev)
1141{
1142 u8 prog;
1143
1144 pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
1145
1146 if (((prog & 1) && !(prog & 4)) || ((prog & 4) && !(prog & 1))) {
1147 dev_info(&pdev->dev, "IDE mode mismatch; forcing legacy mode\n");
1148 prog &= ~5;
1149 pdev->class &= ~5;
1150 pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
1151 }
1152}
1153DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10, quirk_ide_samemode);
1154
1155/*
1156 * Some ATA devices break if put into D3
1157 */
1158
1159static void __devinit quirk_no_ata_d3(struct pci_dev *pdev)
1160{
1161 pdev->dev_flags |= PCI_DEV_FLAGS_NO_D3;
1162}
1163/* Quirk the legacy ATA devices only. The AHCI ones are ok */
1164DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_ANY_ID,
1165 PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
1166DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_ATI, PCI_ANY_ID,
1167 PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
1168/* ALi loses some register settings that we cannot then restore */
1169DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID,
1170 PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
1171/* VIA comes back fine but we need to keep it alive or ACPI GTM failures
1172 occur when mode detecting */
1173DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_VIA, PCI_ANY_ID,
1174 PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
1175
1176/* This was originally an Alpha specific thing, but it really fits here.
1177 * The i82375 PCI/EISA bridge appears as non-classified. Fix that.
1178 */
1179static void __init quirk_eisa_bridge(struct pci_dev *dev)
1180{
1181 dev->class = PCI_CLASS_BRIDGE_EISA << 8;
1182}
1183DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82375, quirk_eisa_bridge);
1184
1185
1186/*
1187 * On ASUS P4B boards, the SMBus PCI Device within the ICH2/4 southbridge
1188 * is not activated. The myth is that Asus said that they do not want the
1189 * users to be irritated by just another PCI Device in the Win98 device
1190 * manager. (see the file prog/hotplug/README.p4b in the lm_sensors
1191 * package 2.7.0 for details)
1192 *
1193 * The SMBus PCI Device can be activated by setting a bit in the ICH LPC
1194 * bridge. Unfortunately, this device has no subvendor/subdevice ID. So it
1195 * becomes necessary to do this tweak in two steps -- the chosen trigger
1196 * is either the Host bridge (preferred) or on-board VGA controller.
1197 *
1198 * Note that we used to unhide the SMBus that way on Toshiba laptops
1199 * (Satellite A40 and Tecra M2) but then found that the thermal management
1200 * was done by SMM code, which could cause unsynchronized concurrent
1201 * accesses to the SMBus registers, with potentially bad effects. Thus you
1202 * should be very careful when adding new entries: if SMM is accessing the
1203 * Intel SMBus, this is a very good reason to leave it hidden.
1204 *
1205 * Likewise, many recent laptops use ACPI for thermal management. If the
1206 * ACPI DSDT code accesses the SMBus, then Linux should not access it
1207 * natively, and keeping the SMBus hidden is the right thing to do. If you
1208 * are about to add an entry in the table below, please first disassemble
1209 * the DSDT and double-check that there is no code accessing the SMBus.
1210 */
1211static int asus_hides_smbus;
1212
1213static void __init asus_hides_smbus_hostbridge(struct pci_dev *dev)
1214{
1215 if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
1216 if (dev->device == PCI_DEVICE_ID_INTEL_82845_HB)
1217 switch(dev->subsystem_device) {
1218 case 0x8025: /* P4B-LX */
1219 case 0x8070: /* P4B */
1220 case 0x8088: /* P4B533 */
1221 case 0x1626: /* L3C notebook */
1222 asus_hides_smbus = 1;
1223 }
1224 else if (dev->device == PCI_DEVICE_ID_INTEL_82845G_HB)
1225 switch(dev->subsystem_device) {
1226 case 0x80b1: /* P4GE-V */
1227 case 0x80b2: /* P4PE */
1228 case 0x8093: /* P4B533-V */
1229 asus_hides_smbus = 1;
1230 }
1231 else if (dev->device == PCI_DEVICE_ID_INTEL_82850_HB)
1232 switch(dev->subsystem_device) {
1233 case 0x8030: /* P4T533 */
1234 asus_hides_smbus = 1;
1235 }
1236 else if (dev->device == PCI_DEVICE_ID_INTEL_7205_0)
1237 switch (dev->subsystem_device) {
1238 case 0x8070: /* P4G8X Deluxe */
1239 asus_hides_smbus = 1;
1240 }
1241 else if (dev->device == PCI_DEVICE_ID_INTEL_E7501_MCH)
1242 switch (dev->subsystem_device) {
1243 case 0x80c9: /* PU-DLS */
1244 asus_hides_smbus = 1;
1245 }
1246 else if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
1247 switch (dev->subsystem_device) {
1248 case 0x1751: /* M2N notebook */
1249 case 0x1821: /* M5N notebook */
1250 case 0x1897: /* A6L notebook */
1251 asus_hides_smbus = 1;
1252 }
1253 else if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1254 switch (dev->subsystem_device) {
1255 case 0x184b: /* W1N notebook */
1256 case 0x186a: /* M6Ne notebook */
1257 asus_hides_smbus = 1;
1258 }
1259 else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
1260 switch (dev->subsystem_device) {
1261 case 0x80f2: /* P4P800-X */
1262 asus_hides_smbus = 1;
1263 }
1264 else if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB)
1265 switch (dev->subsystem_device) {
1266 case 0x1882: /* M6V notebook */
1267 case 0x1977: /* A6VA notebook */
1268 asus_hides_smbus = 1;
1269 }
1270 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
1271 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1272 switch(dev->subsystem_device) {
1273 case 0x088C: /* HP Compaq nc8000 */
1274 case 0x0890: /* HP Compaq nc6000 */
1275 asus_hides_smbus = 1;
1276 }
1277 else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
1278 switch (dev->subsystem_device) {
1279 case 0x12bc: /* HP D330L */
1280 case 0x12bd: /* HP D530 */
1281 case 0x006a: /* HP Compaq nx9500 */
1282 asus_hides_smbus = 1;
1283 }
1284 else if (dev->device == PCI_DEVICE_ID_INTEL_82875_HB)
1285 switch (dev->subsystem_device) {
1286 case 0x12bf: /* HP xw4100 */
1287 asus_hides_smbus = 1;
1288 }
1289 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG)) {
1290 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1291 switch(dev->subsystem_device) {
1292 case 0xC00C: /* Samsung P35 notebook */
1293 asus_hides_smbus = 1;
1294 }
1295 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ)) {
1296 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1297 switch(dev->subsystem_device) {
1298 case 0x0058: /* Compaq Evo N620c */
1299 asus_hides_smbus = 1;
1300 }
1301 else if (dev->device == PCI_DEVICE_ID_INTEL_82810_IG3)
1302 switch(dev->subsystem_device) {
1303 case 0xB16C: /* Compaq Deskpro EP 401963-001 (PCA# 010174) */
1304 /* Motherboard doesn't have Host bridge
1305 * subvendor/subdevice IDs, therefore checking
1306 * its on-board VGA controller */
1307 asus_hides_smbus = 1;
1308 }
1309 else if (dev->device == PCI_DEVICE_ID_INTEL_82801DB_2)
1310 switch(dev->subsystem_device) {
1311 case 0x00b8: /* Compaq Evo D510 CMT */
1312 case 0x00b9: /* Compaq Evo D510 SFF */
1313 case 0x00ba: /* Compaq Evo D510 USDT */
1314 /* Motherboard doesn't have Host bridge
1315 * subvendor/subdevice IDs and on-board VGA
1316 * controller is disabled if an AGP card is
1317 * inserted, therefore checking USB UHCI
1318 * Controller #1 */
1319 asus_hides_smbus = 1;
1320 }
1321 else if (dev->device == PCI_DEVICE_ID_INTEL_82815_CGC)
1322 switch (dev->subsystem_device) {
1323 case 0x001A: /* Compaq Deskpro EN SSF P667 815E */
1324 /* Motherboard doesn't have host bridge
1325 * subvendor/subdevice IDs, therefore checking
1326 * its on-board VGA controller */
1327 asus_hides_smbus = 1;
1328 }
1329 }
1330}
1331DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845_HB, asus_hides_smbus_hostbridge);
1332DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845G_HB, asus_hides_smbus_hostbridge);
1333DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82850_HB, asus_hides_smbus_hostbridge);
1334DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB, asus_hides_smbus_hostbridge);
1335DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB, asus_hides_smbus_hostbridge);
1336DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_7205_0, asus_hides_smbus_hostbridge);
1337DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7501_MCH, asus_hides_smbus_hostbridge);
1338DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855PM_HB, asus_hides_smbus_hostbridge);
1339DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855GM_HB, asus_hides_smbus_hostbridge);
1340DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82915GM_HB, asus_hides_smbus_hostbridge);
1341
1342DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82810_IG3, asus_hides_smbus_hostbridge);
1343DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_2, asus_hides_smbus_hostbridge);
1344DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82815_CGC, asus_hides_smbus_hostbridge);
1345
1346static void asus_hides_smbus_lpc(struct pci_dev *dev)
1347{
1348 u16 val;
1349
1350 if (likely(!asus_hides_smbus))
1351 return;
1352
1353 pci_read_config_word(dev, 0xF2, &val);
1354 if (val & 0x8) {
1355 pci_write_config_word(dev, 0xF2, val & (~0x8));
1356 pci_read_config_word(dev, 0xF2, &val);
1357 if (val & 0x8)
1358 dev_info(&dev->dev, "i801 SMBus device continues to play 'hide and seek'! 0x%x\n", val);
1359 else
1360 dev_info(&dev->dev, "Enabled i801 SMBus device\n");
1361 }
1362}
1363DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
1364DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
1365DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
1366DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
1367DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
1368DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
1369DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
1370DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
1371DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
1372DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
1373DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
1374DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
1375DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
1376DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
1377
1378/* It appears we just have one such device. If not, we have a warning */
1379static void __iomem *asus_rcba_base;
1380static void asus_hides_smbus_lpc_ich6_suspend(struct pci_dev *dev)
1381{
1382 u32 rcba;
1383
1384 if (likely(!asus_hides_smbus))
1385 return;
1386 WARN_ON(asus_rcba_base);
1387
1388 pci_read_config_dword(dev, 0xF0, &rcba);
1389 /* use bits 31:14, 16 kB aligned */
1390 asus_rcba_base = ioremap_nocache(rcba & 0xFFFFC000, 0x4000);
1391 if (asus_rcba_base == NULL)
1392 return;
1393}
1394
1395static void asus_hides_smbus_lpc_ich6_resume_early(struct pci_dev *dev)
1396{
1397 u32 val;
1398
1399 if (likely(!asus_hides_smbus || !asus_rcba_base))
1400 return;
1401 /* read the Function Disable register, dword mode only */
1402 val = readl(asus_rcba_base + 0x3418);
1403 writel(val & 0xFFFFFFF7, asus_rcba_base + 0x3418); /* enable the SMBus device */
1404}
1405
1406static void asus_hides_smbus_lpc_ich6_resume(struct pci_dev *dev)
1407{
1408 if (likely(!asus_hides_smbus || !asus_rcba_base))
1409 return;
1410 iounmap(asus_rcba_base);
1411 asus_rcba_base = NULL;
1412 dev_info(&dev->dev, "Enabled ICH6/i801 SMBus device\n");
1413}
1414
1415static void asus_hides_smbus_lpc_ich6(struct pci_dev *dev)
1416{
1417 asus_hides_smbus_lpc_ich6_suspend(dev);
1418 asus_hides_smbus_lpc_ich6_resume_early(dev);
1419 asus_hides_smbus_lpc_ich6_resume(dev);
1420}
1421DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6);
1422DECLARE_PCI_FIXUP_SUSPEND(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_suspend);
1423DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume);
1424DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume_early);
1425
1426/*
1427 * SiS 96x south bridge: BIOS typically hides SMBus device...
1428 */
1429static void quirk_sis_96x_smbus(struct pci_dev *dev)
1430{
1431 u8 val = 0;
1432 pci_read_config_byte(dev, 0x77, &val);
1433 if (val & 0x10) {
1434 dev_info(&dev->dev, "Enabling SiS 96x SMBus\n");
1435 pci_write_config_byte(dev, 0x77, val & ~0x10);
1436 }
1437}
1438DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
1439DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
1440DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
1441DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
1442DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
1443DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
1444DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
1445DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
1446
1447/*
1448 * ... This is further complicated by the fact that some SiS96x south
1449 * bridges pretend to be 85C503/5513 instead. In that case see if we
1450 * spotted a compatible north bridge to make sure.
1451 * (pci_find_device doesn't work yet)
1452 *
1453 * We can also enable the sis96x bit in the discovery register..
1454 */
1455#define SIS_DETECT_REGISTER 0x40
1456
1457static void quirk_sis_503(struct pci_dev *dev)
1458{
1459 u8 reg;
1460 u16 devid;
1461
1462 pci_read_config_byte(dev, SIS_DETECT_REGISTER, &reg);
1463 pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg | (1 << 6));
1464 pci_read_config_word(dev, PCI_DEVICE_ID, &devid);
1465 if (((devid & 0xfff0) != 0x0960) && (devid != 0x0018)) {
1466 pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg);
1467 return;
1468 }
1469
1470 /*
1471 * Ok, it now shows up as a 96x.. run the 96x quirk by
1472 * hand in case it has already been processed.
1473 * (depends on link order, which is apparently not guaranteed)
1474 */
1475 dev->device = devid;
1476 quirk_sis_96x_smbus(dev);
1477}
1478DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
1479DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
1480
1481
1482/*
1483 * On ASUS A8V and A8V Deluxe boards, the onboard AC97 audio controller
1484 * and MC97 modem controller are disabled when a second PCI soundcard is
1485 * present. This patch, tweaking the VT8237 ISA bridge, enables them.
1486 * -- bjd
1487 */
1488static void asus_hides_ac97_lpc(struct pci_dev *dev)
1489{
1490 u8 val;
1491 int asus_hides_ac97 = 0;
1492
1493 if (likely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
1494 if (dev->device == PCI_DEVICE_ID_VIA_8237)
1495 asus_hides_ac97 = 1;
1496 }
1497
1498 if (!asus_hides_ac97)
1499 return;
1500
1501 pci_read_config_byte(dev, 0x50, &val);
1502 if (val & 0xc0) {
1503 pci_write_config_byte(dev, 0x50, val & (~0xc0));
1504 pci_read_config_byte(dev, 0x50, &val);
1505 if (val & 0xc0)
1506 dev_info(&dev->dev, "Onboard AC97/MC97 devices continue to play 'hide and seek'! 0x%x\n", val);
1507 else
1508 dev_info(&dev->dev, "Enabled onboard AC97/MC97 devices\n");
1509 }
1510}
1511DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
1512DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
1513
1514#if defined(CONFIG_ATA) || defined(CONFIG_ATA_MODULE)
1515
1516/*
1517 * If we are using libata we can drive this chip properly but must
1518 * do this early on to make the additional device appear during
1519 * the PCI scanning.
1520 */
1521static void quirk_jmicron_ata(struct pci_dev *pdev)
1522{
1523 u32 conf1, conf5, class;
1524 u8 hdr;
1525
1526 /* Only poke fn 0 */
1527 if (PCI_FUNC(pdev->devfn))
1528 return;
1529
1530 pci_read_config_dword(pdev, 0x40, &conf1);
1531 pci_read_config_dword(pdev, 0x80, &conf5);
1532
1533 conf1 &= ~0x00CFF302; /* Clear bit 1, 8, 9, 12-19, 22, 23 */
1534 conf5 &= ~(1 << 24); /* Clear bit 24 */
1535
1536 switch (pdev->device) {
1537 case PCI_DEVICE_ID_JMICRON_JMB360: /* SATA single port */
1538 case PCI_DEVICE_ID_JMICRON_JMB362: /* SATA dual ports */
1539 case PCI_DEVICE_ID_JMICRON_JMB364: /* SATA dual ports */
1540 /* The controller should be in single function ahci mode */
1541 conf1 |= 0x0002A100; /* Set 8, 13, 15, 17 */
1542 break;
1543
1544 case PCI_DEVICE_ID_JMICRON_JMB365:
1545 case PCI_DEVICE_ID_JMICRON_JMB366:
1546 /* Redirect IDE second PATA port to the right spot */
1547 conf5 |= (1 << 24);
1548 /* Fall through */
1549 case PCI_DEVICE_ID_JMICRON_JMB361:
1550 case PCI_DEVICE_ID_JMICRON_JMB363:
1551 case PCI_DEVICE_ID_JMICRON_JMB369:
1552 /* Enable dual function mode, AHCI on fn 0, IDE fn1 */
1553 /* Set the class codes correctly and then direct IDE 0 */
1554 conf1 |= 0x00C2A1B3; /* Set 0, 1, 4, 5, 7, 8, 13, 15, 17, 22, 23 */
1555 break;
1556
1557 case PCI_DEVICE_ID_JMICRON_JMB368:
1558 /* The controller should be in single function IDE mode */
1559 conf1 |= 0x00C00000; /* Set 22, 23 */
1560 break;
1561 }
1562
1563 pci_write_config_dword(pdev, 0x40, conf1);
1564 pci_write_config_dword(pdev, 0x80, conf5);
1565
1566 /* Update pdev accordingly */
1567 pci_read_config_byte(pdev, PCI_HEADER_TYPE, &hdr);
1568 pdev->hdr_type = hdr & 0x7f;
1569 pdev->multifunction = !!(hdr & 0x80);
1570
1571 pci_read_config_dword(pdev, PCI_CLASS_REVISION, &class);
1572 pdev->class = class >> 8;
1573}
1574DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
1575DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
1576DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
1577DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
1578DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
1579DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
1580DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
1581DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
1582DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
1583DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
1584DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
1585DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
1586DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
1587DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
1588DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
1589DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
1590DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
1591DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
1592
1593#endif
1594
1595#ifdef CONFIG_X86_IO_APIC
1596static void __init quirk_alder_ioapic(struct pci_dev *pdev)
1597{
1598 int i;
1599
1600 if ((pdev->class >> 8) != 0xff00)
1601 return;
1602
1603 /* the first BAR is the location of the IO APIC...we must
1604 * not touch this (and it's already covered by the fixmap), so
1605 * forcibly insert it into the resource tree */
1606 if (pci_resource_start(pdev, 0) && pci_resource_len(pdev, 0))
1607 insert_resource(&iomem_resource, &pdev->resource[0]);
1608
1609 /* The next five BARs all seem to be rubbish, so just clean
1610 * them out */
1611 for (i=1; i < 6; i++) {
1612 memset(&pdev->resource[i], 0, sizeof(pdev->resource[i]));
1613 }
1614
1615}
1616DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EESSC, quirk_alder_ioapic);
1617#endif
1618
1619static void __devinit quirk_pcie_mch(struct pci_dev *pdev)
1620{
1621 pci_msi_off(pdev);
1622 pdev->no_msi = 1;
1623}
1624DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7520_MCH, quirk_pcie_mch);
1625DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7320_MCH, quirk_pcie_mch);
1626DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7525_MCH, quirk_pcie_mch);
1627
1628
1629/*
1630 * It's possible for the MSI to get corrupted if shpc and acpi
1631 * are used together on certain PXH-based systems.
1632 */
1633static void __devinit quirk_pcie_pxh(struct pci_dev *dev)
1634{
1635 pci_msi_off(dev);
1636 dev->no_msi = 1;
1637 dev_warn(&dev->dev, "PXH quirk detected; SHPC device MSI disabled\n");
1638}
1639DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_0, quirk_pcie_pxh);
1640DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_1, quirk_pcie_pxh);
1641DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_pcie_pxh);
1642DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_pcie_pxh);
1643DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_pcie_pxh);
1644
1645/*
1646 * Some Intel PCI Express chipsets have trouble with downstream
1647 * device power management.
1648 */
1649static void quirk_intel_pcie_pm(struct pci_dev * dev)
1650{
1651 pci_pm_d3_delay = 120;
1652 dev->no_d1d2 = 1;
1653}
1654
1655DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_pcie_pm);
1656DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_pcie_pm);
1657DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_pcie_pm);
1658DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_pcie_pm);
1659DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_pcie_pm);
1660DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_pcie_pm);
1661DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_pcie_pm);
1662DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_pcie_pm);
1663DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_pcie_pm);
1664DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_pcie_pm);
1665DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2601, quirk_intel_pcie_pm);
1666DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2602, quirk_intel_pcie_pm);
1667DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2603, quirk_intel_pcie_pm);
1668DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2604, quirk_intel_pcie_pm);
1669DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2605, quirk_intel_pcie_pm);
1670DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2606, quirk_intel_pcie_pm);
1671DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2607, quirk_intel_pcie_pm);
1672DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2608, quirk_intel_pcie_pm);
1673DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2609, quirk_intel_pcie_pm);
1674DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260a, quirk_intel_pcie_pm);
1675DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260b, quirk_intel_pcie_pm);
1676
1677#ifdef CONFIG_X86_IO_APIC
1678/*
1679 * Boot interrupts on some chipsets cannot be turned off. For these chipsets,
1680 * remap the original interrupt in the linux kernel to the boot interrupt, so
1681 * that a PCI device's interrupt handler is installed on the boot interrupt
1682 * line instead.
1683 */
1684static void quirk_reroute_to_boot_interrupts_intel(struct pci_dev *dev)
1685{
1686 if (noioapicquirk || noioapicreroute)
1687 return;
1688
1689 dev->irq_reroute_variant = INTEL_IRQ_REROUTE_VARIANT;
1690 dev_info(&dev->dev, "rerouting interrupts for [%04x:%04x]\n",
1691 dev->vendor, dev->device);
1692}
1693DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
1694DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
1695DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
1696DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
1697DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
1698DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
1699DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
1700DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
1701DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
1702DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
1703DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
1704DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
1705DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
1706DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
1707DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
1708DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
1709
1710/*
1711 * On some chipsets we can disable the generation of legacy INTx boot
1712 * interrupts.
1713 */
1714
1715/*
1716 * IO-APIC1 on 6300ESB generates boot interrupts, see intel order no
1717 * 300641-004US, section 5.7.3.
1718 */
1719#define INTEL_6300_IOAPIC_ABAR 0x40
1720#define INTEL_6300_DISABLE_BOOT_IRQ (1<<14)
1721
1722static void quirk_disable_intel_boot_interrupt(struct pci_dev *dev)
1723{
1724 u16 pci_config_word;
1725
1726 if (noioapicquirk)
1727 return;
1728
1729 pci_read_config_word(dev, INTEL_6300_IOAPIC_ABAR, &pci_config_word);
1730 pci_config_word |= INTEL_6300_DISABLE_BOOT_IRQ;
1731 pci_write_config_word(dev, INTEL_6300_IOAPIC_ABAR, pci_config_word);
1732
1733 dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
1734 dev->vendor, dev->device);
1735}
1736DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
1737DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
1738
1739/*
1740 * disable boot interrupts on HT-1000
1741 */
1742#define BC_HT1000_FEATURE_REG 0x64
1743#define BC_HT1000_PIC_REGS_ENABLE (1<<0)
1744#define BC_HT1000_MAP_IDX 0xC00
1745#define BC_HT1000_MAP_DATA 0xC01
1746
1747static void quirk_disable_broadcom_boot_interrupt(struct pci_dev *dev)
1748{
1749 u32 pci_config_dword;
1750 u8 irq;
1751
1752 if (noioapicquirk)
1753 return;
1754
1755 pci_read_config_dword(dev, BC_HT1000_FEATURE_REG, &pci_config_dword);
1756 pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword |
1757 BC_HT1000_PIC_REGS_ENABLE);
1758
1759 for (irq = 0x10; irq < 0x10 + 32; irq++) {
1760 outb(irq, BC_HT1000_MAP_IDX);
1761 outb(0x00, BC_HT1000_MAP_DATA);
1762 }
1763
1764 pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword);
1765
1766 dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
1767 dev->vendor, dev->device);
1768}
1769DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
1770DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
1771
1772/*
1773 * disable boot interrupts on AMD and ATI chipsets
1774 */
1775/*
1776 * NOIOAMODE needs to be disabled to disable "boot interrupts". For AMD 8131
1777 * rev. A0 and B0, NOIOAMODE needs to be disabled anyway to fix IO-APIC mode
1778 * (due to an erratum).
1779 */
1780#define AMD_813X_MISC 0x40
1781#define AMD_813X_NOIOAMODE (1<<0)
1782#define AMD_813X_REV_B1 0x12
1783#define AMD_813X_REV_B2 0x13
1784
1785static void quirk_disable_amd_813x_boot_interrupt(struct pci_dev *dev)
1786{
1787 u32 pci_config_dword;
1788
1789 if (noioapicquirk)
1790 return;
1791 if ((dev->revision == AMD_813X_REV_B1) ||
1792 (dev->revision == AMD_813X_REV_B2))
1793 return;
1794
1795 pci_read_config_dword(dev, AMD_813X_MISC, &pci_config_dword);
1796 pci_config_dword &= ~AMD_813X_NOIOAMODE;
1797 pci_write_config_dword(dev, AMD_813X_MISC, pci_config_dword);
1798
1799 dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
1800 dev->vendor, dev->device);
1801}
1802DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
1803DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
1804DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
1805DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
1806
1807#define AMD_8111_PCI_IRQ_ROUTING 0x56
1808
1809static void quirk_disable_amd_8111_boot_interrupt(struct pci_dev *dev)
1810{
1811 u16 pci_config_word;
1812
1813 if (noioapicquirk)
1814 return;
1815
1816 pci_read_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, &pci_config_word);
1817 if (!pci_config_word) {
1818 dev_info(&dev->dev, "boot interrupts on device [%04x:%04x] "
1819 "already disabled\n", dev->vendor, dev->device);
1820 return;
1821 }
1822 pci_write_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, 0);
1823 dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
1824 dev->vendor, dev->device);
1825}
1826DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
1827DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
1828#endif /* CONFIG_X86_IO_APIC */
1829
1830/*
1831 * Toshiba TC86C001 IDE controller reports the standard 8-byte BAR0 size
1832 * but the PIO transfers won't work if BAR0 falls at the odd 8 bytes.
1833 * Re-allocate the region if needed...
1834 */
1835static void __init quirk_tc86c001_ide(struct pci_dev *dev)
1836{
1837 struct resource *r = &dev->resource[0];
1838
1839 if (r->start & 0x8) {
1840 r->start = 0;
1841 r->end = 0xf;
1842 }
1843}
1844DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA_2,
1845 PCI_DEVICE_ID_TOSHIBA_TC86C001_IDE,
1846 quirk_tc86c001_ide);
1847
1848static void __devinit quirk_netmos(struct pci_dev *dev)
1849{
1850 unsigned int num_parallel = (dev->subsystem_device & 0xf0) >> 4;
1851 unsigned int num_serial = dev->subsystem_device & 0xf;
1852
1853 /*
1854 * These Netmos parts are multiport serial devices with optional
1855 * parallel ports. Even when parallel ports are present, they
1856 * are identified as class SERIAL, which means the serial driver
1857 * will claim them. To prevent this, mark them as class OTHER.
1858 * These combo devices should be claimed by parport_serial.
1859 *
1860 * The subdevice ID is of the form 0x00PS, where <P> is the number
1861 * of parallel ports and <S> is the number of serial ports.
1862 */
1863 switch (dev->device) {
1864 case PCI_DEVICE_ID_NETMOS_9835:
1865 /* Well, this rule doesn't hold for the following 9835 device */
1866 if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
1867 dev->subsystem_device == 0x0299)
1868 return;
1869 case PCI_DEVICE_ID_NETMOS_9735:
1870 case PCI_DEVICE_ID_NETMOS_9745:
1871 case PCI_DEVICE_ID_NETMOS_9845:
1872 case PCI_DEVICE_ID_NETMOS_9855:
1873 if (num_parallel) {
1874 dev_info(&dev->dev, "Netmos %04x (%u parallel, "
1875 "%u serial); changing class SERIAL to OTHER "
1876 "(use parport_serial)\n",
1877 dev->device, num_parallel, num_serial);
1878 dev->class = (PCI_CLASS_COMMUNICATION_OTHER << 8) |
1879 (dev->class & 0xff);
1880 }
1881 }
1882}
1883DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_NETMOS, PCI_ANY_ID,
1884 PCI_CLASS_COMMUNICATION_SERIAL, 8, quirk_netmos);
1885
1886static void __devinit quirk_e100_interrupt(struct pci_dev *dev)
1887{
1888 u16 command, pmcsr;
1889 u8 __iomem *csr;
1890 u8 cmd_hi;
1891 int pm;
1892
1893 switch (dev->device) {
1894 /* PCI IDs taken from drivers/net/e100.c */
1895 case 0x1029:
1896 case 0x1030 ... 0x1034:
1897 case 0x1038 ... 0x103E:
1898 case 0x1050 ... 0x1057:
1899 case 0x1059:
1900 case 0x1064 ... 0x106B:
1901 case 0x1091 ... 0x1095:
1902 case 0x1209:
1903 case 0x1229:
1904 case 0x2449:
1905 case 0x2459:
1906 case 0x245D:
1907 case 0x27DC:
1908 break;
1909 default:
1910 return;
1911 }
1912
1913 /*
1914 * Some firmware hands off the e100 with interrupts enabled,
1915 * which can cause a flood of interrupts if packets are
1916 * received before the driver attaches to the device. So
1917 * disable all e100 interrupts here. The driver will
1918 * re-enable them when it's ready.
1919 */
1920 pci_read_config_word(dev, PCI_COMMAND, &command);
1921
1922 if (!(command & PCI_COMMAND_MEMORY) || !pci_resource_start(dev, 0))
1923 return;
1924
1925 /*
1926 * Check that the device is in the D0 power state. If it's not,
1927 * there is no point to look any further.
1928 */
1929 pm = pci_find_capability(dev, PCI_CAP_ID_PM);
1930 if (pm) {
1931 pci_read_config_word(dev, pm + PCI_PM_CTRL, &pmcsr);
1932 if ((pmcsr & PCI_PM_CTRL_STATE_MASK) != PCI_D0)
1933 return;
1934 }
1935
1936 /* Convert from PCI bus to resource space. */
1937 csr = ioremap(pci_resource_start(dev, 0), 8);
1938 if (!csr) {
1939 dev_warn(&dev->dev, "Can't map e100 registers\n");
1940 return;
1941 }
1942
1943 cmd_hi = readb(csr + 3);
1944 if (cmd_hi == 0) {
1945 dev_warn(&dev->dev, "Firmware left e100 interrupts enabled; "
1946 "disabling\n");
1947 writeb(1, csr + 3);
1948 }
1949
1950 iounmap(csr);
1951}
1952DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
1953 PCI_CLASS_NETWORK_ETHERNET, 8, quirk_e100_interrupt);
1954
1955/*
1956 * The 82575 and 82598 may experience data corruption issues when transitioning
1957 * out of L0S. To prevent this we need to disable L0S on the pci-e link
1958 */
1959static void __devinit quirk_disable_aspm_l0s(struct pci_dev *dev)
1960{
1961 dev_info(&dev->dev, "Disabling L0s\n");
1962 pci_disable_link_state(dev, PCIE_LINK_STATE_L0S);
1963}
1964DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a7, quirk_disable_aspm_l0s);
1965DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a9, quirk_disable_aspm_l0s);
1966DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10b6, quirk_disable_aspm_l0s);
1967DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c6, quirk_disable_aspm_l0s);
1968DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c7, quirk_disable_aspm_l0s);
1969DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c8, quirk_disable_aspm_l0s);
1970DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10d6, quirk_disable_aspm_l0s);
1971DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10db, quirk_disable_aspm_l0s);
1972DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10dd, quirk_disable_aspm_l0s);
1973DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10e1, quirk_disable_aspm_l0s);
1974DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10ec, quirk_disable_aspm_l0s);
1975DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f1, quirk_disable_aspm_l0s);
1976DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f4, quirk_disable_aspm_l0s);
1977DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1508, quirk_disable_aspm_l0s);
1978
1979static void __devinit fixup_rev1_53c810(struct pci_dev* dev)
1980{
1981 /* rev 1 ncr53c810 chips don't set the class at all which means
1982 * they don't get their resources remapped. Fix that here.
1983 */
1984
1985 if (dev->class == PCI_CLASS_NOT_DEFINED) {
1986 dev_info(&dev->dev, "NCR 53c810 rev 1 detected; setting PCI class\n");
1987 dev->class = PCI_CLASS_STORAGE_SCSI;
1988 }
1989}
1990DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR, PCI_DEVICE_ID_NCR_53C810, fixup_rev1_53c810);
1991
1992/* Enable 1k I/O space granularity on the Intel P64H2 */
1993static void __devinit quirk_p64h2_1k_io(struct pci_dev *dev)
1994{
1995 u16 en1k;
1996 u8 io_base_lo, io_limit_lo;
1997 unsigned long base, limit;
1998 struct resource *res = dev->resource + PCI_BRIDGE_RESOURCES;
1999
2000 pci_read_config_word(dev, 0x40, &en1k);
2001
2002 if (en1k & 0x200) {
2003 dev_info(&dev->dev, "Enable I/O Space to 1KB granularity\n");
2004
2005 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
2006 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
2007 base = (io_base_lo & (PCI_IO_RANGE_MASK | 0x0c)) << 8;
2008 limit = (io_limit_lo & (PCI_IO_RANGE_MASK | 0x0c)) << 8;
2009
2010 if (base <= limit) {
2011 res->start = base;
2012 res->end = limit + 0x3ff;
2013 }
2014 }
2015}
2016DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io);
2017
2018/* Fix the IOBL_ADR for 1k I/O space granularity on the Intel P64H2
2019 * The IOBL_ADR gets re-written to 4k boundaries in pci_setup_bridge()
2020 * in drivers/pci/setup-bus.c
2021 */
2022static void __devinit quirk_p64h2_1k_io_fix_iobl(struct pci_dev *dev)
2023{
2024 u16 en1k, iobl_adr, iobl_adr_1k;
2025 struct resource *res = dev->resource + PCI_BRIDGE_RESOURCES;
2026
2027 pci_read_config_word(dev, 0x40, &en1k);
2028
2029 if (en1k & 0x200) {
2030 pci_read_config_word(dev, PCI_IO_BASE, &iobl_adr);
2031
2032 iobl_adr_1k = iobl_adr | (res->start >> 8) | (res->end & 0xfc00);
2033
2034 if (iobl_adr != iobl_adr_1k) {
2035 dev_info(&dev->dev, "Fixing P64H2 IOBL_ADR from 0x%x to 0x%x for 1KB granularity\n",
2036 iobl_adr,iobl_adr_1k);
2037 pci_write_config_word(dev, PCI_IO_BASE, iobl_adr_1k);
2038 }
2039 }
2040}
2041DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io_fix_iobl);
2042
2043/* Under some circumstances, AER is not linked with extended capabilities.
2044 * Force it to be linked by setting the corresponding control bit in the
2045 * config space.
2046 */
2047static void quirk_nvidia_ck804_pcie_aer_ext_cap(struct pci_dev *dev)
2048{
2049 uint8_t b;
2050 if (pci_read_config_byte(dev, 0xf41, &b) == 0) {
2051 if (!(b & 0x20)) {
2052 pci_write_config_byte(dev, 0xf41, b | 0x20);
2053 dev_info(&dev->dev,
2054 "Linking AER extended capability\n");
2055 }
2056 }
2057}
2058DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
2059 quirk_nvidia_ck804_pcie_aer_ext_cap);
2060DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
2061 quirk_nvidia_ck804_pcie_aer_ext_cap);
2062
2063static void __devinit quirk_via_cx700_pci_parking_caching(struct pci_dev *dev)
2064{
2065 /*
2066 * Disable PCI Bus Parking and PCI Master read caching on CX700
2067 * which causes unspecified timing errors with a VT6212L on the PCI
2068 * bus leading to USB2.0 packet loss.
2069 *
2070 * This quirk is only enabled if a second (on the external PCI bus)
2071 * VT6212L is found -- the CX700 core itself also contains a USB
2072 * host controller with the same PCI ID as the VT6212L.
2073 */
2074
2075 /* Count VT6212L instances */
2076 struct pci_dev *p = pci_get_device(PCI_VENDOR_ID_VIA,
2077 PCI_DEVICE_ID_VIA_8235_USB_2, NULL);
2078 uint8_t b;
2079
2080 /* p should contain the first (internal) VT6212L -- see if we have
2081 an external one by searching again */
2082 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235_USB_2, p);
2083 if (!p)
2084 return;
2085 pci_dev_put(p);
2086
2087 if (pci_read_config_byte(dev, 0x76, &b) == 0) {
2088 if (b & 0x40) {
2089 /* Turn off PCI Bus Parking */
2090 pci_write_config_byte(dev, 0x76, b ^ 0x40);
2091
2092 dev_info(&dev->dev,
2093 "Disabling VIA CX700 PCI parking\n");
2094 }
2095 }
2096
2097 if (pci_read_config_byte(dev, 0x72, &b) == 0) {
2098 if (b != 0) {
2099 /* Turn off PCI Master read caching */
2100 pci_write_config_byte(dev, 0x72, 0x0);
2101
2102 /* Set PCI Master Bus time-out to "1x16 PCLK" */
2103 pci_write_config_byte(dev, 0x75, 0x1);
2104
2105 /* Disable "Read FIFO Timer" */
2106 pci_write_config_byte(dev, 0x77, 0x0);
2107
2108 dev_info(&dev->dev,
2109 "Disabling VIA CX700 PCI caching\n");
2110 }
2111 }
2112}
2113DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0x324e, quirk_via_cx700_pci_parking_caching);
2114
2115/*
2116 * For Broadcom 5706, 5708, 5709 rev. A nics, any read beyond the
2117 * VPD end tag will hang the device. This problem was initially
2118 * observed when a vpd entry was created in sysfs
2119 * ('/sys/bus/pci/devices/<id>/vpd'). A read to this sysfs entry
2120 * will dump 32k of data. Reading a full 32k will cause an access
2121 * beyond the VPD end tag causing the device to hang. Once the device
2122 * is hung, the bnx2 driver will not be able to reset the device.
2123 * We believe that it is legal to read beyond the end tag and
2124 * therefore the solution is to limit the read/write length.
2125 */
2126static void __devinit quirk_brcm_570x_limit_vpd(struct pci_dev *dev)
2127{
2128 /*
2129 * Only disable the VPD capability for 5706, 5706S, 5708,
2130 * 5708S and 5709 rev. A
2131 */
2132 if ((dev->device == PCI_DEVICE_ID_NX2_5706) ||
2133 (dev->device == PCI_DEVICE_ID_NX2_5706S) ||
2134 (dev->device == PCI_DEVICE_ID_NX2_5708) ||
2135 (dev->device == PCI_DEVICE_ID_NX2_5708S) ||
2136 ((dev->device == PCI_DEVICE_ID_NX2_5709) &&
2137 (dev->revision & 0xf0) == 0x0)) {
2138 if (dev->vpd)
2139 dev->vpd->len = 0x80;
2140 }
2141}
2142
2143DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2144 PCI_DEVICE_ID_NX2_5706,
2145 quirk_brcm_570x_limit_vpd);
2146DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2147 PCI_DEVICE_ID_NX2_5706S,
2148 quirk_brcm_570x_limit_vpd);
2149DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2150 PCI_DEVICE_ID_NX2_5708,
2151 quirk_brcm_570x_limit_vpd);
2152DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2153 PCI_DEVICE_ID_NX2_5708S,
2154 quirk_brcm_570x_limit_vpd);
2155DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2156 PCI_DEVICE_ID_NX2_5709,
2157 quirk_brcm_570x_limit_vpd);
2158DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2159 PCI_DEVICE_ID_NX2_5709S,
2160 quirk_brcm_570x_limit_vpd);
2161
2162static void __devinit quirk_brcm_5719_limit_mrrs(struct pci_dev *dev)
2163{
2164 u32 rev;
2165
2166 pci_read_config_dword(dev, 0xf4, &rev);
2167
2168 /* Only CAP the MRRS if the device is a 5719 A0 */
2169 if (rev == 0x05719000) {
2170 int readrq = pcie_get_readrq(dev);
2171 if (readrq > 2048)
2172 pcie_set_readrq(dev, 2048);
2173 }
2174}
2175
2176DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_BROADCOM,
2177 PCI_DEVICE_ID_TIGON3_5719,
2178 quirk_brcm_5719_limit_mrrs);
2179
2180/* Originally in EDAC sources for i82875P:
2181 * Intel tells BIOS developers to hide device 6 which
2182 * configures the overflow device access containing
2183 * the DRBs - this is where we expose device 6.
2184 * http://www.x86-secret.com/articles/tweak/pat/patsecrets-2.htm
2185 */
2186static void __devinit quirk_unhide_mch_dev6(struct pci_dev *dev)
2187{
2188 u8 reg;
2189
2190 if (pci_read_config_byte(dev, 0xF4, &reg) == 0 && !(reg & 0x02)) {
2191 dev_info(&dev->dev, "Enabling MCH 'Overflow' Device\n");
2192 pci_write_config_byte(dev, 0xF4, reg | 0x02);
2193 }
2194}
2195
2196DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB,
2197 quirk_unhide_mch_dev6);
2198DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB,
2199 quirk_unhide_mch_dev6);
2200
2201#ifdef CONFIG_TILE
2202/*
2203 * The Tilera TILEmpower platform needs to set the link speed
2204 * to 2.5GT(Giga-Transfers)/s (Gen 1). The default link speed
2205 * setting is 5GT/s (Gen 2). 0x98 is the Link Control2 PCIe
2206 * capability register of the PEX8624 PCIe switch. The switch
2207 * supports link speed auto negotiation, but falsely sets
2208 * the link speed to 5GT/s.
2209 */
2210static void __devinit quirk_tile_plx_gen1(struct pci_dev *dev)
2211{
2212 if (tile_plx_gen1) {
2213 pci_write_config_dword(dev, 0x98, 0x1);
2214 mdelay(50);
2215 }
2216}
2217DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_PLX, 0x8624, quirk_tile_plx_gen1);
2218#endif /* CONFIG_TILE */
2219
2220#ifdef CONFIG_PCI_MSI
2221/* Some chipsets do not support MSI. We cannot easily rely on setting
2222 * PCI_BUS_FLAGS_NO_MSI in its bus flags because there are actually
2223 * some other busses controlled by the chipset even if Linux is not
2224 * aware of it. Instead of setting the flag on all busses in the
2225 * machine, simply disable MSI globally.
2226 */
2227static void __init quirk_disable_all_msi(struct pci_dev *dev)
2228{
2229 pci_no_msi();
2230 dev_warn(&dev->dev, "MSI quirk detected; MSI disabled\n");
2231}
2232DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_GCNB_LE, quirk_disable_all_msi);
2233DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS400_200, quirk_disable_all_msi);
2234DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS480, quirk_disable_all_msi);
2235DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3336, quirk_disable_all_msi);
2236DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3351, quirk_disable_all_msi);
2237DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3364, quirk_disable_all_msi);
2238DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8380_0, quirk_disable_all_msi);
2239
2240/* Disable MSI on chipsets that are known to not support it */
2241static void __devinit quirk_disable_msi(struct pci_dev *dev)
2242{
2243 if (dev->subordinate) {
2244 dev_warn(&dev->dev, "MSI quirk detected; "
2245 "subordinate MSI disabled\n");
2246 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2247 }
2248}
2249DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_msi);
2250DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0xa238, quirk_disable_msi);
2251DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x5a3f, quirk_disable_msi);
2252
2253/*
2254 * The APC bridge device in AMD 780 family northbridges has some random
2255 * OEM subsystem ID in its vendor ID register (erratum 18), so instead
2256 * we use the possible vendor/device IDs of the host bridge for the
2257 * declared quirk, and search for the APC bridge by slot number.
2258 */
2259static void __devinit quirk_amd_780_apc_msi(struct pci_dev *host_bridge)
2260{
2261 struct pci_dev *apc_bridge;
2262
2263 apc_bridge = pci_get_slot(host_bridge->bus, PCI_DEVFN(1, 0));
2264 if (apc_bridge) {
2265 if (apc_bridge->device == 0x9602)
2266 quirk_disable_msi(apc_bridge);
2267 pci_dev_put(apc_bridge);
2268 }
2269}
2270DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9600, quirk_amd_780_apc_msi);
2271DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9601, quirk_amd_780_apc_msi);
2272
2273/* Go through the list of Hypertransport capabilities and
2274 * return 1 if a HT MSI capability is found and enabled */
2275static int __devinit msi_ht_cap_enabled(struct pci_dev *dev)
2276{
2277 int pos, ttl = 48;
2278
2279 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2280 while (pos && ttl--) {
2281 u8 flags;
2282
2283 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2284 &flags) == 0)
2285 {
2286 dev_info(&dev->dev, "Found %s HT MSI Mapping\n",
2287 flags & HT_MSI_FLAGS_ENABLE ?
2288 "enabled" : "disabled");
2289 return (flags & HT_MSI_FLAGS_ENABLE) != 0;
2290 }
2291
2292 pos = pci_find_next_ht_capability(dev, pos,
2293 HT_CAPTYPE_MSI_MAPPING);
2294 }
2295 return 0;
2296}
2297
2298/* Check the hypertransport MSI mapping to know whether MSI is enabled or not */
2299static void __devinit quirk_msi_ht_cap(struct pci_dev *dev)
2300{
2301 if (dev->subordinate && !msi_ht_cap_enabled(dev)) {
2302 dev_warn(&dev->dev, "MSI quirk detected; "
2303 "subordinate MSI disabled\n");
2304 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2305 }
2306}
2307DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT2000_PCIE,
2308 quirk_msi_ht_cap);
2309
2310/* The nVidia CK804 chipset may have 2 HT MSI mappings.
2311 * MSI are supported if the MSI capability set in any of these mappings.
2312 */
2313static void __devinit quirk_nvidia_ck804_msi_ht_cap(struct pci_dev *dev)
2314{
2315 struct pci_dev *pdev;
2316
2317 if (!dev->subordinate)
2318 return;
2319
2320 /* check HT MSI cap on this chipset and the root one.
2321 * a single one having MSI is enough to be sure that MSI are supported.
2322 */
2323 pdev = pci_get_slot(dev->bus, 0);
2324 if (!pdev)
2325 return;
2326 if (!msi_ht_cap_enabled(dev) && !msi_ht_cap_enabled(pdev)) {
2327 dev_warn(&dev->dev, "MSI quirk detected; "
2328 "subordinate MSI disabled\n");
2329 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2330 }
2331 pci_dev_put(pdev);
2332}
2333DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
2334 quirk_nvidia_ck804_msi_ht_cap);
2335
2336/* Force enable MSI mapping capability on HT bridges */
2337static void __devinit ht_enable_msi_mapping(struct pci_dev *dev)
2338{
2339 int pos, ttl = 48;
2340
2341 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2342 while (pos && ttl--) {
2343 u8 flags;
2344
2345 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2346 &flags) == 0) {
2347 dev_info(&dev->dev, "Enabling HT MSI Mapping\n");
2348
2349 pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
2350 flags | HT_MSI_FLAGS_ENABLE);
2351 }
2352 pos = pci_find_next_ht_capability(dev, pos,
2353 HT_CAPTYPE_MSI_MAPPING);
2354 }
2355}
2356DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SERVERWORKS,
2357 PCI_DEVICE_ID_SERVERWORKS_HT1000_PXB,
2358 ht_enable_msi_mapping);
2359
2360DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE,
2361 ht_enable_msi_mapping);
2362
2363/* The P5N32-SLI motherboards from Asus have a problem with msi
2364 * for the MCP55 NIC. It is not yet determined whether the msi problem
2365 * also affects other devices. As for now, turn off msi for this device.
2366 */
2367static void __devinit nvenet_msi_disable(struct pci_dev *dev)
2368{
2369 const char *board_name = dmi_get_system_info(DMI_BOARD_NAME);
2370
2371 if (board_name &&
2372 (strstr(board_name, "P5N32-SLI PREMIUM") ||
2373 strstr(board_name, "P5N32-E SLI"))) {
2374 dev_info(&dev->dev,
2375 "Disabling msi for MCP55 NIC on P5N32-SLI\n");
2376 dev->no_msi = 1;
2377 }
2378}
2379DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
2380 PCI_DEVICE_ID_NVIDIA_NVENET_15,
2381 nvenet_msi_disable);
2382
2383/*
2384 * Some versions of the MCP55 bridge from nvidia have a legacy irq routing
2385 * config register. This register controls the routing of legacy interrupts
2386 * from devices that route through the MCP55. If this register is misprogramed
2387 * interrupts are only sent to the bsp, unlike conventional systems where the
2388 * irq is broadxast to all online cpus. Not having this register set
2389 * properly prevents kdump from booting up properly, so lets make sure that
2390 * we have it set correctly.
2391 * Note this is an undocumented register.
2392 */
2393static void __devinit nvbridge_check_legacy_irq_routing(struct pci_dev *dev)
2394{
2395 u32 cfg;
2396
2397 if (!pci_find_capability(dev, PCI_CAP_ID_HT))
2398 return;
2399
2400 pci_read_config_dword(dev, 0x74, &cfg);
2401
2402 if (cfg & ((1 << 2) | (1 << 15))) {
2403 printk(KERN_INFO "Rewriting irq routing register on MCP55\n");
2404 cfg &= ~((1 << 2) | (1 << 15));
2405 pci_write_config_dword(dev, 0x74, cfg);
2406 }
2407}
2408
2409DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
2410 PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V0,
2411 nvbridge_check_legacy_irq_routing);
2412
2413DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
2414 PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V4,
2415 nvbridge_check_legacy_irq_routing);
2416
2417static int __devinit ht_check_msi_mapping(struct pci_dev *dev)
2418{
2419 int pos, ttl = 48;
2420 int found = 0;
2421
2422 /* check if there is HT MSI cap or enabled on this device */
2423 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2424 while (pos && ttl--) {
2425 u8 flags;
2426
2427 if (found < 1)
2428 found = 1;
2429 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2430 &flags) == 0) {
2431 if (flags & HT_MSI_FLAGS_ENABLE) {
2432 if (found < 2) {
2433 found = 2;
2434 break;
2435 }
2436 }
2437 }
2438 pos = pci_find_next_ht_capability(dev, pos,
2439 HT_CAPTYPE_MSI_MAPPING);
2440 }
2441
2442 return found;
2443}
2444
2445static int __devinit host_bridge_with_leaf(struct pci_dev *host_bridge)
2446{
2447 struct pci_dev *dev;
2448 int pos;
2449 int i, dev_no;
2450 int found = 0;
2451
2452 dev_no = host_bridge->devfn >> 3;
2453 for (i = dev_no + 1; i < 0x20; i++) {
2454 dev = pci_get_slot(host_bridge->bus, PCI_DEVFN(i, 0));
2455 if (!dev)
2456 continue;
2457
2458 /* found next host bridge ?*/
2459 pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
2460 if (pos != 0) {
2461 pci_dev_put(dev);
2462 break;
2463 }
2464
2465 if (ht_check_msi_mapping(dev)) {
2466 found = 1;
2467 pci_dev_put(dev);
2468 break;
2469 }
2470 pci_dev_put(dev);
2471 }
2472
2473 return found;
2474}
2475
2476#define PCI_HT_CAP_SLAVE_CTRL0 4 /* link control */
2477#define PCI_HT_CAP_SLAVE_CTRL1 8 /* link control to */
2478
2479static int __devinit is_end_of_ht_chain(struct pci_dev *dev)
2480{
2481 int pos, ctrl_off;
2482 int end = 0;
2483 u16 flags, ctrl;
2484
2485 pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
2486
2487 if (!pos)
2488 goto out;
2489
2490 pci_read_config_word(dev, pos + PCI_CAP_FLAGS, &flags);
2491
2492 ctrl_off = ((flags >> 10) & 1) ?
2493 PCI_HT_CAP_SLAVE_CTRL0 : PCI_HT_CAP_SLAVE_CTRL1;
2494 pci_read_config_word(dev, pos + ctrl_off, &ctrl);
2495
2496 if (ctrl & (1 << 6))
2497 end = 1;
2498
2499out:
2500 return end;
2501}
2502
2503static void __devinit nv_ht_enable_msi_mapping(struct pci_dev *dev)
2504{
2505 struct pci_dev *host_bridge;
2506 int pos;
2507 int i, dev_no;
2508 int found = 0;
2509
2510 dev_no = dev->devfn >> 3;
2511 for (i = dev_no; i >= 0; i--) {
2512 host_bridge = pci_get_slot(dev->bus, PCI_DEVFN(i, 0));
2513 if (!host_bridge)
2514 continue;
2515
2516 pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
2517 if (pos != 0) {
2518 found = 1;
2519 break;
2520 }
2521 pci_dev_put(host_bridge);
2522 }
2523
2524 if (!found)
2525 return;
2526
2527 /* don't enable end_device/host_bridge with leaf directly here */
2528 if (host_bridge == dev && is_end_of_ht_chain(host_bridge) &&
2529 host_bridge_with_leaf(host_bridge))
2530 goto out;
2531
2532 /* root did that ! */
2533 if (msi_ht_cap_enabled(host_bridge))
2534 goto out;
2535
2536 ht_enable_msi_mapping(dev);
2537
2538out:
2539 pci_dev_put(host_bridge);
2540}
2541
2542static void __devinit ht_disable_msi_mapping(struct pci_dev *dev)
2543{
2544 int pos, ttl = 48;
2545
2546 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2547 while (pos && ttl--) {
2548 u8 flags;
2549
2550 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2551 &flags) == 0) {
2552 dev_info(&dev->dev, "Disabling HT MSI Mapping\n");
2553
2554 pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
2555 flags & ~HT_MSI_FLAGS_ENABLE);
2556 }
2557 pos = pci_find_next_ht_capability(dev, pos,
2558 HT_CAPTYPE_MSI_MAPPING);
2559 }
2560}
2561
2562static void __devinit __nv_msi_ht_cap_quirk(struct pci_dev *dev, int all)
2563{
2564 struct pci_dev *host_bridge;
2565 int pos;
2566 int found;
2567
2568 if (!pci_msi_enabled())
2569 return;
2570
2571 /* check if there is HT MSI cap or enabled on this device */
2572 found = ht_check_msi_mapping(dev);
2573
2574 /* no HT MSI CAP */
2575 if (found == 0)
2576 return;
2577
2578 /*
2579 * HT MSI mapping should be disabled on devices that are below
2580 * a non-Hypertransport host bridge. Locate the host bridge...
2581 */
2582 host_bridge = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
2583 if (host_bridge == NULL) {
2584 dev_warn(&dev->dev,
2585 "nv_msi_ht_cap_quirk didn't locate host bridge\n");
2586 return;
2587 }
2588
2589 pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
2590 if (pos != 0) {
2591 /* Host bridge is to HT */
2592 if (found == 1) {
2593 /* it is not enabled, try to enable it */
2594 if (all)
2595 ht_enable_msi_mapping(dev);
2596 else
2597 nv_ht_enable_msi_mapping(dev);
2598 }
2599 return;
2600 }
2601
2602 /* HT MSI is not enabled */
2603 if (found == 1)
2604 return;
2605
2606 /* Host bridge is not to HT, disable HT MSI mapping on this device */
2607 ht_disable_msi_mapping(dev);
2608}
2609
2610static void __devinit nv_msi_ht_cap_quirk_all(struct pci_dev *dev)
2611{
2612 return __nv_msi_ht_cap_quirk(dev, 1);
2613}
2614
2615static void __devinit nv_msi_ht_cap_quirk_leaf(struct pci_dev *dev)
2616{
2617 return __nv_msi_ht_cap_quirk(dev, 0);
2618}
2619
2620DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
2621DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
2622
2623DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
2624DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
2625
2626static void __devinit quirk_msi_intx_disable_bug(struct pci_dev *dev)
2627{
2628 dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
2629}
2630static void __devinit quirk_msi_intx_disable_ati_bug(struct pci_dev *dev)
2631{
2632 struct pci_dev *p;
2633
2634 /* SB700 MSI issue will be fixed at HW level from revision A21,
2635 * we need check PCI REVISION ID of SMBus controller to get SB700
2636 * revision.
2637 */
2638 p = pci_get_device(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_SBX00_SMBUS,
2639 NULL);
2640 if (!p)
2641 return;
2642
2643 if ((p->revision < 0x3B) && (p->revision >= 0x30))
2644 dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
2645 pci_dev_put(p);
2646}
2647DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2648 PCI_DEVICE_ID_TIGON3_5780,
2649 quirk_msi_intx_disable_bug);
2650DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2651 PCI_DEVICE_ID_TIGON3_5780S,
2652 quirk_msi_intx_disable_bug);
2653DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2654 PCI_DEVICE_ID_TIGON3_5714,
2655 quirk_msi_intx_disable_bug);
2656DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2657 PCI_DEVICE_ID_TIGON3_5714S,
2658 quirk_msi_intx_disable_bug);
2659DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2660 PCI_DEVICE_ID_TIGON3_5715,
2661 quirk_msi_intx_disable_bug);
2662DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2663 PCI_DEVICE_ID_TIGON3_5715S,
2664 quirk_msi_intx_disable_bug);
2665
2666DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4390,
2667 quirk_msi_intx_disable_ati_bug);
2668DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4391,
2669 quirk_msi_intx_disable_ati_bug);
2670DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4392,
2671 quirk_msi_intx_disable_ati_bug);
2672DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4393,
2673 quirk_msi_intx_disable_ati_bug);
2674DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4394,
2675 quirk_msi_intx_disable_ati_bug);
2676
2677DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4373,
2678 quirk_msi_intx_disable_bug);
2679DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4374,
2680 quirk_msi_intx_disable_bug);
2681DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4375,
2682 quirk_msi_intx_disable_bug);
2683
2684#endif /* CONFIG_PCI_MSI */
2685
2686/* Allow manual resource allocation for PCI hotplug bridges
2687 * via pci=hpmemsize=nnM and pci=hpiosize=nnM parameters. For
2688 * some PCI-PCI hotplug bridges, like PLX 6254 (former HINT HB6),
2689 * kernel fails to allocate resources when hotplug device is
2690 * inserted and PCI bus is rescanned.
2691 */
2692static void __devinit quirk_hotplug_bridge(struct pci_dev *dev)
2693{
2694 dev->is_hotplug_bridge = 1;
2695}
2696
2697DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_HINT, 0x0020, quirk_hotplug_bridge);
2698
2699/*
2700 * This is a quirk for the Ricoh MMC controller found as a part of
2701 * some mulifunction chips.
2702
2703 * This is very similar and based on the ricoh_mmc driver written by
2704 * Philip Langdale. Thank you for these magic sequences.
2705 *
2706 * These chips implement the four main memory card controllers (SD, MMC, MS, xD)
2707 * and one or both of cardbus or firewire.
2708 *
2709 * It happens that they implement SD and MMC
2710 * support as separate controllers (and PCI functions). The linux SDHCI
2711 * driver supports MMC cards but the chip detects MMC cards in hardware
2712 * and directs them to the MMC controller - so the SDHCI driver never sees
2713 * them.
2714 *
2715 * To get around this, we must disable the useless MMC controller.
2716 * At that point, the SDHCI controller will start seeing them
2717 * It seems to be the case that the relevant PCI registers to deactivate the
2718 * MMC controller live on PCI function 0, which might be the cardbus controller
2719 * or the firewire controller, depending on the particular chip in question
2720 *
2721 * This has to be done early, because as soon as we disable the MMC controller
2722 * other pci functions shift up one level, e.g. function #2 becomes function
2723 * #1, and this will confuse the pci core.
2724 */
2725
2726#ifdef CONFIG_MMC_RICOH_MMC
2727static void ricoh_mmc_fixup_rl5c476(struct pci_dev *dev)
2728{
2729 /* disable via cardbus interface */
2730 u8 write_enable;
2731 u8 write_target;
2732 u8 disable;
2733
2734 /* disable must be done via function #0 */
2735 if (PCI_FUNC(dev->devfn))
2736 return;
2737
2738 pci_read_config_byte(dev, 0xB7, &disable);
2739 if (disable & 0x02)
2740 return;
2741
2742 pci_read_config_byte(dev, 0x8E, &write_enable);
2743 pci_write_config_byte(dev, 0x8E, 0xAA);
2744 pci_read_config_byte(dev, 0x8D, &write_target);
2745 pci_write_config_byte(dev, 0x8D, 0xB7);
2746 pci_write_config_byte(dev, 0xB7, disable | 0x02);
2747 pci_write_config_byte(dev, 0x8E, write_enable);
2748 pci_write_config_byte(dev, 0x8D, write_target);
2749
2750 dev_notice(&dev->dev, "proprietary Ricoh MMC controller disabled (via cardbus function)\n");
2751 dev_notice(&dev->dev, "MMC cards are now supported by standard SDHCI controller\n");
2752}
2753DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
2754DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
2755
2756static void ricoh_mmc_fixup_r5c832(struct pci_dev *dev)
2757{
2758 /* disable via firewire interface */
2759 u8 write_enable;
2760 u8 disable;
2761
2762 /* disable must be done via function #0 */
2763 if (PCI_FUNC(dev->devfn))
2764 return;
2765 /*
2766 * RICOH 0xe822 and 0xe823 SD/MMC card readers fail to recognize
2767 * certain types of SD/MMC cards. Lowering the SD base
2768 * clock frequency from 200Mhz to 50Mhz fixes this issue.
2769 *
2770 * 0x150 - SD2.0 mode enable for changing base clock
2771 * frequency to 50Mhz
2772 * 0xe1 - Base clock frequency
2773 * 0x32 - 50Mhz new clock frequency
2774 * 0xf9 - Key register for 0x150
2775 * 0xfc - key register for 0xe1
2776 */
2777 if (dev->device == PCI_DEVICE_ID_RICOH_R5CE822 ||
2778 dev->device == PCI_DEVICE_ID_RICOH_R5CE823) {
2779 pci_write_config_byte(dev, 0xf9, 0xfc);
2780 pci_write_config_byte(dev, 0x150, 0x10);
2781 pci_write_config_byte(dev, 0xf9, 0x00);
2782 pci_write_config_byte(dev, 0xfc, 0x01);
2783 pci_write_config_byte(dev, 0xe1, 0x32);
2784 pci_write_config_byte(dev, 0xfc, 0x00);
2785
2786 dev_notice(&dev->dev, "MMC controller base frequency changed to 50Mhz.\n");
2787 }
2788
2789 pci_read_config_byte(dev, 0xCB, &disable);
2790
2791 if (disable & 0x02)
2792 return;
2793
2794 pci_read_config_byte(dev, 0xCA, &write_enable);
2795 pci_write_config_byte(dev, 0xCA, 0x57);
2796 pci_write_config_byte(dev, 0xCB, disable | 0x02);
2797 pci_write_config_byte(dev, 0xCA, write_enable);
2798
2799 dev_notice(&dev->dev, "proprietary Ricoh MMC controller disabled (via firewire function)\n");
2800 dev_notice(&dev->dev, "MMC cards are now supported by standard SDHCI controller\n");
2801
2802}
2803DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
2804DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
2805DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE822, ricoh_mmc_fixup_r5c832);
2806DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE822, ricoh_mmc_fixup_r5c832);
2807DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832);
2808DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832);
2809#endif /*CONFIG_MMC_RICOH_MMC*/
2810
2811#ifdef CONFIG_DMAR_TABLE
2812#define VTUNCERRMSK_REG 0x1ac
2813#define VTD_MSK_SPEC_ERRORS (1 << 31)
2814/*
2815 * This is a quirk for masking vt-d spec defined errors to platform error
2816 * handling logic. With out this, platforms using Intel 7500, 5500 chipsets
2817 * (and the derivative chipsets like X58 etc) seem to generate NMI/SMI (based
2818 * on the RAS config settings of the platform) when a vt-d fault happens.
2819 * The resulting SMI caused the system to hang.
2820 *
2821 * VT-d spec related errors are already handled by the VT-d OS code, so no
2822 * need to report the same error through other channels.
2823 */
2824static void vtd_mask_spec_errors(struct pci_dev *dev)
2825{
2826 u32 word;
2827
2828 pci_read_config_dword(dev, VTUNCERRMSK_REG, &word);
2829 pci_write_config_dword(dev, VTUNCERRMSK_REG, word | VTD_MSK_SPEC_ERRORS);
2830}
2831DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x342e, vtd_mask_spec_errors);
2832DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x3c28, vtd_mask_spec_errors);
2833#endif
2834
2835static void __devinit fixup_ti816x_class(struct pci_dev* dev)
2836{
2837 /* TI 816x devices do not have class code set when in PCIe boot mode */
2838 dev_info(&dev->dev, "Setting PCI class for 816x PCIe device\n");
2839 dev->class = PCI_CLASS_MULTIMEDIA_VIDEO;
2840}
2841DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_TI, 0xb800,
2842 PCI_CLASS_NOT_DEFINED, 0, fixup_ti816x_class);
2843
2844/* Some PCIe devices do not work reliably with the claimed maximum
2845 * payload size supported.
2846 */
2847static void __devinit fixup_mpss_256(struct pci_dev *dev)
2848{
2849 dev->pcie_mpss = 1; /* 256 bytes */
2850}
2851DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
2852 PCI_DEVICE_ID_SOLARFLARE_SFC4000A_0, fixup_mpss_256);
2853DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
2854 PCI_DEVICE_ID_SOLARFLARE_SFC4000A_1, fixup_mpss_256);
2855DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
2856 PCI_DEVICE_ID_SOLARFLARE_SFC4000B, fixup_mpss_256);
2857
2858/* Intel 5000 and 5100 Memory controllers have an errata with read completion
2859 * coalescing (which is enabled by default on some BIOSes) and MPS of 256B.
2860 * Since there is no way of knowing what the PCIE MPS on each fabric will be
2861 * until all of the devices are discovered and buses walked, read completion
2862 * coalescing must be disabled. Unfortunately, it cannot be re-enabled because
2863 * it is possible to hotplug a device with MPS of 256B.
2864 */
2865static void __devinit quirk_intel_mc_errata(struct pci_dev *dev)
2866{
2867 int err;
2868 u16 rcc;
2869
2870 if (pcie_bus_config == PCIE_BUS_TUNE_OFF)
2871 return;
2872
2873 /* Intel errata specifies bits to change but does not say what they are.
2874 * Keeping them magical until such time as the registers and values can
2875 * be explained.
2876 */
2877 err = pci_read_config_word(dev, 0x48, &rcc);
2878 if (err) {
2879 dev_err(&dev->dev, "Error attempting to read the read "
2880 "completion coalescing register.\n");
2881 return;
2882 }
2883
2884 if (!(rcc & (1 << 10)))
2885 return;
2886
2887 rcc &= ~(1 << 10);
2888
2889 err = pci_write_config_word(dev, 0x48, rcc);
2890 if (err) {
2891 dev_err(&dev->dev, "Error attempting to write the read "
2892 "completion coalescing register.\n");
2893 return;
2894 }
2895
2896 pr_info_once("Read completion coalescing disabled due to hardware "
2897 "errata relating to 256B MPS.\n");
2898}
2899/* Intel 5000 series memory controllers and ports 2-7 */
2900DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25c0, quirk_intel_mc_errata);
2901DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d0, quirk_intel_mc_errata);
2902DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d4, quirk_intel_mc_errata);
2903DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d8, quirk_intel_mc_errata);
2904DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_mc_errata);
2905DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_mc_errata);
2906DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_mc_errata);
2907DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_mc_errata);
2908DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_mc_errata);
2909DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_mc_errata);
2910DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_mc_errata);
2911DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_mc_errata);
2912DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_mc_errata);
2913DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_mc_errata);
2914/* Intel 5100 series memory controllers and ports 2-7 */
2915DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65c0, quirk_intel_mc_errata);
2916DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e2, quirk_intel_mc_errata);
2917DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e3, quirk_intel_mc_errata);
2918DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e4, quirk_intel_mc_errata);
2919DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e5, quirk_intel_mc_errata);
2920DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e6, quirk_intel_mc_errata);
2921DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e7, quirk_intel_mc_errata);
2922DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f7, quirk_intel_mc_errata);
2923DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f8, quirk_intel_mc_errata);
2924DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f9, quirk_intel_mc_errata);
2925DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65fa, quirk_intel_mc_errata);
2926
2927
2928static void do_one_fixup_debug(void (*fn)(struct pci_dev *dev), struct pci_dev *dev)
2929{
2930 ktime_t calltime, delta, rettime;
2931 unsigned long long duration;
2932
2933 printk(KERN_DEBUG "calling %pF @ %i for %s\n",
2934 fn, task_pid_nr(current), dev_name(&dev->dev));
2935 calltime = ktime_get();
2936 fn(dev);
2937 rettime = ktime_get();
2938 delta = ktime_sub(rettime, calltime);
2939 duration = (unsigned long long) ktime_to_ns(delta) >> 10;
2940 printk(KERN_DEBUG "pci fixup %pF returned after %lld usecs for %s\n",
2941 fn, duration, dev_name(&dev->dev));
2942}
2943
2944/*
2945 * Some BIOS implementations leave the Intel GPU interrupts enabled,
2946 * even though no one is handling them (f.e. i915 driver is never loaded).
2947 * Additionally the interrupt destination is not set up properly
2948 * and the interrupt ends up -somewhere-.
2949 *
2950 * These spurious interrupts are "sticky" and the kernel disables
2951 * the (shared) interrupt line after 100.000+ generated interrupts.
2952 *
2953 * Fix it by disabling the still enabled interrupts.
2954 * This resolves crashes often seen on monitor unplug.
2955 */
2956#define I915_DEIER_REG 0x4400c
2957static void __devinit disable_igfx_irq(struct pci_dev *dev)
2958{
2959 void __iomem *regs = pci_iomap(dev, 0, 0);
2960 if (regs == NULL) {
2961 dev_warn(&dev->dev, "igfx quirk: Can't iomap PCI device\n");
2962 return;
2963 }
2964
2965 /* Check if any interrupt line is still enabled */
2966 if (readl(regs + I915_DEIER_REG) != 0) {
2967 dev_warn(&dev->dev, "BIOS left Intel GPU interrupts enabled; "
2968 "disabling\n");
2969
2970 writel(0, regs + I915_DEIER_REG);
2971 }
2972
2973 pci_iounmap(dev, regs);
2974}
2975DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0102, disable_igfx_irq);
2976DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x010a, disable_igfx_irq);
2977DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0152, disable_igfx_irq);
2978
2979static void pci_do_fixups(struct pci_dev *dev, struct pci_fixup *f,
2980 struct pci_fixup *end)
2981{
2982 for (; f < end; f++)
2983 if ((f->class == (u32) (dev->class >> f->class_shift) ||
2984 f->class == (u32) PCI_ANY_ID) &&
2985 (f->vendor == dev->vendor ||
2986 f->vendor == (u16) PCI_ANY_ID) &&
2987 (f->device == dev->device ||
2988 f->device == (u16) PCI_ANY_ID)) {
2989 dev_dbg(&dev->dev, "calling %pF\n", f->hook);
2990 if (initcall_debug)
2991 do_one_fixup_debug(f->hook, dev);
2992 else
2993 f->hook(dev);
2994 }
2995}
2996
2997extern struct pci_fixup __start_pci_fixups_early[];
2998extern struct pci_fixup __end_pci_fixups_early[];
2999extern struct pci_fixup __start_pci_fixups_header[];
3000extern struct pci_fixup __end_pci_fixups_header[];
3001extern struct pci_fixup __start_pci_fixups_final[];
3002extern struct pci_fixup __end_pci_fixups_final[];
3003extern struct pci_fixup __start_pci_fixups_enable[];
3004extern struct pci_fixup __end_pci_fixups_enable[];
3005extern struct pci_fixup __start_pci_fixups_resume[];
3006extern struct pci_fixup __end_pci_fixups_resume[];
3007extern struct pci_fixup __start_pci_fixups_resume_early[];
3008extern struct pci_fixup __end_pci_fixups_resume_early[];
3009extern struct pci_fixup __start_pci_fixups_suspend[];
3010extern struct pci_fixup __end_pci_fixups_suspend[];
3011
3012
3013void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev)
3014{
3015 struct pci_fixup *start, *end;
3016
3017 switch(pass) {
3018 case pci_fixup_early:
3019 start = __start_pci_fixups_early;
3020 end = __end_pci_fixups_early;
3021 break;
3022
3023 case pci_fixup_header:
3024 start = __start_pci_fixups_header;
3025 end = __end_pci_fixups_header;
3026 break;
3027
3028 case pci_fixup_final:
3029 start = __start_pci_fixups_final;
3030 end = __end_pci_fixups_final;
3031 break;
3032
3033 case pci_fixup_enable:
3034 start = __start_pci_fixups_enable;
3035 end = __end_pci_fixups_enable;
3036 break;
3037
3038 case pci_fixup_resume:
3039 start = __start_pci_fixups_resume;
3040 end = __end_pci_fixups_resume;
3041 break;
3042
3043 case pci_fixup_resume_early:
3044 start = __start_pci_fixups_resume_early;
3045 end = __end_pci_fixups_resume_early;
3046 break;
3047
3048 case pci_fixup_suspend:
3049 start = __start_pci_fixups_suspend;
3050 end = __end_pci_fixups_suspend;
3051 break;
3052
3053 default:
3054 /* stupid compiler warning, you would think with an enum... */
3055 return;
3056 }
3057 pci_do_fixups(dev, start, end);
3058}
3059EXPORT_SYMBOL(pci_fixup_device);
3060
3061static int __init pci_apply_final_quirks(void)
3062{
3063 struct pci_dev *dev = NULL;
3064 u8 cls = 0;
3065 u8 tmp;
3066
3067 if (pci_cache_line_size)
3068 printk(KERN_DEBUG "PCI: CLS %u bytes\n",
3069 pci_cache_line_size << 2);
3070
3071 for_each_pci_dev(dev) {
3072 pci_fixup_device(pci_fixup_final, dev);
3073 /*
3074 * If arch hasn't set it explicitly yet, use the CLS
3075 * value shared by all PCI devices. If there's a
3076 * mismatch, fall back to the default value.
3077 */
3078 if (!pci_cache_line_size) {
3079 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &tmp);
3080 if (!cls)
3081 cls = tmp;
3082 if (!tmp || cls == tmp)
3083 continue;
3084
3085 printk(KERN_DEBUG "PCI: CLS mismatch (%u != %u), "
3086 "using %u bytes\n", cls << 2, tmp << 2,
3087 pci_dfl_cache_line_size << 2);
3088 pci_cache_line_size = pci_dfl_cache_line_size;
3089 }
3090 }
3091 if (!pci_cache_line_size) {
3092 printk(KERN_DEBUG "PCI: CLS %u bytes, default %u\n",
3093 cls << 2, pci_dfl_cache_line_size << 2);
3094 pci_cache_line_size = cls ? cls : pci_dfl_cache_line_size;
3095 }
3096
3097 return 0;
3098}
3099
3100fs_initcall_sync(pci_apply_final_quirks);
3101
3102/*
3103 * Followings are device-specific reset methods which can be used to
3104 * reset a single function if other methods (e.g. FLR, PM D0->D3) are
3105 * not available.
3106 */
3107static int reset_intel_generic_dev(struct pci_dev *dev, int probe)
3108{
3109 int pos;
3110
3111 /* only implement PCI_CLASS_SERIAL_USB at present */
3112 if (dev->class == PCI_CLASS_SERIAL_USB) {
3113 pos = pci_find_capability(dev, PCI_CAP_ID_VNDR);
3114 if (!pos)
3115 return -ENOTTY;
3116
3117 if (probe)
3118 return 0;
3119
3120 pci_write_config_byte(dev, pos + 0x4, 1);
3121 msleep(100);
3122
3123 return 0;
3124 } else {
3125 return -ENOTTY;
3126 }
3127}
3128
3129static int reset_intel_82599_sfp_virtfn(struct pci_dev *dev, int probe)
3130{
3131 int pos;
3132
3133 pos = pci_find_capability(dev, PCI_CAP_ID_EXP);
3134 if (!pos)
3135 return -ENOTTY;
3136
3137 if (probe)
3138 return 0;
3139
3140 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL,
3141 PCI_EXP_DEVCTL_BCR_FLR);
3142 msleep(100);
3143
3144 return 0;
3145}
3146
3147#define PCI_DEVICE_ID_INTEL_82599_SFP_VF 0x10ed
3148
3149static const struct pci_dev_reset_methods pci_dev_reset_methods[] = {
3150 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82599_SFP_VF,
3151 reset_intel_82599_sfp_virtfn },
3152 { PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
3153 reset_intel_generic_dev },
3154 { 0 }
3155};
3156
3157int pci_dev_specific_reset(struct pci_dev *dev, int probe)
3158{
3159 const struct pci_dev_reset_methods *i;
3160
3161 for (i = pci_dev_reset_methods; i->reset; i++) {
3162 if ((i->vendor == dev->vendor ||
3163 i->vendor == (u16)PCI_ANY_ID) &&
3164 (i->device == dev->device ||
3165 i->device == (u16)PCI_ANY_ID))
3166 return i->reset(dev, probe);
3167 }
3168
3169 return -ENOTTY;
3170}