blob: f15f6241671ae7fa86d4abb5407eca07052d6f04 [file] [log] [blame]
lh9ed821d2023-04-07 01:36:19 -07001/*
2 * Special handling for DW core on Intel MID platform
3 *
4 * Copyright (c) 2009, Intel Corporation.
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2, as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
14 *
15 * You should have received a copy of the GNU General Public License along
16 * with this program; if not, write to the Free Software Foundation,
17 * Inc., 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18 */
19
20#include <linux/dma-mapping.h>
21#include <linux/dmaengine.h>
22#include <linux/interrupt.h>
23#include <linux/slab.h>
24#include <linux/spi/spi.h>
25#include <linux/types.h>
26
27#include "spi-dw.h"
28
29#ifdef CONFIG_SPI_DW_MID_DMA
30#include <linux/intel_mid_dma.h>
31#include <linux/pci.h>
32
33struct mid_dma {
34 struct intel_mid_dma_slave dmas_tx;
35 struct intel_mid_dma_slave dmas_rx;
36};
37
38static bool mid_spi_dma_chan_filter(struct dma_chan *chan, void *param)
39{
40 struct dw_spi *dws = param;
41
42 return dws->dmac && (&dws->dmac->dev == chan->device->dev);
43}
44
45static int mid_spi_dma_init(struct dw_spi *dws)
46{
47 struct mid_dma *dw_dma = dws->dma_priv;
48 struct intel_mid_dma_slave *rxs, *txs;
49 dma_cap_mask_t mask;
50
51 /*
52 * Get pci device for DMA controller, currently it could only
53 * be the DMA controller of either Moorestown or Medfield
54 */
55 dws->dmac = pci_get_device(PCI_VENDOR_ID_INTEL, 0x0813, NULL);
56 if (!dws->dmac)
57 dws->dmac = pci_get_device(PCI_VENDOR_ID_INTEL, 0x0827, NULL);
58
59 dma_cap_zero(mask);
60 dma_cap_set(DMA_SLAVE, mask);
61
62 /* 1. Init rx channel */
63 dws->rxchan = dma_request_channel(mask, mid_spi_dma_chan_filter, dws);
64 if (!dws->rxchan)
65 goto err_exit;
66 rxs = &dw_dma->dmas_rx;
67 rxs->hs_mode = LNW_DMA_HW_HS;
68 rxs->cfg_mode = LNW_DMA_PER_TO_MEM;
69 dws->rxchan->private = rxs;
70
71 /* 2. Init tx channel */
72 dws->txchan = dma_request_channel(mask, mid_spi_dma_chan_filter, dws);
73 if (!dws->txchan)
74 goto free_rxchan;
75 txs = &dw_dma->dmas_tx;
76 txs->hs_mode = LNW_DMA_HW_HS;
77 txs->cfg_mode = LNW_DMA_MEM_TO_PER;
78 dws->txchan->private = txs;
79
80 dws->dma_inited = 1;
81 return 0;
82
83free_rxchan:
84 dma_release_channel(dws->rxchan);
85err_exit:
86 return -1;
87
88}
89
90static void mid_spi_dma_exit(struct dw_spi *dws)
91{
92 dmaengine_terminate_all(dws->txchan);
93 dma_release_channel(dws->txchan);
94
95 dmaengine_terminate_all(dws->rxchan);
96 dma_release_channel(dws->rxchan);
97}
98
99/*
100 * dws->dma_chan_done is cleared before the dma transfer starts,
101 * callback for rx/tx channel will each increment it by 1.
102 * Reaching 2 means the whole spi transaction is done.
103 */
104static void dw_spi_dma_done(void *arg)
105{
106 struct dw_spi *dws = arg;
107
108 if (++dws->dma_chan_done != 2)
109 return;
110 dw_spi_xfer_done(dws);
111}
112
113static int mid_spi_dma_transfer(struct dw_spi *dws, int cs_change)
114{
115 struct dma_async_tx_descriptor *txdesc = NULL, *rxdesc = NULL;
116 struct dma_chan *txchan, *rxchan;
117 struct dma_slave_config txconf, rxconf;
118 u16 dma_ctrl = 0;
119
120 /* 1. setup DMA related registers */
121 if (cs_change) {
122 spi_enable_chip(dws, 0);
123 dw_writew(dws, DW_SPI_DMARDLR, 0xf);
124 dw_writew(dws, DW_SPI_DMATDLR, 0x10);
125 if (dws->tx_dma)
126 dma_ctrl |= 0x2;
127 if (dws->rx_dma)
128 dma_ctrl |= 0x1;
129 dw_writew(dws, DW_SPI_DMACR, dma_ctrl);
130 spi_enable_chip(dws, 1);
131 }
132
133 dws->dma_chan_done = 0;
134 txchan = dws->txchan;
135 rxchan = dws->rxchan;
136
137 /* 2. Prepare the TX dma transfer */
138 txconf.direction = DMA_MEM_TO_DEV;
139 txconf.dst_addr = dws->dma_addr;
140 txconf.dst_maxburst = LNW_DMA_MSIZE_16;
141 txconf.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
142 txconf.dst_addr_width = dws->dma_width;
143 txconf.device_fc = false;
144
145 txchan->device->device_control(txchan, DMA_SLAVE_CONFIG,
146 (unsigned long) &txconf);
147
148 memset(&dws->tx_sgl, 0, sizeof(dws->tx_sgl));
149 dws->tx_sgl.dma_address = dws->tx_dma;
150 dws->tx_sgl.length = dws->len;
151
152 txdesc = dmaengine_prep_slave_sg(txchan,
153 &dws->tx_sgl,
154 1,
155 DMA_MEM_TO_DEV,
156 DMA_PREP_INTERRUPT | DMA_COMPL_SKIP_DEST_UNMAP);
157 txdesc->callback = dw_spi_dma_done;
158 txdesc->callback_param = dws;
159
160 /* 3. Prepare the RX dma transfer */
161 rxconf.direction = DMA_DEV_TO_MEM;
162 rxconf.src_addr = dws->dma_addr;
163 rxconf.src_maxburst = LNW_DMA_MSIZE_16;
164 rxconf.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
165 rxconf.src_addr_width = dws->dma_width;
166 rxconf.device_fc = false;
167
168 rxchan->device->device_control(rxchan, DMA_SLAVE_CONFIG,
169 (unsigned long) &rxconf);
170
171 memset(&dws->rx_sgl, 0, sizeof(dws->rx_sgl));
172 dws->rx_sgl.dma_address = dws->rx_dma;
173 dws->rx_sgl.length = dws->len;
174
175 rxdesc = dmaengine_prep_slave_sg(rxchan,
176 &dws->rx_sgl,
177 1,
178 DMA_DEV_TO_MEM,
179 DMA_PREP_INTERRUPT | DMA_COMPL_SKIP_DEST_UNMAP);
180 rxdesc->callback = dw_spi_dma_done;
181 rxdesc->callback_param = dws;
182
183 /* rx must be started before tx due to spi instinct */
184 rxdesc->tx_submit(rxdesc);
185 txdesc->tx_submit(txdesc);
186 return 0;
187}
188
189static struct dw_spi_dma_ops mid_dma_ops = {
190 .dma_init = mid_spi_dma_init,
191 .dma_exit = mid_spi_dma_exit,
192 .dma_transfer = mid_spi_dma_transfer,
193};
194#endif
195
196/* Some specific info for SPI0 controller on Moorestown */
197
198/* HW info for MRST CLk Control Unit, one 32b reg */
199#define MRST_SPI_CLK_BASE 100000000 /* 100m */
200#define MRST_CLK_SPI0_REG 0xff11d86c
201#define CLK_SPI_BDIV_OFFSET 0
202#define CLK_SPI_BDIV_MASK 0x00000007
203#define CLK_SPI_CDIV_OFFSET 9
204#define CLK_SPI_CDIV_MASK 0x00000e00
205#define CLK_SPI_DISABLE_OFFSET 8
206
207int dw_spi_mid_init(struct dw_spi *dws)
208{
209 void __iomem *clk_reg;
210 u32 clk_cdiv;
211
212 clk_reg = ioremap_nocache(MRST_CLK_SPI0_REG, 16);
213 if (!clk_reg)
214 return -ENOMEM;
215
216 /* get SPI controller operating freq info */
217 clk_cdiv = (readl(clk_reg) & CLK_SPI_CDIV_MASK) >> CLK_SPI_CDIV_OFFSET;
218 dws->max_freq = MRST_SPI_CLK_BASE / (clk_cdiv + 1);
219 iounmap(clk_reg);
220
221 dws->num_cs = 16;
222
223#ifdef CONFIG_SPI_DW_MID_DMA
224 dws->dma_priv = kzalloc(sizeof(struct mid_dma), GFP_KERNEL);
225 if (!dws->dma_priv)
226 return -ENOMEM;
227 dws->dma_ops = &mid_dma_ops;
228#endif
229 return 0;
230}