| From 193856b5fe11c50a0b6ff22457dd674c1a45fec6 Mon Sep 17 00:00:00 2001 |
| From: John Crispin <john@phrozen.org> |
| Date: Wed, 9 Sep 2020 18:31:03 +0200 |
| Subject: [PATCH] ARM: dts: qcom: ipq4019: add USB devicetree nodes |
| |
| Since we now have driver for the USB PHY, and USB controller is already supported by the DWC3 driver lets add the necessary nodes to DTSI. |
| |
| Signed-off-by: John Crispin <john@phrozen.org> |
| Signed-off-by: Robert Marko <robert.marko@sartura.hr> |
| Cc: Luka Perkov <luka.perkov@sartura.hr> |
| Reviewed-by: Vinod Koul <vkoul@kernel.org> |
| --- |
| arch/arm/boot/dts/qcom-ipq4019.dtsi | 74 +++++++++++++++++++++++++++++ |
| 1 file changed, 74 insertions(+) |
| |
| --- a/arch/arm/boot/dts/qcom-ipq4019.dtsi |
| +++ b/arch/arm/boot/dts/qcom-ipq4019.dtsi |
| @@ -616,5 +616,79 @@ |
| reg = <4>; |
| }; |
| }; |
| + |
| + usb3_ss_phy: ssphy@9a000 { |
| + compatible = "qcom,usb-ss-ipq4019-phy"; |
| + #phy-cells = <0>; |
| + reg = <0x9a000 0x800>; |
| + reg-names = "phy_base"; |
| + resets = <&gcc USB3_UNIPHY_PHY_ARES>; |
| + reset-names = "por_rst"; |
| + status = "disabled"; |
| + }; |
| + |
| + usb3_hs_phy: hsphy@a6000 { |
| + compatible = "qcom,usb-hs-ipq4019-phy"; |
| + #phy-cells = <0>; |
| + reg = <0xa6000 0x40>; |
| + reg-names = "phy_base"; |
| + resets = <&gcc USB3_HSPHY_POR_ARES>, <&gcc USB3_HSPHY_S_ARES>; |
| + reset-names = "por_rst", "srif_rst"; |
| + status = "disabled"; |
| + }; |
| + |
| + usb3: usb3@8af8800 { |
| + compatible = "qcom,dwc3"; |
| + reg = <0x8af8800 0x100>; |
| + #address-cells = <1>; |
| + #size-cells = <1>; |
| + clocks = <&gcc GCC_USB3_MASTER_CLK>, |
| + <&gcc GCC_USB3_SLEEP_CLK>, |
| + <&gcc GCC_USB3_MOCK_UTMI_CLK>; |
| + clock-names = "master", "sleep", "mock_utmi"; |
| + ranges; |
| + status = "disabled"; |
| + |
| + dwc3@8a00000 { |
| + compatible = "snps,dwc3"; |
| + reg = <0x8a00000 0xf8000>; |
| + interrupts = <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>; |
| + phys = <&usb3_hs_phy>, <&usb3_ss_phy>; |
| + phy-names = "usb2-phy", "usb3-phy"; |
| + dr_mode = "host"; |
| + }; |
| + }; |
| + |
| + usb2_hs_phy: hsphy@a8000 { |
| + compatible = "qcom,usb-hs-ipq4019-phy"; |
| + #phy-cells = <0>; |
| + reg = <0xa8000 0x40>; |
| + reg-names = "phy_base"; |
| + resets = <&gcc USB2_HSPHY_POR_ARES>, <&gcc USB2_HSPHY_S_ARES>; |
| + reset-names = "por_rst", "srif_rst"; |
| + status = "disabled"; |
| + }; |
| + |
| + usb2: usb2@60f8800 { |
| + compatible = "qcom,dwc3"; |
| + reg = <0x60f8800 0x100>; |
| + #address-cells = <1>; |
| + #size-cells = <1>; |
| + clocks = <&gcc GCC_USB2_MASTER_CLK>, |
| + <&gcc GCC_USB2_SLEEP_CLK>, |
| + <&gcc GCC_USB2_MOCK_UTMI_CLK>; |
| + clock-names = "master", "sleep", "mock_utmi"; |
| + ranges; |
| + status = "disabled"; |
| + |
| + dwc3@6000000 { |
| + compatible = "snps,dwc3"; |
| + reg = <0x6000000 0xf8000>; |
| + interrupts = <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>; |
| + phys = <&usb2_hs_phy>; |
| + phy-names = "usb2-phy"; |
| + dr_mode = "host"; |
| + }; |
| + }; |
| }; |
| }; |