| From 25291f86f449c4488a0a46b1e6b3ce3b83dbf1f9 Mon Sep 17 00:00:00 2001 |
| From: Xiaowei Bao <xiaowei.bao@nxp.com> |
| Date: Wed, 15 May 2019 10:14:30 +0800 |
| Subject: [PATCH] arm64: dts: ls1028a: Add PCIe controller DT nodes |
| |
| LS1028a implements 2 PCIe 3.0 controllers. |
| |
| Signed-off-by: Xiaowei Bao <xiaowei.bao@nxp.com> |
| --- |
| arch/arm64/boot/dts/freescale/fsl-ls1028a.dtsi | 50 ++++++++++++++++++++++++++ |
| 1 file changed, 50 insertions(+) |
| |
| --- a/arch/arm64/boot/dts/freescale/fsl-ls1028a.dtsi |
| +++ b/arch/arm64/boot/dts/freescale/fsl-ls1028a.dtsi |
| @@ -649,6 +649,56 @@ |
| }; |
| }; |
| |
| + pcie@3400000 { |
| + compatible = "fsl,ls1028a-pcie"; |
| + reg = <0x00 0x03400000 0x0 0x00100000 /* controller registers */ |
| + 0x80 0x00000000 0x0 0x00002000>; /* configuration space */ |
| + reg-names = "regs", "config"; |
| + interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>, /* PME interrupt */ |
| + <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>; /* aer interrupt */ |
| + interrupt-names = "pme", "aer"; |
| + #address-cells = <3>; |
| + #size-cells = <2>; |
| + device_type = "pci"; |
| + dma-coherent; |
| + bus-range = <0x0 0xff>; |
| + ranges = <0x81000000 0x0 0x00000000 0x80 0x00010000 0x0 0x00010000 /* downstream I/O */ |
| + 0x82000000 0x0 0x40000000 0x80 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */ |
| + msi-parent = <&its>; |
| + #interrupt-cells = <1>; |
| + interrupt-map-mask = <0 0 0 7>; |
| + interrupt-map = <0000 0 0 1 &gic GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>, |
| + <0000 0 0 2 &gic GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>, |
| + <0000 0 0 3 &gic GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>, |
| + <0000 0 0 4 &gic GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>; |
| + status = "disabled"; |
| + }; |
| + |
| + pcie@3500000 { |
| + compatible = "fsl,ls1028a-pcie"; |
| + reg = <0x00 0x03500000 0x0 0x00100000 /* controller registers */ |
| + 0x88 0x00000000 0x0 0x00002000>; /* configuration space */ |
| + reg-names = "regs", "config"; |
| + interrupts = <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>, |
| + <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>; |
| + interrupt-names = "pme", "aer"; |
| + #address-cells = <3>; |
| + #size-cells = <2>; |
| + device_type = "pci"; |
| + dma-coherent; |
| + bus-range = <0x0 0xff>; |
| + ranges = <0x81000000 0x0 0x00000000 0x88 0x00010000 0x0 0x00010000 /* downstream I/O */ |
| + 0x82000000 0x0 0x40000000 0x88 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */ |
| + msi-parent = <&its>; |
| + #interrupt-cells = <1>; |
| + interrupt-map-mask = <0 0 0 7>; |
| + interrupt-map = <0000 0 0 1 &gic GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>, |
| + <0000 0 0 2 &gic GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>, |
| + <0000 0 0 3 &gic GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>, |
| + <0000 0 0 4 &gic GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>; |
| + status = "disabled"; |
| + }; |
| + |
| pcie@1f0000000 { /* Integrated Endpoint Root Complex */ |
| compatible = "pci-host-ecam-generic"; |
| reg = <0x01 0xf0000000 0x0 0x100000>; |