blob: a8876d0126d54ef1c1c1215a14a3039f646ac1ed [file] [log] [blame]
b.liue9582032025-04-17 19:18:16 +08001From a10d0b8516bc3f48f0c1005f8e69efce12cea8f9 Mon Sep 17 00:00:00 2001
2From: Sandor Yu <Sandor.yu@nxp.com>
3Date: Mon, 23 Sep 2019 09:09:38 +0800
4Subject: [PATCH] drm: imx: hdmi: support arc function
5
6Add HDMI ARC configurate function.
7
8Signed-off-by: Sandor Yu <Sandor.yu@nxp.com>
9---
10 drivers/gpu/drm/imx/cdn-mhdp-hdmi-phy.c | 59 +++++++++++++++++++++++++++++++++
11 1 file changed, 59 insertions(+)
12
13--- a/drivers/gpu/drm/imx/cdn-mhdp-hdmi-phy.c
14+++ b/drivers/gpu/drm/imx/cdn-mhdp-hdmi-phy.c
15@@ -192,6 +192,62 @@ static const struct hdmi_pll_tuning imx8
16 { 7, 5200000, 6000000, 0x7, 0x1, 0x0, 0x04, 0x0D, 680, 0x04F, 0, 0, 0 }
17 };
18
19+static void hdmi_arc_config(struct cdns_mhdp_device *mhdp)
20+{
21+ u16 txpu_calib_code;
22+ u16 txpd_calib_code;
23+ u16 txpu_adj_calib_code;
24+ u16 txpd_adj_calib_code;
25+ u16 prev_calib_code;
26+ u16 new_calib_code;
27+ u16 rdata;
28+
29+ /* Power ARC */
30+ cdns_phy_reg_write(mhdp, TXDA_CYA_AUXDA_CYA, 0x0001);
31+
32+ prev_calib_code = cdns_phy_reg_read(mhdp, TX_DIG_CTRL_REG_2);
33+ txpu_calib_code = cdns_phy_reg_read(mhdp, CMN_TXPUCAL_CTRL);
34+ txpd_calib_code = cdns_phy_reg_read(mhdp, CMN_TXPDCAL_CTRL);
35+ txpu_adj_calib_code = cdns_phy_reg_read(mhdp, CMN_TXPU_ADJ_CTRL);
36+ txpd_adj_calib_code = cdns_phy_reg_read(mhdp, CMN_TXPD_ADJ_CTRL);
37+
38+ new_calib_code = ((txpu_calib_code + txpd_calib_code) / 2)
39+ + txpu_adj_calib_code + txpd_adj_calib_code;
40+
41+ if (new_calib_code != prev_calib_code) {
42+ rdata = cdns_phy_reg_read(mhdp, TX_ANA_CTRL_REG_1);
43+ rdata &= 0xDFFF;
44+ cdns_phy_reg_write(mhdp, TX_ANA_CTRL_REG_1, rdata);
45+ cdns_phy_reg_write(mhdp, TX_DIG_CTRL_REG_2, new_calib_code);
46+ mdelay(10);
47+ rdata |= 0x2000;
48+ cdns_phy_reg_write(mhdp, TX_ANA_CTRL_REG_1, rdata);
49+ udelay(150);
50+ }
51+
52+ cdns_phy_reg_write(mhdp, TX_ANA_CTRL_REG_2, 0x0100);
53+ udelay(100);
54+ cdns_phy_reg_write(mhdp, TX_ANA_CTRL_REG_2, 0x0300);
55+ udelay(100);
56+ cdns_phy_reg_write(mhdp, TX_ANA_CTRL_REG_3, 0x0000);
57+ udelay(100);
58+ cdns_phy_reg_write(mhdp, TX_ANA_CTRL_REG_1, 0x2008);
59+ udelay(100);
60+ cdns_phy_reg_write(mhdp, TX_ANA_CTRL_REG_1, 0x2018);
61+ udelay(100);
62+ cdns_phy_reg_write(mhdp, TX_ANA_CTRL_REG_1, 0x2098);
63+ cdns_phy_reg_write(mhdp, TX_ANA_CTRL_REG_2, 0x030C);
64+ cdns_phy_reg_write(mhdp, TX_ANA_CTRL_REG_5, 0x0010);
65+ udelay(100);
66+ cdns_phy_reg_write(mhdp, TX_ANA_CTRL_REG_4, 0x4001);
67+ mdelay(5);
68+ cdns_phy_reg_write(mhdp, TX_ANA_CTRL_REG_1, 0x2198);
69+ mdelay(5);
70+ cdns_phy_reg_write(mhdp, TX_ANA_CTRL_REG_2, 0x030D);
71+ udelay(100);
72+ cdns_phy_reg_write(mhdp, TX_ANA_CTRL_REG_2, 0x030F);
73+}
74+
75 static void hdmi_phy_set_vswing(struct cdns_mhdp_device *mhdp)
76 {
77 const u32 num_lanes = 4;
78@@ -604,6 +660,9 @@ static int hdmi_phy_power_up(struct cdns
79 return -1;
80 }
81
82+ /* Power up ARC */
83+ hdmi_arc_config(mhdp);
84+
85 /* Configure PHY in A0 mode (PHY must be in the A0 power
86 * state in order to transmit data)
87 */