blob: ccd0ec032a9e0c304b5430fc8048f21f6ad08bb9 [file] [log] [blame]
b.liue9582032025-04-17 19:18:16 +08001/* SPDX-License-Identifier: GPL-2.0 */
2#ifndef __ASM_MACH_IRQS_H
3#define __ASM_MACH_IRQS_H
4
5#include <linux/irqchip/mmp.h>
6
7#ifndef IRQ_ASR1901_START
8#define IRQ_ASR1901_START (32)
9#endif
10#define IRQ_ASR1901_PMIC (IRQ_ASR1901_START + 43)
11#define IRQ_ASR1901_RTC_ALARM_SEC (IRQ_ASR1901_START + 46)
12#define IRQ_ASR1901_RTC_ALARM_NSEC (IRQ_ASR1901_START + 6)
13#define IRQ_ASR1901_KEYPAD (IRQ_ASR1901_START + 42)
14#define IRQ_ASR1901_AP0_TIMER1 (IRQ_ASR1901_START + 7)
15#define IRQ_ASR1901_AP0_TIMER2 (IRQ_ASR1901_START + 8)
16#define IRQ_ASR1901_AP0_TIMER3 (IRQ_ASR1901_START + 9)
17#define IRQ_ASR1901_AP1_TIMER1 (IRQ_ASR1901_START + 10)
18#define IRQ_ASR1901_AP1_TIMER2 (IRQ_ASR1901_START + 11)
19#define IRQ_ASR1901_AP1_TIMER3 (IRQ_ASR1901_START + 12)
20#define IRQ_ASR1901_AP2_TIMER1 (IRQ_ASR1901_START + 13)
21#define IRQ_ASR1901_AP2_TIMER2 (IRQ_ASR1901_START + 14)
22#define IRQ_ASR1901_AP2_TIMER3 (IRQ_ASR1901_START + 15)
23#define IRQ_ASR1901_MMC1 (IRQ_ASR1901_START + 83)
24#define IRQ_ASR1901_MMC2 (IRQ_ASR1901_START + 84)
25#define IRQ_ASR1901_MMC3 (IRQ_ASR1901_START + 85)
26#define IRQ_ASR1901_USB0 (IRQ_ASR1901_START + 89)
27#define IRQ_ASR1901_USB1 (IRQ_ASR1901_START + 90)
28
29#define IRQ_ASR1901_USB0_WAKEUP (IRQ_ASR1901_START + 106)
30#define IRQ_ASR1901_USB1_WAKEUP (IRQ_ASR1901_START + 107)
31
32#define IRQ_ASR1901_AP_GMAC (IRQ_ASR1901_START + 55)
33
34#define IRQ_ASR1901_DMA_INT_NONSEC (IRQ_ASR1901_START + 56)
35#define IRQ_ASR1901_DMA_INT_SEC (IRQ_ASR1901_START + 57)
36
37#define IRQ_ASR1901_GPIO_AP_NONSEC (IRQ_ASR1901_START + 37)
38#define IRQ_ASR1901_GPIO_AP_SEC (IRQ_ASR1901_START + 38)
39
40#define IRQ_ASR1901_AP_AUDIO (IRQ_ASR1901_START + 81)
41
42#define IRQ_ASR1901_PCIE_PORT0 (IRQ_ASR1901_START + 74)
43#define IRQ_ASR1901_PCIE_PORT1 (IRQ_ASR1901_START +116)
44
45/*
46 * Partial interrupt for PXA1826.
47 * The IRQ_PXA1822_START should not be 0 because irq domain is used
48 * which ignores the zero virq number, the virq= IRQ_PXA1822_START + hwirq
49 * dts file keep to use hwirq number in the mapping.
50 */
51
52/* FIXME: The following Macro will be refined by DT in future
53 * when Most of the Devices is configured in DT way.
54 * IRQ offset is defined as 0 in irq-mmp.c for kernel 5.4
55 */
56#define IRQ_ASR18XX_START 0
57
58#define IRQ_ASR18XX_PMIC (IRQ_ASR18XX_START + 4)
59#define IRQ_ASR18XX_RTC_ALARM (IRQ_ASR18XX_START + 6)
60#define IRQ_ASR18XX_KEYPAD (IRQ_ASR18XX_START + 9)
61#define IRQ_ASR18XX_AP_GMAC (IRQ_ASR18XX_START + 11)
62#define IRQ_ASR18XX_AP_TIMER1 (IRQ_ASR18XX_START + 13)
63#define IRQ_ASR18XX_AP_TIMER2_3 (IRQ_ASR18XX_START + 14)
64#define IRQ_ASR18XX_AP2_TIMER1 (IRQ_ASR18XX_START + 29)
65#define IRQ_ASR18XX_AP2_TIMER2_3 (IRQ_ASR18XX_START + 30)
66#define IRQ_ASR18XX_MMC (IRQ_ASR18XX_START + 39)
67#define IRQ_ASR18XX_USB1 (IRQ_ASR18XX_START + 44)
68#define IRQ_ASR18XX_HIFI_DMA (IRQ_ASR18XX_START + 46)
69#define IRQ_ASR18XX_DMA_INT0 (IRQ_ASR18XX_START + 47)
70#define IRQ_ASR18XX_GPIO_AP (IRQ_ASR18XX_START + 49)
71#define IRQ_ASR1826S_USB_WAKEUP (IRQ_ASR18XX_START + 53)
72
73/*
74 * Interrupt numbers for PXA168
75 */
76#define IRQ_PXA168_NONE (-1)
77#define IRQ_PXA168_SSP4 0
78#define IRQ_PXA168_SSP3 1
79#define IRQ_PXA168_SSP2 2
80#define IRQ_PXA168_SSP1 3
81#define IRQ_PXA168_PMIC_INT 4
82#define IRQ_PXA168_RTC_INT 5
83#define IRQ_PXA168_RTC_ALARM 6
84#define IRQ_PXA168_TWSI0 7
85#define IRQ_PXA168_GPU 8
86#define IRQ_PXA168_KEYPAD 9
87#define IRQ_PXA168_ONEWIRE 12
88#define IRQ_PXA168_TIMER1 13
89#define IRQ_PXA168_TIMER2 14
90#define IRQ_PXA168_TIMER3 15
91#define IRQ_PXA168_CMU 16
92#define IRQ_PXA168_SSP5 17
93#define IRQ_PXA168_MSP_WAKEUP 19
94#define IRQ_PXA168_CF_WAKEUP 20
95#define IRQ_PXA168_XD_WAKEUP 21
96#define IRQ_PXA168_MFU 22
97#define IRQ_PXA168_MSP 23
98#define IRQ_PXA168_CF 24
99#define IRQ_PXA168_XD 25
100#define IRQ_PXA168_DDR_INT 26
101#define IRQ_PXA168_UART1 27
102#define IRQ_PXA168_UART2 28
103#define IRQ_PXA168_UART3 29
104#define IRQ_PXA168_WDT 35
105#define IRQ_PXA168_MAIN_PMU 36
106#define IRQ_PXA168_FRQ_CHANGE 38
107#define IRQ_PXA168_SDH1 39
108#define IRQ_PXA168_SDH2 40
109#define IRQ_PXA168_LCD 41
110#define IRQ_PXA168_CI 42
111#define IRQ_PXA168_USB1 44
112#define IRQ_PXA168_NAND 45
113#define IRQ_PXA168_HIFI_DMA 46
114#define IRQ_PXA168_DMA_INT0 47
115#define IRQ_PXA168_DMA_INT1 48
116#define IRQ_PXA168_GPIOX 49
117#define IRQ_PXA168_USB2 51
118#define IRQ_PXA168_AC97 57
119#define IRQ_PXA168_TWSI1 58
120#define IRQ_PXA168_AP_PMU 60
121#define IRQ_PXA168_SM_INT 63
122
123/*
124 * Interrupt numbers for PXA910
125 */
126#define IRQ_PXA910_NONE (-1)
127#define IRQ_PXA910_AIRQ 0
128#define IRQ_PXA910_SSP3 1
129#define IRQ_PXA910_SSP2 2
130#define IRQ_PXA910_SSP1 3
131#define IRQ_PXA910_PMIC_INT 4
132#define IRQ_PXA910_RTC_INT 5
133#define IRQ_PXA910_RTC_ALARM 6
134#define IRQ_PXA910_TWSI0 7
135#define IRQ_PXA910_GPU 8
136#define IRQ_PXA910_KEYPAD 9
137#define IRQ_PXA910_ROTARY 10
138#define IRQ_PXA910_TRACKBALL 11
139#define IRQ_PXA910_ONEWIRE 12
140#define IRQ_PXA910_AP1_TIMER1 13
141#define IRQ_PXA910_AP1_TIMER2 14
142#define IRQ_PXA910_AP1_TIMER3 15
143#define IRQ_PXA910_IPC_AP0 16
144#define IRQ_PXA910_IPC_AP1 17
145#define IRQ_PXA910_IPC_AP2 18
146#define IRQ_PXA910_IPC_AP3 19
147#define IRQ_PXA910_IPC_AP4 20
148#define IRQ_PXA910_IPC_CP0 21
149#define IRQ_PXA910_IPC_CP1 22
150#define IRQ_PXA910_IPC_CP2 23
151#define IRQ_PXA910_IPC_CP3 24
152#define IRQ_PXA910_IPC_CP4 25
153#define IRQ_PXA910_L2_DDR 26
154#define IRQ_PXA910_UART2 27
155#define IRQ_PXA910_UART3 28
156#define IRQ_PXA910_AP2_TIMER1 29
157#define IRQ_PXA910_AP2_TIMER2 30
158#define IRQ_PXA910_CP2_TIMER1 31
159#define IRQ_PXA910_CP2_TIMER2 32
160#define IRQ_PXA910_CP2_TIMER3 33
161#define IRQ_PXA910_GSSP 34
162#define IRQ_PXA910_CP2_WDT 35
163#define IRQ_PXA910_MAIN_PMU 36
164#define IRQ_PXA910_CP_FREQ_CHG 37
165#define IRQ_PXA910_AP_FREQ_CHG 38
166#define IRQ_PXA910_MMC 39
167#define IRQ_PXA910_AEU 40
168#define IRQ_PXA910_LCD 41
169#define IRQ_PXA910_CCIC 42
170#define IRQ_PXA910_IRE 43
171#define IRQ_PXA910_USB1 44
172#define IRQ_PXA910_NAND 45
173#define IRQ_PXA910_HIFI_DMA 46
174#define IRQ_PXA910_DMA_INT0 47
175#define IRQ_PXA910_DMA_INT1 48
176#define IRQ_PXA910_AP_GPIO 49
177#define IRQ_PXA910_AP2_TIMER3 50
178#define IRQ_PXA910_USB2 51
179#define IRQ_PXA910_TWSI1 54
180#define IRQ_PXA910_CP_GPIO 55
181#define IRQ_PXA910_UART1 59 /* Slow UART */
182#define IRQ_PXA910_AP_PMU 60
183#define IRQ_PXA910_SM_INT 63 /* from PinMux */
184
185/*
186 * Interrupt numbers for MMP2
187 */
188#define IRQ_MMP2_NONE (-1)
189#define IRQ_MMP2_SSP1 0
190#define IRQ_MMP2_SSP2 1
191#define IRQ_MMP2_SSPA1 2
192#define IRQ_MMP2_SSPA2 3
193#define IRQ_MMP2_PMIC_MUX 4 /* PMIC & Charger */
194#define IRQ_MMP2_RTC_MUX 5
195#define IRQ_MMP2_TWSI1 7
196#define IRQ_MMP2_GPU 8
197#define IRQ_MMP2_KEYPAD_MUX 9
198#define IRQ_MMP2_ROTARY 10
199#define IRQ_MMP2_TRACKBALL 11
200#define IRQ_MMP2_ONEWIRE 12
201#define IRQ_MMP2_TIMER1 13
202#define IRQ_MMP2_TIMER2 14
203#define IRQ_MMP2_TIMER3 15
204#define IRQ_MMP2_RIPC 16
205#define IRQ_MMP2_TWSI_MUX 17 /* TWSI2 ~ TWSI6 */
206#define IRQ_MMP2_HDMI 19
207#define IRQ_MMP2_SSP3 20
208#define IRQ_MMP2_SSP4 21
209#define IRQ_MMP2_USB_HS1 22
210#define IRQ_MMP2_USB_HS2 23
211#define IRQ_MMP2_UART3 24
212#define IRQ_MMP2_UART1 27
213#define IRQ_MMP2_UART2 28
214#define IRQ_MMP2_MIPI_DSI 29
215#define IRQ_MMP2_CI2 30
216#define IRQ_MMP2_PMU_TIMER1 31
217#define IRQ_MMP2_PMU_TIMER2 32
218#define IRQ_MMP2_PMU_TIMER3 33
219#define IRQ_MMP2_USB_FS 34
220#define IRQ_MMP2_MISC_MUX 35
221#define IRQ_MMP2_WDT1 36
222#define IRQ_MMP2_NAND_DMA 37
223#define IRQ_MMP2_USIM 38
224#define IRQ_MMP2_MMC 39
225#define IRQ_MMP2_WTM 40
226#define IRQ_MMP2_LCD 41
227#define IRQ_MMP2_CI 42
228#define IRQ_MMP2_IRE 43
229#define IRQ_MMP2_USB_OTG 44
230#define IRQ_MMP2_NAND 45
231#define IRQ_MMP2_UART4 46
232#define IRQ_MMP2_DMA_FIQ 47
233#define IRQ_MMP2_DMA_RIQ 48
234#define IRQ_MMP2_GPIO 49
235#define IRQ_MMP2_MIPI_HSI1_MUX 51
236#define IRQ_MMP2_MMC2 52
237#define IRQ_MMP2_MMC3 53
238#define IRQ_MMP2_MMC4 54
239#define IRQ_MMP2_MIPI_HSI0_MUX 55
240#define IRQ_MMP2_MSP 58
241#define IRQ_MMP2_MIPI_SLIM_DMA 59
242#define IRQ_MMP2_PJ4_FREQ_CHG 60
243#define IRQ_MMP2_MIPI_SLIM 62
244#define IRQ_MMP2_SM 63
245
246#define IRQ_MMP2_MUX_BASE 64
247
248/* secondary interrupt of INT #4 */
249#define IRQ_MMP2_PMIC_BASE (IRQ_MMP2_MUX_BASE)
250#define IRQ_MMP2_CHARGER (IRQ_MMP2_PMIC_BASE + 0)
251#define IRQ_MMP2_PMIC (IRQ_MMP2_PMIC_BASE + 1)
252
253/* secondary interrupt of INT #5 */
254#define IRQ_MMP2_RTC_BASE (IRQ_MMP2_PMIC_BASE + 2)
255#define IRQ_MMP2_RTC_ALARM (IRQ_MMP2_RTC_BASE + 0)
256#define IRQ_MMP2_RTC (IRQ_MMP2_RTC_BASE + 1)
257
258/* secondary interrupt of INT #9 */
259#define IRQ_MMP2_KEYPAD_BASE (IRQ_MMP2_RTC_BASE + 2)
260#define IRQ_MMP2_KPC (IRQ_MMP2_KEYPAD_BASE + 0)
261#define IRQ_MMP2_ROTORY (IRQ_MMP2_KEYPAD_BASE + 1)
262#define IRQ_MMP2_TBALL (IRQ_MMP2_KEYPAD_BASE + 2)
263
264/* secondary interrupt of INT #17 */
265#define IRQ_MMP2_TWSI_BASE (IRQ_MMP2_KEYPAD_BASE + 3)
266#define IRQ_MMP2_TWSI2 (IRQ_MMP2_TWSI_BASE + 0)
267#define IRQ_MMP2_TWSI3 (IRQ_MMP2_TWSI_BASE + 1)
268#define IRQ_MMP2_TWSI4 (IRQ_MMP2_TWSI_BASE + 2)
269#define IRQ_MMP2_TWSI5 (IRQ_MMP2_TWSI_BASE + 3)
270#define IRQ_MMP2_TWSI6 (IRQ_MMP2_TWSI_BASE + 4)
271
272/* secondary interrupt of INT #35 */
273#define IRQ_MMP2_MISC_BASE (IRQ_MMP2_TWSI_BASE + 5)
274#define IRQ_MMP2_PERF (IRQ_MMP2_MISC_BASE + 0)
275#define IRQ_MMP2_L2_PA_ECC (IRQ_MMP2_MISC_BASE + 1)
276#define IRQ_MMP2_L2_ECC (IRQ_MMP2_MISC_BASE + 2)
277#define IRQ_MMP2_L2_UECC (IRQ_MMP2_MISC_BASE + 3)
278#define IRQ_MMP2_DDR (IRQ_MMP2_MISC_BASE + 4)
279#define IRQ_MMP2_FAB0_TIMEOUT (IRQ_MMP2_MISC_BASE + 5)
280#define IRQ_MMP2_FAB1_TIMEOUT (IRQ_MMP2_MISC_BASE + 6)
281#define IRQ_MMP2_FAB2_TIMEOUT (IRQ_MMP2_MISC_BASE + 7)
282#define IRQ_MMP2_THERMAL (IRQ_MMP2_MISC_BASE + 9)
283#define IRQ_MMP2_MAIN_PMU (IRQ_MMP2_MISC_BASE + 10)
284#define IRQ_MMP2_WDT2 (IRQ_MMP2_MISC_BASE + 11)
285#define IRQ_MMP2_CORESIGHT (IRQ_MMP2_MISC_BASE + 12)
286#define IRQ_MMP2_COMMTX (IRQ_MMP2_MISC_BASE + 13)
287#define IRQ_MMP2_COMMRX (IRQ_MMP2_MISC_BASE + 14)
288
289/* secondary interrupt of INT #51 */
290#define IRQ_MMP2_MIPI_HSI1_BASE (IRQ_MMP2_MISC_BASE + 15)
291#define IRQ_MMP2_HSI1_CAWAKE (IRQ_MMP2_MIPI_HSI1_BASE + 0)
292#define IRQ_MMP2_MIPI_HSI_INT1 (IRQ_MMP2_MIPI_HSI1_BASE + 1)
293
294/* secondary interrupt of INT #55 */
295#define IRQ_MMP2_MIPI_HSI0_BASE (IRQ_MMP2_MIPI_HSI1_BASE + 2)
296#define IRQ_MMP2_HSI0_CAWAKE (IRQ_MMP2_MIPI_HSI0_BASE + 0)
297#define IRQ_MMP2_MIPI_HSI_INT0 (IRQ_MMP2_MIPI_HSI0_BASE + 1)
298
299#define IRQ_MMP2_MUX_END (IRQ_MMP2_MIPI_HSI0_BASE + 2)
300
301#define IRQ_GPIO_START 128
302#define MMP_NR_BUILTIN_GPIO 192
303#define MMP_GPIO_TO_IRQ(gpio) (IRQ_GPIO_START + (gpio))
304
305#define IRQ_BOARD_START (IRQ_GPIO_START + MMP_NR_BUILTIN_GPIO)
306#define MMP_NR_IRQS IRQ_BOARD_START
307
308#endif /* __ASM_MACH_IRQS_H */