b.liu | e958203 | 2025-04-17 19:18:16 +0800 | [diff] [blame^] | 1 | // SPDX-License-Identifier: GPL-2.0-only |
| 2 | /* |
| 3 | * AMD CPU Microcode Update Driver for Linux |
| 4 | * |
| 5 | * This driver allows to upgrade microcode on F10h AMD |
| 6 | * CPUs and later. |
| 7 | * |
| 8 | * Copyright (C) 2008-2011 Advanced Micro Devices Inc. |
| 9 | * 2013-2018 Borislav Petkov <bp@alien8.de> |
| 10 | * |
| 11 | * Author: Peter Oruba <peter.oruba@amd.com> |
| 12 | * |
| 13 | * Based on work by: |
| 14 | * Tigran Aivazian <aivazian.tigran@gmail.com> |
| 15 | * |
| 16 | * early loader: |
| 17 | * Copyright (C) 2013 Advanced Micro Devices, Inc. |
| 18 | * |
| 19 | * Author: Jacob Shin <jacob.shin@amd.com> |
| 20 | * Fixes: Borislav Petkov <bp@suse.de> |
| 21 | */ |
| 22 | #define pr_fmt(fmt) "microcode: " fmt |
| 23 | |
| 24 | #include <linux/earlycpio.h> |
| 25 | #include <linux/firmware.h> |
| 26 | #include <linux/uaccess.h> |
| 27 | #include <linux/vmalloc.h> |
| 28 | #include <linux/initrd.h> |
| 29 | #include <linux/kernel.h> |
| 30 | #include <linux/pci.h> |
| 31 | |
| 32 | #include <asm/microcode_amd.h> |
| 33 | #include <asm/microcode.h> |
| 34 | #include <asm/processor.h> |
| 35 | #include <asm/setup.h> |
| 36 | #include <asm/cpu.h> |
| 37 | #include <asm/msr.h> |
| 38 | |
| 39 | static struct equiv_cpu_table { |
| 40 | unsigned int num_entries; |
| 41 | struct equiv_cpu_entry *entry; |
| 42 | } equiv_table; |
| 43 | |
| 44 | /* |
| 45 | * This points to the current valid container of microcode patches which we will |
| 46 | * save from the initrd/builtin before jettisoning its contents. @mc is the |
| 47 | * microcode patch we found to match. |
| 48 | */ |
| 49 | struct cont_desc { |
| 50 | struct microcode_amd *mc; |
| 51 | u32 cpuid_1_eax; |
| 52 | u32 psize; |
| 53 | u8 *data; |
| 54 | size_t size; |
| 55 | }; |
| 56 | |
| 57 | static u32 ucode_new_rev; |
| 58 | |
| 59 | /* One blob per node. */ |
| 60 | static u8 amd_ucode_patch[MAX_NUMNODES][PATCH_MAX_SIZE]; |
| 61 | |
| 62 | /* |
| 63 | * Microcode patch container file is prepended to the initrd in cpio |
| 64 | * format. See Documentation/x86/microcode.rst |
| 65 | */ |
| 66 | static const char |
| 67 | ucode_path[] __maybe_unused = "kernel/x86/microcode/AuthenticAMD.bin"; |
| 68 | |
| 69 | static u16 find_equiv_id(struct equiv_cpu_table *et, u32 sig) |
| 70 | { |
| 71 | unsigned int i; |
| 72 | |
| 73 | if (!et || !et->num_entries) |
| 74 | return 0; |
| 75 | |
| 76 | for (i = 0; i < et->num_entries; i++) { |
| 77 | struct equiv_cpu_entry *e = &et->entry[i]; |
| 78 | |
| 79 | if (sig == e->installed_cpu) |
| 80 | return e->equiv_cpu; |
| 81 | |
| 82 | e++; |
| 83 | } |
| 84 | return 0; |
| 85 | } |
| 86 | |
| 87 | /* |
| 88 | * Check whether there is a valid microcode container file at the beginning |
| 89 | * of @buf of size @buf_size. Set @early to use this function in the early path. |
| 90 | */ |
| 91 | static bool verify_container(const u8 *buf, size_t buf_size, bool early) |
| 92 | { |
| 93 | u32 cont_magic; |
| 94 | |
| 95 | if (buf_size <= CONTAINER_HDR_SZ) { |
| 96 | if (!early) |
| 97 | pr_debug("Truncated microcode container header.\n"); |
| 98 | |
| 99 | return false; |
| 100 | } |
| 101 | |
| 102 | cont_magic = *(const u32 *)buf; |
| 103 | if (cont_magic != UCODE_MAGIC) { |
| 104 | if (!early) |
| 105 | pr_debug("Invalid magic value (0x%08x).\n", cont_magic); |
| 106 | |
| 107 | return false; |
| 108 | } |
| 109 | |
| 110 | return true; |
| 111 | } |
| 112 | |
| 113 | /* |
| 114 | * Check whether there is a valid, non-truncated CPU equivalence table at the |
| 115 | * beginning of @buf of size @buf_size. Set @early to use this function in the |
| 116 | * early path. |
| 117 | */ |
| 118 | static bool verify_equivalence_table(const u8 *buf, size_t buf_size, bool early) |
| 119 | { |
| 120 | const u32 *hdr = (const u32 *)buf; |
| 121 | u32 cont_type, equiv_tbl_len; |
| 122 | |
| 123 | if (!verify_container(buf, buf_size, early)) |
| 124 | return false; |
| 125 | |
| 126 | cont_type = hdr[1]; |
| 127 | if (cont_type != UCODE_EQUIV_CPU_TABLE_TYPE) { |
| 128 | if (!early) |
| 129 | pr_debug("Wrong microcode container equivalence table type: %u.\n", |
| 130 | cont_type); |
| 131 | |
| 132 | return false; |
| 133 | } |
| 134 | |
| 135 | buf_size -= CONTAINER_HDR_SZ; |
| 136 | |
| 137 | equiv_tbl_len = hdr[2]; |
| 138 | if (equiv_tbl_len < sizeof(struct equiv_cpu_entry) || |
| 139 | buf_size < equiv_tbl_len) { |
| 140 | if (!early) |
| 141 | pr_debug("Truncated equivalence table.\n"); |
| 142 | |
| 143 | return false; |
| 144 | } |
| 145 | |
| 146 | return true; |
| 147 | } |
| 148 | |
| 149 | /* |
| 150 | * Check whether there is a valid, non-truncated microcode patch section at the |
| 151 | * beginning of @buf of size @buf_size. Set @early to use this function in the |
| 152 | * early path. |
| 153 | * |
| 154 | * On success, @sh_psize returns the patch size according to the section header, |
| 155 | * to the caller. |
| 156 | */ |
| 157 | static bool |
| 158 | __verify_patch_section(const u8 *buf, size_t buf_size, u32 *sh_psize, bool early) |
| 159 | { |
| 160 | u32 p_type, p_size; |
| 161 | const u32 *hdr; |
| 162 | |
| 163 | if (buf_size < SECTION_HDR_SIZE) { |
| 164 | if (!early) |
| 165 | pr_debug("Truncated patch section.\n"); |
| 166 | |
| 167 | return false; |
| 168 | } |
| 169 | |
| 170 | hdr = (const u32 *)buf; |
| 171 | p_type = hdr[0]; |
| 172 | p_size = hdr[1]; |
| 173 | |
| 174 | if (p_type != UCODE_UCODE_TYPE) { |
| 175 | if (!early) |
| 176 | pr_debug("Invalid type field (0x%x) in container file section header.\n", |
| 177 | p_type); |
| 178 | |
| 179 | return false; |
| 180 | } |
| 181 | |
| 182 | if (p_size < sizeof(struct microcode_header_amd)) { |
| 183 | if (!early) |
| 184 | pr_debug("Patch of size %u too short.\n", p_size); |
| 185 | |
| 186 | return false; |
| 187 | } |
| 188 | |
| 189 | *sh_psize = p_size; |
| 190 | |
| 191 | return true; |
| 192 | } |
| 193 | |
| 194 | /* |
| 195 | * Check whether the passed remaining file @buf_size is large enough to contain |
| 196 | * a patch of the indicated @sh_psize (and also whether this size does not |
| 197 | * exceed the per-family maximum). @sh_psize is the size read from the section |
| 198 | * header. |
| 199 | */ |
| 200 | static unsigned int __verify_patch_size(u8 family, u32 sh_psize, size_t buf_size) |
| 201 | { |
| 202 | u32 max_size; |
| 203 | |
| 204 | if (family >= 0x15) |
| 205 | return min_t(u32, sh_psize, buf_size); |
| 206 | |
| 207 | #define F1XH_MPB_MAX_SIZE 2048 |
| 208 | #define F14H_MPB_MAX_SIZE 1824 |
| 209 | |
| 210 | switch (family) { |
| 211 | case 0x10 ... 0x12: |
| 212 | max_size = F1XH_MPB_MAX_SIZE; |
| 213 | break; |
| 214 | case 0x14: |
| 215 | max_size = F14H_MPB_MAX_SIZE; |
| 216 | break; |
| 217 | default: |
| 218 | WARN(1, "%s: WTF family: 0x%x\n", __func__, family); |
| 219 | return 0; |
| 220 | break; |
| 221 | } |
| 222 | |
| 223 | if (sh_psize > min_t(u32, buf_size, max_size)) |
| 224 | return 0; |
| 225 | |
| 226 | return sh_psize; |
| 227 | } |
| 228 | |
| 229 | /* |
| 230 | * Verify the patch in @buf. |
| 231 | * |
| 232 | * Returns: |
| 233 | * negative: on error |
| 234 | * positive: patch is not for this family, skip it |
| 235 | * 0: success |
| 236 | */ |
| 237 | static int |
| 238 | verify_patch(u8 family, const u8 *buf, size_t buf_size, u32 *patch_size, bool early) |
| 239 | { |
| 240 | struct microcode_header_amd *mc_hdr; |
| 241 | unsigned int ret; |
| 242 | u32 sh_psize; |
| 243 | u16 proc_id; |
| 244 | u8 patch_fam; |
| 245 | |
| 246 | if (!__verify_patch_section(buf, buf_size, &sh_psize, early)) |
| 247 | return -1; |
| 248 | |
| 249 | /* |
| 250 | * The section header length is not included in this indicated size |
| 251 | * but is present in the leftover file length so we need to subtract |
| 252 | * it before passing this value to the function below. |
| 253 | */ |
| 254 | buf_size -= SECTION_HDR_SIZE; |
| 255 | |
| 256 | /* |
| 257 | * Check if the remaining buffer is big enough to contain a patch of |
| 258 | * size sh_psize, as the section claims. |
| 259 | */ |
| 260 | if (buf_size < sh_psize) { |
| 261 | if (!early) |
| 262 | pr_debug("Patch of size %u truncated.\n", sh_psize); |
| 263 | |
| 264 | return -1; |
| 265 | } |
| 266 | |
| 267 | ret = __verify_patch_size(family, sh_psize, buf_size); |
| 268 | if (!ret) { |
| 269 | if (!early) |
| 270 | pr_debug("Per-family patch size mismatch.\n"); |
| 271 | return -1; |
| 272 | } |
| 273 | |
| 274 | *patch_size = sh_psize; |
| 275 | |
| 276 | mc_hdr = (struct microcode_header_amd *)(buf + SECTION_HDR_SIZE); |
| 277 | if (mc_hdr->nb_dev_id || mc_hdr->sb_dev_id) { |
| 278 | if (!early) |
| 279 | pr_err("Patch-ID 0x%08x: chipset-specific code unsupported.\n", mc_hdr->patch_id); |
| 280 | return -1; |
| 281 | } |
| 282 | |
| 283 | proc_id = mc_hdr->processor_rev_id; |
| 284 | patch_fam = 0xf + (proc_id >> 12); |
| 285 | if (patch_fam != family) |
| 286 | return 1; |
| 287 | |
| 288 | return 0; |
| 289 | } |
| 290 | |
| 291 | /* |
| 292 | * This scans the ucode blob for the proper container as we can have multiple |
| 293 | * containers glued together. Returns the equivalence ID from the equivalence |
| 294 | * table or 0 if none found. |
| 295 | * Returns the amount of bytes consumed while scanning. @desc contains all the |
| 296 | * data we're going to use in later stages of the application. |
| 297 | */ |
| 298 | static size_t parse_container(u8 *ucode, size_t size, struct cont_desc *desc) |
| 299 | { |
| 300 | struct equiv_cpu_table table; |
| 301 | size_t orig_size = size; |
| 302 | u32 *hdr = (u32 *)ucode; |
| 303 | u16 eq_id; |
| 304 | u8 *buf; |
| 305 | |
| 306 | if (!verify_equivalence_table(ucode, size, true)) |
| 307 | return 0; |
| 308 | |
| 309 | buf = ucode; |
| 310 | |
| 311 | table.entry = (struct equiv_cpu_entry *)(buf + CONTAINER_HDR_SZ); |
| 312 | table.num_entries = hdr[2] / sizeof(struct equiv_cpu_entry); |
| 313 | |
| 314 | /* |
| 315 | * Find the equivalence ID of our CPU in this table. Even if this table |
| 316 | * doesn't contain a patch for the CPU, scan through the whole container |
| 317 | * so that it can be skipped in case there are other containers appended. |
| 318 | */ |
| 319 | eq_id = find_equiv_id(&table, desc->cpuid_1_eax); |
| 320 | |
| 321 | buf += hdr[2] + CONTAINER_HDR_SZ; |
| 322 | size -= hdr[2] + CONTAINER_HDR_SZ; |
| 323 | |
| 324 | /* |
| 325 | * Scan through the rest of the container to find where it ends. We do |
| 326 | * some basic sanity-checking too. |
| 327 | */ |
| 328 | while (size > 0) { |
| 329 | struct microcode_amd *mc; |
| 330 | u32 patch_size; |
| 331 | int ret; |
| 332 | |
| 333 | ret = verify_patch(x86_family(desc->cpuid_1_eax), buf, size, &patch_size, true); |
| 334 | if (ret < 0) { |
| 335 | /* |
| 336 | * Patch verification failed, skip to the next |
| 337 | * container, if there's one: |
| 338 | */ |
| 339 | goto out; |
| 340 | } else if (ret > 0) { |
| 341 | goto skip; |
| 342 | } |
| 343 | |
| 344 | mc = (struct microcode_amd *)(buf + SECTION_HDR_SIZE); |
| 345 | if (eq_id == mc->hdr.processor_rev_id) { |
| 346 | desc->psize = patch_size; |
| 347 | desc->mc = mc; |
| 348 | } |
| 349 | |
| 350 | skip: |
| 351 | /* Skip patch section header too: */ |
| 352 | buf += patch_size + SECTION_HDR_SIZE; |
| 353 | size -= patch_size + SECTION_HDR_SIZE; |
| 354 | } |
| 355 | |
| 356 | /* |
| 357 | * If we have found a patch (desc->mc), it means we're looking at the |
| 358 | * container which has a patch for this CPU so return 0 to mean, @ucode |
| 359 | * already points to the proper container. Otherwise, we return the size |
| 360 | * we scanned so that we can advance to the next container in the |
| 361 | * buffer. |
| 362 | */ |
| 363 | if (desc->mc) { |
| 364 | desc->data = ucode; |
| 365 | desc->size = orig_size - size; |
| 366 | |
| 367 | return 0; |
| 368 | } |
| 369 | |
| 370 | out: |
| 371 | return orig_size - size; |
| 372 | } |
| 373 | |
| 374 | /* |
| 375 | * Scan the ucode blob for the proper container as we can have multiple |
| 376 | * containers glued together. |
| 377 | */ |
| 378 | static void scan_containers(u8 *ucode, size_t size, struct cont_desc *desc) |
| 379 | { |
| 380 | while (size) { |
| 381 | size_t s = parse_container(ucode, size, desc); |
| 382 | if (!s) |
| 383 | return; |
| 384 | |
| 385 | /* catch wraparound */ |
| 386 | if (size >= s) { |
| 387 | ucode += s; |
| 388 | size -= s; |
| 389 | } else { |
| 390 | return; |
| 391 | } |
| 392 | } |
| 393 | } |
| 394 | |
| 395 | static int __apply_microcode_amd(struct microcode_amd *mc) |
| 396 | { |
| 397 | u32 rev, dummy; |
| 398 | |
| 399 | native_wrmsrl(MSR_AMD64_PATCH_LOADER, (u64)(long)&mc->hdr.data_code); |
| 400 | |
| 401 | /* verify patch application was successful */ |
| 402 | native_rdmsr(MSR_AMD64_PATCH_LEVEL, rev, dummy); |
| 403 | if (rev != mc->hdr.patch_id) |
| 404 | return -1; |
| 405 | |
| 406 | return 0; |
| 407 | } |
| 408 | |
| 409 | /* |
| 410 | * Early load occurs before we can vmalloc(). So we look for the microcode |
| 411 | * patch container file in initrd, traverse equivalent cpu table, look for a |
| 412 | * matching microcode patch, and update, all in initrd memory in place. |
| 413 | * When vmalloc() is available for use later -- on 64-bit during first AP load, |
| 414 | * and on 32-bit during save_microcode_in_initrd_amd() -- we can call |
| 415 | * load_microcode_amd() to save equivalent cpu table and microcode patches in |
| 416 | * kernel heap memory. |
| 417 | * |
| 418 | * Returns true if container found (sets @desc), false otherwise. |
| 419 | */ |
| 420 | static bool |
| 421 | apply_microcode_early_amd(u32 cpuid_1_eax, void *ucode, size_t size, bool save_patch) |
| 422 | { |
| 423 | struct cont_desc desc = { 0 }; |
| 424 | u8 (*patch)[PATCH_MAX_SIZE]; |
| 425 | struct microcode_amd *mc; |
| 426 | u32 rev, dummy, *new_rev; |
| 427 | bool ret = false; |
| 428 | |
| 429 | #ifdef CONFIG_X86_32 |
| 430 | new_rev = (u32 *)__pa_nodebug(&ucode_new_rev); |
| 431 | patch = (u8 (*)[PATCH_MAX_SIZE])__pa_nodebug(&amd_ucode_patch); |
| 432 | #else |
| 433 | new_rev = &ucode_new_rev; |
| 434 | patch = &amd_ucode_patch[0]; |
| 435 | #endif |
| 436 | |
| 437 | desc.cpuid_1_eax = cpuid_1_eax; |
| 438 | |
| 439 | scan_containers(ucode, size, &desc); |
| 440 | |
| 441 | mc = desc.mc; |
| 442 | if (!mc) |
| 443 | return ret; |
| 444 | |
| 445 | native_rdmsr(MSR_AMD64_PATCH_LEVEL, rev, dummy); |
| 446 | |
| 447 | /* |
| 448 | * Allow application of the same revision to pick up SMT-specific |
| 449 | * changes even if the revision of the other SMT thread is already |
| 450 | * up-to-date. |
| 451 | */ |
| 452 | if (rev > mc->hdr.patch_id) |
| 453 | return ret; |
| 454 | |
| 455 | if (!__apply_microcode_amd(mc)) { |
| 456 | *new_rev = mc->hdr.patch_id; |
| 457 | ret = true; |
| 458 | |
| 459 | if (save_patch) |
| 460 | memcpy(patch, mc, min_t(u32, desc.psize, PATCH_MAX_SIZE)); |
| 461 | } |
| 462 | |
| 463 | return ret; |
| 464 | } |
| 465 | |
| 466 | static bool get_builtin_microcode(struct cpio_data *cp, unsigned int family) |
| 467 | { |
| 468 | #ifdef CONFIG_X86_64 |
| 469 | char fw_name[36] = "amd-ucode/microcode_amd.bin"; |
| 470 | |
| 471 | if (family >= 0x15) |
| 472 | snprintf(fw_name, sizeof(fw_name), |
| 473 | "amd-ucode/microcode_amd_fam%.2xh.bin", family); |
| 474 | |
| 475 | return get_builtin_firmware(cp, fw_name); |
| 476 | #else |
| 477 | return false; |
| 478 | #endif |
| 479 | } |
| 480 | |
| 481 | static void __load_ucode_amd(unsigned int cpuid_1_eax, struct cpio_data *ret) |
| 482 | { |
| 483 | struct ucode_cpu_info *uci; |
| 484 | struct cpio_data cp; |
| 485 | const char *path; |
| 486 | bool use_pa; |
| 487 | |
| 488 | if (IS_ENABLED(CONFIG_X86_32)) { |
| 489 | uci = (struct ucode_cpu_info *)__pa_nodebug(ucode_cpu_info); |
| 490 | path = (const char *)__pa_nodebug(ucode_path); |
| 491 | use_pa = true; |
| 492 | } else { |
| 493 | uci = ucode_cpu_info; |
| 494 | path = ucode_path; |
| 495 | use_pa = false; |
| 496 | } |
| 497 | |
| 498 | if (!get_builtin_microcode(&cp, x86_family(cpuid_1_eax))) |
| 499 | cp = find_microcode_in_initrd(path, use_pa); |
| 500 | |
| 501 | /* Needed in load_microcode_amd() */ |
| 502 | uci->cpu_sig.sig = cpuid_1_eax; |
| 503 | |
| 504 | *ret = cp; |
| 505 | } |
| 506 | |
| 507 | void __init load_ucode_amd_bsp(unsigned int cpuid_1_eax) |
| 508 | { |
| 509 | struct cpio_data cp = { }; |
| 510 | |
| 511 | __load_ucode_amd(cpuid_1_eax, &cp); |
| 512 | if (!(cp.data && cp.size)) |
| 513 | return; |
| 514 | |
| 515 | apply_microcode_early_amd(cpuid_1_eax, cp.data, cp.size, true); |
| 516 | } |
| 517 | |
| 518 | void load_ucode_amd_ap(unsigned int cpuid_1_eax) |
| 519 | { |
| 520 | struct microcode_amd *mc; |
| 521 | struct cpio_data cp; |
| 522 | u32 *new_rev, rev, dummy; |
| 523 | |
| 524 | if (IS_ENABLED(CONFIG_X86_32)) { |
| 525 | mc = (struct microcode_amd *)__pa_nodebug(amd_ucode_patch); |
| 526 | new_rev = (u32 *)__pa_nodebug(&ucode_new_rev); |
| 527 | } else { |
| 528 | mc = (struct microcode_amd *)amd_ucode_patch; |
| 529 | new_rev = &ucode_new_rev; |
| 530 | } |
| 531 | |
| 532 | native_rdmsr(MSR_AMD64_PATCH_LEVEL, rev, dummy); |
| 533 | |
| 534 | /* |
| 535 | * Check whether a new patch has been saved already. Also, allow application of |
| 536 | * the same revision in order to pick up SMT-thread-specific configuration even |
| 537 | * if the sibling SMT thread already has an up-to-date revision. |
| 538 | */ |
| 539 | if (*new_rev && rev <= mc->hdr.patch_id) { |
| 540 | if (!__apply_microcode_amd(mc)) { |
| 541 | *new_rev = mc->hdr.patch_id; |
| 542 | return; |
| 543 | } |
| 544 | } |
| 545 | |
| 546 | __load_ucode_amd(cpuid_1_eax, &cp); |
| 547 | if (!(cp.data && cp.size)) |
| 548 | return; |
| 549 | |
| 550 | apply_microcode_early_amd(cpuid_1_eax, cp.data, cp.size, false); |
| 551 | } |
| 552 | |
| 553 | static enum ucode_state load_microcode_amd(u8 family, const u8 *data, size_t size); |
| 554 | |
| 555 | int __init save_microcode_in_initrd_amd(unsigned int cpuid_1_eax) |
| 556 | { |
| 557 | struct cont_desc desc = { 0 }; |
| 558 | enum ucode_state ret; |
| 559 | struct cpio_data cp; |
| 560 | |
| 561 | cp = find_microcode_in_initrd(ucode_path, false); |
| 562 | if (!(cp.data && cp.size)) |
| 563 | return -EINVAL; |
| 564 | |
| 565 | desc.cpuid_1_eax = cpuid_1_eax; |
| 566 | |
| 567 | scan_containers(cp.data, cp.size, &desc); |
| 568 | if (!desc.mc) |
| 569 | return -EINVAL; |
| 570 | |
| 571 | ret = load_microcode_amd(x86_family(cpuid_1_eax), desc.data, desc.size); |
| 572 | if (ret > UCODE_UPDATED) |
| 573 | return -EINVAL; |
| 574 | |
| 575 | return 0; |
| 576 | } |
| 577 | |
| 578 | void reload_ucode_amd(unsigned int cpu) |
| 579 | { |
| 580 | u32 rev, dummy; |
| 581 | struct microcode_amd *mc; |
| 582 | |
| 583 | mc = (struct microcode_amd *)amd_ucode_patch[cpu_to_node(cpu)]; |
| 584 | |
| 585 | rdmsr(MSR_AMD64_PATCH_LEVEL, rev, dummy); |
| 586 | |
| 587 | if (rev < mc->hdr.patch_id) { |
| 588 | if (!__apply_microcode_amd(mc)) { |
| 589 | ucode_new_rev = mc->hdr.patch_id; |
| 590 | pr_info("reload patch_level=0x%08x\n", ucode_new_rev); |
| 591 | } |
| 592 | } |
| 593 | } |
| 594 | static u16 __find_equiv_id(unsigned int cpu) |
| 595 | { |
| 596 | struct ucode_cpu_info *uci = ucode_cpu_info + cpu; |
| 597 | return find_equiv_id(&equiv_table, uci->cpu_sig.sig); |
| 598 | } |
| 599 | |
| 600 | /* |
| 601 | * a small, trivial cache of per-family ucode patches |
| 602 | */ |
| 603 | static struct ucode_patch *cache_find_patch(u16 equiv_cpu) |
| 604 | { |
| 605 | struct ucode_patch *p; |
| 606 | |
| 607 | list_for_each_entry(p, µcode_cache, plist) |
| 608 | if (p->equiv_cpu == equiv_cpu) |
| 609 | return p; |
| 610 | return NULL; |
| 611 | } |
| 612 | |
| 613 | static void update_cache(struct ucode_patch *new_patch) |
| 614 | { |
| 615 | struct ucode_patch *p; |
| 616 | |
| 617 | list_for_each_entry(p, µcode_cache, plist) { |
| 618 | if (p->equiv_cpu == new_patch->equiv_cpu) { |
| 619 | if (p->patch_id >= new_patch->patch_id) { |
| 620 | /* we already have the latest patch */ |
| 621 | kfree(new_patch->data); |
| 622 | kfree(new_patch); |
| 623 | return; |
| 624 | } |
| 625 | |
| 626 | list_replace(&p->plist, &new_patch->plist); |
| 627 | kfree(p->data); |
| 628 | kfree(p); |
| 629 | return; |
| 630 | } |
| 631 | } |
| 632 | /* no patch found, add it */ |
| 633 | list_add_tail(&new_patch->plist, µcode_cache); |
| 634 | } |
| 635 | |
| 636 | static void free_cache(void) |
| 637 | { |
| 638 | struct ucode_patch *p, *tmp; |
| 639 | |
| 640 | list_for_each_entry_safe(p, tmp, µcode_cache, plist) { |
| 641 | __list_del(p->plist.prev, p->plist.next); |
| 642 | kfree(p->data); |
| 643 | kfree(p); |
| 644 | } |
| 645 | } |
| 646 | |
| 647 | static struct ucode_patch *find_patch(unsigned int cpu) |
| 648 | { |
| 649 | u16 equiv_id; |
| 650 | |
| 651 | equiv_id = __find_equiv_id(cpu); |
| 652 | if (!equiv_id) |
| 653 | return NULL; |
| 654 | |
| 655 | return cache_find_patch(equiv_id); |
| 656 | } |
| 657 | |
| 658 | static int collect_cpu_info_amd(int cpu, struct cpu_signature *csig) |
| 659 | { |
| 660 | struct cpuinfo_x86 *c = &cpu_data(cpu); |
| 661 | struct ucode_cpu_info *uci = ucode_cpu_info + cpu; |
| 662 | struct ucode_patch *p; |
| 663 | |
| 664 | csig->sig = cpuid_eax(0x00000001); |
| 665 | csig->rev = c->microcode; |
| 666 | |
| 667 | /* |
| 668 | * a patch could have been loaded early, set uci->mc so that |
| 669 | * mc_bp_resume() can call apply_microcode() |
| 670 | */ |
| 671 | p = find_patch(cpu); |
| 672 | if (p && (p->patch_id == csig->rev)) |
| 673 | uci->mc = p->data; |
| 674 | |
| 675 | pr_info("CPU%d: patch_level=0x%08x\n", cpu, csig->rev); |
| 676 | |
| 677 | return 0; |
| 678 | } |
| 679 | |
| 680 | static enum ucode_state apply_microcode_amd(int cpu) |
| 681 | { |
| 682 | struct cpuinfo_x86 *c = &cpu_data(cpu); |
| 683 | struct microcode_amd *mc_amd; |
| 684 | struct ucode_cpu_info *uci; |
| 685 | struct ucode_patch *p; |
| 686 | enum ucode_state ret; |
| 687 | u32 rev, dummy; |
| 688 | |
| 689 | BUG_ON(raw_smp_processor_id() != cpu); |
| 690 | |
| 691 | uci = ucode_cpu_info + cpu; |
| 692 | |
| 693 | p = find_patch(cpu); |
| 694 | if (!p) |
| 695 | return UCODE_NFOUND; |
| 696 | |
| 697 | mc_amd = p->data; |
| 698 | uci->mc = p->data; |
| 699 | |
| 700 | rdmsr(MSR_AMD64_PATCH_LEVEL, rev, dummy); |
| 701 | |
| 702 | /* need to apply patch? */ |
| 703 | if (rev > mc_amd->hdr.patch_id) { |
| 704 | ret = UCODE_OK; |
| 705 | goto out; |
| 706 | } |
| 707 | |
| 708 | if (__apply_microcode_amd(mc_amd)) { |
| 709 | pr_err("CPU%d: update failed for patch_level=0x%08x\n", |
| 710 | cpu, mc_amd->hdr.patch_id); |
| 711 | return UCODE_ERROR; |
| 712 | } |
| 713 | |
| 714 | rev = mc_amd->hdr.patch_id; |
| 715 | ret = UCODE_UPDATED; |
| 716 | |
| 717 | pr_info("CPU%d: new patch_level=0x%08x\n", cpu, rev); |
| 718 | |
| 719 | out: |
| 720 | uci->cpu_sig.rev = rev; |
| 721 | c->microcode = rev; |
| 722 | |
| 723 | /* Update boot_cpu_data's revision too, if we're on the BSP: */ |
| 724 | if (c->cpu_index == boot_cpu_data.cpu_index) |
| 725 | boot_cpu_data.microcode = rev; |
| 726 | |
| 727 | return ret; |
| 728 | } |
| 729 | |
| 730 | static size_t install_equiv_cpu_table(const u8 *buf, size_t buf_size) |
| 731 | { |
| 732 | u32 equiv_tbl_len; |
| 733 | const u32 *hdr; |
| 734 | |
| 735 | if (!verify_equivalence_table(buf, buf_size, false)) |
| 736 | return 0; |
| 737 | |
| 738 | hdr = (const u32 *)buf; |
| 739 | equiv_tbl_len = hdr[2]; |
| 740 | |
| 741 | equiv_table.entry = vmalloc(equiv_tbl_len); |
| 742 | if (!equiv_table.entry) { |
| 743 | pr_err("failed to allocate equivalent CPU table\n"); |
| 744 | return 0; |
| 745 | } |
| 746 | |
| 747 | memcpy(equiv_table.entry, buf + CONTAINER_HDR_SZ, equiv_tbl_len); |
| 748 | equiv_table.num_entries = equiv_tbl_len / sizeof(struct equiv_cpu_entry); |
| 749 | |
| 750 | /* add header length */ |
| 751 | return equiv_tbl_len + CONTAINER_HDR_SZ; |
| 752 | } |
| 753 | |
| 754 | static void free_equiv_cpu_table(void) |
| 755 | { |
| 756 | vfree(equiv_table.entry); |
| 757 | memset(&equiv_table, 0, sizeof(equiv_table)); |
| 758 | } |
| 759 | |
| 760 | static void cleanup(void) |
| 761 | { |
| 762 | free_equiv_cpu_table(); |
| 763 | free_cache(); |
| 764 | } |
| 765 | |
| 766 | /* |
| 767 | * Return a non-negative value even if some of the checks failed so that |
| 768 | * we can skip over the next patch. If we return a negative value, we |
| 769 | * signal a grave error like a memory allocation has failed and the |
| 770 | * driver cannot continue functioning normally. In such cases, we tear |
| 771 | * down everything we've used up so far and exit. |
| 772 | */ |
| 773 | static int verify_and_add_patch(u8 family, u8 *fw, unsigned int leftover, |
| 774 | unsigned int *patch_size) |
| 775 | { |
| 776 | struct microcode_header_amd *mc_hdr; |
| 777 | struct ucode_patch *patch; |
| 778 | u16 proc_id; |
| 779 | int ret; |
| 780 | |
| 781 | ret = verify_patch(family, fw, leftover, patch_size, false); |
| 782 | if (ret) |
| 783 | return ret; |
| 784 | |
| 785 | patch = kzalloc(sizeof(*patch), GFP_KERNEL); |
| 786 | if (!patch) { |
| 787 | pr_err("Patch allocation failure.\n"); |
| 788 | return -EINVAL; |
| 789 | } |
| 790 | |
| 791 | patch->data = kmemdup(fw + SECTION_HDR_SIZE, *patch_size, GFP_KERNEL); |
| 792 | if (!patch->data) { |
| 793 | pr_err("Patch data allocation failure.\n"); |
| 794 | kfree(patch); |
| 795 | return -EINVAL; |
| 796 | } |
| 797 | patch->size = *patch_size; |
| 798 | |
| 799 | mc_hdr = (struct microcode_header_amd *)(fw + SECTION_HDR_SIZE); |
| 800 | proc_id = mc_hdr->processor_rev_id; |
| 801 | |
| 802 | INIT_LIST_HEAD(&patch->plist); |
| 803 | patch->patch_id = mc_hdr->patch_id; |
| 804 | patch->equiv_cpu = proc_id; |
| 805 | |
| 806 | pr_debug("%s: Added patch_id: 0x%08x, proc_id: 0x%04x\n", |
| 807 | __func__, patch->patch_id, proc_id); |
| 808 | |
| 809 | /* ... and add to cache. */ |
| 810 | update_cache(patch); |
| 811 | |
| 812 | return 0; |
| 813 | } |
| 814 | |
| 815 | static enum ucode_state __load_microcode_amd(u8 family, const u8 *data, |
| 816 | size_t size) |
| 817 | { |
| 818 | u8 *fw = (u8 *)data; |
| 819 | size_t offset; |
| 820 | |
| 821 | offset = install_equiv_cpu_table(data, size); |
| 822 | if (!offset) |
| 823 | return UCODE_ERROR; |
| 824 | |
| 825 | fw += offset; |
| 826 | size -= offset; |
| 827 | |
| 828 | if (*(u32 *)fw != UCODE_UCODE_TYPE) { |
| 829 | pr_err("invalid type field in container file section header\n"); |
| 830 | free_equiv_cpu_table(); |
| 831 | return UCODE_ERROR; |
| 832 | } |
| 833 | |
| 834 | while (size > 0) { |
| 835 | unsigned int crnt_size = 0; |
| 836 | int ret; |
| 837 | |
| 838 | ret = verify_and_add_patch(family, fw, size, &crnt_size); |
| 839 | if (ret < 0) |
| 840 | return UCODE_ERROR; |
| 841 | |
| 842 | fw += crnt_size + SECTION_HDR_SIZE; |
| 843 | size -= (crnt_size + SECTION_HDR_SIZE); |
| 844 | } |
| 845 | |
| 846 | return UCODE_OK; |
| 847 | } |
| 848 | |
| 849 | static enum ucode_state load_microcode_amd(u8 family, const u8 *data, size_t size) |
| 850 | { |
| 851 | struct cpuinfo_x86 *c; |
| 852 | unsigned int nid, cpu; |
| 853 | struct ucode_patch *p; |
| 854 | enum ucode_state ret; |
| 855 | |
| 856 | /* free old equiv table */ |
| 857 | free_equiv_cpu_table(); |
| 858 | |
| 859 | ret = __load_microcode_amd(family, data, size); |
| 860 | if (ret != UCODE_OK) { |
| 861 | cleanup(); |
| 862 | return ret; |
| 863 | } |
| 864 | |
| 865 | for_each_node(nid) { |
| 866 | cpu = cpumask_first(cpumask_of_node(nid)); |
| 867 | c = &cpu_data(cpu); |
| 868 | |
| 869 | p = find_patch(cpu); |
| 870 | if (!p) |
| 871 | continue; |
| 872 | |
| 873 | if (c->microcode >= p->patch_id) |
| 874 | continue; |
| 875 | |
| 876 | ret = UCODE_NEW; |
| 877 | |
| 878 | memset(&amd_ucode_patch[nid], 0, PATCH_MAX_SIZE); |
| 879 | memcpy(&amd_ucode_patch[nid], p->data, min_t(u32, p->size, PATCH_MAX_SIZE)); |
| 880 | } |
| 881 | |
| 882 | return ret; |
| 883 | } |
| 884 | |
| 885 | /* |
| 886 | * AMD microcode firmware naming convention, up to family 15h they are in |
| 887 | * the legacy file: |
| 888 | * |
| 889 | * amd-ucode/microcode_amd.bin |
| 890 | * |
| 891 | * This legacy file is always smaller than 2K in size. |
| 892 | * |
| 893 | * Beginning with family 15h, they are in family-specific firmware files: |
| 894 | * |
| 895 | * amd-ucode/microcode_amd_fam15h.bin |
| 896 | * amd-ucode/microcode_amd_fam16h.bin |
| 897 | * ... |
| 898 | * |
| 899 | * These might be larger than 2K. |
| 900 | */ |
| 901 | static enum ucode_state request_microcode_amd(int cpu, struct device *device, |
| 902 | bool refresh_fw) |
| 903 | { |
| 904 | char fw_name[36] = "amd-ucode/microcode_amd.bin"; |
| 905 | struct cpuinfo_x86 *c = &cpu_data(cpu); |
| 906 | enum ucode_state ret = UCODE_NFOUND; |
| 907 | const struct firmware *fw; |
| 908 | |
| 909 | /* reload ucode container only on the boot cpu */ |
| 910 | if (!refresh_fw) |
| 911 | return UCODE_OK; |
| 912 | |
| 913 | if (c->x86 >= 0x15) |
| 914 | snprintf(fw_name, sizeof(fw_name), "amd-ucode/microcode_amd_fam%.2xh.bin", c->x86); |
| 915 | |
| 916 | if (request_firmware_direct(&fw, (const char *)fw_name, device)) { |
| 917 | pr_debug("failed to load file %s\n", fw_name); |
| 918 | goto out; |
| 919 | } |
| 920 | |
| 921 | ret = UCODE_ERROR; |
| 922 | if (!verify_container(fw->data, fw->size, false)) |
| 923 | goto fw_release; |
| 924 | |
| 925 | ret = load_microcode_amd(c->x86, fw->data, fw->size); |
| 926 | |
| 927 | fw_release: |
| 928 | release_firmware(fw); |
| 929 | |
| 930 | out: |
| 931 | return ret; |
| 932 | } |
| 933 | |
| 934 | static enum ucode_state |
| 935 | request_microcode_user(int cpu, const void __user *buf, size_t size) |
| 936 | { |
| 937 | return UCODE_ERROR; |
| 938 | } |
| 939 | |
| 940 | static void microcode_fini_cpu_amd(int cpu) |
| 941 | { |
| 942 | struct ucode_cpu_info *uci = ucode_cpu_info + cpu; |
| 943 | |
| 944 | uci->mc = NULL; |
| 945 | } |
| 946 | |
| 947 | static struct microcode_ops microcode_amd_ops = { |
| 948 | .request_microcode_user = request_microcode_user, |
| 949 | .request_microcode_fw = request_microcode_amd, |
| 950 | .collect_cpu_info = collect_cpu_info_amd, |
| 951 | .apply_microcode = apply_microcode_amd, |
| 952 | .microcode_fini_cpu = microcode_fini_cpu_amd, |
| 953 | }; |
| 954 | |
| 955 | struct microcode_ops * __init init_amd_microcode(void) |
| 956 | { |
| 957 | struct cpuinfo_x86 *c = &boot_cpu_data; |
| 958 | |
| 959 | if (c->x86_vendor != X86_VENDOR_AMD || c->x86 < 0x10) { |
| 960 | pr_warn("AMD CPU family 0x%x not supported\n", c->x86); |
| 961 | return NULL; |
| 962 | } |
| 963 | |
| 964 | if (ucode_new_rev) |
| 965 | pr_info_once("microcode updated early to new patch_level=0x%08x\n", |
| 966 | ucode_new_rev); |
| 967 | |
| 968 | return µcode_amd_ops; |
| 969 | } |
| 970 | |
| 971 | void __exit exit_amd_microcode(void) |
| 972 | { |
| 973 | cleanup(); |
| 974 | } |