blob: bd9b68e21ba74f18f3b8507f488e94ca1519761e [file] [log] [blame]
b.liue9582032025-04-17 19:18:16 +08001// SPDX-License-Identifier: GPL-2.0
2// Copyright 2014-2015 Freescale
3// Copyright 2018 NXP
4
5/*
6 * Driver for NXP Layerscape Queue Direct Memory Access Controller
7 *
8 * Author:
9 * Wen He <wen.he_1@nxp.com>
10 * Jiaheng Fan <jiaheng.fan@nxp.com>
11 *
12 */
13
14#include <linux/module.h>
15#include <linux/delay.h>
16#include <linux/of_irq.h>
17#include <linux/of_platform.h>
18#include <linux/of_dma.h>
19#include <linux/dma-mapping.h>
20
21#include "virt-dma.h"
22#include "fsldma.h"
23
24/* Register related definition */
25#define FSL_QDMA_DMR 0x0
26#define FSL_QDMA_DSR 0x4
27#define FSL_QDMA_DEIER 0xe00
28#define FSL_QDMA_DEDR 0xe04
29#define FSL_QDMA_DECFDW0R 0xe10
30#define FSL_QDMA_DECFDW1R 0xe14
31#define FSL_QDMA_DECFDW2R 0xe18
32#define FSL_QDMA_DECFDW3R 0xe1c
33#define FSL_QDMA_DECFQIDR 0xe30
34#define FSL_QDMA_DECBR 0xe34
35
36#define FSL_QDMA_BCQMR(x) (0xc0 + 0x100 * (x))
37#define FSL_QDMA_BCQSR(x) (0xc4 + 0x100 * (x))
38#define FSL_QDMA_BCQEDPA_SADDR(x) (0xc8 + 0x100 * (x))
39#define FSL_QDMA_BCQDPA_SADDR(x) (0xcc + 0x100 * (x))
40#define FSL_QDMA_BCQEEPA_SADDR(x) (0xd0 + 0x100 * (x))
41#define FSL_QDMA_BCQEPA_SADDR(x) (0xd4 + 0x100 * (x))
42#define FSL_QDMA_BCQIER(x) (0xe0 + 0x100 * (x))
43#define FSL_QDMA_BCQIDR(x) (0xe4 + 0x100 * (x))
44
45#define FSL_QDMA_SQDPAR 0x80c
46#define FSL_QDMA_SQEPAR 0x814
47#define FSL_QDMA_BSQMR 0x800
48#define FSL_QDMA_BSQSR 0x804
49#define FSL_QDMA_BSQICR 0x828
50#define FSL_QDMA_CQMR 0xa00
51#define FSL_QDMA_CQDSCR1 0xa08
52#define FSL_QDMA_CQDSCR2 0xa0c
53#define FSL_QDMA_CQIER 0xa10
54#define FSL_QDMA_CQEDR 0xa14
55#define FSL_QDMA_SQCCMR 0xa20
56
57/* Registers for bit and genmask */
58#define FSL_QDMA_CQIDR_SQT BIT(15)
59#define QDMA_CCDF_FOTMAT BIT(29)
60#define QDMA_CCDF_SER BIT(30)
61#define QDMA_SG_FIN BIT(30)
62#define QDMA_SG_LEN_MASK GENMASK(29, 0)
63#define QDMA_CCDF_MASK GENMASK(28, 20)
64
65#define FSL_QDMA_DEDR_CLEAR GENMASK(31, 0)
66#define FSL_QDMA_BCQIDR_CLEAR GENMASK(31, 0)
67#define FSL_QDMA_DEIER_CLEAR GENMASK(31, 0)
68
69#define FSL_QDMA_BCQIER_CQTIE BIT(15)
70#define FSL_QDMA_BCQIER_CQPEIE BIT(23)
71#define FSL_QDMA_BSQICR_ICEN BIT(31)
72
73#define FSL_QDMA_BSQICR_ICST(x) ((x) << 16)
74#define FSL_QDMA_CQIER_MEIE BIT(31)
75#define FSL_QDMA_CQIER_TEIE BIT(0)
76#define FSL_QDMA_SQCCMR_ENTER_WM BIT(21)
77
78#define FSL_QDMA_BCQMR_EN BIT(31)
79#define FSL_QDMA_BCQMR_EI BIT(30)
80#define FSL_QDMA_BCQMR_CD_THLD(x) ((x) << 20)
81#define FSL_QDMA_BCQMR_CQ_SIZE(x) ((x) << 16)
82
83#define FSL_QDMA_BCQSR_QF BIT(16)
84#define FSL_QDMA_BCQSR_XOFF BIT(0)
85
86#define FSL_QDMA_BSQMR_EN BIT(31)
87#define FSL_QDMA_BSQMR_DI BIT(30)
88#define FSL_QDMA_BSQMR_CQ_SIZE(x) ((x) << 16)
89
90#define FSL_QDMA_BSQSR_QE BIT(17)
91
92#define FSL_QDMA_DMR_DQD BIT(30)
93#define FSL_QDMA_DSR_DB BIT(31)
94
95/* Size related definition */
96#define FSL_QDMA_QUEUE_MAX 8
97#define FSL_QDMA_COMMAND_BUFFER_SIZE 64
98#define FSL_QDMA_DESCRIPTOR_BUFFER_SIZE 32
99#define FSL_QDMA_CIRCULAR_DESC_SIZE_MIN 64
100#define FSL_QDMA_CIRCULAR_DESC_SIZE_MAX 16384
101#define FSL_QDMA_QUEUE_NUM_MAX 8
102
103/* Field definition for CMD */
104#define FSL_QDMA_CMD_RWTTYPE 0x4
105#define FSL_QDMA_CMD_LWC 0x2
106#define FSL_QDMA_CMD_RWTTYPE_OFFSET 28
107#define FSL_QDMA_CMD_NS_OFFSET 27
108#define FSL_QDMA_CMD_DQOS_OFFSET 24
109#define FSL_QDMA_CMD_WTHROTL_OFFSET 20
110#define FSL_QDMA_CMD_DSEN_OFFSET 19
111#define FSL_QDMA_CMD_LWC_OFFSET 16
112#define FSL_QDMA_CMD_PF BIT(17)
113
114/* Field definition for Descriptor offset */
115#define QDMA_CCDF_STATUS 20
116#define QDMA_CCDF_OFFSET 20
117#define QDMA_SDDF_CMD(x) (((u64)(x)) << 32)
118
119/* Field definition for safe loop count*/
120#define FSL_QDMA_HALT_COUNT 1500
121#define FSL_QDMA_MAX_SIZE 16385
122#define FSL_QDMA_COMP_TIMEOUT 1000
123#define FSL_COMMAND_QUEUE_OVERFLLOW 10
124
125#define FSL_QDMA_BLOCK_BASE_OFFSET(fsl_qdma_engine, x) \
126 (((fsl_qdma_engine)->block_offset) * (x))
127
128/**
129 * struct fsl_qdma_format - This is the struct holding describing compound
130 * descriptor format with qDMA.
131 * @status: Command status and enqueue status notification.
132 * @cfg: Frame offset and frame format.
133 * @addr_lo: Holding the compound descriptor of the lower
134 * 32-bits address in memory 40-bit address.
135 * @addr_hi: Same as above member, but point high 8-bits in
136 * memory 40-bit address.
137 * @__reserved1: Reserved field.
138 * @cfg8b_w1: Compound descriptor command queue origin produced
139 * by qDMA and dynamic debug field.
140 * @data Pointer to the memory 40-bit address, describes DMA
141 * source information and DMA destination information.
142 */
143struct fsl_qdma_format {
144 __le32 status;
145 __le32 cfg;
146 union {
147 struct {
148 __le32 addr_lo;
149 u8 addr_hi;
150 u8 __reserved1[2];
151 u8 cfg8b_w1;
152 } __packed;
153 __le64 data;
154 };
155} __packed;
156
157/* qDMA status notification pre information */
158struct fsl_pre_status {
159 u64 addr;
160 u8 queue;
161};
162
163static DEFINE_PER_CPU(struct fsl_pre_status, pre);
164
165struct fsl_qdma_chan {
166 struct virt_dma_chan vchan;
167 struct virt_dma_desc vdesc;
168 enum dma_status status;
169 struct fsl_qdma_engine *qdma;
170 struct fsl_qdma_queue *queue;
171};
172
173struct fsl_qdma_queue {
174 struct fsl_qdma_format *virt_head;
175 struct fsl_qdma_format *virt_tail;
176 struct list_head comp_used;
177 struct list_head comp_free;
178 struct dma_pool *comp_pool;
179 struct dma_pool *desc_pool;
180 spinlock_t queue_lock;
181 dma_addr_t bus_addr;
182 u32 n_cq;
183 u32 id;
184 struct fsl_qdma_format *cq;
185 void __iomem *block_base;
186};
187
188struct fsl_qdma_comp {
189 dma_addr_t bus_addr;
190 dma_addr_t desc_bus_addr;
191 struct fsl_qdma_format *virt_addr;
192 struct fsl_qdma_format *desc_virt_addr;
193 struct fsl_qdma_chan *qchan;
194 struct virt_dma_desc vdesc;
195 struct list_head list;
196};
197
198struct fsl_qdma_engine {
199 struct dma_device dma_dev;
200 void __iomem *ctrl_base;
201 void __iomem *status_base;
202 void __iomem *block_base;
203 u32 n_chans;
204 u32 n_queues;
205 struct mutex fsl_qdma_mutex;
206 int error_irq;
207 int *queue_irq;
208 u32 feature;
209 struct fsl_qdma_queue *queue;
210 struct fsl_qdma_queue **status;
211 struct fsl_qdma_chan *chans;
212 int block_number;
213 int block_offset;
214 int irq_base;
215 int desc_allocated;
216
217};
218
219static inline u64
220qdma_ccdf_addr_get64(const struct fsl_qdma_format *ccdf)
221{
222 return le64_to_cpu(ccdf->data) & (U64_MAX >> 24);
223}
224
225static inline void
226qdma_desc_addr_set64(struct fsl_qdma_format *ccdf, u64 addr)
227{
228 ccdf->addr_hi = upper_32_bits(addr);
229 ccdf->addr_lo = cpu_to_le32(lower_32_bits(addr));
230}
231
232static inline u8
233qdma_ccdf_get_queue(const struct fsl_qdma_format *ccdf)
234{
235 return ccdf->cfg8b_w1 & U8_MAX;
236}
237
238static inline int
239qdma_ccdf_get_offset(const struct fsl_qdma_format *ccdf)
240{
241 return (le32_to_cpu(ccdf->cfg) & QDMA_CCDF_MASK) >> QDMA_CCDF_OFFSET;
242}
243
244static inline void
245qdma_ccdf_set_format(struct fsl_qdma_format *ccdf, int offset)
246{
247 ccdf->cfg = cpu_to_le32(QDMA_CCDF_FOTMAT | offset);
248}
249
250static inline int
251qdma_ccdf_get_status(const struct fsl_qdma_format *ccdf)
252{
253 return (le32_to_cpu(ccdf->status) & QDMA_CCDF_MASK) >> QDMA_CCDF_STATUS;
254}
255
256static inline void
257qdma_ccdf_set_ser(struct fsl_qdma_format *ccdf, int status)
258{
259 ccdf->status = cpu_to_le32(QDMA_CCDF_SER | status);
260}
261
262static inline void qdma_csgf_set_len(struct fsl_qdma_format *csgf, int len)
263{
264 csgf->cfg = cpu_to_le32(len & QDMA_SG_LEN_MASK);
265}
266
267static inline void qdma_csgf_set_f(struct fsl_qdma_format *csgf, int len)
268{
269 csgf->cfg = cpu_to_le32(QDMA_SG_FIN | (len & QDMA_SG_LEN_MASK));
270}
271
272static u32 qdma_readl(struct fsl_qdma_engine *qdma, void __iomem *addr)
273{
274 return FSL_DMA_IN(qdma, addr, 32);
275}
276
277static void qdma_writel(struct fsl_qdma_engine *qdma, u32 val,
278 void __iomem *addr)
279{
280 FSL_DMA_OUT(qdma, addr, val, 32);
281}
282
283static struct fsl_qdma_chan *to_fsl_qdma_chan(struct dma_chan *chan)
284{
285 return container_of(chan, struct fsl_qdma_chan, vchan.chan);
286}
287
288static struct fsl_qdma_comp *to_fsl_qdma_comp(struct virt_dma_desc *vd)
289{
290 return container_of(vd, struct fsl_qdma_comp, vdesc);
291}
292
293static void fsl_qdma_free_chan_resources(struct dma_chan *chan)
294{
295 struct fsl_qdma_chan *fsl_chan = to_fsl_qdma_chan(chan);
296 struct fsl_qdma_queue *fsl_queue = fsl_chan->queue;
297 struct fsl_qdma_engine *fsl_qdma = fsl_chan->qdma;
298 struct fsl_qdma_comp *comp_temp, *_comp_temp;
299 unsigned long flags;
300 LIST_HEAD(head);
301
302 spin_lock_irqsave(&fsl_chan->vchan.lock, flags);
303 vchan_get_all_descriptors(&fsl_chan->vchan, &head);
304 spin_unlock_irqrestore(&fsl_chan->vchan.lock, flags);
305
306 vchan_dma_desc_free_list(&fsl_chan->vchan, &head);
307
308 if (!fsl_queue->comp_pool && !fsl_queue->desc_pool)
309 return;
310
311 list_for_each_entry_safe(comp_temp, _comp_temp,
312 &fsl_queue->comp_used, list) {
313 dma_pool_free(fsl_queue->comp_pool,
314 comp_temp->virt_addr,
315 comp_temp->bus_addr);
316 dma_pool_free(fsl_queue->desc_pool,
317 comp_temp->desc_virt_addr,
318 comp_temp->desc_bus_addr);
319 list_del(&comp_temp->list);
320 kfree(comp_temp);
321 }
322
323 list_for_each_entry_safe(comp_temp, _comp_temp,
324 &fsl_queue->comp_free, list) {
325 dma_pool_free(fsl_queue->comp_pool,
326 comp_temp->virt_addr,
327 comp_temp->bus_addr);
328 dma_pool_free(fsl_queue->desc_pool,
329 comp_temp->desc_virt_addr,
330 comp_temp->desc_bus_addr);
331 list_del(&comp_temp->list);
332 kfree(comp_temp);
333 }
334
335 dma_pool_destroy(fsl_queue->comp_pool);
336 dma_pool_destroy(fsl_queue->desc_pool);
337
338 fsl_qdma->desc_allocated--;
339 fsl_queue->comp_pool = NULL;
340 fsl_queue->desc_pool = NULL;
341}
342
343static void fsl_qdma_comp_fill_memcpy(struct fsl_qdma_comp *fsl_comp,
344 dma_addr_t dst, dma_addr_t src, u32 len)
345{
346 u32 cmd;
347 struct fsl_qdma_format *sdf, *ddf;
348 struct fsl_qdma_format *ccdf, *csgf_desc, *csgf_src, *csgf_dest;
349
350 ccdf = fsl_comp->virt_addr;
351 csgf_desc = fsl_comp->virt_addr + 1;
352 csgf_src = fsl_comp->virt_addr + 2;
353 csgf_dest = fsl_comp->virt_addr + 3;
354 sdf = fsl_comp->desc_virt_addr;
355 ddf = fsl_comp->desc_virt_addr + 1;
356
357 memset(fsl_comp->virt_addr, 0, FSL_QDMA_COMMAND_BUFFER_SIZE);
358 memset(fsl_comp->desc_virt_addr, 0, FSL_QDMA_DESCRIPTOR_BUFFER_SIZE);
359 /* Head Command Descriptor(Frame Descriptor) */
360 qdma_desc_addr_set64(ccdf, fsl_comp->bus_addr + 16);
361 qdma_ccdf_set_format(ccdf, qdma_ccdf_get_offset(ccdf));
362 qdma_ccdf_set_ser(ccdf, qdma_ccdf_get_status(ccdf));
363 /* Status notification is enqueued to status queue. */
364 /* Compound Command Descriptor(Frame List Table) */
365 qdma_desc_addr_set64(csgf_desc, fsl_comp->desc_bus_addr);
366 /* It must be 32 as Compound S/G Descriptor */
367 qdma_csgf_set_len(csgf_desc, 32);
368 qdma_desc_addr_set64(csgf_src, src);
369 qdma_csgf_set_len(csgf_src, len);
370 qdma_desc_addr_set64(csgf_dest, dst);
371 qdma_csgf_set_len(csgf_dest, len);
372 /* This entry is the last entry. */
373 qdma_csgf_set_f(csgf_dest, len);
374 /* Descriptor Buffer */
375 cmd = cpu_to_le32(FSL_QDMA_CMD_RWTTYPE <<
376 FSL_QDMA_CMD_RWTTYPE_OFFSET) |
377 FSL_QDMA_CMD_PF;
378 sdf->data = QDMA_SDDF_CMD(cmd);
379
380 cmd = cpu_to_le32(FSL_QDMA_CMD_RWTTYPE <<
381 FSL_QDMA_CMD_RWTTYPE_OFFSET);
382 cmd |= cpu_to_le32(FSL_QDMA_CMD_LWC << FSL_QDMA_CMD_LWC_OFFSET);
383 ddf->data = QDMA_SDDF_CMD(cmd);
384}
385
386/*
387 * Pre-request full command descriptor for enqueue.
388 */
389static int fsl_qdma_pre_request_enqueue_desc(struct fsl_qdma_queue *queue)
390{
391 int i;
392 struct fsl_qdma_comp *comp_temp, *_comp_temp;
393
394 for (i = 0; i < queue->n_cq + FSL_COMMAND_QUEUE_OVERFLLOW; i++) {
395 comp_temp = kzalloc(sizeof(*comp_temp), GFP_KERNEL);
396 if (!comp_temp)
397 goto err_alloc;
398 comp_temp->virt_addr =
399 dma_pool_alloc(queue->comp_pool, GFP_KERNEL,
400 &comp_temp->bus_addr);
401 if (!comp_temp->virt_addr)
402 goto err_dma_alloc;
403
404 comp_temp->desc_virt_addr =
405 dma_pool_alloc(queue->desc_pool, GFP_KERNEL,
406 &comp_temp->desc_bus_addr);
407 if (!comp_temp->desc_virt_addr)
408 goto err_desc_dma_alloc;
409
410 list_add_tail(&comp_temp->list, &queue->comp_free);
411 }
412
413 return 0;
414
415err_desc_dma_alloc:
416 dma_pool_free(queue->comp_pool, comp_temp->virt_addr,
417 comp_temp->bus_addr);
418
419err_dma_alloc:
420 kfree(comp_temp);
421
422err_alloc:
423 list_for_each_entry_safe(comp_temp, _comp_temp,
424 &queue->comp_free, list) {
425 if (comp_temp->virt_addr)
426 dma_pool_free(queue->comp_pool,
427 comp_temp->virt_addr,
428 comp_temp->bus_addr);
429 if (comp_temp->desc_virt_addr)
430 dma_pool_free(queue->desc_pool,
431 comp_temp->desc_virt_addr,
432 comp_temp->desc_bus_addr);
433
434 list_del(&comp_temp->list);
435 kfree(comp_temp);
436 }
437
438 return -ENOMEM;
439}
440
441/*
442 * Request a command descriptor for enqueue.
443 */
444static struct fsl_qdma_comp
445*fsl_qdma_request_enqueue_desc(struct fsl_qdma_chan *fsl_chan)
446{
447 unsigned long flags;
448 struct fsl_qdma_comp *comp_temp;
449 int timeout = FSL_QDMA_COMP_TIMEOUT;
450 struct fsl_qdma_queue *queue = fsl_chan->queue;
451
452 while (timeout--) {
453 spin_lock_irqsave(&queue->queue_lock, flags);
454 if (!list_empty(&queue->comp_free)) {
455 comp_temp = list_first_entry(&queue->comp_free,
456 struct fsl_qdma_comp,
457 list);
458 list_del(&comp_temp->list);
459
460 spin_unlock_irqrestore(&queue->queue_lock, flags);
461 comp_temp->qchan = fsl_chan;
462 return comp_temp;
463 }
464 spin_unlock_irqrestore(&queue->queue_lock, flags);
465 udelay(1);
466 }
467
468 return NULL;
469}
470
471static struct fsl_qdma_queue
472*fsl_qdma_alloc_queue_resources(struct platform_device *pdev,
473 struct fsl_qdma_engine *fsl_qdma)
474{
475 int ret, len, i, j;
476 int queue_num, block_number;
477 unsigned int queue_size[FSL_QDMA_QUEUE_MAX];
478 struct fsl_qdma_queue *queue_head, *queue_temp;
479
480 queue_num = fsl_qdma->n_queues;
481 block_number = fsl_qdma->block_number;
482
483 if (queue_num > FSL_QDMA_QUEUE_MAX)
484 queue_num = FSL_QDMA_QUEUE_MAX;
485 len = sizeof(*queue_head) * queue_num * block_number;
486 queue_head = devm_kzalloc(&pdev->dev, len, GFP_KERNEL);
487 if (!queue_head)
488 return NULL;
489
490 ret = device_property_read_u32_array(&pdev->dev, "queue-sizes",
491 queue_size, queue_num);
492 if (ret) {
493 dev_err(&pdev->dev, "Can't get queue-sizes.\n");
494 return NULL;
495 }
496 for (j = 0; j < block_number; j++) {
497 for (i = 0; i < queue_num; i++) {
498 if (queue_size[i] > FSL_QDMA_CIRCULAR_DESC_SIZE_MAX ||
499 queue_size[i] < FSL_QDMA_CIRCULAR_DESC_SIZE_MIN) {
500 dev_err(&pdev->dev,
501 "Get wrong queue-sizes.\n");
502 return NULL;
503 }
504 queue_temp = queue_head + i + (j * queue_num);
505
506 queue_temp->cq =
507 dmam_alloc_coherent(&pdev->dev,
508 sizeof(struct fsl_qdma_format) *
509 queue_size[i],
510 &queue_temp->bus_addr,
511 GFP_KERNEL);
512 if (!queue_temp->cq)
513 return NULL;
514 queue_temp->block_base = fsl_qdma->block_base +
515 FSL_QDMA_BLOCK_BASE_OFFSET(fsl_qdma, j);
516 queue_temp->n_cq = queue_size[i];
517 queue_temp->id = i;
518 queue_temp->virt_head = queue_temp->cq;
519 queue_temp->virt_tail = queue_temp->cq;
520 /*
521 * List for queue command buffer
522 */
523 INIT_LIST_HEAD(&queue_temp->comp_used);
524 spin_lock_init(&queue_temp->queue_lock);
525 }
526 }
527 return queue_head;
528}
529
530static struct fsl_qdma_queue
531*fsl_qdma_prep_status_queue(struct platform_device *pdev)
532{
533 int ret;
534 unsigned int status_size;
535 struct fsl_qdma_queue *status_head;
536 struct device_node *np = pdev->dev.of_node;
537
538 ret = of_property_read_u32(np, "status-sizes", &status_size);
539 if (ret) {
540 dev_err(&pdev->dev, "Can't get status-sizes.\n");
541 return NULL;
542 }
543 if (status_size > FSL_QDMA_CIRCULAR_DESC_SIZE_MAX ||
544 status_size < FSL_QDMA_CIRCULAR_DESC_SIZE_MIN) {
545 dev_err(&pdev->dev, "Get wrong status_size.\n");
546 return NULL;
547 }
548 status_head = devm_kzalloc(&pdev->dev,
549 sizeof(*status_head), GFP_KERNEL);
550 if (!status_head)
551 return NULL;
552
553 /*
554 * Buffer for queue command
555 */
556 status_head->cq = dmam_alloc_coherent(&pdev->dev,
557 sizeof(struct fsl_qdma_format) *
558 status_size,
559 &status_head->bus_addr,
560 GFP_KERNEL);
561 if (!status_head->cq) {
562 devm_kfree(&pdev->dev, status_head);
563 return NULL;
564 }
565 status_head->n_cq = status_size;
566 status_head->virt_head = status_head->cq;
567 status_head->virt_tail = status_head->cq;
568 status_head->comp_pool = NULL;
569
570 return status_head;
571}
572
573static int fsl_qdma_halt(struct fsl_qdma_engine *fsl_qdma)
574{
575 u32 reg;
576 int i, j, count = FSL_QDMA_HALT_COUNT;
577 void __iomem *block, *ctrl = fsl_qdma->ctrl_base;
578
579 /* Disable the command queue and wait for idle state. */
580 reg = qdma_readl(fsl_qdma, ctrl + FSL_QDMA_DMR);
581 reg |= FSL_QDMA_DMR_DQD;
582 qdma_writel(fsl_qdma, reg, ctrl + FSL_QDMA_DMR);
583 for (j = 0; j < fsl_qdma->block_number; j++) {
584 block = fsl_qdma->block_base +
585 FSL_QDMA_BLOCK_BASE_OFFSET(fsl_qdma, j);
586 for (i = 0; i < FSL_QDMA_QUEUE_NUM_MAX; i++)
587 qdma_writel(fsl_qdma, 0, block + FSL_QDMA_BCQMR(i));
588 }
589 while (1) {
590 reg = qdma_readl(fsl_qdma, ctrl + FSL_QDMA_DSR);
591 if (!(reg & FSL_QDMA_DSR_DB))
592 break;
593 if (count-- < 0)
594 return -EBUSY;
595 udelay(100);
596 }
597
598 for (j = 0; j < fsl_qdma->block_number; j++) {
599 block = fsl_qdma->block_base +
600 FSL_QDMA_BLOCK_BASE_OFFSET(fsl_qdma, j);
601
602 /* Disable status queue. */
603 qdma_writel(fsl_qdma, 0, block + FSL_QDMA_BSQMR);
604
605 /*
606 * clear the command queue interrupt detect register for
607 * all queues.
608 */
609 qdma_writel(fsl_qdma, FSL_QDMA_BCQIDR_CLEAR,
610 block + FSL_QDMA_BCQIDR(0));
611 }
612
613 return 0;
614}
615
616static int
617fsl_qdma_queue_transfer_complete(struct fsl_qdma_engine *fsl_qdma,
618 void *block,
619 int id)
620{
621 bool duplicate;
622 u32 reg, i, count;
623 struct fsl_qdma_queue *temp_queue;
624 struct fsl_qdma_format *status_addr;
625 struct fsl_qdma_comp *fsl_comp = NULL;
626 struct fsl_qdma_queue *fsl_queue = fsl_qdma->queue;
627 struct fsl_qdma_queue *fsl_status = fsl_qdma->status[id];
628
629 count = FSL_QDMA_MAX_SIZE;
630
631 while (count--) {
632 duplicate = 0;
633 reg = qdma_readl(fsl_qdma, block + FSL_QDMA_BSQSR);
634 if (reg & FSL_QDMA_BSQSR_QE)
635 return 0;
636
637 status_addr = fsl_status->virt_head;
638
639 if (qdma_ccdf_get_queue(status_addr) ==
640 __this_cpu_read(pre.queue) &&
641 qdma_ccdf_addr_get64(status_addr) ==
642 __this_cpu_read(pre.addr))
643 duplicate = 1;
644 i = qdma_ccdf_get_queue(status_addr) +
645 id * fsl_qdma->n_queues;
646 __this_cpu_write(pre.addr, qdma_ccdf_addr_get64(status_addr));
647 __this_cpu_write(pre.queue, qdma_ccdf_get_queue(status_addr));
648 temp_queue = fsl_queue + i;
649
650 spin_lock(&temp_queue->queue_lock);
651 if (list_empty(&temp_queue->comp_used)) {
652 if (!duplicate) {
653 spin_unlock(&temp_queue->queue_lock);
654 return -EAGAIN;
655 }
656 } else {
657 fsl_comp = list_first_entry(&temp_queue->comp_used,
658 struct fsl_qdma_comp, list);
659 if (fsl_comp->bus_addr + 16 !=
660 __this_cpu_read(pre.addr)) {
661 if (!duplicate) {
662 spin_unlock(&temp_queue->queue_lock);
663 return -EAGAIN;
664 }
665 }
666 }
667
668 if (duplicate) {
669 reg = qdma_readl(fsl_qdma, block + FSL_QDMA_BSQMR);
670 reg |= FSL_QDMA_BSQMR_DI;
671 qdma_desc_addr_set64(status_addr, 0x0);
672 fsl_status->virt_head++;
673 if (fsl_status->virt_head == fsl_status->cq
674 + fsl_status->n_cq)
675 fsl_status->virt_head = fsl_status->cq;
676 qdma_writel(fsl_qdma, reg, block + FSL_QDMA_BSQMR);
677 spin_unlock(&temp_queue->queue_lock);
678 continue;
679 }
680 list_del(&fsl_comp->list);
681
682 reg = qdma_readl(fsl_qdma, block + FSL_QDMA_BSQMR);
683 reg |= FSL_QDMA_BSQMR_DI;
684 qdma_desc_addr_set64(status_addr, 0x0);
685 fsl_status->virt_head++;
686 if (fsl_status->virt_head == fsl_status->cq + fsl_status->n_cq)
687 fsl_status->virt_head = fsl_status->cq;
688 qdma_writel(fsl_qdma, reg, block + FSL_QDMA_BSQMR);
689 spin_unlock(&temp_queue->queue_lock);
690
691 spin_lock(&fsl_comp->qchan->vchan.lock);
692 vchan_cookie_complete(&fsl_comp->vdesc);
693 fsl_comp->qchan->status = DMA_COMPLETE;
694 spin_unlock(&fsl_comp->qchan->vchan.lock);
695 }
696
697 return 0;
698}
699
700static irqreturn_t fsl_qdma_error_handler(int irq, void *dev_id)
701{
702 unsigned int intr;
703 struct fsl_qdma_engine *fsl_qdma = dev_id;
704 void __iomem *status = fsl_qdma->status_base;
705
706 intr = qdma_readl(fsl_qdma, status + FSL_QDMA_DEDR);
707
708 if (intr)
709 dev_err(fsl_qdma->dma_dev.dev, "DMA transaction error!\n");
710
711 qdma_writel(fsl_qdma, FSL_QDMA_DEDR_CLEAR, status + FSL_QDMA_DEDR);
712 return IRQ_HANDLED;
713}
714
715static irqreturn_t fsl_qdma_queue_handler(int irq, void *dev_id)
716{
717 int id;
718 unsigned int intr, reg;
719 struct fsl_qdma_engine *fsl_qdma = dev_id;
720 void __iomem *block, *ctrl = fsl_qdma->ctrl_base;
721
722 id = irq - fsl_qdma->irq_base;
723 if (id < 0 && id > fsl_qdma->block_number) {
724 dev_err(fsl_qdma->dma_dev.dev,
725 "irq %d is wrong irq_base is %d\n",
726 irq, fsl_qdma->irq_base);
727 }
728
729 block = fsl_qdma->block_base +
730 FSL_QDMA_BLOCK_BASE_OFFSET(fsl_qdma, id);
731
732 intr = qdma_readl(fsl_qdma, block + FSL_QDMA_BCQIDR(0));
733
734 if ((intr & FSL_QDMA_CQIDR_SQT) != 0)
735 intr = fsl_qdma_queue_transfer_complete(fsl_qdma, block, id);
736
737 if (intr != 0) {
738 reg = qdma_readl(fsl_qdma, ctrl + FSL_QDMA_DMR);
739 reg |= FSL_QDMA_DMR_DQD;
740 qdma_writel(fsl_qdma, reg, ctrl + FSL_QDMA_DMR);
741 qdma_writel(fsl_qdma, 0, block + FSL_QDMA_BCQIER(0));
742 dev_err(fsl_qdma->dma_dev.dev, "QDMA: status err!\n");
743 }
744
745 /* Clear all detected events and interrupts. */
746 qdma_writel(fsl_qdma, FSL_QDMA_BCQIDR_CLEAR,
747 block + FSL_QDMA_BCQIDR(0));
748
749 return IRQ_HANDLED;
750}
751
752static int
753fsl_qdma_irq_init(struct platform_device *pdev,
754 struct fsl_qdma_engine *fsl_qdma)
755{
756 int i;
757 int cpu;
758 int ret;
759 char irq_name[32];
760
761 fsl_qdma->error_irq =
762 platform_get_irq_byname(pdev, "qdma-error");
763 if (fsl_qdma->error_irq < 0)
764 return fsl_qdma->error_irq;
765
766 ret = devm_request_irq(&pdev->dev, fsl_qdma->error_irq,
767 fsl_qdma_error_handler, 0,
768 "qDMA error", fsl_qdma);
769 if (ret) {
770 dev_err(&pdev->dev, "Can't register qDMA controller IRQ.\n");
771 return ret;
772 }
773
774 for (i = 0; i < fsl_qdma->block_number; i++) {
775 sprintf(irq_name, "qdma-queue%d", i);
776 fsl_qdma->queue_irq[i] =
777 platform_get_irq_byname(pdev, irq_name);
778
779 if (fsl_qdma->queue_irq[i] < 0)
780 return fsl_qdma->queue_irq[i];
781
782 ret = devm_request_irq(&pdev->dev,
783 fsl_qdma->queue_irq[i],
784 fsl_qdma_queue_handler,
785 0,
786 "qDMA queue",
787 fsl_qdma);
788 if (ret) {
789 dev_err(&pdev->dev,
790 "Can't register qDMA queue IRQ.\n");
791 return ret;
792 }
793
794 cpu = i % num_online_cpus();
795 ret = irq_set_affinity_hint(fsl_qdma->queue_irq[i],
796 get_cpu_mask(cpu));
797 if (ret) {
798 dev_err(&pdev->dev,
799 "Can't set cpu %d affinity to IRQ %d.\n",
800 cpu,
801 fsl_qdma->queue_irq[i]);
802 return ret;
803 }
804 }
805
806 return 0;
807}
808
809static void fsl_qdma_irq_exit(struct platform_device *pdev,
810 struct fsl_qdma_engine *fsl_qdma)
811{
812 int i;
813
814 devm_free_irq(&pdev->dev, fsl_qdma->error_irq, fsl_qdma);
815 for (i = 0; i < fsl_qdma->block_number; i++)
816 devm_free_irq(&pdev->dev, fsl_qdma->queue_irq[i], fsl_qdma);
817}
818
819static int fsl_qdma_reg_init(struct fsl_qdma_engine *fsl_qdma)
820{
821 u32 reg;
822 int i, j, ret;
823 struct fsl_qdma_queue *temp;
824 void __iomem *status = fsl_qdma->status_base;
825 void __iomem *block, *ctrl = fsl_qdma->ctrl_base;
826 struct fsl_qdma_queue *fsl_queue = fsl_qdma->queue;
827
828 /* Try to halt the qDMA engine first. */
829 ret = fsl_qdma_halt(fsl_qdma);
830 if (ret) {
831 dev_err(fsl_qdma->dma_dev.dev, "DMA halt failed!");
832 return ret;
833 }
834
835 for (i = 0; i < fsl_qdma->block_number; i++) {
836 /*
837 * Clear the command queue interrupt detect register for
838 * all queues.
839 */
840
841 block = fsl_qdma->block_base +
842 FSL_QDMA_BLOCK_BASE_OFFSET(fsl_qdma, i);
843 qdma_writel(fsl_qdma, FSL_QDMA_BCQIDR_CLEAR,
844 block + FSL_QDMA_BCQIDR(0));
845 }
846
847 for (j = 0; j < fsl_qdma->block_number; j++) {
848 block = fsl_qdma->block_base +
849 FSL_QDMA_BLOCK_BASE_OFFSET(fsl_qdma, j);
850 for (i = 0; i < fsl_qdma->n_queues; i++) {
851 temp = fsl_queue + i + (j * fsl_qdma->n_queues);
852 /*
853 * Initialize Command Queue registers to
854 * point to the first
855 * command descriptor in memory.
856 * Dequeue Pointer Address Registers
857 * Enqueue Pointer Address Registers
858 */
859
860 qdma_writel(fsl_qdma, temp->bus_addr,
861 block + FSL_QDMA_BCQDPA_SADDR(i));
862 qdma_writel(fsl_qdma, temp->bus_addr,
863 block + FSL_QDMA_BCQEPA_SADDR(i));
864
865 /* Initialize the queue mode. */
866 reg = FSL_QDMA_BCQMR_EN;
867 reg |= FSL_QDMA_BCQMR_CD_THLD(ilog2(temp->n_cq) - 4);
868 reg |= FSL_QDMA_BCQMR_CQ_SIZE(ilog2(temp->n_cq) - 6);
869 qdma_writel(fsl_qdma, reg, block + FSL_QDMA_BCQMR(i));
870 }
871
872 /*
873 * Workaround for erratum: ERR010812.
874 * We must enable XOFF to avoid the enqueue rejection occurs.
875 * Setting SQCCMR ENTER_WM to 0x20.
876 */
877
878 qdma_writel(fsl_qdma, FSL_QDMA_SQCCMR_ENTER_WM,
879 block + FSL_QDMA_SQCCMR);
880
881 /*
882 * Initialize status queue registers to point to the first
883 * command descriptor in memory.
884 * Dequeue Pointer Address Registers
885 * Enqueue Pointer Address Registers
886 */
887
888 qdma_writel(fsl_qdma, fsl_qdma->status[j]->bus_addr,
889 block + FSL_QDMA_SQEPAR);
890 qdma_writel(fsl_qdma, fsl_qdma->status[j]->bus_addr,
891 block + FSL_QDMA_SQDPAR);
892 /* Initialize status queue interrupt. */
893 qdma_writel(fsl_qdma, FSL_QDMA_BCQIER_CQTIE,
894 block + FSL_QDMA_BCQIER(0));
895 qdma_writel(fsl_qdma, FSL_QDMA_BSQICR_ICEN |
896 FSL_QDMA_BSQICR_ICST(5) | 0x8000,
897 block + FSL_QDMA_BSQICR);
898 qdma_writel(fsl_qdma, FSL_QDMA_CQIER_MEIE |
899 FSL_QDMA_CQIER_TEIE,
900 block + FSL_QDMA_CQIER);
901
902 /* Initialize the status queue mode. */
903 reg = FSL_QDMA_BSQMR_EN;
904 reg |= FSL_QDMA_BSQMR_CQ_SIZE(ilog2
905 (fsl_qdma->status[j]->n_cq) - 6);
906
907 qdma_writel(fsl_qdma, reg, block + FSL_QDMA_BSQMR);
908 reg = qdma_readl(fsl_qdma, block + FSL_QDMA_BSQMR);
909 }
910
911 /* Initialize controller interrupt register. */
912 qdma_writel(fsl_qdma, FSL_QDMA_DEDR_CLEAR, status + FSL_QDMA_DEDR);
913 qdma_writel(fsl_qdma, FSL_QDMA_DEIER_CLEAR, status + FSL_QDMA_DEIER);
914
915 reg = qdma_readl(fsl_qdma, ctrl + FSL_QDMA_DMR);
916 reg &= ~FSL_QDMA_DMR_DQD;
917 qdma_writel(fsl_qdma, reg, ctrl + FSL_QDMA_DMR);
918
919 return 0;
920}
921
922static struct dma_async_tx_descriptor *
923fsl_qdma_prep_memcpy(struct dma_chan *chan, dma_addr_t dst,
924 dma_addr_t src, size_t len, unsigned long flags)
925{
926 struct fsl_qdma_comp *fsl_comp;
927 struct fsl_qdma_chan *fsl_chan = to_fsl_qdma_chan(chan);
928
929 fsl_comp = fsl_qdma_request_enqueue_desc(fsl_chan);
930
931 if (!fsl_comp)
932 return NULL;
933
934 fsl_qdma_comp_fill_memcpy(fsl_comp, dst, src, len);
935
936 return vchan_tx_prep(&fsl_chan->vchan, &fsl_comp->vdesc, flags);
937}
938
939static void fsl_qdma_enqueue_desc(struct fsl_qdma_chan *fsl_chan)
940{
941 u32 reg;
942 struct virt_dma_desc *vdesc;
943 struct fsl_qdma_comp *fsl_comp;
944 struct fsl_qdma_queue *fsl_queue = fsl_chan->queue;
945 void __iomem *block = fsl_queue->block_base;
946
947 reg = qdma_readl(fsl_chan->qdma, block + FSL_QDMA_BCQSR(fsl_queue->id));
948 if (reg & (FSL_QDMA_BCQSR_QF | FSL_QDMA_BCQSR_XOFF))
949 return;
950 vdesc = vchan_next_desc(&fsl_chan->vchan);
951 if (!vdesc)
952 return;
953 list_del(&vdesc->node);
954 fsl_comp = to_fsl_qdma_comp(vdesc);
955
956 memcpy(fsl_queue->virt_head++,
957 fsl_comp->virt_addr, sizeof(struct fsl_qdma_format));
958 if (fsl_queue->virt_head == fsl_queue->cq + fsl_queue->n_cq)
959 fsl_queue->virt_head = fsl_queue->cq;
960
961 list_add_tail(&fsl_comp->list, &fsl_queue->comp_used);
962 barrier();
963 reg = qdma_readl(fsl_chan->qdma, block + FSL_QDMA_BCQMR(fsl_queue->id));
964 reg |= FSL_QDMA_BCQMR_EI;
965 qdma_writel(fsl_chan->qdma, reg, block + FSL_QDMA_BCQMR(fsl_queue->id));
966 fsl_chan->status = DMA_IN_PROGRESS;
967}
968
969static void fsl_qdma_free_desc(struct virt_dma_desc *vdesc)
970{
971 unsigned long flags;
972 struct fsl_qdma_comp *fsl_comp;
973 struct fsl_qdma_queue *fsl_queue;
974
975 fsl_comp = to_fsl_qdma_comp(vdesc);
976 fsl_queue = fsl_comp->qchan->queue;
977
978 spin_lock_irqsave(&fsl_queue->queue_lock, flags);
979 list_add_tail(&fsl_comp->list, &fsl_queue->comp_free);
980 spin_unlock_irqrestore(&fsl_queue->queue_lock, flags);
981}
982
983static void fsl_qdma_issue_pending(struct dma_chan *chan)
984{
985 unsigned long flags;
986 struct fsl_qdma_chan *fsl_chan = to_fsl_qdma_chan(chan);
987 struct fsl_qdma_queue *fsl_queue = fsl_chan->queue;
988
989 spin_lock_irqsave(&fsl_queue->queue_lock, flags);
990 spin_lock(&fsl_chan->vchan.lock);
991 if (vchan_issue_pending(&fsl_chan->vchan))
992 fsl_qdma_enqueue_desc(fsl_chan);
993 spin_unlock(&fsl_chan->vchan.lock);
994 spin_unlock_irqrestore(&fsl_queue->queue_lock, flags);
995}
996
997static void fsl_qdma_synchronize(struct dma_chan *chan)
998{
999 struct fsl_qdma_chan *fsl_chan = to_fsl_qdma_chan(chan);
1000
1001 vchan_synchronize(&fsl_chan->vchan);
1002}
1003
1004static int fsl_qdma_terminate_all(struct dma_chan *chan)
1005{
1006 LIST_HEAD(head);
1007 unsigned long flags;
1008 struct fsl_qdma_chan *fsl_chan = to_fsl_qdma_chan(chan);
1009
1010 spin_lock_irqsave(&fsl_chan->vchan.lock, flags);
1011 vchan_get_all_descriptors(&fsl_chan->vchan, &head);
1012 spin_unlock_irqrestore(&fsl_chan->vchan.lock, flags);
1013 vchan_dma_desc_free_list(&fsl_chan->vchan, &head);
1014 return 0;
1015}
1016
1017static int fsl_qdma_alloc_chan_resources(struct dma_chan *chan)
1018{
1019 int ret;
1020 struct fsl_qdma_chan *fsl_chan = to_fsl_qdma_chan(chan);
1021 struct fsl_qdma_engine *fsl_qdma = fsl_chan->qdma;
1022 struct fsl_qdma_queue *fsl_queue = fsl_chan->queue;
1023
1024 if (fsl_queue->comp_pool && fsl_queue->desc_pool)
1025 return fsl_qdma->desc_allocated;
1026
1027 INIT_LIST_HEAD(&fsl_queue->comp_free);
1028
1029 /*
1030 * The dma pool for queue command buffer
1031 */
1032 fsl_queue->comp_pool =
1033 dma_pool_create("comp_pool",
1034 chan->device->dev,
1035 FSL_QDMA_COMMAND_BUFFER_SIZE,
1036 64, 0);
1037 if (!fsl_queue->comp_pool)
1038 return -ENOMEM;
1039
1040 /*
1041 * The dma pool for Descriptor(SD/DD) buffer
1042 */
1043 fsl_queue->desc_pool =
1044 dma_pool_create("desc_pool",
1045 chan->device->dev,
1046 FSL_QDMA_DESCRIPTOR_BUFFER_SIZE,
1047 32, 0);
1048 if (!fsl_queue->desc_pool)
1049 goto err_desc_pool;
1050
1051 ret = fsl_qdma_pre_request_enqueue_desc(fsl_queue);
1052 if (ret) {
1053 dev_err(chan->device->dev,
1054 "failed to alloc dma buffer for S/G descriptor\n");
1055 goto err_mem;
1056 }
1057
1058 fsl_qdma->desc_allocated++;
1059 return fsl_qdma->desc_allocated;
1060
1061err_mem:
1062 dma_pool_destroy(fsl_queue->desc_pool);
1063err_desc_pool:
1064 dma_pool_destroy(fsl_queue->comp_pool);
1065 return -ENOMEM;
1066}
1067
1068static int fsl_qdma_probe(struct platform_device *pdev)
1069{
1070 int ret, i;
1071 int blk_num, blk_off;
1072 u32 len, chans, queues;
1073 struct resource *res;
1074 struct fsl_qdma_chan *fsl_chan;
1075 struct fsl_qdma_engine *fsl_qdma;
1076 struct device_node *np = pdev->dev.of_node;
1077
1078 ret = of_property_read_u32(np, "dma-channels", &chans);
1079 if (ret) {
1080 dev_err(&pdev->dev, "Can't get dma-channels.\n");
1081 return ret;
1082 }
1083
1084 ret = of_property_read_u32(np, "block-offset", &blk_off);
1085 if (ret) {
1086 dev_err(&pdev->dev, "Can't get block-offset.\n");
1087 return ret;
1088 }
1089
1090 ret = of_property_read_u32(np, "block-number", &blk_num);
1091 if (ret) {
1092 dev_err(&pdev->dev, "Can't get block-number.\n");
1093 return ret;
1094 }
1095
1096 blk_num = min_t(int, blk_num, num_online_cpus());
1097
1098 len = sizeof(*fsl_qdma);
1099 fsl_qdma = devm_kzalloc(&pdev->dev, len, GFP_KERNEL);
1100 if (!fsl_qdma)
1101 return -ENOMEM;
1102
1103 len = sizeof(*fsl_chan) * chans;
1104 fsl_qdma->chans = devm_kzalloc(&pdev->dev, len, GFP_KERNEL);
1105 if (!fsl_qdma->chans)
1106 return -ENOMEM;
1107
1108 len = sizeof(struct fsl_qdma_queue *) * blk_num;
1109 fsl_qdma->status = devm_kzalloc(&pdev->dev, len, GFP_KERNEL);
1110 if (!fsl_qdma->status)
1111 return -ENOMEM;
1112
1113 len = sizeof(int) * blk_num;
1114 fsl_qdma->queue_irq = devm_kzalloc(&pdev->dev, len, GFP_KERNEL);
1115 if (!fsl_qdma->queue_irq)
1116 return -ENOMEM;
1117
1118 ret = of_property_read_u32(np, "fsl,dma-queues", &queues);
1119 if (ret) {
1120 dev_err(&pdev->dev, "Can't get queues.\n");
1121 return ret;
1122 }
1123
1124 fsl_qdma->desc_allocated = 0;
1125 fsl_qdma->n_chans = chans;
1126 fsl_qdma->n_queues = queues;
1127 fsl_qdma->block_number = blk_num;
1128 fsl_qdma->block_offset = blk_off;
1129
1130 mutex_init(&fsl_qdma->fsl_qdma_mutex);
1131
1132 for (i = 0; i < fsl_qdma->block_number; i++) {
1133 fsl_qdma->status[i] = fsl_qdma_prep_status_queue(pdev);
1134 if (!fsl_qdma->status[i])
1135 return -ENOMEM;
1136 }
1137 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1138 fsl_qdma->ctrl_base = devm_ioremap_resource(&pdev->dev, res);
1139 if (IS_ERR(fsl_qdma->ctrl_base))
1140 return PTR_ERR(fsl_qdma->ctrl_base);
1141
1142 res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
1143 fsl_qdma->status_base = devm_ioremap_resource(&pdev->dev, res);
1144 if (IS_ERR(fsl_qdma->status_base))
1145 return PTR_ERR(fsl_qdma->status_base);
1146
1147 res = platform_get_resource(pdev, IORESOURCE_MEM, 2);
1148 fsl_qdma->block_base = devm_ioremap_resource(&pdev->dev, res);
1149 if (IS_ERR(fsl_qdma->block_base))
1150 return PTR_ERR(fsl_qdma->block_base);
1151 fsl_qdma->queue = fsl_qdma_alloc_queue_resources(pdev, fsl_qdma);
1152 if (!fsl_qdma->queue)
1153 return -ENOMEM;
1154
1155 fsl_qdma->irq_base = platform_get_irq_byname(pdev, "qdma-queue0");
1156 if (fsl_qdma->irq_base < 0)
1157 return fsl_qdma->irq_base;
1158
1159 fsl_qdma->feature = of_property_read_bool(np, "big-endian");
1160 INIT_LIST_HEAD(&fsl_qdma->dma_dev.channels);
1161
1162 for (i = 0; i < fsl_qdma->n_chans; i++) {
1163 struct fsl_qdma_chan *fsl_chan = &fsl_qdma->chans[i];
1164
1165 fsl_chan->qdma = fsl_qdma;
1166 fsl_chan->queue = fsl_qdma->queue + i % (fsl_qdma->n_queues *
1167 fsl_qdma->block_number);
1168 fsl_chan->vchan.desc_free = fsl_qdma_free_desc;
1169 vchan_init(&fsl_chan->vchan, &fsl_qdma->dma_dev);
1170 }
1171
1172 dma_cap_set(DMA_MEMCPY, fsl_qdma->dma_dev.cap_mask);
1173
1174 fsl_qdma->dma_dev.dev = &pdev->dev;
1175 fsl_qdma->dma_dev.device_free_chan_resources =
1176 fsl_qdma_free_chan_resources;
1177 fsl_qdma->dma_dev.device_alloc_chan_resources =
1178 fsl_qdma_alloc_chan_resources;
1179 fsl_qdma->dma_dev.device_tx_status = dma_cookie_status;
1180 fsl_qdma->dma_dev.device_prep_dma_memcpy = fsl_qdma_prep_memcpy;
1181 fsl_qdma->dma_dev.device_issue_pending = fsl_qdma_issue_pending;
1182 fsl_qdma->dma_dev.device_synchronize = fsl_qdma_synchronize;
1183 fsl_qdma->dma_dev.device_terminate_all = fsl_qdma_terminate_all;
1184
1185 ret = dma_set_mask(&pdev->dev, DMA_BIT_MASK(40));
1186 if (ret) {
1187 dev_err(&pdev->dev, "dma_set_mask failure.\n");
1188 return ret;
1189 }
1190
1191 platform_set_drvdata(pdev, fsl_qdma);
1192
1193 ret = fsl_qdma_reg_init(fsl_qdma);
1194 if (ret) {
1195 dev_err(&pdev->dev, "Can't Initialize the qDMA engine.\n");
1196 return ret;
1197 }
1198
1199 ret = fsl_qdma_irq_init(pdev, fsl_qdma);
1200 if (ret)
1201 return ret;
1202
1203 ret = dma_async_device_register(&fsl_qdma->dma_dev);
1204 if (ret) {
1205 dev_err(&pdev->dev, "Can't register NXP Layerscape qDMA engine.\n");
1206 return ret;
1207 }
1208
1209 return 0;
1210}
1211
1212static void fsl_qdma_cleanup_vchan(struct dma_device *dmadev)
1213{
1214 struct fsl_qdma_chan *chan, *_chan;
1215
1216 list_for_each_entry_safe(chan, _chan,
1217 &dmadev->channels, vchan.chan.device_node) {
1218 list_del(&chan->vchan.chan.device_node);
1219 tasklet_kill(&chan->vchan.task);
1220 }
1221}
1222
1223static int fsl_qdma_remove(struct platform_device *pdev)
1224{
1225 struct device_node *np = pdev->dev.of_node;
1226 struct fsl_qdma_engine *fsl_qdma = platform_get_drvdata(pdev);
1227
1228 fsl_qdma_irq_exit(pdev, fsl_qdma);
1229 fsl_qdma_cleanup_vchan(&fsl_qdma->dma_dev);
1230 of_dma_controller_free(np);
1231 dma_async_device_unregister(&fsl_qdma->dma_dev);
1232
1233 return 0;
1234}
1235
1236static const struct of_device_id fsl_qdma_dt_ids[] = {
1237 { .compatible = "fsl,ls1021a-qdma", },
1238 { /* sentinel */ }
1239};
1240MODULE_DEVICE_TABLE(of, fsl_qdma_dt_ids);
1241
1242static struct platform_driver fsl_qdma_driver = {
1243 .driver = {
1244 .name = "fsl-qdma",
1245 .of_match_table = fsl_qdma_dt_ids,
1246 },
1247 .probe = fsl_qdma_probe,
1248 .remove = fsl_qdma_remove,
1249};
1250
1251module_platform_driver(fsl_qdma_driver);
1252
1253MODULE_ALIAS("platform:fsl-qdma");
1254MODULE_LICENSE("GPL v2");
1255MODULE_DESCRIPTION("NXP Layerscape qDMA engine driver");