blob: 8b6dd549f3011307bc824c29652e4e3f43f1bdef [file] [log] [blame]
b.liue9582032025-04-17 19:18:16 +08001/*
2 * Copyright © 2009 Keith Packard
3 *
4 * Permission to use, copy, modify, distribute, and sell this software and its
5 * documentation for any purpose is hereby granted without fee, provided that
6 * the above copyright notice appear in all copies and that both that copyright
7 * notice and this permission notice appear in supporting documentation, and
8 * that the name of the copyright holders not be used in advertising or
9 * publicity pertaining to distribution of the software without specific,
10 * written prior permission. The copyright holders make no representations
11 * about the suitability of this software for any purpose. It is provided "as
12 * is" without express or implied warranty.
13 *
14 * THE COPYRIGHT HOLDERS DISCLAIM ALL WARRANTIES WITH REGARD TO THIS SOFTWARE,
15 * INCLUDING ALL IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS, IN NO
16 * EVENT SHALL THE COPYRIGHT HOLDERS BE LIABLE FOR ANY SPECIAL, INDIRECT OR
17 * CONSEQUENTIAL DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE,
18 * DATA OR PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
19 * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR PERFORMANCE
20 * OF THIS SOFTWARE.
21 */
22
23#include <linux/delay.h>
24#include <linux/errno.h>
25#include <linux/i2c.h>
26#include <linux/init.h>
27#include <linux/kernel.h>
28#include <linux/module.h>
29#include <linux/sched.h>
30#include <linux/seq_file.h>
31
32#include <drm/drm_dp_helper.h>
33#include <drm/drm_print.h>
34#include <drm/drm_vblank.h>
35
36#include "drm_crtc_helper_internal.h"
37
38/**
39 * DOC: dp helpers
40 *
41 * These functions contain some common logic and helpers at various abstraction
42 * levels to deal with Display Port sink devices and related things like DP aux
43 * channel transfers, EDID reading over DP aux channels, decoding certain DPCD
44 * blocks, ...
45 */
46
47/* Helpers for DP link training */
48static u8 dp_link_status(const u8 link_status[DP_LINK_STATUS_SIZE], int r)
49{
50 return link_status[r - DP_LANE0_1_STATUS];
51}
52
53static u8 dp_get_lane_status(const u8 link_status[DP_LINK_STATUS_SIZE],
54 int lane)
55{
56 int i = DP_LANE0_1_STATUS + (lane >> 1);
57 int s = (lane & 1) * 4;
58 u8 l = dp_link_status(link_status, i);
59 return (l >> s) & 0xf;
60}
61
62bool drm_dp_channel_eq_ok(const u8 link_status[DP_LINK_STATUS_SIZE],
63 int lane_count)
64{
65 u8 lane_align;
66 u8 lane_status;
67 int lane;
68
69 lane_align = dp_link_status(link_status,
70 DP_LANE_ALIGN_STATUS_UPDATED);
71 if ((lane_align & DP_INTERLANE_ALIGN_DONE) == 0)
72 return false;
73 for (lane = 0; lane < lane_count; lane++) {
74 lane_status = dp_get_lane_status(link_status, lane);
75 if ((lane_status & DP_CHANNEL_EQ_BITS) != DP_CHANNEL_EQ_BITS)
76 return false;
77 }
78 return true;
79}
80EXPORT_SYMBOL(drm_dp_channel_eq_ok);
81
82bool drm_dp_clock_recovery_ok(const u8 link_status[DP_LINK_STATUS_SIZE],
83 int lane_count)
84{
85 int lane;
86 u8 lane_status;
87
88 for (lane = 0; lane < lane_count; lane++) {
89 lane_status = dp_get_lane_status(link_status, lane);
90 if ((lane_status & DP_LANE_CR_DONE) == 0)
91 return false;
92 }
93 return true;
94}
95EXPORT_SYMBOL(drm_dp_clock_recovery_ok);
96
97u8 drm_dp_get_adjust_request_voltage(const u8 link_status[DP_LINK_STATUS_SIZE],
98 int lane)
99{
100 int i = DP_ADJUST_REQUEST_LANE0_1 + (lane >> 1);
101 int s = ((lane & 1) ?
102 DP_ADJUST_VOLTAGE_SWING_LANE1_SHIFT :
103 DP_ADJUST_VOLTAGE_SWING_LANE0_SHIFT);
104 u8 l = dp_link_status(link_status, i);
105
106 return ((l >> s) & 0x3) << DP_TRAIN_VOLTAGE_SWING_SHIFT;
107}
108EXPORT_SYMBOL(drm_dp_get_adjust_request_voltage);
109
110u8 drm_dp_get_adjust_request_pre_emphasis(const u8 link_status[DP_LINK_STATUS_SIZE],
111 int lane)
112{
113 int i = DP_ADJUST_REQUEST_LANE0_1 + (lane >> 1);
114 int s = ((lane & 1) ?
115 DP_ADJUST_PRE_EMPHASIS_LANE1_SHIFT :
116 DP_ADJUST_PRE_EMPHASIS_LANE0_SHIFT);
117 u8 l = dp_link_status(link_status, i);
118
119 return ((l >> s) & 0x3) << DP_TRAIN_PRE_EMPHASIS_SHIFT;
120}
121EXPORT_SYMBOL(drm_dp_get_adjust_request_pre_emphasis);
122
123void drm_dp_link_train_clock_recovery_delay(const u8 dpcd[DP_RECEIVER_CAP_SIZE]) {
124 int rd_interval = dpcd[DP_TRAINING_AUX_RD_INTERVAL] &
125 DP_TRAINING_AUX_RD_MASK;
126
127 if (rd_interval > 4)
128 DRM_DEBUG_KMS("AUX interval %d, out of range (max 4)\n",
129 rd_interval);
130
131 if (rd_interval == 0 || dpcd[DP_DPCD_REV] >= DP_DPCD_REV_14)
132 udelay(100);
133 else
134 mdelay(rd_interval * 4);
135}
136EXPORT_SYMBOL(drm_dp_link_train_clock_recovery_delay);
137
138void drm_dp_link_train_channel_eq_delay(const u8 dpcd[DP_RECEIVER_CAP_SIZE]) {
139 int rd_interval = dpcd[DP_TRAINING_AUX_RD_INTERVAL] &
140 DP_TRAINING_AUX_RD_MASK;
141
142 if (rd_interval > 4)
143 DRM_DEBUG_KMS("AUX interval %d, out of range (max 4)\n",
144 rd_interval);
145
146 if (rd_interval == 0)
147 udelay(400);
148 else
149 mdelay(rd_interval * 4);
150}
151EXPORT_SYMBOL(drm_dp_link_train_channel_eq_delay);
152
153u8 drm_dp_link_rate_to_bw_code(int link_rate)
154{
155 /* Spec says link_bw = link_rate / 0.27Gbps */
156 return link_rate / 27000;
157}
158EXPORT_SYMBOL(drm_dp_link_rate_to_bw_code);
159
160int drm_dp_bw_code_to_link_rate(u8 link_bw)
161{
162 /* Spec says link_rate = link_bw * 0.27Gbps */
163 return link_bw * 27000;
164}
165EXPORT_SYMBOL(drm_dp_bw_code_to_link_rate);
166
167#define AUX_RETRY_INTERVAL 500 /* us */
168
169static inline void
170drm_dp_dump_access(const struct drm_dp_aux *aux,
171 u8 request, uint offset, void *buffer, int ret)
172{
173 const char *arrow = request == DP_AUX_NATIVE_READ ? "->" : "<-";
174
175 if (ret > 0)
176 DRM_DEBUG_DP("%s: 0x%05x AUX %s (ret=%3d) %*ph\n",
177 aux->name, offset, arrow, ret, min(ret, 20), buffer);
178 else
179 DRM_DEBUG_DP("%s: 0x%05x AUX %s (ret=%3d)\n",
180 aux->name, offset, arrow, ret);
181}
182
183/**
184 * DOC: dp helpers
185 *
186 * The DisplayPort AUX channel is an abstraction to allow generic, driver-
187 * independent access to AUX functionality. Drivers can take advantage of
188 * this by filling in the fields of the drm_dp_aux structure.
189 *
190 * Transactions are described using a hardware-independent drm_dp_aux_msg
191 * structure, which is passed into a driver's .transfer() implementation.
192 * Both native and I2C-over-AUX transactions are supported.
193 */
194
195static int drm_dp_dpcd_access(struct drm_dp_aux *aux, u8 request,
196 unsigned int offset, void *buffer, size_t size)
197{
198 struct drm_dp_aux_msg msg;
199 unsigned int retry, native_reply;
200 int err = 0, ret = 0;
201
202 memset(&msg, 0, sizeof(msg));
203 msg.address = offset;
204 msg.request = request;
205 msg.buffer = buffer;
206 msg.size = size;
207
208 mutex_lock(&aux->hw_mutex);
209
210 /*
211 * The specification doesn't give any recommendation on how often to
212 * retry native transactions. We used to retry 7 times like for
213 * aux i2c transactions but real world devices this wasn't
214 * sufficient, bump to 32 which makes Dell 4k monitors happier.
215 */
216 for (retry = 0; retry < 32; retry++) {
217 if (ret != 0 && ret != -ETIMEDOUT) {
218 usleep_range(AUX_RETRY_INTERVAL,
219 AUX_RETRY_INTERVAL + 100);
220 }
221
222 ret = aux->transfer(aux, &msg);
223
224 if (ret >= 0) {
225 native_reply = msg.reply & DP_AUX_NATIVE_REPLY_MASK;
226 if (native_reply == DP_AUX_NATIVE_REPLY_ACK) {
227 if (ret == size)
228 goto unlock;
229
230 ret = -EPROTO;
231 } else
232 ret = -EIO;
233 }
234
235 /*
236 * We want the error we return to be the error we received on
237 * the first transaction, since we may get a different error the
238 * next time we retry
239 */
240 if (!err)
241 err = ret;
242 }
243
244 DRM_DEBUG_KMS("Too many retries, giving up. First error: %d\n", err);
245 ret = err;
246
247unlock:
248 mutex_unlock(&aux->hw_mutex);
249 return ret;
250}
251
252/**
253 * drm_dp_dpcd_read() - read a series of bytes from the DPCD
254 * @aux: DisplayPort AUX channel
255 * @offset: address of the (first) register to read
256 * @buffer: buffer to store the register values
257 * @size: number of bytes in @buffer
258 *
259 * Returns the number of bytes transferred on success, or a negative error
260 * code on failure. -EIO is returned if the request was NAKed by the sink or
261 * if the retry count was exceeded. If not all bytes were transferred, this
262 * function returns -EPROTO. Errors from the underlying AUX channel transfer
263 * function, with the exception of -EBUSY (which causes the transaction to
264 * be retried), are propagated to the caller.
265 */
266ssize_t drm_dp_dpcd_read(struct drm_dp_aux *aux, unsigned int offset,
267 void *buffer, size_t size)
268{
269 int ret;
270
271 /*
272 * HP ZR24w corrupts the first DPCD access after entering power save
273 * mode. Eg. on a read, the entire buffer will be filled with the same
274 * byte. Do a throw away read to avoid corrupting anything we care
275 * about. Afterwards things will work correctly until the monitor
276 * gets woken up and subsequently re-enters power save mode.
277 *
278 * The user pressing any button on the monitor is enough to wake it
279 * up, so there is no particularly good place to do the workaround.
280 * We just have to do it before any DPCD access and hope that the
281 * monitor doesn't power down exactly after the throw away read.
282 */
283 ret = drm_dp_dpcd_access(aux, DP_AUX_NATIVE_READ, DP_DPCD_REV, buffer,
284 1);
285 if (ret != 1)
286 goto out;
287
288 ret = drm_dp_dpcd_access(aux, DP_AUX_NATIVE_READ, offset, buffer,
289 size);
290
291out:
292 drm_dp_dump_access(aux, DP_AUX_NATIVE_READ, offset, buffer, ret);
293 return ret;
294}
295EXPORT_SYMBOL(drm_dp_dpcd_read);
296
297/**
298 * drm_dp_dpcd_write() - write a series of bytes to the DPCD
299 * @aux: DisplayPort AUX channel
300 * @offset: address of the (first) register to write
301 * @buffer: buffer containing the values to write
302 * @size: number of bytes in @buffer
303 *
304 * Returns the number of bytes transferred on success, or a negative error
305 * code on failure. -EIO is returned if the request was NAKed by the sink or
306 * if the retry count was exceeded. If not all bytes were transferred, this
307 * function returns -EPROTO. Errors from the underlying AUX channel transfer
308 * function, with the exception of -EBUSY (which causes the transaction to
309 * be retried), are propagated to the caller.
310 */
311ssize_t drm_dp_dpcd_write(struct drm_dp_aux *aux, unsigned int offset,
312 void *buffer, size_t size)
313{
314 int ret;
315
316 ret = drm_dp_dpcd_access(aux, DP_AUX_NATIVE_WRITE, offset, buffer,
317 size);
318 drm_dp_dump_access(aux, DP_AUX_NATIVE_WRITE, offset, buffer, ret);
319 return ret;
320}
321EXPORT_SYMBOL(drm_dp_dpcd_write);
322
323/**
324 * drm_dp_dpcd_read_link_status() - read DPCD link status (bytes 0x202-0x207)
325 * @aux: DisplayPort AUX channel
326 * @status: buffer to store the link status in (must be at least 6 bytes)
327 *
328 * Returns the number of bytes transferred on success or a negative error
329 * code on failure.
330 */
331int drm_dp_dpcd_read_link_status(struct drm_dp_aux *aux,
332 u8 status[DP_LINK_STATUS_SIZE])
333{
334 return drm_dp_dpcd_read(aux, DP_LANE0_1_STATUS, status,
335 DP_LINK_STATUS_SIZE);
336}
337EXPORT_SYMBOL(drm_dp_dpcd_read_link_status);
338
339/**
340 * drm_dp_send_real_edid_checksum() - send back real edid checksum value
341 * @aux: DisplayPort AUX channel
342 * @real_edid_checksum: real edid checksum for the last block
343 *
344 * Returns:
345 * True on success
346 */
347bool drm_dp_send_real_edid_checksum(struct drm_dp_aux *aux,
348 u8 real_edid_checksum)
349{
350 u8 link_edid_read = 0, auto_test_req = 0, test_resp = 0;
351
352 if (drm_dp_dpcd_read(aux, DP_DEVICE_SERVICE_IRQ_VECTOR,
353 &auto_test_req, 1) < 1) {
354 DRM_ERROR("DPCD failed read at register 0x%x\n",
355 DP_DEVICE_SERVICE_IRQ_VECTOR);
356 return false;
357 }
358 auto_test_req &= DP_AUTOMATED_TEST_REQUEST;
359
360 if (drm_dp_dpcd_read(aux, DP_TEST_REQUEST, &link_edid_read, 1) < 1) {
361 DRM_ERROR("DPCD failed read at register 0x%x\n",
362 DP_TEST_REQUEST);
363 return false;
364 }
365 link_edid_read &= DP_TEST_LINK_EDID_READ;
366
367 if (!auto_test_req || !link_edid_read) {
368 DRM_DEBUG_KMS("Source DUT does not support TEST_EDID_READ\n");
369 return false;
370 }
371
372 if (drm_dp_dpcd_write(aux, DP_DEVICE_SERVICE_IRQ_VECTOR,
373 &auto_test_req, 1) < 1) {
374 DRM_ERROR("DPCD failed write at register 0x%x\n",
375 DP_DEVICE_SERVICE_IRQ_VECTOR);
376 return false;
377 }
378
379 /* send back checksum for the last edid extension block data */
380 if (drm_dp_dpcd_write(aux, DP_TEST_EDID_CHECKSUM,
381 &real_edid_checksum, 1) < 1) {
382 DRM_ERROR("DPCD failed write at register 0x%x\n",
383 DP_TEST_EDID_CHECKSUM);
384 return false;
385 }
386
387 test_resp |= DP_TEST_EDID_CHECKSUM_WRITE;
388 if (drm_dp_dpcd_write(aux, DP_TEST_RESPONSE, &test_resp, 1) < 1) {
389 DRM_ERROR("DPCD failed write at register 0x%x\n",
390 DP_TEST_RESPONSE);
391 return false;
392 }
393
394 return true;
395}
396EXPORT_SYMBOL(drm_dp_send_real_edid_checksum);
397
398/**
399 * drm_dp_link_probe() - probe a DisplayPort link for capabilities
400 * @aux: DisplayPort AUX channel
401 * @link: pointer to structure in which to return link capabilities
402 *
403 * The structure filled in by this function can usually be passed directly
404 * into drm_dp_link_power_up() and drm_dp_link_configure() to power up and
405 * configure the link based on the link's capabilities.
406 *
407 * Returns 0 on success or a negative error code on failure.
408 */
409int drm_dp_link_probe(struct drm_dp_aux *aux, struct drm_dp_link *link)
410{
411 u8 values[3];
412 int err;
413
414 memset(link, 0, sizeof(*link));
415
416 err = drm_dp_dpcd_read(aux, DP_DPCD_REV, values, sizeof(values));
417 if (err < 0)
418 return err;
419
420 link->revision = values[0];
421 link->rate = drm_dp_bw_code_to_link_rate(values[1]);
422 link->num_lanes = values[2] & DP_MAX_LANE_COUNT_MASK;
423
424 if (values[2] & DP_ENHANCED_FRAME_CAP)
425 link->capabilities |= DP_LINK_CAP_ENHANCED_FRAMING;
426
427 return 0;
428}
429EXPORT_SYMBOL(drm_dp_link_probe);
430
431/**
432 * drm_dp_link_power_up() - power up a DisplayPort link
433 * @aux: DisplayPort AUX channel
434 * @link: pointer to a structure containing the link configuration
435 *
436 * Returns 0 on success or a negative error code on failure.
437 */
438int drm_dp_link_power_up(struct drm_dp_aux *aux, struct drm_dp_link *link)
439{
440 u8 value;
441 int err;
442
443 /* DP_SET_POWER register is only available on DPCD v1.1 and later */
444 if (link->revision < 0x11)
445 return 0;
446
447 err = drm_dp_dpcd_readb(aux, DP_SET_POWER, &value);
448 if (err < 0)
449 return err;
450
451 value &= ~DP_SET_POWER_MASK;
452 value |= DP_SET_POWER_D0;
453
454 err = drm_dp_dpcd_writeb(aux, DP_SET_POWER, value);
455 if (err < 0)
456 return err;
457
458 /*
459 * According to the DP 1.1 specification, a "Sink Device must exit the
460 * power saving state within 1 ms" (Section 2.5.3.1, Table 5-52, "Sink
461 * Control Field" (register 0x600).
462 */
463 usleep_range(1000, 2000);
464
465 return 0;
466}
467EXPORT_SYMBOL(drm_dp_link_power_up);
468
469/**
470 * drm_dp_link_power_down() - power down a DisplayPort link
471 * @aux: DisplayPort AUX channel
472 * @link: pointer to a structure containing the link configuration
473 *
474 * Returns 0 on success or a negative error code on failure.
475 */
476int drm_dp_link_power_down(struct drm_dp_aux *aux, struct drm_dp_link *link)
477{
478 u8 value;
479 int err;
480
481 /* DP_SET_POWER register is only available on DPCD v1.1 and later */
482 if (link->revision < 0x11)
483 return 0;
484
485 err = drm_dp_dpcd_readb(aux, DP_SET_POWER, &value);
486 if (err < 0)
487 return err;
488
489 value &= ~DP_SET_POWER_MASK;
490 value |= DP_SET_POWER_D3;
491
492 err = drm_dp_dpcd_writeb(aux, DP_SET_POWER, value);
493 if (err < 0)
494 return err;
495
496 return 0;
497}
498EXPORT_SYMBOL(drm_dp_link_power_down);
499
500/**
501 * drm_dp_link_configure() - configure a DisplayPort link
502 * @aux: DisplayPort AUX channel
503 * @link: pointer to a structure containing the link configuration
504 *
505 * Returns 0 on success or a negative error code on failure.
506 */
507int drm_dp_link_configure(struct drm_dp_aux *aux, struct drm_dp_link *link)
508{
509 u8 values[2];
510 int err;
511
512 values[0] = drm_dp_link_rate_to_bw_code(link->rate);
513 values[1] = link->num_lanes;
514
515 if (link->capabilities & DP_LINK_CAP_ENHANCED_FRAMING)
516 values[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
517
518 err = drm_dp_dpcd_write(aux, DP_LINK_BW_SET, values, sizeof(values));
519 if (err < 0)
520 return err;
521
522 return 0;
523}
524EXPORT_SYMBOL(drm_dp_link_configure);
525
526/**
527 * drm_dp_downstream_max_clock() - extract branch device max
528 * pixel rate for legacy VGA
529 * converter or max TMDS clock
530 * rate for others
531 * @dpcd: DisplayPort configuration data
532 * @port_cap: port capabilities
533 *
534 * Returns max clock in kHz on success or 0 if max clock not defined
535 */
536int drm_dp_downstream_max_clock(const u8 dpcd[DP_RECEIVER_CAP_SIZE],
537 const u8 port_cap[4])
538{
539 int type = port_cap[0] & DP_DS_PORT_TYPE_MASK;
540 bool detailed_cap_info = dpcd[DP_DOWNSTREAMPORT_PRESENT] &
541 DP_DETAILED_CAP_INFO_AVAILABLE;
542
543 if (!detailed_cap_info)
544 return 0;
545
546 switch (type) {
547 case DP_DS_PORT_TYPE_VGA:
548 return port_cap[1] * 8 * 1000;
549 case DP_DS_PORT_TYPE_DVI:
550 case DP_DS_PORT_TYPE_HDMI:
551 case DP_DS_PORT_TYPE_DP_DUALMODE:
552 return port_cap[1] * 2500;
553 default:
554 return 0;
555 }
556}
557EXPORT_SYMBOL(drm_dp_downstream_max_clock);
558
559/**
560 * drm_dp_downstream_max_bpc() - extract branch device max
561 * bits per component
562 * @dpcd: DisplayPort configuration data
563 * @port_cap: port capabilities
564 *
565 * Returns max bpc on success or 0 if max bpc not defined
566 */
567int drm_dp_downstream_max_bpc(const u8 dpcd[DP_RECEIVER_CAP_SIZE],
568 const u8 port_cap[4])
569{
570 int type = port_cap[0] & DP_DS_PORT_TYPE_MASK;
571 bool detailed_cap_info = dpcd[DP_DOWNSTREAMPORT_PRESENT] &
572 DP_DETAILED_CAP_INFO_AVAILABLE;
573 int bpc;
574
575 if (!detailed_cap_info)
576 return 0;
577
578 switch (type) {
579 case DP_DS_PORT_TYPE_VGA:
580 case DP_DS_PORT_TYPE_DVI:
581 case DP_DS_PORT_TYPE_HDMI:
582 case DP_DS_PORT_TYPE_DP_DUALMODE:
583 bpc = port_cap[2] & DP_DS_MAX_BPC_MASK;
584
585 switch (bpc) {
586 case DP_DS_8BPC:
587 return 8;
588 case DP_DS_10BPC:
589 return 10;
590 case DP_DS_12BPC:
591 return 12;
592 case DP_DS_16BPC:
593 return 16;
594 }
595 /* fall through */
596 default:
597 return 0;
598 }
599}
600EXPORT_SYMBOL(drm_dp_downstream_max_bpc);
601
602/**
603 * drm_dp_downstream_id() - identify branch device
604 * @aux: DisplayPort AUX channel
605 * @id: DisplayPort branch device id
606 *
607 * Returns branch device id on success or NULL on failure
608 */
609int drm_dp_downstream_id(struct drm_dp_aux *aux, char id[6])
610{
611 return drm_dp_dpcd_read(aux, DP_BRANCH_ID, id, 6);
612}
613EXPORT_SYMBOL(drm_dp_downstream_id);
614
615/**
616 * drm_dp_downstream_debug() - debug DP branch devices
617 * @m: pointer for debugfs file
618 * @dpcd: DisplayPort configuration data
619 * @port_cap: port capabilities
620 * @aux: DisplayPort AUX channel
621 *
622 */
623void drm_dp_downstream_debug(struct seq_file *m,
624 const u8 dpcd[DP_RECEIVER_CAP_SIZE],
625 const u8 port_cap[4], struct drm_dp_aux *aux)
626{
627 bool detailed_cap_info = dpcd[DP_DOWNSTREAMPORT_PRESENT] &
628 DP_DETAILED_CAP_INFO_AVAILABLE;
629 int clk;
630 int bpc;
631 char id[7];
632 int len;
633 uint8_t rev[2];
634 int type = port_cap[0] & DP_DS_PORT_TYPE_MASK;
635 bool branch_device = dpcd[DP_DOWNSTREAMPORT_PRESENT] &
636 DP_DWN_STRM_PORT_PRESENT;
637
638 seq_printf(m, "\tDP branch device present: %s\n",
639 branch_device ? "yes" : "no");
640
641 if (!branch_device)
642 return;
643
644 switch (type) {
645 case DP_DS_PORT_TYPE_DP:
646 seq_puts(m, "\t\tType: DisplayPort\n");
647 break;
648 case DP_DS_PORT_TYPE_VGA:
649 seq_puts(m, "\t\tType: VGA\n");
650 break;
651 case DP_DS_PORT_TYPE_DVI:
652 seq_puts(m, "\t\tType: DVI\n");
653 break;
654 case DP_DS_PORT_TYPE_HDMI:
655 seq_puts(m, "\t\tType: HDMI\n");
656 break;
657 case DP_DS_PORT_TYPE_NON_EDID:
658 seq_puts(m, "\t\tType: others without EDID support\n");
659 break;
660 case DP_DS_PORT_TYPE_DP_DUALMODE:
661 seq_puts(m, "\t\tType: DP++\n");
662 break;
663 case DP_DS_PORT_TYPE_WIRELESS:
664 seq_puts(m, "\t\tType: Wireless\n");
665 break;
666 default:
667 seq_puts(m, "\t\tType: N/A\n");
668 }
669
670 memset(id, 0, sizeof(id));
671 drm_dp_downstream_id(aux, id);
672 seq_printf(m, "\t\tID: %s\n", id);
673
674 len = drm_dp_dpcd_read(aux, DP_BRANCH_HW_REV, &rev[0], 1);
675 if (len > 0)
676 seq_printf(m, "\t\tHW: %d.%d\n",
677 (rev[0] & 0xf0) >> 4, rev[0] & 0xf);
678
679 len = drm_dp_dpcd_read(aux, DP_BRANCH_SW_REV, rev, 2);
680 if (len > 0)
681 seq_printf(m, "\t\tSW: %d.%d\n", rev[0], rev[1]);
682
683 if (detailed_cap_info) {
684 clk = drm_dp_downstream_max_clock(dpcd, port_cap);
685
686 if (clk > 0) {
687 if (type == DP_DS_PORT_TYPE_VGA)
688 seq_printf(m, "\t\tMax dot clock: %d kHz\n", clk);
689 else
690 seq_printf(m, "\t\tMax TMDS clock: %d kHz\n", clk);
691 }
692
693 bpc = drm_dp_downstream_max_bpc(dpcd, port_cap);
694
695 if (bpc > 0)
696 seq_printf(m, "\t\tMax bpc: %d\n", bpc);
697 }
698}
699EXPORT_SYMBOL(drm_dp_downstream_debug);
700
701/*
702 * I2C-over-AUX implementation
703 */
704
705static u32 drm_dp_i2c_functionality(struct i2c_adapter *adapter)
706{
707 return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL |
708 I2C_FUNC_SMBUS_READ_BLOCK_DATA |
709 I2C_FUNC_SMBUS_BLOCK_PROC_CALL |
710 I2C_FUNC_10BIT_ADDR;
711}
712
713static void drm_dp_i2c_msg_write_status_update(struct drm_dp_aux_msg *msg)
714{
715 /*
716 * In case of i2c defer or short i2c ack reply to a write,
717 * we need to switch to WRITE_STATUS_UPDATE to drain the
718 * rest of the message
719 */
720 if ((msg->request & ~DP_AUX_I2C_MOT) == DP_AUX_I2C_WRITE) {
721 msg->request &= DP_AUX_I2C_MOT;
722 msg->request |= DP_AUX_I2C_WRITE_STATUS_UPDATE;
723 }
724}
725
726#define AUX_PRECHARGE_LEN 10 /* 10 to 16 */
727#define AUX_SYNC_LEN (16 + 4) /* preamble + AUX_SYNC_END */
728#define AUX_STOP_LEN 4
729#define AUX_CMD_LEN 4
730#define AUX_ADDRESS_LEN 20
731#define AUX_REPLY_PAD_LEN 4
732#define AUX_LENGTH_LEN 8
733
734/*
735 * Calculate the duration of the AUX request/reply in usec. Gives the
736 * "best" case estimate, ie. successful while as short as possible.
737 */
738static int drm_dp_aux_req_duration(const struct drm_dp_aux_msg *msg)
739{
740 int len = AUX_PRECHARGE_LEN + AUX_SYNC_LEN + AUX_STOP_LEN +
741 AUX_CMD_LEN + AUX_ADDRESS_LEN + AUX_LENGTH_LEN;
742
743 if ((msg->request & DP_AUX_I2C_READ) == 0)
744 len += msg->size * 8;
745
746 return len;
747}
748
749static int drm_dp_aux_reply_duration(const struct drm_dp_aux_msg *msg)
750{
751 int len = AUX_PRECHARGE_LEN + AUX_SYNC_LEN + AUX_STOP_LEN +
752 AUX_CMD_LEN + AUX_REPLY_PAD_LEN;
753
754 /*
755 * For read we expect what was asked. For writes there will
756 * be 0 or 1 data bytes. Assume 0 for the "best" case.
757 */
758 if (msg->request & DP_AUX_I2C_READ)
759 len += msg->size * 8;
760
761 return len;
762}
763
764#define I2C_START_LEN 1
765#define I2C_STOP_LEN 1
766#define I2C_ADDR_LEN 9 /* ADDRESS + R/W + ACK/NACK */
767#define I2C_DATA_LEN 9 /* DATA + ACK/NACK */
768
769/*
770 * Calculate the length of the i2c transfer in usec, assuming
771 * the i2c bus speed is as specified. Gives the the "worst"
772 * case estimate, ie. successful while as long as possible.
773 * Doesn't account the the "MOT" bit, and instead assumes each
774 * message includes a START, ADDRESS and STOP. Neither does it
775 * account for additional random variables such as clock stretching.
776 */
777static int drm_dp_i2c_msg_duration(const struct drm_dp_aux_msg *msg,
778 int i2c_speed_khz)
779{
780 /* AUX bitrate is 1MHz, i2c bitrate as specified */
781 return DIV_ROUND_UP((I2C_START_LEN + I2C_ADDR_LEN +
782 msg->size * I2C_DATA_LEN +
783 I2C_STOP_LEN) * 1000, i2c_speed_khz);
784}
785
786/*
787 * Deterine how many retries should be attempted to successfully transfer
788 * the specified message, based on the estimated durations of the
789 * i2c and AUX transfers.
790 */
791static int drm_dp_i2c_retry_count(const struct drm_dp_aux_msg *msg,
792 int i2c_speed_khz)
793{
794 int aux_time_us = drm_dp_aux_req_duration(msg) +
795 drm_dp_aux_reply_duration(msg);
796 int i2c_time_us = drm_dp_i2c_msg_duration(msg, i2c_speed_khz);
797
798 return DIV_ROUND_UP(i2c_time_us, aux_time_us + AUX_RETRY_INTERVAL);
799}
800
801/*
802 * FIXME currently assumes 10 kHz as some real world devices seem
803 * to require it. We should query/set the speed via DPCD if supported.
804 */
805static int dp_aux_i2c_speed_khz __read_mostly = 10;
806module_param_unsafe(dp_aux_i2c_speed_khz, int, 0644);
807MODULE_PARM_DESC(dp_aux_i2c_speed_khz,
808 "Assumed speed of the i2c bus in kHz, (1-400, default 10)");
809
810/*
811 * Transfer a single I2C-over-AUX message and handle various error conditions,
812 * retrying the transaction as appropriate. It is assumed that the
813 * &drm_dp_aux.transfer function does not modify anything in the msg other than the
814 * reply field.
815 *
816 * Returns bytes transferred on success, or a negative error code on failure.
817 */
818static int drm_dp_i2c_do_msg(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
819{
820 unsigned int retry, defer_i2c;
821 int ret;
822 /*
823 * DP1.2 sections 2.7.7.1.5.6.1 and 2.7.7.1.6.6.1: A DP Source device
824 * is required to retry at least seven times upon receiving AUX_DEFER
825 * before giving up the AUX transaction.
826 *
827 * We also try to account for the i2c bus speed.
828 */
829 int max_retries = max(7, drm_dp_i2c_retry_count(msg, dp_aux_i2c_speed_khz));
830
831 for (retry = 0, defer_i2c = 0; retry < (max_retries + defer_i2c); retry++) {
832 ret = aux->transfer(aux, msg);
833 if (ret < 0) {
834 if (ret == -EBUSY)
835 continue;
836
837 /*
838 * While timeouts can be errors, they're usually normal
839 * behavior (for instance, when a driver tries to
840 * communicate with a non-existant DisplayPort device).
841 * Avoid spamming the kernel log with timeout errors.
842 */
843 if (ret == -ETIMEDOUT)
844 DRM_DEBUG_KMS_RATELIMITED("transaction timed out\n");
845 else
846 DRM_DEBUG_KMS("transaction failed: %d\n", ret);
847
848 return ret;
849 }
850
851
852 switch (msg->reply & DP_AUX_NATIVE_REPLY_MASK) {
853 case DP_AUX_NATIVE_REPLY_ACK:
854 /*
855 * For I2C-over-AUX transactions this isn't enough, we
856 * need to check for the I2C ACK reply.
857 */
858 break;
859
860 case DP_AUX_NATIVE_REPLY_NACK:
861 DRM_DEBUG_KMS("native nack (result=%d, size=%zu)\n", ret, msg->size);
862 return -EREMOTEIO;
863
864 case DP_AUX_NATIVE_REPLY_DEFER:
865 DRM_DEBUG_KMS("native defer\n");
866 /*
867 * We could check for I2C bit rate capabilities and if
868 * available adjust this interval. We could also be
869 * more careful with DP-to-legacy adapters where a
870 * long legacy cable may force very low I2C bit rates.
871 *
872 * For now just defer for long enough to hopefully be
873 * safe for all use-cases.
874 */
875 usleep_range(AUX_RETRY_INTERVAL, AUX_RETRY_INTERVAL + 100);
876 continue;
877
878 default:
879 DRM_ERROR("invalid native reply %#04x\n", msg->reply);
880 return -EREMOTEIO;
881 }
882
883 switch (msg->reply & DP_AUX_I2C_REPLY_MASK) {
884 case DP_AUX_I2C_REPLY_ACK:
885 /*
886 * Both native ACK and I2C ACK replies received. We
887 * can assume the transfer was successful.
888 */
889 if (ret != msg->size)
890 drm_dp_i2c_msg_write_status_update(msg);
891 return ret;
892
893 case DP_AUX_I2C_REPLY_NACK:
894 DRM_DEBUG_KMS("I2C nack (result=%d, size=%zu)\n",
895 ret, msg->size);
896 aux->i2c_nack_count++;
897 return -EREMOTEIO;
898
899 case DP_AUX_I2C_REPLY_DEFER:
900 DRM_DEBUG_KMS("I2C defer\n");
901 /* DP Compliance Test 4.2.2.5 Requirement:
902 * Must have at least 7 retries for I2C defers on the
903 * transaction to pass this test
904 */
905 aux->i2c_defer_count++;
906 if (defer_i2c < 7)
907 defer_i2c++;
908 usleep_range(AUX_RETRY_INTERVAL, AUX_RETRY_INTERVAL + 100);
909 drm_dp_i2c_msg_write_status_update(msg);
910
911 continue;
912
913 default:
914 DRM_ERROR("invalid I2C reply %#04x\n", msg->reply);
915 return -EREMOTEIO;
916 }
917 }
918
919 DRM_DEBUG_KMS("too many retries, giving up\n");
920 return -EREMOTEIO;
921}
922
923static void drm_dp_i2c_msg_set_request(struct drm_dp_aux_msg *msg,
924 const struct i2c_msg *i2c_msg)
925{
926 msg->request = (i2c_msg->flags & I2C_M_RD) ?
927 DP_AUX_I2C_READ : DP_AUX_I2C_WRITE;
928 if (!(i2c_msg->flags & I2C_M_STOP))
929 msg->request |= DP_AUX_I2C_MOT;
930}
931
932/*
933 * Keep retrying drm_dp_i2c_do_msg until all data has been transferred.
934 *
935 * Returns an error code on failure, or a recommended transfer size on success.
936 */
937static int drm_dp_i2c_drain_msg(struct drm_dp_aux *aux, struct drm_dp_aux_msg *orig_msg)
938{
939 int err, ret = orig_msg->size;
940 struct drm_dp_aux_msg msg = *orig_msg;
941
942 while (msg.size > 0) {
943 err = drm_dp_i2c_do_msg(aux, &msg);
944 if (err <= 0)
945 return err == 0 ? -EPROTO : err;
946
947 if (err < msg.size && err < ret) {
948 DRM_DEBUG_KMS("Partial I2C reply: requested %zu bytes got %d bytes\n",
949 msg.size, err);
950 ret = err;
951 }
952
953 msg.size -= err;
954 msg.buffer += err;
955 }
956
957 return ret;
958}
959
960/*
961 * Bizlink designed DP->DVI-D Dual Link adapters require the I2C over AUX
962 * packets to be as large as possible. If not, the I2C transactions never
963 * succeed. Hence the default is maximum.
964 */
965static int dp_aux_i2c_transfer_size __read_mostly = DP_AUX_MAX_PAYLOAD_BYTES;
966module_param_unsafe(dp_aux_i2c_transfer_size, int, 0644);
967MODULE_PARM_DESC(dp_aux_i2c_transfer_size,
968 "Number of bytes to transfer in a single I2C over DP AUX CH message, (1-16, default 16)");
969
970static int drm_dp_i2c_xfer(struct i2c_adapter *adapter, struct i2c_msg *msgs,
971 int num)
972{
973 struct drm_dp_aux *aux = adapter->algo_data;
974 unsigned int i, j;
975 unsigned transfer_size;
976 struct drm_dp_aux_msg msg;
977 int err = 0;
978
979 dp_aux_i2c_transfer_size = clamp(dp_aux_i2c_transfer_size, 1, DP_AUX_MAX_PAYLOAD_BYTES);
980
981 memset(&msg, 0, sizeof(msg));
982
983 for (i = 0; i < num; i++) {
984 msg.address = msgs[i].addr;
985 drm_dp_i2c_msg_set_request(&msg, &msgs[i]);
986 /* Send a bare address packet to start the transaction.
987 * Zero sized messages specify an address only (bare
988 * address) transaction.
989 */
990 msg.buffer = NULL;
991 msg.size = 0;
992 err = drm_dp_i2c_do_msg(aux, &msg);
993
994 /*
995 * Reset msg.request in case in case it got
996 * changed into a WRITE_STATUS_UPDATE.
997 */
998 drm_dp_i2c_msg_set_request(&msg, &msgs[i]);
999
1000 if (err < 0)
1001 break;
1002 /* We want each transaction to be as large as possible, but
1003 * we'll go to smaller sizes if the hardware gives us a
1004 * short reply.
1005 */
1006 transfer_size = dp_aux_i2c_transfer_size;
1007 for (j = 0; j < msgs[i].len; j += msg.size) {
1008 msg.buffer = msgs[i].buf + j;
1009 msg.size = min(transfer_size, msgs[i].len - j);
1010
1011 err = drm_dp_i2c_drain_msg(aux, &msg);
1012
1013 /*
1014 * Reset msg.request in case in case it got
1015 * changed into a WRITE_STATUS_UPDATE.
1016 */
1017 drm_dp_i2c_msg_set_request(&msg, &msgs[i]);
1018
1019 if (err < 0)
1020 break;
1021 transfer_size = err;
1022 }
1023 if (err < 0)
1024 break;
1025 }
1026 if (err >= 0)
1027 err = num;
1028 /* Send a bare address packet to close out the transaction.
1029 * Zero sized messages specify an address only (bare
1030 * address) transaction.
1031 */
1032 msg.request &= ~DP_AUX_I2C_MOT;
1033 msg.buffer = NULL;
1034 msg.size = 0;
1035 (void)drm_dp_i2c_do_msg(aux, &msg);
1036
1037 return err;
1038}
1039
1040static const struct i2c_algorithm drm_dp_i2c_algo = {
1041 .functionality = drm_dp_i2c_functionality,
1042 .master_xfer = drm_dp_i2c_xfer,
1043};
1044
1045static struct drm_dp_aux *i2c_to_aux(struct i2c_adapter *i2c)
1046{
1047 return container_of(i2c, struct drm_dp_aux, ddc);
1048}
1049
1050static void lock_bus(struct i2c_adapter *i2c, unsigned int flags)
1051{
1052 mutex_lock(&i2c_to_aux(i2c)->hw_mutex);
1053}
1054
1055static int trylock_bus(struct i2c_adapter *i2c, unsigned int flags)
1056{
1057 return mutex_trylock(&i2c_to_aux(i2c)->hw_mutex);
1058}
1059
1060static void unlock_bus(struct i2c_adapter *i2c, unsigned int flags)
1061{
1062 mutex_unlock(&i2c_to_aux(i2c)->hw_mutex);
1063}
1064
1065static const struct i2c_lock_operations drm_dp_i2c_lock_ops = {
1066 .lock_bus = lock_bus,
1067 .trylock_bus = trylock_bus,
1068 .unlock_bus = unlock_bus,
1069};
1070
1071static int drm_dp_aux_get_crc(struct drm_dp_aux *aux, u8 *crc)
1072{
1073 u8 buf, count;
1074 int ret;
1075
1076 ret = drm_dp_dpcd_readb(aux, DP_TEST_SINK, &buf);
1077 if (ret < 0)
1078 return ret;
1079
1080 WARN_ON(!(buf & DP_TEST_SINK_START));
1081
1082 ret = drm_dp_dpcd_readb(aux, DP_TEST_SINK_MISC, &buf);
1083 if (ret < 0)
1084 return ret;
1085
1086 count = buf & DP_TEST_COUNT_MASK;
1087 if (count == aux->crc_count)
1088 return -EAGAIN; /* No CRC yet */
1089
1090 aux->crc_count = count;
1091
1092 /*
1093 * At DP_TEST_CRC_R_CR, there's 6 bytes containing CRC data, 2 bytes
1094 * per component (RGB or CrYCb).
1095 */
1096 ret = drm_dp_dpcd_read(aux, DP_TEST_CRC_R_CR, crc, 6);
1097 if (ret < 0)
1098 return ret;
1099
1100 return 0;
1101}
1102
1103static void drm_dp_aux_crc_work(struct work_struct *work)
1104{
1105 struct drm_dp_aux *aux = container_of(work, struct drm_dp_aux,
1106 crc_work);
1107 struct drm_crtc *crtc;
1108 u8 crc_bytes[6];
1109 uint32_t crcs[3];
1110 int ret;
1111
1112 if (WARN_ON(!aux->crtc))
1113 return;
1114
1115 crtc = aux->crtc;
1116 while (crtc->crc.opened) {
1117 drm_crtc_wait_one_vblank(crtc);
1118 if (!crtc->crc.opened)
1119 break;
1120
1121 ret = drm_dp_aux_get_crc(aux, crc_bytes);
1122 if (ret == -EAGAIN) {
1123 usleep_range(1000, 2000);
1124 ret = drm_dp_aux_get_crc(aux, crc_bytes);
1125 }
1126
1127 if (ret == -EAGAIN) {
1128 DRM_DEBUG_KMS("Get CRC failed after retrying: %d\n",
1129 ret);
1130 continue;
1131 } else if (ret) {
1132 DRM_DEBUG_KMS("Failed to get a CRC: %d\n", ret);
1133 continue;
1134 }
1135
1136 crcs[0] = crc_bytes[0] | crc_bytes[1] << 8;
1137 crcs[1] = crc_bytes[2] | crc_bytes[3] << 8;
1138 crcs[2] = crc_bytes[4] | crc_bytes[5] << 8;
1139 drm_crtc_add_crc_entry(crtc, false, 0, crcs);
1140 }
1141}
1142
1143/**
1144 * drm_dp_aux_init() - minimally initialise an aux channel
1145 * @aux: DisplayPort AUX channel
1146 *
1147 * If you need to use the drm_dp_aux's i2c adapter prior to registering it
1148 * with the outside world, call drm_dp_aux_init() first. You must still
1149 * call drm_dp_aux_register() once the connector has been registered to
1150 * allow userspace access to the auxiliary DP channel.
1151 */
1152void drm_dp_aux_init(struct drm_dp_aux *aux)
1153{
1154 mutex_init(&aux->hw_mutex);
1155 mutex_init(&aux->cec.lock);
1156 INIT_WORK(&aux->crc_work, drm_dp_aux_crc_work);
1157
1158 aux->ddc.algo = &drm_dp_i2c_algo;
1159 aux->ddc.algo_data = aux;
1160 aux->ddc.retries = 3;
1161
1162 aux->ddc.lock_ops = &drm_dp_i2c_lock_ops;
1163}
1164EXPORT_SYMBOL(drm_dp_aux_init);
1165
1166/**
1167 * drm_dp_aux_register() - initialise and register aux channel
1168 * @aux: DisplayPort AUX channel
1169 *
1170 * Automatically calls drm_dp_aux_init() if this hasn't been done yet.
1171 *
1172 * Returns 0 on success or a negative error code on failure.
1173 */
1174int drm_dp_aux_register(struct drm_dp_aux *aux)
1175{
1176 int ret;
1177
1178 if (!aux->ddc.algo)
1179 drm_dp_aux_init(aux);
1180
1181 aux->ddc.class = I2C_CLASS_DDC;
1182 aux->ddc.owner = THIS_MODULE;
1183 aux->ddc.dev.parent = aux->dev;
1184
1185 strlcpy(aux->ddc.name, aux->name ? aux->name : dev_name(aux->dev),
1186 sizeof(aux->ddc.name));
1187
1188 ret = drm_dp_aux_register_devnode(aux);
1189 if (ret)
1190 return ret;
1191
1192 ret = i2c_add_adapter(&aux->ddc);
1193 if (ret) {
1194 drm_dp_aux_unregister_devnode(aux);
1195 return ret;
1196 }
1197
1198 return 0;
1199}
1200EXPORT_SYMBOL(drm_dp_aux_register);
1201
1202/**
1203 * drm_dp_aux_unregister() - unregister an AUX adapter
1204 * @aux: DisplayPort AUX channel
1205 */
1206void drm_dp_aux_unregister(struct drm_dp_aux *aux)
1207{
1208 drm_dp_aux_unregister_devnode(aux);
1209 i2c_del_adapter(&aux->ddc);
1210}
1211EXPORT_SYMBOL(drm_dp_aux_unregister);
1212
1213#define PSR_SETUP_TIME(x) [DP_PSR_SETUP_TIME_ ## x >> DP_PSR_SETUP_TIME_SHIFT] = (x)
1214
1215/**
1216 * drm_dp_psr_setup_time() - PSR setup in time usec
1217 * @psr_cap: PSR capabilities from DPCD
1218 *
1219 * Returns:
1220 * PSR setup time for the panel in microseconds, negative
1221 * error code on failure.
1222 */
1223int drm_dp_psr_setup_time(const u8 psr_cap[EDP_PSR_RECEIVER_CAP_SIZE])
1224{
1225 static const u16 psr_setup_time_us[] = {
1226 PSR_SETUP_TIME(330),
1227 PSR_SETUP_TIME(275),
1228 PSR_SETUP_TIME(220),
1229 PSR_SETUP_TIME(165),
1230 PSR_SETUP_TIME(110),
1231 PSR_SETUP_TIME(55),
1232 PSR_SETUP_TIME(0),
1233 };
1234 int i;
1235
1236 i = (psr_cap[1] & DP_PSR_SETUP_TIME_MASK) >> DP_PSR_SETUP_TIME_SHIFT;
1237 if (i >= ARRAY_SIZE(psr_setup_time_us))
1238 return -EINVAL;
1239
1240 return psr_setup_time_us[i];
1241}
1242EXPORT_SYMBOL(drm_dp_psr_setup_time);
1243
1244#undef PSR_SETUP_TIME
1245
1246/**
1247 * drm_dp_start_crc() - start capture of frame CRCs
1248 * @aux: DisplayPort AUX channel
1249 * @crtc: CRTC displaying the frames whose CRCs are to be captured
1250 *
1251 * Returns 0 on success or a negative error code on failure.
1252 */
1253int drm_dp_start_crc(struct drm_dp_aux *aux, struct drm_crtc *crtc)
1254{
1255 u8 buf;
1256 int ret;
1257
1258 ret = drm_dp_dpcd_readb(aux, DP_TEST_SINK, &buf);
1259 if (ret < 0)
1260 return ret;
1261
1262 ret = drm_dp_dpcd_writeb(aux, DP_TEST_SINK, buf | DP_TEST_SINK_START);
1263 if (ret < 0)
1264 return ret;
1265
1266 aux->crc_count = 0;
1267 aux->crtc = crtc;
1268 schedule_work(&aux->crc_work);
1269
1270 return 0;
1271}
1272EXPORT_SYMBOL(drm_dp_start_crc);
1273
1274/**
1275 * drm_dp_stop_crc() - stop capture of frame CRCs
1276 * @aux: DisplayPort AUX channel
1277 *
1278 * Returns 0 on success or a negative error code on failure.
1279 */
1280int drm_dp_stop_crc(struct drm_dp_aux *aux)
1281{
1282 u8 buf;
1283 int ret;
1284
1285 ret = drm_dp_dpcd_readb(aux, DP_TEST_SINK, &buf);
1286 if (ret < 0)
1287 return ret;
1288
1289 ret = drm_dp_dpcd_writeb(aux, DP_TEST_SINK, buf & ~DP_TEST_SINK_START);
1290 if (ret < 0)
1291 return ret;
1292
1293 flush_work(&aux->crc_work);
1294 aux->crtc = NULL;
1295
1296 return 0;
1297}
1298EXPORT_SYMBOL(drm_dp_stop_crc);
1299
1300struct dpcd_quirk {
1301 u8 oui[3];
1302 u8 device_id[6];
1303 bool is_branch;
1304 u32 quirks;
1305};
1306
1307#define OUI(first, second, third) { (first), (second), (third) }
1308#define DEVICE_ID(first, second, third, fourth, fifth, sixth) \
1309 { (first), (second), (third), (fourth), (fifth), (sixth) }
1310
1311#define DEVICE_ID_ANY DEVICE_ID(0, 0, 0, 0, 0, 0)
1312
1313static const struct dpcd_quirk dpcd_quirk_list[] = {
1314 /* Analogix 7737 needs reduced M and N at HBR2 link rates */
1315 { OUI(0x00, 0x22, 0xb9), DEVICE_ID_ANY, true, BIT(DP_DPCD_QUIRK_CONSTANT_N) },
1316 /* LG LP140WF6-SPM1 eDP panel */
1317 { OUI(0x00, 0x22, 0xb9), DEVICE_ID('s', 'i', 'v', 'a', 'r', 'T'), false, BIT(DP_DPCD_QUIRK_CONSTANT_N) },
1318 /* Apple panels need some additional handling to support PSR */
1319 { OUI(0x00, 0x10, 0xfa), DEVICE_ID_ANY, false, BIT(DP_DPCD_QUIRK_NO_PSR) },
1320 /* CH7511 seems to leave SINK_COUNT zeroed */
1321 { OUI(0x00, 0x00, 0x00), DEVICE_ID('C', 'H', '7', '5', '1', '1'), false, BIT(DP_DPCD_QUIRK_NO_SINK_COUNT) },
1322};
1323
1324#undef OUI
1325
1326/*
1327 * Get a bit mask of DPCD quirks for the sink/branch device identified by
1328 * ident. The quirk data is shared but it's up to the drivers to act on the
1329 * data.
1330 *
1331 * For now, only the OUI (first three bytes) is used, but this may be extended
1332 * to device identification string and hardware/firmware revisions later.
1333 */
1334static u32
1335drm_dp_get_quirks(const struct drm_dp_dpcd_ident *ident, bool is_branch)
1336{
1337 const struct dpcd_quirk *quirk;
1338 u32 quirks = 0;
1339 int i;
1340 u8 any_device[] = DEVICE_ID_ANY;
1341
1342 for (i = 0; i < ARRAY_SIZE(dpcd_quirk_list); i++) {
1343 quirk = &dpcd_quirk_list[i];
1344
1345 if (quirk->is_branch != is_branch)
1346 continue;
1347
1348 if (memcmp(quirk->oui, ident->oui, sizeof(ident->oui)) != 0)
1349 continue;
1350
1351 if (memcmp(quirk->device_id, any_device, sizeof(any_device)) != 0 &&
1352 memcmp(quirk->device_id, ident->device_id, sizeof(ident->device_id)) != 0)
1353 continue;
1354
1355 quirks |= quirk->quirks;
1356 }
1357
1358 return quirks;
1359}
1360
1361#undef DEVICE_ID_ANY
1362#undef DEVICE_ID
1363
1364/**
1365 * drm_dp_read_desc - read sink/branch descriptor from DPCD
1366 * @aux: DisplayPort AUX channel
1367 * @desc: Device decriptor to fill from DPCD
1368 * @is_branch: true for branch devices, false for sink devices
1369 *
1370 * Read DPCD 0x400 (sink) or 0x500 (branch) into @desc. Also debug log the
1371 * identification.
1372 *
1373 * Returns 0 on success or a negative error code on failure.
1374 */
1375int drm_dp_read_desc(struct drm_dp_aux *aux, struct drm_dp_desc *desc,
1376 bool is_branch)
1377{
1378 struct drm_dp_dpcd_ident *ident = &desc->ident;
1379 unsigned int offset = is_branch ? DP_BRANCH_OUI : DP_SINK_OUI;
1380 int ret, dev_id_len;
1381
1382 ret = drm_dp_dpcd_read(aux, offset, ident, sizeof(*ident));
1383 if (ret < 0)
1384 return ret;
1385
1386 desc->quirks = drm_dp_get_quirks(ident, is_branch);
1387
1388 dev_id_len = strnlen(ident->device_id, sizeof(ident->device_id));
1389
1390 DRM_DEBUG_KMS("DP %s: OUI %*phD dev-ID %*pE HW-rev %d.%d SW-rev %d.%d quirks 0x%04x\n",
1391 is_branch ? "branch" : "sink",
1392 (int)sizeof(ident->oui), ident->oui,
1393 dev_id_len, ident->device_id,
1394 ident->hw_rev >> 4, ident->hw_rev & 0xf,
1395 ident->sw_major_rev, ident->sw_minor_rev,
1396 desc->quirks);
1397
1398 return 0;
1399}
1400EXPORT_SYMBOL(drm_dp_read_desc);
1401
1402/**
1403 * drm_dp_dsc_sink_max_slice_count() - Get the max slice count
1404 * supported by the DSC sink.
1405 * @dsc_dpcd: DSC capabilities from DPCD
1406 * @is_edp: true if its eDP, false for DP
1407 *
1408 * Read the slice capabilities DPCD register from DSC sink to get
1409 * the maximum slice count supported. This is used to populate
1410 * the DSC parameters in the &struct drm_dsc_config by the driver.
1411 * Driver creates an infoframe using these parameters to populate
1412 * &struct drm_dsc_pps_infoframe. These are sent to the sink using DSC
1413 * infoframe using the helper function drm_dsc_pps_infoframe_pack()
1414 *
1415 * Returns:
1416 * Maximum slice count supported by DSC sink or 0 its invalid
1417 */
1418u8 drm_dp_dsc_sink_max_slice_count(const u8 dsc_dpcd[DP_DSC_RECEIVER_CAP_SIZE],
1419 bool is_edp)
1420{
1421 u8 slice_cap1 = dsc_dpcd[DP_DSC_SLICE_CAP_1 - DP_DSC_SUPPORT];
1422
1423 if (is_edp) {
1424 /* For eDP, register DSC_SLICE_CAPABILITIES_1 gives slice count */
1425 if (slice_cap1 & DP_DSC_4_PER_DP_DSC_SINK)
1426 return 4;
1427 if (slice_cap1 & DP_DSC_2_PER_DP_DSC_SINK)
1428 return 2;
1429 if (slice_cap1 & DP_DSC_1_PER_DP_DSC_SINK)
1430 return 1;
1431 } else {
1432 /* For DP, use values from DSC_SLICE_CAP_1 and DSC_SLICE_CAP2 */
1433 u8 slice_cap2 = dsc_dpcd[DP_DSC_SLICE_CAP_2 - DP_DSC_SUPPORT];
1434
1435 if (slice_cap2 & DP_DSC_24_PER_DP_DSC_SINK)
1436 return 24;
1437 if (slice_cap2 & DP_DSC_20_PER_DP_DSC_SINK)
1438 return 20;
1439 if (slice_cap2 & DP_DSC_16_PER_DP_DSC_SINK)
1440 return 16;
1441 if (slice_cap1 & DP_DSC_12_PER_DP_DSC_SINK)
1442 return 12;
1443 if (slice_cap1 & DP_DSC_10_PER_DP_DSC_SINK)
1444 return 10;
1445 if (slice_cap1 & DP_DSC_8_PER_DP_DSC_SINK)
1446 return 8;
1447 if (slice_cap1 & DP_DSC_6_PER_DP_DSC_SINK)
1448 return 6;
1449 if (slice_cap1 & DP_DSC_4_PER_DP_DSC_SINK)
1450 return 4;
1451 if (slice_cap1 & DP_DSC_2_PER_DP_DSC_SINK)
1452 return 2;
1453 if (slice_cap1 & DP_DSC_1_PER_DP_DSC_SINK)
1454 return 1;
1455 }
1456
1457 return 0;
1458}
1459EXPORT_SYMBOL(drm_dp_dsc_sink_max_slice_count);
1460
1461/**
1462 * drm_dp_dsc_sink_line_buf_depth() - Get the line buffer depth in bits
1463 * @dsc_dpcd: DSC capabilities from DPCD
1464 *
1465 * Read the DSC DPCD register to parse the line buffer depth in bits which is
1466 * number of bits of precision within the decoder line buffer supported by
1467 * the DSC sink. This is used to populate the DSC parameters in the
1468 * &struct drm_dsc_config by the driver.
1469 * Driver creates an infoframe using these parameters to populate
1470 * &struct drm_dsc_pps_infoframe. These are sent to the sink using DSC
1471 * infoframe using the helper function drm_dsc_pps_infoframe_pack()
1472 *
1473 * Returns:
1474 * Line buffer depth supported by DSC panel or 0 its invalid
1475 */
1476u8 drm_dp_dsc_sink_line_buf_depth(const u8 dsc_dpcd[DP_DSC_RECEIVER_CAP_SIZE])
1477{
1478 u8 line_buf_depth = dsc_dpcd[DP_DSC_LINE_BUF_BIT_DEPTH - DP_DSC_SUPPORT];
1479
1480 switch (line_buf_depth & DP_DSC_LINE_BUF_BIT_DEPTH_MASK) {
1481 case DP_DSC_LINE_BUF_BIT_DEPTH_9:
1482 return 9;
1483 case DP_DSC_LINE_BUF_BIT_DEPTH_10:
1484 return 10;
1485 case DP_DSC_LINE_BUF_BIT_DEPTH_11:
1486 return 11;
1487 case DP_DSC_LINE_BUF_BIT_DEPTH_12:
1488 return 12;
1489 case DP_DSC_LINE_BUF_BIT_DEPTH_13:
1490 return 13;
1491 case DP_DSC_LINE_BUF_BIT_DEPTH_14:
1492 return 14;
1493 case DP_DSC_LINE_BUF_BIT_DEPTH_15:
1494 return 15;
1495 case DP_DSC_LINE_BUF_BIT_DEPTH_16:
1496 return 16;
1497 case DP_DSC_LINE_BUF_BIT_DEPTH_8:
1498 return 8;
1499 }
1500
1501 return 0;
1502}
1503EXPORT_SYMBOL(drm_dp_dsc_sink_line_buf_depth);
1504
1505/**
1506 * drm_dp_dsc_sink_supported_input_bpcs() - Get all the input bits per component
1507 * values supported by the DSC sink.
1508 * @dsc_dpcd: DSC capabilities from DPCD
1509 * @dsc_bpc: An array to be filled by this helper with supported
1510 * input bpcs.
1511 *
1512 * Read the DSC DPCD from the sink device to parse the supported bits per
1513 * component values. This is used to populate the DSC parameters
1514 * in the &struct drm_dsc_config by the driver.
1515 * Driver creates an infoframe using these parameters to populate
1516 * &struct drm_dsc_pps_infoframe. These are sent to the sink using DSC
1517 * infoframe using the helper function drm_dsc_pps_infoframe_pack()
1518 *
1519 * Returns:
1520 * Number of input BPC values parsed from the DPCD
1521 */
1522int drm_dp_dsc_sink_supported_input_bpcs(const u8 dsc_dpcd[DP_DSC_RECEIVER_CAP_SIZE],
1523 u8 dsc_bpc[3])
1524{
1525 int num_bpc = 0;
1526 u8 color_depth = dsc_dpcd[DP_DSC_DEC_COLOR_DEPTH_CAP - DP_DSC_SUPPORT];
1527
1528 if (color_depth & DP_DSC_12_BPC)
1529 dsc_bpc[num_bpc++] = 12;
1530 if (color_depth & DP_DSC_10_BPC)
1531 dsc_bpc[num_bpc++] = 10;
1532 if (color_depth & DP_DSC_8_BPC)
1533 dsc_bpc[num_bpc++] = 8;
1534
1535 return num_bpc;
1536}
1537EXPORT_SYMBOL(drm_dp_dsc_sink_supported_input_bpcs);