blob: cc300ed456e13d24b657af6606633b574b2363bd [file] [log] [blame]
b.liue9582032025-04-17 19:18:16 +08001// SPDX-License-Identifier: GPL-2.0+
2/*
3 * i.MX drm driver - Television Encoder (TVEv2)
4 *
5 * Copyright (C) 2013 Philipp Zabel, Pengutronix
6 */
7
8#include <linux/clk-provider.h>
9#include <linux/clk.h>
10#include <linux/component.h>
11#include <linux/i2c.h>
12#include <linux/module.h>
13#include <linux/platform_device.h>
14#include <linux/regmap.h>
15#include <linux/regulator/consumer.h>
16#include <linux/spinlock.h>
17#include <linux/videodev2.h>
18
19#include <video/imx-ipu-v3.h>
20
21#include <drm/drm_atomic_helper.h>
22#include <drm/drm_fb_helper.h>
23#include <drm/drm_probe_helper.h>
24
25#include "imx-drm.h"
26
27#define TVE_COM_CONF_REG 0x00
28#define TVE_TVDAC0_CONT_REG 0x28
29#define TVE_TVDAC1_CONT_REG 0x2c
30#define TVE_TVDAC2_CONT_REG 0x30
31#define TVE_CD_CONT_REG 0x34
32#define TVE_INT_CONT_REG 0x64
33#define TVE_STAT_REG 0x68
34#define TVE_TST_MODE_REG 0x6c
35#define TVE_MV_CONT_REG 0xdc
36
37/* TVE_COM_CONF_REG */
38#define TVE_SYNC_CH_2_EN BIT(22)
39#define TVE_SYNC_CH_1_EN BIT(21)
40#define TVE_SYNC_CH_0_EN BIT(20)
41#define TVE_TV_OUT_MODE_MASK (0x7 << 12)
42#define TVE_TV_OUT_DISABLE (0x0 << 12)
43#define TVE_TV_OUT_CVBS_0 (0x1 << 12)
44#define TVE_TV_OUT_CVBS_2 (0x2 << 12)
45#define TVE_TV_OUT_CVBS_0_2 (0x3 << 12)
46#define TVE_TV_OUT_SVIDEO_0_1 (0x4 << 12)
47#define TVE_TV_OUT_SVIDEO_0_1_CVBS2_2 (0x5 << 12)
48#define TVE_TV_OUT_YPBPR (0x6 << 12)
49#define TVE_TV_OUT_RGB (0x7 << 12)
50#define TVE_TV_STAND_MASK (0xf << 8)
51#define TVE_TV_STAND_HD_1080P30 (0xc << 8)
52#define TVE_P2I_CONV_EN BIT(7)
53#define TVE_INP_VIDEO_FORM BIT(6)
54#define TVE_INP_YCBCR_422 (0x0 << 6)
55#define TVE_INP_YCBCR_444 (0x1 << 6)
56#define TVE_DATA_SOURCE_MASK (0x3 << 4)
57#define TVE_DATA_SOURCE_BUS1 (0x0 << 4)
58#define TVE_DATA_SOURCE_BUS2 (0x1 << 4)
59#define TVE_DATA_SOURCE_EXT (0x2 << 4)
60#define TVE_DATA_SOURCE_TESTGEN (0x3 << 4)
61#define TVE_IPU_CLK_EN_OFS 3
62#define TVE_IPU_CLK_EN BIT(3)
63#define TVE_DAC_SAMP_RATE_OFS 1
64#define TVE_DAC_SAMP_RATE_WIDTH 2
65#define TVE_DAC_SAMP_RATE_MASK (0x3 << 1)
66#define TVE_DAC_FULL_RATE (0x0 << 1)
67#define TVE_DAC_DIV2_RATE (0x1 << 1)
68#define TVE_DAC_DIV4_RATE (0x2 << 1)
69#define TVE_EN BIT(0)
70
71/* TVE_TVDACx_CONT_REG */
72#define TVE_TVDAC_GAIN_MASK (0x3f << 0)
73
74/* TVE_CD_CONT_REG */
75#define TVE_CD_CH_2_SM_EN BIT(22)
76#define TVE_CD_CH_1_SM_EN BIT(21)
77#define TVE_CD_CH_0_SM_EN BIT(20)
78#define TVE_CD_CH_2_LM_EN BIT(18)
79#define TVE_CD_CH_1_LM_EN BIT(17)
80#define TVE_CD_CH_0_LM_EN BIT(16)
81#define TVE_CD_CH_2_REF_LVL BIT(10)
82#define TVE_CD_CH_1_REF_LVL BIT(9)
83#define TVE_CD_CH_0_REF_LVL BIT(8)
84#define TVE_CD_EN BIT(0)
85
86/* TVE_INT_CONT_REG */
87#define TVE_FRAME_END_IEN BIT(13)
88#define TVE_CD_MON_END_IEN BIT(2)
89#define TVE_CD_SM_IEN BIT(1)
90#define TVE_CD_LM_IEN BIT(0)
91
92/* TVE_TST_MODE_REG */
93#define TVE_TVDAC_TEST_MODE_MASK (0x7 << 0)
94
95#define IMX_TVE_DAC_VOLTAGE 2750000
96
97enum {
98 TVE_MODE_TVOUT,
99 TVE_MODE_VGA,
100};
101
102struct imx_tve {
103 struct drm_connector connector;
104 struct drm_encoder encoder;
105 struct device *dev;
106 spinlock_t lock; /* register lock */
107 bool enabled;
108 int mode;
109 int di_hsync_pin;
110 int di_vsync_pin;
111
112 struct regmap *regmap;
113 struct regulator *dac_reg;
114 struct i2c_adapter *ddc;
115 struct clk *clk;
116 struct clk *di_sel_clk;
117 struct clk_hw clk_hw_di;
118 struct clk *di_clk;
119};
120
121static inline struct imx_tve *con_to_tve(struct drm_connector *c)
122{
123 return container_of(c, struct imx_tve, connector);
124}
125
126static inline struct imx_tve *enc_to_tve(struct drm_encoder *e)
127{
128 return container_of(e, struct imx_tve, encoder);
129}
130
131static void tve_lock(void *__tve)
132__acquires(&tve->lock)
133{
134 struct imx_tve *tve = __tve;
135
136 spin_lock(&tve->lock);
137}
138
139static void tve_unlock(void *__tve)
140__releases(&tve->lock)
141{
142 struct imx_tve *tve = __tve;
143
144 spin_unlock(&tve->lock);
145}
146
147static void tve_enable(struct imx_tve *tve)
148{
149 if (!tve->enabled) {
150 tve->enabled = true;
151 clk_prepare_enable(tve->clk);
152 regmap_update_bits(tve->regmap, TVE_COM_CONF_REG,
153 TVE_EN, TVE_EN);
154 }
155
156 /* clear interrupt status register */
157 regmap_write(tve->regmap, TVE_STAT_REG, 0xffffffff);
158
159 /* cable detection irq disabled in VGA mode, enabled in TVOUT mode */
160 if (tve->mode == TVE_MODE_VGA)
161 regmap_write(tve->regmap, TVE_INT_CONT_REG, 0);
162 else
163 regmap_write(tve->regmap, TVE_INT_CONT_REG,
164 TVE_CD_SM_IEN |
165 TVE_CD_LM_IEN |
166 TVE_CD_MON_END_IEN);
167}
168
169static void tve_disable(struct imx_tve *tve)
170{
171 if (tve->enabled) {
172 tve->enabled = false;
173 regmap_update_bits(tve->regmap, TVE_COM_CONF_REG, TVE_EN, 0);
174 clk_disable_unprepare(tve->clk);
175 }
176}
177
178static int tve_setup_tvout(struct imx_tve *tve)
179{
180 return -ENOTSUPP;
181}
182
183static int tve_setup_vga(struct imx_tve *tve)
184{
185 unsigned int mask;
186 unsigned int val;
187 int ret;
188
189 /* set gain to (1 + 10/128) to provide 0.7V peak-to-peak amplitude */
190 ret = regmap_update_bits(tve->regmap, TVE_TVDAC0_CONT_REG,
191 TVE_TVDAC_GAIN_MASK, 0x0a);
192 if (ret)
193 return ret;
194
195 ret = regmap_update_bits(tve->regmap, TVE_TVDAC1_CONT_REG,
196 TVE_TVDAC_GAIN_MASK, 0x0a);
197 if (ret)
198 return ret;
199
200 ret = regmap_update_bits(tve->regmap, TVE_TVDAC2_CONT_REG,
201 TVE_TVDAC_GAIN_MASK, 0x0a);
202 if (ret)
203 return ret;
204
205 /* set configuration register */
206 mask = TVE_DATA_SOURCE_MASK | TVE_INP_VIDEO_FORM;
207 val = TVE_DATA_SOURCE_BUS2 | TVE_INP_YCBCR_444;
208 mask |= TVE_TV_STAND_MASK | TVE_P2I_CONV_EN;
209 val |= TVE_TV_STAND_HD_1080P30 | 0;
210 mask |= TVE_TV_OUT_MODE_MASK | TVE_SYNC_CH_0_EN;
211 val |= TVE_TV_OUT_RGB | TVE_SYNC_CH_0_EN;
212 ret = regmap_update_bits(tve->regmap, TVE_COM_CONF_REG, mask, val);
213 if (ret)
214 return ret;
215
216 /* set test mode (as documented) */
217 return regmap_update_bits(tve->regmap, TVE_TST_MODE_REG,
218 TVE_TVDAC_TEST_MODE_MASK, 1);
219}
220
221static int imx_tve_connector_get_modes(struct drm_connector *connector)
222{
223 struct imx_tve *tve = con_to_tve(connector);
224 struct edid *edid;
225 int ret = 0;
226
227 if (!tve->ddc)
228 return 0;
229
230 edid = drm_get_edid(connector, tve->ddc);
231 if (edid) {
232 drm_connector_update_edid_property(connector, edid);
233 ret = drm_add_edid_modes(connector, edid);
234 kfree(edid);
235 }
236
237 return ret;
238}
239
240static enum drm_mode_status
241imx_tve_connector_mode_valid(struct drm_connector *connector,
242 struct drm_display_mode *mode)
243{
244 struct imx_tve *tve = con_to_tve(connector);
245 unsigned long rate;
246
247 /* pixel clock with 2x oversampling */
248 rate = clk_round_rate(tve->clk, 2000UL * mode->clock) / 2000;
249 if (rate == mode->clock)
250 return MODE_OK;
251
252 /* pixel clock without oversampling */
253 rate = clk_round_rate(tve->clk, 1000UL * mode->clock) / 1000;
254 if (rate == mode->clock)
255 return MODE_OK;
256
257 dev_warn(tve->dev, "ignoring mode %dx%d\n",
258 mode->hdisplay, mode->vdisplay);
259
260 return MODE_BAD;
261}
262
263static struct drm_encoder *imx_tve_connector_best_encoder(
264 struct drm_connector *connector)
265{
266 struct imx_tve *tve = con_to_tve(connector);
267
268 return &tve->encoder;
269}
270
271static void imx_tve_encoder_mode_set(struct drm_encoder *encoder,
272 struct drm_display_mode *orig_mode,
273 struct drm_display_mode *mode)
274{
275 struct imx_tve *tve = enc_to_tve(encoder);
276 unsigned long rounded_rate;
277 unsigned long rate;
278 int div = 1;
279 int ret;
280
281 /*
282 * FIXME
283 * we should try 4k * mode->clock first,
284 * and enable 4x oversampling for lower resolutions
285 */
286 rate = 2000UL * mode->clock;
287 clk_set_rate(tve->clk, rate);
288 rounded_rate = clk_get_rate(tve->clk);
289 if (rounded_rate >= rate)
290 div = 2;
291 clk_set_rate(tve->di_clk, rounded_rate / div);
292
293 ret = clk_set_parent(tve->di_sel_clk, tve->di_clk);
294 if (ret < 0) {
295 dev_err(tve->dev, "failed to set di_sel parent to tve_di: %d\n",
296 ret);
297 }
298
299 regmap_update_bits(tve->regmap, TVE_COM_CONF_REG,
300 TVE_IPU_CLK_EN, TVE_IPU_CLK_EN);
301
302 if (tve->mode == TVE_MODE_VGA)
303 ret = tve_setup_vga(tve);
304 else
305 ret = tve_setup_tvout(tve);
306 if (ret)
307 dev_err(tve->dev, "failed to set configuration: %d\n", ret);
308}
309
310static void imx_tve_encoder_enable(struct drm_encoder *encoder)
311{
312 struct imx_tve *tve = enc_to_tve(encoder);
313
314 tve_enable(tve);
315}
316
317static void imx_tve_encoder_disable(struct drm_encoder *encoder)
318{
319 struct imx_tve *tve = enc_to_tve(encoder);
320
321 tve_disable(tve);
322}
323
324static int imx_tve_atomic_check(struct drm_encoder *encoder,
325 struct drm_crtc_state *crtc_state,
326 struct drm_connector_state *conn_state)
327{
328 struct imx_crtc_state *imx_crtc_state = to_imx_crtc_state(crtc_state);
329 struct imx_tve *tve = enc_to_tve(encoder);
330
331 imx_crtc_state->bus_format = MEDIA_BUS_FMT_GBR888_1X24;
332 imx_crtc_state->di_hsync_pin = tve->di_hsync_pin;
333 imx_crtc_state->di_vsync_pin = tve->di_vsync_pin;
334
335 return 0;
336}
337
338static const struct drm_connector_funcs imx_tve_connector_funcs = {
339 .fill_modes = drm_helper_probe_single_connector_modes,
340 .destroy = imx_drm_connector_destroy,
341 .reset = drm_atomic_helper_connector_reset,
342 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
343 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
344};
345
346static const struct drm_connector_helper_funcs imx_tve_connector_helper_funcs = {
347 .get_modes = imx_tve_connector_get_modes,
348 .best_encoder = imx_tve_connector_best_encoder,
349 .mode_valid = imx_tve_connector_mode_valid,
350};
351
352static const struct drm_encoder_funcs imx_tve_encoder_funcs = {
353 .destroy = imx_drm_encoder_destroy,
354};
355
356static const struct drm_encoder_helper_funcs imx_tve_encoder_helper_funcs = {
357 .mode_set = imx_tve_encoder_mode_set,
358 .enable = imx_tve_encoder_enable,
359 .disable = imx_tve_encoder_disable,
360 .atomic_check = imx_tve_atomic_check,
361};
362
363static irqreturn_t imx_tve_irq_handler(int irq, void *data)
364{
365 struct imx_tve *tve = data;
366 unsigned int val;
367
368 regmap_read(tve->regmap, TVE_STAT_REG, &val);
369
370 /* clear interrupt status register */
371 regmap_write(tve->regmap, TVE_STAT_REG, 0xffffffff);
372
373 return IRQ_HANDLED;
374}
375
376static unsigned long clk_tve_di_recalc_rate(struct clk_hw *hw,
377 unsigned long parent_rate)
378{
379 struct imx_tve *tve = container_of(hw, struct imx_tve, clk_hw_di);
380 unsigned int val;
381 int ret;
382
383 ret = regmap_read(tve->regmap, TVE_COM_CONF_REG, &val);
384 if (ret < 0)
385 return 0;
386
387 switch (val & TVE_DAC_SAMP_RATE_MASK) {
388 case TVE_DAC_DIV4_RATE:
389 return parent_rate / 4;
390 case TVE_DAC_DIV2_RATE:
391 return parent_rate / 2;
392 case TVE_DAC_FULL_RATE:
393 default:
394 return parent_rate;
395 }
396
397 return 0;
398}
399
400static long clk_tve_di_round_rate(struct clk_hw *hw, unsigned long rate,
401 unsigned long *prate)
402{
403 unsigned long div;
404
405 div = *prate / rate;
406 if (div >= 4)
407 return *prate / 4;
408 else if (div >= 2)
409 return *prate / 2;
410 return *prate;
411}
412
413static int clk_tve_di_set_rate(struct clk_hw *hw, unsigned long rate,
414 unsigned long parent_rate)
415{
416 struct imx_tve *tve = container_of(hw, struct imx_tve, clk_hw_di);
417 unsigned long div;
418 u32 val;
419 int ret;
420
421 div = parent_rate / rate;
422 if (div >= 4)
423 val = TVE_DAC_DIV4_RATE;
424 else if (div >= 2)
425 val = TVE_DAC_DIV2_RATE;
426 else
427 val = TVE_DAC_FULL_RATE;
428
429 ret = regmap_update_bits(tve->regmap, TVE_COM_CONF_REG,
430 TVE_DAC_SAMP_RATE_MASK, val);
431
432 if (ret < 0) {
433 dev_err(tve->dev, "failed to set divider: %d\n", ret);
434 return ret;
435 }
436
437 return 0;
438}
439
440static const struct clk_ops clk_tve_di_ops = {
441 .round_rate = clk_tve_di_round_rate,
442 .set_rate = clk_tve_di_set_rate,
443 .recalc_rate = clk_tve_di_recalc_rate,
444};
445
446static int tve_clk_init(struct imx_tve *tve, void __iomem *base)
447{
448 const char *tve_di_parent[1];
449 struct clk_init_data init = {
450 .name = "tve_di",
451 .ops = &clk_tve_di_ops,
452 .num_parents = 1,
453 .flags = 0,
454 };
455
456 tve_di_parent[0] = __clk_get_name(tve->clk);
457 init.parent_names = (const char **)&tve_di_parent;
458
459 tve->clk_hw_di.init = &init;
460 tve->di_clk = clk_register(tve->dev, &tve->clk_hw_di);
461 if (IS_ERR(tve->di_clk)) {
462 dev_err(tve->dev, "failed to register TVE output clock: %ld\n",
463 PTR_ERR(tve->di_clk));
464 return PTR_ERR(tve->di_clk);
465 }
466
467 return 0;
468}
469
470static int imx_tve_register(struct drm_device *drm, struct imx_tve *tve)
471{
472 int encoder_type;
473 int ret;
474
475 encoder_type = tve->mode == TVE_MODE_VGA ?
476 DRM_MODE_ENCODER_DAC : DRM_MODE_ENCODER_TVDAC;
477
478 ret = imx_drm_encoder_parse_of(drm, &tve->encoder, tve->dev->of_node);
479 if (ret)
480 return ret;
481
482 drm_encoder_helper_add(&tve->encoder, &imx_tve_encoder_helper_funcs);
483 drm_encoder_init(drm, &tve->encoder, &imx_tve_encoder_funcs,
484 encoder_type, NULL);
485
486 drm_connector_helper_add(&tve->connector,
487 &imx_tve_connector_helper_funcs);
488 drm_connector_init_with_ddc(drm, &tve->connector,
489 &imx_tve_connector_funcs,
490 DRM_MODE_CONNECTOR_VGA,
491 tve->ddc);
492
493 drm_connector_attach_encoder(&tve->connector, &tve->encoder);
494
495 return 0;
496}
497
498static void imx_tve_disable_regulator(void *data)
499{
500 struct imx_tve *tve = data;
501
502 regulator_disable(tve->dac_reg);
503}
504
505static bool imx_tve_readable_reg(struct device *dev, unsigned int reg)
506{
507 return (reg % 4 == 0) && (reg <= 0xdc);
508}
509
510static struct regmap_config tve_regmap_config = {
511 .reg_bits = 32,
512 .val_bits = 32,
513 .reg_stride = 4,
514
515 .readable_reg = imx_tve_readable_reg,
516
517 .lock = tve_lock,
518 .unlock = tve_unlock,
519
520 .max_register = 0xdc,
521};
522
523static const char * const imx_tve_modes[] = {
524 [TVE_MODE_TVOUT] = "tvout",
525 [TVE_MODE_VGA] = "vga",
526};
527
528static const int of_get_tve_mode(struct device_node *np)
529{
530 const char *bm;
531 int ret, i;
532
533 ret = of_property_read_string(np, "fsl,tve-mode", &bm);
534 if (ret < 0)
535 return ret;
536
537 for (i = 0; i < ARRAY_SIZE(imx_tve_modes); i++)
538 if (!strcasecmp(bm, imx_tve_modes[i]))
539 return i;
540
541 return -EINVAL;
542}
543
544static int imx_tve_bind(struct device *dev, struct device *master, void *data)
545{
546 struct platform_device *pdev = to_platform_device(dev);
547 struct drm_device *drm = data;
548 struct device_node *np = dev->of_node;
549 struct device_node *ddc_node;
550 struct imx_tve *tve;
551 struct resource *res;
552 void __iomem *base;
553 unsigned int val;
554 int irq;
555 int ret;
556
557 tve = dev_get_drvdata(dev);
558 memset(tve, 0, sizeof(*tve));
559
560 tve->dev = dev;
561 spin_lock_init(&tve->lock);
562
563 ddc_node = of_parse_phandle(np, "ddc-i2c-bus", 0);
564 if (ddc_node) {
565 tve->ddc = of_find_i2c_adapter_by_node(ddc_node);
566 of_node_put(ddc_node);
567 }
568
569 tve->mode = of_get_tve_mode(np);
570 if (tve->mode != TVE_MODE_VGA) {
571 dev_err(dev, "only VGA mode supported, currently\n");
572 return -EINVAL;
573 }
574
575 if (tve->mode == TVE_MODE_VGA) {
576 ret = of_property_read_u32(np, "fsl,hsync-pin",
577 &tve->di_hsync_pin);
578
579 if (ret < 0) {
580 dev_err(dev, "failed to get hsync pin\n");
581 return ret;
582 }
583
584 ret = of_property_read_u32(np, "fsl,vsync-pin",
585 &tve->di_vsync_pin);
586
587 if (ret < 0) {
588 dev_err(dev, "failed to get vsync pin\n");
589 return ret;
590 }
591 }
592
593 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
594 base = devm_ioremap_resource(dev, res);
595 if (IS_ERR(base))
596 return PTR_ERR(base);
597
598 tve_regmap_config.lock_arg = tve;
599 tve->regmap = devm_regmap_init_mmio_clk(dev, "tve", base,
600 &tve_regmap_config);
601 if (IS_ERR(tve->regmap)) {
602 dev_err(dev, "failed to init regmap: %ld\n",
603 PTR_ERR(tve->regmap));
604 return PTR_ERR(tve->regmap);
605 }
606
607 irq = platform_get_irq(pdev, 0);
608 if (irq < 0) {
609 dev_err(dev, "failed to get irq\n");
610 return irq;
611 }
612
613 ret = devm_request_threaded_irq(dev, irq, NULL,
614 imx_tve_irq_handler, IRQF_ONESHOT,
615 "imx-tve", tve);
616 if (ret < 0) {
617 dev_err(dev, "failed to request irq: %d\n", ret);
618 return ret;
619 }
620
621 tve->dac_reg = devm_regulator_get(dev, "dac");
622 if (!IS_ERR(tve->dac_reg)) {
623 if (regulator_get_voltage(tve->dac_reg) != IMX_TVE_DAC_VOLTAGE)
624 dev_warn(dev, "dac voltage is not %d uV\n", IMX_TVE_DAC_VOLTAGE);
625 ret = regulator_enable(tve->dac_reg);
626 if (ret)
627 return ret;
628 ret = devm_add_action_or_reset(dev, imx_tve_disable_regulator, tve);
629 if (ret)
630 return ret;
631 }
632
633 tve->clk = devm_clk_get(dev, "tve");
634 if (IS_ERR(tve->clk)) {
635 dev_err(dev, "failed to get high speed tve clock: %ld\n",
636 PTR_ERR(tve->clk));
637 return PTR_ERR(tve->clk);
638 }
639
640 /* this is the IPU DI clock input selector, can be parented to tve_di */
641 tve->di_sel_clk = devm_clk_get(dev, "di_sel");
642 if (IS_ERR(tve->di_sel_clk)) {
643 dev_err(dev, "failed to get ipu di mux clock: %ld\n",
644 PTR_ERR(tve->di_sel_clk));
645 return PTR_ERR(tve->di_sel_clk);
646 }
647
648 ret = tve_clk_init(tve, base);
649 if (ret < 0)
650 return ret;
651
652 ret = regmap_read(tve->regmap, TVE_COM_CONF_REG, &val);
653 if (ret < 0) {
654 dev_err(dev, "failed to read configuration register: %d\n",
655 ret);
656 return ret;
657 }
658 if (val != 0x00100000) {
659 dev_err(dev, "configuration register default value indicates this is not a TVEv2\n");
660 return -ENODEV;
661 }
662
663 /* disable cable detection for VGA mode */
664 ret = regmap_write(tve->regmap, TVE_CD_CONT_REG, 0);
665 if (ret)
666 return ret;
667
668 ret = imx_tve_register(drm, tve);
669 if (ret)
670 return ret;
671
672 return 0;
673}
674
675static const struct component_ops imx_tve_ops = {
676 .bind = imx_tve_bind,
677};
678
679static int imx_tve_probe(struct platform_device *pdev)
680{
681 struct imx_tve *tve;
682
683 tve = devm_kzalloc(&pdev->dev, sizeof(*tve), GFP_KERNEL);
684 if (!tve)
685 return -ENOMEM;
686
687 platform_set_drvdata(pdev, tve);
688
689 return component_add(&pdev->dev, &imx_tve_ops);
690}
691
692static int imx_tve_remove(struct platform_device *pdev)
693{
694 component_del(&pdev->dev, &imx_tve_ops);
695 return 0;
696}
697
698static const struct of_device_id imx_tve_dt_ids[] = {
699 { .compatible = "fsl,imx53-tve", },
700 { /* sentinel */ }
701};
702MODULE_DEVICE_TABLE(of, imx_tve_dt_ids);
703
704static struct platform_driver imx_tve_driver = {
705 .probe = imx_tve_probe,
706 .remove = imx_tve_remove,
707 .driver = {
708 .of_match_table = imx_tve_dt_ids,
709 .name = "imx-tve",
710 },
711};
712
713module_platform_driver(imx_tve_driver);
714
715MODULE_DESCRIPTION("i.MX Television Encoder driver");
716MODULE_AUTHOR("Philipp Zabel, Pengutronix");
717MODULE_LICENSE("GPL");
718MODULE_ALIAS("platform:imx-tve");