blob: 9a767fbb86c95d75719681014c0ba715ff37fa9f [file] [log] [blame]
b.liue9582032025-04-17 19:18:16 +08001// SPDX-License-Identifier: GPL-2.0
2/*
3 * Copyright (C) 2018 Linus Walleij <linus.walleij@linaro.org>
4 * Parts of this file were based on the MCDE driver by Marcus Lorentzon
5 * (C) ST-Ericsson SA 2013
6 */
7
8/**
9 * DOC: ST-Ericsson MCDE Driver
10 *
11 * The MCDE (short for multi-channel display engine) is a graphics
12 * controller found in the Ux500 chipsets, such as NovaThor U8500.
13 * It was initially conceptualized by ST Microelectronics for the
14 * successor of the Nomadik line, STn8500 but productified in the
15 * ST-Ericsson U8500 where is was used for mass-market deployments
16 * in Android phones from Samsung and Sony Ericsson.
17 *
18 * It can do 1080p30 on SDTV CCIR656, DPI-2, DBI-2 or DSI for
19 * panels with or without frame buffering and can convert most
20 * input formats including most variants of RGB and YUV.
21 *
22 * The hardware has four display pipes, and the layout is a little
23 * bit like this:
24 *
25 * Memory -> Overlay -> Channel -> FIFO -> 5 formatters -> DSI/DPI
26 * External 0..5 0..3 A,B, 3 x DSI bridge
27 * source 0..9 C0,C1 2 x DPI
28 *
29 * FIFOs A and B are for LCD and HDMI while FIFO CO/C1 are for
30 * panels with embedded buffer.
31 * 3 of the formatters are for DSI.
32 * 2 of the formatters are for DPI.
33 *
34 * Behind the formatters are the DSI or DPI ports that route to
35 * the external pins of the chip. As there are 3 DSI ports and one
36 * DPI port, it is possible to configure up to 4 display pipelines
37 * (effectively using channels 0..3) for concurrent use.
38 *
39 * In the current DRM/KMS setup, we use one external source, one overlay,
40 * one FIFO and one formatter which we connect to the simple CMA framebuffer
41 * helpers. We then provide a bridge to the DSI port, and on the DSI port
42 * bridge we connect hang a panel bridge or other bridge. This may be subject
43 * to change as we exploit more of the hardware capabilities.
44 *
45 * TODO:
46 * - Enabled damaged rectangles using drm_plane_enable_fb_damage_clips()
47 * so we can selectively just transmit the damaged area to a
48 * command-only display.
49 * - Enable mixing of more planes, possibly at the cost of moving away
50 * from using the simple framebuffer pipeline.
51 * - Enable output to bridges such as the AV8100 HDMI encoder from
52 * the DSI bridge.
53 */
54
55#include <linux/clk.h>
56#include <linux/component.h>
57#include <linux/dma-buf.h>
58#include <linux/irq.h>
59#include <linux/io.h>
60#include <linux/module.h>
61#include <linux/of_platform.h>
62#include <linux/platform_device.h>
63#include <linux/regulator/consumer.h>
64#include <linux/slab.h>
65
66#include <drm/drm_atomic_helper.h>
67#include <drm/drm_bridge.h>
68#include <drm/drm_drv.h>
69#include <drm/drm_fb_cma_helper.h>
70#include <drm/drm_fb_helper.h>
71#include <drm/drm_gem.h>
72#include <drm/drm_gem_cma_helper.h>
73#include <drm/drm_gem_framebuffer_helper.h>
74#include <drm/drm_of.h>
75#include <drm/drm_probe_helper.h>
76#include <drm/drm_panel.h>
77#include <drm/drm_vblank.h>
78
79#include "mcde_drm.h"
80
81#define DRIVER_DESC "DRM module for MCDE"
82
83#define MCDE_CR 0x00000000
84#define MCDE_CR_IFIFOEMPTYLINECOUNT_V422_SHIFT 0
85#define MCDE_CR_IFIFOEMPTYLINECOUNT_V422_MASK 0x0000003F
86#define MCDE_CR_IFIFOCTRLEN BIT(15)
87#define MCDE_CR_UFRECOVERY_MODE_V422 BIT(16)
88#define MCDE_CR_WRAP_MODE_V422_SHIFT BIT(17)
89#define MCDE_CR_AUTOCLKG_EN BIT(30)
90#define MCDE_CR_MCDEEN BIT(31)
91
92#define MCDE_CONF0 0x00000004
93#define MCDE_CONF0_SYNCMUX0 BIT(0)
94#define MCDE_CONF0_SYNCMUX1 BIT(1)
95#define MCDE_CONF0_SYNCMUX2 BIT(2)
96#define MCDE_CONF0_SYNCMUX3 BIT(3)
97#define MCDE_CONF0_SYNCMUX4 BIT(4)
98#define MCDE_CONF0_SYNCMUX5 BIT(5)
99#define MCDE_CONF0_SYNCMUX6 BIT(6)
100#define MCDE_CONF0_SYNCMUX7 BIT(7)
101#define MCDE_CONF0_IFIFOCTRLWTRMRKLVL_SHIFT 12
102#define MCDE_CONF0_IFIFOCTRLWTRMRKLVL_MASK 0x00007000
103#define MCDE_CONF0_OUTMUX0_SHIFT 16
104#define MCDE_CONF0_OUTMUX0_MASK 0x00070000
105#define MCDE_CONF0_OUTMUX1_SHIFT 19
106#define MCDE_CONF0_OUTMUX1_MASK 0x00380000
107#define MCDE_CONF0_OUTMUX2_SHIFT 22
108#define MCDE_CONF0_OUTMUX2_MASK 0x01C00000
109#define MCDE_CONF0_OUTMUX3_SHIFT 25
110#define MCDE_CONF0_OUTMUX3_MASK 0x0E000000
111#define MCDE_CONF0_OUTMUX4_SHIFT 28
112#define MCDE_CONF0_OUTMUX4_MASK 0x70000000
113
114#define MCDE_SSP 0x00000008
115#define MCDE_AIS 0x00000100
116#define MCDE_IMSCERR 0x00000110
117#define MCDE_RISERR 0x00000120
118#define MCDE_MISERR 0x00000130
119#define MCDE_SISERR 0x00000140
120
121#define MCDE_PID 0x000001FC
122#define MCDE_PID_METALFIX_VERSION_SHIFT 0
123#define MCDE_PID_METALFIX_VERSION_MASK 0x000000FF
124#define MCDE_PID_DEVELOPMENT_VERSION_SHIFT 8
125#define MCDE_PID_DEVELOPMENT_VERSION_MASK 0x0000FF00
126#define MCDE_PID_MINOR_VERSION_SHIFT 16
127#define MCDE_PID_MINOR_VERSION_MASK 0x00FF0000
128#define MCDE_PID_MAJOR_VERSION_SHIFT 24
129#define MCDE_PID_MAJOR_VERSION_MASK 0xFF000000
130
131static const struct drm_mode_config_funcs mcde_mode_config_funcs = {
132 .fb_create = drm_gem_fb_create_with_dirty,
133 .atomic_check = drm_atomic_helper_check,
134 .atomic_commit = drm_atomic_helper_commit,
135};
136
137static const struct drm_mode_config_helper_funcs mcde_mode_config_helpers = {
138 /*
139 * Using this function is necessary to commit atomic updates
140 * that need the CRTC to be enabled before a commit, as is
141 * the case with e.g. DSI displays.
142 */
143 .atomic_commit_tail = drm_atomic_helper_commit_tail_rpm,
144};
145
146static irqreturn_t mcde_irq(int irq, void *data)
147{
148 struct mcde *mcde = data;
149 u32 val;
150
151 val = readl(mcde->regs + MCDE_MISERR);
152
153 mcde_display_irq(mcde);
154
155 if (val)
156 dev_info(mcde->dev, "some error IRQ\n");
157 writel(val, mcde->regs + MCDE_RISERR);
158
159 return IRQ_HANDLED;
160}
161
162static int mcde_modeset_init(struct drm_device *drm)
163{
164 struct drm_mode_config *mode_config;
165 struct mcde *mcde = drm->dev_private;
166 int ret;
167
168 if (!mcde->bridge) {
169 dev_err(drm->dev, "no display output bridge yet\n");
170 return -EPROBE_DEFER;
171 }
172
173 mode_config = &drm->mode_config;
174 mode_config->funcs = &mcde_mode_config_funcs;
175 mode_config->helper_private = &mcde_mode_config_helpers;
176 /* This hardware can do 1080p */
177 mode_config->min_width = 1;
178 mode_config->max_width = 1920;
179 mode_config->min_height = 1;
180 mode_config->max_height = 1080;
181
182 /*
183 * Currently we only support vblank handling on the DSI bridge, using
184 * TE synchronization. If TE sync is not set up, it is still possible
185 * to push out a single update on demand, but this is hard for DRM to
186 * exploit.
187 */
188 if (mcde->te_sync) {
189 ret = drm_vblank_init(drm, 1);
190 if (ret) {
191 dev_err(drm->dev, "failed to init vblank\n");
192 goto out_config;
193 }
194 }
195
196 ret = mcde_display_init(drm);
197 if (ret) {
198 dev_err(drm->dev, "failed to init display\n");
199 goto out_config;
200 }
201
202 /*
203 * Attach the DSI bridge
204 *
205 * TODO: when adding support for the DPI bridge or several DSI bridges,
206 * we selectively connect the bridge(s) here instead of this simple
207 * attachment.
208 */
209 ret = drm_simple_display_pipe_attach_bridge(&mcde->pipe,
210 mcde->bridge);
211 if (ret) {
212 dev_err(drm->dev, "failed to attach display output bridge\n");
213 goto out_config;
214 }
215
216 drm_mode_config_reset(drm);
217 drm_kms_helper_poll_init(drm);
218
219 return 0;
220
221out_config:
222 drm_mode_config_cleanup(drm);
223 return ret;
224}
225
226static void mcde_release(struct drm_device *drm)
227{
228 struct mcde *mcde = drm->dev_private;
229
230 drm_mode_config_cleanup(drm);
231 drm_dev_fini(drm);
232 kfree(mcde);
233}
234
235DEFINE_DRM_GEM_CMA_FOPS(drm_fops);
236
237static struct drm_driver mcde_drm_driver = {
238 .driver_features =
239 DRIVER_MODESET | DRIVER_GEM | DRIVER_ATOMIC,
240 .release = mcde_release,
241 .lastclose = drm_fb_helper_lastclose,
242 .ioctls = NULL,
243 .fops = &drm_fops,
244 .name = "mcde",
245 .desc = DRIVER_DESC,
246 .date = "20180529",
247 .major = 1,
248 .minor = 0,
249 .patchlevel = 0,
250 .dumb_create = drm_gem_cma_dumb_create,
251 .gem_free_object_unlocked = drm_gem_cma_free_object,
252 .gem_vm_ops = &drm_gem_cma_vm_ops,
253
254 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
255 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
256 .gem_prime_get_sg_table = drm_gem_cma_prime_get_sg_table,
257 .gem_prime_import_sg_table = drm_gem_cma_prime_import_sg_table,
258 .gem_prime_vmap = drm_gem_cma_prime_vmap,
259 .gem_prime_vunmap = drm_gem_cma_prime_vunmap,
260 .gem_prime_mmap = drm_gem_cma_prime_mmap,
261};
262
263static int mcde_drm_bind(struct device *dev)
264{
265 struct drm_device *drm = dev_get_drvdata(dev);
266 int ret;
267
268 drm_mode_config_init(drm);
269
270 ret = component_bind_all(drm->dev, drm);
271 if (ret) {
272 dev_err(dev, "can't bind component devices\n");
273 return ret;
274 }
275
276 ret = mcde_modeset_init(drm);
277 if (ret)
278 goto unbind;
279
280 ret = drm_dev_register(drm, 0);
281 if (ret < 0)
282 goto unbind;
283
284 drm_fbdev_generic_setup(drm, 32);
285
286 return 0;
287
288unbind:
289 component_unbind_all(drm->dev, drm);
290 return ret;
291}
292
293static void mcde_drm_unbind(struct device *dev)
294{
295 struct drm_device *drm = dev_get_drvdata(dev);
296
297 drm_dev_unregister(drm);
298 drm_atomic_helper_shutdown(drm);
299 component_unbind_all(drm->dev, drm);
300}
301
302static const struct component_master_ops mcde_drm_comp_ops = {
303 .bind = mcde_drm_bind,
304 .unbind = mcde_drm_unbind,
305};
306
307static struct platform_driver *const mcde_component_drivers[] = {
308 &mcde_dsi_driver,
309};
310
311static int mcde_compare_dev(struct device *dev, void *data)
312{
313 return dev == data;
314}
315
316static int mcde_probe(struct platform_device *pdev)
317{
318 struct device *dev = &pdev->dev;
319 struct drm_device *drm;
320 struct mcde *mcde;
321 struct component_match *match = NULL;
322 struct resource *res;
323 u32 pid;
324 u32 val;
325 int irq;
326 int ret;
327 int i;
328
329 mcde = kzalloc(sizeof(*mcde), GFP_KERNEL);
330 if (!mcde)
331 return -ENOMEM;
332 mcde->dev = dev;
333
334 ret = drm_dev_init(&mcde->drm, &mcde_drm_driver, dev);
335 if (ret) {
336 kfree(mcde);
337 return ret;
338 }
339 drm = &mcde->drm;
340 drm->dev_private = mcde;
341 platform_set_drvdata(pdev, drm);
342
343 /* Enable use of the TE signal and interrupt */
344 mcde->te_sync = true;
345 /* Enable continuous updates: this is what Linux' framebuffer expects */
346 mcde->oneshot_mode = false;
347 drm->dev_private = mcde;
348
349 /* First obtain and turn on the main power */
350 mcde->epod = devm_regulator_get(dev, "epod");
351 if (IS_ERR(mcde->epod)) {
352 ret = PTR_ERR(mcde->epod);
353 dev_err(dev, "can't get EPOD regulator\n");
354 goto dev_unref;
355 }
356 ret = regulator_enable(mcde->epod);
357 if (ret) {
358 dev_err(dev, "can't enable EPOD regulator\n");
359 goto dev_unref;
360 }
361 mcde->vana = devm_regulator_get(dev, "vana");
362 if (IS_ERR(mcde->vana)) {
363 ret = PTR_ERR(mcde->vana);
364 dev_err(dev, "can't get VANA regulator\n");
365 goto regulator_epod_off;
366 }
367 ret = regulator_enable(mcde->vana);
368 if (ret) {
369 dev_err(dev, "can't enable VANA regulator\n");
370 goto regulator_epod_off;
371 }
372 /*
373 * The vendor code uses ESRAM (onchip RAM) and need to activate
374 * the v-esram34 regulator, but we don't use that yet
375 */
376
377 /* Clock the silicon so we can access the registers */
378 mcde->mcde_clk = devm_clk_get(dev, "mcde");
379 if (IS_ERR(mcde->mcde_clk)) {
380 dev_err(dev, "unable to get MCDE main clock\n");
381 ret = PTR_ERR(mcde->mcde_clk);
382 goto regulator_off;
383 }
384 ret = clk_prepare_enable(mcde->mcde_clk);
385 if (ret) {
386 dev_err(dev, "failed to enable MCDE main clock\n");
387 goto regulator_off;
388 }
389 dev_info(dev, "MCDE clk rate %lu Hz\n", clk_get_rate(mcde->mcde_clk));
390
391 mcde->lcd_clk = devm_clk_get(dev, "lcd");
392 if (IS_ERR(mcde->lcd_clk)) {
393 dev_err(dev, "unable to get LCD clock\n");
394 ret = PTR_ERR(mcde->lcd_clk);
395 goto clk_disable;
396 }
397 mcde->hdmi_clk = devm_clk_get(dev, "hdmi");
398 if (IS_ERR(mcde->hdmi_clk)) {
399 dev_err(dev, "unable to get HDMI clock\n");
400 ret = PTR_ERR(mcde->hdmi_clk);
401 goto clk_disable;
402 }
403
404 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
405 mcde->regs = devm_ioremap_resource(dev, res);
406 if (IS_ERR(mcde->regs)) {
407 dev_err(dev, "no MCDE regs\n");
408 ret = -EINVAL;
409 goto clk_disable;
410 }
411
412 irq = platform_get_irq(pdev, 0);
413 if (irq < 0) {
414 ret = irq;
415 goto clk_disable;
416 }
417
418 ret = devm_request_irq(dev, irq, mcde_irq, 0, "mcde", mcde);
419 if (ret) {
420 dev_err(dev, "failed to request irq %d\n", ret);
421 goto clk_disable;
422 }
423
424 /*
425 * Check hardware revision, we only support U8500v2 version
426 * as this was the only version used for mass market deployment,
427 * but surely you can add more versions if you have them and
428 * need them.
429 */
430 pid = readl(mcde->regs + MCDE_PID);
431 dev_info(dev, "found MCDE HW revision %d.%d (dev %d, metal fix %d)\n",
432 (pid & MCDE_PID_MAJOR_VERSION_MASK)
433 >> MCDE_PID_MAJOR_VERSION_SHIFT,
434 (pid & MCDE_PID_MINOR_VERSION_MASK)
435 >> MCDE_PID_MINOR_VERSION_SHIFT,
436 (pid & MCDE_PID_DEVELOPMENT_VERSION_MASK)
437 >> MCDE_PID_DEVELOPMENT_VERSION_SHIFT,
438 (pid & MCDE_PID_METALFIX_VERSION_MASK)
439 >> MCDE_PID_METALFIX_VERSION_SHIFT);
440 if (pid != 0x03000800) {
441 dev_err(dev, "unsupported hardware revision\n");
442 ret = -ENODEV;
443 goto clk_disable;
444 }
445
446 /* Set up the main control, watermark level at 7 */
447 val = 7 << MCDE_CONF0_IFIFOCTRLWTRMRKLVL_SHIFT;
448 /* 24 bits DPI: connect LSB Ch B to D[0:7] */
449 val |= 3 << MCDE_CONF0_OUTMUX0_SHIFT;
450 /* TV out: connect LSB Ch B to D[8:15] */
451 val |= 3 << MCDE_CONF0_OUTMUX1_SHIFT;
452 /* Don't care about this muxing */
453 val |= 0 << MCDE_CONF0_OUTMUX2_SHIFT;
454 /* 24 bits DPI: connect MID Ch B to D[24:31] */
455 val |= 4 << MCDE_CONF0_OUTMUX3_SHIFT;
456 /* 5: 24 bits DPI: connect MSB Ch B to D[32:39] */
457 val |= 5 << MCDE_CONF0_OUTMUX4_SHIFT;
458 /* Syncmux bits zero: DPI channel A and B on output pins A and B resp */
459 writel(val, mcde->regs + MCDE_CONF0);
460
461 /* Enable automatic clock gating */
462 val = readl(mcde->regs + MCDE_CR);
463 val |= MCDE_CR_MCDEEN | MCDE_CR_AUTOCLKG_EN;
464 writel(val, mcde->regs + MCDE_CR);
465
466 /* Clear any pending interrupts */
467 mcde_display_disable_irqs(mcde);
468 writel(0, mcde->regs + MCDE_IMSCERR);
469 writel(0xFFFFFFFF, mcde->regs + MCDE_RISERR);
470
471 /* Spawn child devices for the DSI ports */
472 devm_of_platform_populate(dev);
473
474 /* Create something that will match the subdrivers when we bind */
475 for (i = 0; i < ARRAY_SIZE(mcde_component_drivers); i++) {
476 struct device_driver *drv = &mcde_component_drivers[i]->driver;
477 struct device *p = NULL, *d;
478
479 while ((d = platform_find_device_by_driver(p, drv))) {
480 put_device(p);
481 component_match_add(dev, &match, mcde_compare_dev, d);
482 p = d;
483 }
484 put_device(p);
485 }
486 if (!match) {
487 dev_err(dev, "no matching components\n");
488 ret = -ENODEV;
489 goto clk_disable;
490 }
491 if (IS_ERR(match)) {
492 dev_err(dev, "could not create component match\n");
493 ret = PTR_ERR(match);
494 goto clk_disable;
495 }
496 ret = component_master_add_with_match(&pdev->dev, &mcde_drm_comp_ops,
497 match);
498 if (ret) {
499 dev_err(dev, "failed to add component master\n");
500 goto clk_disable;
501 }
502 return 0;
503
504clk_disable:
505 clk_disable_unprepare(mcde->mcde_clk);
506regulator_off:
507 regulator_disable(mcde->vana);
508regulator_epod_off:
509 regulator_disable(mcde->epod);
510dev_unref:
511 drm_dev_put(drm);
512 return ret;
513
514}
515
516static int mcde_remove(struct platform_device *pdev)
517{
518 struct drm_device *drm = platform_get_drvdata(pdev);
519 struct mcde *mcde = drm->dev_private;
520
521 component_master_del(&pdev->dev, &mcde_drm_comp_ops);
522 clk_disable_unprepare(mcde->mcde_clk);
523 regulator_disable(mcde->vana);
524 regulator_disable(mcde->epod);
525 drm_dev_put(drm);
526
527 return 0;
528}
529
530static const struct of_device_id mcde_of_match[] = {
531 {
532 .compatible = "ste,mcde",
533 },
534 {},
535};
536MODULE_DEVICE_TABLE(of, mcde_of_match);
537
538static struct platform_driver mcde_driver = {
539 .driver = {
540 .name = "mcde",
541 .of_match_table = of_match_ptr(mcde_of_match),
542 },
543 .probe = mcde_probe,
544 .remove = mcde_remove,
545};
546
547static struct platform_driver *const component_drivers[] = {
548 &mcde_dsi_driver,
549};
550
551static int __init mcde_drm_register(void)
552{
553 int ret;
554
555 ret = platform_register_drivers(component_drivers,
556 ARRAY_SIZE(component_drivers));
557 if (ret)
558 return ret;
559
560 return platform_driver_register(&mcde_driver);
561}
562
563static void __exit mcde_drm_unregister(void)
564{
565 platform_unregister_drivers(component_drivers,
566 ARRAY_SIZE(component_drivers));
567 platform_driver_unregister(&mcde_driver);
568}
569
570module_init(mcde_drm_register);
571module_exit(mcde_drm_unregister);
572
573MODULE_ALIAS("platform:mcde-drm");
574MODULE_DESCRIPTION(DRIVER_DESC);
575MODULE_AUTHOR("Linus Walleij <linus.walleij@linaro.org>");
576MODULE_LICENSE("GPL");