blob: 7c68a393391508d09c345bbd02f62a149f605a70 [file] [log] [blame]
b.liue9582032025-04-17 19:18:16 +08001// SPDX-License-Identifier: GPL-2.0-only
2/*
3 * Copyright (c) 2014 MediaTek Inc.
4 * Author: Jie Qiu <jie.qiu@mediatek.com>
5 */
6
7#include <linux/clk.h>
8#include <linux/component.h>
9#include <linux/interrupt.h>
10#include <linux/kernel.h>
11#include <linux/of.h>
12#include <linux/of_device.h>
13#include <linux/of_gpio.h>
14#include <linux/of_graph.h>
15#include <linux/pinctrl/consumer.h>
16#include <linux/platform_device.h>
17#include <linux/types.h>
18
19#include <video/videomode.h>
20
21#include <drm/drm_atomic_helper.h>
22#include <drm/drm_crtc.h>
23#include <drm/drm_of.h>
24
25#include "mtk_dpi_regs.h"
26#include "mtk_drm_ddp_comp.h"
27
28enum mtk_dpi_out_bit_num {
29 MTK_DPI_OUT_BIT_NUM_8BITS,
30 MTK_DPI_OUT_BIT_NUM_10BITS,
31 MTK_DPI_OUT_BIT_NUM_12BITS,
32 MTK_DPI_OUT_BIT_NUM_16BITS
33};
34
35enum mtk_dpi_out_yc_map {
36 MTK_DPI_OUT_YC_MAP_RGB,
37 MTK_DPI_OUT_YC_MAP_CYCY,
38 MTK_DPI_OUT_YC_MAP_YCYC,
39 MTK_DPI_OUT_YC_MAP_CY,
40 MTK_DPI_OUT_YC_MAP_YC
41};
42
43enum mtk_dpi_out_channel_swap {
44 MTK_DPI_OUT_CHANNEL_SWAP_RGB,
45 MTK_DPI_OUT_CHANNEL_SWAP_GBR,
46 MTK_DPI_OUT_CHANNEL_SWAP_BRG,
47 MTK_DPI_OUT_CHANNEL_SWAP_RBG,
48 MTK_DPI_OUT_CHANNEL_SWAP_GRB,
49 MTK_DPI_OUT_CHANNEL_SWAP_BGR
50};
51
52enum mtk_dpi_out_color_format {
53 MTK_DPI_COLOR_FORMAT_RGB
54};
55
56struct mtk_dpi {
57 struct mtk_ddp_comp ddp_comp;
58 struct drm_encoder encoder;
59 struct drm_bridge *bridge;
60 void __iomem *regs;
61 struct device *dev;
62 struct clk *engine_clk;
63 struct clk *pixel_clk;
64 struct clk *tvd_clk;
65 int irq;
66 struct drm_display_mode mode;
67 const struct mtk_dpi_conf *conf;
68 enum mtk_dpi_out_color_format color_format;
69 enum mtk_dpi_out_yc_map yc_map;
70 enum mtk_dpi_out_bit_num bit_num;
71 enum mtk_dpi_out_channel_swap channel_swap;
72 struct pinctrl *pinctrl;
73 struct pinctrl_state *pins_gpio;
74 struct pinctrl_state *pins_dpi;
75 int refcount;
76};
77
78static inline struct mtk_dpi *mtk_dpi_from_encoder(struct drm_encoder *e)
79{
80 return container_of(e, struct mtk_dpi, encoder);
81}
82
83enum mtk_dpi_polarity {
84 MTK_DPI_POLARITY_RISING,
85 MTK_DPI_POLARITY_FALLING,
86};
87
88struct mtk_dpi_polarities {
89 enum mtk_dpi_polarity de_pol;
90 enum mtk_dpi_polarity ck_pol;
91 enum mtk_dpi_polarity hsync_pol;
92 enum mtk_dpi_polarity vsync_pol;
93};
94
95struct mtk_dpi_sync_param {
96 u32 sync_width;
97 u32 front_porch;
98 u32 back_porch;
99 bool shift_half_line;
100};
101
102struct mtk_dpi_yc_limit {
103 u16 y_top;
104 u16 y_bottom;
105 u16 c_top;
106 u16 c_bottom;
107};
108
109struct mtk_dpi_conf {
110 unsigned int (*cal_factor)(int clock);
111 u32 reg_h_fre_con;
112 bool edge_sel_en;
113};
114
115static void mtk_dpi_mask(struct mtk_dpi *dpi, u32 offset, u32 val, u32 mask)
116{
117 u32 tmp = readl(dpi->regs + offset) & ~mask;
118
119 tmp |= (val & mask);
120 writel(tmp, dpi->regs + offset);
121}
122
123static void mtk_dpi_sw_reset(struct mtk_dpi *dpi, bool reset)
124{
125 mtk_dpi_mask(dpi, DPI_RET, reset ? RST : 0, RST);
126}
127
128static void mtk_dpi_enable(struct mtk_dpi *dpi)
129{
130 mtk_dpi_mask(dpi, DPI_EN, EN, EN);
131}
132
133static void mtk_dpi_disable(struct mtk_dpi *dpi)
134{
135 mtk_dpi_mask(dpi, DPI_EN, 0, EN);
136}
137
138static void mtk_dpi_config_hsync(struct mtk_dpi *dpi,
139 struct mtk_dpi_sync_param *sync)
140{
141 mtk_dpi_mask(dpi, DPI_TGEN_HWIDTH,
142 sync->sync_width << HPW, HPW_MASK);
143 mtk_dpi_mask(dpi, DPI_TGEN_HPORCH,
144 sync->back_porch << HBP, HBP_MASK);
145 mtk_dpi_mask(dpi, DPI_TGEN_HPORCH, sync->front_porch << HFP,
146 HFP_MASK);
147}
148
149static void mtk_dpi_config_vsync(struct mtk_dpi *dpi,
150 struct mtk_dpi_sync_param *sync,
151 u32 width_addr, u32 porch_addr)
152{
153 mtk_dpi_mask(dpi, width_addr,
154 sync->sync_width << VSYNC_WIDTH_SHIFT,
155 VSYNC_WIDTH_MASK);
156 mtk_dpi_mask(dpi, width_addr,
157 sync->shift_half_line << VSYNC_HALF_LINE_SHIFT,
158 VSYNC_HALF_LINE_MASK);
159 mtk_dpi_mask(dpi, porch_addr,
160 sync->back_porch << VSYNC_BACK_PORCH_SHIFT,
161 VSYNC_BACK_PORCH_MASK);
162 mtk_dpi_mask(dpi, porch_addr,
163 sync->front_porch << VSYNC_FRONT_PORCH_SHIFT,
164 VSYNC_FRONT_PORCH_MASK);
165}
166
167static void mtk_dpi_config_vsync_lodd(struct mtk_dpi *dpi,
168 struct mtk_dpi_sync_param *sync)
169{
170 mtk_dpi_config_vsync(dpi, sync, DPI_TGEN_VWIDTH, DPI_TGEN_VPORCH);
171}
172
173static void mtk_dpi_config_vsync_leven(struct mtk_dpi *dpi,
174 struct mtk_dpi_sync_param *sync)
175{
176 mtk_dpi_config_vsync(dpi, sync, DPI_TGEN_VWIDTH_LEVEN,
177 DPI_TGEN_VPORCH_LEVEN);
178}
179
180static void mtk_dpi_config_vsync_rodd(struct mtk_dpi *dpi,
181 struct mtk_dpi_sync_param *sync)
182{
183 mtk_dpi_config_vsync(dpi, sync, DPI_TGEN_VWIDTH_RODD,
184 DPI_TGEN_VPORCH_RODD);
185}
186
187static void mtk_dpi_config_vsync_reven(struct mtk_dpi *dpi,
188 struct mtk_dpi_sync_param *sync)
189{
190 mtk_dpi_config_vsync(dpi, sync, DPI_TGEN_VWIDTH_REVEN,
191 DPI_TGEN_VPORCH_REVEN);
192}
193
194static void mtk_dpi_config_pol(struct mtk_dpi *dpi,
195 struct mtk_dpi_polarities *dpi_pol)
196{
197 unsigned int pol;
198
199 pol = (dpi_pol->ck_pol == MTK_DPI_POLARITY_RISING ? 0 : CK_POL) |
200 (dpi_pol->de_pol == MTK_DPI_POLARITY_RISING ? 0 : DE_POL) |
201 (dpi_pol->hsync_pol == MTK_DPI_POLARITY_RISING ? 0 : HSYNC_POL) |
202 (dpi_pol->vsync_pol == MTK_DPI_POLARITY_RISING ? 0 : VSYNC_POL);
203 mtk_dpi_mask(dpi, DPI_OUTPUT_SETTING, pol,
204 CK_POL | DE_POL | HSYNC_POL | VSYNC_POL);
205}
206
207static void mtk_dpi_config_3d(struct mtk_dpi *dpi, bool en_3d)
208{
209 mtk_dpi_mask(dpi, DPI_CON, en_3d ? TDFP_EN : 0, TDFP_EN);
210}
211
212static void mtk_dpi_config_interface(struct mtk_dpi *dpi, bool inter)
213{
214 mtk_dpi_mask(dpi, DPI_CON, inter ? INTL_EN : 0, INTL_EN);
215}
216
217static void mtk_dpi_config_fb_size(struct mtk_dpi *dpi, u32 width, u32 height)
218{
219 mtk_dpi_mask(dpi, DPI_SIZE, width << HSIZE, HSIZE_MASK);
220 mtk_dpi_mask(dpi, DPI_SIZE, height << VSIZE, VSIZE_MASK);
221}
222
223static void mtk_dpi_config_channel_limit(struct mtk_dpi *dpi,
224 struct mtk_dpi_yc_limit *limit)
225{
226 mtk_dpi_mask(dpi, DPI_Y_LIMIT, limit->y_bottom << Y_LIMINT_BOT,
227 Y_LIMINT_BOT_MASK);
228 mtk_dpi_mask(dpi, DPI_Y_LIMIT, limit->y_top << Y_LIMINT_TOP,
229 Y_LIMINT_TOP_MASK);
230 mtk_dpi_mask(dpi, DPI_C_LIMIT, limit->c_bottom << C_LIMIT_BOT,
231 C_LIMIT_BOT_MASK);
232 mtk_dpi_mask(dpi, DPI_C_LIMIT, limit->c_top << C_LIMIT_TOP,
233 C_LIMIT_TOP_MASK);
234}
235
236static void mtk_dpi_config_bit_num(struct mtk_dpi *dpi,
237 enum mtk_dpi_out_bit_num num)
238{
239 u32 val;
240
241 switch (num) {
242 case MTK_DPI_OUT_BIT_NUM_8BITS:
243 val = OUT_BIT_8;
244 break;
245 case MTK_DPI_OUT_BIT_NUM_10BITS:
246 val = OUT_BIT_10;
247 break;
248 case MTK_DPI_OUT_BIT_NUM_12BITS:
249 val = OUT_BIT_12;
250 break;
251 case MTK_DPI_OUT_BIT_NUM_16BITS:
252 val = OUT_BIT_16;
253 break;
254 default:
255 val = OUT_BIT_8;
256 break;
257 }
258 mtk_dpi_mask(dpi, DPI_OUTPUT_SETTING, val << OUT_BIT,
259 OUT_BIT_MASK);
260}
261
262static void mtk_dpi_config_yc_map(struct mtk_dpi *dpi,
263 enum mtk_dpi_out_yc_map map)
264{
265 u32 val;
266
267 switch (map) {
268 case MTK_DPI_OUT_YC_MAP_RGB:
269 val = YC_MAP_RGB;
270 break;
271 case MTK_DPI_OUT_YC_MAP_CYCY:
272 val = YC_MAP_CYCY;
273 break;
274 case MTK_DPI_OUT_YC_MAP_YCYC:
275 val = YC_MAP_YCYC;
276 break;
277 case MTK_DPI_OUT_YC_MAP_CY:
278 val = YC_MAP_CY;
279 break;
280 case MTK_DPI_OUT_YC_MAP_YC:
281 val = YC_MAP_YC;
282 break;
283 default:
284 val = YC_MAP_RGB;
285 break;
286 }
287
288 mtk_dpi_mask(dpi, DPI_OUTPUT_SETTING, val << YC_MAP, YC_MAP_MASK);
289}
290
291static void mtk_dpi_config_channel_swap(struct mtk_dpi *dpi,
292 enum mtk_dpi_out_channel_swap swap)
293{
294 u32 val;
295
296 switch (swap) {
297 case MTK_DPI_OUT_CHANNEL_SWAP_RGB:
298 val = SWAP_RGB;
299 break;
300 case MTK_DPI_OUT_CHANNEL_SWAP_GBR:
301 val = SWAP_GBR;
302 break;
303 case MTK_DPI_OUT_CHANNEL_SWAP_BRG:
304 val = SWAP_BRG;
305 break;
306 case MTK_DPI_OUT_CHANNEL_SWAP_RBG:
307 val = SWAP_RBG;
308 break;
309 case MTK_DPI_OUT_CHANNEL_SWAP_GRB:
310 val = SWAP_GRB;
311 break;
312 case MTK_DPI_OUT_CHANNEL_SWAP_BGR:
313 val = SWAP_BGR;
314 break;
315 default:
316 val = SWAP_RGB;
317 break;
318 }
319
320 mtk_dpi_mask(dpi, DPI_OUTPUT_SETTING, val << CH_SWAP, CH_SWAP_MASK);
321}
322
323static void mtk_dpi_config_yuv422_enable(struct mtk_dpi *dpi, bool enable)
324{
325 mtk_dpi_mask(dpi, DPI_CON, enable ? YUV422_EN : 0, YUV422_EN);
326}
327
328static void mtk_dpi_config_csc_enable(struct mtk_dpi *dpi, bool enable)
329{
330 mtk_dpi_mask(dpi, DPI_CON, enable ? CSC_ENABLE : 0, CSC_ENABLE);
331}
332
333static void mtk_dpi_config_swap_input(struct mtk_dpi *dpi, bool enable)
334{
335 mtk_dpi_mask(dpi, DPI_CON, enable ? IN_RB_SWAP : 0, IN_RB_SWAP);
336}
337
338static void mtk_dpi_config_2n_h_fre(struct mtk_dpi *dpi)
339{
340 mtk_dpi_mask(dpi, dpi->conf->reg_h_fre_con, H_FRE_2N, H_FRE_2N);
341}
342
343static void mtk_dpi_config_disable_edge(struct mtk_dpi *dpi)
344{
345 if (dpi->conf->edge_sel_en)
346 mtk_dpi_mask(dpi, dpi->conf->reg_h_fre_con, 0, EDGE_SEL_EN);
347}
348
349static void mtk_dpi_config_color_format(struct mtk_dpi *dpi,
350 enum mtk_dpi_out_color_format format)
351{
352 /* only support RGB888 */
353 mtk_dpi_config_yuv422_enable(dpi, false);
354 mtk_dpi_config_csc_enable(dpi, false);
355 mtk_dpi_config_swap_input(dpi, false);
356 mtk_dpi_config_channel_swap(dpi, MTK_DPI_OUT_CHANNEL_SWAP_RGB);
357}
358
359static void mtk_dpi_power_off(struct mtk_dpi *dpi)
360{
361 if (WARN_ON(dpi->refcount == 0))
362 return;
363
364 if (--dpi->refcount != 0)
365 return;
366
367 mtk_dpi_disable(dpi);
368 clk_disable_unprepare(dpi->pixel_clk);
369 clk_disable_unprepare(dpi->engine_clk);
370}
371
372static int mtk_dpi_power_on(struct mtk_dpi *dpi)
373{
374 int ret;
375
376 if (++dpi->refcount != 1)
377 return 0;
378
379 ret = clk_prepare_enable(dpi->engine_clk);
380 if (ret) {
381 dev_err(dpi->dev, "Failed to enable engine clock: %d\n", ret);
382 goto err_refcount;
383 }
384
385 ret = clk_prepare_enable(dpi->pixel_clk);
386 if (ret) {
387 dev_err(dpi->dev, "Failed to enable pixel clock: %d\n", ret);
388 goto err_pixel;
389 }
390
391 return 0;
392
393err_pixel:
394 clk_disable_unprepare(dpi->engine_clk);
395err_refcount:
396 dpi->refcount--;
397 return ret;
398}
399
400static int mtk_dpi_set_display_mode(struct mtk_dpi *dpi,
401 struct drm_display_mode *mode)
402{
403 struct mtk_dpi_yc_limit limit;
404 struct mtk_dpi_polarities dpi_pol;
405 struct mtk_dpi_sync_param hsync;
406 struct mtk_dpi_sync_param vsync_lodd = { 0 };
407 struct mtk_dpi_sync_param vsync_leven = { 0 };
408 struct mtk_dpi_sync_param vsync_rodd = { 0 };
409 struct mtk_dpi_sync_param vsync_reven = { 0 };
410 struct videomode vm = { 0 };
411 unsigned long pll_rate;
412 unsigned int factor;
413
414 /* let pll_rate can fix the valid range of tvdpll (1G~2GHz) */
415 factor = dpi->conf->cal_factor(mode->clock);
416 drm_display_mode_to_videomode(mode, &vm);
417 pll_rate = vm.pixelclock * factor;
418
419 dev_dbg(dpi->dev, "Want PLL %lu Hz, pixel clock %lu Hz\n",
420 pll_rate, vm.pixelclock);
421
422 clk_set_rate(dpi->tvd_clk, pll_rate);
423 pll_rate = clk_get_rate(dpi->tvd_clk);
424
425 vm.pixelclock = pll_rate / factor;
426 clk_set_rate(dpi->pixel_clk, vm.pixelclock);
427 vm.pixelclock = clk_get_rate(dpi->pixel_clk);
428
429 dev_dbg(dpi->dev, "Got PLL %lu Hz, pixel clock %lu Hz\n",
430 pll_rate, vm.pixelclock);
431
432 limit.c_bottom = 0x0010;
433 limit.c_top = 0x0FE0;
434 limit.y_bottom = 0x0010;
435 limit.y_top = 0x0FE0;
436
437 dpi_pol.ck_pol = MTK_DPI_POLARITY_FALLING;
438 dpi_pol.de_pol = MTK_DPI_POLARITY_RISING;
439 dpi_pol.hsync_pol = vm.flags & DISPLAY_FLAGS_HSYNC_HIGH ?
440 MTK_DPI_POLARITY_FALLING : MTK_DPI_POLARITY_RISING;
441 dpi_pol.vsync_pol = vm.flags & DISPLAY_FLAGS_VSYNC_HIGH ?
442 MTK_DPI_POLARITY_FALLING : MTK_DPI_POLARITY_RISING;
443 hsync.sync_width = vm.hsync_len;
444 hsync.back_porch = vm.hback_porch;
445 hsync.front_porch = vm.hfront_porch;
446 hsync.shift_half_line = false;
447 vsync_lodd.sync_width = vm.vsync_len;
448 vsync_lodd.back_porch = vm.vback_porch;
449 vsync_lodd.front_porch = vm.vfront_porch;
450 vsync_lodd.shift_half_line = false;
451
452 if (vm.flags & DISPLAY_FLAGS_INTERLACED &&
453 mode->flags & DRM_MODE_FLAG_3D_MASK) {
454 vsync_leven = vsync_lodd;
455 vsync_rodd = vsync_lodd;
456 vsync_reven = vsync_lodd;
457 vsync_leven.shift_half_line = true;
458 vsync_reven.shift_half_line = true;
459 } else if (vm.flags & DISPLAY_FLAGS_INTERLACED &&
460 !(mode->flags & DRM_MODE_FLAG_3D_MASK)) {
461 vsync_leven = vsync_lodd;
462 vsync_leven.shift_half_line = true;
463 } else if (!(vm.flags & DISPLAY_FLAGS_INTERLACED) &&
464 mode->flags & DRM_MODE_FLAG_3D_MASK) {
465 vsync_rodd = vsync_lodd;
466 }
467 mtk_dpi_sw_reset(dpi, true);
468 mtk_dpi_config_pol(dpi, &dpi_pol);
469
470 mtk_dpi_config_hsync(dpi, &hsync);
471 mtk_dpi_config_vsync_lodd(dpi, &vsync_lodd);
472 mtk_dpi_config_vsync_rodd(dpi, &vsync_rodd);
473 mtk_dpi_config_vsync_leven(dpi, &vsync_leven);
474 mtk_dpi_config_vsync_reven(dpi, &vsync_reven);
475
476 mtk_dpi_config_3d(dpi, !!(mode->flags & DRM_MODE_FLAG_3D_MASK));
477 mtk_dpi_config_interface(dpi, !!(vm.flags &
478 DISPLAY_FLAGS_INTERLACED));
479 if (vm.flags & DISPLAY_FLAGS_INTERLACED)
480 mtk_dpi_config_fb_size(dpi, vm.hactive, vm.vactive >> 1);
481 else
482 mtk_dpi_config_fb_size(dpi, vm.hactive, vm.vactive);
483
484 mtk_dpi_config_channel_limit(dpi, &limit);
485 mtk_dpi_config_bit_num(dpi, dpi->bit_num);
486 mtk_dpi_config_channel_swap(dpi, dpi->channel_swap);
487 mtk_dpi_config_yc_map(dpi, dpi->yc_map);
488 mtk_dpi_config_color_format(dpi, dpi->color_format);
489 mtk_dpi_config_2n_h_fre(dpi);
490 mtk_dpi_config_disable_edge(dpi);
491 mtk_dpi_sw_reset(dpi, false);
492
493 return 0;
494}
495
496static void mtk_dpi_encoder_destroy(struct drm_encoder *encoder)
497{
498 drm_encoder_cleanup(encoder);
499}
500
501static const struct drm_encoder_funcs mtk_dpi_encoder_funcs = {
502 .destroy = mtk_dpi_encoder_destroy,
503};
504
505static bool mtk_dpi_encoder_mode_fixup(struct drm_encoder *encoder,
506 const struct drm_display_mode *mode,
507 struct drm_display_mode *adjusted_mode)
508{
509 return true;
510}
511
512static void mtk_dpi_encoder_mode_set(struct drm_encoder *encoder,
513 struct drm_display_mode *mode,
514 struct drm_display_mode *adjusted_mode)
515{
516 struct mtk_dpi *dpi = mtk_dpi_from_encoder(encoder);
517
518 drm_mode_copy(&dpi->mode, adjusted_mode);
519}
520
521static void mtk_dpi_encoder_disable(struct drm_encoder *encoder)
522{
523 struct mtk_dpi *dpi = mtk_dpi_from_encoder(encoder);
524
525 mtk_dpi_power_off(dpi);
526
527 if (dpi->pinctrl && dpi->pins_gpio)
528 pinctrl_select_state(dpi->pinctrl, dpi->pins_gpio);
529}
530
531static void mtk_dpi_encoder_enable(struct drm_encoder *encoder)
532{
533 struct mtk_dpi *dpi = mtk_dpi_from_encoder(encoder);
534
535 if (dpi->pinctrl && dpi->pins_dpi)
536 pinctrl_select_state(dpi->pinctrl, dpi->pins_dpi);
537
538 mtk_dpi_power_on(dpi);
539 mtk_dpi_set_display_mode(dpi, &dpi->mode);
540 mtk_dpi_enable(dpi);
541}
542
543static int mtk_dpi_atomic_check(struct drm_encoder *encoder,
544 struct drm_crtc_state *crtc_state,
545 struct drm_connector_state *conn_state)
546{
547 return 0;
548}
549
550static const struct drm_encoder_helper_funcs mtk_dpi_encoder_helper_funcs = {
551 .mode_fixup = mtk_dpi_encoder_mode_fixup,
552 .mode_set = mtk_dpi_encoder_mode_set,
553 .disable = mtk_dpi_encoder_disable,
554 .enable = mtk_dpi_encoder_enable,
555 .atomic_check = mtk_dpi_atomic_check,
556};
557
558static void mtk_dpi_start(struct mtk_ddp_comp *comp)
559{
560 struct mtk_dpi *dpi = container_of(comp, struct mtk_dpi, ddp_comp);
561
562 mtk_dpi_power_on(dpi);
563}
564
565static void mtk_dpi_stop(struct mtk_ddp_comp *comp)
566{
567 struct mtk_dpi *dpi = container_of(comp, struct mtk_dpi, ddp_comp);
568
569 mtk_dpi_power_off(dpi);
570}
571
572static const struct mtk_ddp_comp_funcs mtk_dpi_funcs = {
573 .start = mtk_dpi_start,
574 .stop = mtk_dpi_stop,
575};
576
577static int mtk_dpi_bind(struct device *dev, struct device *master, void *data)
578{
579 struct mtk_dpi *dpi = dev_get_drvdata(dev);
580 struct drm_device *drm_dev = data;
581 int ret;
582
583 ret = mtk_ddp_comp_register(drm_dev, &dpi->ddp_comp);
584 if (ret < 0) {
585 dev_err(dev, "Failed to register component %pOF: %d\n",
586 dev->of_node, ret);
587 return ret;
588 }
589
590 ret = drm_encoder_init(drm_dev, &dpi->encoder, &mtk_dpi_encoder_funcs,
591 DRM_MODE_ENCODER_TMDS, NULL);
592 if (ret) {
593 dev_err(dev, "Failed to initialize decoder: %d\n", ret);
594 goto err_unregister;
595 }
596 drm_encoder_helper_add(&dpi->encoder, &mtk_dpi_encoder_helper_funcs);
597
598 /* Currently DPI0 is fixed to be driven by OVL1 */
599 dpi->encoder.possible_crtcs = BIT(1);
600
601 ret = drm_bridge_attach(&dpi->encoder, dpi->bridge, NULL);
602 if (ret) {
603 dev_err(dev, "Failed to attach bridge: %d\n", ret);
604 goto err_cleanup;
605 }
606
607 dpi->bit_num = MTK_DPI_OUT_BIT_NUM_8BITS;
608 dpi->channel_swap = MTK_DPI_OUT_CHANNEL_SWAP_RGB;
609 dpi->yc_map = MTK_DPI_OUT_YC_MAP_RGB;
610 dpi->color_format = MTK_DPI_COLOR_FORMAT_RGB;
611
612 return 0;
613
614err_cleanup:
615 drm_encoder_cleanup(&dpi->encoder);
616err_unregister:
617 mtk_ddp_comp_unregister(drm_dev, &dpi->ddp_comp);
618 return ret;
619}
620
621static void mtk_dpi_unbind(struct device *dev, struct device *master,
622 void *data)
623{
624 struct mtk_dpi *dpi = dev_get_drvdata(dev);
625 struct drm_device *drm_dev = data;
626
627 drm_encoder_cleanup(&dpi->encoder);
628 mtk_ddp_comp_unregister(drm_dev, &dpi->ddp_comp);
629}
630
631static const struct component_ops mtk_dpi_component_ops = {
632 .bind = mtk_dpi_bind,
633 .unbind = mtk_dpi_unbind,
634};
635
636static unsigned int mt8173_calculate_factor(int clock)
637{
638 if (clock <= 27000)
639 return 3 << 4;
640 else if (clock <= 84000)
641 return 3 << 3;
642 else if (clock <= 167000)
643 return 3 << 2;
644 else
645 return 3 << 1;
646}
647
648static unsigned int mt2701_calculate_factor(int clock)
649{
650 if (clock <= 64000)
651 return 4;
652 else if (clock <= 128000)
653 return 2;
654 else
655 return 1;
656}
657
658static const struct mtk_dpi_conf mt8173_conf = {
659 .cal_factor = mt8173_calculate_factor,
660 .reg_h_fre_con = 0xe0,
661};
662
663static const struct mtk_dpi_conf mt2701_conf = {
664 .cal_factor = mt2701_calculate_factor,
665 .reg_h_fre_con = 0xb0,
666 .edge_sel_en = true,
667};
668
669static int mtk_dpi_probe(struct platform_device *pdev)
670{
671 struct device *dev = &pdev->dev;
672 struct mtk_dpi *dpi;
673 struct resource *mem;
674 int comp_id;
675 int ret;
676
677 dpi = devm_kzalloc(dev, sizeof(*dpi), GFP_KERNEL);
678 if (!dpi)
679 return -ENOMEM;
680
681 dpi->dev = dev;
682 dpi->conf = (struct mtk_dpi_conf *)of_device_get_match_data(dev);
683
684 dpi->pinctrl = devm_pinctrl_get(&pdev->dev);
685 if (IS_ERR(dpi->pinctrl)) {
686 dpi->pinctrl = NULL;
687 dev_dbg(&pdev->dev, "Cannot find pinctrl!\n");
688 }
689 if (dpi->pinctrl) {
690 dpi->pins_gpio = pinctrl_lookup_state(dpi->pinctrl, "sleep");
691 if (IS_ERR(dpi->pins_gpio)) {
692 dpi->pins_gpio = NULL;
693 dev_dbg(&pdev->dev, "Cannot find pinctrl idle!\n");
694 }
695 if (dpi->pins_gpio)
696 pinctrl_select_state(dpi->pinctrl, dpi->pins_gpio);
697
698 dpi->pins_dpi = pinctrl_lookup_state(dpi->pinctrl, "default");
699 if (IS_ERR(dpi->pins_dpi)) {
700 dpi->pins_dpi = NULL;
701 dev_dbg(&pdev->dev, "Cannot find pinctrl active!\n");
702 }
703 }
704 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
705 dpi->regs = devm_ioremap_resource(dev, mem);
706 if (IS_ERR(dpi->regs)) {
707 ret = PTR_ERR(dpi->regs);
708 dev_err(dev, "Failed to ioremap mem resource: %d\n", ret);
709 return ret;
710 }
711
712 dpi->engine_clk = devm_clk_get(dev, "engine");
713 if (IS_ERR(dpi->engine_clk)) {
714 ret = PTR_ERR(dpi->engine_clk);
715 dev_err(dev, "Failed to get engine clock: %d\n", ret);
716 return ret;
717 }
718
719 dpi->pixel_clk = devm_clk_get(dev, "pixel");
720 if (IS_ERR(dpi->pixel_clk)) {
721 ret = PTR_ERR(dpi->pixel_clk);
722 dev_err(dev, "Failed to get pixel clock: %d\n", ret);
723 return ret;
724 }
725
726 dpi->tvd_clk = devm_clk_get(dev, "pll");
727 if (IS_ERR(dpi->tvd_clk)) {
728 ret = PTR_ERR(dpi->tvd_clk);
729 dev_err(dev, "Failed to get tvdpll clock: %d\n", ret);
730 return ret;
731 }
732
733 dpi->irq = platform_get_irq(pdev, 0);
734 if (dpi->irq <= 0) {
735 dev_err(dev, "Failed to get irq: %d\n", dpi->irq);
736 return -EINVAL;
737 }
738
739 ret = drm_of_find_panel_or_bridge(dev->of_node, 0, 0,
740 NULL, &dpi->bridge);
741 if (ret)
742 return ret;
743
744 dev_info(dev, "Found bridge node: %pOF\n", dpi->bridge->of_node);
745
746 comp_id = mtk_ddp_comp_get_id(dev->of_node, MTK_DPI);
747 if (comp_id < 0) {
748 dev_err(dev, "Failed to identify by alias: %d\n", comp_id);
749 return comp_id;
750 }
751
752 ret = mtk_ddp_comp_init(dev, dev->of_node, &dpi->ddp_comp, comp_id,
753 &mtk_dpi_funcs);
754 if (ret) {
755 dev_err(dev, "Failed to initialize component: %d\n", ret);
756 return ret;
757 }
758
759 platform_set_drvdata(pdev, dpi);
760
761 ret = component_add(dev, &mtk_dpi_component_ops);
762 if (ret) {
763 dev_err(dev, "Failed to add component: %d\n", ret);
764 return ret;
765 }
766
767 return 0;
768}
769
770static int mtk_dpi_remove(struct platform_device *pdev)
771{
772 component_del(&pdev->dev, &mtk_dpi_component_ops);
773
774 return 0;
775}
776
777static const struct of_device_id mtk_dpi_of_ids[] = {
778 { .compatible = "mediatek,mt2701-dpi",
779 .data = &mt2701_conf,
780 },
781 { .compatible = "mediatek,mt8173-dpi",
782 .data = &mt8173_conf,
783 },
784 { },
785};
786
787struct platform_driver mtk_dpi_driver = {
788 .probe = mtk_dpi_probe,
789 .remove = mtk_dpi_remove,
790 .driver = {
791 .name = "mediatek-dpi",
792 .of_match_table = mtk_dpi_of_ids,
793 },
794};