b.liu | e958203 | 2025-04-17 19:18:16 +0800 | [diff] [blame^] | 1 | /* |
| 2 | * Copyright 2008 Advanced Micro Devices, Inc. |
| 3 | * Copyright 2008 Red Hat Inc. |
| 4 | * Copyright 2009 Jerome Glisse. |
| 5 | * |
| 6 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 7 | * copy of this software and associated documentation files (the "Software"), |
| 8 | * to deal in the Software without restriction, including without limitation |
| 9 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 10 | * and/or sell copies of the Software, and to permit persons to whom the |
| 11 | * Software is furnished to do so, subject to the following conditions: |
| 12 | * |
| 13 | * The above copyright notice and this permission notice shall be included in |
| 14 | * all copies or substantial portions of the Software. |
| 15 | * |
| 16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 19 | * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR |
| 20 | * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, |
| 21 | * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR |
| 22 | * OTHER DEALINGS IN THE SOFTWARE. |
| 23 | * |
| 24 | * Authors: Dave Airlie |
| 25 | * Alex Deucher |
| 26 | * Jerome Glisse |
| 27 | */ |
| 28 | |
| 29 | #include <linux/seq_file.h> |
| 30 | #include <linux/slab.h> |
| 31 | #include <linux/firmware.h> |
| 32 | #include <linux/module.h> |
| 33 | |
| 34 | #include <drm/drm_debugfs.h> |
| 35 | #include <drm/drm_device.h> |
| 36 | #include <drm/drm_file.h> |
| 37 | #include <drm/drm_fourcc.h> |
| 38 | #include <drm/drm_pci.h> |
| 39 | #include <drm/drm_vblank.h> |
| 40 | #include <drm/radeon_drm.h> |
| 41 | |
| 42 | #include "atom.h" |
| 43 | #include "r100_reg_safe.h" |
| 44 | #include "r100d.h" |
| 45 | #include "radeon.h" |
| 46 | #include "radeon_asic.h" |
| 47 | #include "radeon_reg.h" |
| 48 | #include "rn50_reg_safe.h" |
| 49 | #include "rs100d.h" |
| 50 | #include "rv200d.h" |
| 51 | #include "rv250d.h" |
| 52 | |
| 53 | /* Firmware Names */ |
| 54 | #define FIRMWARE_R100 "radeon/R100_cp.bin" |
| 55 | #define FIRMWARE_R200 "radeon/R200_cp.bin" |
| 56 | #define FIRMWARE_R300 "radeon/R300_cp.bin" |
| 57 | #define FIRMWARE_R420 "radeon/R420_cp.bin" |
| 58 | #define FIRMWARE_RS690 "radeon/RS690_cp.bin" |
| 59 | #define FIRMWARE_RS600 "radeon/RS600_cp.bin" |
| 60 | #define FIRMWARE_R520 "radeon/R520_cp.bin" |
| 61 | |
| 62 | MODULE_FIRMWARE(FIRMWARE_R100); |
| 63 | MODULE_FIRMWARE(FIRMWARE_R200); |
| 64 | MODULE_FIRMWARE(FIRMWARE_R300); |
| 65 | MODULE_FIRMWARE(FIRMWARE_R420); |
| 66 | MODULE_FIRMWARE(FIRMWARE_RS690); |
| 67 | MODULE_FIRMWARE(FIRMWARE_RS600); |
| 68 | MODULE_FIRMWARE(FIRMWARE_R520); |
| 69 | |
| 70 | #include "r100_track.h" |
| 71 | |
| 72 | /* This files gather functions specifics to: |
| 73 | * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280 |
| 74 | * and others in some cases. |
| 75 | */ |
| 76 | |
| 77 | static bool r100_is_in_vblank(struct radeon_device *rdev, int crtc) |
| 78 | { |
| 79 | if (crtc == 0) { |
| 80 | if (RREG32(RADEON_CRTC_STATUS) & RADEON_CRTC_VBLANK_CUR) |
| 81 | return true; |
| 82 | else |
| 83 | return false; |
| 84 | } else { |
| 85 | if (RREG32(RADEON_CRTC2_STATUS) & RADEON_CRTC2_VBLANK_CUR) |
| 86 | return true; |
| 87 | else |
| 88 | return false; |
| 89 | } |
| 90 | } |
| 91 | |
| 92 | static bool r100_is_counter_moving(struct radeon_device *rdev, int crtc) |
| 93 | { |
| 94 | u32 vline1, vline2; |
| 95 | |
| 96 | if (crtc == 0) { |
| 97 | vline1 = (RREG32(RADEON_CRTC_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL; |
| 98 | vline2 = (RREG32(RADEON_CRTC_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL; |
| 99 | } else { |
| 100 | vline1 = (RREG32(RADEON_CRTC2_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL; |
| 101 | vline2 = (RREG32(RADEON_CRTC2_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL; |
| 102 | } |
| 103 | if (vline1 != vline2) |
| 104 | return true; |
| 105 | else |
| 106 | return false; |
| 107 | } |
| 108 | |
| 109 | /** |
| 110 | * r100_wait_for_vblank - vblank wait asic callback. |
| 111 | * |
| 112 | * @rdev: radeon_device pointer |
| 113 | * @crtc: crtc to wait for vblank on |
| 114 | * |
| 115 | * Wait for vblank on the requested crtc (r1xx-r4xx). |
| 116 | */ |
| 117 | void r100_wait_for_vblank(struct radeon_device *rdev, int crtc) |
| 118 | { |
| 119 | unsigned i = 0; |
| 120 | |
| 121 | if (crtc >= rdev->num_crtc) |
| 122 | return; |
| 123 | |
| 124 | if (crtc == 0) { |
| 125 | if (!(RREG32(RADEON_CRTC_GEN_CNTL) & RADEON_CRTC_EN)) |
| 126 | return; |
| 127 | } else { |
| 128 | if (!(RREG32(RADEON_CRTC2_GEN_CNTL) & RADEON_CRTC2_EN)) |
| 129 | return; |
| 130 | } |
| 131 | |
| 132 | /* depending on when we hit vblank, we may be close to active; if so, |
| 133 | * wait for another frame. |
| 134 | */ |
| 135 | while (r100_is_in_vblank(rdev, crtc)) { |
| 136 | if (i++ % 100 == 0) { |
| 137 | if (!r100_is_counter_moving(rdev, crtc)) |
| 138 | break; |
| 139 | } |
| 140 | } |
| 141 | |
| 142 | while (!r100_is_in_vblank(rdev, crtc)) { |
| 143 | if (i++ % 100 == 0) { |
| 144 | if (!r100_is_counter_moving(rdev, crtc)) |
| 145 | break; |
| 146 | } |
| 147 | } |
| 148 | } |
| 149 | |
| 150 | /** |
| 151 | * r100_page_flip - pageflip callback. |
| 152 | * |
| 153 | * @rdev: radeon_device pointer |
| 154 | * @crtc_id: crtc to cleanup pageflip on |
| 155 | * @crtc_base: new address of the crtc (GPU MC address) |
| 156 | * |
| 157 | * Does the actual pageflip (r1xx-r4xx). |
| 158 | * During vblank we take the crtc lock and wait for the update_pending |
| 159 | * bit to go high, when it does, we release the lock, and allow the |
| 160 | * double buffered update to take place. |
| 161 | */ |
| 162 | void r100_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base, bool async) |
| 163 | { |
| 164 | struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id]; |
| 165 | u32 tmp = ((u32)crtc_base) | RADEON_CRTC_OFFSET__OFFSET_LOCK; |
| 166 | int i; |
| 167 | |
| 168 | /* Lock the graphics update lock */ |
| 169 | /* update the scanout addresses */ |
| 170 | WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp); |
| 171 | |
| 172 | /* Wait for update_pending to go high. */ |
| 173 | for (i = 0; i < rdev->usec_timeout; i++) { |
| 174 | if (RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) & RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET) |
| 175 | break; |
| 176 | udelay(1); |
| 177 | } |
| 178 | DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n"); |
| 179 | |
| 180 | /* Unlock the lock, so double-buffering can take place inside vblank */ |
| 181 | tmp &= ~RADEON_CRTC_OFFSET__OFFSET_LOCK; |
| 182 | WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp); |
| 183 | |
| 184 | } |
| 185 | |
| 186 | /** |
| 187 | * r100_page_flip_pending - check if page flip is still pending |
| 188 | * |
| 189 | * @rdev: radeon_device pointer |
| 190 | * @crtc_id: crtc to check |
| 191 | * |
| 192 | * Check if the last pagefilp is still pending (r1xx-r4xx). |
| 193 | * Returns the current update pending status. |
| 194 | */ |
| 195 | bool r100_page_flip_pending(struct radeon_device *rdev, int crtc_id) |
| 196 | { |
| 197 | struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id]; |
| 198 | |
| 199 | /* Return current update_pending status: */ |
| 200 | return !!(RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) & |
| 201 | RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET); |
| 202 | } |
| 203 | |
| 204 | /** |
| 205 | * r100_pm_get_dynpm_state - look up dynpm power state callback. |
| 206 | * |
| 207 | * @rdev: radeon_device pointer |
| 208 | * |
| 209 | * Look up the optimal power state based on the |
| 210 | * current state of the GPU (r1xx-r5xx). |
| 211 | * Used for dynpm only. |
| 212 | */ |
| 213 | void r100_pm_get_dynpm_state(struct radeon_device *rdev) |
| 214 | { |
| 215 | int i; |
| 216 | rdev->pm.dynpm_can_upclock = true; |
| 217 | rdev->pm.dynpm_can_downclock = true; |
| 218 | |
| 219 | switch (rdev->pm.dynpm_planned_action) { |
| 220 | case DYNPM_ACTION_MINIMUM: |
| 221 | rdev->pm.requested_power_state_index = 0; |
| 222 | rdev->pm.dynpm_can_downclock = false; |
| 223 | break; |
| 224 | case DYNPM_ACTION_DOWNCLOCK: |
| 225 | if (rdev->pm.current_power_state_index == 0) { |
| 226 | rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index; |
| 227 | rdev->pm.dynpm_can_downclock = false; |
| 228 | } else { |
| 229 | if (rdev->pm.active_crtc_count > 1) { |
| 230 | for (i = 0; i < rdev->pm.num_power_states; i++) { |
| 231 | if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY) |
| 232 | continue; |
| 233 | else if (i >= rdev->pm.current_power_state_index) { |
| 234 | rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index; |
| 235 | break; |
| 236 | } else { |
| 237 | rdev->pm.requested_power_state_index = i; |
| 238 | break; |
| 239 | } |
| 240 | } |
| 241 | } else |
| 242 | rdev->pm.requested_power_state_index = |
| 243 | rdev->pm.current_power_state_index - 1; |
| 244 | } |
| 245 | /* don't use the power state if crtcs are active and no display flag is set */ |
| 246 | if ((rdev->pm.active_crtc_count > 0) && |
| 247 | (rdev->pm.power_state[rdev->pm.requested_power_state_index].clock_info[0].flags & |
| 248 | RADEON_PM_MODE_NO_DISPLAY)) { |
| 249 | rdev->pm.requested_power_state_index++; |
| 250 | } |
| 251 | break; |
| 252 | case DYNPM_ACTION_UPCLOCK: |
| 253 | if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) { |
| 254 | rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index; |
| 255 | rdev->pm.dynpm_can_upclock = false; |
| 256 | } else { |
| 257 | if (rdev->pm.active_crtc_count > 1) { |
| 258 | for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) { |
| 259 | if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY) |
| 260 | continue; |
| 261 | else if (i <= rdev->pm.current_power_state_index) { |
| 262 | rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index; |
| 263 | break; |
| 264 | } else { |
| 265 | rdev->pm.requested_power_state_index = i; |
| 266 | break; |
| 267 | } |
| 268 | } |
| 269 | } else |
| 270 | rdev->pm.requested_power_state_index = |
| 271 | rdev->pm.current_power_state_index + 1; |
| 272 | } |
| 273 | break; |
| 274 | case DYNPM_ACTION_DEFAULT: |
| 275 | rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index; |
| 276 | rdev->pm.dynpm_can_upclock = false; |
| 277 | break; |
| 278 | case DYNPM_ACTION_NONE: |
| 279 | default: |
| 280 | DRM_ERROR("Requested mode for not defined action\n"); |
| 281 | return; |
| 282 | } |
| 283 | /* only one clock mode per power state */ |
| 284 | rdev->pm.requested_clock_mode_index = 0; |
| 285 | |
| 286 | DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n", |
| 287 | rdev->pm.power_state[rdev->pm.requested_power_state_index]. |
| 288 | clock_info[rdev->pm.requested_clock_mode_index].sclk, |
| 289 | rdev->pm.power_state[rdev->pm.requested_power_state_index]. |
| 290 | clock_info[rdev->pm.requested_clock_mode_index].mclk, |
| 291 | rdev->pm.power_state[rdev->pm.requested_power_state_index]. |
| 292 | pcie_lanes); |
| 293 | } |
| 294 | |
| 295 | /** |
| 296 | * r100_pm_init_profile - Initialize power profiles callback. |
| 297 | * |
| 298 | * @rdev: radeon_device pointer |
| 299 | * |
| 300 | * Initialize the power states used in profile mode |
| 301 | * (r1xx-r3xx). |
| 302 | * Used for profile mode only. |
| 303 | */ |
| 304 | void r100_pm_init_profile(struct radeon_device *rdev) |
| 305 | { |
| 306 | /* default */ |
| 307 | rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index; |
| 308 | rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; |
| 309 | rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0; |
| 310 | rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0; |
| 311 | /* low sh */ |
| 312 | rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0; |
| 313 | rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0; |
| 314 | rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0; |
| 315 | rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0; |
| 316 | /* mid sh */ |
| 317 | rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0; |
| 318 | rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0; |
| 319 | rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0; |
| 320 | rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0; |
| 321 | /* high sh */ |
| 322 | rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0; |
| 323 | rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; |
| 324 | rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0; |
| 325 | rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0; |
| 326 | /* low mh */ |
| 327 | rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0; |
| 328 | rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; |
| 329 | rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0; |
| 330 | rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0; |
| 331 | /* mid mh */ |
| 332 | rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0; |
| 333 | rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; |
| 334 | rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0; |
| 335 | rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0; |
| 336 | /* high mh */ |
| 337 | rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0; |
| 338 | rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; |
| 339 | rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0; |
| 340 | rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0; |
| 341 | } |
| 342 | |
| 343 | /** |
| 344 | * r100_pm_misc - set additional pm hw parameters callback. |
| 345 | * |
| 346 | * @rdev: radeon_device pointer |
| 347 | * |
| 348 | * Set non-clock parameters associated with a power state |
| 349 | * (voltage, pcie lanes, etc.) (r1xx-r4xx). |
| 350 | */ |
| 351 | void r100_pm_misc(struct radeon_device *rdev) |
| 352 | { |
| 353 | int requested_index = rdev->pm.requested_power_state_index; |
| 354 | struct radeon_power_state *ps = &rdev->pm.power_state[requested_index]; |
| 355 | struct radeon_voltage *voltage = &ps->clock_info[0].voltage; |
| 356 | u32 tmp, sclk_cntl, sclk_cntl2, sclk_more_cntl; |
| 357 | |
| 358 | if ((voltage->type == VOLTAGE_GPIO) && (voltage->gpio.valid)) { |
| 359 | if (ps->misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) { |
| 360 | tmp = RREG32(voltage->gpio.reg); |
| 361 | if (voltage->active_high) |
| 362 | tmp |= voltage->gpio.mask; |
| 363 | else |
| 364 | tmp &= ~(voltage->gpio.mask); |
| 365 | WREG32(voltage->gpio.reg, tmp); |
| 366 | if (voltage->delay) |
| 367 | udelay(voltage->delay); |
| 368 | } else { |
| 369 | tmp = RREG32(voltage->gpio.reg); |
| 370 | if (voltage->active_high) |
| 371 | tmp &= ~voltage->gpio.mask; |
| 372 | else |
| 373 | tmp |= voltage->gpio.mask; |
| 374 | WREG32(voltage->gpio.reg, tmp); |
| 375 | if (voltage->delay) |
| 376 | udelay(voltage->delay); |
| 377 | } |
| 378 | } |
| 379 | |
| 380 | sclk_cntl = RREG32_PLL(SCLK_CNTL); |
| 381 | sclk_cntl2 = RREG32_PLL(SCLK_CNTL2); |
| 382 | sclk_cntl2 &= ~REDUCED_SPEED_SCLK_SEL(3); |
| 383 | sclk_more_cntl = RREG32_PLL(SCLK_MORE_CNTL); |
| 384 | sclk_more_cntl &= ~VOLTAGE_DELAY_SEL(3); |
| 385 | if (ps->misc & ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN) { |
| 386 | sclk_more_cntl |= REDUCED_SPEED_SCLK_EN; |
| 387 | if (ps->misc & ATOM_PM_MISCINFO_DYN_CLK_3D_IDLE) |
| 388 | sclk_cntl2 |= REDUCED_SPEED_SCLK_MODE; |
| 389 | else |
| 390 | sclk_cntl2 &= ~REDUCED_SPEED_SCLK_MODE; |
| 391 | if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2) |
| 392 | sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(0); |
| 393 | else if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4) |
| 394 | sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(2); |
| 395 | } else |
| 396 | sclk_more_cntl &= ~REDUCED_SPEED_SCLK_EN; |
| 397 | |
| 398 | if (ps->misc & ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN) { |
| 399 | sclk_more_cntl |= IO_CG_VOLTAGE_DROP; |
| 400 | if (voltage->delay) { |
| 401 | sclk_more_cntl |= VOLTAGE_DROP_SYNC; |
| 402 | switch (voltage->delay) { |
| 403 | case 33: |
| 404 | sclk_more_cntl |= VOLTAGE_DELAY_SEL(0); |
| 405 | break; |
| 406 | case 66: |
| 407 | sclk_more_cntl |= VOLTAGE_DELAY_SEL(1); |
| 408 | break; |
| 409 | case 99: |
| 410 | sclk_more_cntl |= VOLTAGE_DELAY_SEL(2); |
| 411 | break; |
| 412 | case 132: |
| 413 | sclk_more_cntl |= VOLTAGE_DELAY_SEL(3); |
| 414 | break; |
| 415 | } |
| 416 | } else |
| 417 | sclk_more_cntl &= ~VOLTAGE_DROP_SYNC; |
| 418 | } else |
| 419 | sclk_more_cntl &= ~IO_CG_VOLTAGE_DROP; |
| 420 | |
| 421 | if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN) |
| 422 | sclk_cntl &= ~FORCE_HDP; |
| 423 | else |
| 424 | sclk_cntl |= FORCE_HDP; |
| 425 | |
| 426 | WREG32_PLL(SCLK_CNTL, sclk_cntl); |
| 427 | WREG32_PLL(SCLK_CNTL2, sclk_cntl2); |
| 428 | WREG32_PLL(SCLK_MORE_CNTL, sclk_more_cntl); |
| 429 | |
| 430 | /* set pcie lanes */ |
| 431 | if ((rdev->flags & RADEON_IS_PCIE) && |
| 432 | !(rdev->flags & RADEON_IS_IGP) && |
| 433 | rdev->asic->pm.set_pcie_lanes && |
| 434 | (ps->pcie_lanes != |
| 435 | rdev->pm.power_state[rdev->pm.current_power_state_index].pcie_lanes)) { |
| 436 | radeon_set_pcie_lanes(rdev, |
| 437 | ps->pcie_lanes); |
| 438 | DRM_DEBUG_DRIVER("Setting: p: %d\n", ps->pcie_lanes); |
| 439 | } |
| 440 | } |
| 441 | |
| 442 | /** |
| 443 | * r100_pm_prepare - pre-power state change callback. |
| 444 | * |
| 445 | * @rdev: radeon_device pointer |
| 446 | * |
| 447 | * Prepare for a power state change (r1xx-r4xx). |
| 448 | */ |
| 449 | void r100_pm_prepare(struct radeon_device *rdev) |
| 450 | { |
| 451 | struct drm_device *ddev = rdev->ddev; |
| 452 | struct drm_crtc *crtc; |
| 453 | struct radeon_crtc *radeon_crtc; |
| 454 | u32 tmp; |
| 455 | |
| 456 | /* disable any active CRTCs */ |
| 457 | list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) { |
| 458 | radeon_crtc = to_radeon_crtc(crtc); |
| 459 | if (radeon_crtc->enabled) { |
| 460 | if (radeon_crtc->crtc_id) { |
| 461 | tmp = RREG32(RADEON_CRTC2_GEN_CNTL); |
| 462 | tmp |= RADEON_CRTC2_DISP_REQ_EN_B; |
| 463 | WREG32(RADEON_CRTC2_GEN_CNTL, tmp); |
| 464 | } else { |
| 465 | tmp = RREG32(RADEON_CRTC_GEN_CNTL); |
| 466 | tmp |= RADEON_CRTC_DISP_REQ_EN_B; |
| 467 | WREG32(RADEON_CRTC_GEN_CNTL, tmp); |
| 468 | } |
| 469 | } |
| 470 | } |
| 471 | } |
| 472 | |
| 473 | /** |
| 474 | * r100_pm_finish - post-power state change callback. |
| 475 | * |
| 476 | * @rdev: radeon_device pointer |
| 477 | * |
| 478 | * Clean up after a power state change (r1xx-r4xx). |
| 479 | */ |
| 480 | void r100_pm_finish(struct radeon_device *rdev) |
| 481 | { |
| 482 | struct drm_device *ddev = rdev->ddev; |
| 483 | struct drm_crtc *crtc; |
| 484 | struct radeon_crtc *radeon_crtc; |
| 485 | u32 tmp; |
| 486 | |
| 487 | /* enable any active CRTCs */ |
| 488 | list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) { |
| 489 | radeon_crtc = to_radeon_crtc(crtc); |
| 490 | if (radeon_crtc->enabled) { |
| 491 | if (radeon_crtc->crtc_id) { |
| 492 | tmp = RREG32(RADEON_CRTC2_GEN_CNTL); |
| 493 | tmp &= ~RADEON_CRTC2_DISP_REQ_EN_B; |
| 494 | WREG32(RADEON_CRTC2_GEN_CNTL, tmp); |
| 495 | } else { |
| 496 | tmp = RREG32(RADEON_CRTC_GEN_CNTL); |
| 497 | tmp &= ~RADEON_CRTC_DISP_REQ_EN_B; |
| 498 | WREG32(RADEON_CRTC_GEN_CNTL, tmp); |
| 499 | } |
| 500 | } |
| 501 | } |
| 502 | } |
| 503 | |
| 504 | /** |
| 505 | * r100_gui_idle - gui idle callback. |
| 506 | * |
| 507 | * @rdev: radeon_device pointer |
| 508 | * |
| 509 | * Check of the GUI (2D/3D engines) are idle (r1xx-r5xx). |
| 510 | * Returns true if idle, false if not. |
| 511 | */ |
| 512 | bool r100_gui_idle(struct radeon_device *rdev) |
| 513 | { |
| 514 | if (RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_ACTIVE) |
| 515 | return false; |
| 516 | else |
| 517 | return true; |
| 518 | } |
| 519 | |
| 520 | /* hpd for digital panel detect/disconnect */ |
| 521 | /** |
| 522 | * r100_hpd_sense - hpd sense callback. |
| 523 | * |
| 524 | * @rdev: radeon_device pointer |
| 525 | * @hpd: hpd (hotplug detect) pin |
| 526 | * |
| 527 | * Checks if a digital monitor is connected (r1xx-r4xx). |
| 528 | * Returns true if connected, false if not connected. |
| 529 | */ |
| 530 | bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd) |
| 531 | { |
| 532 | bool connected = false; |
| 533 | |
| 534 | switch (hpd) { |
| 535 | case RADEON_HPD_1: |
| 536 | if (RREG32(RADEON_FP_GEN_CNTL) & RADEON_FP_DETECT_SENSE) |
| 537 | connected = true; |
| 538 | break; |
| 539 | case RADEON_HPD_2: |
| 540 | if (RREG32(RADEON_FP2_GEN_CNTL) & RADEON_FP2_DETECT_SENSE) |
| 541 | connected = true; |
| 542 | break; |
| 543 | default: |
| 544 | break; |
| 545 | } |
| 546 | return connected; |
| 547 | } |
| 548 | |
| 549 | /** |
| 550 | * r100_hpd_set_polarity - hpd set polarity callback. |
| 551 | * |
| 552 | * @rdev: radeon_device pointer |
| 553 | * @hpd: hpd (hotplug detect) pin |
| 554 | * |
| 555 | * Set the polarity of the hpd pin (r1xx-r4xx). |
| 556 | */ |
| 557 | void r100_hpd_set_polarity(struct radeon_device *rdev, |
| 558 | enum radeon_hpd_id hpd) |
| 559 | { |
| 560 | u32 tmp; |
| 561 | bool connected = r100_hpd_sense(rdev, hpd); |
| 562 | |
| 563 | switch (hpd) { |
| 564 | case RADEON_HPD_1: |
| 565 | tmp = RREG32(RADEON_FP_GEN_CNTL); |
| 566 | if (connected) |
| 567 | tmp &= ~RADEON_FP_DETECT_INT_POL; |
| 568 | else |
| 569 | tmp |= RADEON_FP_DETECT_INT_POL; |
| 570 | WREG32(RADEON_FP_GEN_CNTL, tmp); |
| 571 | break; |
| 572 | case RADEON_HPD_2: |
| 573 | tmp = RREG32(RADEON_FP2_GEN_CNTL); |
| 574 | if (connected) |
| 575 | tmp &= ~RADEON_FP2_DETECT_INT_POL; |
| 576 | else |
| 577 | tmp |= RADEON_FP2_DETECT_INT_POL; |
| 578 | WREG32(RADEON_FP2_GEN_CNTL, tmp); |
| 579 | break; |
| 580 | default: |
| 581 | break; |
| 582 | } |
| 583 | } |
| 584 | |
| 585 | /** |
| 586 | * r100_hpd_init - hpd setup callback. |
| 587 | * |
| 588 | * @rdev: radeon_device pointer |
| 589 | * |
| 590 | * Setup the hpd pins used by the card (r1xx-r4xx). |
| 591 | * Set the polarity, and enable the hpd interrupts. |
| 592 | */ |
| 593 | void r100_hpd_init(struct radeon_device *rdev) |
| 594 | { |
| 595 | struct drm_device *dev = rdev->ddev; |
| 596 | struct drm_connector *connector; |
| 597 | unsigned enable = 0; |
| 598 | |
| 599 | list_for_each_entry(connector, &dev->mode_config.connector_list, head) { |
| 600 | struct radeon_connector *radeon_connector = to_radeon_connector(connector); |
| 601 | if (radeon_connector->hpd.hpd != RADEON_HPD_NONE) |
| 602 | enable |= 1 << radeon_connector->hpd.hpd; |
| 603 | radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd); |
| 604 | } |
| 605 | radeon_irq_kms_enable_hpd(rdev, enable); |
| 606 | } |
| 607 | |
| 608 | /** |
| 609 | * r100_hpd_fini - hpd tear down callback. |
| 610 | * |
| 611 | * @rdev: radeon_device pointer |
| 612 | * |
| 613 | * Tear down the hpd pins used by the card (r1xx-r4xx). |
| 614 | * Disable the hpd interrupts. |
| 615 | */ |
| 616 | void r100_hpd_fini(struct radeon_device *rdev) |
| 617 | { |
| 618 | struct drm_device *dev = rdev->ddev; |
| 619 | struct drm_connector *connector; |
| 620 | unsigned disable = 0; |
| 621 | |
| 622 | list_for_each_entry(connector, &dev->mode_config.connector_list, head) { |
| 623 | struct radeon_connector *radeon_connector = to_radeon_connector(connector); |
| 624 | if (radeon_connector->hpd.hpd != RADEON_HPD_NONE) |
| 625 | disable |= 1 << radeon_connector->hpd.hpd; |
| 626 | } |
| 627 | radeon_irq_kms_disable_hpd(rdev, disable); |
| 628 | } |
| 629 | |
| 630 | /* |
| 631 | * PCI GART |
| 632 | */ |
| 633 | void r100_pci_gart_tlb_flush(struct radeon_device *rdev) |
| 634 | { |
| 635 | /* TODO: can we do somethings here ? */ |
| 636 | /* It seems hw only cache one entry so we should discard this |
| 637 | * entry otherwise if first GPU GART read hit this entry it |
| 638 | * could end up in wrong address. */ |
| 639 | } |
| 640 | |
| 641 | int r100_pci_gart_init(struct radeon_device *rdev) |
| 642 | { |
| 643 | int r; |
| 644 | |
| 645 | if (rdev->gart.ptr) { |
| 646 | WARN(1, "R100 PCI GART already initialized\n"); |
| 647 | return 0; |
| 648 | } |
| 649 | /* Initialize common gart structure */ |
| 650 | r = radeon_gart_init(rdev); |
| 651 | if (r) |
| 652 | return r; |
| 653 | rdev->gart.table_size = rdev->gart.num_gpu_pages * 4; |
| 654 | rdev->asic->gart.tlb_flush = &r100_pci_gart_tlb_flush; |
| 655 | rdev->asic->gart.get_page_entry = &r100_pci_gart_get_page_entry; |
| 656 | rdev->asic->gart.set_page = &r100_pci_gart_set_page; |
| 657 | return radeon_gart_table_ram_alloc(rdev); |
| 658 | } |
| 659 | |
| 660 | int r100_pci_gart_enable(struct radeon_device *rdev) |
| 661 | { |
| 662 | uint32_t tmp; |
| 663 | |
| 664 | /* discard memory request outside of configured range */ |
| 665 | tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS; |
| 666 | WREG32(RADEON_AIC_CNTL, tmp); |
| 667 | /* set address range for PCI address translate */ |
| 668 | WREG32(RADEON_AIC_LO_ADDR, rdev->mc.gtt_start); |
| 669 | WREG32(RADEON_AIC_HI_ADDR, rdev->mc.gtt_end); |
| 670 | /* set PCI GART page-table base address */ |
| 671 | WREG32(RADEON_AIC_PT_BASE, rdev->gart.table_addr); |
| 672 | tmp = RREG32(RADEON_AIC_CNTL) | RADEON_PCIGART_TRANSLATE_EN; |
| 673 | WREG32(RADEON_AIC_CNTL, tmp); |
| 674 | r100_pci_gart_tlb_flush(rdev); |
| 675 | DRM_INFO("PCI GART of %uM enabled (table at 0x%016llX).\n", |
| 676 | (unsigned)(rdev->mc.gtt_size >> 20), |
| 677 | (unsigned long long)rdev->gart.table_addr); |
| 678 | rdev->gart.ready = true; |
| 679 | return 0; |
| 680 | } |
| 681 | |
| 682 | void r100_pci_gart_disable(struct radeon_device *rdev) |
| 683 | { |
| 684 | uint32_t tmp; |
| 685 | |
| 686 | /* discard memory request outside of configured range */ |
| 687 | tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS; |
| 688 | WREG32(RADEON_AIC_CNTL, tmp & ~RADEON_PCIGART_TRANSLATE_EN); |
| 689 | WREG32(RADEON_AIC_LO_ADDR, 0); |
| 690 | WREG32(RADEON_AIC_HI_ADDR, 0); |
| 691 | } |
| 692 | |
| 693 | uint64_t r100_pci_gart_get_page_entry(uint64_t addr, uint32_t flags) |
| 694 | { |
| 695 | return addr; |
| 696 | } |
| 697 | |
| 698 | void r100_pci_gart_set_page(struct radeon_device *rdev, unsigned i, |
| 699 | uint64_t entry) |
| 700 | { |
| 701 | u32 *gtt = rdev->gart.ptr; |
| 702 | gtt[i] = cpu_to_le32(lower_32_bits(entry)); |
| 703 | } |
| 704 | |
| 705 | void r100_pci_gart_fini(struct radeon_device *rdev) |
| 706 | { |
| 707 | radeon_gart_fini(rdev); |
| 708 | r100_pci_gart_disable(rdev); |
| 709 | radeon_gart_table_ram_free(rdev); |
| 710 | } |
| 711 | |
| 712 | int r100_irq_set(struct radeon_device *rdev) |
| 713 | { |
| 714 | uint32_t tmp = 0; |
| 715 | |
| 716 | if (!rdev->irq.installed) { |
| 717 | WARN(1, "Can't enable IRQ/MSI because no handler is installed\n"); |
| 718 | WREG32(R_000040_GEN_INT_CNTL, 0); |
| 719 | return -EINVAL; |
| 720 | } |
| 721 | if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) { |
| 722 | tmp |= RADEON_SW_INT_ENABLE; |
| 723 | } |
| 724 | if (rdev->irq.crtc_vblank_int[0] || |
| 725 | atomic_read(&rdev->irq.pflip[0])) { |
| 726 | tmp |= RADEON_CRTC_VBLANK_MASK; |
| 727 | } |
| 728 | if (rdev->irq.crtc_vblank_int[1] || |
| 729 | atomic_read(&rdev->irq.pflip[1])) { |
| 730 | tmp |= RADEON_CRTC2_VBLANK_MASK; |
| 731 | } |
| 732 | if (rdev->irq.hpd[0]) { |
| 733 | tmp |= RADEON_FP_DETECT_MASK; |
| 734 | } |
| 735 | if (rdev->irq.hpd[1]) { |
| 736 | tmp |= RADEON_FP2_DETECT_MASK; |
| 737 | } |
| 738 | WREG32(RADEON_GEN_INT_CNTL, tmp); |
| 739 | |
| 740 | /* read back to post the write */ |
| 741 | RREG32(RADEON_GEN_INT_CNTL); |
| 742 | |
| 743 | return 0; |
| 744 | } |
| 745 | |
| 746 | void r100_irq_disable(struct radeon_device *rdev) |
| 747 | { |
| 748 | u32 tmp; |
| 749 | |
| 750 | WREG32(R_000040_GEN_INT_CNTL, 0); |
| 751 | /* Wait and acknowledge irq */ |
| 752 | mdelay(1); |
| 753 | tmp = RREG32(R_000044_GEN_INT_STATUS); |
| 754 | WREG32(R_000044_GEN_INT_STATUS, tmp); |
| 755 | } |
| 756 | |
| 757 | static uint32_t r100_irq_ack(struct radeon_device *rdev) |
| 758 | { |
| 759 | uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS); |
| 760 | uint32_t irq_mask = RADEON_SW_INT_TEST | |
| 761 | RADEON_CRTC_VBLANK_STAT | RADEON_CRTC2_VBLANK_STAT | |
| 762 | RADEON_FP_DETECT_STAT | RADEON_FP2_DETECT_STAT; |
| 763 | |
| 764 | if (irqs) { |
| 765 | WREG32(RADEON_GEN_INT_STATUS, irqs); |
| 766 | } |
| 767 | return irqs & irq_mask; |
| 768 | } |
| 769 | |
| 770 | int r100_irq_process(struct radeon_device *rdev) |
| 771 | { |
| 772 | uint32_t status, msi_rearm; |
| 773 | bool queue_hotplug = false; |
| 774 | |
| 775 | status = r100_irq_ack(rdev); |
| 776 | if (!status) { |
| 777 | return IRQ_NONE; |
| 778 | } |
| 779 | if (rdev->shutdown) { |
| 780 | return IRQ_NONE; |
| 781 | } |
| 782 | while (status) { |
| 783 | /* SW interrupt */ |
| 784 | if (status & RADEON_SW_INT_TEST) { |
| 785 | radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX); |
| 786 | } |
| 787 | /* Vertical blank interrupts */ |
| 788 | if (status & RADEON_CRTC_VBLANK_STAT) { |
| 789 | if (rdev->irq.crtc_vblank_int[0]) { |
| 790 | drm_handle_vblank(rdev->ddev, 0); |
| 791 | rdev->pm.vblank_sync = true; |
| 792 | wake_up(&rdev->irq.vblank_queue); |
| 793 | } |
| 794 | if (atomic_read(&rdev->irq.pflip[0])) |
| 795 | radeon_crtc_handle_vblank(rdev, 0); |
| 796 | } |
| 797 | if (status & RADEON_CRTC2_VBLANK_STAT) { |
| 798 | if (rdev->irq.crtc_vblank_int[1]) { |
| 799 | drm_handle_vblank(rdev->ddev, 1); |
| 800 | rdev->pm.vblank_sync = true; |
| 801 | wake_up(&rdev->irq.vblank_queue); |
| 802 | } |
| 803 | if (atomic_read(&rdev->irq.pflip[1])) |
| 804 | radeon_crtc_handle_vblank(rdev, 1); |
| 805 | } |
| 806 | if (status & RADEON_FP_DETECT_STAT) { |
| 807 | queue_hotplug = true; |
| 808 | DRM_DEBUG("HPD1\n"); |
| 809 | } |
| 810 | if (status & RADEON_FP2_DETECT_STAT) { |
| 811 | queue_hotplug = true; |
| 812 | DRM_DEBUG("HPD2\n"); |
| 813 | } |
| 814 | status = r100_irq_ack(rdev); |
| 815 | } |
| 816 | if (queue_hotplug) |
| 817 | schedule_delayed_work(&rdev->hotplug_work, 0); |
| 818 | if (rdev->msi_enabled) { |
| 819 | switch (rdev->family) { |
| 820 | case CHIP_RS400: |
| 821 | case CHIP_RS480: |
| 822 | msi_rearm = RREG32(RADEON_AIC_CNTL) & ~RS400_MSI_REARM; |
| 823 | WREG32(RADEON_AIC_CNTL, msi_rearm); |
| 824 | WREG32(RADEON_AIC_CNTL, msi_rearm | RS400_MSI_REARM); |
| 825 | break; |
| 826 | default: |
| 827 | WREG32(RADEON_MSI_REARM_EN, RV370_MSI_REARM_EN); |
| 828 | break; |
| 829 | } |
| 830 | } |
| 831 | return IRQ_HANDLED; |
| 832 | } |
| 833 | |
| 834 | u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc) |
| 835 | { |
| 836 | if (crtc == 0) |
| 837 | return RREG32(RADEON_CRTC_CRNT_FRAME); |
| 838 | else |
| 839 | return RREG32(RADEON_CRTC2_CRNT_FRAME); |
| 840 | } |
| 841 | |
| 842 | /** |
| 843 | * r100_ring_hdp_flush - flush Host Data Path via the ring buffer |
| 844 | * rdev: radeon device structure |
| 845 | * ring: ring buffer struct for emitting packets |
| 846 | */ |
| 847 | static void r100_ring_hdp_flush(struct radeon_device *rdev, struct radeon_ring *ring) |
| 848 | { |
| 849 | radeon_ring_write(ring, PACKET0(RADEON_HOST_PATH_CNTL, 0)); |
| 850 | radeon_ring_write(ring, rdev->config.r100.hdp_cntl | |
| 851 | RADEON_HDP_READ_BUFFER_INVALIDATE); |
| 852 | radeon_ring_write(ring, PACKET0(RADEON_HOST_PATH_CNTL, 0)); |
| 853 | radeon_ring_write(ring, rdev->config.r100.hdp_cntl); |
| 854 | } |
| 855 | |
| 856 | /* Who ever call radeon_fence_emit should call ring_lock and ask |
| 857 | * for enough space (today caller are ib schedule and buffer move) */ |
| 858 | void r100_fence_ring_emit(struct radeon_device *rdev, |
| 859 | struct radeon_fence *fence) |
| 860 | { |
| 861 | struct radeon_ring *ring = &rdev->ring[fence->ring]; |
| 862 | |
| 863 | /* We have to make sure that caches are flushed before |
| 864 | * CPU might read something from VRAM. */ |
| 865 | radeon_ring_write(ring, PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0)); |
| 866 | radeon_ring_write(ring, RADEON_RB3D_DC_FLUSH_ALL); |
| 867 | radeon_ring_write(ring, PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0)); |
| 868 | radeon_ring_write(ring, RADEON_RB3D_ZC_FLUSH_ALL); |
| 869 | /* Wait until IDLE & CLEAN */ |
| 870 | radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0)); |
| 871 | radeon_ring_write(ring, RADEON_WAIT_2D_IDLECLEAN | RADEON_WAIT_3D_IDLECLEAN); |
| 872 | r100_ring_hdp_flush(rdev, ring); |
| 873 | /* Emit fence sequence & fire IRQ */ |
| 874 | radeon_ring_write(ring, PACKET0(rdev->fence_drv[fence->ring].scratch_reg, 0)); |
| 875 | radeon_ring_write(ring, fence->seq); |
| 876 | radeon_ring_write(ring, PACKET0(RADEON_GEN_INT_STATUS, 0)); |
| 877 | radeon_ring_write(ring, RADEON_SW_INT_FIRE); |
| 878 | } |
| 879 | |
| 880 | bool r100_semaphore_ring_emit(struct radeon_device *rdev, |
| 881 | struct radeon_ring *ring, |
| 882 | struct radeon_semaphore *semaphore, |
| 883 | bool emit_wait) |
| 884 | { |
| 885 | /* Unused on older asics, since we don't have semaphores or multiple rings */ |
| 886 | BUG(); |
| 887 | return false; |
| 888 | } |
| 889 | |
| 890 | struct radeon_fence *r100_copy_blit(struct radeon_device *rdev, |
| 891 | uint64_t src_offset, |
| 892 | uint64_t dst_offset, |
| 893 | unsigned num_gpu_pages, |
| 894 | struct dma_resv *resv) |
| 895 | { |
| 896 | struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]; |
| 897 | struct radeon_fence *fence; |
| 898 | uint32_t cur_pages; |
| 899 | uint32_t stride_bytes = RADEON_GPU_PAGE_SIZE; |
| 900 | uint32_t pitch; |
| 901 | uint32_t stride_pixels; |
| 902 | unsigned ndw; |
| 903 | int num_loops; |
| 904 | int r = 0; |
| 905 | |
| 906 | /* radeon limited to 16k stride */ |
| 907 | stride_bytes &= 0x3fff; |
| 908 | /* radeon pitch is /64 */ |
| 909 | pitch = stride_bytes / 64; |
| 910 | stride_pixels = stride_bytes / 4; |
| 911 | num_loops = DIV_ROUND_UP(num_gpu_pages, 8191); |
| 912 | |
| 913 | /* Ask for enough room for blit + flush + fence */ |
| 914 | ndw = 64 + (10 * num_loops); |
| 915 | r = radeon_ring_lock(rdev, ring, ndw); |
| 916 | if (r) { |
| 917 | DRM_ERROR("radeon: moving bo (%d) asking for %u dw.\n", r, ndw); |
| 918 | return ERR_PTR(-EINVAL); |
| 919 | } |
| 920 | while (num_gpu_pages > 0) { |
| 921 | cur_pages = num_gpu_pages; |
| 922 | if (cur_pages > 8191) { |
| 923 | cur_pages = 8191; |
| 924 | } |
| 925 | num_gpu_pages -= cur_pages; |
| 926 | |
| 927 | /* pages are in Y direction - height |
| 928 | page width in X direction - width */ |
| 929 | radeon_ring_write(ring, PACKET3(PACKET3_BITBLT_MULTI, 8)); |
| 930 | radeon_ring_write(ring, |
| 931 | RADEON_GMC_SRC_PITCH_OFFSET_CNTL | |
| 932 | RADEON_GMC_DST_PITCH_OFFSET_CNTL | |
| 933 | RADEON_GMC_SRC_CLIPPING | |
| 934 | RADEON_GMC_DST_CLIPPING | |
| 935 | RADEON_GMC_BRUSH_NONE | |
| 936 | (RADEON_COLOR_FORMAT_ARGB8888 << 8) | |
| 937 | RADEON_GMC_SRC_DATATYPE_COLOR | |
| 938 | RADEON_ROP3_S | |
| 939 | RADEON_DP_SRC_SOURCE_MEMORY | |
| 940 | RADEON_GMC_CLR_CMP_CNTL_DIS | |
| 941 | RADEON_GMC_WR_MSK_DIS); |
| 942 | radeon_ring_write(ring, (pitch << 22) | (src_offset >> 10)); |
| 943 | radeon_ring_write(ring, (pitch << 22) | (dst_offset >> 10)); |
| 944 | radeon_ring_write(ring, (0x1fff) | (0x1fff << 16)); |
| 945 | radeon_ring_write(ring, 0); |
| 946 | radeon_ring_write(ring, (0x1fff) | (0x1fff << 16)); |
| 947 | radeon_ring_write(ring, num_gpu_pages); |
| 948 | radeon_ring_write(ring, num_gpu_pages); |
| 949 | radeon_ring_write(ring, cur_pages | (stride_pixels << 16)); |
| 950 | } |
| 951 | radeon_ring_write(ring, PACKET0(RADEON_DSTCACHE_CTLSTAT, 0)); |
| 952 | radeon_ring_write(ring, RADEON_RB2D_DC_FLUSH_ALL); |
| 953 | radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0)); |
| 954 | radeon_ring_write(ring, |
| 955 | RADEON_WAIT_2D_IDLECLEAN | |
| 956 | RADEON_WAIT_HOST_IDLECLEAN | |
| 957 | RADEON_WAIT_DMA_GUI_IDLE); |
| 958 | r = radeon_fence_emit(rdev, &fence, RADEON_RING_TYPE_GFX_INDEX); |
| 959 | if (r) { |
| 960 | radeon_ring_unlock_undo(rdev, ring); |
| 961 | return ERR_PTR(r); |
| 962 | } |
| 963 | radeon_ring_unlock_commit(rdev, ring, false); |
| 964 | return fence; |
| 965 | } |
| 966 | |
| 967 | static int r100_cp_wait_for_idle(struct radeon_device *rdev) |
| 968 | { |
| 969 | unsigned i; |
| 970 | u32 tmp; |
| 971 | |
| 972 | for (i = 0; i < rdev->usec_timeout; i++) { |
| 973 | tmp = RREG32(R_000E40_RBBM_STATUS); |
| 974 | if (!G_000E40_CP_CMDSTRM_BUSY(tmp)) { |
| 975 | return 0; |
| 976 | } |
| 977 | udelay(1); |
| 978 | } |
| 979 | return -1; |
| 980 | } |
| 981 | |
| 982 | void r100_ring_start(struct radeon_device *rdev, struct radeon_ring *ring) |
| 983 | { |
| 984 | int r; |
| 985 | |
| 986 | r = radeon_ring_lock(rdev, ring, 2); |
| 987 | if (r) { |
| 988 | return; |
| 989 | } |
| 990 | radeon_ring_write(ring, PACKET0(RADEON_ISYNC_CNTL, 0)); |
| 991 | radeon_ring_write(ring, |
| 992 | RADEON_ISYNC_ANY2D_IDLE3D | |
| 993 | RADEON_ISYNC_ANY3D_IDLE2D | |
| 994 | RADEON_ISYNC_WAIT_IDLEGUI | |
| 995 | RADEON_ISYNC_CPSCRATCH_IDLEGUI); |
| 996 | radeon_ring_unlock_commit(rdev, ring, false); |
| 997 | } |
| 998 | |
| 999 | |
| 1000 | /* Load the microcode for the CP */ |
| 1001 | static int r100_cp_init_microcode(struct radeon_device *rdev) |
| 1002 | { |
| 1003 | const char *fw_name = NULL; |
| 1004 | int err; |
| 1005 | |
| 1006 | DRM_DEBUG_KMS("\n"); |
| 1007 | |
| 1008 | switch (rdev->family) { |
| 1009 | case CHIP_R100: |
| 1010 | case CHIP_RV100: |
| 1011 | case CHIP_RV200: |
| 1012 | case CHIP_RS100: |
| 1013 | case CHIP_RS200: |
| 1014 | DRM_INFO("Loading R100 Microcode\n"); |
| 1015 | fw_name = FIRMWARE_R100; |
| 1016 | break; |
| 1017 | |
| 1018 | case CHIP_R200: |
| 1019 | case CHIP_RV250: |
| 1020 | case CHIP_RV280: |
| 1021 | case CHIP_RS300: |
| 1022 | DRM_INFO("Loading R200 Microcode\n"); |
| 1023 | fw_name = FIRMWARE_R200; |
| 1024 | break; |
| 1025 | |
| 1026 | case CHIP_R300: |
| 1027 | case CHIP_R350: |
| 1028 | case CHIP_RV350: |
| 1029 | case CHIP_RV380: |
| 1030 | case CHIP_RS400: |
| 1031 | case CHIP_RS480: |
| 1032 | DRM_INFO("Loading R300 Microcode\n"); |
| 1033 | fw_name = FIRMWARE_R300; |
| 1034 | break; |
| 1035 | |
| 1036 | case CHIP_R420: |
| 1037 | case CHIP_R423: |
| 1038 | case CHIP_RV410: |
| 1039 | DRM_INFO("Loading R400 Microcode\n"); |
| 1040 | fw_name = FIRMWARE_R420; |
| 1041 | break; |
| 1042 | |
| 1043 | case CHIP_RS690: |
| 1044 | case CHIP_RS740: |
| 1045 | DRM_INFO("Loading RS690/RS740 Microcode\n"); |
| 1046 | fw_name = FIRMWARE_RS690; |
| 1047 | break; |
| 1048 | |
| 1049 | case CHIP_RS600: |
| 1050 | DRM_INFO("Loading RS600 Microcode\n"); |
| 1051 | fw_name = FIRMWARE_RS600; |
| 1052 | break; |
| 1053 | |
| 1054 | case CHIP_RV515: |
| 1055 | case CHIP_R520: |
| 1056 | case CHIP_RV530: |
| 1057 | case CHIP_R580: |
| 1058 | case CHIP_RV560: |
| 1059 | case CHIP_RV570: |
| 1060 | DRM_INFO("Loading R500 Microcode\n"); |
| 1061 | fw_name = FIRMWARE_R520; |
| 1062 | break; |
| 1063 | |
| 1064 | default: |
| 1065 | DRM_ERROR("Unsupported Radeon family %u\n", rdev->family); |
| 1066 | return -EINVAL; |
| 1067 | } |
| 1068 | |
| 1069 | err = request_firmware(&rdev->me_fw, fw_name, rdev->dev); |
| 1070 | if (err) { |
| 1071 | pr_err("radeon_cp: Failed to load firmware \"%s\"\n", fw_name); |
| 1072 | } else if (rdev->me_fw->size % 8) { |
| 1073 | pr_err("radeon_cp: Bogus length %zu in firmware \"%s\"\n", |
| 1074 | rdev->me_fw->size, fw_name); |
| 1075 | err = -EINVAL; |
| 1076 | release_firmware(rdev->me_fw); |
| 1077 | rdev->me_fw = NULL; |
| 1078 | } |
| 1079 | return err; |
| 1080 | } |
| 1081 | |
| 1082 | u32 r100_gfx_get_rptr(struct radeon_device *rdev, |
| 1083 | struct radeon_ring *ring) |
| 1084 | { |
| 1085 | u32 rptr; |
| 1086 | |
| 1087 | if (rdev->wb.enabled) |
| 1088 | rptr = le32_to_cpu(rdev->wb.wb[ring->rptr_offs/4]); |
| 1089 | else |
| 1090 | rptr = RREG32(RADEON_CP_RB_RPTR); |
| 1091 | |
| 1092 | return rptr; |
| 1093 | } |
| 1094 | |
| 1095 | u32 r100_gfx_get_wptr(struct radeon_device *rdev, |
| 1096 | struct radeon_ring *ring) |
| 1097 | { |
| 1098 | return RREG32(RADEON_CP_RB_WPTR); |
| 1099 | } |
| 1100 | |
| 1101 | void r100_gfx_set_wptr(struct radeon_device *rdev, |
| 1102 | struct radeon_ring *ring) |
| 1103 | { |
| 1104 | WREG32(RADEON_CP_RB_WPTR, ring->wptr); |
| 1105 | (void)RREG32(RADEON_CP_RB_WPTR); |
| 1106 | } |
| 1107 | |
| 1108 | static void r100_cp_load_microcode(struct radeon_device *rdev) |
| 1109 | { |
| 1110 | const __be32 *fw_data; |
| 1111 | int i, size; |
| 1112 | |
| 1113 | if (r100_gui_wait_for_idle(rdev)) { |
| 1114 | pr_warn("Failed to wait GUI idle while programming pipes. Bad things might happen.\n"); |
| 1115 | } |
| 1116 | |
| 1117 | if (rdev->me_fw) { |
| 1118 | size = rdev->me_fw->size / 4; |
| 1119 | fw_data = (const __be32 *)&rdev->me_fw->data[0]; |
| 1120 | WREG32(RADEON_CP_ME_RAM_ADDR, 0); |
| 1121 | for (i = 0; i < size; i += 2) { |
| 1122 | WREG32(RADEON_CP_ME_RAM_DATAH, |
| 1123 | be32_to_cpup(&fw_data[i])); |
| 1124 | WREG32(RADEON_CP_ME_RAM_DATAL, |
| 1125 | be32_to_cpup(&fw_data[i + 1])); |
| 1126 | } |
| 1127 | } |
| 1128 | } |
| 1129 | |
| 1130 | int r100_cp_init(struct radeon_device *rdev, unsigned ring_size) |
| 1131 | { |
| 1132 | struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]; |
| 1133 | unsigned rb_bufsz; |
| 1134 | unsigned rb_blksz; |
| 1135 | unsigned max_fetch; |
| 1136 | unsigned pre_write_timer; |
| 1137 | unsigned pre_write_limit; |
| 1138 | unsigned indirect2_start; |
| 1139 | unsigned indirect1_start; |
| 1140 | uint32_t tmp; |
| 1141 | int r; |
| 1142 | |
| 1143 | if (r100_debugfs_cp_init(rdev)) { |
| 1144 | DRM_ERROR("Failed to register debugfs file for CP !\n"); |
| 1145 | } |
| 1146 | if (!rdev->me_fw) { |
| 1147 | r = r100_cp_init_microcode(rdev); |
| 1148 | if (r) { |
| 1149 | DRM_ERROR("Failed to load firmware!\n"); |
| 1150 | return r; |
| 1151 | } |
| 1152 | } |
| 1153 | |
| 1154 | /* Align ring size */ |
| 1155 | rb_bufsz = order_base_2(ring_size / 8); |
| 1156 | ring_size = (1 << (rb_bufsz + 1)) * 4; |
| 1157 | r100_cp_load_microcode(rdev); |
| 1158 | r = radeon_ring_init(rdev, ring, ring_size, RADEON_WB_CP_RPTR_OFFSET, |
| 1159 | RADEON_CP_PACKET2); |
| 1160 | if (r) { |
| 1161 | return r; |
| 1162 | } |
| 1163 | /* Each time the cp read 1024 bytes (16 dword/quadword) update |
| 1164 | * the rptr copy in system ram */ |
| 1165 | rb_blksz = 9; |
| 1166 | /* cp will read 128bytes at a time (4 dwords) */ |
| 1167 | max_fetch = 1; |
| 1168 | ring->align_mask = 16 - 1; |
| 1169 | /* Write to CP_RB_WPTR will be delayed for pre_write_timer clocks */ |
| 1170 | pre_write_timer = 64; |
| 1171 | /* Force CP_RB_WPTR write if written more than one time before the |
| 1172 | * delay expire |
| 1173 | */ |
| 1174 | pre_write_limit = 0; |
| 1175 | /* Setup the cp cache like this (cache size is 96 dwords) : |
| 1176 | * RING 0 to 15 |
| 1177 | * INDIRECT1 16 to 79 |
| 1178 | * INDIRECT2 80 to 95 |
| 1179 | * So ring cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords)) |
| 1180 | * indirect1 cache size is 64dwords (> (2 * max_fetch = 2 * 4dwords)) |
| 1181 | * indirect2 cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords)) |
| 1182 | * Idea being that most of the gpu cmd will be through indirect1 buffer |
| 1183 | * so it gets the bigger cache. |
| 1184 | */ |
| 1185 | indirect2_start = 80; |
| 1186 | indirect1_start = 16; |
| 1187 | /* cp setup */ |
| 1188 | WREG32(0x718, pre_write_timer | (pre_write_limit << 28)); |
| 1189 | tmp = (REG_SET(RADEON_RB_BUFSZ, rb_bufsz) | |
| 1190 | REG_SET(RADEON_RB_BLKSZ, rb_blksz) | |
| 1191 | REG_SET(RADEON_MAX_FETCH, max_fetch)); |
| 1192 | #ifdef __BIG_ENDIAN |
| 1193 | tmp |= RADEON_BUF_SWAP_32BIT; |
| 1194 | #endif |
| 1195 | WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_NO_UPDATE); |
| 1196 | |
| 1197 | /* Set ring address */ |
| 1198 | DRM_INFO("radeon: ring at 0x%016lX\n", (unsigned long)ring->gpu_addr); |
| 1199 | WREG32(RADEON_CP_RB_BASE, ring->gpu_addr); |
| 1200 | /* Force read & write ptr to 0 */ |
| 1201 | WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA | RADEON_RB_NO_UPDATE); |
| 1202 | WREG32(RADEON_CP_RB_RPTR_WR, 0); |
| 1203 | ring->wptr = 0; |
| 1204 | WREG32(RADEON_CP_RB_WPTR, ring->wptr); |
| 1205 | |
| 1206 | /* set the wb address whether it's enabled or not */ |
| 1207 | WREG32(R_00070C_CP_RB_RPTR_ADDR, |
| 1208 | S_00070C_RB_RPTR_ADDR((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) >> 2)); |
| 1209 | WREG32(R_000774_SCRATCH_ADDR, rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET); |
| 1210 | |
| 1211 | if (rdev->wb.enabled) |
| 1212 | WREG32(R_000770_SCRATCH_UMSK, 0xff); |
| 1213 | else { |
| 1214 | tmp |= RADEON_RB_NO_UPDATE; |
| 1215 | WREG32(R_000770_SCRATCH_UMSK, 0); |
| 1216 | } |
| 1217 | |
| 1218 | WREG32(RADEON_CP_RB_CNTL, tmp); |
| 1219 | udelay(10); |
| 1220 | /* Set cp mode to bus mastering & enable cp*/ |
| 1221 | WREG32(RADEON_CP_CSQ_MODE, |
| 1222 | REG_SET(RADEON_INDIRECT2_START, indirect2_start) | |
| 1223 | REG_SET(RADEON_INDIRECT1_START, indirect1_start)); |
| 1224 | WREG32(RADEON_CP_RB_WPTR_DELAY, 0); |
| 1225 | WREG32(RADEON_CP_CSQ_MODE, 0x00004D4D); |
| 1226 | WREG32(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIBM_INDBM); |
| 1227 | |
| 1228 | /* at this point everything should be setup correctly to enable master */ |
| 1229 | pci_set_master(rdev->pdev); |
| 1230 | |
| 1231 | radeon_ring_start(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]); |
| 1232 | r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring); |
| 1233 | if (r) { |
| 1234 | DRM_ERROR("radeon: cp isn't working (%d).\n", r); |
| 1235 | return r; |
| 1236 | } |
| 1237 | ring->ready = true; |
| 1238 | radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size); |
| 1239 | |
| 1240 | if (!ring->rptr_save_reg /* not resuming from suspend */ |
| 1241 | && radeon_ring_supports_scratch_reg(rdev, ring)) { |
| 1242 | r = radeon_scratch_get(rdev, &ring->rptr_save_reg); |
| 1243 | if (r) { |
| 1244 | DRM_ERROR("failed to get scratch reg for rptr save (%d).\n", r); |
| 1245 | ring->rptr_save_reg = 0; |
| 1246 | } |
| 1247 | } |
| 1248 | return 0; |
| 1249 | } |
| 1250 | |
| 1251 | void r100_cp_fini(struct radeon_device *rdev) |
| 1252 | { |
| 1253 | if (r100_cp_wait_for_idle(rdev)) { |
| 1254 | DRM_ERROR("Wait for CP idle timeout, shutting down CP.\n"); |
| 1255 | } |
| 1256 | /* Disable ring */ |
| 1257 | r100_cp_disable(rdev); |
| 1258 | radeon_scratch_free(rdev, rdev->ring[RADEON_RING_TYPE_GFX_INDEX].rptr_save_reg); |
| 1259 | radeon_ring_fini(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]); |
| 1260 | DRM_INFO("radeon: cp finalized\n"); |
| 1261 | } |
| 1262 | |
| 1263 | void r100_cp_disable(struct radeon_device *rdev) |
| 1264 | { |
| 1265 | /* Disable ring */ |
| 1266 | radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size); |
| 1267 | rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false; |
| 1268 | WREG32(RADEON_CP_CSQ_MODE, 0); |
| 1269 | WREG32(RADEON_CP_CSQ_CNTL, 0); |
| 1270 | WREG32(R_000770_SCRATCH_UMSK, 0); |
| 1271 | if (r100_gui_wait_for_idle(rdev)) { |
| 1272 | pr_warn("Failed to wait GUI idle while programming pipes. Bad things might happen.\n"); |
| 1273 | } |
| 1274 | } |
| 1275 | |
| 1276 | /* |
| 1277 | * CS functions |
| 1278 | */ |
| 1279 | int r100_reloc_pitch_offset(struct radeon_cs_parser *p, |
| 1280 | struct radeon_cs_packet *pkt, |
| 1281 | unsigned idx, |
| 1282 | unsigned reg) |
| 1283 | { |
| 1284 | int r; |
| 1285 | u32 tile_flags = 0; |
| 1286 | u32 tmp; |
| 1287 | struct radeon_bo_list *reloc; |
| 1288 | u32 value; |
| 1289 | |
| 1290 | r = radeon_cs_packet_next_reloc(p, &reloc, 0); |
| 1291 | if (r) { |
| 1292 | DRM_ERROR("No reloc for ib[%d]=0x%04X\n", |
| 1293 | idx, reg); |
| 1294 | radeon_cs_dump_packet(p, pkt); |
| 1295 | return r; |
| 1296 | } |
| 1297 | |
| 1298 | value = radeon_get_ib_value(p, idx); |
| 1299 | tmp = value & 0x003fffff; |
| 1300 | tmp += (((u32)reloc->gpu_offset) >> 10); |
| 1301 | |
| 1302 | if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) { |
| 1303 | if (reloc->tiling_flags & RADEON_TILING_MACRO) |
| 1304 | tile_flags |= RADEON_DST_TILE_MACRO; |
| 1305 | if (reloc->tiling_flags & RADEON_TILING_MICRO) { |
| 1306 | if (reg == RADEON_SRC_PITCH_OFFSET) { |
| 1307 | DRM_ERROR("Cannot src blit from microtiled surface\n"); |
| 1308 | radeon_cs_dump_packet(p, pkt); |
| 1309 | return -EINVAL; |
| 1310 | } |
| 1311 | tile_flags |= RADEON_DST_TILE_MICRO; |
| 1312 | } |
| 1313 | |
| 1314 | tmp |= tile_flags; |
| 1315 | p->ib.ptr[idx] = (value & 0x3fc00000) | tmp; |
| 1316 | } else |
| 1317 | p->ib.ptr[idx] = (value & 0xffc00000) | tmp; |
| 1318 | return 0; |
| 1319 | } |
| 1320 | |
| 1321 | int r100_packet3_load_vbpntr(struct radeon_cs_parser *p, |
| 1322 | struct radeon_cs_packet *pkt, |
| 1323 | int idx) |
| 1324 | { |
| 1325 | unsigned c, i; |
| 1326 | struct radeon_bo_list *reloc; |
| 1327 | struct r100_cs_track *track; |
| 1328 | int r = 0; |
| 1329 | volatile uint32_t *ib; |
| 1330 | u32 idx_value; |
| 1331 | |
| 1332 | ib = p->ib.ptr; |
| 1333 | track = (struct r100_cs_track *)p->track; |
| 1334 | c = radeon_get_ib_value(p, idx++) & 0x1F; |
| 1335 | if (c > 16) { |
| 1336 | DRM_ERROR("Only 16 vertex buffers are allowed %d\n", |
| 1337 | pkt->opcode); |
| 1338 | radeon_cs_dump_packet(p, pkt); |
| 1339 | return -EINVAL; |
| 1340 | } |
| 1341 | track->num_arrays = c; |
| 1342 | for (i = 0; i < (c - 1); i+=2, idx+=3) { |
| 1343 | r = radeon_cs_packet_next_reloc(p, &reloc, 0); |
| 1344 | if (r) { |
| 1345 | DRM_ERROR("No reloc for packet3 %d\n", |
| 1346 | pkt->opcode); |
| 1347 | radeon_cs_dump_packet(p, pkt); |
| 1348 | return r; |
| 1349 | } |
| 1350 | idx_value = radeon_get_ib_value(p, idx); |
| 1351 | ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->gpu_offset); |
| 1352 | |
| 1353 | track->arrays[i + 0].esize = idx_value >> 8; |
| 1354 | track->arrays[i + 0].robj = reloc->robj; |
| 1355 | track->arrays[i + 0].esize &= 0x7F; |
| 1356 | r = radeon_cs_packet_next_reloc(p, &reloc, 0); |
| 1357 | if (r) { |
| 1358 | DRM_ERROR("No reloc for packet3 %d\n", |
| 1359 | pkt->opcode); |
| 1360 | radeon_cs_dump_packet(p, pkt); |
| 1361 | return r; |
| 1362 | } |
| 1363 | ib[idx+2] = radeon_get_ib_value(p, idx + 2) + ((u32)reloc->gpu_offset); |
| 1364 | track->arrays[i + 1].robj = reloc->robj; |
| 1365 | track->arrays[i + 1].esize = idx_value >> 24; |
| 1366 | track->arrays[i + 1].esize &= 0x7F; |
| 1367 | } |
| 1368 | if (c & 1) { |
| 1369 | r = radeon_cs_packet_next_reloc(p, &reloc, 0); |
| 1370 | if (r) { |
| 1371 | DRM_ERROR("No reloc for packet3 %d\n", |
| 1372 | pkt->opcode); |
| 1373 | radeon_cs_dump_packet(p, pkt); |
| 1374 | return r; |
| 1375 | } |
| 1376 | idx_value = radeon_get_ib_value(p, idx); |
| 1377 | ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->gpu_offset); |
| 1378 | track->arrays[i + 0].robj = reloc->robj; |
| 1379 | track->arrays[i + 0].esize = idx_value >> 8; |
| 1380 | track->arrays[i + 0].esize &= 0x7F; |
| 1381 | } |
| 1382 | return r; |
| 1383 | } |
| 1384 | |
| 1385 | int r100_cs_parse_packet0(struct radeon_cs_parser *p, |
| 1386 | struct radeon_cs_packet *pkt, |
| 1387 | const unsigned *auth, unsigned n, |
| 1388 | radeon_packet0_check_t check) |
| 1389 | { |
| 1390 | unsigned reg; |
| 1391 | unsigned i, j, m; |
| 1392 | unsigned idx; |
| 1393 | int r; |
| 1394 | |
| 1395 | idx = pkt->idx + 1; |
| 1396 | reg = pkt->reg; |
| 1397 | /* Check that register fall into register range |
| 1398 | * determined by the number of entry (n) in the |
| 1399 | * safe register bitmap. |
| 1400 | */ |
| 1401 | if (pkt->one_reg_wr) { |
| 1402 | if ((reg >> 7) > n) { |
| 1403 | return -EINVAL; |
| 1404 | } |
| 1405 | } else { |
| 1406 | if (((reg + (pkt->count << 2)) >> 7) > n) { |
| 1407 | return -EINVAL; |
| 1408 | } |
| 1409 | } |
| 1410 | for (i = 0; i <= pkt->count; i++, idx++) { |
| 1411 | j = (reg >> 7); |
| 1412 | m = 1 << ((reg >> 2) & 31); |
| 1413 | if (auth[j] & m) { |
| 1414 | r = check(p, pkt, idx, reg); |
| 1415 | if (r) { |
| 1416 | return r; |
| 1417 | } |
| 1418 | } |
| 1419 | if (pkt->one_reg_wr) { |
| 1420 | if (!(auth[j] & m)) { |
| 1421 | break; |
| 1422 | } |
| 1423 | } else { |
| 1424 | reg += 4; |
| 1425 | } |
| 1426 | } |
| 1427 | return 0; |
| 1428 | } |
| 1429 | |
| 1430 | /** |
| 1431 | * r100_cs_packet_next_vline() - parse userspace VLINE packet |
| 1432 | * @parser: parser structure holding parsing context. |
| 1433 | * |
| 1434 | * Userspace sends a special sequence for VLINE waits. |
| 1435 | * PACKET0 - VLINE_START_END + value |
| 1436 | * PACKET0 - WAIT_UNTIL +_value |
| 1437 | * RELOC (P3) - crtc_id in reloc. |
| 1438 | * |
| 1439 | * This function parses this and relocates the VLINE START END |
| 1440 | * and WAIT UNTIL packets to the correct crtc. |
| 1441 | * It also detects a switched off crtc and nulls out the |
| 1442 | * wait in that case. |
| 1443 | */ |
| 1444 | int r100_cs_packet_parse_vline(struct radeon_cs_parser *p) |
| 1445 | { |
| 1446 | struct drm_crtc *crtc; |
| 1447 | struct radeon_crtc *radeon_crtc; |
| 1448 | struct radeon_cs_packet p3reloc, waitreloc; |
| 1449 | int crtc_id; |
| 1450 | int r; |
| 1451 | uint32_t header, h_idx, reg; |
| 1452 | volatile uint32_t *ib; |
| 1453 | |
| 1454 | ib = p->ib.ptr; |
| 1455 | |
| 1456 | /* parse the wait until */ |
| 1457 | r = radeon_cs_packet_parse(p, &waitreloc, p->idx); |
| 1458 | if (r) |
| 1459 | return r; |
| 1460 | |
| 1461 | /* check its a wait until and only 1 count */ |
| 1462 | if (waitreloc.reg != RADEON_WAIT_UNTIL || |
| 1463 | waitreloc.count != 0) { |
| 1464 | DRM_ERROR("vline wait had illegal wait until segment\n"); |
| 1465 | return -EINVAL; |
| 1466 | } |
| 1467 | |
| 1468 | if (radeon_get_ib_value(p, waitreloc.idx + 1) != RADEON_WAIT_CRTC_VLINE) { |
| 1469 | DRM_ERROR("vline wait had illegal wait until\n"); |
| 1470 | return -EINVAL; |
| 1471 | } |
| 1472 | |
| 1473 | /* jump over the NOP */ |
| 1474 | r = radeon_cs_packet_parse(p, &p3reloc, p->idx + waitreloc.count + 2); |
| 1475 | if (r) |
| 1476 | return r; |
| 1477 | |
| 1478 | h_idx = p->idx - 2; |
| 1479 | p->idx += waitreloc.count + 2; |
| 1480 | p->idx += p3reloc.count + 2; |
| 1481 | |
| 1482 | header = radeon_get_ib_value(p, h_idx); |
| 1483 | crtc_id = radeon_get_ib_value(p, h_idx + 5); |
| 1484 | reg = R100_CP_PACKET0_GET_REG(header); |
| 1485 | crtc = drm_crtc_find(p->rdev->ddev, p->filp, crtc_id); |
| 1486 | if (!crtc) { |
| 1487 | DRM_ERROR("cannot find crtc %d\n", crtc_id); |
| 1488 | return -ENOENT; |
| 1489 | } |
| 1490 | radeon_crtc = to_radeon_crtc(crtc); |
| 1491 | crtc_id = radeon_crtc->crtc_id; |
| 1492 | |
| 1493 | if (!crtc->enabled) { |
| 1494 | /* if the CRTC isn't enabled - we need to nop out the wait until */ |
| 1495 | ib[h_idx + 2] = PACKET2(0); |
| 1496 | ib[h_idx + 3] = PACKET2(0); |
| 1497 | } else if (crtc_id == 1) { |
| 1498 | switch (reg) { |
| 1499 | case AVIVO_D1MODE_VLINE_START_END: |
| 1500 | header &= ~R300_CP_PACKET0_REG_MASK; |
| 1501 | header |= AVIVO_D2MODE_VLINE_START_END >> 2; |
| 1502 | break; |
| 1503 | case RADEON_CRTC_GUI_TRIG_VLINE: |
| 1504 | header &= ~R300_CP_PACKET0_REG_MASK; |
| 1505 | header |= RADEON_CRTC2_GUI_TRIG_VLINE >> 2; |
| 1506 | break; |
| 1507 | default: |
| 1508 | DRM_ERROR("unknown crtc reloc\n"); |
| 1509 | return -EINVAL; |
| 1510 | } |
| 1511 | ib[h_idx] = header; |
| 1512 | ib[h_idx + 3] |= RADEON_ENG_DISPLAY_SELECT_CRTC1; |
| 1513 | } |
| 1514 | |
| 1515 | return 0; |
| 1516 | } |
| 1517 | |
| 1518 | static int r100_get_vtx_size(uint32_t vtx_fmt) |
| 1519 | { |
| 1520 | int vtx_size; |
| 1521 | vtx_size = 2; |
| 1522 | /* ordered according to bits in spec */ |
| 1523 | if (vtx_fmt & RADEON_SE_VTX_FMT_W0) |
| 1524 | vtx_size++; |
| 1525 | if (vtx_fmt & RADEON_SE_VTX_FMT_FPCOLOR) |
| 1526 | vtx_size += 3; |
| 1527 | if (vtx_fmt & RADEON_SE_VTX_FMT_FPALPHA) |
| 1528 | vtx_size++; |
| 1529 | if (vtx_fmt & RADEON_SE_VTX_FMT_PKCOLOR) |
| 1530 | vtx_size++; |
| 1531 | if (vtx_fmt & RADEON_SE_VTX_FMT_FPSPEC) |
| 1532 | vtx_size += 3; |
| 1533 | if (vtx_fmt & RADEON_SE_VTX_FMT_FPFOG) |
| 1534 | vtx_size++; |
| 1535 | if (vtx_fmt & RADEON_SE_VTX_FMT_PKSPEC) |
| 1536 | vtx_size++; |
| 1537 | if (vtx_fmt & RADEON_SE_VTX_FMT_ST0) |
| 1538 | vtx_size += 2; |
| 1539 | if (vtx_fmt & RADEON_SE_VTX_FMT_ST1) |
| 1540 | vtx_size += 2; |
| 1541 | if (vtx_fmt & RADEON_SE_VTX_FMT_Q1) |
| 1542 | vtx_size++; |
| 1543 | if (vtx_fmt & RADEON_SE_VTX_FMT_ST2) |
| 1544 | vtx_size += 2; |
| 1545 | if (vtx_fmt & RADEON_SE_VTX_FMT_Q2) |
| 1546 | vtx_size++; |
| 1547 | if (vtx_fmt & RADEON_SE_VTX_FMT_ST3) |
| 1548 | vtx_size += 2; |
| 1549 | if (vtx_fmt & RADEON_SE_VTX_FMT_Q3) |
| 1550 | vtx_size++; |
| 1551 | if (vtx_fmt & RADEON_SE_VTX_FMT_Q0) |
| 1552 | vtx_size++; |
| 1553 | /* blend weight */ |
| 1554 | if (vtx_fmt & (0x7 << 15)) |
| 1555 | vtx_size += (vtx_fmt >> 15) & 0x7; |
| 1556 | if (vtx_fmt & RADEON_SE_VTX_FMT_N0) |
| 1557 | vtx_size += 3; |
| 1558 | if (vtx_fmt & RADEON_SE_VTX_FMT_XY1) |
| 1559 | vtx_size += 2; |
| 1560 | if (vtx_fmt & RADEON_SE_VTX_FMT_Z1) |
| 1561 | vtx_size++; |
| 1562 | if (vtx_fmt & RADEON_SE_VTX_FMT_W1) |
| 1563 | vtx_size++; |
| 1564 | if (vtx_fmt & RADEON_SE_VTX_FMT_N1) |
| 1565 | vtx_size++; |
| 1566 | if (vtx_fmt & RADEON_SE_VTX_FMT_Z) |
| 1567 | vtx_size++; |
| 1568 | return vtx_size; |
| 1569 | } |
| 1570 | |
| 1571 | static int r100_packet0_check(struct radeon_cs_parser *p, |
| 1572 | struct radeon_cs_packet *pkt, |
| 1573 | unsigned idx, unsigned reg) |
| 1574 | { |
| 1575 | struct radeon_bo_list *reloc; |
| 1576 | struct r100_cs_track *track; |
| 1577 | volatile uint32_t *ib; |
| 1578 | uint32_t tmp; |
| 1579 | int r; |
| 1580 | int i, face; |
| 1581 | u32 tile_flags = 0; |
| 1582 | u32 idx_value; |
| 1583 | |
| 1584 | ib = p->ib.ptr; |
| 1585 | track = (struct r100_cs_track *)p->track; |
| 1586 | |
| 1587 | idx_value = radeon_get_ib_value(p, idx); |
| 1588 | |
| 1589 | switch (reg) { |
| 1590 | case RADEON_CRTC_GUI_TRIG_VLINE: |
| 1591 | r = r100_cs_packet_parse_vline(p); |
| 1592 | if (r) { |
| 1593 | DRM_ERROR("No reloc for ib[%d]=0x%04X\n", |
| 1594 | idx, reg); |
| 1595 | radeon_cs_dump_packet(p, pkt); |
| 1596 | return r; |
| 1597 | } |
| 1598 | break; |
| 1599 | /* FIXME: only allow PACKET3 blit? easier to check for out of |
| 1600 | * range access */ |
| 1601 | case RADEON_DST_PITCH_OFFSET: |
| 1602 | case RADEON_SRC_PITCH_OFFSET: |
| 1603 | r = r100_reloc_pitch_offset(p, pkt, idx, reg); |
| 1604 | if (r) |
| 1605 | return r; |
| 1606 | break; |
| 1607 | case RADEON_RB3D_DEPTHOFFSET: |
| 1608 | r = radeon_cs_packet_next_reloc(p, &reloc, 0); |
| 1609 | if (r) { |
| 1610 | DRM_ERROR("No reloc for ib[%d]=0x%04X\n", |
| 1611 | idx, reg); |
| 1612 | radeon_cs_dump_packet(p, pkt); |
| 1613 | return r; |
| 1614 | } |
| 1615 | track->zb.robj = reloc->robj; |
| 1616 | track->zb.offset = idx_value; |
| 1617 | track->zb_dirty = true; |
| 1618 | ib[idx] = idx_value + ((u32)reloc->gpu_offset); |
| 1619 | break; |
| 1620 | case RADEON_RB3D_COLOROFFSET: |
| 1621 | r = radeon_cs_packet_next_reloc(p, &reloc, 0); |
| 1622 | if (r) { |
| 1623 | DRM_ERROR("No reloc for ib[%d]=0x%04X\n", |
| 1624 | idx, reg); |
| 1625 | radeon_cs_dump_packet(p, pkt); |
| 1626 | return r; |
| 1627 | } |
| 1628 | track->cb[0].robj = reloc->robj; |
| 1629 | track->cb[0].offset = idx_value; |
| 1630 | track->cb_dirty = true; |
| 1631 | ib[idx] = idx_value + ((u32)reloc->gpu_offset); |
| 1632 | break; |
| 1633 | case RADEON_PP_TXOFFSET_0: |
| 1634 | case RADEON_PP_TXOFFSET_1: |
| 1635 | case RADEON_PP_TXOFFSET_2: |
| 1636 | i = (reg - RADEON_PP_TXOFFSET_0) / 24; |
| 1637 | r = radeon_cs_packet_next_reloc(p, &reloc, 0); |
| 1638 | if (r) { |
| 1639 | DRM_ERROR("No reloc for ib[%d]=0x%04X\n", |
| 1640 | idx, reg); |
| 1641 | radeon_cs_dump_packet(p, pkt); |
| 1642 | return r; |
| 1643 | } |
| 1644 | if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) { |
| 1645 | if (reloc->tiling_flags & RADEON_TILING_MACRO) |
| 1646 | tile_flags |= RADEON_TXO_MACRO_TILE; |
| 1647 | if (reloc->tiling_flags & RADEON_TILING_MICRO) |
| 1648 | tile_flags |= RADEON_TXO_MICRO_TILE_X2; |
| 1649 | |
| 1650 | tmp = idx_value & ~(0x7 << 2); |
| 1651 | tmp |= tile_flags; |
| 1652 | ib[idx] = tmp + ((u32)reloc->gpu_offset); |
| 1653 | } else |
| 1654 | ib[idx] = idx_value + ((u32)reloc->gpu_offset); |
| 1655 | track->textures[i].robj = reloc->robj; |
| 1656 | track->tex_dirty = true; |
| 1657 | break; |
| 1658 | case RADEON_PP_CUBIC_OFFSET_T0_0: |
| 1659 | case RADEON_PP_CUBIC_OFFSET_T0_1: |
| 1660 | case RADEON_PP_CUBIC_OFFSET_T0_2: |
| 1661 | case RADEON_PP_CUBIC_OFFSET_T0_3: |
| 1662 | case RADEON_PP_CUBIC_OFFSET_T0_4: |
| 1663 | i = (reg - RADEON_PP_CUBIC_OFFSET_T0_0) / 4; |
| 1664 | r = radeon_cs_packet_next_reloc(p, &reloc, 0); |
| 1665 | if (r) { |
| 1666 | DRM_ERROR("No reloc for ib[%d]=0x%04X\n", |
| 1667 | idx, reg); |
| 1668 | radeon_cs_dump_packet(p, pkt); |
| 1669 | return r; |
| 1670 | } |
| 1671 | track->textures[0].cube_info[i].offset = idx_value; |
| 1672 | ib[idx] = idx_value + ((u32)reloc->gpu_offset); |
| 1673 | track->textures[0].cube_info[i].robj = reloc->robj; |
| 1674 | track->tex_dirty = true; |
| 1675 | break; |
| 1676 | case RADEON_PP_CUBIC_OFFSET_T1_0: |
| 1677 | case RADEON_PP_CUBIC_OFFSET_T1_1: |
| 1678 | case RADEON_PP_CUBIC_OFFSET_T1_2: |
| 1679 | case RADEON_PP_CUBIC_OFFSET_T1_3: |
| 1680 | case RADEON_PP_CUBIC_OFFSET_T1_4: |
| 1681 | i = (reg - RADEON_PP_CUBIC_OFFSET_T1_0) / 4; |
| 1682 | r = radeon_cs_packet_next_reloc(p, &reloc, 0); |
| 1683 | if (r) { |
| 1684 | DRM_ERROR("No reloc for ib[%d]=0x%04X\n", |
| 1685 | idx, reg); |
| 1686 | radeon_cs_dump_packet(p, pkt); |
| 1687 | return r; |
| 1688 | } |
| 1689 | track->textures[1].cube_info[i].offset = idx_value; |
| 1690 | ib[idx] = idx_value + ((u32)reloc->gpu_offset); |
| 1691 | track->textures[1].cube_info[i].robj = reloc->robj; |
| 1692 | track->tex_dirty = true; |
| 1693 | break; |
| 1694 | case RADEON_PP_CUBIC_OFFSET_T2_0: |
| 1695 | case RADEON_PP_CUBIC_OFFSET_T2_1: |
| 1696 | case RADEON_PP_CUBIC_OFFSET_T2_2: |
| 1697 | case RADEON_PP_CUBIC_OFFSET_T2_3: |
| 1698 | case RADEON_PP_CUBIC_OFFSET_T2_4: |
| 1699 | i = (reg - RADEON_PP_CUBIC_OFFSET_T2_0) / 4; |
| 1700 | r = radeon_cs_packet_next_reloc(p, &reloc, 0); |
| 1701 | if (r) { |
| 1702 | DRM_ERROR("No reloc for ib[%d]=0x%04X\n", |
| 1703 | idx, reg); |
| 1704 | radeon_cs_dump_packet(p, pkt); |
| 1705 | return r; |
| 1706 | } |
| 1707 | track->textures[2].cube_info[i].offset = idx_value; |
| 1708 | ib[idx] = idx_value + ((u32)reloc->gpu_offset); |
| 1709 | track->textures[2].cube_info[i].robj = reloc->robj; |
| 1710 | track->tex_dirty = true; |
| 1711 | break; |
| 1712 | case RADEON_RE_WIDTH_HEIGHT: |
| 1713 | track->maxy = ((idx_value >> 16) & 0x7FF); |
| 1714 | track->cb_dirty = true; |
| 1715 | track->zb_dirty = true; |
| 1716 | break; |
| 1717 | case RADEON_RB3D_COLORPITCH: |
| 1718 | r = radeon_cs_packet_next_reloc(p, &reloc, 0); |
| 1719 | if (r) { |
| 1720 | DRM_ERROR("No reloc for ib[%d]=0x%04X\n", |
| 1721 | idx, reg); |
| 1722 | radeon_cs_dump_packet(p, pkt); |
| 1723 | return r; |
| 1724 | } |
| 1725 | if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) { |
| 1726 | if (reloc->tiling_flags & RADEON_TILING_MACRO) |
| 1727 | tile_flags |= RADEON_COLOR_TILE_ENABLE; |
| 1728 | if (reloc->tiling_flags & RADEON_TILING_MICRO) |
| 1729 | tile_flags |= RADEON_COLOR_MICROTILE_ENABLE; |
| 1730 | |
| 1731 | tmp = idx_value & ~(0x7 << 16); |
| 1732 | tmp |= tile_flags; |
| 1733 | ib[idx] = tmp; |
| 1734 | } else |
| 1735 | ib[idx] = idx_value; |
| 1736 | |
| 1737 | track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK; |
| 1738 | track->cb_dirty = true; |
| 1739 | break; |
| 1740 | case RADEON_RB3D_DEPTHPITCH: |
| 1741 | track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK; |
| 1742 | track->zb_dirty = true; |
| 1743 | break; |
| 1744 | case RADEON_RB3D_CNTL: |
| 1745 | switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) { |
| 1746 | case 7: |
| 1747 | case 8: |
| 1748 | case 9: |
| 1749 | case 11: |
| 1750 | case 12: |
| 1751 | track->cb[0].cpp = 1; |
| 1752 | break; |
| 1753 | case 3: |
| 1754 | case 4: |
| 1755 | case 15: |
| 1756 | track->cb[0].cpp = 2; |
| 1757 | break; |
| 1758 | case 6: |
| 1759 | track->cb[0].cpp = 4; |
| 1760 | break; |
| 1761 | default: |
| 1762 | DRM_ERROR("Invalid color buffer format (%d) !\n", |
| 1763 | ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f)); |
| 1764 | return -EINVAL; |
| 1765 | } |
| 1766 | track->z_enabled = !!(idx_value & RADEON_Z_ENABLE); |
| 1767 | track->cb_dirty = true; |
| 1768 | track->zb_dirty = true; |
| 1769 | break; |
| 1770 | case RADEON_RB3D_ZSTENCILCNTL: |
| 1771 | switch (idx_value & 0xf) { |
| 1772 | case 0: |
| 1773 | track->zb.cpp = 2; |
| 1774 | break; |
| 1775 | case 2: |
| 1776 | case 3: |
| 1777 | case 4: |
| 1778 | case 5: |
| 1779 | case 9: |
| 1780 | case 11: |
| 1781 | track->zb.cpp = 4; |
| 1782 | break; |
| 1783 | default: |
| 1784 | break; |
| 1785 | } |
| 1786 | track->zb_dirty = true; |
| 1787 | break; |
| 1788 | case RADEON_RB3D_ZPASS_ADDR: |
| 1789 | r = radeon_cs_packet_next_reloc(p, &reloc, 0); |
| 1790 | if (r) { |
| 1791 | DRM_ERROR("No reloc for ib[%d]=0x%04X\n", |
| 1792 | idx, reg); |
| 1793 | radeon_cs_dump_packet(p, pkt); |
| 1794 | return r; |
| 1795 | } |
| 1796 | ib[idx] = idx_value + ((u32)reloc->gpu_offset); |
| 1797 | break; |
| 1798 | case RADEON_PP_CNTL: |
| 1799 | { |
| 1800 | uint32_t temp = idx_value >> 4; |
| 1801 | for (i = 0; i < track->num_texture; i++) |
| 1802 | track->textures[i].enabled = !!(temp & (1 << i)); |
| 1803 | track->tex_dirty = true; |
| 1804 | } |
| 1805 | break; |
| 1806 | case RADEON_SE_VF_CNTL: |
| 1807 | track->vap_vf_cntl = idx_value; |
| 1808 | break; |
| 1809 | case RADEON_SE_VTX_FMT: |
| 1810 | track->vtx_size = r100_get_vtx_size(idx_value); |
| 1811 | break; |
| 1812 | case RADEON_PP_TEX_SIZE_0: |
| 1813 | case RADEON_PP_TEX_SIZE_1: |
| 1814 | case RADEON_PP_TEX_SIZE_2: |
| 1815 | i = (reg - RADEON_PP_TEX_SIZE_0) / 8; |
| 1816 | track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1; |
| 1817 | track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1; |
| 1818 | track->tex_dirty = true; |
| 1819 | break; |
| 1820 | case RADEON_PP_TEX_PITCH_0: |
| 1821 | case RADEON_PP_TEX_PITCH_1: |
| 1822 | case RADEON_PP_TEX_PITCH_2: |
| 1823 | i = (reg - RADEON_PP_TEX_PITCH_0) / 8; |
| 1824 | track->textures[i].pitch = idx_value + 32; |
| 1825 | track->tex_dirty = true; |
| 1826 | break; |
| 1827 | case RADEON_PP_TXFILTER_0: |
| 1828 | case RADEON_PP_TXFILTER_1: |
| 1829 | case RADEON_PP_TXFILTER_2: |
| 1830 | i = (reg - RADEON_PP_TXFILTER_0) / 24; |
| 1831 | track->textures[i].num_levels = ((idx_value & RADEON_MAX_MIP_LEVEL_MASK) |
| 1832 | >> RADEON_MAX_MIP_LEVEL_SHIFT); |
| 1833 | tmp = (idx_value >> 23) & 0x7; |
| 1834 | if (tmp == 2 || tmp == 6) |
| 1835 | track->textures[i].roundup_w = false; |
| 1836 | tmp = (idx_value >> 27) & 0x7; |
| 1837 | if (tmp == 2 || tmp == 6) |
| 1838 | track->textures[i].roundup_h = false; |
| 1839 | track->tex_dirty = true; |
| 1840 | break; |
| 1841 | case RADEON_PP_TXFORMAT_0: |
| 1842 | case RADEON_PP_TXFORMAT_1: |
| 1843 | case RADEON_PP_TXFORMAT_2: |
| 1844 | i = (reg - RADEON_PP_TXFORMAT_0) / 24; |
| 1845 | if (idx_value & RADEON_TXFORMAT_NON_POWER2) { |
| 1846 | track->textures[i].use_pitch = 1; |
| 1847 | } else { |
| 1848 | track->textures[i].use_pitch = 0; |
| 1849 | track->textures[i].width = 1 << ((idx_value & RADEON_TXFORMAT_WIDTH_MASK) >> RADEON_TXFORMAT_WIDTH_SHIFT); |
| 1850 | track->textures[i].height = 1 << ((idx_value & RADEON_TXFORMAT_HEIGHT_MASK) >> RADEON_TXFORMAT_HEIGHT_SHIFT); |
| 1851 | } |
| 1852 | if (idx_value & RADEON_TXFORMAT_CUBIC_MAP_ENABLE) |
| 1853 | track->textures[i].tex_coord_type = 2; |
| 1854 | switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) { |
| 1855 | case RADEON_TXFORMAT_I8: |
| 1856 | case RADEON_TXFORMAT_RGB332: |
| 1857 | case RADEON_TXFORMAT_Y8: |
| 1858 | track->textures[i].cpp = 1; |
| 1859 | track->textures[i].compress_format = R100_TRACK_COMP_NONE; |
| 1860 | break; |
| 1861 | case RADEON_TXFORMAT_AI88: |
| 1862 | case RADEON_TXFORMAT_ARGB1555: |
| 1863 | case RADEON_TXFORMAT_RGB565: |
| 1864 | case RADEON_TXFORMAT_ARGB4444: |
| 1865 | case RADEON_TXFORMAT_VYUY422: |
| 1866 | case RADEON_TXFORMAT_YVYU422: |
| 1867 | case RADEON_TXFORMAT_SHADOW16: |
| 1868 | case RADEON_TXFORMAT_LDUDV655: |
| 1869 | case RADEON_TXFORMAT_DUDV88: |
| 1870 | track->textures[i].cpp = 2; |
| 1871 | track->textures[i].compress_format = R100_TRACK_COMP_NONE; |
| 1872 | break; |
| 1873 | case RADEON_TXFORMAT_ARGB8888: |
| 1874 | case RADEON_TXFORMAT_RGBA8888: |
| 1875 | case RADEON_TXFORMAT_SHADOW32: |
| 1876 | case RADEON_TXFORMAT_LDUDUV8888: |
| 1877 | track->textures[i].cpp = 4; |
| 1878 | track->textures[i].compress_format = R100_TRACK_COMP_NONE; |
| 1879 | break; |
| 1880 | case RADEON_TXFORMAT_DXT1: |
| 1881 | track->textures[i].cpp = 1; |
| 1882 | track->textures[i].compress_format = R100_TRACK_COMP_DXT1; |
| 1883 | break; |
| 1884 | case RADEON_TXFORMAT_DXT23: |
| 1885 | case RADEON_TXFORMAT_DXT45: |
| 1886 | track->textures[i].cpp = 1; |
| 1887 | track->textures[i].compress_format = R100_TRACK_COMP_DXT35; |
| 1888 | break; |
| 1889 | } |
| 1890 | track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf); |
| 1891 | track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf); |
| 1892 | track->tex_dirty = true; |
| 1893 | break; |
| 1894 | case RADEON_PP_CUBIC_FACES_0: |
| 1895 | case RADEON_PP_CUBIC_FACES_1: |
| 1896 | case RADEON_PP_CUBIC_FACES_2: |
| 1897 | tmp = idx_value; |
| 1898 | i = (reg - RADEON_PP_CUBIC_FACES_0) / 4; |
| 1899 | for (face = 0; face < 4; face++) { |
| 1900 | track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf); |
| 1901 | track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf); |
| 1902 | } |
| 1903 | track->tex_dirty = true; |
| 1904 | break; |
| 1905 | default: |
| 1906 | pr_err("Forbidden register 0x%04X in cs at %d\n", reg, idx); |
| 1907 | return -EINVAL; |
| 1908 | } |
| 1909 | return 0; |
| 1910 | } |
| 1911 | |
| 1912 | int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p, |
| 1913 | struct radeon_cs_packet *pkt, |
| 1914 | struct radeon_bo *robj) |
| 1915 | { |
| 1916 | unsigned idx; |
| 1917 | u32 value; |
| 1918 | idx = pkt->idx + 1; |
| 1919 | value = radeon_get_ib_value(p, idx + 2); |
| 1920 | if ((value + 1) > radeon_bo_size(robj)) { |
| 1921 | DRM_ERROR("[drm] Buffer too small for PACKET3 INDX_BUFFER " |
| 1922 | "(need %u have %lu) !\n", |
| 1923 | value + 1, |
| 1924 | radeon_bo_size(robj)); |
| 1925 | return -EINVAL; |
| 1926 | } |
| 1927 | return 0; |
| 1928 | } |
| 1929 | |
| 1930 | static int r100_packet3_check(struct radeon_cs_parser *p, |
| 1931 | struct radeon_cs_packet *pkt) |
| 1932 | { |
| 1933 | struct radeon_bo_list *reloc; |
| 1934 | struct r100_cs_track *track; |
| 1935 | unsigned idx; |
| 1936 | volatile uint32_t *ib; |
| 1937 | int r; |
| 1938 | |
| 1939 | ib = p->ib.ptr; |
| 1940 | idx = pkt->idx + 1; |
| 1941 | track = (struct r100_cs_track *)p->track; |
| 1942 | switch (pkt->opcode) { |
| 1943 | case PACKET3_3D_LOAD_VBPNTR: |
| 1944 | r = r100_packet3_load_vbpntr(p, pkt, idx); |
| 1945 | if (r) |
| 1946 | return r; |
| 1947 | break; |
| 1948 | case PACKET3_INDX_BUFFER: |
| 1949 | r = radeon_cs_packet_next_reloc(p, &reloc, 0); |
| 1950 | if (r) { |
| 1951 | DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode); |
| 1952 | radeon_cs_dump_packet(p, pkt); |
| 1953 | return r; |
| 1954 | } |
| 1955 | ib[idx+1] = radeon_get_ib_value(p, idx+1) + ((u32)reloc->gpu_offset); |
| 1956 | r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj); |
| 1957 | if (r) { |
| 1958 | return r; |
| 1959 | } |
| 1960 | break; |
| 1961 | case 0x23: |
| 1962 | /* 3D_RNDR_GEN_INDX_PRIM on r100/r200 */ |
| 1963 | r = radeon_cs_packet_next_reloc(p, &reloc, 0); |
| 1964 | if (r) { |
| 1965 | DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode); |
| 1966 | radeon_cs_dump_packet(p, pkt); |
| 1967 | return r; |
| 1968 | } |
| 1969 | ib[idx] = radeon_get_ib_value(p, idx) + ((u32)reloc->gpu_offset); |
| 1970 | track->num_arrays = 1; |
| 1971 | track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 2)); |
| 1972 | |
| 1973 | track->arrays[0].robj = reloc->robj; |
| 1974 | track->arrays[0].esize = track->vtx_size; |
| 1975 | |
| 1976 | track->max_indx = radeon_get_ib_value(p, idx+1); |
| 1977 | |
| 1978 | track->vap_vf_cntl = radeon_get_ib_value(p, idx+3); |
| 1979 | track->immd_dwords = pkt->count - 1; |
| 1980 | r = r100_cs_track_check(p->rdev, track); |
| 1981 | if (r) |
| 1982 | return r; |
| 1983 | break; |
| 1984 | case PACKET3_3D_DRAW_IMMD: |
| 1985 | if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) { |
| 1986 | DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n"); |
| 1987 | return -EINVAL; |
| 1988 | } |
| 1989 | track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 0)); |
| 1990 | track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1); |
| 1991 | track->immd_dwords = pkt->count - 1; |
| 1992 | r = r100_cs_track_check(p->rdev, track); |
| 1993 | if (r) |
| 1994 | return r; |
| 1995 | break; |
| 1996 | /* triggers drawing using in-packet vertex data */ |
| 1997 | case PACKET3_3D_DRAW_IMMD_2: |
| 1998 | if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) { |
| 1999 | DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n"); |
| 2000 | return -EINVAL; |
| 2001 | } |
| 2002 | track->vap_vf_cntl = radeon_get_ib_value(p, idx); |
| 2003 | track->immd_dwords = pkt->count; |
| 2004 | r = r100_cs_track_check(p->rdev, track); |
| 2005 | if (r) |
| 2006 | return r; |
| 2007 | break; |
| 2008 | /* triggers drawing using in-packet vertex data */ |
| 2009 | case PACKET3_3D_DRAW_VBUF_2: |
| 2010 | track->vap_vf_cntl = radeon_get_ib_value(p, idx); |
| 2011 | r = r100_cs_track_check(p->rdev, track); |
| 2012 | if (r) |
| 2013 | return r; |
| 2014 | break; |
| 2015 | /* triggers drawing of vertex buffers setup elsewhere */ |
| 2016 | case PACKET3_3D_DRAW_INDX_2: |
| 2017 | track->vap_vf_cntl = radeon_get_ib_value(p, idx); |
| 2018 | r = r100_cs_track_check(p->rdev, track); |
| 2019 | if (r) |
| 2020 | return r; |
| 2021 | break; |
| 2022 | /* triggers drawing using indices to vertex buffer */ |
| 2023 | case PACKET3_3D_DRAW_VBUF: |
| 2024 | track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1); |
| 2025 | r = r100_cs_track_check(p->rdev, track); |
| 2026 | if (r) |
| 2027 | return r; |
| 2028 | break; |
| 2029 | /* triggers drawing of vertex buffers setup elsewhere */ |
| 2030 | case PACKET3_3D_DRAW_INDX: |
| 2031 | track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1); |
| 2032 | r = r100_cs_track_check(p->rdev, track); |
| 2033 | if (r) |
| 2034 | return r; |
| 2035 | break; |
| 2036 | /* triggers drawing using indices to vertex buffer */ |
| 2037 | case PACKET3_3D_CLEAR_HIZ: |
| 2038 | case PACKET3_3D_CLEAR_ZMASK: |
| 2039 | if (p->rdev->hyperz_filp != p->filp) |
| 2040 | return -EINVAL; |
| 2041 | break; |
| 2042 | case PACKET3_NOP: |
| 2043 | break; |
| 2044 | default: |
| 2045 | DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode); |
| 2046 | return -EINVAL; |
| 2047 | } |
| 2048 | return 0; |
| 2049 | } |
| 2050 | |
| 2051 | int r100_cs_parse(struct radeon_cs_parser *p) |
| 2052 | { |
| 2053 | struct radeon_cs_packet pkt; |
| 2054 | struct r100_cs_track *track; |
| 2055 | int r; |
| 2056 | |
| 2057 | track = kzalloc(sizeof(*track), GFP_KERNEL); |
| 2058 | if (!track) |
| 2059 | return -ENOMEM; |
| 2060 | r100_cs_track_clear(p->rdev, track); |
| 2061 | p->track = track; |
| 2062 | do { |
| 2063 | r = radeon_cs_packet_parse(p, &pkt, p->idx); |
| 2064 | if (r) { |
| 2065 | return r; |
| 2066 | } |
| 2067 | p->idx += pkt.count + 2; |
| 2068 | switch (pkt.type) { |
| 2069 | case RADEON_PACKET_TYPE0: |
| 2070 | if (p->rdev->family >= CHIP_R200) |
| 2071 | r = r100_cs_parse_packet0(p, &pkt, |
| 2072 | p->rdev->config.r100.reg_safe_bm, |
| 2073 | p->rdev->config.r100.reg_safe_bm_size, |
| 2074 | &r200_packet0_check); |
| 2075 | else |
| 2076 | r = r100_cs_parse_packet0(p, &pkt, |
| 2077 | p->rdev->config.r100.reg_safe_bm, |
| 2078 | p->rdev->config.r100.reg_safe_bm_size, |
| 2079 | &r100_packet0_check); |
| 2080 | break; |
| 2081 | case RADEON_PACKET_TYPE2: |
| 2082 | break; |
| 2083 | case RADEON_PACKET_TYPE3: |
| 2084 | r = r100_packet3_check(p, &pkt); |
| 2085 | break; |
| 2086 | default: |
| 2087 | DRM_ERROR("Unknown packet type %d !\n", |
| 2088 | pkt.type); |
| 2089 | return -EINVAL; |
| 2090 | } |
| 2091 | if (r) |
| 2092 | return r; |
| 2093 | } while (p->idx < p->chunk_ib->length_dw); |
| 2094 | return 0; |
| 2095 | } |
| 2096 | |
| 2097 | static void r100_cs_track_texture_print(struct r100_cs_track_texture *t) |
| 2098 | { |
| 2099 | DRM_ERROR("pitch %d\n", t->pitch); |
| 2100 | DRM_ERROR("use_pitch %d\n", t->use_pitch); |
| 2101 | DRM_ERROR("width %d\n", t->width); |
| 2102 | DRM_ERROR("width_11 %d\n", t->width_11); |
| 2103 | DRM_ERROR("height %d\n", t->height); |
| 2104 | DRM_ERROR("height_11 %d\n", t->height_11); |
| 2105 | DRM_ERROR("num levels %d\n", t->num_levels); |
| 2106 | DRM_ERROR("depth %d\n", t->txdepth); |
| 2107 | DRM_ERROR("bpp %d\n", t->cpp); |
| 2108 | DRM_ERROR("coordinate type %d\n", t->tex_coord_type); |
| 2109 | DRM_ERROR("width round to power of 2 %d\n", t->roundup_w); |
| 2110 | DRM_ERROR("height round to power of 2 %d\n", t->roundup_h); |
| 2111 | DRM_ERROR("compress format %d\n", t->compress_format); |
| 2112 | } |
| 2113 | |
| 2114 | static int r100_track_compress_size(int compress_format, int w, int h) |
| 2115 | { |
| 2116 | int block_width, block_height, block_bytes; |
| 2117 | int wblocks, hblocks; |
| 2118 | int min_wblocks; |
| 2119 | int sz; |
| 2120 | |
| 2121 | block_width = 4; |
| 2122 | block_height = 4; |
| 2123 | |
| 2124 | switch (compress_format) { |
| 2125 | case R100_TRACK_COMP_DXT1: |
| 2126 | block_bytes = 8; |
| 2127 | min_wblocks = 4; |
| 2128 | break; |
| 2129 | default: |
| 2130 | case R100_TRACK_COMP_DXT35: |
| 2131 | block_bytes = 16; |
| 2132 | min_wblocks = 2; |
| 2133 | break; |
| 2134 | } |
| 2135 | |
| 2136 | hblocks = (h + block_height - 1) / block_height; |
| 2137 | wblocks = (w + block_width - 1) / block_width; |
| 2138 | if (wblocks < min_wblocks) |
| 2139 | wblocks = min_wblocks; |
| 2140 | sz = wblocks * hblocks * block_bytes; |
| 2141 | return sz; |
| 2142 | } |
| 2143 | |
| 2144 | static int r100_cs_track_cube(struct radeon_device *rdev, |
| 2145 | struct r100_cs_track *track, unsigned idx) |
| 2146 | { |
| 2147 | unsigned face, w, h; |
| 2148 | struct radeon_bo *cube_robj; |
| 2149 | unsigned long size; |
| 2150 | unsigned compress_format = track->textures[idx].compress_format; |
| 2151 | |
| 2152 | for (face = 0; face < 5; face++) { |
| 2153 | cube_robj = track->textures[idx].cube_info[face].robj; |
| 2154 | w = track->textures[idx].cube_info[face].width; |
| 2155 | h = track->textures[idx].cube_info[face].height; |
| 2156 | |
| 2157 | if (compress_format) { |
| 2158 | size = r100_track_compress_size(compress_format, w, h); |
| 2159 | } else |
| 2160 | size = w * h; |
| 2161 | size *= track->textures[idx].cpp; |
| 2162 | |
| 2163 | size += track->textures[idx].cube_info[face].offset; |
| 2164 | |
| 2165 | if (size > radeon_bo_size(cube_robj)) { |
| 2166 | DRM_ERROR("Cube texture offset greater than object size %lu %lu\n", |
| 2167 | size, radeon_bo_size(cube_robj)); |
| 2168 | r100_cs_track_texture_print(&track->textures[idx]); |
| 2169 | return -1; |
| 2170 | } |
| 2171 | } |
| 2172 | return 0; |
| 2173 | } |
| 2174 | |
| 2175 | static int r100_cs_track_texture_check(struct radeon_device *rdev, |
| 2176 | struct r100_cs_track *track) |
| 2177 | { |
| 2178 | struct radeon_bo *robj; |
| 2179 | unsigned long size; |
| 2180 | unsigned u, i, w, h, d; |
| 2181 | int ret; |
| 2182 | |
| 2183 | for (u = 0; u < track->num_texture; u++) { |
| 2184 | if (!track->textures[u].enabled) |
| 2185 | continue; |
| 2186 | if (track->textures[u].lookup_disable) |
| 2187 | continue; |
| 2188 | robj = track->textures[u].robj; |
| 2189 | if (robj == NULL) { |
| 2190 | DRM_ERROR("No texture bound to unit %u\n", u); |
| 2191 | return -EINVAL; |
| 2192 | } |
| 2193 | size = 0; |
| 2194 | for (i = 0; i <= track->textures[u].num_levels; i++) { |
| 2195 | if (track->textures[u].use_pitch) { |
| 2196 | if (rdev->family < CHIP_R300) |
| 2197 | w = (track->textures[u].pitch / track->textures[u].cpp) / (1 << i); |
| 2198 | else |
| 2199 | w = track->textures[u].pitch / (1 << i); |
| 2200 | } else { |
| 2201 | w = track->textures[u].width; |
| 2202 | if (rdev->family >= CHIP_RV515) |
| 2203 | w |= track->textures[u].width_11; |
| 2204 | w = w / (1 << i); |
| 2205 | if (track->textures[u].roundup_w) |
| 2206 | w = roundup_pow_of_two(w); |
| 2207 | } |
| 2208 | h = track->textures[u].height; |
| 2209 | if (rdev->family >= CHIP_RV515) |
| 2210 | h |= track->textures[u].height_11; |
| 2211 | h = h / (1 << i); |
| 2212 | if (track->textures[u].roundup_h) |
| 2213 | h = roundup_pow_of_two(h); |
| 2214 | if (track->textures[u].tex_coord_type == 1) { |
| 2215 | d = (1 << track->textures[u].txdepth) / (1 << i); |
| 2216 | if (!d) |
| 2217 | d = 1; |
| 2218 | } else { |
| 2219 | d = 1; |
| 2220 | } |
| 2221 | if (track->textures[u].compress_format) { |
| 2222 | |
| 2223 | size += r100_track_compress_size(track->textures[u].compress_format, w, h) * d; |
| 2224 | /* compressed textures are block based */ |
| 2225 | } else |
| 2226 | size += w * h * d; |
| 2227 | } |
| 2228 | size *= track->textures[u].cpp; |
| 2229 | |
| 2230 | switch (track->textures[u].tex_coord_type) { |
| 2231 | case 0: |
| 2232 | case 1: |
| 2233 | break; |
| 2234 | case 2: |
| 2235 | if (track->separate_cube) { |
| 2236 | ret = r100_cs_track_cube(rdev, track, u); |
| 2237 | if (ret) |
| 2238 | return ret; |
| 2239 | } else |
| 2240 | size *= 6; |
| 2241 | break; |
| 2242 | default: |
| 2243 | DRM_ERROR("Invalid texture coordinate type %u for unit " |
| 2244 | "%u\n", track->textures[u].tex_coord_type, u); |
| 2245 | return -EINVAL; |
| 2246 | } |
| 2247 | if (size > radeon_bo_size(robj)) { |
| 2248 | DRM_ERROR("Texture of unit %u needs %lu bytes but is " |
| 2249 | "%lu\n", u, size, radeon_bo_size(robj)); |
| 2250 | r100_cs_track_texture_print(&track->textures[u]); |
| 2251 | return -EINVAL; |
| 2252 | } |
| 2253 | } |
| 2254 | return 0; |
| 2255 | } |
| 2256 | |
| 2257 | int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track) |
| 2258 | { |
| 2259 | unsigned i; |
| 2260 | unsigned long size; |
| 2261 | unsigned prim_walk; |
| 2262 | unsigned nverts; |
| 2263 | unsigned num_cb = track->cb_dirty ? track->num_cb : 0; |
| 2264 | |
| 2265 | if (num_cb && !track->zb_cb_clear && !track->color_channel_mask && |
| 2266 | !track->blend_read_enable) |
| 2267 | num_cb = 0; |
| 2268 | |
| 2269 | for (i = 0; i < num_cb; i++) { |
| 2270 | if (track->cb[i].robj == NULL) { |
| 2271 | DRM_ERROR("[drm] No buffer for color buffer %d !\n", i); |
| 2272 | return -EINVAL; |
| 2273 | } |
| 2274 | size = track->cb[i].pitch * track->cb[i].cpp * track->maxy; |
| 2275 | size += track->cb[i].offset; |
| 2276 | if (size > radeon_bo_size(track->cb[i].robj)) { |
| 2277 | DRM_ERROR("[drm] Buffer too small for color buffer %d " |
| 2278 | "(need %lu have %lu) !\n", i, size, |
| 2279 | radeon_bo_size(track->cb[i].robj)); |
| 2280 | DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n", |
| 2281 | i, track->cb[i].pitch, track->cb[i].cpp, |
| 2282 | track->cb[i].offset, track->maxy); |
| 2283 | return -EINVAL; |
| 2284 | } |
| 2285 | } |
| 2286 | track->cb_dirty = false; |
| 2287 | |
| 2288 | if (track->zb_dirty && track->z_enabled) { |
| 2289 | if (track->zb.robj == NULL) { |
| 2290 | DRM_ERROR("[drm] No buffer for z buffer !\n"); |
| 2291 | return -EINVAL; |
| 2292 | } |
| 2293 | size = track->zb.pitch * track->zb.cpp * track->maxy; |
| 2294 | size += track->zb.offset; |
| 2295 | if (size > radeon_bo_size(track->zb.robj)) { |
| 2296 | DRM_ERROR("[drm] Buffer too small for z buffer " |
| 2297 | "(need %lu have %lu) !\n", size, |
| 2298 | radeon_bo_size(track->zb.robj)); |
| 2299 | DRM_ERROR("[drm] zbuffer (%u %u %u %u)\n", |
| 2300 | track->zb.pitch, track->zb.cpp, |
| 2301 | track->zb.offset, track->maxy); |
| 2302 | return -EINVAL; |
| 2303 | } |
| 2304 | } |
| 2305 | track->zb_dirty = false; |
| 2306 | |
| 2307 | if (track->aa_dirty && track->aaresolve) { |
| 2308 | if (track->aa.robj == NULL) { |
| 2309 | DRM_ERROR("[drm] No buffer for AA resolve buffer %d !\n", i); |
| 2310 | return -EINVAL; |
| 2311 | } |
| 2312 | /* I believe the format comes from colorbuffer0. */ |
| 2313 | size = track->aa.pitch * track->cb[0].cpp * track->maxy; |
| 2314 | size += track->aa.offset; |
| 2315 | if (size > radeon_bo_size(track->aa.robj)) { |
| 2316 | DRM_ERROR("[drm] Buffer too small for AA resolve buffer %d " |
| 2317 | "(need %lu have %lu) !\n", i, size, |
| 2318 | radeon_bo_size(track->aa.robj)); |
| 2319 | DRM_ERROR("[drm] AA resolve buffer %d (%u %u %u %u)\n", |
| 2320 | i, track->aa.pitch, track->cb[0].cpp, |
| 2321 | track->aa.offset, track->maxy); |
| 2322 | return -EINVAL; |
| 2323 | } |
| 2324 | } |
| 2325 | track->aa_dirty = false; |
| 2326 | |
| 2327 | prim_walk = (track->vap_vf_cntl >> 4) & 0x3; |
| 2328 | if (track->vap_vf_cntl & (1 << 14)) { |
| 2329 | nverts = track->vap_alt_nverts; |
| 2330 | } else { |
| 2331 | nverts = (track->vap_vf_cntl >> 16) & 0xFFFF; |
| 2332 | } |
| 2333 | switch (prim_walk) { |
| 2334 | case 1: |
| 2335 | for (i = 0; i < track->num_arrays; i++) { |
| 2336 | size = track->arrays[i].esize * track->max_indx * 4UL; |
| 2337 | if (track->arrays[i].robj == NULL) { |
| 2338 | DRM_ERROR("(PW %u) Vertex array %u no buffer " |
| 2339 | "bound\n", prim_walk, i); |
| 2340 | return -EINVAL; |
| 2341 | } |
| 2342 | if (size > radeon_bo_size(track->arrays[i].robj)) { |
| 2343 | dev_err(rdev->dev, "(PW %u) Vertex array %u " |
| 2344 | "need %lu dwords have %lu dwords\n", |
| 2345 | prim_walk, i, size >> 2, |
| 2346 | radeon_bo_size(track->arrays[i].robj) |
| 2347 | >> 2); |
| 2348 | DRM_ERROR("Max indices %u\n", track->max_indx); |
| 2349 | return -EINVAL; |
| 2350 | } |
| 2351 | } |
| 2352 | break; |
| 2353 | case 2: |
| 2354 | for (i = 0; i < track->num_arrays; i++) { |
| 2355 | size = track->arrays[i].esize * (nverts - 1) * 4UL; |
| 2356 | if (track->arrays[i].robj == NULL) { |
| 2357 | DRM_ERROR("(PW %u) Vertex array %u no buffer " |
| 2358 | "bound\n", prim_walk, i); |
| 2359 | return -EINVAL; |
| 2360 | } |
| 2361 | if (size > radeon_bo_size(track->arrays[i].robj)) { |
| 2362 | dev_err(rdev->dev, "(PW %u) Vertex array %u " |
| 2363 | "need %lu dwords have %lu dwords\n", |
| 2364 | prim_walk, i, size >> 2, |
| 2365 | radeon_bo_size(track->arrays[i].robj) |
| 2366 | >> 2); |
| 2367 | return -EINVAL; |
| 2368 | } |
| 2369 | } |
| 2370 | break; |
| 2371 | case 3: |
| 2372 | size = track->vtx_size * nverts; |
| 2373 | if (size != track->immd_dwords) { |
| 2374 | DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n", |
| 2375 | track->immd_dwords, size); |
| 2376 | DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n", |
| 2377 | nverts, track->vtx_size); |
| 2378 | return -EINVAL; |
| 2379 | } |
| 2380 | break; |
| 2381 | default: |
| 2382 | DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n", |
| 2383 | prim_walk); |
| 2384 | return -EINVAL; |
| 2385 | } |
| 2386 | |
| 2387 | if (track->tex_dirty) { |
| 2388 | track->tex_dirty = false; |
| 2389 | return r100_cs_track_texture_check(rdev, track); |
| 2390 | } |
| 2391 | return 0; |
| 2392 | } |
| 2393 | |
| 2394 | void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track) |
| 2395 | { |
| 2396 | unsigned i, face; |
| 2397 | |
| 2398 | track->cb_dirty = true; |
| 2399 | track->zb_dirty = true; |
| 2400 | track->tex_dirty = true; |
| 2401 | track->aa_dirty = true; |
| 2402 | |
| 2403 | if (rdev->family < CHIP_R300) { |
| 2404 | track->num_cb = 1; |
| 2405 | if (rdev->family <= CHIP_RS200) |
| 2406 | track->num_texture = 3; |
| 2407 | else |
| 2408 | track->num_texture = 6; |
| 2409 | track->maxy = 2048; |
| 2410 | track->separate_cube = 1; |
| 2411 | } else { |
| 2412 | track->num_cb = 4; |
| 2413 | track->num_texture = 16; |
| 2414 | track->maxy = 4096; |
| 2415 | track->separate_cube = 0; |
| 2416 | track->aaresolve = false; |
| 2417 | track->aa.robj = NULL; |
| 2418 | } |
| 2419 | |
| 2420 | for (i = 0; i < track->num_cb; i++) { |
| 2421 | track->cb[i].robj = NULL; |
| 2422 | track->cb[i].pitch = 8192; |
| 2423 | track->cb[i].cpp = 16; |
| 2424 | track->cb[i].offset = 0; |
| 2425 | } |
| 2426 | track->z_enabled = true; |
| 2427 | track->zb.robj = NULL; |
| 2428 | track->zb.pitch = 8192; |
| 2429 | track->zb.cpp = 4; |
| 2430 | track->zb.offset = 0; |
| 2431 | track->vtx_size = 0x7F; |
| 2432 | track->immd_dwords = 0xFFFFFFFFUL; |
| 2433 | track->num_arrays = 11; |
| 2434 | track->max_indx = 0x00FFFFFFUL; |
| 2435 | for (i = 0; i < track->num_arrays; i++) { |
| 2436 | track->arrays[i].robj = NULL; |
| 2437 | track->arrays[i].esize = 0x7F; |
| 2438 | } |
| 2439 | for (i = 0; i < track->num_texture; i++) { |
| 2440 | track->textures[i].compress_format = R100_TRACK_COMP_NONE; |
| 2441 | track->textures[i].pitch = 16536; |
| 2442 | track->textures[i].width = 16536; |
| 2443 | track->textures[i].height = 16536; |
| 2444 | track->textures[i].width_11 = 1 << 11; |
| 2445 | track->textures[i].height_11 = 1 << 11; |
| 2446 | track->textures[i].num_levels = 12; |
| 2447 | if (rdev->family <= CHIP_RS200) { |
| 2448 | track->textures[i].tex_coord_type = 0; |
| 2449 | track->textures[i].txdepth = 0; |
| 2450 | } else { |
| 2451 | track->textures[i].txdepth = 16; |
| 2452 | track->textures[i].tex_coord_type = 1; |
| 2453 | } |
| 2454 | track->textures[i].cpp = 64; |
| 2455 | track->textures[i].robj = NULL; |
| 2456 | /* CS IB emission code makes sure texture unit are disabled */ |
| 2457 | track->textures[i].enabled = false; |
| 2458 | track->textures[i].lookup_disable = false; |
| 2459 | track->textures[i].roundup_w = true; |
| 2460 | track->textures[i].roundup_h = true; |
| 2461 | if (track->separate_cube) |
| 2462 | for (face = 0; face < 5; face++) { |
| 2463 | track->textures[i].cube_info[face].robj = NULL; |
| 2464 | track->textures[i].cube_info[face].width = 16536; |
| 2465 | track->textures[i].cube_info[face].height = 16536; |
| 2466 | track->textures[i].cube_info[face].offset = 0; |
| 2467 | } |
| 2468 | } |
| 2469 | } |
| 2470 | |
| 2471 | /* |
| 2472 | * Global GPU functions |
| 2473 | */ |
| 2474 | static void r100_errata(struct radeon_device *rdev) |
| 2475 | { |
| 2476 | rdev->pll_errata = 0; |
| 2477 | |
| 2478 | if (rdev->family == CHIP_RV200 || rdev->family == CHIP_RS200) { |
| 2479 | rdev->pll_errata |= CHIP_ERRATA_PLL_DUMMYREADS; |
| 2480 | } |
| 2481 | |
| 2482 | if (rdev->family == CHIP_RV100 || |
| 2483 | rdev->family == CHIP_RS100 || |
| 2484 | rdev->family == CHIP_RS200) { |
| 2485 | rdev->pll_errata |= CHIP_ERRATA_PLL_DELAY; |
| 2486 | } |
| 2487 | } |
| 2488 | |
| 2489 | static int r100_rbbm_fifo_wait_for_entry(struct radeon_device *rdev, unsigned n) |
| 2490 | { |
| 2491 | unsigned i; |
| 2492 | uint32_t tmp; |
| 2493 | |
| 2494 | for (i = 0; i < rdev->usec_timeout; i++) { |
| 2495 | tmp = RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_FIFOCNT_MASK; |
| 2496 | if (tmp >= n) { |
| 2497 | return 0; |
| 2498 | } |
| 2499 | udelay(1); |
| 2500 | } |
| 2501 | return -1; |
| 2502 | } |
| 2503 | |
| 2504 | int r100_gui_wait_for_idle(struct radeon_device *rdev) |
| 2505 | { |
| 2506 | unsigned i; |
| 2507 | uint32_t tmp; |
| 2508 | |
| 2509 | if (r100_rbbm_fifo_wait_for_entry(rdev, 64)) { |
| 2510 | pr_warn("radeon: wait for empty RBBM fifo failed! Bad things might happen.\n"); |
| 2511 | } |
| 2512 | for (i = 0; i < rdev->usec_timeout; i++) { |
| 2513 | tmp = RREG32(RADEON_RBBM_STATUS); |
| 2514 | if (!(tmp & RADEON_RBBM_ACTIVE)) { |
| 2515 | return 0; |
| 2516 | } |
| 2517 | udelay(1); |
| 2518 | } |
| 2519 | return -1; |
| 2520 | } |
| 2521 | |
| 2522 | int r100_mc_wait_for_idle(struct radeon_device *rdev) |
| 2523 | { |
| 2524 | unsigned i; |
| 2525 | uint32_t tmp; |
| 2526 | |
| 2527 | for (i = 0; i < rdev->usec_timeout; i++) { |
| 2528 | /* read MC_STATUS */ |
| 2529 | tmp = RREG32(RADEON_MC_STATUS); |
| 2530 | if (tmp & RADEON_MC_IDLE) { |
| 2531 | return 0; |
| 2532 | } |
| 2533 | udelay(1); |
| 2534 | } |
| 2535 | return -1; |
| 2536 | } |
| 2537 | |
| 2538 | bool r100_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring) |
| 2539 | { |
| 2540 | u32 rbbm_status; |
| 2541 | |
| 2542 | rbbm_status = RREG32(R_000E40_RBBM_STATUS); |
| 2543 | if (!G_000E40_GUI_ACTIVE(rbbm_status)) { |
| 2544 | radeon_ring_lockup_update(rdev, ring); |
| 2545 | return false; |
| 2546 | } |
| 2547 | return radeon_ring_test_lockup(rdev, ring); |
| 2548 | } |
| 2549 | |
| 2550 | /* required on r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */ |
| 2551 | void r100_enable_bm(struct radeon_device *rdev) |
| 2552 | { |
| 2553 | uint32_t tmp; |
| 2554 | /* Enable bus mastering */ |
| 2555 | tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS; |
| 2556 | WREG32(RADEON_BUS_CNTL, tmp); |
| 2557 | } |
| 2558 | |
| 2559 | void r100_bm_disable(struct radeon_device *rdev) |
| 2560 | { |
| 2561 | u32 tmp; |
| 2562 | |
| 2563 | /* disable bus mastering */ |
| 2564 | tmp = RREG32(R_000030_BUS_CNTL); |
| 2565 | WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000044); |
| 2566 | mdelay(1); |
| 2567 | WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000042); |
| 2568 | mdelay(1); |
| 2569 | WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000040); |
| 2570 | tmp = RREG32(RADEON_BUS_CNTL); |
| 2571 | mdelay(1); |
| 2572 | pci_clear_master(rdev->pdev); |
| 2573 | mdelay(1); |
| 2574 | } |
| 2575 | |
| 2576 | int r100_asic_reset(struct radeon_device *rdev, bool hard) |
| 2577 | { |
| 2578 | struct r100_mc_save save; |
| 2579 | u32 status, tmp; |
| 2580 | int ret = 0; |
| 2581 | |
| 2582 | status = RREG32(R_000E40_RBBM_STATUS); |
| 2583 | if (!G_000E40_GUI_ACTIVE(status)) { |
| 2584 | return 0; |
| 2585 | } |
| 2586 | r100_mc_stop(rdev, &save); |
| 2587 | status = RREG32(R_000E40_RBBM_STATUS); |
| 2588 | dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status); |
| 2589 | /* stop CP */ |
| 2590 | WREG32(RADEON_CP_CSQ_CNTL, 0); |
| 2591 | tmp = RREG32(RADEON_CP_RB_CNTL); |
| 2592 | WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA); |
| 2593 | WREG32(RADEON_CP_RB_RPTR_WR, 0); |
| 2594 | WREG32(RADEON_CP_RB_WPTR, 0); |
| 2595 | WREG32(RADEON_CP_RB_CNTL, tmp); |
| 2596 | /* save PCI state */ |
| 2597 | pci_save_state(rdev->pdev); |
| 2598 | /* disable bus mastering */ |
| 2599 | r100_bm_disable(rdev); |
| 2600 | WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_SE(1) | |
| 2601 | S_0000F0_SOFT_RESET_RE(1) | |
| 2602 | S_0000F0_SOFT_RESET_PP(1) | |
| 2603 | S_0000F0_SOFT_RESET_RB(1)); |
| 2604 | RREG32(R_0000F0_RBBM_SOFT_RESET); |
| 2605 | mdelay(500); |
| 2606 | WREG32(R_0000F0_RBBM_SOFT_RESET, 0); |
| 2607 | mdelay(1); |
| 2608 | status = RREG32(R_000E40_RBBM_STATUS); |
| 2609 | dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status); |
| 2610 | /* reset CP */ |
| 2611 | WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1)); |
| 2612 | RREG32(R_0000F0_RBBM_SOFT_RESET); |
| 2613 | mdelay(500); |
| 2614 | WREG32(R_0000F0_RBBM_SOFT_RESET, 0); |
| 2615 | mdelay(1); |
| 2616 | status = RREG32(R_000E40_RBBM_STATUS); |
| 2617 | dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status); |
| 2618 | /* restore PCI & busmastering */ |
| 2619 | pci_restore_state(rdev->pdev); |
| 2620 | r100_enable_bm(rdev); |
| 2621 | /* Check if GPU is idle */ |
| 2622 | if (G_000E40_SE_BUSY(status) || G_000E40_RE_BUSY(status) || |
| 2623 | G_000E40_TAM_BUSY(status) || G_000E40_PB_BUSY(status)) { |
| 2624 | dev_err(rdev->dev, "failed to reset GPU\n"); |
| 2625 | ret = -1; |
| 2626 | } else |
| 2627 | dev_info(rdev->dev, "GPU reset succeed\n"); |
| 2628 | r100_mc_resume(rdev, &save); |
| 2629 | return ret; |
| 2630 | } |
| 2631 | |
| 2632 | void r100_set_common_regs(struct radeon_device *rdev) |
| 2633 | { |
| 2634 | struct drm_device *dev = rdev->ddev; |
| 2635 | bool force_dac2 = false; |
| 2636 | u32 tmp; |
| 2637 | |
| 2638 | /* set these so they don't interfere with anything */ |
| 2639 | WREG32(RADEON_OV0_SCALE_CNTL, 0); |
| 2640 | WREG32(RADEON_SUBPIC_CNTL, 0); |
| 2641 | WREG32(RADEON_VIPH_CONTROL, 0); |
| 2642 | WREG32(RADEON_I2C_CNTL_1, 0); |
| 2643 | WREG32(RADEON_DVI_I2C_CNTL_1, 0); |
| 2644 | WREG32(RADEON_CAP0_TRIG_CNTL, 0); |
| 2645 | WREG32(RADEON_CAP1_TRIG_CNTL, 0); |
| 2646 | |
| 2647 | /* always set up dac2 on rn50 and some rv100 as lots |
| 2648 | * of servers seem to wire it up to a VGA port but |
| 2649 | * don't report it in the bios connector |
| 2650 | * table. |
| 2651 | */ |
| 2652 | switch (dev->pdev->device) { |
| 2653 | /* RN50 */ |
| 2654 | case 0x515e: |
| 2655 | case 0x5969: |
| 2656 | force_dac2 = true; |
| 2657 | break; |
| 2658 | /* RV100*/ |
| 2659 | case 0x5159: |
| 2660 | case 0x515a: |
| 2661 | /* DELL triple head servers */ |
| 2662 | if ((dev->pdev->subsystem_vendor == 0x1028 /* DELL */) && |
| 2663 | ((dev->pdev->subsystem_device == 0x016c) || |
| 2664 | (dev->pdev->subsystem_device == 0x016d) || |
| 2665 | (dev->pdev->subsystem_device == 0x016e) || |
| 2666 | (dev->pdev->subsystem_device == 0x016f) || |
| 2667 | (dev->pdev->subsystem_device == 0x0170) || |
| 2668 | (dev->pdev->subsystem_device == 0x017d) || |
| 2669 | (dev->pdev->subsystem_device == 0x017e) || |
| 2670 | (dev->pdev->subsystem_device == 0x0183) || |
| 2671 | (dev->pdev->subsystem_device == 0x018a) || |
| 2672 | (dev->pdev->subsystem_device == 0x019a))) |
| 2673 | force_dac2 = true; |
| 2674 | break; |
| 2675 | } |
| 2676 | |
| 2677 | if (force_dac2) { |
| 2678 | u32 disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG); |
| 2679 | u32 tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL); |
| 2680 | u32 dac2_cntl = RREG32(RADEON_DAC_CNTL2); |
| 2681 | |
| 2682 | /* For CRT on DAC2, don't turn it on if BIOS didn't |
| 2683 | enable it, even it's detected. |
| 2684 | */ |
| 2685 | |
| 2686 | /* force it to crtc0 */ |
| 2687 | dac2_cntl &= ~RADEON_DAC2_DAC_CLK_SEL; |
| 2688 | dac2_cntl |= RADEON_DAC2_DAC2_CLK_SEL; |
| 2689 | disp_hw_debug |= RADEON_CRT2_DISP1_SEL; |
| 2690 | |
| 2691 | /* set up the TV DAC */ |
| 2692 | tv_dac_cntl &= ~(RADEON_TV_DAC_PEDESTAL | |
| 2693 | RADEON_TV_DAC_STD_MASK | |
| 2694 | RADEON_TV_DAC_RDACPD | |
| 2695 | RADEON_TV_DAC_GDACPD | |
| 2696 | RADEON_TV_DAC_BDACPD | |
| 2697 | RADEON_TV_DAC_BGADJ_MASK | |
| 2698 | RADEON_TV_DAC_DACADJ_MASK); |
| 2699 | tv_dac_cntl |= (RADEON_TV_DAC_NBLANK | |
| 2700 | RADEON_TV_DAC_NHOLD | |
| 2701 | RADEON_TV_DAC_STD_PS2 | |
| 2702 | (0x58 << 16)); |
| 2703 | |
| 2704 | WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl); |
| 2705 | WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug); |
| 2706 | WREG32(RADEON_DAC_CNTL2, dac2_cntl); |
| 2707 | } |
| 2708 | |
| 2709 | /* switch PM block to ACPI mode */ |
| 2710 | tmp = RREG32_PLL(RADEON_PLL_PWRMGT_CNTL); |
| 2711 | tmp &= ~RADEON_PM_MODE_SEL; |
| 2712 | WREG32_PLL(RADEON_PLL_PWRMGT_CNTL, tmp); |
| 2713 | |
| 2714 | } |
| 2715 | |
| 2716 | /* |
| 2717 | * VRAM info |
| 2718 | */ |
| 2719 | static void r100_vram_get_type(struct radeon_device *rdev) |
| 2720 | { |
| 2721 | uint32_t tmp; |
| 2722 | |
| 2723 | rdev->mc.vram_is_ddr = false; |
| 2724 | if (rdev->flags & RADEON_IS_IGP) |
| 2725 | rdev->mc.vram_is_ddr = true; |
| 2726 | else if (RREG32(RADEON_MEM_SDRAM_MODE_REG) & RADEON_MEM_CFG_TYPE_DDR) |
| 2727 | rdev->mc.vram_is_ddr = true; |
| 2728 | if ((rdev->family == CHIP_RV100) || |
| 2729 | (rdev->family == CHIP_RS100) || |
| 2730 | (rdev->family == CHIP_RS200)) { |
| 2731 | tmp = RREG32(RADEON_MEM_CNTL); |
| 2732 | if (tmp & RV100_HALF_MODE) { |
| 2733 | rdev->mc.vram_width = 32; |
| 2734 | } else { |
| 2735 | rdev->mc.vram_width = 64; |
| 2736 | } |
| 2737 | if (rdev->flags & RADEON_SINGLE_CRTC) { |
| 2738 | rdev->mc.vram_width /= 4; |
| 2739 | rdev->mc.vram_is_ddr = true; |
| 2740 | } |
| 2741 | } else if (rdev->family <= CHIP_RV280) { |
| 2742 | tmp = RREG32(RADEON_MEM_CNTL); |
| 2743 | if (tmp & RADEON_MEM_NUM_CHANNELS_MASK) { |
| 2744 | rdev->mc.vram_width = 128; |
| 2745 | } else { |
| 2746 | rdev->mc.vram_width = 64; |
| 2747 | } |
| 2748 | } else { |
| 2749 | /* newer IGPs */ |
| 2750 | rdev->mc.vram_width = 128; |
| 2751 | } |
| 2752 | } |
| 2753 | |
| 2754 | static u32 r100_get_accessible_vram(struct radeon_device *rdev) |
| 2755 | { |
| 2756 | u32 aper_size; |
| 2757 | u8 byte; |
| 2758 | |
| 2759 | aper_size = RREG32(RADEON_CONFIG_APER_SIZE); |
| 2760 | |
| 2761 | /* Set HDP_APER_CNTL only on cards that are known not to be broken, |
| 2762 | * that is has the 2nd generation multifunction PCI interface |
| 2763 | */ |
| 2764 | if (rdev->family == CHIP_RV280 || |
| 2765 | rdev->family >= CHIP_RV350) { |
| 2766 | WREG32_P(RADEON_HOST_PATH_CNTL, RADEON_HDP_APER_CNTL, |
| 2767 | ~RADEON_HDP_APER_CNTL); |
| 2768 | DRM_INFO("Generation 2 PCI interface, using max accessible memory\n"); |
| 2769 | return aper_size * 2; |
| 2770 | } |
| 2771 | |
| 2772 | /* Older cards have all sorts of funny issues to deal with. First |
| 2773 | * check if it's a multifunction card by reading the PCI config |
| 2774 | * header type... Limit those to one aperture size |
| 2775 | */ |
| 2776 | pci_read_config_byte(rdev->pdev, 0xe, &byte); |
| 2777 | if (byte & 0x80) { |
| 2778 | DRM_INFO("Generation 1 PCI interface in multifunction mode\n"); |
| 2779 | DRM_INFO("Limiting VRAM to one aperture\n"); |
| 2780 | return aper_size; |
| 2781 | } |
| 2782 | |
| 2783 | /* Single function older card. We read HDP_APER_CNTL to see how the BIOS |
| 2784 | * have set it up. We don't write this as it's broken on some ASICs but |
| 2785 | * we expect the BIOS to have done the right thing (might be too optimistic...) |
| 2786 | */ |
| 2787 | if (RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL) |
| 2788 | return aper_size * 2; |
| 2789 | return aper_size; |
| 2790 | } |
| 2791 | |
| 2792 | void r100_vram_init_sizes(struct radeon_device *rdev) |
| 2793 | { |
| 2794 | u64 config_aper_size; |
| 2795 | |
| 2796 | /* work out accessible VRAM */ |
| 2797 | rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0); |
| 2798 | rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0); |
| 2799 | rdev->mc.visible_vram_size = r100_get_accessible_vram(rdev); |
| 2800 | /* FIXME we don't use the second aperture yet when we could use it */ |
| 2801 | if (rdev->mc.visible_vram_size > rdev->mc.aper_size) |
| 2802 | rdev->mc.visible_vram_size = rdev->mc.aper_size; |
| 2803 | config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE); |
| 2804 | if (rdev->flags & RADEON_IS_IGP) { |
| 2805 | uint32_t tom; |
| 2806 | /* read NB_TOM to get the amount of ram stolen for the GPU */ |
| 2807 | tom = RREG32(RADEON_NB_TOM); |
| 2808 | rdev->mc.real_vram_size = (((tom >> 16) - (tom & 0xffff) + 1) << 16); |
| 2809 | WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size); |
| 2810 | rdev->mc.mc_vram_size = rdev->mc.real_vram_size; |
| 2811 | } else { |
| 2812 | rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE); |
| 2813 | /* Some production boards of m6 will report 0 |
| 2814 | * if it's 8 MB |
| 2815 | */ |
| 2816 | if (rdev->mc.real_vram_size == 0) { |
| 2817 | rdev->mc.real_vram_size = 8192 * 1024; |
| 2818 | WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size); |
| 2819 | } |
| 2820 | /* Fix for RN50, M6, M7 with 8/16/32(??) MBs of VRAM - |
| 2821 | * Novell bug 204882 + along with lots of ubuntu ones |
| 2822 | */ |
| 2823 | if (rdev->mc.aper_size > config_aper_size) |
| 2824 | config_aper_size = rdev->mc.aper_size; |
| 2825 | |
| 2826 | if (config_aper_size > rdev->mc.real_vram_size) |
| 2827 | rdev->mc.mc_vram_size = config_aper_size; |
| 2828 | else |
| 2829 | rdev->mc.mc_vram_size = rdev->mc.real_vram_size; |
| 2830 | } |
| 2831 | } |
| 2832 | |
| 2833 | void r100_vga_set_state(struct radeon_device *rdev, bool state) |
| 2834 | { |
| 2835 | uint32_t temp; |
| 2836 | |
| 2837 | temp = RREG32(RADEON_CONFIG_CNTL); |
| 2838 | if (state == false) { |
| 2839 | temp &= ~RADEON_CFG_VGA_RAM_EN; |
| 2840 | temp |= RADEON_CFG_VGA_IO_DIS; |
| 2841 | } else { |
| 2842 | temp &= ~RADEON_CFG_VGA_IO_DIS; |
| 2843 | } |
| 2844 | WREG32(RADEON_CONFIG_CNTL, temp); |
| 2845 | } |
| 2846 | |
| 2847 | static void r100_mc_init(struct radeon_device *rdev) |
| 2848 | { |
| 2849 | u64 base; |
| 2850 | |
| 2851 | r100_vram_get_type(rdev); |
| 2852 | r100_vram_init_sizes(rdev); |
| 2853 | base = rdev->mc.aper_base; |
| 2854 | if (rdev->flags & RADEON_IS_IGP) |
| 2855 | base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16; |
| 2856 | radeon_vram_location(rdev, &rdev->mc, base); |
| 2857 | rdev->mc.gtt_base_align = 0; |
| 2858 | if (!(rdev->flags & RADEON_IS_AGP)) |
| 2859 | radeon_gtt_location(rdev, &rdev->mc); |
| 2860 | radeon_update_bandwidth_info(rdev); |
| 2861 | } |
| 2862 | |
| 2863 | |
| 2864 | /* |
| 2865 | * Indirect registers accessor |
| 2866 | */ |
| 2867 | void r100_pll_errata_after_index(struct radeon_device *rdev) |
| 2868 | { |
| 2869 | if (rdev->pll_errata & CHIP_ERRATA_PLL_DUMMYREADS) { |
| 2870 | (void)RREG32(RADEON_CLOCK_CNTL_DATA); |
| 2871 | (void)RREG32(RADEON_CRTC_GEN_CNTL); |
| 2872 | } |
| 2873 | } |
| 2874 | |
| 2875 | static void r100_pll_errata_after_data(struct radeon_device *rdev) |
| 2876 | { |
| 2877 | /* This workarounds is necessary on RV100, RS100 and RS200 chips |
| 2878 | * or the chip could hang on a subsequent access |
| 2879 | */ |
| 2880 | if (rdev->pll_errata & CHIP_ERRATA_PLL_DELAY) { |
| 2881 | mdelay(5); |
| 2882 | } |
| 2883 | |
| 2884 | /* This function is required to workaround a hardware bug in some (all?) |
| 2885 | * revisions of the R300. This workaround should be called after every |
| 2886 | * CLOCK_CNTL_INDEX register access. If not, register reads afterward |
| 2887 | * may not be correct. |
| 2888 | */ |
| 2889 | if (rdev->pll_errata & CHIP_ERRATA_R300_CG) { |
| 2890 | uint32_t save, tmp; |
| 2891 | |
| 2892 | save = RREG32(RADEON_CLOCK_CNTL_INDEX); |
| 2893 | tmp = save & ~(0x3f | RADEON_PLL_WR_EN); |
| 2894 | WREG32(RADEON_CLOCK_CNTL_INDEX, tmp); |
| 2895 | tmp = RREG32(RADEON_CLOCK_CNTL_DATA); |
| 2896 | WREG32(RADEON_CLOCK_CNTL_INDEX, save); |
| 2897 | } |
| 2898 | } |
| 2899 | |
| 2900 | uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg) |
| 2901 | { |
| 2902 | unsigned long flags; |
| 2903 | uint32_t data; |
| 2904 | |
| 2905 | spin_lock_irqsave(&rdev->pll_idx_lock, flags); |
| 2906 | WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f); |
| 2907 | r100_pll_errata_after_index(rdev); |
| 2908 | data = RREG32(RADEON_CLOCK_CNTL_DATA); |
| 2909 | r100_pll_errata_after_data(rdev); |
| 2910 | spin_unlock_irqrestore(&rdev->pll_idx_lock, flags); |
| 2911 | return data; |
| 2912 | } |
| 2913 | |
| 2914 | void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v) |
| 2915 | { |
| 2916 | unsigned long flags; |
| 2917 | |
| 2918 | spin_lock_irqsave(&rdev->pll_idx_lock, flags); |
| 2919 | WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN)); |
| 2920 | r100_pll_errata_after_index(rdev); |
| 2921 | WREG32(RADEON_CLOCK_CNTL_DATA, v); |
| 2922 | r100_pll_errata_after_data(rdev); |
| 2923 | spin_unlock_irqrestore(&rdev->pll_idx_lock, flags); |
| 2924 | } |
| 2925 | |
| 2926 | static void r100_set_safe_registers(struct radeon_device *rdev) |
| 2927 | { |
| 2928 | if (ASIC_IS_RN50(rdev)) { |
| 2929 | rdev->config.r100.reg_safe_bm = rn50_reg_safe_bm; |
| 2930 | rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(rn50_reg_safe_bm); |
| 2931 | } else if (rdev->family < CHIP_R200) { |
| 2932 | rdev->config.r100.reg_safe_bm = r100_reg_safe_bm; |
| 2933 | rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r100_reg_safe_bm); |
| 2934 | } else { |
| 2935 | r200_set_safe_registers(rdev); |
| 2936 | } |
| 2937 | } |
| 2938 | |
| 2939 | /* |
| 2940 | * Debugfs info |
| 2941 | */ |
| 2942 | #if defined(CONFIG_DEBUG_FS) |
| 2943 | static int r100_debugfs_rbbm_info(struct seq_file *m, void *data) |
| 2944 | { |
| 2945 | struct drm_info_node *node = (struct drm_info_node *) m->private; |
| 2946 | struct drm_device *dev = node->minor->dev; |
| 2947 | struct radeon_device *rdev = dev->dev_private; |
| 2948 | uint32_t reg, value; |
| 2949 | unsigned i; |
| 2950 | |
| 2951 | seq_printf(m, "RBBM_STATUS 0x%08x\n", RREG32(RADEON_RBBM_STATUS)); |
| 2952 | seq_printf(m, "RBBM_CMDFIFO_STAT 0x%08x\n", RREG32(0xE7C)); |
| 2953 | seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT)); |
| 2954 | for (i = 0; i < 64; i++) { |
| 2955 | WREG32(RADEON_RBBM_CMDFIFO_ADDR, i | 0x100); |
| 2956 | reg = (RREG32(RADEON_RBBM_CMDFIFO_DATA) - 1) >> 2; |
| 2957 | WREG32(RADEON_RBBM_CMDFIFO_ADDR, i); |
| 2958 | value = RREG32(RADEON_RBBM_CMDFIFO_DATA); |
| 2959 | seq_printf(m, "[0x%03X] 0x%04X=0x%08X\n", i, reg, value); |
| 2960 | } |
| 2961 | return 0; |
| 2962 | } |
| 2963 | |
| 2964 | static int r100_debugfs_cp_ring_info(struct seq_file *m, void *data) |
| 2965 | { |
| 2966 | struct drm_info_node *node = (struct drm_info_node *) m->private; |
| 2967 | struct drm_device *dev = node->minor->dev; |
| 2968 | struct radeon_device *rdev = dev->dev_private; |
| 2969 | struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]; |
| 2970 | uint32_t rdp, wdp; |
| 2971 | unsigned count, i, j; |
| 2972 | |
| 2973 | radeon_ring_free_size(rdev, ring); |
| 2974 | rdp = RREG32(RADEON_CP_RB_RPTR); |
| 2975 | wdp = RREG32(RADEON_CP_RB_WPTR); |
| 2976 | count = (rdp + ring->ring_size - wdp) & ring->ptr_mask; |
| 2977 | seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT)); |
| 2978 | seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp); |
| 2979 | seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp); |
| 2980 | seq_printf(m, "%u free dwords in ring\n", ring->ring_free_dw); |
| 2981 | seq_printf(m, "%u dwords in ring\n", count); |
| 2982 | if (ring->ready) { |
| 2983 | for (j = 0; j <= count; j++) { |
| 2984 | i = (rdp + j) & ring->ptr_mask; |
| 2985 | seq_printf(m, "r[%04d]=0x%08x\n", i, ring->ring[i]); |
| 2986 | } |
| 2987 | } |
| 2988 | return 0; |
| 2989 | } |
| 2990 | |
| 2991 | |
| 2992 | static int r100_debugfs_cp_csq_fifo(struct seq_file *m, void *data) |
| 2993 | { |
| 2994 | struct drm_info_node *node = (struct drm_info_node *) m->private; |
| 2995 | struct drm_device *dev = node->minor->dev; |
| 2996 | struct radeon_device *rdev = dev->dev_private; |
| 2997 | uint32_t csq_stat, csq2_stat, tmp; |
| 2998 | unsigned r_rptr, r_wptr, ib1_rptr, ib1_wptr, ib2_rptr, ib2_wptr; |
| 2999 | unsigned i; |
| 3000 | |
| 3001 | seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT)); |
| 3002 | seq_printf(m, "CP_CSQ_MODE 0x%08x\n", RREG32(RADEON_CP_CSQ_MODE)); |
| 3003 | csq_stat = RREG32(RADEON_CP_CSQ_STAT); |
| 3004 | csq2_stat = RREG32(RADEON_CP_CSQ2_STAT); |
| 3005 | r_rptr = (csq_stat >> 0) & 0x3ff; |
| 3006 | r_wptr = (csq_stat >> 10) & 0x3ff; |
| 3007 | ib1_rptr = (csq_stat >> 20) & 0x3ff; |
| 3008 | ib1_wptr = (csq2_stat >> 0) & 0x3ff; |
| 3009 | ib2_rptr = (csq2_stat >> 10) & 0x3ff; |
| 3010 | ib2_wptr = (csq2_stat >> 20) & 0x3ff; |
| 3011 | seq_printf(m, "CP_CSQ_STAT 0x%08x\n", csq_stat); |
| 3012 | seq_printf(m, "CP_CSQ2_STAT 0x%08x\n", csq2_stat); |
| 3013 | seq_printf(m, "Ring rptr %u\n", r_rptr); |
| 3014 | seq_printf(m, "Ring wptr %u\n", r_wptr); |
| 3015 | seq_printf(m, "Indirect1 rptr %u\n", ib1_rptr); |
| 3016 | seq_printf(m, "Indirect1 wptr %u\n", ib1_wptr); |
| 3017 | seq_printf(m, "Indirect2 rptr %u\n", ib2_rptr); |
| 3018 | seq_printf(m, "Indirect2 wptr %u\n", ib2_wptr); |
| 3019 | /* FIXME: 0, 128, 640 depends on fifo setup see cp_init_kms |
| 3020 | * 128 = indirect1_start * 8 & 640 = indirect2_start * 8 */ |
| 3021 | seq_printf(m, "Ring fifo:\n"); |
| 3022 | for (i = 0; i < 256; i++) { |
| 3023 | WREG32(RADEON_CP_CSQ_ADDR, i << 2); |
| 3024 | tmp = RREG32(RADEON_CP_CSQ_DATA); |
| 3025 | seq_printf(m, "rfifo[%04d]=0x%08X\n", i, tmp); |
| 3026 | } |
| 3027 | seq_printf(m, "Indirect1 fifo:\n"); |
| 3028 | for (i = 256; i <= 512; i++) { |
| 3029 | WREG32(RADEON_CP_CSQ_ADDR, i << 2); |
| 3030 | tmp = RREG32(RADEON_CP_CSQ_DATA); |
| 3031 | seq_printf(m, "ib1fifo[%04d]=0x%08X\n", i, tmp); |
| 3032 | } |
| 3033 | seq_printf(m, "Indirect2 fifo:\n"); |
| 3034 | for (i = 640; i < ib1_wptr; i++) { |
| 3035 | WREG32(RADEON_CP_CSQ_ADDR, i << 2); |
| 3036 | tmp = RREG32(RADEON_CP_CSQ_DATA); |
| 3037 | seq_printf(m, "ib2fifo[%04d]=0x%08X\n", i, tmp); |
| 3038 | } |
| 3039 | return 0; |
| 3040 | } |
| 3041 | |
| 3042 | static int r100_debugfs_mc_info(struct seq_file *m, void *data) |
| 3043 | { |
| 3044 | struct drm_info_node *node = (struct drm_info_node *) m->private; |
| 3045 | struct drm_device *dev = node->minor->dev; |
| 3046 | struct radeon_device *rdev = dev->dev_private; |
| 3047 | uint32_t tmp; |
| 3048 | |
| 3049 | tmp = RREG32(RADEON_CONFIG_MEMSIZE); |
| 3050 | seq_printf(m, "CONFIG_MEMSIZE 0x%08x\n", tmp); |
| 3051 | tmp = RREG32(RADEON_MC_FB_LOCATION); |
| 3052 | seq_printf(m, "MC_FB_LOCATION 0x%08x\n", tmp); |
| 3053 | tmp = RREG32(RADEON_BUS_CNTL); |
| 3054 | seq_printf(m, "BUS_CNTL 0x%08x\n", tmp); |
| 3055 | tmp = RREG32(RADEON_MC_AGP_LOCATION); |
| 3056 | seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp); |
| 3057 | tmp = RREG32(RADEON_AGP_BASE); |
| 3058 | seq_printf(m, "AGP_BASE 0x%08x\n", tmp); |
| 3059 | tmp = RREG32(RADEON_HOST_PATH_CNTL); |
| 3060 | seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp); |
| 3061 | tmp = RREG32(0x01D0); |
| 3062 | seq_printf(m, "AIC_CTRL 0x%08x\n", tmp); |
| 3063 | tmp = RREG32(RADEON_AIC_LO_ADDR); |
| 3064 | seq_printf(m, "AIC_LO_ADDR 0x%08x\n", tmp); |
| 3065 | tmp = RREG32(RADEON_AIC_HI_ADDR); |
| 3066 | seq_printf(m, "AIC_HI_ADDR 0x%08x\n", tmp); |
| 3067 | tmp = RREG32(0x01E4); |
| 3068 | seq_printf(m, "AIC_TLB_ADDR 0x%08x\n", tmp); |
| 3069 | return 0; |
| 3070 | } |
| 3071 | |
| 3072 | static struct drm_info_list r100_debugfs_rbbm_list[] = { |
| 3073 | {"r100_rbbm_info", r100_debugfs_rbbm_info, 0, NULL}, |
| 3074 | }; |
| 3075 | |
| 3076 | static struct drm_info_list r100_debugfs_cp_list[] = { |
| 3077 | {"r100_cp_ring_info", r100_debugfs_cp_ring_info, 0, NULL}, |
| 3078 | {"r100_cp_csq_fifo", r100_debugfs_cp_csq_fifo, 0, NULL}, |
| 3079 | }; |
| 3080 | |
| 3081 | static struct drm_info_list r100_debugfs_mc_info_list[] = { |
| 3082 | {"r100_mc_info", r100_debugfs_mc_info, 0, NULL}, |
| 3083 | }; |
| 3084 | #endif |
| 3085 | |
| 3086 | int r100_debugfs_rbbm_init(struct radeon_device *rdev) |
| 3087 | { |
| 3088 | #if defined(CONFIG_DEBUG_FS) |
| 3089 | return radeon_debugfs_add_files(rdev, r100_debugfs_rbbm_list, 1); |
| 3090 | #else |
| 3091 | return 0; |
| 3092 | #endif |
| 3093 | } |
| 3094 | |
| 3095 | int r100_debugfs_cp_init(struct radeon_device *rdev) |
| 3096 | { |
| 3097 | #if defined(CONFIG_DEBUG_FS) |
| 3098 | return radeon_debugfs_add_files(rdev, r100_debugfs_cp_list, 2); |
| 3099 | #else |
| 3100 | return 0; |
| 3101 | #endif |
| 3102 | } |
| 3103 | |
| 3104 | int r100_debugfs_mc_info_init(struct radeon_device *rdev) |
| 3105 | { |
| 3106 | #if defined(CONFIG_DEBUG_FS) |
| 3107 | return radeon_debugfs_add_files(rdev, r100_debugfs_mc_info_list, 1); |
| 3108 | #else |
| 3109 | return 0; |
| 3110 | #endif |
| 3111 | } |
| 3112 | |
| 3113 | int r100_set_surface_reg(struct radeon_device *rdev, int reg, |
| 3114 | uint32_t tiling_flags, uint32_t pitch, |
| 3115 | uint32_t offset, uint32_t obj_size) |
| 3116 | { |
| 3117 | int surf_index = reg * 16; |
| 3118 | int flags = 0; |
| 3119 | |
| 3120 | if (rdev->family <= CHIP_RS200) { |
| 3121 | if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO)) |
| 3122 | == (RADEON_TILING_MACRO|RADEON_TILING_MICRO)) |
| 3123 | flags |= RADEON_SURF_TILE_COLOR_BOTH; |
| 3124 | if (tiling_flags & RADEON_TILING_MACRO) |
| 3125 | flags |= RADEON_SURF_TILE_COLOR_MACRO; |
| 3126 | /* setting pitch to 0 disables tiling */ |
| 3127 | if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO)) |
| 3128 | == 0) |
| 3129 | pitch = 0; |
| 3130 | } else if (rdev->family <= CHIP_RV280) { |
| 3131 | if (tiling_flags & (RADEON_TILING_MACRO)) |
| 3132 | flags |= R200_SURF_TILE_COLOR_MACRO; |
| 3133 | if (tiling_flags & RADEON_TILING_MICRO) |
| 3134 | flags |= R200_SURF_TILE_COLOR_MICRO; |
| 3135 | } else { |
| 3136 | if (tiling_flags & RADEON_TILING_MACRO) |
| 3137 | flags |= R300_SURF_TILE_MACRO; |
| 3138 | if (tiling_flags & RADEON_TILING_MICRO) |
| 3139 | flags |= R300_SURF_TILE_MICRO; |
| 3140 | } |
| 3141 | |
| 3142 | if (tiling_flags & RADEON_TILING_SWAP_16BIT) |
| 3143 | flags |= RADEON_SURF_AP0_SWP_16BPP | RADEON_SURF_AP1_SWP_16BPP; |
| 3144 | if (tiling_flags & RADEON_TILING_SWAP_32BIT) |
| 3145 | flags |= RADEON_SURF_AP0_SWP_32BPP | RADEON_SURF_AP1_SWP_32BPP; |
| 3146 | |
| 3147 | /* r100/r200 divide by 16 */ |
| 3148 | if (rdev->family < CHIP_R300) |
| 3149 | flags |= pitch / 16; |
| 3150 | else |
| 3151 | flags |= pitch / 8; |
| 3152 | |
| 3153 | |
| 3154 | DRM_DEBUG_KMS("writing surface %d %d %x %x\n", reg, flags, offset, offset+obj_size-1); |
| 3155 | WREG32(RADEON_SURFACE0_INFO + surf_index, flags); |
| 3156 | WREG32(RADEON_SURFACE0_LOWER_BOUND + surf_index, offset); |
| 3157 | WREG32(RADEON_SURFACE0_UPPER_BOUND + surf_index, offset + obj_size - 1); |
| 3158 | return 0; |
| 3159 | } |
| 3160 | |
| 3161 | void r100_clear_surface_reg(struct radeon_device *rdev, int reg) |
| 3162 | { |
| 3163 | int surf_index = reg * 16; |
| 3164 | WREG32(RADEON_SURFACE0_INFO + surf_index, 0); |
| 3165 | } |
| 3166 | |
| 3167 | void r100_bandwidth_update(struct radeon_device *rdev) |
| 3168 | { |
| 3169 | fixed20_12 trcd_ff, trp_ff, tras_ff, trbs_ff, tcas_ff; |
| 3170 | fixed20_12 sclk_ff, mclk_ff, sclk_eff_ff, sclk_delay_ff; |
| 3171 | fixed20_12 peak_disp_bw, mem_bw, pix_clk, pix_clk2, temp_ff; |
| 3172 | fixed20_12 crit_point_ff = {0}; |
| 3173 | uint32_t temp, data, mem_trcd, mem_trp, mem_tras; |
| 3174 | fixed20_12 memtcas_ff[8] = { |
| 3175 | dfixed_init(1), |
| 3176 | dfixed_init(2), |
| 3177 | dfixed_init(3), |
| 3178 | dfixed_init(0), |
| 3179 | dfixed_init_half(1), |
| 3180 | dfixed_init_half(2), |
| 3181 | dfixed_init(0), |
| 3182 | }; |
| 3183 | fixed20_12 memtcas_rs480_ff[8] = { |
| 3184 | dfixed_init(0), |
| 3185 | dfixed_init(1), |
| 3186 | dfixed_init(2), |
| 3187 | dfixed_init(3), |
| 3188 | dfixed_init(0), |
| 3189 | dfixed_init_half(1), |
| 3190 | dfixed_init_half(2), |
| 3191 | dfixed_init_half(3), |
| 3192 | }; |
| 3193 | fixed20_12 memtcas2_ff[8] = { |
| 3194 | dfixed_init(0), |
| 3195 | dfixed_init(1), |
| 3196 | dfixed_init(2), |
| 3197 | dfixed_init(3), |
| 3198 | dfixed_init(4), |
| 3199 | dfixed_init(5), |
| 3200 | dfixed_init(6), |
| 3201 | dfixed_init(7), |
| 3202 | }; |
| 3203 | fixed20_12 memtrbs[8] = { |
| 3204 | dfixed_init(1), |
| 3205 | dfixed_init_half(1), |
| 3206 | dfixed_init(2), |
| 3207 | dfixed_init_half(2), |
| 3208 | dfixed_init(3), |
| 3209 | dfixed_init_half(3), |
| 3210 | dfixed_init(4), |
| 3211 | dfixed_init_half(4) |
| 3212 | }; |
| 3213 | fixed20_12 memtrbs_r4xx[8] = { |
| 3214 | dfixed_init(4), |
| 3215 | dfixed_init(5), |
| 3216 | dfixed_init(6), |
| 3217 | dfixed_init(7), |
| 3218 | dfixed_init(8), |
| 3219 | dfixed_init(9), |
| 3220 | dfixed_init(10), |
| 3221 | dfixed_init(11) |
| 3222 | }; |
| 3223 | fixed20_12 min_mem_eff; |
| 3224 | fixed20_12 mc_latency_sclk, mc_latency_mclk, k1; |
| 3225 | fixed20_12 cur_latency_mclk, cur_latency_sclk; |
| 3226 | fixed20_12 disp_latency, disp_latency_overhead, disp_drain_rate = {0}, |
| 3227 | disp_drain_rate2, read_return_rate; |
| 3228 | fixed20_12 time_disp1_drop_priority; |
| 3229 | int c; |
| 3230 | int cur_size = 16; /* in octawords */ |
| 3231 | int critical_point = 0, critical_point2; |
| 3232 | /* uint32_t read_return_rate, time_disp1_drop_priority; */ |
| 3233 | int stop_req, max_stop_req; |
| 3234 | struct drm_display_mode *mode1 = NULL; |
| 3235 | struct drm_display_mode *mode2 = NULL; |
| 3236 | uint32_t pixel_bytes1 = 0; |
| 3237 | uint32_t pixel_bytes2 = 0; |
| 3238 | |
| 3239 | /* Guess line buffer size to be 8192 pixels */ |
| 3240 | u32 lb_size = 8192; |
| 3241 | |
| 3242 | if (!rdev->mode_info.mode_config_initialized) |
| 3243 | return; |
| 3244 | |
| 3245 | radeon_update_display_priority(rdev); |
| 3246 | |
| 3247 | if (rdev->mode_info.crtcs[0]->base.enabled) { |
| 3248 | const struct drm_framebuffer *fb = |
| 3249 | rdev->mode_info.crtcs[0]->base.primary->fb; |
| 3250 | |
| 3251 | mode1 = &rdev->mode_info.crtcs[0]->base.mode; |
| 3252 | pixel_bytes1 = fb->format->cpp[0]; |
| 3253 | } |
| 3254 | if (!(rdev->flags & RADEON_SINGLE_CRTC)) { |
| 3255 | if (rdev->mode_info.crtcs[1]->base.enabled) { |
| 3256 | const struct drm_framebuffer *fb = |
| 3257 | rdev->mode_info.crtcs[1]->base.primary->fb; |
| 3258 | |
| 3259 | mode2 = &rdev->mode_info.crtcs[1]->base.mode; |
| 3260 | pixel_bytes2 = fb->format->cpp[0]; |
| 3261 | } |
| 3262 | } |
| 3263 | |
| 3264 | min_mem_eff.full = dfixed_const_8(0); |
| 3265 | /* get modes */ |
| 3266 | if ((rdev->disp_priority == 2) && ASIC_IS_R300(rdev)) { |
| 3267 | uint32_t mc_init_misc_lat_timer = RREG32(R300_MC_INIT_MISC_LAT_TIMER); |
| 3268 | mc_init_misc_lat_timer &= ~(R300_MC_DISP1R_INIT_LAT_MASK << R300_MC_DISP1R_INIT_LAT_SHIFT); |
| 3269 | mc_init_misc_lat_timer &= ~(R300_MC_DISP0R_INIT_LAT_MASK << R300_MC_DISP0R_INIT_LAT_SHIFT); |
| 3270 | /* check crtc enables */ |
| 3271 | if (mode2) |
| 3272 | mc_init_misc_lat_timer |= (1 << R300_MC_DISP1R_INIT_LAT_SHIFT); |
| 3273 | if (mode1) |
| 3274 | mc_init_misc_lat_timer |= (1 << R300_MC_DISP0R_INIT_LAT_SHIFT); |
| 3275 | WREG32(R300_MC_INIT_MISC_LAT_TIMER, mc_init_misc_lat_timer); |
| 3276 | } |
| 3277 | |
| 3278 | /* |
| 3279 | * determine is there is enough bw for current mode |
| 3280 | */ |
| 3281 | sclk_ff = rdev->pm.sclk; |
| 3282 | mclk_ff = rdev->pm.mclk; |
| 3283 | |
| 3284 | temp = (rdev->mc.vram_width / 8) * (rdev->mc.vram_is_ddr ? 2 : 1); |
| 3285 | temp_ff.full = dfixed_const(temp); |
| 3286 | mem_bw.full = dfixed_mul(mclk_ff, temp_ff); |
| 3287 | |
| 3288 | pix_clk.full = 0; |
| 3289 | pix_clk2.full = 0; |
| 3290 | peak_disp_bw.full = 0; |
| 3291 | if (mode1) { |
| 3292 | temp_ff.full = dfixed_const(1000); |
| 3293 | pix_clk.full = dfixed_const(mode1->clock); /* convert to fixed point */ |
| 3294 | pix_clk.full = dfixed_div(pix_clk, temp_ff); |
| 3295 | temp_ff.full = dfixed_const(pixel_bytes1); |
| 3296 | peak_disp_bw.full += dfixed_mul(pix_clk, temp_ff); |
| 3297 | } |
| 3298 | if (mode2) { |
| 3299 | temp_ff.full = dfixed_const(1000); |
| 3300 | pix_clk2.full = dfixed_const(mode2->clock); /* convert to fixed point */ |
| 3301 | pix_clk2.full = dfixed_div(pix_clk2, temp_ff); |
| 3302 | temp_ff.full = dfixed_const(pixel_bytes2); |
| 3303 | peak_disp_bw.full += dfixed_mul(pix_clk2, temp_ff); |
| 3304 | } |
| 3305 | |
| 3306 | mem_bw.full = dfixed_mul(mem_bw, min_mem_eff); |
| 3307 | if (peak_disp_bw.full >= mem_bw.full) { |
| 3308 | DRM_ERROR("You may not have enough display bandwidth for current mode\n" |
| 3309 | "If you have flickering problem, try to lower resolution, refresh rate, or color depth\n"); |
| 3310 | } |
| 3311 | |
| 3312 | /* Get values from the EXT_MEM_CNTL register...converting its contents. */ |
| 3313 | temp = RREG32(RADEON_MEM_TIMING_CNTL); |
| 3314 | if ((rdev->family == CHIP_RV100) || (rdev->flags & RADEON_IS_IGP)) { /* RV100, M6, IGPs */ |
| 3315 | mem_trcd = ((temp >> 2) & 0x3) + 1; |
| 3316 | mem_trp = ((temp & 0x3)) + 1; |
| 3317 | mem_tras = ((temp & 0x70) >> 4) + 1; |
| 3318 | } else if (rdev->family == CHIP_R300 || |
| 3319 | rdev->family == CHIP_R350) { /* r300, r350 */ |
| 3320 | mem_trcd = (temp & 0x7) + 1; |
| 3321 | mem_trp = ((temp >> 8) & 0x7) + 1; |
| 3322 | mem_tras = ((temp >> 11) & 0xf) + 4; |
| 3323 | } else if (rdev->family == CHIP_RV350 || |
| 3324 | rdev->family == CHIP_RV380) { |
| 3325 | /* rv3x0 */ |
| 3326 | mem_trcd = (temp & 0x7) + 3; |
| 3327 | mem_trp = ((temp >> 8) & 0x7) + 3; |
| 3328 | mem_tras = ((temp >> 11) & 0xf) + 6; |
| 3329 | } else if (rdev->family == CHIP_R420 || |
| 3330 | rdev->family == CHIP_R423 || |
| 3331 | rdev->family == CHIP_RV410) { |
| 3332 | /* r4xx */ |
| 3333 | mem_trcd = (temp & 0xf) + 3; |
| 3334 | if (mem_trcd > 15) |
| 3335 | mem_trcd = 15; |
| 3336 | mem_trp = ((temp >> 8) & 0xf) + 3; |
| 3337 | if (mem_trp > 15) |
| 3338 | mem_trp = 15; |
| 3339 | mem_tras = ((temp >> 12) & 0x1f) + 6; |
| 3340 | if (mem_tras > 31) |
| 3341 | mem_tras = 31; |
| 3342 | } else { /* RV200, R200 */ |
| 3343 | mem_trcd = (temp & 0x7) + 1; |
| 3344 | mem_trp = ((temp >> 8) & 0x7) + 1; |
| 3345 | mem_tras = ((temp >> 12) & 0xf) + 4; |
| 3346 | } |
| 3347 | /* convert to FF */ |
| 3348 | trcd_ff.full = dfixed_const(mem_trcd); |
| 3349 | trp_ff.full = dfixed_const(mem_trp); |
| 3350 | tras_ff.full = dfixed_const(mem_tras); |
| 3351 | |
| 3352 | /* Get values from the MEM_SDRAM_MODE_REG register...converting its */ |
| 3353 | temp = RREG32(RADEON_MEM_SDRAM_MODE_REG); |
| 3354 | data = (temp & (7 << 20)) >> 20; |
| 3355 | if ((rdev->family == CHIP_RV100) || rdev->flags & RADEON_IS_IGP) { |
| 3356 | if (rdev->family == CHIP_RS480) /* don't think rs400 */ |
| 3357 | tcas_ff = memtcas_rs480_ff[data]; |
| 3358 | else |
| 3359 | tcas_ff = memtcas_ff[data]; |
| 3360 | } else |
| 3361 | tcas_ff = memtcas2_ff[data]; |
| 3362 | |
| 3363 | if (rdev->family == CHIP_RS400 || |
| 3364 | rdev->family == CHIP_RS480) { |
| 3365 | /* extra cas latency stored in bits 23-25 0-4 clocks */ |
| 3366 | data = (temp >> 23) & 0x7; |
| 3367 | if (data < 5) |
| 3368 | tcas_ff.full += dfixed_const(data); |
| 3369 | } |
| 3370 | |
| 3371 | if (ASIC_IS_R300(rdev) && !(rdev->flags & RADEON_IS_IGP)) { |
| 3372 | /* on the R300, Tcas is included in Trbs. |
| 3373 | */ |
| 3374 | temp = RREG32(RADEON_MEM_CNTL); |
| 3375 | data = (R300_MEM_NUM_CHANNELS_MASK & temp); |
| 3376 | if (data == 1) { |
| 3377 | if (R300_MEM_USE_CD_CH_ONLY & temp) { |
| 3378 | temp = RREG32(R300_MC_IND_INDEX); |
| 3379 | temp &= ~R300_MC_IND_ADDR_MASK; |
| 3380 | temp |= R300_MC_READ_CNTL_CD_mcind; |
| 3381 | WREG32(R300_MC_IND_INDEX, temp); |
| 3382 | temp = RREG32(R300_MC_IND_DATA); |
| 3383 | data = (R300_MEM_RBS_POSITION_C_MASK & temp); |
| 3384 | } else { |
| 3385 | temp = RREG32(R300_MC_READ_CNTL_AB); |
| 3386 | data = (R300_MEM_RBS_POSITION_A_MASK & temp); |
| 3387 | } |
| 3388 | } else { |
| 3389 | temp = RREG32(R300_MC_READ_CNTL_AB); |
| 3390 | data = (R300_MEM_RBS_POSITION_A_MASK & temp); |
| 3391 | } |
| 3392 | if (rdev->family == CHIP_RV410 || |
| 3393 | rdev->family == CHIP_R420 || |
| 3394 | rdev->family == CHIP_R423) |
| 3395 | trbs_ff = memtrbs_r4xx[data]; |
| 3396 | else |
| 3397 | trbs_ff = memtrbs[data]; |
| 3398 | tcas_ff.full += trbs_ff.full; |
| 3399 | } |
| 3400 | |
| 3401 | sclk_eff_ff.full = sclk_ff.full; |
| 3402 | |
| 3403 | if (rdev->flags & RADEON_IS_AGP) { |
| 3404 | fixed20_12 agpmode_ff; |
| 3405 | agpmode_ff.full = dfixed_const(radeon_agpmode); |
| 3406 | temp_ff.full = dfixed_const_666(16); |
| 3407 | sclk_eff_ff.full -= dfixed_mul(agpmode_ff, temp_ff); |
| 3408 | } |
| 3409 | /* TODO PCIE lanes may affect this - agpmode == 16?? */ |
| 3410 | |
| 3411 | if (ASIC_IS_R300(rdev)) { |
| 3412 | sclk_delay_ff.full = dfixed_const(250); |
| 3413 | } else { |
| 3414 | if ((rdev->family == CHIP_RV100) || |
| 3415 | rdev->flags & RADEON_IS_IGP) { |
| 3416 | if (rdev->mc.vram_is_ddr) |
| 3417 | sclk_delay_ff.full = dfixed_const(41); |
| 3418 | else |
| 3419 | sclk_delay_ff.full = dfixed_const(33); |
| 3420 | } else { |
| 3421 | if (rdev->mc.vram_width == 128) |
| 3422 | sclk_delay_ff.full = dfixed_const(57); |
| 3423 | else |
| 3424 | sclk_delay_ff.full = dfixed_const(41); |
| 3425 | } |
| 3426 | } |
| 3427 | |
| 3428 | mc_latency_sclk.full = dfixed_div(sclk_delay_ff, sclk_eff_ff); |
| 3429 | |
| 3430 | if (rdev->mc.vram_is_ddr) { |
| 3431 | if (rdev->mc.vram_width == 32) { |
| 3432 | k1.full = dfixed_const(40); |
| 3433 | c = 3; |
| 3434 | } else { |
| 3435 | k1.full = dfixed_const(20); |
| 3436 | c = 1; |
| 3437 | } |
| 3438 | } else { |
| 3439 | k1.full = dfixed_const(40); |
| 3440 | c = 3; |
| 3441 | } |
| 3442 | |
| 3443 | temp_ff.full = dfixed_const(2); |
| 3444 | mc_latency_mclk.full = dfixed_mul(trcd_ff, temp_ff); |
| 3445 | temp_ff.full = dfixed_const(c); |
| 3446 | mc_latency_mclk.full += dfixed_mul(tcas_ff, temp_ff); |
| 3447 | temp_ff.full = dfixed_const(4); |
| 3448 | mc_latency_mclk.full += dfixed_mul(tras_ff, temp_ff); |
| 3449 | mc_latency_mclk.full += dfixed_mul(trp_ff, temp_ff); |
| 3450 | mc_latency_mclk.full += k1.full; |
| 3451 | |
| 3452 | mc_latency_mclk.full = dfixed_div(mc_latency_mclk, mclk_ff); |
| 3453 | mc_latency_mclk.full += dfixed_div(temp_ff, sclk_eff_ff); |
| 3454 | |
| 3455 | /* |
| 3456 | HW cursor time assuming worst case of full size colour cursor. |
| 3457 | */ |
| 3458 | temp_ff.full = dfixed_const((2 * (cur_size - (rdev->mc.vram_is_ddr + 1)))); |
| 3459 | temp_ff.full += trcd_ff.full; |
| 3460 | if (temp_ff.full < tras_ff.full) |
| 3461 | temp_ff.full = tras_ff.full; |
| 3462 | cur_latency_mclk.full = dfixed_div(temp_ff, mclk_ff); |
| 3463 | |
| 3464 | temp_ff.full = dfixed_const(cur_size); |
| 3465 | cur_latency_sclk.full = dfixed_div(temp_ff, sclk_eff_ff); |
| 3466 | /* |
| 3467 | Find the total latency for the display data. |
| 3468 | */ |
| 3469 | disp_latency_overhead.full = dfixed_const(8); |
| 3470 | disp_latency_overhead.full = dfixed_div(disp_latency_overhead, sclk_ff); |
| 3471 | mc_latency_mclk.full += disp_latency_overhead.full + cur_latency_mclk.full; |
| 3472 | mc_latency_sclk.full += disp_latency_overhead.full + cur_latency_sclk.full; |
| 3473 | |
| 3474 | if (mc_latency_mclk.full > mc_latency_sclk.full) |
| 3475 | disp_latency.full = mc_latency_mclk.full; |
| 3476 | else |
| 3477 | disp_latency.full = mc_latency_sclk.full; |
| 3478 | |
| 3479 | /* setup Max GRPH_STOP_REQ default value */ |
| 3480 | if (ASIC_IS_RV100(rdev)) |
| 3481 | max_stop_req = 0x5c; |
| 3482 | else |
| 3483 | max_stop_req = 0x7c; |
| 3484 | |
| 3485 | if (mode1) { |
| 3486 | /* CRTC1 |
| 3487 | Set GRPH_BUFFER_CNTL register using h/w defined optimal values. |
| 3488 | GRPH_STOP_REQ <= MIN[ 0x7C, (CRTC_H_DISP + 1) * (bit depth) / 0x10 ] |
| 3489 | */ |
| 3490 | stop_req = mode1->hdisplay * pixel_bytes1 / 16; |
| 3491 | |
| 3492 | if (stop_req > max_stop_req) |
| 3493 | stop_req = max_stop_req; |
| 3494 | |
| 3495 | /* |
| 3496 | Find the drain rate of the display buffer. |
| 3497 | */ |
| 3498 | temp_ff.full = dfixed_const((16/pixel_bytes1)); |
| 3499 | disp_drain_rate.full = dfixed_div(pix_clk, temp_ff); |
| 3500 | |
| 3501 | /* |
| 3502 | Find the critical point of the display buffer. |
| 3503 | */ |
| 3504 | crit_point_ff.full = dfixed_mul(disp_drain_rate, disp_latency); |
| 3505 | crit_point_ff.full += dfixed_const_half(0); |
| 3506 | |
| 3507 | critical_point = dfixed_trunc(crit_point_ff); |
| 3508 | |
| 3509 | if (rdev->disp_priority == 2) { |
| 3510 | critical_point = 0; |
| 3511 | } |
| 3512 | |
| 3513 | /* |
| 3514 | The critical point should never be above max_stop_req-4. Setting |
| 3515 | GRPH_CRITICAL_CNTL = 0 will thus force high priority all the time. |
| 3516 | */ |
| 3517 | if (max_stop_req - critical_point < 4) |
| 3518 | critical_point = 0; |
| 3519 | |
| 3520 | if (critical_point == 0 && mode2 && rdev->family == CHIP_R300) { |
| 3521 | /* some R300 cards have problem with this set to 0, when CRTC2 is enabled.*/ |
| 3522 | critical_point = 0x10; |
| 3523 | } |
| 3524 | |
| 3525 | temp = RREG32(RADEON_GRPH_BUFFER_CNTL); |
| 3526 | temp &= ~(RADEON_GRPH_STOP_REQ_MASK); |
| 3527 | temp |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT); |
| 3528 | temp &= ~(RADEON_GRPH_START_REQ_MASK); |
| 3529 | if ((rdev->family == CHIP_R350) && |
| 3530 | (stop_req > 0x15)) { |
| 3531 | stop_req -= 0x10; |
| 3532 | } |
| 3533 | temp |= (stop_req << RADEON_GRPH_START_REQ_SHIFT); |
| 3534 | temp |= RADEON_GRPH_BUFFER_SIZE; |
| 3535 | temp &= ~(RADEON_GRPH_CRITICAL_CNTL | |
| 3536 | RADEON_GRPH_CRITICAL_AT_SOF | |
| 3537 | RADEON_GRPH_STOP_CNTL); |
| 3538 | /* |
| 3539 | Write the result into the register. |
| 3540 | */ |
| 3541 | WREG32(RADEON_GRPH_BUFFER_CNTL, ((temp & ~RADEON_GRPH_CRITICAL_POINT_MASK) | |
| 3542 | (critical_point << RADEON_GRPH_CRITICAL_POINT_SHIFT))); |
| 3543 | |
| 3544 | #if 0 |
| 3545 | if ((rdev->family == CHIP_RS400) || |
| 3546 | (rdev->family == CHIP_RS480)) { |
| 3547 | /* attempt to program RS400 disp regs correctly ??? */ |
| 3548 | temp = RREG32(RS400_DISP1_REG_CNTL); |
| 3549 | temp &= ~(RS400_DISP1_START_REQ_LEVEL_MASK | |
| 3550 | RS400_DISP1_STOP_REQ_LEVEL_MASK); |
| 3551 | WREG32(RS400_DISP1_REQ_CNTL1, (temp | |
| 3552 | (critical_point << RS400_DISP1_START_REQ_LEVEL_SHIFT) | |
| 3553 | (critical_point << RS400_DISP1_STOP_REQ_LEVEL_SHIFT))); |
| 3554 | temp = RREG32(RS400_DMIF_MEM_CNTL1); |
| 3555 | temp &= ~(RS400_DISP1_CRITICAL_POINT_START_MASK | |
| 3556 | RS400_DISP1_CRITICAL_POINT_STOP_MASK); |
| 3557 | WREG32(RS400_DMIF_MEM_CNTL1, (temp | |
| 3558 | (critical_point << RS400_DISP1_CRITICAL_POINT_START_SHIFT) | |
| 3559 | (critical_point << RS400_DISP1_CRITICAL_POINT_STOP_SHIFT))); |
| 3560 | } |
| 3561 | #endif |
| 3562 | |
| 3563 | DRM_DEBUG_KMS("GRPH_BUFFER_CNTL from to %x\n", |
| 3564 | /* (unsigned int)info->SavedReg->grph_buffer_cntl, */ |
| 3565 | (unsigned int)RREG32(RADEON_GRPH_BUFFER_CNTL)); |
| 3566 | } |
| 3567 | |
| 3568 | if (mode2) { |
| 3569 | u32 grph2_cntl; |
| 3570 | stop_req = mode2->hdisplay * pixel_bytes2 / 16; |
| 3571 | |
| 3572 | if (stop_req > max_stop_req) |
| 3573 | stop_req = max_stop_req; |
| 3574 | |
| 3575 | /* |
| 3576 | Find the drain rate of the display buffer. |
| 3577 | */ |
| 3578 | temp_ff.full = dfixed_const((16/pixel_bytes2)); |
| 3579 | disp_drain_rate2.full = dfixed_div(pix_clk2, temp_ff); |
| 3580 | |
| 3581 | grph2_cntl = RREG32(RADEON_GRPH2_BUFFER_CNTL); |
| 3582 | grph2_cntl &= ~(RADEON_GRPH_STOP_REQ_MASK); |
| 3583 | grph2_cntl |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT); |
| 3584 | grph2_cntl &= ~(RADEON_GRPH_START_REQ_MASK); |
| 3585 | if ((rdev->family == CHIP_R350) && |
| 3586 | (stop_req > 0x15)) { |
| 3587 | stop_req -= 0x10; |
| 3588 | } |
| 3589 | grph2_cntl |= (stop_req << RADEON_GRPH_START_REQ_SHIFT); |
| 3590 | grph2_cntl |= RADEON_GRPH_BUFFER_SIZE; |
| 3591 | grph2_cntl &= ~(RADEON_GRPH_CRITICAL_CNTL | |
| 3592 | RADEON_GRPH_CRITICAL_AT_SOF | |
| 3593 | RADEON_GRPH_STOP_CNTL); |
| 3594 | |
| 3595 | if ((rdev->family == CHIP_RS100) || |
| 3596 | (rdev->family == CHIP_RS200)) |
| 3597 | critical_point2 = 0; |
| 3598 | else { |
| 3599 | temp = (rdev->mc.vram_width * rdev->mc.vram_is_ddr + 1)/128; |
| 3600 | temp_ff.full = dfixed_const(temp); |
| 3601 | temp_ff.full = dfixed_mul(mclk_ff, temp_ff); |
| 3602 | if (sclk_ff.full < temp_ff.full) |
| 3603 | temp_ff.full = sclk_ff.full; |
| 3604 | |
| 3605 | read_return_rate.full = temp_ff.full; |
| 3606 | |
| 3607 | if (mode1) { |
| 3608 | temp_ff.full = read_return_rate.full - disp_drain_rate.full; |
| 3609 | time_disp1_drop_priority.full = dfixed_div(crit_point_ff, temp_ff); |
| 3610 | } else { |
| 3611 | time_disp1_drop_priority.full = 0; |
| 3612 | } |
| 3613 | crit_point_ff.full = disp_latency.full + time_disp1_drop_priority.full + disp_latency.full; |
| 3614 | crit_point_ff.full = dfixed_mul(crit_point_ff, disp_drain_rate2); |
| 3615 | crit_point_ff.full += dfixed_const_half(0); |
| 3616 | |
| 3617 | critical_point2 = dfixed_trunc(crit_point_ff); |
| 3618 | |
| 3619 | if (rdev->disp_priority == 2) { |
| 3620 | critical_point2 = 0; |
| 3621 | } |
| 3622 | |
| 3623 | if (max_stop_req - critical_point2 < 4) |
| 3624 | critical_point2 = 0; |
| 3625 | |
| 3626 | } |
| 3627 | |
| 3628 | if (critical_point2 == 0 && rdev->family == CHIP_R300) { |
| 3629 | /* some R300 cards have problem with this set to 0 */ |
| 3630 | critical_point2 = 0x10; |
| 3631 | } |
| 3632 | |
| 3633 | WREG32(RADEON_GRPH2_BUFFER_CNTL, ((grph2_cntl & ~RADEON_GRPH_CRITICAL_POINT_MASK) | |
| 3634 | (critical_point2 << RADEON_GRPH_CRITICAL_POINT_SHIFT))); |
| 3635 | |
| 3636 | if ((rdev->family == CHIP_RS400) || |
| 3637 | (rdev->family == CHIP_RS480)) { |
| 3638 | #if 0 |
| 3639 | /* attempt to program RS400 disp2 regs correctly ??? */ |
| 3640 | temp = RREG32(RS400_DISP2_REQ_CNTL1); |
| 3641 | temp &= ~(RS400_DISP2_START_REQ_LEVEL_MASK | |
| 3642 | RS400_DISP2_STOP_REQ_LEVEL_MASK); |
| 3643 | WREG32(RS400_DISP2_REQ_CNTL1, (temp | |
| 3644 | (critical_point2 << RS400_DISP1_START_REQ_LEVEL_SHIFT) | |
| 3645 | (critical_point2 << RS400_DISP1_STOP_REQ_LEVEL_SHIFT))); |
| 3646 | temp = RREG32(RS400_DISP2_REQ_CNTL2); |
| 3647 | temp &= ~(RS400_DISP2_CRITICAL_POINT_START_MASK | |
| 3648 | RS400_DISP2_CRITICAL_POINT_STOP_MASK); |
| 3649 | WREG32(RS400_DISP2_REQ_CNTL2, (temp | |
| 3650 | (critical_point2 << RS400_DISP2_CRITICAL_POINT_START_SHIFT) | |
| 3651 | (critical_point2 << RS400_DISP2_CRITICAL_POINT_STOP_SHIFT))); |
| 3652 | #endif |
| 3653 | WREG32(RS400_DISP2_REQ_CNTL1, 0x105DC1CC); |
| 3654 | WREG32(RS400_DISP2_REQ_CNTL2, 0x2749D000); |
| 3655 | WREG32(RS400_DMIF_MEM_CNTL1, 0x29CA71DC); |
| 3656 | WREG32(RS400_DISP1_REQ_CNTL1, 0x28FBC3AC); |
| 3657 | } |
| 3658 | |
| 3659 | DRM_DEBUG_KMS("GRPH2_BUFFER_CNTL from to %x\n", |
| 3660 | (unsigned int)RREG32(RADEON_GRPH2_BUFFER_CNTL)); |
| 3661 | } |
| 3662 | |
| 3663 | /* Save number of lines the linebuffer leads before the scanout */ |
| 3664 | if (mode1) |
| 3665 | rdev->mode_info.crtcs[0]->lb_vblank_lead_lines = DIV_ROUND_UP(lb_size, mode1->crtc_hdisplay); |
| 3666 | |
| 3667 | if (mode2) |
| 3668 | rdev->mode_info.crtcs[1]->lb_vblank_lead_lines = DIV_ROUND_UP(lb_size, mode2->crtc_hdisplay); |
| 3669 | } |
| 3670 | |
| 3671 | int r100_ring_test(struct radeon_device *rdev, struct radeon_ring *ring) |
| 3672 | { |
| 3673 | uint32_t scratch; |
| 3674 | uint32_t tmp = 0; |
| 3675 | unsigned i; |
| 3676 | int r; |
| 3677 | |
| 3678 | r = radeon_scratch_get(rdev, &scratch); |
| 3679 | if (r) { |
| 3680 | DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r); |
| 3681 | return r; |
| 3682 | } |
| 3683 | WREG32(scratch, 0xCAFEDEAD); |
| 3684 | r = radeon_ring_lock(rdev, ring, 2); |
| 3685 | if (r) { |
| 3686 | DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r); |
| 3687 | radeon_scratch_free(rdev, scratch); |
| 3688 | return r; |
| 3689 | } |
| 3690 | radeon_ring_write(ring, PACKET0(scratch, 0)); |
| 3691 | radeon_ring_write(ring, 0xDEADBEEF); |
| 3692 | radeon_ring_unlock_commit(rdev, ring, false); |
| 3693 | for (i = 0; i < rdev->usec_timeout; i++) { |
| 3694 | tmp = RREG32(scratch); |
| 3695 | if (tmp == 0xDEADBEEF) { |
| 3696 | break; |
| 3697 | } |
| 3698 | udelay(1); |
| 3699 | } |
| 3700 | if (i < rdev->usec_timeout) { |
| 3701 | DRM_INFO("ring test succeeded in %d usecs\n", i); |
| 3702 | } else { |
| 3703 | DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n", |
| 3704 | scratch, tmp); |
| 3705 | r = -EINVAL; |
| 3706 | } |
| 3707 | radeon_scratch_free(rdev, scratch); |
| 3708 | return r; |
| 3709 | } |
| 3710 | |
| 3711 | void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib) |
| 3712 | { |
| 3713 | struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]; |
| 3714 | |
| 3715 | if (ring->rptr_save_reg) { |
| 3716 | u32 next_rptr = ring->wptr + 2 + 3; |
| 3717 | radeon_ring_write(ring, PACKET0(ring->rptr_save_reg, 0)); |
| 3718 | radeon_ring_write(ring, next_rptr); |
| 3719 | } |
| 3720 | |
| 3721 | radeon_ring_write(ring, PACKET0(RADEON_CP_IB_BASE, 1)); |
| 3722 | radeon_ring_write(ring, ib->gpu_addr); |
| 3723 | radeon_ring_write(ring, ib->length_dw); |
| 3724 | } |
| 3725 | |
| 3726 | int r100_ib_test(struct radeon_device *rdev, struct radeon_ring *ring) |
| 3727 | { |
| 3728 | struct radeon_ib ib; |
| 3729 | uint32_t scratch; |
| 3730 | uint32_t tmp = 0; |
| 3731 | unsigned i; |
| 3732 | int r; |
| 3733 | |
| 3734 | r = radeon_scratch_get(rdev, &scratch); |
| 3735 | if (r) { |
| 3736 | DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r); |
| 3737 | return r; |
| 3738 | } |
| 3739 | WREG32(scratch, 0xCAFEDEAD); |
| 3740 | r = radeon_ib_get(rdev, RADEON_RING_TYPE_GFX_INDEX, &ib, NULL, 256); |
| 3741 | if (r) { |
| 3742 | DRM_ERROR("radeon: failed to get ib (%d).\n", r); |
| 3743 | goto free_scratch; |
| 3744 | } |
| 3745 | ib.ptr[0] = PACKET0(scratch, 0); |
| 3746 | ib.ptr[1] = 0xDEADBEEF; |
| 3747 | ib.ptr[2] = PACKET2(0); |
| 3748 | ib.ptr[3] = PACKET2(0); |
| 3749 | ib.ptr[4] = PACKET2(0); |
| 3750 | ib.ptr[5] = PACKET2(0); |
| 3751 | ib.ptr[6] = PACKET2(0); |
| 3752 | ib.ptr[7] = PACKET2(0); |
| 3753 | ib.length_dw = 8; |
| 3754 | r = radeon_ib_schedule(rdev, &ib, NULL, false); |
| 3755 | if (r) { |
| 3756 | DRM_ERROR("radeon: failed to schedule ib (%d).\n", r); |
| 3757 | goto free_ib; |
| 3758 | } |
| 3759 | r = radeon_fence_wait_timeout(ib.fence, false, usecs_to_jiffies( |
| 3760 | RADEON_USEC_IB_TEST_TIMEOUT)); |
| 3761 | if (r < 0) { |
| 3762 | DRM_ERROR("radeon: fence wait failed (%d).\n", r); |
| 3763 | goto free_ib; |
| 3764 | } else if (r == 0) { |
| 3765 | DRM_ERROR("radeon: fence wait timed out.\n"); |
| 3766 | r = -ETIMEDOUT; |
| 3767 | goto free_ib; |
| 3768 | } |
| 3769 | r = 0; |
| 3770 | for (i = 0; i < rdev->usec_timeout; i++) { |
| 3771 | tmp = RREG32(scratch); |
| 3772 | if (tmp == 0xDEADBEEF) { |
| 3773 | break; |
| 3774 | } |
| 3775 | udelay(1); |
| 3776 | } |
| 3777 | if (i < rdev->usec_timeout) { |
| 3778 | DRM_INFO("ib test succeeded in %u usecs\n", i); |
| 3779 | } else { |
| 3780 | DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n", |
| 3781 | scratch, tmp); |
| 3782 | r = -EINVAL; |
| 3783 | } |
| 3784 | free_ib: |
| 3785 | radeon_ib_free(rdev, &ib); |
| 3786 | free_scratch: |
| 3787 | radeon_scratch_free(rdev, scratch); |
| 3788 | return r; |
| 3789 | } |
| 3790 | |
| 3791 | void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save) |
| 3792 | { |
| 3793 | /* Shutdown CP we shouldn't need to do that but better be safe than |
| 3794 | * sorry |
| 3795 | */ |
| 3796 | rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false; |
| 3797 | WREG32(R_000740_CP_CSQ_CNTL, 0); |
| 3798 | |
| 3799 | /* Save few CRTC registers */ |
| 3800 | save->GENMO_WT = RREG8(R_0003C2_GENMO_WT); |
| 3801 | save->CRTC_EXT_CNTL = RREG32(R_000054_CRTC_EXT_CNTL); |
| 3802 | save->CRTC_GEN_CNTL = RREG32(R_000050_CRTC_GEN_CNTL); |
| 3803 | save->CUR_OFFSET = RREG32(R_000260_CUR_OFFSET); |
| 3804 | if (!(rdev->flags & RADEON_SINGLE_CRTC)) { |
| 3805 | save->CRTC2_GEN_CNTL = RREG32(R_0003F8_CRTC2_GEN_CNTL); |
| 3806 | save->CUR2_OFFSET = RREG32(R_000360_CUR2_OFFSET); |
| 3807 | } |
| 3808 | |
| 3809 | /* Disable VGA aperture access */ |
| 3810 | WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & save->GENMO_WT); |
| 3811 | /* Disable cursor, overlay, crtc */ |
| 3812 | WREG32(R_000260_CUR_OFFSET, save->CUR_OFFSET | S_000260_CUR_LOCK(1)); |
| 3813 | WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL | |
| 3814 | S_000054_CRTC_DISPLAY_DIS(1)); |
| 3815 | WREG32(R_000050_CRTC_GEN_CNTL, |
| 3816 | (C_000050_CRTC_CUR_EN & save->CRTC_GEN_CNTL) | |
| 3817 | S_000050_CRTC_DISP_REQ_EN_B(1)); |
| 3818 | WREG32(R_000420_OV0_SCALE_CNTL, |
| 3819 | C_000420_OV0_OVERLAY_EN & RREG32(R_000420_OV0_SCALE_CNTL)); |
| 3820 | WREG32(R_000260_CUR_OFFSET, C_000260_CUR_LOCK & save->CUR_OFFSET); |
| 3821 | if (!(rdev->flags & RADEON_SINGLE_CRTC)) { |
| 3822 | WREG32(R_000360_CUR2_OFFSET, save->CUR2_OFFSET | |
| 3823 | S_000360_CUR2_LOCK(1)); |
| 3824 | WREG32(R_0003F8_CRTC2_GEN_CNTL, |
| 3825 | (C_0003F8_CRTC2_CUR_EN & save->CRTC2_GEN_CNTL) | |
| 3826 | S_0003F8_CRTC2_DISPLAY_DIS(1) | |
| 3827 | S_0003F8_CRTC2_DISP_REQ_EN_B(1)); |
| 3828 | WREG32(R_000360_CUR2_OFFSET, |
| 3829 | C_000360_CUR2_LOCK & save->CUR2_OFFSET); |
| 3830 | } |
| 3831 | } |
| 3832 | |
| 3833 | void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save) |
| 3834 | { |
| 3835 | /* Update base address for crtc */ |
| 3836 | WREG32(R_00023C_DISPLAY_BASE_ADDR, rdev->mc.vram_start); |
| 3837 | if (!(rdev->flags & RADEON_SINGLE_CRTC)) { |
| 3838 | WREG32(R_00033C_CRTC2_DISPLAY_BASE_ADDR, rdev->mc.vram_start); |
| 3839 | } |
| 3840 | /* Restore CRTC registers */ |
| 3841 | WREG8(R_0003C2_GENMO_WT, save->GENMO_WT); |
| 3842 | WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL); |
| 3843 | WREG32(R_000050_CRTC_GEN_CNTL, save->CRTC_GEN_CNTL); |
| 3844 | if (!(rdev->flags & RADEON_SINGLE_CRTC)) { |
| 3845 | WREG32(R_0003F8_CRTC2_GEN_CNTL, save->CRTC2_GEN_CNTL); |
| 3846 | } |
| 3847 | } |
| 3848 | |
| 3849 | void r100_vga_render_disable(struct radeon_device *rdev) |
| 3850 | { |
| 3851 | u32 tmp; |
| 3852 | |
| 3853 | tmp = RREG8(R_0003C2_GENMO_WT); |
| 3854 | WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & tmp); |
| 3855 | } |
| 3856 | |
| 3857 | static void r100_debugfs(struct radeon_device *rdev) |
| 3858 | { |
| 3859 | int r; |
| 3860 | |
| 3861 | r = r100_debugfs_mc_info_init(rdev); |
| 3862 | if (r) |
| 3863 | dev_warn(rdev->dev, "Failed to create r100_mc debugfs file.\n"); |
| 3864 | } |
| 3865 | |
| 3866 | static void r100_mc_program(struct radeon_device *rdev) |
| 3867 | { |
| 3868 | struct r100_mc_save save; |
| 3869 | |
| 3870 | /* Stops all mc clients */ |
| 3871 | r100_mc_stop(rdev, &save); |
| 3872 | if (rdev->flags & RADEON_IS_AGP) { |
| 3873 | WREG32(R_00014C_MC_AGP_LOCATION, |
| 3874 | S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) | |
| 3875 | S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16)); |
| 3876 | WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base)); |
| 3877 | if (rdev->family > CHIP_RV200) |
| 3878 | WREG32(R_00015C_AGP_BASE_2, |
| 3879 | upper_32_bits(rdev->mc.agp_base) & 0xff); |
| 3880 | } else { |
| 3881 | WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF); |
| 3882 | WREG32(R_000170_AGP_BASE, 0); |
| 3883 | if (rdev->family > CHIP_RV200) |
| 3884 | WREG32(R_00015C_AGP_BASE_2, 0); |
| 3885 | } |
| 3886 | /* Wait for mc idle */ |
| 3887 | if (r100_mc_wait_for_idle(rdev)) |
| 3888 | dev_warn(rdev->dev, "Wait for MC idle timeout.\n"); |
| 3889 | /* Program MC, should be a 32bits limited address space */ |
| 3890 | WREG32(R_000148_MC_FB_LOCATION, |
| 3891 | S_000148_MC_FB_START(rdev->mc.vram_start >> 16) | |
| 3892 | S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16)); |
| 3893 | r100_mc_resume(rdev, &save); |
| 3894 | } |
| 3895 | |
| 3896 | static void r100_clock_startup(struct radeon_device *rdev) |
| 3897 | { |
| 3898 | u32 tmp; |
| 3899 | |
| 3900 | if (radeon_dynclks != -1 && radeon_dynclks) |
| 3901 | radeon_legacy_set_clock_gating(rdev, 1); |
| 3902 | /* We need to force on some of the block */ |
| 3903 | tmp = RREG32_PLL(R_00000D_SCLK_CNTL); |
| 3904 | tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1); |
| 3905 | if ((rdev->family == CHIP_RV250) || (rdev->family == CHIP_RV280)) |
| 3906 | tmp |= S_00000D_FORCE_DISP1(1) | S_00000D_FORCE_DISP2(1); |
| 3907 | WREG32_PLL(R_00000D_SCLK_CNTL, tmp); |
| 3908 | } |
| 3909 | |
| 3910 | static int r100_startup(struct radeon_device *rdev) |
| 3911 | { |
| 3912 | int r; |
| 3913 | |
| 3914 | /* set common regs */ |
| 3915 | r100_set_common_regs(rdev); |
| 3916 | /* program mc */ |
| 3917 | r100_mc_program(rdev); |
| 3918 | /* Resume clock */ |
| 3919 | r100_clock_startup(rdev); |
| 3920 | /* Initialize GART (initialize after TTM so we can allocate |
| 3921 | * memory through TTM but finalize after TTM) */ |
| 3922 | r100_enable_bm(rdev); |
| 3923 | if (rdev->flags & RADEON_IS_PCI) { |
| 3924 | r = r100_pci_gart_enable(rdev); |
| 3925 | if (r) |
| 3926 | return r; |
| 3927 | } |
| 3928 | |
| 3929 | /* allocate wb buffer */ |
| 3930 | r = radeon_wb_init(rdev); |
| 3931 | if (r) |
| 3932 | return r; |
| 3933 | |
| 3934 | r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX); |
| 3935 | if (r) { |
| 3936 | dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r); |
| 3937 | return r; |
| 3938 | } |
| 3939 | |
| 3940 | /* Enable IRQ */ |
| 3941 | if (!rdev->irq.installed) { |
| 3942 | r = radeon_irq_kms_init(rdev); |
| 3943 | if (r) |
| 3944 | return r; |
| 3945 | } |
| 3946 | |
| 3947 | r100_irq_set(rdev); |
| 3948 | rdev->config.r100.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL); |
| 3949 | /* 1M ring buffer */ |
| 3950 | r = r100_cp_init(rdev, 1024 * 1024); |
| 3951 | if (r) { |
| 3952 | dev_err(rdev->dev, "failed initializing CP (%d).\n", r); |
| 3953 | return r; |
| 3954 | } |
| 3955 | |
| 3956 | r = radeon_ib_pool_init(rdev); |
| 3957 | if (r) { |
| 3958 | dev_err(rdev->dev, "IB initialization failed (%d).\n", r); |
| 3959 | return r; |
| 3960 | } |
| 3961 | |
| 3962 | return 0; |
| 3963 | } |
| 3964 | |
| 3965 | int r100_resume(struct radeon_device *rdev) |
| 3966 | { |
| 3967 | int r; |
| 3968 | |
| 3969 | /* Make sur GART are not working */ |
| 3970 | if (rdev->flags & RADEON_IS_PCI) |
| 3971 | r100_pci_gart_disable(rdev); |
| 3972 | /* Resume clock before doing reset */ |
| 3973 | r100_clock_startup(rdev); |
| 3974 | /* Reset gpu before posting otherwise ATOM will enter infinite loop */ |
| 3975 | if (radeon_asic_reset(rdev)) { |
| 3976 | dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n", |
| 3977 | RREG32(R_000E40_RBBM_STATUS), |
| 3978 | RREG32(R_0007C0_CP_STAT)); |
| 3979 | } |
| 3980 | /* post */ |
| 3981 | radeon_combios_asic_init(rdev->ddev); |
| 3982 | /* Resume clock after posting */ |
| 3983 | r100_clock_startup(rdev); |
| 3984 | /* Initialize surface registers */ |
| 3985 | radeon_surface_init(rdev); |
| 3986 | |
| 3987 | rdev->accel_working = true; |
| 3988 | r = r100_startup(rdev); |
| 3989 | if (r) { |
| 3990 | rdev->accel_working = false; |
| 3991 | } |
| 3992 | return r; |
| 3993 | } |
| 3994 | |
| 3995 | int r100_suspend(struct radeon_device *rdev) |
| 3996 | { |
| 3997 | radeon_pm_suspend(rdev); |
| 3998 | r100_cp_disable(rdev); |
| 3999 | radeon_wb_disable(rdev); |
| 4000 | r100_irq_disable(rdev); |
| 4001 | if (rdev->flags & RADEON_IS_PCI) |
| 4002 | r100_pci_gart_disable(rdev); |
| 4003 | return 0; |
| 4004 | } |
| 4005 | |
| 4006 | void r100_fini(struct radeon_device *rdev) |
| 4007 | { |
| 4008 | radeon_pm_fini(rdev); |
| 4009 | r100_cp_fini(rdev); |
| 4010 | radeon_wb_fini(rdev); |
| 4011 | radeon_ib_pool_fini(rdev); |
| 4012 | radeon_gem_fini(rdev); |
| 4013 | if (rdev->flags & RADEON_IS_PCI) |
| 4014 | r100_pci_gart_fini(rdev); |
| 4015 | radeon_agp_fini(rdev); |
| 4016 | radeon_irq_kms_fini(rdev); |
| 4017 | radeon_fence_driver_fini(rdev); |
| 4018 | radeon_bo_fini(rdev); |
| 4019 | radeon_atombios_fini(rdev); |
| 4020 | kfree(rdev->bios); |
| 4021 | rdev->bios = NULL; |
| 4022 | } |
| 4023 | |
| 4024 | /* |
| 4025 | * Due to how kexec works, it can leave the hw fully initialised when it |
| 4026 | * boots the new kernel. However doing our init sequence with the CP and |
| 4027 | * WB stuff setup causes GPU hangs on the RN50 at least. So at startup |
| 4028 | * do some quick sanity checks and restore sane values to avoid this |
| 4029 | * problem. |
| 4030 | */ |
| 4031 | void r100_restore_sanity(struct radeon_device *rdev) |
| 4032 | { |
| 4033 | u32 tmp; |
| 4034 | |
| 4035 | tmp = RREG32(RADEON_CP_CSQ_CNTL); |
| 4036 | if (tmp) { |
| 4037 | WREG32(RADEON_CP_CSQ_CNTL, 0); |
| 4038 | } |
| 4039 | tmp = RREG32(RADEON_CP_RB_CNTL); |
| 4040 | if (tmp) { |
| 4041 | WREG32(RADEON_CP_RB_CNTL, 0); |
| 4042 | } |
| 4043 | tmp = RREG32(RADEON_SCRATCH_UMSK); |
| 4044 | if (tmp) { |
| 4045 | WREG32(RADEON_SCRATCH_UMSK, 0); |
| 4046 | } |
| 4047 | } |
| 4048 | |
| 4049 | int r100_init(struct radeon_device *rdev) |
| 4050 | { |
| 4051 | int r; |
| 4052 | |
| 4053 | /* Register debugfs file specific to this group of asics */ |
| 4054 | r100_debugfs(rdev); |
| 4055 | /* Disable VGA */ |
| 4056 | r100_vga_render_disable(rdev); |
| 4057 | /* Initialize scratch registers */ |
| 4058 | radeon_scratch_init(rdev); |
| 4059 | /* Initialize surface registers */ |
| 4060 | radeon_surface_init(rdev); |
| 4061 | /* sanity check some register to avoid hangs like after kexec */ |
| 4062 | r100_restore_sanity(rdev); |
| 4063 | /* TODO: disable VGA need to use VGA request */ |
| 4064 | /* BIOS*/ |
| 4065 | if (!radeon_get_bios(rdev)) { |
| 4066 | if (ASIC_IS_AVIVO(rdev)) |
| 4067 | return -EINVAL; |
| 4068 | } |
| 4069 | if (rdev->is_atom_bios) { |
| 4070 | dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n"); |
| 4071 | return -EINVAL; |
| 4072 | } else { |
| 4073 | r = radeon_combios_init(rdev); |
| 4074 | if (r) |
| 4075 | return r; |
| 4076 | } |
| 4077 | /* Reset gpu before posting otherwise ATOM will enter infinite loop */ |
| 4078 | if (radeon_asic_reset(rdev)) { |
| 4079 | dev_warn(rdev->dev, |
| 4080 | "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n", |
| 4081 | RREG32(R_000E40_RBBM_STATUS), |
| 4082 | RREG32(R_0007C0_CP_STAT)); |
| 4083 | } |
| 4084 | /* check if cards are posted or not */ |
| 4085 | if (radeon_boot_test_post_card(rdev) == false) |
| 4086 | return -EINVAL; |
| 4087 | /* Set asic errata */ |
| 4088 | r100_errata(rdev); |
| 4089 | /* Initialize clocks */ |
| 4090 | radeon_get_clock_info(rdev->ddev); |
| 4091 | /* initialize AGP */ |
| 4092 | if (rdev->flags & RADEON_IS_AGP) { |
| 4093 | r = radeon_agp_init(rdev); |
| 4094 | if (r) { |
| 4095 | radeon_agp_disable(rdev); |
| 4096 | } |
| 4097 | } |
| 4098 | /* initialize VRAM */ |
| 4099 | r100_mc_init(rdev); |
| 4100 | /* Fence driver */ |
| 4101 | r = radeon_fence_driver_init(rdev); |
| 4102 | if (r) |
| 4103 | return r; |
| 4104 | /* Memory manager */ |
| 4105 | r = radeon_bo_init(rdev); |
| 4106 | if (r) |
| 4107 | return r; |
| 4108 | if (rdev->flags & RADEON_IS_PCI) { |
| 4109 | r = r100_pci_gart_init(rdev); |
| 4110 | if (r) |
| 4111 | return r; |
| 4112 | } |
| 4113 | r100_set_safe_registers(rdev); |
| 4114 | |
| 4115 | /* Initialize power management */ |
| 4116 | radeon_pm_init(rdev); |
| 4117 | |
| 4118 | rdev->accel_working = true; |
| 4119 | r = r100_startup(rdev); |
| 4120 | if (r) { |
| 4121 | /* Somethings want wront with the accel init stop accel */ |
| 4122 | dev_err(rdev->dev, "Disabling GPU acceleration\n"); |
| 4123 | r100_cp_fini(rdev); |
| 4124 | radeon_wb_fini(rdev); |
| 4125 | radeon_ib_pool_fini(rdev); |
| 4126 | radeon_irq_kms_fini(rdev); |
| 4127 | if (rdev->flags & RADEON_IS_PCI) |
| 4128 | r100_pci_gart_fini(rdev); |
| 4129 | rdev->accel_working = false; |
| 4130 | } |
| 4131 | return 0; |
| 4132 | } |
| 4133 | |
| 4134 | uint32_t r100_mm_rreg_slow(struct radeon_device *rdev, uint32_t reg) |
| 4135 | { |
| 4136 | unsigned long flags; |
| 4137 | uint32_t ret; |
| 4138 | |
| 4139 | spin_lock_irqsave(&rdev->mmio_idx_lock, flags); |
| 4140 | writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX); |
| 4141 | ret = readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA); |
| 4142 | spin_unlock_irqrestore(&rdev->mmio_idx_lock, flags); |
| 4143 | return ret; |
| 4144 | } |
| 4145 | |
| 4146 | void r100_mm_wreg_slow(struct radeon_device *rdev, uint32_t reg, uint32_t v) |
| 4147 | { |
| 4148 | unsigned long flags; |
| 4149 | |
| 4150 | spin_lock_irqsave(&rdev->mmio_idx_lock, flags); |
| 4151 | writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX); |
| 4152 | writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA); |
| 4153 | spin_unlock_irqrestore(&rdev->mmio_idx_lock, flags); |
| 4154 | } |
| 4155 | |
| 4156 | u32 r100_io_rreg(struct radeon_device *rdev, u32 reg) |
| 4157 | { |
| 4158 | if (reg < rdev->rio_mem_size) |
| 4159 | return ioread32(rdev->rio_mem + reg); |
| 4160 | else { |
| 4161 | iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX); |
| 4162 | return ioread32(rdev->rio_mem + RADEON_MM_DATA); |
| 4163 | } |
| 4164 | } |
| 4165 | |
| 4166 | void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v) |
| 4167 | { |
| 4168 | if (reg < rdev->rio_mem_size) |
| 4169 | iowrite32(v, rdev->rio_mem + reg); |
| 4170 | else { |
| 4171 | iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX); |
| 4172 | iowrite32(v, rdev->rio_mem + RADEON_MM_DATA); |
| 4173 | } |
| 4174 | } |