b.liu | e958203 | 2025-04-17 19:18:16 +0800 | [diff] [blame^] | 1 | // SPDX-License-Identifier: GPL-2.0-or-later |
| 2 | /* |
| 3 | * V4L2 Driver for PXA camera host |
| 4 | * |
| 5 | * Copyright (C) 2006, Sascha Hauer, Pengutronix |
| 6 | * Copyright (C) 2008, Guennadi Liakhovetski <kernel@pengutronix.de> |
| 7 | * Copyright (C) 2016, Robert Jarzmik <robert.jarzmik@free.fr> |
| 8 | */ |
| 9 | |
| 10 | #include <linux/init.h> |
| 11 | #include <linux/module.h> |
| 12 | #include <linux/io.h> |
| 13 | #include <linux/delay.h> |
| 14 | #include <linux/device.h> |
| 15 | #include <linux/dma-mapping.h> |
| 16 | #include <linux/err.h> |
| 17 | #include <linux/errno.h> |
| 18 | #include <linux/fs.h> |
| 19 | #include <linux/interrupt.h> |
| 20 | #include <linux/kernel.h> |
| 21 | #include <linux/mm.h> |
| 22 | #include <linux/moduleparam.h> |
| 23 | #include <linux/of.h> |
| 24 | #include <linux/of_graph.h> |
| 25 | #include <linux/time.h> |
| 26 | #include <linux/platform_device.h> |
| 27 | #include <linux/clk.h> |
| 28 | #include <linux/sched.h> |
| 29 | #include <linux/slab.h> |
| 30 | #include <linux/dmaengine.h> |
| 31 | #include <linux/dma/pxa-dma.h> |
| 32 | |
| 33 | #include <media/v4l2-async.h> |
| 34 | #include <media/v4l2-clk.h> |
| 35 | #include <media/v4l2-common.h> |
| 36 | #include <media/v4l2-ctrls.h> |
| 37 | #include <media/v4l2-device.h> |
| 38 | #include <media/v4l2-event.h> |
| 39 | #include <media/v4l2-ioctl.h> |
| 40 | #include <media/v4l2-fwnode.h> |
| 41 | |
| 42 | #include <media/videobuf2-dma-sg.h> |
| 43 | |
| 44 | #include <linux/videodev2.h> |
| 45 | |
| 46 | #include <linux/platform_data/media/camera-pxa.h> |
| 47 | |
| 48 | #define PXA_CAM_VERSION "0.0.6" |
| 49 | #define PXA_CAM_DRV_NAME "pxa27x-camera" |
| 50 | |
| 51 | #define DEFAULT_WIDTH 640 |
| 52 | #define DEFAULT_HEIGHT 480 |
| 53 | |
| 54 | /* Camera Interface */ |
| 55 | #define CICR0 0x0000 |
| 56 | #define CICR1 0x0004 |
| 57 | #define CICR2 0x0008 |
| 58 | #define CICR3 0x000C |
| 59 | #define CICR4 0x0010 |
| 60 | #define CISR 0x0014 |
| 61 | #define CIFR 0x0018 |
| 62 | #define CITOR 0x001C |
| 63 | #define CIBR0 0x0028 |
| 64 | #define CIBR1 0x0030 |
| 65 | #define CIBR2 0x0038 |
| 66 | |
| 67 | #define CICR0_DMAEN (1UL << 31) /* DMA request enable */ |
| 68 | #define CICR0_PAR_EN (1 << 30) /* Parity enable */ |
| 69 | #define CICR0_SL_CAP_EN (1 << 29) /* Capture enable for slave mode */ |
| 70 | #define CICR0_ENB (1 << 28) /* Camera interface enable */ |
| 71 | #define CICR0_DIS (1 << 27) /* Camera interface disable */ |
| 72 | #define CICR0_SIM (0x7 << 24) /* Sensor interface mode mask */ |
| 73 | #define CICR0_TOM (1 << 9) /* Time-out mask */ |
| 74 | #define CICR0_RDAVM (1 << 8) /* Receive-data-available mask */ |
| 75 | #define CICR0_FEM (1 << 7) /* FIFO-empty mask */ |
| 76 | #define CICR0_EOLM (1 << 6) /* End-of-line mask */ |
| 77 | #define CICR0_PERRM (1 << 5) /* Parity-error mask */ |
| 78 | #define CICR0_QDM (1 << 4) /* Quick-disable mask */ |
| 79 | #define CICR0_CDM (1 << 3) /* Disable-done mask */ |
| 80 | #define CICR0_SOFM (1 << 2) /* Start-of-frame mask */ |
| 81 | #define CICR0_EOFM (1 << 1) /* End-of-frame mask */ |
| 82 | #define CICR0_FOM (1 << 0) /* FIFO-overrun mask */ |
| 83 | |
| 84 | #define CICR1_TBIT (1UL << 31) /* Transparency bit */ |
| 85 | #define CICR1_RGBT_CONV (0x3 << 29) /* RGBT conversion mask */ |
| 86 | #define CICR1_PPL (0x7ff << 15) /* Pixels per line mask */ |
| 87 | #define CICR1_RGB_CONV (0x7 << 12) /* RGB conversion mask */ |
| 88 | #define CICR1_RGB_F (1 << 11) /* RGB format */ |
| 89 | #define CICR1_YCBCR_F (1 << 10) /* YCbCr format */ |
| 90 | #define CICR1_RGB_BPP (0x7 << 7) /* RGB bis per pixel mask */ |
| 91 | #define CICR1_RAW_BPP (0x3 << 5) /* Raw bis per pixel mask */ |
| 92 | #define CICR1_COLOR_SP (0x3 << 3) /* Color space mask */ |
| 93 | #define CICR1_DW (0x7 << 0) /* Data width mask */ |
| 94 | |
| 95 | #define CICR2_BLW (0xff << 24) /* Beginning-of-line pixel clock |
| 96 | wait count mask */ |
| 97 | #define CICR2_ELW (0xff << 16) /* End-of-line pixel clock |
| 98 | wait count mask */ |
| 99 | #define CICR2_HSW (0x3f << 10) /* Horizontal sync pulse width mask */ |
| 100 | #define CICR2_BFPW (0x3f << 3) /* Beginning-of-frame pixel clock |
| 101 | wait count mask */ |
| 102 | #define CICR2_FSW (0x7 << 0) /* Frame stabilization |
| 103 | wait count mask */ |
| 104 | |
| 105 | #define CICR3_BFW (0xff << 24) /* Beginning-of-frame line clock |
| 106 | wait count mask */ |
| 107 | #define CICR3_EFW (0xff << 16) /* End-of-frame line clock |
| 108 | wait count mask */ |
| 109 | #define CICR3_VSW (0x3f << 10) /* Vertical sync pulse width mask */ |
| 110 | #define CICR3_BFPW (0x3f << 3) /* Beginning-of-frame pixel clock |
| 111 | wait count mask */ |
| 112 | #define CICR3_LPF (0x7ff << 0) /* Lines per frame mask */ |
| 113 | |
| 114 | #define CICR4_MCLK_DLY (0x3 << 24) /* MCLK Data Capture Delay mask */ |
| 115 | #define CICR4_PCLK_EN (1 << 23) /* Pixel clock enable */ |
| 116 | #define CICR4_PCP (1 << 22) /* Pixel clock polarity */ |
| 117 | #define CICR4_HSP (1 << 21) /* Horizontal sync polarity */ |
| 118 | #define CICR4_VSP (1 << 20) /* Vertical sync polarity */ |
| 119 | #define CICR4_MCLK_EN (1 << 19) /* MCLK enable */ |
| 120 | #define CICR4_FR_RATE (0x7 << 8) /* Frame rate mask */ |
| 121 | #define CICR4_DIV (0xff << 0) /* Clock divisor mask */ |
| 122 | |
| 123 | #define CISR_FTO (1 << 15) /* FIFO time-out */ |
| 124 | #define CISR_RDAV_2 (1 << 14) /* Channel 2 receive data available */ |
| 125 | #define CISR_RDAV_1 (1 << 13) /* Channel 1 receive data available */ |
| 126 | #define CISR_RDAV_0 (1 << 12) /* Channel 0 receive data available */ |
| 127 | #define CISR_FEMPTY_2 (1 << 11) /* Channel 2 FIFO empty */ |
| 128 | #define CISR_FEMPTY_1 (1 << 10) /* Channel 1 FIFO empty */ |
| 129 | #define CISR_FEMPTY_0 (1 << 9) /* Channel 0 FIFO empty */ |
| 130 | #define CISR_EOL (1 << 8) /* End of line */ |
| 131 | #define CISR_PAR_ERR (1 << 7) /* Parity error */ |
| 132 | #define CISR_CQD (1 << 6) /* Camera interface quick disable */ |
| 133 | #define CISR_CDD (1 << 5) /* Camera interface disable done */ |
| 134 | #define CISR_SOF (1 << 4) /* Start of frame */ |
| 135 | #define CISR_EOF (1 << 3) /* End of frame */ |
| 136 | #define CISR_IFO_2 (1 << 2) /* FIFO overrun for Channel 2 */ |
| 137 | #define CISR_IFO_1 (1 << 1) /* FIFO overrun for Channel 1 */ |
| 138 | #define CISR_IFO_0 (1 << 0) /* FIFO overrun for Channel 0 */ |
| 139 | |
| 140 | #define CIFR_FLVL2 (0x7f << 23) /* FIFO 2 level mask */ |
| 141 | #define CIFR_FLVL1 (0x7f << 16) /* FIFO 1 level mask */ |
| 142 | #define CIFR_FLVL0 (0xff << 8) /* FIFO 0 level mask */ |
| 143 | #define CIFR_THL_0 (0x3 << 4) /* Threshold Level for Channel 0 FIFO */ |
| 144 | #define CIFR_RESET_F (1 << 3) /* Reset input FIFOs */ |
| 145 | #define CIFR_FEN2 (1 << 2) /* FIFO enable for channel 2 */ |
| 146 | #define CIFR_FEN1 (1 << 1) /* FIFO enable for channel 1 */ |
| 147 | #define CIFR_FEN0 (1 << 0) /* FIFO enable for channel 0 */ |
| 148 | |
| 149 | #define CICR0_SIM_MP (0 << 24) |
| 150 | #define CICR0_SIM_SP (1 << 24) |
| 151 | #define CICR0_SIM_MS (2 << 24) |
| 152 | #define CICR0_SIM_EP (3 << 24) |
| 153 | #define CICR0_SIM_ES (4 << 24) |
| 154 | |
| 155 | #define CICR1_DW_VAL(x) ((x) & CICR1_DW) /* Data bus width */ |
| 156 | #define CICR1_PPL_VAL(x) (((x) << 15) & CICR1_PPL) /* Pixels per line */ |
| 157 | #define CICR1_COLOR_SP_VAL(x) (((x) << 3) & CICR1_COLOR_SP) /* color space */ |
| 158 | #define CICR1_RGB_BPP_VAL(x) (((x) << 7) & CICR1_RGB_BPP) /* bpp for rgb */ |
| 159 | #define CICR1_RGBT_CONV_VAL(x) (((x) << 29) & CICR1_RGBT_CONV) /* rgbt conv */ |
| 160 | |
| 161 | #define CICR2_BLW_VAL(x) (((x) << 24) & CICR2_BLW) /* Beginning-of-line pixel clock wait count */ |
| 162 | #define CICR2_ELW_VAL(x) (((x) << 16) & CICR2_ELW) /* End-of-line pixel clock wait count */ |
| 163 | #define CICR2_HSW_VAL(x) (((x) << 10) & CICR2_HSW) /* Horizontal sync pulse width */ |
| 164 | #define CICR2_BFPW_VAL(x) (((x) << 3) & CICR2_BFPW) /* Beginning-of-frame pixel clock wait count */ |
| 165 | #define CICR2_FSW_VAL(x) (((x) << 0) & CICR2_FSW) /* Frame stabilization wait count */ |
| 166 | |
| 167 | #define CICR3_BFW_VAL(x) (((x) << 24) & CICR3_BFW) /* Beginning-of-frame line clock wait count */ |
| 168 | #define CICR3_EFW_VAL(x) (((x) << 16) & CICR3_EFW) /* End-of-frame line clock wait count */ |
| 169 | #define CICR3_VSW_VAL(x) (((x) << 11) & CICR3_VSW) /* Vertical sync pulse width */ |
| 170 | #define CICR3_LPF_VAL(x) (((x) << 0) & CICR3_LPF) /* Lines per frame */ |
| 171 | |
| 172 | #define CICR0_IRQ_MASK (CICR0_TOM | CICR0_RDAVM | CICR0_FEM | CICR0_EOLM | \ |
| 173 | CICR0_PERRM | CICR0_QDM | CICR0_CDM | CICR0_SOFM | \ |
| 174 | CICR0_EOFM | CICR0_FOM) |
| 175 | |
| 176 | #define sensor_call(cam, o, f, args...) \ |
| 177 | v4l2_subdev_call(cam->sensor, o, f, ##args) |
| 178 | |
| 179 | /* |
| 180 | * Format handling |
| 181 | */ |
| 182 | |
| 183 | /** |
| 184 | * enum pxa_mbus_packing - data packing types on the media-bus |
| 185 | * @PXA_MBUS_PACKING_NONE: no packing, bit-for-bit transfer to RAM, one |
| 186 | * sample represents one pixel |
| 187 | * @PXA_MBUS_PACKING_2X8_PADHI: 16 bits transferred in 2 8-bit samples, in the |
| 188 | * possibly incomplete byte high bits are padding |
| 189 | * @PXA_MBUS_PACKING_EXTEND16: sample width (e.g., 10 bits) has to be extended |
| 190 | * to 16 bits |
| 191 | */ |
| 192 | enum pxa_mbus_packing { |
| 193 | PXA_MBUS_PACKING_NONE, |
| 194 | PXA_MBUS_PACKING_2X8_PADHI, |
| 195 | PXA_MBUS_PACKING_EXTEND16, |
| 196 | }; |
| 197 | |
| 198 | /** |
| 199 | * enum pxa_mbus_order - sample order on the media bus |
| 200 | * @PXA_MBUS_ORDER_LE: least significant sample first |
| 201 | * @PXA_MBUS_ORDER_BE: most significant sample first |
| 202 | */ |
| 203 | enum pxa_mbus_order { |
| 204 | PXA_MBUS_ORDER_LE, |
| 205 | PXA_MBUS_ORDER_BE, |
| 206 | }; |
| 207 | |
| 208 | /** |
| 209 | * enum pxa_mbus_layout - planes layout in memory |
| 210 | * @PXA_MBUS_LAYOUT_PACKED: color components packed |
| 211 | * @PXA_MBUS_LAYOUT_PLANAR_2Y_U_V: YUV components stored in 3 planes (4:2:2) |
| 212 | * @PXA_MBUS_LAYOUT_PLANAR_2Y_C: YUV components stored in a luma and a |
| 213 | * chroma plane (C plane is half the size |
| 214 | * of Y plane) |
| 215 | * @PXA_MBUS_LAYOUT_PLANAR_Y_C: YUV components stored in a luma and a |
| 216 | * chroma plane (C plane is the same size |
| 217 | * as Y plane) |
| 218 | */ |
| 219 | enum pxa_mbus_layout { |
| 220 | PXA_MBUS_LAYOUT_PACKED = 0, |
| 221 | PXA_MBUS_LAYOUT_PLANAR_2Y_U_V, |
| 222 | PXA_MBUS_LAYOUT_PLANAR_2Y_C, |
| 223 | PXA_MBUS_LAYOUT_PLANAR_Y_C, |
| 224 | }; |
| 225 | |
| 226 | /** |
| 227 | * struct pxa_mbus_pixelfmt - Data format on the media bus |
| 228 | * @name: Name of the format |
| 229 | * @fourcc: Fourcc code, that will be obtained if the data is |
| 230 | * stored in memory in the following way: |
| 231 | * @packing: Type of sample-packing, that has to be used |
| 232 | * @order: Sample order when storing in memory |
| 233 | * @layout: Planes layout in memory |
| 234 | * @bits_per_sample: How many bits the bridge has to sample |
| 235 | */ |
| 236 | struct pxa_mbus_pixelfmt { |
| 237 | const char *name; |
| 238 | u32 fourcc; |
| 239 | enum pxa_mbus_packing packing; |
| 240 | enum pxa_mbus_order order; |
| 241 | enum pxa_mbus_layout layout; |
| 242 | u8 bits_per_sample; |
| 243 | }; |
| 244 | |
| 245 | /** |
| 246 | * struct pxa_mbus_lookup - Lookup FOURCC IDs by mediabus codes for pass-through |
| 247 | * @code: mediabus pixel-code |
| 248 | * @fmt: pixel format description |
| 249 | */ |
| 250 | struct pxa_mbus_lookup { |
| 251 | u32 code; |
| 252 | struct pxa_mbus_pixelfmt fmt; |
| 253 | }; |
| 254 | |
| 255 | static const struct pxa_mbus_lookup mbus_fmt[] = { |
| 256 | { |
| 257 | .code = MEDIA_BUS_FMT_YUYV8_2X8, |
| 258 | .fmt = { |
| 259 | .fourcc = V4L2_PIX_FMT_YUYV, |
| 260 | .name = "YUYV", |
| 261 | .bits_per_sample = 8, |
| 262 | .packing = PXA_MBUS_PACKING_2X8_PADHI, |
| 263 | .order = PXA_MBUS_ORDER_LE, |
| 264 | .layout = PXA_MBUS_LAYOUT_PACKED, |
| 265 | }, |
| 266 | }, { |
| 267 | .code = MEDIA_BUS_FMT_YVYU8_2X8, |
| 268 | .fmt = { |
| 269 | .fourcc = V4L2_PIX_FMT_YVYU, |
| 270 | .name = "YVYU", |
| 271 | .bits_per_sample = 8, |
| 272 | .packing = PXA_MBUS_PACKING_2X8_PADHI, |
| 273 | .order = PXA_MBUS_ORDER_LE, |
| 274 | .layout = PXA_MBUS_LAYOUT_PACKED, |
| 275 | }, |
| 276 | }, { |
| 277 | .code = MEDIA_BUS_FMT_UYVY8_2X8, |
| 278 | .fmt = { |
| 279 | .fourcc = V4L2_PIX_FMT_UYVY, |
| 280 | .name = "UYVY", |
| 281 | .bits_per_sample = 8, |
| 282 | .packing = PXA_MBUS_PACKING_2X8_PADHI, |
| 283 | .order = PXA_MBUS_ORDER_LE, |
| 284 | .layout = PXA_MBUS_LAYOUT_PACKED, |
| 285 | }, |
| 286 | }, { |
| 287 | .code = MEDIA_BUS_FMT_VYUY8_2X8, |
| 288 | .fmt = { |
| 289 | .fourcc = V4L2_PIX_FMT_VYUY, |
| 290 | .name = "VYUY", |
| 291 | .bits_per_sample = 8, |
| 292 | .packing = PXA_MBUS_PACKING_2X8_PADHI, |
| 293 | .order = PXA_MBUS_ORDER_LE, |
| 294 | .layout = PXA_MBUS_LAYOUT_PACKED, |
| 295 | }, |
| 296 | }, { |
| 297 | .code = MEDIA_BUS_FMT_RGB555_2X8_PADHI_LE, |
| 298 | .fmt = { |
| 299 | .fourcc = V4L2_PIX_FMT_RGB555, |
| 300 | .name = "RGB555", |
| 301 | .bits_per_sample = 8, |
| 302 | .packing = PXA_MBUS_PACKING_2X8_PADHI, |
| 303 | .order = PXA_MBUS_ORDER_LE, |
| 304 | .layout = PXA_MBUS_LAYOUT_PACKED, |
| 305 | }, |
| 306 | }, { |
| 307 | .code = MEDIA_BUS_FMT_RGB555_2X8_PADHI_BE, |
| 308 | .fmt = { |
| 309 | .fourcc = V4L2_PIX_FMT_RGB555X, |
| 310 | .name = "RGB555X", |
| 311 | .bits_per_sample = 8, |
| 312 | .packing = PXA_MBUS_PACKING_2X8_PADHI, |
| 313 | .order = PXA_MBUS_ORDER_BE, |
| 314 | .layout = PXA_MBUS_LAYOUT_PACKED, |
| 315 | }, |
| 316 | }, { |
| 317 | .code = MEDIA_BUS_FMT_RGB565_2X8_LE, |
| 318 | .fmt = { |
| 319 | .fourcc = V4L2_PIX_FMT_RGB565, |
| 320 | .name = "RGB565", |
| 321 | .bits_per_sample = 8, |
| 322 | .packing = PXA_MBUS_PACKING_2X8_PADHI, |
| 323 | .order = PXA_MBUS_ORDER_LE, |
| 324 | .layout = PXA_MBUS_LAYOUT_PACKED, |
| 325 | }, |
| 326 | }, { |
| 327 | .code = MEDIA_BUS_FMT_RGB565_2X8_BE, |
| 328 | .fmt = { |
| 329 | .fourcc = V4L2_PIX_FMT_RGB565X, |
| 330 | .name = "RGB565X", |
| 331 | .bits_per_sample = 8, |
| 332 | .packing = PXA_MBUS_PACKING_2X8_PADHI, |
| 333 | .order = PXA_MBUS_ORDER_BE, |
| 334 | .layout = PXA_MBUS_LAYOUT_PACKED, |
| 335 | }, |
| 336 | }, { |
| 337 | .code = MEDIA_BUS_FMT_SBGGR8_1X8, |
| 338 | .fmt = { |
| 339 | .fourcc = V4L2_PIX_FMT_SBGGR8, |
| 340 | .name = "Bayer 8 BGGR", |
| 341 | .bits_per_sample = 8, |
| 342 | .packing = PXA_MBUS_PACKING_NONE, |
| 343 | .order = PXA_MBUS_ORDER_LE, |
| 344 | .layout = PXA_MBUS_LAYOUT_PACKED, |
| 345 | }, |
| 346 | }, { |
| 347 | .code = MEDIA_BUS_FMT_SGBRG8_1X8, |
| 348 | .fmt = { |
| 349 | .fourcc = V4L2_PIX_FMT_SGBRG8, |
| 350 | .name = "Bayer 8 GBRG", |
| 351 | .bits_per_sample = 8, |
| 352 | .packing = PXA_MBUS_PACKING_NONE, |
| 353 | .order = PXA_MBUS_ORDER_LE, |
| 354 | .layout = PXA_MBUS_LAYOUT_PACKED, |
| 355 | }, |
| 356 | }, { |
| 357 | .code = MEDIA_BUS_FMT_SGRBG8_1X8, |
| 358 | .fmt = { |
| 359 | .fourcc = V4L2_PIX_FMT_SGRBG8, |
| 360 | .name = "Bayer 8 GRBG", |
| 361 | .bits_per_sample = 8, |
| 362 | .packing = PXA_MBUS_PACKING_NONE, |
| 363 | .order = PXA_MBUS_ORDER_LE, |
| 364 | .layout = PXA_MBUS_LAYOUT_PACKED, |
| 365 | }, |
| 366 | }, { |
| 367 | .code = MEDIA_BUS_FMT_SRGGB8_1X8, |
| 368 | .fmt = { |
| 369 | .fourcc = V4L2_PIX_FMT_SRGGB8, |
| 370 | .name = "Bayer 8 RGGB", |
| 371 | .bits_per_sample = 8, |
| 372 | .packing = PXA_MBUS_PACKING_NONE, |
| 373 | .order = PXA_MBUS_ORDER_LE, |
| 374 | .layout = PXA_MBUS_LAYOUT_PACKED, |
| 375 | }, |
| 376 | }, { |
| 377 | .code = MEDIA_BUS_FMT_SBGGR10_1X10, |
| 378 | .fmt = { |
| 379 | .fourcc = V4L2_PIX_FMT_SBGGR10, |
| 380 | .name = "Bayer 10 BGGR", |
| 381 | .bits_per_sample = 10, |
| 382 | .packing = PXA_MBUS_PACKING_EXTEND16, |
| 383 | .order = PXA_MBUS_ORDER_LE, |
| 384 | .layout = PXA_MBUS_LAYOUT_PACKED, |
| 385 | }, |
| 386 | }, { |
| 387 | .code = MEDIA_BUS_FMT_Y8_1X8, |
| 388 | .fmt = { |
| 389 | .fourcc = V4L2_PIX_FMT_GREY, |
| 390 | .name = "Grey", |
| 391 | .bits_per_sample = 8, |
| 392 | .packing = PXA_MBUS_PACKING_NONE, |
| 393 | .order = PXA_MBUS_ORDER_LE, |
| 394 | .layout = PXA_MBUS_LAYOUT_PACKED, |
| 395 | }, |
| 396 | }, { |
| 397 | .code = MEDIA_BUS_FMT_Y10_1X10, |
| 398 | .fmt = { |
| 399 | .fourcc = V4L2_PIX_FMT_Y10, |
| 400 | .name = "Grey 10bit", |
| 401 | .bits_per_sample = 10, |
| 402 | .packing = PXA_MBUS_PACKING_EXTEND16, |
| 403 | .order = PXA_MBUS_ORDER_LE, |
| 404 | .layout = PXA_MBUS_LAYOUT_PACKED, |
| 405 | }, |
| 406 | }, { |
| 407 | .code = MEDIA_BUS_FMT_SBGGR10_2X8_PADHI_LE, |
| 408 | .fmt = { |
| 409 | .fourcc = V4L2_PIX_FMT_SBGGR10, |
| 410 | .name = "Bayer 10 BGGR", |
| 411 | .bits_per_sample = 8, |
| 412 | .packing = PXA_MBUS_PACKING_2X8_PADHI, |
| 413 | .order = PXA_MBUS_ORDER_LE, |
| 414 | .layout = PXA_MBUS_LAYOUT_PACKED, |
| 415 | }, |
| 416 | }, { |
| 417 | .code = MEDIA_BUS_FMT_SBGGR10_2X8_PADHI_BE, |
| 418 | .fmt = { |
| 419 | .fourcc = V4L2_PIX_FMT_SBGGR10, |
| 420 | .name = "Bayer 10 BGGR", |
| 421 | .bits_per_sample = 8, |
| 422 | .packing = PXA_MBUS_PACKING_2X8_PADHI, |
| 423 | .order = PXA_MBUS_ORDER_BE, |
| 424 | .layout = PXA_MBUS_LAYOUT_PACKED, |
| 425 | }, |
| 426 | }, { |
| 427 | .code = MEDIA_BUS_FMT_RGB444_2X8_PADHI_BE, |
| 428 | .fmt = { |
| 429 | .fourcc = V4L2_PIX_FMT_RGB444, |
| 430 | .name = "RGB444", |
| 431 | .bits_per_sample = 8, |
| 432 | .packing = PXA_MBUS_PACKING_2X8_PADHI, |
| 433 | .order = PXA_MBUS_ORDER_BE, |
| 434 | .layout = PXA_MBUS_LAYOUT_PACKED, |
| 435 | }, |
| 436 | }, { |
| 437 | .code = MEDIA_BUS_FMT_UYVY8_1X16, |
| 438 | .fmt = { |
| 439 | .fourcc = V4L2_PIX_FMT_UYVY, |
| 440 | .name = "UYVY 16bit", |
| 441 | .bits_per_sample = 16, |
| 442 | .packing = PXA_MBUS_PACKING_EXTEND16, |
| 443 | .order = PXA_MBUS_ORDER_LE, |
| 444 | .layout = PXA_MBUS_LAYOUT_PACKED, |
| 445 | }, |
| 446 | }, { |
| 447 | .code = MEDIA_BUS_FMT_VYUY8_1X16, |
| 448 | .fmt = { |
| 449 | .fourcc = V4L2_PIX_FMT_VYUY, |
| 450 | .name = "VYUY 16bit", |
| 451 | .bits_per_sample = 16, |
| 452 | .packing = PXA_MBUS_PACKING_EXTEND16, |
| 453 | .order = PXA_MBUS_ORDER_LE, |
| 454 | .layout = PXA_MBUS_LAYOUT_PACKED, |
| 455 | }, |
| 456 | }, { |
| 457 | .code = MEDIA_BUS_FMT_YUYV8_1X16, |
| 458 | .fmt = { |
| 459 | .fourcc = V4L2_PIX_FMT_YUYV, |
| 460 | .name = "YUYV 16bit", |
| 461 | .bits_per_sample = 16, |
| 462 | .packing = PXA_MBUS_PACKING_EXTEND16, |
| 463 | .order = PXA_MBUS_ORDER_LE, |
| 464 | .layout = PXA_MBUS_LAYOUT_PACKED, |
| 465 | }, |
| 466 | }, { |
| 467 | .code = MEDIA_BUS_FMT_YVYU8_1X16, |
| 468 | .fmt = { |
| 469 | .fourcc = V4L2_PIX_FMT_YVYU, |
| 470 | .name = "YVYU 16bit", |
| 471 | .bits_per_sample = 16, |
| 472 | .packing = PXA_MBUS_PACKING_EXTEND16, |
| 473 | .order = PXA_MBUS_ORDER_LE, |
| 474 | .layout = PXA_MBUS_LAYOUT_PACKED, |
| 475 | }, |
| 476 | }, { |
| 477 | .code = MEDIA_BUS_FMT_SGRBG10_DPCM8_1X8, |
| 478 | .fmt = { |
| 479 | .fourcc = V4L2_PIX_FMT_SGRBG10DPCM8, |
| 480 | .name = "Bayer 10 BGGR DPCM 8", |
| 481 | .bits_per_sample = 8, |
| 482 | .packing = PXA_MBUS_PACKING_NONE, |
| 483 | .order = PXA_MBUS_ORDER_LE, |
| 484 | .layout = PXA_MBUS_LAYOUT_PACKED, |
| 485 | }, |
| 486 | }, { |
| 487 | .code = MEDIA_BUS_FMT_SGBRG10_1X10, |
| 488 | .fmt = { |
| 489 | .fourcc = V4L2_PIX_FMT_SGBRG10, |
| 490 | .name = "Bayer 10 GBRG", |
| 491 | .bits_per_sample = 10, |
| 492 | .packing = PXA_MBUS_PACKING_EXTEND16, |
| 493 | .order = PXA_MBUS_ORDER_LE, |
| 494 | .layout = PXA_MBUS_LAYOUT_PACKED, |
| 495 | }, |
| 496 | }, { |
| 497 | .code = MEDIA_BUS_FMT_SGRBG10_1X10, |
| 498 | .fmt = { |
| 499 | .fourcc = V4L2_PIX_FMT_SGRBG10, |
| 500 | .name = "Bayer 10 GRBG", |
| 501 | .bits_per_sample = 10, |
| 502 | .packing = PXA_MBUS_PACKING_EXTEND16, |
| 503 | .order = PXA_MBUS_ORDER_LE, |
| 504 | .layout = PXA_MBUS_LAYOUT_PACKED, |
| 505 | }, |
| 506 | }, { |
| 507 | .code = MEDIA_BUS_FMT_SRGGB10_1X10, |
| 508 | .fmt = { |
| 509 | .fourcc = V4L2_PIX_FMT_SRGGB10, |
| 510 | .name = "Bayer 10 RGGB", |
| 511 | .bits_per_sample = 10, |
| 512 | .packing = PXA_MBUS_PACKING_EXTEND16, |
| 513 | .order = PXA_MBUS_ORDER_LE, |
| 514 | .layout = PXA_MBUS_LAYOUT_PACKED, |
| 515 | }, |
| 516 | }, { |
| 517 | .code = MEDIA_BUS_FMT_SBGGR12_1X12, |
| 518 | .fmt = { |
| 519 | .fourcc = V4L2_PIX_FMT_SBGGR12, |
| 520 | .name = "Bayer 12 BGGR", |
| 521 | .bits_per_sample = 12, |
| 522 | .packing = PXA_MBUS_PACKING_EXTEND16, |
| 523 | .order = PXA_MBUS_ORDER_LE, |
| 524 | .layout = PXA_MBUS_LAYOUT_PACKED, |
| 525 | }, |
| 526 | }, { |
| 527 | .code = MEDIA_BUS_FMT_SGBRG12_1X12, |
| 528 | .fmt = { |
| 529 | .fourcc = V4L2_PIX_FMT_SGBRG12, |
| 530 | .name = "Bayer 12 GBRG", |
| 531 | .bits_per_sample = 12, |
| 532 | .packing = PXA_MBUS_PACKING_EXTEND16, |
| 533 | .order = PXA_MBUS_ORDER_LE, |
| 534 | .layout = PXA_MBUS_LAYOUT_PACKED, |
| 535 | }, |
| 536 | }, { |
| 537 | .code = MEDIA_BUS_FMT_SGRBG12_1X12, |
| 538 | .fmt = { |
| 539 | .fourcc = V4L2_PIX_FMT_SGRBG12, |
| 540 | .name = "Bayer 12 GRBG", |
| 541 | .bits_per_sample = 12, |
| 542 | .packing = PXA_MBUS_PACKING_EXTEND16, |
| 543 | .order = PXA_MBUS_ORDER_LE, |
| 544 | .layout = PXA_MBUS_LAYOUT_PACKED, |
| 545 | }, |
| 546 | }, { |
| 547 | .code = MEDIA_BUS_FMT_SRGGB12_1X12, |
| 548 | .fmt = { |
| 549 | .fourcc = V4L2_PIX_FMT_SRGGB12, |
| 550 | .name = "Bayer 12 RGGB", |
| 551 | .bits_per_sample = 12, |
| 552 | .packing = PXA_MBUS_PACKING_EXTEND16, |
| 553 | .order = PXA_MBUS_ORDER_LE, |
| 554 | .layout = PXA_MBUS_LAYOUT_PACKED, |
| 555 | }, |
| 556 | }, |
| 557 | }; |
| 558 | |
| 559 | static s32 pxa_mbus_bytes_per_line(u32 width, const struct pxa_mbus_pixelfmt *mf) |
| 560 | { |
| 561 | if (mf->layout != PXA_MBUS_LAYOUT_PACKED) |
| 562 | return width * mf->bits_per_sample / 8; |
| 563 | |
| 564 | switch (mf->packing) { |
| 565 | case PXA_MBUS_PACKING_NONE: |
| 566 | return width * mf->bits_per_sample / 8; |
| 567 | case PXA_MBUS_PACKING_2X8_PADHI: |
| 568 | case PXA_MBUS_PACKING_EXTEND16: |
| 569 | return width * 2; |
| 570 | } |
| 571 | return -EINVAL; |
| 572 | } |
| 573 | |
| 574 | static s32 pxa_mbus_image_size(const struct pxa_mbus_pixelfmt *mf, |
| 575 | u32 bytes_per_line, u32 height) |
| 576 | { |
| 577 | if (mf->layout == PXA_MBUS_LAYOUT_PACKED) |
| 578 | return bytes_per_line * height; |
| 579 | |
| 580 | switch (mf->packing) { |
| 581 | case PXA_MBUS_PACKING_2X8_PADHI: |
| 582 | return bytes_per_line * height * 2; |
| 583 | default: |
| 584 | return -EINVAL; |
| 585 | } |
| 586 | } |
| 587 | |
| 588 | static const struct pxa_mbus_pixelfmt *pxa_mbus_find_fmtdesc( |
| 589 | u32 code, |
| 590 | const struct pxa_mbus_lookup *lookup, |
| 591 | int n) |
| 592 | { |
| 593 | int i; |
| 594 | |
| 595 | for (i = 0; i < n; i++) |
| 596 | if (lookup[i].code == code) |
| 597 | return &lookup[i].fmt; |
| 598 | |
| 599 | return NULL; |
| 600 | } |
| 601 | |
| 602 | static const struct pxa_mbus_pixelfmt *pxa_mbus_get_fmtdesc( |
| 603 | u32 code) |
| 604 | { |
| 605 | return pxa_mbus_find_fmtdesc(code, mbus_fmt, ARRAY_SIZE(mbus_fmt)); |
| 606 | } |
| 607 | |
| 608 | static unsigned int pxa_mbus_config_compatible(const struct v4l2_mbus_config *cfg, |
| 609 | unsigned int flags) |
| 610 | { |
| 611 | unsigned long common_flags; |
| 612 | bool hsync = true, vsync = true, pclk, data, mode; |
| 613 | bool mipi_lanes, mipi_clock; |
| 614 | |
| 615 | common_flags = cfg->flags & flags; |
| 616 | |
| 617 | switch (cfg->type) { |
| 618 | case V4L2_MBUS_PARALLEL: |
| 619 | hsync = common_flags & (V4L2_MBUS_HSYNC_ACTIVE_HIGH | |
| 620 | V4L2_MBUS_HSYNC_ACTIVE_LOW); |
| 621 | vsync = common_flags & (V4L2_MBUS_VSYNC_ACTIVE_HIGH | |
| 622 | V4L2_MBUS_VSYNC_ACTIVE_LOW); |
| 623 | /* fall through */ |
| 624 | case V4L2_MBUS_BT656: |
| 625 | pclk = common_flags & (V4L2_MBUS_PCLK_SAMPLE_RISING | |
| 626 | V4L2_MBUS_PCLK_SAMPLE_FALLING); |
| 627 | data = common_flags & (V4L2_MBUS_DATA_ACTIVE_HIGH | |
| 628 | V4L2_MBUS_DATA_ACTIVE_LOW); |
| 629 | mode = common_flags & (V4L2_MBUS_MASTER | V4L2_MBUS_SLAVE); |
| 630 | return (!hsync || !vsync || !pclk || !data || !mode) ? |
| 631 | 0 : common_flags; |
| 632 | case V4L2_MBUS_CSI2_DPHY: |
| 633 | mipi_lanes = common_flags & V4L2_MBUS_CSI2_LANES; |
| 634 | mipi_clock = common_flags & (V4L2_MBUS_CSI2_NONCONTINUOUS_CLOCK | |
| 635 | V4L2_MBUS_CSI2_CONTINUOUS_CLOCK); |
| 636 | return (!mipi_lanes || !mipi_clock) ? 0 : common_flags; |
| 637 | default: |
| 638 | WARN_ON(1); |
| 639 | return -EINVAL; |
| 640 | } |
| 641 | return 0; |
| 642 | } |
| 643 | |
| 644 | /** |
| 645 | * struct pxa_camera_format_xlate - match between host and sensor formats |
| 646 | * @code: code of a sensor provided format |
| 647 | * @host_fmt: host format after host translation from code |
| 648 | * |
| 649 | * Host and sensor translation structure. Used in table of host and sensor |
| 650 | * formats matchings in pxa_camera_device. A host can override the generic list |
| 651 | * generation by implementing get_formats(), and use it for format checks and |
| 652 | * format setup. |
| 653 | */ |
| 654 | struct pxa_camera_format_xlate { |
| 655 | u32 code; |
| 656 | const struct pxa_mbus_pixelfmt *host_fmt; |
| 657 | }; |
| 658 | |
| 659 | /* |
| 660 | * Structures |
| 661 | */ |
| 662 | enum pxa_camera_active_dma { |
| 663 | DMA_Y = 0x1, |
| 664 | DMA_U = 0x2, |
| 665 | DMA_V = 0x4, |
| 666 | }; |
| 667 | |
| 668 | /* buffer for one video frame */ |
| 669 | struct pxa_buffer { |
| 670 | /* common v4l buffer stuff -- must be first */ |
| 671 | struct vb2_v4l2_buffer vbuf; |
| 672 | struct list_head queue; |
| 673 | u32 code; |
| 674 | int nb_planes; |
| 675 | /* our descriptor lists for Y, U and V channels */ |
| 676 | struct dma_async_tx_descriptor *descs[3]; |
| 677 | dma_cookie_t cookie[3]; |
| 678 | struct scatterlist *sg[3]; |
| 679 | int sg_len[3]; |
| 680 | size_t plane_sizes[3]; |
| 681 | int inwork; |
| 682 | enum pxa_camera_active_dma active_dma; |
| 683 | }; |
| 684 | |
| 685 | struct pxa_camera_dev { |
| 686 | struct v4l2_device v4l2_dev; |
| 687 | struct video_device vdev; |
| 688 | struct v4l2_async_notifier notifier; |
| 689 | struct vb2_queue vb2_vq; |
| 690 | struct v4l2_subdev *sensor; |
| 691 | struct pxa_camera_format_xlate *user_formats; |
| 692 | const struct pxa_camera_format_xlate *current_fmt; |
| 693 | struct v4l2_pix_format current_pix; |
| 694 | |
| 695 | struct v4l2_async_subdev asd; |
| 696 | |
| 697 | /* |
| 698 | * PXA27x is only supposed to handle one camera on its Quick Capture |
| 699 | * interface. If anyone ever builds hardware to enable more than |
| 700 | * one camera, they will have to modify this driver too |
| 701 | */ |
| 702 | struct clk *clk; |
| 703 | |
| 704 | unsigned int irq; |
| 705 | void __iomem *base; |
| 706 | |
| 707 | int channels; |
| 708 | struct dma_chan *dma_chans[3]; |
| 709 | |
| 710 | struct pxacamera_platform_data *pdata; |
| 711 | struct resource *res; |
| 712 | unsigned long platform_flags; |
| 713 | unsigned long ciclk; |
| 714 | unsigned long mclk; |
| 715 | u32 mclk_divisor; |
| 716 | struct v4l2_clk *mclk_clk; |
| 717 | u16 width_flags; /* max 10 bits */ |
| 718 | |
| 719 | struct list_head capture; |
| 720 | |
| 721 | spinlock_t lock; |
| 722 | struct mutex mlock; |
| 723 | unsigned int buf_sequence; |
| 724 | |
| 725 | struct pxa_buffer *active; |
| 726 | struct tasklet_struct task_eof; |
| 727 | |
| 728 | u32 save_cicr[5]; |
| 729 | }; |
| 730 | |
| 731 | struct pxa_cam { |
| 732 | unsigned long flags; |
| 733 | }; |
| 734 | |
| 735 | static const char *pxa_cam_driver_description = "PXA_Camera"; |
| 736 | |
| 737 | /* |
| 738 | * Format translation functions |
| 739 | */ |
| 740 | static const struct pxa_camera_format_xlate |
| 741 | *pxa_mbus_xlate_by_fourcc(struct pxa_camera_format_xlate *user_formats, |
| 742 | unsigned int fourcc) |
| 743 | { |
| 744 | unsigned int i; |
| 745 | |
| 746 | for (i = 0; user_formats[i].code; i++) |
| 747 | if (user_formats[i].host_fmt->fourcc == fourcc) |
| 748 | return user_formats + i; |
| 749 | return NULL; |
| 750 | } |
| 751 | |
| 752 | static struct pxa_camera_format_xlate *pxa_mbus_build_fmts_xlate( |
| 753 | struct v4l2_device *v4l2_dev, struct v4l2_subdev *subdev, |
| 754 | int (*get_formats)(struct v4l2_device *, unsigned int, |
| 755 | struct pxa_camera_format_xlate *xlate)) |
| 756 | { |
| 757 | unsigned int i, fmts = 0, raw_fmts = 0; |
| 758 | int ret; |
| 759 | struct v4l2_subdev_mbus_code_enum code = { |
| 760 | .which = V4L2_SUBDEV_FORMAT_ACTIVE, |
| 761 | }; |
| 762 | struct pxa_camera_format_xlate *user_formats; |
| 763 | |
| 764 | while (!v4l2_subdev_call(subdev, pad, enum_mbus_code, NULL, &code)) { |
| 765 | raw_fmts++; |
| 766 | code.index++; |
| 767 | } |
| 768 | |
| 769 | /* |
| 770 | * First pass - only count formats this host-sensor |
| 771 | * configuration can provide |
| 772 | */ |
| 773 | for (i = 0; i < raw_fmts; i++) { |
| 774 | ret = get_formats(v4l2_dev, i, NULL); |
| 775 | if (ret < 0) |
| 776 | return ERR_PTR(ret); |
| 777 | fmts += ret; |
| 778 | } |
| 779 | |
| 780 | if (!fmts) |
| 781 | return ERR_PTR(-ENXIO); |
| 782 | |
| 783 | user_formats = kcalloc(fmts + 1, sizeof(*user_formats), GFP_KERNEL); |
| 784 | if (!user_formats) |
| 785 | return ERR_PTR(-ENOMEM); |
| 786 | |
| 787 | /* Second pass - actually fill data formats */ |
| 788 | fmts = 0; |
| 789 | for (i = 0; i < raw_fmts; i++) { |
| 790 | ret = get_formats(v4l2_dev, i, user_formats + fmts); |
| 791 | if (ret < 0) |
| 792 | goto egfmt; |
| 793 | fmts += ret; |
| 794 | } |
| 795 | user_formats[fmts].code = 0; |
| 796 | |
| 797 | return user_formats; |
| 798 | egfmt: |
| 799 | kfree(user_formats); |
| 800 | return ERR_PTR(ret); |
| 801 | } |
| 802 | |
| 803 | /* |
| 804 | * Videobuf operations |
| 805 | */ |
| 806 | static struct pxa_buffer *vb2_to_pxa_buffer(struct vb2_buffer *vb) |
| 807 | { |
| 808 | struct vb2_v4l2_buffer *vbuf = to_vb2_v4l2_buffer(vb); |
| 809 | |
| 810 | return container_of(vbuf, struct pxa_buffer, vbuf); |
| 811 | } |
| 812 | |
| 813 | static struct device *pcdev_to_dev(struct pxa_camera_dev *pcdev) |
| 814 | { |
| 815 | return pcdev->v4l2_dev.dev; |
| 816 | } |
| 817 | |
| 818 | static struct pxa_camera_dev *v4l2_dev_to_pcdev(struct v4l2_device *v4l2_dev) |
| 819 | { |
| 820 | return container_of(v4l2_dev, struct pxa_camera_dev, v4l2_dev); |
| 821 | } |
| 822 | |
| 823 | static void pxa_camera_dma_irq(struct pxa_camera_dev *pcdev, |
| 824 | enum pxa_camera_active_dma act_dma); |
| 825 | |
| 826 | static void pxa_camera_dma_irq_y(void *data) |
| 827 | { |
| 828 | struct pxa_camera_dev *pcdev = data; |
| 829 | |
| 830 | pxa_camera_dma_irq(pcdev, DMA_Y); |
| 831 | } |
| 832 | |
| 833 | static void pxa_camera_dma_irq_u(void *data) |
| 834 | { |
| 835 | struct pxa_camera_dev *pcdev = data; |
| 836 | |
| 837 | pxa_camera_dma_irq(pcdev, DMA_U); |
| 838 | } |
| 839 | |
| 840 | static void pxa_camera_dma_irq_v(void *data) |
| 841 | { |
| 842 | struct pxa_camera_dev *pcdev = data; |
| 843 | |
| 844 | pxa_camera_dma_irq(pcdev, DMA_V); |
| 845 | } |
| 846 | |
| 847 | /** |
| 848 | * pxa_init_dma_channel - init dma descriptors |
| 849 | * @pcdev: pxa camera device |
| 850 | * @buf: pxa camera buffer |
| 851 | * @channel: dma channel (0 => 'Y', 1 => 'U', 2 => 'V') |
| 852 | * @sg: dma scatter list |
| 853 | * @sglen: dma scatter list length |
| 854 | * |
| 855 | * Prepares the pxa dma descriptors to transfer one camera channel. |
| 856 | * |
| 857 | * Returns 0 if success or -ENOMEM if no memory is available |
| 858 | */ |
| 859 | static int pxa_init_dma_channel(struct pxa_camera_dev *pcdev, |
| 860 | struct pxa_buffer *buf, int channel, |
| 861 | struct scatterlist *sg, int sglen) |
| 862 | { |
| 863 | struct dma_chan *dma_chan = pcdev->dma_chans[channel]; |
| 864 | struct dma_async_tx_descriptor *tx; |
| 865 | |
| 866 | tx = dmaengine_prep_slave_sg(dma_chan, sg, sglen, DMA_DEV_TO_MEM, |
| 867 | DMA_PREP_INTERRUPT | DMA_CTRL_REUSE); |
| 868 | if (!tx) { |
| 869 | dev_err(pcdev_to_dev(pcdev), |
| 870 | "dmaengine_prep_slave_sg failed\n"); |
| 871 | goto fail; |
| 872 | } |
| 873 | |
| 874 | tx->callback_param = pcdev; |
| 875 | switch (channel) { |
| 876 | case 0: |
| 877 | tx->callback = pxa_camera_dma_irq_y; |
| 878 | break; |
| 879 | case 1: |
| 880 | tx->callback = pxa_camera_dma_irq_u; |
| 881 | break; |
| 882 | case 2: |
| 883 | tx->callback = pxa_camera_dma_irq_v; |
| 884 | break; |
| 885 | } |
| 886 | |
| 887 | buf->descs[channel] = tx; |
| 888 | return 0; |
| 889 | fail: |
| 890 | dev_dbg(pcdev_to_dev(pcdev), |
| 891 | "%s (vb=%p) dma_tx=%p\n", |
| 892 | __func__, buf, tx); |
| 893 | |
| 894 | return -ENOMEM; |
| 895 | } |
| 896 | |
| 897 | static void pxa_videobuf_set_actdma(struct pxa_camera_dev *pcdev, |
| 898 | struct pxa_buffer *buf) |
| 899 | { |
| 900 | buf->active_dma = DMA_Y; |
| 901 | if (buf->nb_planes == 3) |
| 902 | buf->active_dma |= DMA_U | DMA_V; |
| 903 | } |
| 904 | |
| 905 | /** |
| 906 | * pxa_dma_start_channels - start DMA channel for active buffer |
| 907 | * @pcdev: pxa camera device |
| 908 | * |
| 909 | * Initialize DMA channels to the beginning of the active video buffer, and |
| 910 | * start these channels. |
| 911 | */ |
| 912 | static void pxa_dma_start_channels(struct pxa_camera_dev *pcdev) |
| 913 | { |
| 914 | int i; |
| 915 | |
| 916 | for (i = 0; i < pcdev->channels; i++) { |
| 917 | dev_dbg(pcdev_to_dev(pcdev), |
| 918 | "%s (channel=%d)\n", __func__, i); |
| 919 | dma_async_issue_pending(pcdev->dma_chans[i]); |
| 920 | } |
| 921 | } |
| 922 | |
| 923 | static void pxa_dma_stop_channels(struct pxa_camera_dev *pcdev) |
| 924 | { |
| 925 | int i; |
| 926 | |
| 927 | for (i = 0; i < pcdev->channels; i++) { |
| 928 | dev_dbg(pcdev_to_dev(pcdev), |
| 929 | "%s (channel=%d)\n", __func__, i); |
| 930 | dmaengine_terminate_all(pcdev->dma_chans[i]); |
| 931 | } |
| 932 | } |
| 933 | |
| 934 | static void pxa_dma_add_tail_buf(struct pxa_camera_dev *pcdev, |
| 935 | struct pxa_buffer *buf) |
| 936 | { |
| 937 | int i; |
| 938 | |
| 939 | for (i = 0; i < pcdev->channels; i++) { |
| 940 | buf->cookie[i] = dmaengine_submit(buf->descs[i]); |
| 941 | dev_dbg(pcdev_to_dev(pcdev), |
| 942 | "%s (channel=%d) : submit vb=%p cookie=%d\n", |
| 943 | __func__, i, buf, buf->descs[i]->cookie); |
| 944 | } |
| 945 | } |
| 946 | |
| 947 | /** |
| 948 | * pxa_camera_start_capture - start video capturing |
| 949 | * @pcdev: camera device |
| 950 | * |
| 951 | * Launch capturing. DMA channels should not be active yet. They should get |
| 952 | * activated at the end of frame interrupt, to capture only whole frames, and |
| 953 | * never begin the capture of a partial frame. |
| 954 | */ |
| 955 | static void pxa_camera_start_capture(struct pxa_camera_dev *pcdev) |
| 956 | { |
| 957 | unsigned long cicr0; |
| 958 | |
| 959 | dev_dbg(pcdev_to_dev(pcdev), "%s\n", __func__); |
| 960 | __raw_writel(__raw_readl(pcdev->base + CISR), pcdev->base + CISR); |
| 961 | /* Enable End-Of-Frame Interrupt */ |
| 962 | cicr0 = __raw_readl(pcdev->base + CICR0) | CICR0_ENB; |
| 963 | cicr0 &= ~CICR0_EOFM; |
| 964 | __raw_writel(cicr0, pcdev->base + CICR0); |
| 965 | } |
| 966 | |
| 967 | static void pxa_camera_stop_capture(struct pxa_camera_dev *pcdev) |
| 968 | { |
| 969 | unsigned long cicr0; |
| 970 | |
| 971 | pxa_dma_stop_channels(pcdev); |
| 972 | |
| 973 | cicr0 = __raw_readl(pcdev->base + CICR0) & ~CICR0_ENB; |
| 974 | __raw_writel(cicr0, pcdev->base + CICR0); |
| 975 | |
| 976 | pcdev->active = NULL; |
| 977 | dev_dbg(pcdev_to_dev(pcdev), "%s\n", __func__); |
| 978 | } |
| 979 | |
| 980 | static void pxa_camera_wakeup(struct pxa_camera_dev *pcdev, |
| 981 | struct pxa_buffer *buf, |
| 982 | enum vb2_buffer_state state) |
| 983 | { |
| 984 | struct vb2_buffer *vb = &buf->vbuf.vb2_buf; |
| 985 | struct vb2_v4l2_buffer *vbuf = to_vb2_v4l2_buffer(vb); |
| 986 | |
| 987 | /* _init is used to debug races, see comment in pxa_camera_reqbufs() */ |
| 988 | list_del_init(&buf->queue); |
| 989 | vb->timestamp = ktime_get_ns(); |
| 990 | vbuf->sequence = pcdev->buf_sequence++; |
| 991 | vbuf->field = V4L2_FIELD_NONE; |
| 992 | vb2_buffer_done(vb, VB2_BUF_STATE_DONE); |
| 993 | dev_dbg(pcdev_to_dev(pcdev), "%s dequeued buffer (buf=0x%p)\n", |
| 994 | __func__, buf); |
| 995 | |
| 996 | if (list_empty(&pcdev->capture)) { |
| 997 | pxa_camera_stop_capture(pcdev); |
| 998 | return; |
| 999 | } |
| 1000 | |
| 1001 | pcdev->active = list_entry(pcdev->capture.next, |
| 1002 | struct pxa_buffer, queue); |
| 1003 | } |
| 1004 | |
| 1005 | /** |
| 1006 | * pxa_camera_check_link_miss - check missed DMA linking |
| 1007 | * @pcdev: camera device |
| 1008 | * @last_submitted: an opaque DMA cookie for last submitted |
| 1009 | * @last_issued: an opaque DMA cookie for last issued |
| 1010 | * |
| 1011 | * The DMA chaining is done with DMA running. This means a tiny temporal window |
| 1012 | * remains, where a buffer is queued on the chain, while the chain is already |
| 1013 | * stopped. This means the tailed buffer would never be transferred by DMA. |
| 1014 | * This function restarts the capture for this corner case, where : |
| 1015 | * - DADR() == DADDR_STOP |
| 1016 | * - a videobuffer is queued on the pcdev->capture list |
| 1017 | * |
| 1018 | * Please check the "DMA hot chaining timeslice issue" in |
| 1019 | * Documentation/media/v4l-drivers/pxa_camera.rst |
| 1020 | * |
| 1021 | * Context: should only be called within the dma irq handler |
| 1022 | */ |
| 1023 | static void pxa_camera_check_link_miss(struct pxa_camera_dev *pcdev, |
| 1024 | dma_cookie_t last_submitted, |
| 1025 | dma_cookie_t last_issued) |
| 1026 | { |
| 1027 | bool is_dma_stopped = last_submitted != last_issued; |
| 1028 | |
| 1029 | dev_dbg(pcdev_to_dev(pcdev), |
| 1030 | "%s : top queued buffer=%p, is_dma_stopped=%d\n", |
| 1031 | __func__, pcdev->active, is_dma_stopped); |
| 1032 | |
| 1033 | if (pcdev->active && is_dma_stopped) |
| 1034 | pxa_camera_start_capture(pcdev); |
| 1035 | } |
| 1036 | |
| 1037 | static void pxa_camera_dma_irq(struct pxa_camera_dev *pcdev, |
| 1038 | enum pxa_camera_active_dma act_dma) |
| 1039 | { |
| 1040 | struct pxa_buffer *buf, *last_buf; |
| 1041 | unsigned long flags; |
| 1042 | u32 camera_status, overrun; |
| 1043 | int chan; |
| 1044 | enum dma_status last_status; |
| 1045 | dma_cookie_t last_issued; |
| 1046 | |
| 1047 | spin_lock_irqsave(&pcdev->lock, flags); |
| 1048 | |
| 1049 | camera_status = __raw_readl(pcdev->base + CISR); |
| 1050 | dev_dbg(pcdev_to_dev(pcdev), "camera dma irq, cisr=0x%x dma=%d\n", |
| 1051 | camera_status, act_dma); |
| 1052 | overrun = CISR_IFO_0; |
| 1053 | if (pcdev->channels == 3) |
| 1054 | overrun |= CISR_IFO_1 | CISR_IFO_2; |
| 1055 | |
| 1056 | /* |
| 1057 | * pcdev->active should not be NULL in DMA irq handler. |
| 1058 | * |
| 1059 | * But there is one corner case : if capture was stopped due to an |
| 1060 | * overrun of channel 1, and at that same channel 2 was completed. |
| 1061 | * |
| 1062 | * When handling the overrun in DMA irq for channel 1, we'll stop the |
| 1063 | * capture and restart it (and thus set pcdev->active to NULL). But the |
| 1064 | * DMA irq handler will already be pending for channel 2. So on entering |
| 1065 | * the DMA irq handler for channel 2 there will be no active buffer, yet |
| 1066 | * that is normal. |
| 1067 | */ |
| 1068 | if (!pcdev->active) |
| 1069 | goto out; |
| 1070 | |
| 1071 | buf = pcdev->active; |
| 1072 | WARN_ON(buf->inwork || list_empty(&buf->queue)); |
| 1073 | |
| 1074 | /* |
| 1075 | * It's normal if the last frame creates an overrun, as there |
| 1076 | * are no more DMA descriptors to fetch from QCI fifos |
| 1077 | */ |
| 1078 | switch (act_dma) { |
| 1079 | case DMA_U: |
| 1080 | chan = 1; |
| 1081 | break; |
| 1082 | case DMA_V: |
| 1083 | chan = 2; |
| 1084 | break; |
| 1085 | default: |
| 1086 | chan = 0; |
| 1087 | break; |
| 1088 | } |
| 1089 | last_buf = list_entry(pcdev->capture.prev, |
| 1090 | struct pxa_buffer, queue); |
| 1091 | last_status = dma_async_is_tx_complete(pcdev->dma_chans[chan], |
| 1092 | last_buf->cookie[chan], |
| 1093 | NULL, &last_issued); |
| 1094 | if (camera_status & overrun && |
| 1095 | last_status != DMA_COMPLETE) { |
| 1096 | dev_dbg(pcdev_to_dev(pcdev), "FIFO overrun! CISR: %x\n", |
| 1097 | camera_status); |
| 1098 | pxa_camera_stop_capture(pcdev); |
| 1099 | list_for_each_entry(buf, &pcdev->capture, queue) |
| 1100 | pxa_dma_add_tail_buf(pcdev, buf); |
| 1101 | pxa_camera_start_capture(pcdev); |
| 1102 | goto out; |
| 1103 | } |
| 1104 | buf->active_dma &= ~act_dma; |
| 1105 | if (!buf->active_dma) { |
| 1106 | pxa_camera_wakeup(pcdev, buf, VB2_BUF_STATE_DONE); |
| 1107 | pxa_camera_check_link_miss(pcdev, last_buf->cookie[chan], |
| 1108 | last_issued); |
| 1109 | } |
| 1110 | |
| 1111 | out: |
| 1112 | spin_unlock_irqrestore(&pcdev->lock, flags); |
| 1113 | } |
| 1114 | |
| 1115 | static u32 mclk_get_divisor(struct platform_device *pdev, |
| 1116 | struct pxa_camera_dev *pcdev) |
| 1117 | { |
| 1118 | unsigned long mclk = pcdev->mclk; |
| 1119 | u32 div; |
| 1120 | unsigned long lcdclk; |
| 1121 | |
| 1122 | lcdclk = clk_get_rate(pcdev->clk); |
| 1123 | pcdev->ciclk = lcdclk; |
| 1124 | |
| 1125 | /* mclk <= ciclk / 4 (27.4.2) */ |
| 1126 | if (mclk > lcdclk / 4) { |
| 1127 | mclk = lcdclk / 4; |
| 1128 | dev_warn(&pdev->dev, |
| 1129 | "Limiting master clock to %lu\n", mclk); |
| 1130 | } |
| 1131 | |
| 1132 | /* We verify mclk != 0, so if anyone breaks it, here comes their Oops */ |
| 1133 | div = (lcdclk + 2 * mclk - 1) / (2 * mclk) - 1; |
| 1134 | |
| 1135 | /* If we're not supplying MCLK, leave it at 0 */ |
| 1136 | if (pcdev->platform_flags & PXA_CAMERA_MCLK_EN) |
| 1137 | pcdev->mclk = lcdclk / (2 * (div + 1)); |
| 1138 | |
| 1139 | dev_dbg(&pdev->dev, "LCD clock %luHz, target freq %luHz, divisor %u\n", |
| 1140 | lcdclk, mclk, div); |
| 1141 | |
| 1142 | return div; |
| 1143 | } |
| 1144 | |
| 1145 | static void recalculate_fifo_timeout(struct pxa_camera_dev *pcdev, |
| 1146 | unsigned long pclk) |
| 1147 | { |
| 1148 | /* We want a timeout > 1 pixel time, not ">=" */ |
| 1149 | u32 ciclk_per_pixel = pcdev->ciclk / pclk + 1; |
| 1150 | |
| 1151 | __raw_writel(ciclk_per_pixel, pcdev->base + CITOR); |
| 1152 | } |
| 1153 | |
| 1154 | static void pxa_camera_activate(struct pxa_camera_dev *pcdev) |
| 1155 | { |
| 1156 | u32 cicr4 = 0; |
| 1157 | |
| 1158 | /* disable all interrupts */ |
| 1159 | __raw_writel(0x3ff, pcdev->base + CICR0); |
| 1160 | |
| 1161 | if (pcdev->platform_flags & PXA_CAMERA_PCLK_EN) |
| 1162 | cicr4 |= CICR4_PCLK_EN; |
| 1163 | if (pcdev->platform_flags & PXA_CAMERA_MCLK_EN) |
| 1164 | cicr4 |= CICR4_MCLK_EN; |
| 1165 | if (pcdev->platform_flags & PXA_CAMERA_PCP) |
| 1166 | cicr4 |= CICR4_PCP; |
| 1167 | if (pcdev->platform_flags & PXA_CAMERA_HSP) |
| 1168 | cicr4 |= CICR4_HSP; |
| 1169 | if (pcdev->platform_flags & PXA_CAMERA_VSP) |
| 1170 | cicr4 |= CICR4_VSP; |
| 1171 | |
| 1172 | __raw_writel(pcdev->mclk_divisor | cicr4, pcdev->base + CICR4); |
| 1173 | |
| 1174 | if (pcdev->platform_flags & PXA_CAMERA_MCLK_EN) |
| 1175 | /* Initialise the timeout under the assumption pclk = mclk */ |
| 1176 | recalculate_fifo_timeout(pcdev, pcdev->mclk); |
| 1177 | else |
| 1178 | /* "Safe default" - 13MHz */ |
| 1179 | recalculate_fifo_timeout(pcdev, 13000000); |
| 1180 | |
| 1181 | clk_prepare_enable(pcdev->clk); |
| 1182 | } |
| 1183 | |
| 1184 | static void pxa_camera_deactivate(struct pxa_camera_dev *pcdev) |
| 1185 | { |
| 1186 | clk_disable_unprepare(pcdev->clk); |
| 1187 | } |
| 1188 | |
| 1189 | static void pxa_camera_eof(unsigned long arg) |
| 1190 | { |
| 1191 | struct pxa_camera_dev *pcdev = (struct pxa_camera_dev *)arg; |
| 1192 | unsigned long cifr; |
| 1193 | struct pxa_buffer *buf; |
| 1194 | |
| 1195 | dev_dbg(pcdev_to_dev(pcdev), |
| 1196 | "Camera interrupt status 0x%x\n", |
| 1197 | __raw_readl(pcdev->base + CISR)); |
| 1198 | |
| 1199 | /* Reset the FIFOs */ |
| 1200 | cifr = __raw_readl(pcdev->base + CIFR) | CIFR_RESET_F; |
| 1201 | __raw_writel(cifr, pcdev->base + CIFR); |
| 1202 | |
| 1203 | pcdev->active = list_first_entry(&pcdev->capture, |
| 1204 | struct pxa_buffer, queue); |
| 1205 | buf = pcdev->active; |
| 1206 | pxa_videobuf_set_actdma(pcdev, buf); |
| 1207 | |
| 1208 | pxa_dma_start_channels(pcdev); |
| 1209 | } |
| 1210 | |
| 1211 | static irqreturn_t pxa_camera_irq(int irq, void *data) |
| 1212 | { |
| 1213 | struct pxa_camera_dev *pcdev = data; |
| 1214 | unsigned long status, cicr0; |
| 1215 | |
| 1216 | status = __raw_readl(pcdev->base + CISR); |
| 1217 | dev_dbg(pcdev_to_dev(pcdev), |
| 1218 | "Camera interrupt status 0x%lx\n", status); |
| 1219 | |
| 1220 | if (!status) |
| 1221 | return IRQ_NONE; |
| 1222 | |
| 1223 | __raw_writel(status, pcdev->base + CISR); |
| 1224 | |
| 1225 | if (status & CISR_EOF) { |
| 1226 | cicr0 = __raw_readl(pcdev->base + CICR0) | CICR0_EOFM; |
| 1227 | __raw_writel(cicr0, pcdev->base + CICR0); |
| 1228 | tasklet_schedule(&pcdev->task_eof); |
| 1229 | } |
| 1230 | |
| 1231 | return IRQ_HANDLED; |
| 1232 | } |
| 1233 | |
| 1234 | static int test_platform_param(struct pxa_camera_dev *pcdev, |
| 1235 | unsigned char buswidth, unsigned long *flags) |
| 1236 | { |
| 1237 | /* |
| 1238 | * Platform specified synchronization and pixel clock polarities are |
| 1239 | * only a recommendation and are only used during probing. The PXA270 |
| 1240 | * quick capture interface supports both. |
| 1241 | */ |
| 1242 | *flags = (pcdev->platform_flags & PXA_CAMERA_MASTER ? |
| 1243 | V4L2_MBUS_MASTER : V4L2_MBUS_SLAVE) | |
| 1244 | V4L2_MBUS_HSYNC_ACTIVE_HIGH | |
| 1245 | V4L2_MBUS_HSYNC_ACTIVE_LOW | |
| 1246 | V4L2_MBUS_VSYNC_ACTIVE_HIGH | |
| 1247 | V4L2_MBUS_VSYNC_ACTIVE_LOW | |
| 1248 | V4L2_MBUS_DATA_ACTIVE_HIGH | |
| 1249 | V4L2_MBUS_PCLK_SAMPLE_RISING | |
| 1250 | V4L2_MBUS_PCLK_SAMPLE_FALLING; |
| 1251 | |
| 1252 | /* If requested data width is supported by the platform, use it */ |
| 1253 | if ((1 << (buswidth - 1)) & pcdev->width_flags) |
| 1254 | return 0; |
| 1255 | |
| 1256 | return -EINVAL; |
| 1257 | } |
| 1258 | |
| 1259 | static void pxa_camera_setup_cicr(struct pxa_camera_dev *pcdev, |
| 1260 | unsigned long flags, __u32 pixfmt) |
| 1261 | { |
| 1262 | unsigned long dw, bpp; |
| 1263 | u32 cicr0, cicr1, cicr2, cicr3, cicr4 = 0, y_skip_top; |
| 1264 | int ret = sensor_call(pcdev, sensor, g_skip_top_lines, &y_skip_top); |
| 1265 | |
| 1266 | if (ret < 0) |
| 1267 | y_skip_top = 0; |
| 1268 | |
| 1269 | /* |
| 1270 | * Datawidth is now guaranteed to be equal to one of the three values. |
| 1271 | * We fix bit-per-pixel equal to data-width... |
| 1272 | */ |
| 1273 | switch (pcdev->current_fmt->host_fmt->bits_per_sample) { |
| 1274 | case 10: |
| 1275 | dw = 4; |
| 1276 | bpp = 0x40; |
| 1277 | break; |
| 1278 | case 9: |
| 1279 | dw = 3; |
| 1280 | bpp = 0x20; |
| 1281 | break; |
| 1282 | default: |
| 1283 | /* |
| 1284 | * Actually it can only be 8 now, |
| 1285 | * default is just to silence compiler warnings |
| 1286 | */ |
| 1287 | case 8: |
| 1288 | dw = 2; |
| 1289 | bpp = 0; |
| 1290 | } |
| 1291 | |
| 1292 | if (pcdev->platform_flags & PXA_CAMERA_PCLK_EN) |
| 1293 | cicr4 |= CICR4_PCLK_EN; |
| 1294 | if (pcdev->platform_flags & PXA_CAMERA_MCLK_EN) |
| 1295 | cicr4 |= CICR4_MCLK_EN; |
| 1296 | if (flags & V4L2_MBUS_PCLK_SAMPLE_FALLING) |
| 1297 | cicr4 |= CICR4_PCP; |
| 1298 | if (flags & V4L2_MBUS_HSYNC_ACTIVE_LOW) |
| 1299 | cicr4 |= CICR4_HSP; |
| 1300 | if (flags & V4L2_MBUS_VSYNC_ACTIVE_LOW) |
| 1301 | cicr4 |= CICR4_VSP; |
| 1302 | |
| 1303 | cicr0 = __raw_readl(pcdev->base + CICR0); |
| 1304 | if (cicr0 & CICR0_ENB) |
| 1305 | __raw_writel(cicr0 & ~CICR0_ENB, pcdev->base + CICR0); |
| 1306 | |
| 1307 | cicr1 = CICR1_PPL_VAL(pcdev->current_pix.width - 1) | bpp | dw; |
| 1308 | |
| 1309 | switch (pixfmt) { |
| 1310 | case V4L2_PIX_FMT_YUV422P: |
| 1311 | pcdev->channels = 3; |
| 1312 | cicr1 |= CICR1_YCBCR_F; |
| 1313 | /* |
| 1314 | * Normally, pxa bus wants as input UYVY format. We allow all |
| 1315 | * reorderings of the YUV422 format, as no processing is done, |
| 1316 | * and the YUV stream is just passed through without any |
| 1317 | * transformation. Note that UYVY is the only format that |
| 1318 | * should be used if pxa framebuffer Overlay2 is used. |
| 1319 | */ |
| 1320 | /* fall through */ |
| 1321 | case V4L2_PIX_FMT_UYVY: |
| 1322 | case V4L2_PIX_FMT_VYUY: |
| 1323 | case V4L2_PIX_FMT_YUYV: |
| 1324 | case V4L2_PIX_FMT_YVYU: |
| 1325 | cicr1 |= CICR1_COLOR_SP_VAL(2); |
| 1326 | break; |
| 1327 | case V4L2_PIX_FMT_RGB555: |
| 1328 | cicr1 |= CICR1_RGB_BPP_VAL(1) | CICR1_RGBT_CONV_VAL(2) | |
| 1329 | CICR1_TBIT | CICR1_COLOR_SP_VAL(1); |
| 1330 | break; |
| 1331 | case V4L2_PIX_FMT_RGB565: |
| 1332 | cicr1 |= CICR1_COLOR_SP_VAL(1) | CICR1_RGB_BPP_VAL(2); |
| 1333 | break; |
| 1334 | } |
| 1335 | |
| 1336 | cicr2 = 0; |
| 1337 | cicr3 = CICR3_LPF_VAL(pcdev->current_pix.height - 1) | |
| 1338 | CICR3_BFW_VAL(min((u32)255, y_skip_top)); |
| 1339 | cicr4 |= pcdev->mclk_divisor; |
| 1340 | |
| 1341 | __raw_writel(cicr1, pcdev->base + CICR1); |
| 1342 | __raw_writel(cicr2, pcdev->base + CICR2); |
| 1343 | __raw_writel(cicr3, pcdev->base + CICR3); |
| 1344 | __raw_writel(cicr4, pcdev->base + CICR4); |
| 1345 | |
| 1346 | /* CIF interrupts are not used, only DMA */ |
| 1347 | cicr0 = (cicr0 & CICR0_ENB) | (pcdev->platform_flags & PXA_CAMERA_MASTER ? |
| 1348 | CICR0_SIM_MP : (CICR0_SL_CAP_EN | CICR0_SIM_SP)); |
| 1349 | cicr0 |= CICR0_DMAEN | CICR0_IRQ_MASK; |
| 1350 | __raw_writel(cicr0, pcdev->base + CICR0); |
| 1351 | } |
| 1352 | |
| 1353 | /* |
| 1354 | * Videobuf2 section |
| 1355 | */ |
| 1356 | static void pxa_buffer_cleanup(struct pxa_buffer *buf) |
| 1357 | { |
| 1358 | int i; |
| 1359 | |
| 1360 | for (i = 0; i < 3 && buf->descs[i]; i++) { |
| 1361 | dmaengine_desc_free(buf->descs[i]); |
| 1362 | kfree(buf->sg[i]); |
| 1363 | buf->descs[i] = NULL; |
| 1364 | buf->sg[i] = NULL; |
| 1365 | buf->sg_len[i] = 0; |
| 1366 | buf->plane_sizes[i] = 0; |
| 1367 | } |
| 1368 | buf->nb_planes = 0; |
| 1369 | } |
| 1370 | |
| 1371 | static int pxa_buffer_init(struct pxa_camera_dev *pcdev, |
| 1372 | struct pxa_buffer *buf) |
| 1373 | { |
| 1374 | struct vb2_buffer *vb = &buf->vbuf.vb2_buf; |
| 1375 | struct sg_table *sgt = vb2_dma_sg_plane_desc(vb, 0); |
| 1376 | int nb_channels = pcdev->channels; |
| 1377 | int i, ret = 0; |
| 1378 | unsigned long size = vb2_plane_size(vb, 0); |
| 1379 | |
| 1380 | switch (nb_channels) { |
| 1381 | case 1: |
| 1382 | buf->plane_sizes[0] = size; |
| 1383 | break; |
| 1384 | case 3: |
| 1385 | buf->plane_sizes[0] = size / 2; |
| 1386 | buf->plane_sizes[1] = size / 4; |
| 1387 | buf->plane_sizes[2] = size / 4; |
| 1388 | break; |
| 1389 | default: |
| 1390 | return -EINVAL; |
| 1391 | } |
| 1392 | buf->nb_planes = nb_channels; |
| 1393 | |
| 1394 | ret = sg_split(sgt->sgl, sgt->nents, 0, nb_channels, |
| 1395 | buf->plane_sizes, buf->sg, buf->sg_len, GFP_KERNEL); |
| 1396 | if (ret < 0) { |
| 1397 | dev_err(pcdev_to_dev(pcdev), |
| 1398 | "sg_split failed: %d\n", ret); |
| 1399 | return ret; |
| 1400 | } |
| 1401 | for (i = 0; i < nb_channels; i++) { |
| 1402 | ret = pxa_init_dma_channel(pcdev, buf, i, |
| 1403 | buf->sg[i], buf->sg_len[i]); |
| 1404 | if (ret) { |
| 1405 | pxa_buffer_cleanup(buf); |
| 1406 | return ret; |
| 1407 | } |
| 1408 | } |
| 1409 | INIT_LIST_HEAD(&buf->queue); |
| 1410 | |
| 1411 | return ret; |
| 1412 | } |
| 1413 | |
| 1414 | static void pxac_vb2_cleanup(struct vb2_buffer *vb) |
| 1415 | { |
| 1416 | struct pxa_buffer *buf = vb2_to_pxa_buffer(vb); |
| 1417 | struct pxa_camera_dev *pcdev = vb2_get_drv_priv(vb->vb2_queue); |
| 1418 | |
| 1419 | dev_dbg(pcdev_to_dev(pcdev), |
| 1420 | "%s(vb=%p)\n", __func__, vb); |
| 1421 | pxa_buffer_cleanup(buf); |
| 1422 | } |
| 1423 | |
| 1424 | static void pxac_vb2_queue(struct vb2_buffer *vb) |
| 1425 | { |
| 1426 | struct pxa_buffer *buf = vb2_to_pxa_buffer(vb); |
| 1427 | struct pxa_camera_dev *pcdev = vb2_get_drv_priv(vb->vb2_queue); |
| 1428 | |
| 1429 | dev_dbg(pcdev_to_dev(pcdev), |
| 1430 | "%s(vb=%p) nb_channels=%d size=%lu active=%p\n", |
| 1431 | __func__, vb, pcdev->channels, vb2_get_plane_payload(vb, 0), |
| 1432 | pcdev->active); |
| 1433 | |
| 1434 | list_add_tail(&buf->queue, &pcdev->capture); |
| 1435 | |
| 1436 | pxa_dma_add_tail_buf(pcdev, buf); |
| 1437 | } |
| 1438 | |
| 1439 | /* |
| 1440 | * Please check the DMA prepared buffer structure in : |
| 1441 | * Documentation/media/v4l-drivers/pxa_camera.rst |
| 1442 | * Please check also in pxa_camera_check_link_miss() to understand why DMA chain |
| 1443 | * modification while DMA chain is running will work anyway. |
| 1444 | */ |
| 1445 | static int pxac_vb2_prepare(struct vb2_buffer *vb) |
| 1446 | { |
| 1447 | struct pxa_camera_dev *pcdev = vb2_get_drv_priv(vb->vb2_queue); |
| 1448 | struct pxa_buffer *buf = vb2_to_pxa_buffer(vb); |
| 1449 | int ret = 0; |
| 1450 | #ifdef DEBUG |
| 1451 | int i; |
| 1452 | #endif |
| 1453 | |
| 1454 | switch (pcdev->channels) { |
| 1455 | case 1: |
| 1456 | case 3: |
| 1457 | vb2_set_plane_payload(vb, 0, pcdev->current_pix.sizeimage); |
| 1458 | break; |
| 1459 | default: |
| 1460 | return -EINVAL; |
| 1461 | } |
| 1462 | |
| 1463 | dev_dbg(pcdev_to_dev(pcdev), |
| 1464 | "%s (vb=%p) nb_channels=%d size=%lu\n", |
| 1465 | __func__, vb, pcdev->channels, vb2_get_plane_payload(vb, 0)); |
| 1466 | |
| 1467 | WARN_ON(!pcdev->current_fmt); |
| 1468 | |
| 1469 | #ifdef DEBUG |
| 1470 | /* |
| 1471 | * This can be useful if you want to see if we actually fill |
| 1472 | * the buffer with something |
| 1473 | */ |
| 1474 | for (i = 0; i < vb->num_planes; i++) |
| 1475 | memset((void *)vb2_plane_vaddr(vb, i), |
| 1476 | 0xaa, vb2_get_plane_payload(vb, i)); |
| 1477 | #endif |
| 1478 | |
| 1479 | /* |
| 1480 | * I think, in buf_prepare you only have to protect global data, |
| 1481 | * the actual buffer is yours |
| 1482 | */ |
| 1483 | buf->inwork = 0; |
| 1484 | pxa_videobuf_set_actdma(pcdev, buf); |
| 1485 | |
| 1486 | return ret; |
| 1487 | } |
| 1488 | |
| 1489 | static int pxac_vb2_init(struct vb2_buffer *vb) |
| 1490 | { |
| 1491 | struct pxa_camera_dev *pcdev = vb2_get_drv_priv(vb->vb2_queue); |
| 1492 | struct pxa_buffer *buf = vb2_to_pxa_buffer(vb); |
| 1493 | |
| 1494 | dev_dbg(pcdev_to_dev(pcdev), |
| 1495 | "%s(nb_channels=%d)\n", |
| 1496 | __func__, pcdev->channels); |
| 1497 | |
| 1498 | return pxa_buffer_init(pcdev, buf); |
| 1499 | } |
| 1500 | |
| 1501 | static int pxac_vb2_queue_setup(struct vb2_queue *vq, |
| 1502 | unsigned int *nbufs, |
| 1503 | unsigned int *num_planes, unsigned int sizes[], |
| 1504 | struct device *alloc_devs[]) |
| 1505 | { |
| 1506 | struct pxa_camera_dev *pcdev = vb2_get_drv_priv(vq); |
| 1507 | int size = pcdev->current_pix.sizeimage; |
| 1508 | |
| 1509 | dev_dbg(pcdev_to_dev(pcdev), |
| 1510 | "%s(vq=%p nbufs=%d num_planes=%d size=%d)\n", |
| 1511 | __func__, vq, *nbufs, *num_planes, size); |
| 1512 | /* |
| 1513 | * Called from VIDIOC_REQBUFS or in compatibility mode For YUV422P |
| 1514 | * format, even if there are 3 planes Y, U and V, we reply there is only |
| 1515 | * one plane, containing Y, U and V data, one after the other. |
| 1516 | */ |
| 1517 | if (*num_planes) |
| 1518 | return sizes[0] < size ? -EINVAL : 0; |
| 1519 | |
| 1520 | *num_planes = 1; |
| 1521 | switch (pcdev->channels) { |
| 1522 | case 1: |
| 1523 | case 3: |
| 1524 | sizes[0] = size; |
| 1525 | break; |
| 1526 | default: |
| 1527 | return -EINVAL; |
| 1528 | } |
| 1529 | |
| 1530 | if (!*nbufs) |
| 1531 | *nbufs = 1; |
| 1532 | |
| 1533 | return 0; |
| 1534 | } |
| 1535 | |
| 1536 | static int pxac_vb2_start_streaming(struct vb2_queue *vq, unsigned int count) |
| 1537 | { |
| 1538 | struct pxa_camera_dev *pcdev = vb2_get_drv_priv(vq); |
| 1539 | |
| 1540 | dev_dbg(pcdev_to_dev(pcdev), "%s(count=%d) active=%p\n", |
| 1541 | __func__, count, pcdev->active); |
| 1542 | |
| 1543 | pcdev->buf_sequence = 0; |
| 1544 | if (!pcdev->active) |
| 1545 | pxa_camera_start_capture(pcdev); |
| 1546 | |
| 1547 | return 0; |
| 1548 | } |
| 1549 | |
| 1550 | static void pxac_vb2_stop_streaming(struct vb2_queue *vq) |
| 1551 | { |
| 1552 | struct pxa_camera_dev *pcdev = vb2_get_drv_priv(vq); |
| 1553 | struct pxa_buffer *buf, *tmp; |
| 1554 | |
| 1555 | dev_dbg(pcdev_to_dev(pcdev), "%s active=%p\n", |
| 1556 | __func__, pcdev->active); |
| 1557 | pxa_camera_stop_capture(pcdev); |
| 1558 | |
| 1559 | list_for_each_entry_safe(buf, tmp, &pcdev->capture, queue) |
| 1560 | pxa_camera_wakeup(pcdev, buf, VB2_BUF_STATE_ERROR); |
| 1561 | } |
| 1562 | |
| 1563 | static const struct vb2_ops pxac_vb2_ops = { |
| 1564 | .queue_setup = pxac_vb2_queue_setup, |
| 1565 | .buf_init = pxac_vb2_init, |
| 1566 | .buf_prepare = pxac_vb2_prepare, |
| 1567 | .buf_queue = pxac_vb2_queue, |
| 1568 | .buf_cleanup = pxac_vb2_cleanup, |
| 1569 | .start_streaming = pxac_vb2_start_streaming, |
| 1570 | .stop_streaming = pxac_vb2_stop_streaming, |
| 1571 | .wait_prepare = vb2_ops_wait_prepare, |
| 1572 | .wait_finish = vb2_ops_wait_finish, |
| 1573 | }; |
| 1574 | |
| 1575 | static int pxa_camera_init_videobuf2(struct pxa_camera_dev *pcdev) |
| 1576 | { |
| 1577 | int ret; |
| 1578 | struct vb2_queue *vq = &pcdev->vb2_vq; |
| 1579 | |
| 1580 | memset(vq, 0, sizeof(*vq)); |
| 1581 | vq->type = V4L2_BUF_TYPE_VIDEO_CAPTURE; |
| 1582 | vq->io_modes = VB2_MMAP | VB2_USERPTR | VB2_DMABUF; |
| 1583 | vq->drv_priv = pcdev; |
| 1584 | vq->timestamp_flags = V4L2_BUF_FLAG_TIMESTAMP_MONOTONIC; |
| 1585 | vq->buf_struct_size = sizeof(struct pxa_buffer); |
| 1586 | vq->dev = pcdev->v4l2_dev.dev; |
| 1587 | |
| 1588 | vq->ops = &pxac_vb2_ops; |
| 1589 | vq->mem_ops = &vb2_dma_sg_memops; |
| 1590 | vq->lock = &pcdev->mlock; |
| 1591 | |
| 1592 | ret = vb2_queue_init(vq); |
| 1593 | dev_dbg(pcdev_to_dev(pcdev), |
| 1594 | "vb2_queue_init(vq=%p): %d\n", vq, ret); |
| 1595 | |
| 1596 | return ret; |
| 1597 | } |
| 1598 | |
| 1599 | /* |
| 1600 | * Video ioctls section |
| 1601 | */ |
| 1602 | static int pxa_camera_set_bus_param(struct pxa_camera_dev *pcdev) |
| 1603 | { |
| 1604 | struct v4l2_mbus_config cfg = {.type = V4L2_MBUS_PARALLEL,}; |
| 1605 | u32 pixfmt = pcdev->current_fmt->host_fmt->fourcc; |
| 1606 | unsigned long bus_flags, common_flags; |
| 1607 | int ret; |
| 1608 | |
| 1609 | ret = test_platform_param(pcdev, |
| 1610 | pcdev->current_fmt->host_fmt->bits_per_sample, |
| 1611 | &bus_flags); |
| 1612 | if (ret < 0) |
| 1613 | return ret; |
| 1614 | |
| 1615 | ret = sensor_call(pcdev, video, g_mbus_config, &cfg); |
| 1616 | if (!ret) { |
| 1617 | common_flags = pxa_mbus_config_compatible(&cfg, |
| 1618 | bus_flags); |
| 1619 | if (!common_flags) { |
| 1620 | dev_warn(pcdev_to_dev(pcdev), |
| 1621 | "Flags incompatible: camera 0x%x, host 0x%lx\n", |
| 1622 | cfg.flags, bus_flags); |
| 1623 | return -EINVAL; |
| 1624 | } |
| 1625 | } else if (ret != -ENOIOCTLCMD) { |
| 1626 | return ret; |
| 1627 | } else { |
| 1628 | common_flags = bus_flags; |
| 1629 | } |
| 1630 | |
| 1631 | pcdev->channels = 1; |
| 1632 | |
| 1633 | /* Make choices, based on platform preferences */ |
| 1634 | if ((common_flags & V4L2_MBUS_HSYNC_ACTIVE_HIGH) && |
| 1635 | (common_flags & V4L2_MBUS_HSYNC_ACTIVE_LOW)) { |
| 1636 | if (pcdev->platform_flags & PXA_CAMERA_HSP) |
| 1637 | common_flags &= ~V4L2_MBUS_HSYNC_ACTIVE_HIGH; |
| 1638 | else |
| 1639 | common_flags &= ~V4L2_MBUS_HSYNC_ACTIVE_LOW; |
| 1640 | } |
| 1641 | |
| 1642 | if ((common_flags & V4L2_MBUS_VSYNC_ACTIVE_HIGH) && |
| 1643 | (common_flags & V4L2_MBUS_VSYNC_ACTIVE_LOW)) { |
| 1644 | if (pcdev->platform_flags & PXA_CAMERA_VSP) |
| 1645 | common_flags &= ~V4L2_MBUS_VSYNC_ACTIVE_HIGH; |
| 1646 | else |
| 1647 | common_flags &= ~V4L2_MBUS_VSYNC_ACTIVE_LOW; |
| 1648 | } |
| 1649 | |
| 1650 | if ((common_flags & V4L2_MBUS_PCLK_SAMPLE_RISING) && |
| 1651 | (common_flags & V4L2_MBUS_PCLK_SAMPLE_FALLING)) { |
| 1652 | if (pcdev->platform_flags & PXA_CAMERA_PCP) |
| 1653 | common_flags &= ~V4L2_MBUS_PCLK_SAMPLE_RISING; |
| 1654 | else |
| 1655 | common_flags &= ~V4L2_MBUS_PCLK_SAMPLE_FALLING; |
| 1656 | } |
| 1657 | |
| 1658 | cfg.flags = common_flags; |
| 1659 | ret = sensor_call(pcdev, video, s_mbus_config, &cfg); |
| 1660 | if (ret < 0 && ret != -ENOIOCTLCMD) { |
| 1661 | dev_dbg(pcdev_to_dev(pcdev), |
| 1662 | "camera s_mbus_config(0x%lx) returned %d\n", |
| 1663 | common_flags, ret); |
| 1664 | return ret; |
| 1665 | } |
| 1666 | |
| 1667 | pxa_camera_setup_cicr(pcdev, common_flags, pixfmt); |
| 1668 | |
| 1669 | return 0; |
| 1670 | } |
| 1671 | |
| 1672 | static int pxa_camera_try_bus_param(struct pxa_camera_dev *pcdev, |
| 1673 | unsigned char buswidth) |
| 1674 | { |
| 1675 | struct v4l2_mbus_config cfg = {.type = V4L2_MBUS_PARALLEL,}; |
| 1676 | unsigned long bus_flags, common_flags; |
| 1677 | int ret = test_platform_param(pcdev, buswidth, &bus_flags); |
| 1678 | |
| 1679 | if (ret < 0) |
| 1680 | return ret; |
| 1681 | |
| 1682 | ret = sensor_call(pcdev, video, g_mbus_config, &cfg); |
| 1683 | if (!ret) { |
| 1684 | common_flags = pxa_mbus_config_compatible(&cfg, |
| 1685 | bus_flags); |
| 1686 | if (!common_flags) { |
| 1687 | dev_warn(pcdev_to_dev(pcdev), |
| 1688 | "Flags incompatible: camera 0x%x, host 0x%lx\n", |
| 1689 | cfg.flags, bus_flags); |
| 1690 | return -EINVAL; |
| 1691 | } |
| 1692 | } else if (ret == -ENOIOCTLCMD) { |
| 1693 | ret = 0; |
| 1694 | } |
| 1695 | |
| 1696 | return ret; |
| 1697 | } |
| 1698 | |
| 1699 | static const struct pxa_mbus_pixelfmt pxa_camera_formats[] = { |
| 1700 | { |
| 1701 | .fourcc = V4L2_PIX_FMT_YUV422P, |
| 1702 | .name = "Planar YUV422 16 bit", |
| 1703 | .bits_per_sample = 8, |
| 1704 | .packing = PXA_MBUS_PACKING_2X8_PADHI, |
| 1705 | .order = PXA_MBUS_ORDER_LE, |
| 1706 | .layout = PXA_MBUS_LAYOUT_PLANAR_2Y_U_V, |
| 1707 | }, |
| 1708 | }; |
| 1709 | |
| 1710 | /* This will be corrected as we get more formats */ |
| 1711 | static bool pxa_camera_packing_supported(const struct pxa_mbus_pixelfmt *fmt) |
| 1712 | { |
| 1713 | return fmt->packing == PXA_MBUS_PACKING_NONE || |
| 1714 | (fmt->bits_per_sample == 8 && |
| 1715 | fmt->packing == PXA_MBUS_PACKING_2X8_PADHI) || |
| 1716 | (fmt->bits_per_sample > 8 && |
| 1717 | fmt->packing == PXA_MBUS_PACKING_EXTEND16); |
| 1718 | } |
| 1719 | |
| 1720 | static int pxa_camera_get_formats(struct v4l2_device *v4l2_dev, |
| 1721 | unsigned int idx, |
| 1722 | struct pxa_camera_format_xlate *xlate) |
| 1723 | { |
| 1724 | struct pxa_camera_dev *pcdev = v4l2_dev_to_pcdev(v4l2_dev); |
| 1725 | int formats = 0, ret; |
| 1726 | struct v4l2_subdev_mbus_code_enum code = { |
| 1727 | .which = V4L2_SUBDEV_FORMAT_ACTIVE, |
| 1728 | .index = idx, |
| 1729 | }; |
| 1730 | const struct pxa_mbus_pixelfmt *fmt; |
| 1731 | |
| 1732 | ret = sensor_call(pcdev, pad, enum_mbus_code, NULL, &code); |
| 1733 | if (ret < 0) |
| 1734 | /* No more formats */ |
| 1735 | return 0; |
| 1736 | |
| 1737 | fmt = pxa_mbus_get_fmtdesc(code.code); |
| 1738 | if (!fmt) { |
| 1739 | dev_err(pcdev_to_dev(pcdev), |
| 1740 | "Invalid format code #%u: %d\n", idx, code.code); |
| 1741 | return 0; |
| 1742 | } |
| 1743 | |
| 1744 | /* This also checks support for the requested bits-per-sample */ |
| 1745 | ret = pxa_camera_try_bus_param(pcdev, fmt->bits_per_sample); |
| 1746 | if (ret < 0) |
| 1747 | return 0; |
| 1748 | |
| 1749 | switch (code.code) { |
| 1750 | case MEDIA_BUS_FMT_UYVY8_2X8: |
| 1751 | formats++; |
| 1752 | if (xlate) { |
| 1753 | xlate->host_fmt = &pxa_camera_formats[0]; |
| 1754 | xlate->code = code.code; |
| 1755 | xlate++; |
| 1756 | dev_dbg(pcdev_to_dev(pcdev), |
| 1757 | "Providing format %s using code %d\n", |
| 1758 | pxa_camera_formats[0].name, code.code); |
| 1759 | } |
| 1760 | /* fall through */ |
| 1761 | case MEDIA_BUS_FMT_VYUY8_2X8: |
| 1762 | case MEDIA_BUS_FMT_YUYV8_2X8: |
| 1763 | case MEDIA_BUS_FMT_YVYU8_2X8: |
| 1764 | case MEDIA_BUS_FMT_RGB565_2X8_LE: |
| 1765 | case MEDIA_BUS_FMT_RGB555_2X8_PADHI_LE: |
| 1766 | if (xlate) |
| 1767 | dev_dbg(pcdev_to_dev(pcdev), |
| 1768 | "Providing format %s packed\n", |
| 1769 | fmt->name); |
| 1770 | break; |
| 1771 | default: |
| 1772 | if (!pxa_camera_packing_supported(fmt)) |
| 1773 | return 0; |
| 1774 | if (xlate) |
| 1775 | dev_dbg(pcdev_to_dev(pcdev), |
| 1776 | "Providing format %s in pass-through mode\n", |
| 1777 | fmt->name); |
| 1778 | break; |
| 1779 | } |
| 1780 | |
| 1781 | /* Generic pass-through */ |
| 1782 | formats++; |
| 1783 | if (xlate) { |
| 1784 | xlate->host_fmt = fmt; |
| 1785 | xlate->code = code.code; |
| 1786 | xlate++; |
| 1787 | } |
| 1788 | |
| 1789 | return formats; |
| 1790 | } |
| 1791 | |
| 1792 | static int pxa_camera_build_formats(struct pxa_camera_dev *pcdev) |
| 1793 | { |
| 1794 | struct pxa_camera_format_xlate *xlate; |
| 1795 | |
| 1796 | xlate = pxa_mbus_build_fmts_xlate(&pcdev->v4l2_dev, pcdev->sensor, |
| 1797 | pxa_camera_get_formats); |
| 1798 | if (IS_ERR(xlate)) |
| 1799 | return PTR_ERR(xlate); |
| 1800 | |
| 1801 | pcdev->user_formats = xlate; |
| 1802 | return 0; |
| 1803 | } |
| 1804 | |
| 1805 | static void pxa_camera_destroy_formats(struct pxa_camera_dev *pcdev) |
| 1806 | { |
| 1807 | kfree(pcdev->user_formats); |
| 1808 | } |
| 1809 | |
| 1810 | static int pxa_camera_check_frame(u32 width, u32 height) |
| 1811 | { |
| 1812 | /* limit to pxa hardware capabilities */ |
| 1813 | return height < 32 || height > 2048 || width < 48 || width > 2048 || |
| 1814 | (width & 0x01); |
| 1815 | } |
| 1816 | |
| 1817 | #ifdef CONFIG_VIDEO_ADV_DEBUG |
| 1818 | static int pxac_vidioc_g_register(struct file *file, void *priv, |
| 1819 | struct v4l2_dbg_register *reg) |
| 1820 | { |
| 1821 | struct pxa_camera_dev *pcdev = video_drvdata(file); |
| 1822 | |
| 1823 | if (reg->reg > CIBR2) |
| 1824 | return -ERANGE; |
| 1825 | |
| 1826 | reg->val = __raw_readl(pcdev->base + reg->reg); |
| 1827 | reg->size = sizeof(__u32); |
| 1828 | return 0; |
| 1829 | } |
| 1830 | |
| 1831 | static int pxac_vidioc_s_register(struct file *file, void *priv, |
| 1832 | const struct v4l2_dbg_register *reg) |
| 1833 | { |
| 1834 | struct pxa_camera_dev *pcdev = video_drvdata(file); |
| 1835 | |
| 1836 | if (reg->reg > CIBR2) |
| 1837 | return -ERANGE; |
| 1838 | if (reg->size != sizeof(__u32)) |
| 1839 | return -EINVAL; |
| 1840 | __raw_writel(reg->val, pcdev->base + reg->reg); |
| 1841 | return 0; |
| 1842 | } |
| 1843 | #endif |
| 1844 | |
| 1845 | static int pxac_vidioc_enum_fmt_vid_cap(struct file *filp, void *priv, |
| 1846 | struct v4l2_fmtdesc *f) |
| 1847 | { |
| 1848 | struct pxa_camera_dev *pcdev = video_drvdata(filp); |
| 1849 | const struct pxa_mbus_pixelfmt *format; |
| 1850 | unsigned int idx; |
| 1851 | |
| 1852 | for (idx = 0; pcdev->user_formats[idx].code; idx++); |
| 1853 | if (f->index >= idx) |
| 1854 | return -EINVAL; |
| 1855 | |
| 1856 | format = pcdev->user_formats[f->index].host_fmt; |
| 1857 | f->pixelformat = format->fourcc; |
| 1858 | return 0; |
| 1859 | } |
| 1860 | |
| 1861 | static int pxac_vidioc_g_fmt_vid_cap(struct file *filp, void *priv, |
| 1862 | struct v4l2_format *f) |
| 1863 | { |
| 1864 | struct pxa_camera_dev *pcdev = video_drvdata(filp); |
| 1865 | struct v4l2_pix_format *pix = &f->fmt.pix; |
| 1866 | |
| 1867 | pix->width = pcdev->current_pix.width; |
| 1868 | pix->height = pcdev->current_pix.height; |
| 1869 | pix->bytesperline = pcdev->current_pix.bytesperline; |
| 1870 | pix->sizeimage = pcdev->current_pix.sizeimage; |
| 1871 | pix->field = pcdev->current_pix.field; |
| 1872 | pix->pixelformat = pcdev->current_fmt->host_fmt->fourcc; |
| 1873 | pix->colorspace = pcdev->current_pix.colorspace; |
| 1874 | dev_dbg(pcdev_to_dev(pcdev), "current_fmt->fourcc: 0x%08x\n", |
| 1875 | pcdev->current_fmt->host_fmt->fourcc); |
| 1876 | return 0; |
| 1877 | } |
| 1878 | |
| 1879 | static int pxac_vidioc_try_fmt_vid_cap(struct file *filp, void *priv, |
| 1880 | struct v4l2_format *f) |
| 1881 | { |
| 1882 | struct pxa_camera_dev *pcdev = video_drvdata(filp); |
| 1883 | const struct pxa_camera_format_xlate *xlate; |
| 1884 | struct v4l2_pix_format *pix = &f->fmt.pix; |
| 1885 | struct v4l2_subdev_pad_config pad_cfg; |
| 1886 | struct v4l2_subdev_format format = { |
| 1887 | .which = V4L2_SUBDEV_FORMAT_TRY, |
| 1888 | }; |
| 1889 | struct v4l2_mbus_framefmt *mf = &format.format; |
| 1890 | __u32 pixfmt = pix->pixelformat; |
| 1891 | int ret; |
| 1892 | |
| 1893 | xlate = pxa_mbus_xlate_by_fourcc(pcdev->user_formats, pixfmt); |
| 1894 | if (!xlate) { |
| 1895 | dev_warn(pcdev_to_dev(pcdev), "Format %x not found\n", pixfmt); |
| 1896 | return -EINVAL; |
| 1897 | } |
| 1898 | |
| 1899 | /* |
| 1900 | * Limit to pxa hardware capabilities. YUV422P planar format requires |
| 1901 | * images size to be a multiple of 16 bytes. If not, zeros will be |
| 1902 | * inserted between Y and U planes, and U and V planes, which violates |
| 1903 | * the YUV422P standard. |
| 1904 | */ |
| 1905 | v4l_bound_align_image(&pix->width, 48, 2048, 1, |
| 1906 | &pix->height, 32, 2048, 0, |
| 1907 | pixfmt == V4L2_PIX_FMT_YUV422P ? 4 : 0); |
| 1908 | |
| 1909 | v4l2_fill_mbus_format(mf, pix, xlate->code); |
| 1910 | ret = sensor_call(pcdev, pad, set_fmt, &pad_cfg, &format); |
| 1911 | if (ret < 0) |
| 1912 | return ret; |
| 1913 | |
| 1914 | v4l2_fill_pix_format(pix, mf); |
| 1915 | |
| 1916 | /* Only progressive video supported so far */ |
| 1917 | switch (mf->field) { |
| 1918 | case V4L2_FIELD_ANY: |
| 1919 | case V4L2_FIELD_NONE: |
| 1920 | pix->field = V4L2_FIELD_NONE; |
| 1921 | break; |
| 1922 | default: |
| 1923 | /* TODO: support interlaced at least in pass-through mode */ |
| 1924 | dev_err(pcdev_to_dev(pcdev), "Field type %d unsupported.\n", |
| 1925 | mf->field); |
| 1926 | return -EINVAL; |
| 1927 | } |
| 1928 | |
| 1929 | ret = pxa_mbus_bytes_per_line(pix->width, xlate->host_fmt); |
| 1930 | if (ret < 0) |
| 1931 | return ret; |
| 1932 | |
| 1933 | pix->bytesperline = ret; |
| 1934 | ret = pxa_mbus_image_size(xlate->host_fmt, pix->bytesperline, |
| 1935 | pix->height); |
| 1936 | if (ret < 0) |
| 1937 | return ret; |
| 1938 | |
| 1939 | pix->sizeimage = ret; |
| 1940 | return 0; |
| 1941 | } |
| 1942 | |
| 1943 | static int pxac_vidioc_s_fmt_vid_cap(struct file *filp, void *priv, |
| 1944 | struct v4l2_format *f) |
| 1945 | { |
| 1946 | struct pxa_camera_dev *pcdev = video_drvdata(filp); |
| 1947 | const struct pxa_camera_format_xlate *xlate; |
| 1948 | struct v4l2_pix_format *pix = &f->fmt.pix; |
| 1949 | struct v4l2_subdev_format format = { |
| 1950 | .which = V4L2_SUBDEV_FORMAT_ACTIVE, |
| 1951 | }; |
| 1952 | unsigned long flags; |
| 1953 | int ret, is_busy; |
| 1954 | |
| 1955 | dev_dbg(pcdev_to_dev(pcdev), |
| 1956 | "s_fmt_vid_cap(pix=%dx%d:%x)\n", |
| 1957 | pix->width, pix->height, pix->pixelformat); |
| 1958 | |
| 1959 | spin_lock_irqsave(&pcdev->lock, flags); |
| 1960 | is_busy = pcdev->active || vb2_is_busy(&pcdev->vb2_vq); |
| 1961 | spin_unlock_irqrestore(&pcdev->lock, flags); |
| 1962 | |
| 1963 | if (is_busy) |
| 1964 | return -EBUSY; |
| 1965 | |
| 1966 | ret = pxac_vidioc_try_fmt_vid_cap(filp, priv, f); |
| 1967 | if (ret) |
| 1968 | return ret; |
| 1969 | |
| 1970 | xlate = pxa_mbus_xlate_by_fourcc(pcdev->user_formats, |
| 1971 | pix->pixelformat); |
| 1972 | v4l2_fill_mbus_format(&format.format, pix, xlate->code); |
| 1973 | ret = sensor_call(pcdev, pad, set_fmt, NULL, &format); |
| 1974 | if (ret < 0) { |
| 1975 | dev_warn(pcdev_to_dev(pcdev), |
| 1976 | "Failed to configure for format %x\n", |
| 1977 | pix->pixelformat); |
| 1978 | } else if (pxa_camera_check_frame(pix->width, pix->height)) { |
| 1979 | dev_warn(pcdev_to_dev(pcdev), |
| 1980 | "Camera driver produced an unsupported frame %dx%d\n", |
| 1981 | pix->width, pix->height); |
| 1982 | return -EINVAL; |
| 1983 | } |
| 1984 | |
| 1985 | pcdev->current_fmt = xlate; |
| 1986 | pcdev->current_pix = *pix; |
| 1987 | |
| 1988 | ret = pxa_camera_set_bus_param(pcdev); |
| 1989 | return ret; |
| 1990 | } |
| 1991 | |
| 1992 | static int pxac_vidioc_querycap(struct file *file, void *priv, |
| 1993 | struct v4l2_capability *cap) |
| 1994 | { |
| 1995 | strscpy(cap->bus_info, "platform:pxa-camera", sizeof(cap->bus_info)); |
| 1996 | strscpy(cap->driver, PXA_CAM_DRV_NAME, sizeof(cap->driver)); |
| 1997 | strscpy(cap->card, pxa_cam_driver_description, sizeof(cap->card)); |
| 1998 | return 0; |
| 1999 | } |
| 2000 | |
| 2001 | static int pxac_vidioc_enum_input(struct file *file, void *priv, |
| 2002 | struct v4l2_input *i) |
| 2003 | { |
| 2004 | if (i->index > 0) |
| 2005 | return -EINVAL; |
| 2006 | |
| 2007 | i->type = V4L2_INPUT_TYPE_CAMERA; |
| 2008 | strscpy(i->name, "Camera", sizeof(i->name)); |
| 2009 | |
| 2010 | return 0; |
| 2011 | } |
| 2012 | |
| 2013 | static int pxac_vidioc_g_input(struct file *file, void *priv, unsigned int *i) |
| 2014 | { |
| 2015 | *i = 0; |
| 2016 | |
| 2017 | return 0; |
| 2018 | } |
| 2019 | |
| 2020 | static int pxac_vidioc_s_input(struct file *file, void *priv, unsigned int i) |
| 2021 | { |
| 2022 | if (i > 0) |
| 2023 | return -EINVAL; |
| 2024 | |
| 2025 | return 0; |
| 2026 | } |
| 2027 | |
| 2028 | static int pxac_sensor_set_power(struct pxa_camera_dev *pcdev, int on) |
| 2029 | { |
| 2030 | int ret; |
| 2031 | |
| 2032 | ret = sensor_call(pcdev, core, s_power, on); |
| 2033 | if (ret == -ENOIOCTLCMD) |
| 2034 | ret = 0; |
| 2035 | if (ret) { |
| 2036 | dev_warn(pcdev_to_dev(pcdev), |
| 2037 | "Failed to put subdevice in %s mode: %d\n", |
| 2038 | on ? "normal operation" : "power saving", ret); |
| 2039 | } |
| 2040 | |
| 2041 | return ret; |
| 2042 | } |
| 2043 | |
| 2044 | static int pxac_fops_camera_open(struct file *filp) |
| 2045 | { |
| 2046 | struct pxa_camera_dev *pcdev = video_drvdata(filp); |
| 2047 | int ret; |
| 2048 | |
| 2049 | mutex_lock(&pcdev->mlock); |
| 2050 | ret = v4l2_fh_open(filp); |
| 2051 | if (ret < 0) |
| 2052 | goto out; |
| 2053 | |
| 2054 | if (!v4l2_fh_is_singular_file(filp)) |
| 2055 | goto out; |
| 2056 | |
| 2057 | ret = pxac_sensor_set_power(pcdev, 1); |
| 2058 | if (ret) |
| 2059 | v4l2_fh_release(filp); |
| 2060 | out: |
| 2061 | mutex_unlock(&pcdev->mlock); |
| 2062 | return ret; |
| 2063 | } |
| 2064 | |
| 2065 | static int pxac_fops_camera_release(struct file *filp) |
| 2066 | { |
| 2067 | struct pxa_camera_dev *pcdev = video_drvdata(filp); |
| 2068 | int ret; |
| 2069 | bool fh_singular; |
| 2070 | |
| 2071 | mutex_lock(&pcdev->mlock); |
| 2072 | |
| 2073 | fh_singular = v4l2_fh_is_singular_file(filp); |
| 2074 | |
| 2075 | ret = _vb2_fop_release(filp, NULL); |
| 2076 | |
| 2077 | if (fh_singular) |
| 2078 | ret = pxac_sensor_set_power(pcdev, 0); |
| 2079 | |
| 2080 | mutex_unlock(&pcdev->mlock); |
| 2081 | |
| 2082 | return ret; |
| 2083 | } |
| 2084 | |
| 2085 | static const struct v4l2_file_operations pxa_camera_fops = { |
| 2086 | .owner = THIS_MODULE, |
| 2087 | .open = pxac_fops_camera_open, |
| 2088 | .release = pxac_fops_camera_release, |
| 2089 | .read = vb2_fop_read, |
| 2090 | .poll = vb2_fop_poll, |
| 2091 | .mmap = vb2_fop_mmap, |
| 2092 | .unlocked_ioctl = video_ioctl2, |
| 2093 | }; |
| 2094 | |
| 2095 | static const struct v4l2_ioctl_ops pxa_camera_ioctl_ops = { |
| 2096 | .vidioc_querycap = pxac_vidioc_querycap, |
| 2097 | |
| 2098 | .vidioc_enum_input = pxac_vidioc_enum_input, |
| 2099 | .vidioc_g_input = pxac_vidioc_g_input, |
| 2100 | .vidioc_s_input = pxac_vidioc_s_input, |
| 2101 | |
| 2102 | .vidioc_enum_fmt_vid_cap = pxac_vidioc_enum_fmt_vid_cap, |
| 2103 | .vidioc_g_fmt_vid_cap = pxac_vidioc_g_fmt_vid_cap, |
| 2104 | .vidioc_s_fmt_vid_cap = pxac_vidioc_s_fmt_vid_cap, |
| 2105 | .vidioc_try_fmt_vid_cap = pxac_vidioc_try_fmt_vid_cap, |
| 2106 | |
| 2107 | .vidioc_reqbufs = vb2_ioctl_reqbufs, |
| 2108 | .vidioc_create_bufs = vb2_ioctl_create_bufs, |
| 2109 | .vidioc_querybuf = vb2_ioctl_querybuf, |
| 2110 | .vidioc_qbuf = vb2_ioctl_qbuf, |
| 2111 | .vidioc_dqbuf = vb2_ioctl_dqbuf, |
| 2112 | .vidioc_expbuf = vb2_ioctl_expbuf, |
| 2113 | .vidioc_streamon = vb2_ioctl_streamon, |
| 2114 | .vidioc_streamoff = vb2_ioctl_streamoff, |
| 2115 | #ifdef CONFIG_VIDEO_ADV_DEBUG |
| 2116 | .vidioc_g_register = pxac_vidioc_g_register, |
| 2117 | .vidioc_s_register = pxac_vidioc_s_register, |
| 2118 | #endif |
| 2119 | .vidioc_subscribe_event = v4l2_ctrl_subscribe_event, |
| 2120 | .vidioc_unsubscribe_event = v4l2_event_unsubscribe, |
| 2121 | }; |
| 2122 | |
| 2123 | static const struct v4l2_clk_ops pxa_camera_mclk_ops = { |
| 2124 | }; |
| 2125 | |
| 2126 | static const struct video_device pxa_camera_videodev_template = { |
| 2127 | .name = "pxa-camera", |
| 2128 | .minor = -1, |
| 2129 | .fops = &pxa_camera_fops, |
| 2130 | .ioctl_ops = &pxa_camera_ioctl_ops, |
| 2131 | .release = video_device_release_empty, |
| 2132 | .device_caps = V4L2_CAP_VIDEO_CAPTURE | V4L2_CAP_STREAMING, |
| 2133 | }; |
| 2134 | |
| 2135 | static int pxa_camera_sensor_bound(struct v4l2_async_notifier *notifier, |
| 2136 | struct v4l2_subdev *subdev, |
| 2137 | struct v4l2_async_subdev *asd) |
| 2138 | { |
| 2139 | int err; |
| 2140 | struct v4l2_device *v4l2_dev = notifier->v4l2_dev; |
| 2141 | struct pxa_camera_dev *pcdev = v4l2_dev_to_pcdev(v4l2_dev); |
| 2142 | struct video_device *vdev = &pcdev->vdev; |
| 2143 | struct v4l2_pix_format *pix = &pcdev->current_pix; |
| 2144 | struct v4l2_subdev_format format = { |
| 2145 | .which = V4L2_SUBDEV_FORMAT_ACTIVE, |
| 2146 | }; |
| 2147 | struct v4l2_mbus_framefmt *mf = &format.format; |
| 2148 | |
| 2149 | dev_info(pcdev_to_dev(pcdev), "%s(): trying to bind a device\n", |
| 2150 | __func__); |
| 2151 | mutex_lock(&pcdev->mlock); |
| 2152 | *vdev = pxa_camera_videodev_template; |
| 2153 | vdev->v4l2_dev = v4l2_dev; |
| 2154 | vdev->lock = &pcdev->mlock; |
| 2155 | pcdev->sensor = subdev; |
| 2156 | pcdev->vdev.queue = &pcdev->vb2_vq; |
| 2157 | pcdev->vdev.v4l2_dev = &pcdev->v4l2_dev; |
| 2158 | pcdev->vdev.ctrl_handler = subdev->ctrl_handler; |
| 2159 | video_set_drvdata(&pcdev->vdev, pcdev); |
| 2160 | |
| 2161 | err = pxa_camera_build_formats(pcdev); |
| 2162 | if (err) { |
| 2163 | dev_err(pcdev_to_dev(pcdev), "building formats failed: %d\n", |
| 2164 | err); |
| 2165 | goto out; |
| 2166 | } |
| 2167 | |
| 2168 | pcdev->current_fmt = pcdev->user_formats; |
| 2169 | pix->field = V4L2_FIELD_NONE; |
| 2170 | pix->width = DEFAULT_WIDTH; |
| 2171 | pix->height = DEFAULT_HEIGHT; |
| 2172 | pix->bytesperline = |
| 2173 | pxa_mbus_bytes_per_line(pix->width, |
| 2174 | pcdev->current_fmt->host_fmt); |
| 2175 | pix->sizeimage = |
| 2176 | pxa_mbus_image_size(pcdev->current_fmt->host_fmt, |
| 2177 | pix->bytesperline, pix->height); |
| 2178 | pix->pixelformat = pcdev->current_fmt->host_fmt->fourcc; |
| 2179 | v4l2_fill_mbus_format(mf, pix, pcdev->current_fmt->code); |
| 2180 | |
| 2181 | err = pxac_sensor_set_power(pcdev, 1); |
| 2182 | if (err) |
| 2183 | goto out; |
| 2184 | |
| 2185 | err = sensor_call(pcdev, pad, set_fmt, NULL, &format); |
| 2186 | if (err) |
| 2187 | goto out_sensor_poweroff; |
| 2188 | |
| 2189 | v4l2_fill_pix_format(pix, mf); |
| 2190 | pr_info("%s(): colorspace=0x%x pixfmt=0x%x\n", |
| 2191 | __func__, pix->colorspace, pix->pixelformat); |
| 2192 | |
| 2193 | err = pxa_camera_init_videobuf2(pcdev); |
| 2194 | if (err) |
| 2195 | goto out_sensor_poweroff; |
| 2196 | |
| 2197 | err = video_register_device(&pcdev->vdev, VFL_TYPE_GRABBER, -1); |
| 2198 | if (err) { |
| 2199 | v4l2_err(v4l2_dev, "register video device failed: %d\n", err); |
| 2200 | pcdev->sensor = NULL; |
| 2201 | } else { |
| 2202 | dev_info(pcdev_to_dev(pcdev), |
| 2203 | "PXA Camera driver attached to camera %s\n", |
| 2204 | subdev->name); |
| 2205 | } |
| 2206 | |
| 2207 | out_sensor_poweroff: |
| 2208 | err = pxac_sensor_set_power(pcdev, 0); |
| 2209 | out: |
| 2210 | mutex_unlock(&pcdev->mlock); |
| 2211 | return err; |
| 2212 | } |
| 2213 | |
| 2214 | static void pxa_camera_sensor_unbind(struct v4l2_async_notifier *notifier, |
| 2215 | struct v4l2_subdev *subdev, |
| 2216 | struct v4l2_async_subdev *asd) |
| 2217 | { |
| 2218 | struct pxa_camera_dev *pcdev = v4l2_dev_to_pcdev(notifier->v4l2_dev); |
| 2219 | |
| 2220 | mutex_lock(&pcdev->mlock); |
| 2221 | dev_info(pcdev_to_dev(pcdev), |
| 2222 | "PXA Camera driver detached from camera %s\n", |
| 2223 | subdev->name); |
| 2224 | |
| 2225 | /* disable capture, disable interrupts */ |
| 2226 | __raw_writel(0x3ff, pcdev->base + CICR0); |
| 2227 | |
| 2228 | /* Stop DMA engine */ |
| 2229 | pxa_dma_stop_channels(pcdev); |
| 2230 | |
| 2231 | pxa_camera_destroy_formats(pcdev); |
| 2232 | |
| 2233 | if (pcdev->mclk_clk) { |
| 2234 | v4l2_clk_unregister(pcdev->mclk_clk); |
| 2235 | pcdev->mclk_clk = NULL; |
| 2236 | } |
| 2237 | |
| 2238 | video_unregister_device(&pcdev->vdev); |
| 2239 | pcdev->sensor = NULL; |
| 2240 | |
| 2241 | mutex_unlock(&pcdev->mlock); |
| 2242 | } |
| 2243 | |
| 2244 | static const struct v4l2_async_notifier_operations pxa_camera_sensor_ops = { |
| 2245 | .bound = pxa_camera_sensor_bound, |
| 2246 | .unbind = pxa_camera_sensor_unbind, |
| 2247 | }; |
| 2248 | |
| 2249 | /* |
| 2250 | * Driver probe, remove, suspend and resume operations |
| 2251 | */ |
| 2252 | static int pxa_camera_suspend(struct device *dev) |
| 2253 | { |
| 2254 | struct pxa_camera_dev *pcdev = dev_get_drvdata(dev); |
| 2255 | int i = 0, ret = 0; |
| 2256 | |
| 2257 | pcdev->save_cicr[i++] = __raw_readl(pcdev->base + CICR0); |
| 2258 | pcdev->save_cicr[i++] = __raw_readl(pcdev->base + CICR1); |
| 2259 | pcdev->save_cicr[i++] = __raw_readl(pcdev->base + CICR2); |
| 2260 | pcdev->save_cicr[i++] = __raw_readl(pcdev->base + CICR3); |
| 2261 | pcdev->save_cicr[i++] = __raw_readl(pcdev->base + CICR4); |
| 2262 | |
| 2263 | if (pcdev->sensor) |
| 2264 | ret = pxac_sensor_set_power(pcdev, 0); |
| 2265 | |
| 2266 | return ret; |
| 2267 | } |
| 2268 | |
| 2269 | static int pxa_camera_resume(struct device *dev) |
| 2270 | { |
| 2271 | struct pxa_camera_dev *pcdev = dev_get_drvdata(dev); |
| 2272 | int i = 0, ret = 0; |
| 2273 | |
| 2274 | __raw_writel(pcdev->save_cicr[i++] & ~CICR0_ENB, pcdev->base + CICR0); |
| 2275 | __raw_writel(pcdev->save_cicr[i++], pcdev->base + CICR1); |
| 2276 | __raw_writel(pcdev->save_cicr[i++], pcdev->base + CICR2); |
| 2277 | __raw_writel(pcdev->save_cicr[i++], pcdev->base + CICR3); |
| 2278 | __raw_writel(pcdev->save_cicr[i++], pcdev->base + CICR4); |
| 2279 | |
| 2280 | if (pcdev->sensor) { |
| 2281 | ret = pxac_sensor_set_power(pcdev, 1); |
| 2282 | } |
| 2283 | |
| 2284 | /* Restart frame capture if active buffer exists */ |
| 2285 | if (!ret && pcdev->active) |
| 2286 | pxa_camera_start_capture(pcdev); |
| 2287 | |
| 2288 | return ret; |
| 2289 | } |
| 2290 | |
| 2291 | static int pxa_camera_pdata_from_dt(struct device *dev, |
| 2292 | struct pxa_camera_dev *pcdev, |
| 2293 | struct v4l2_async_subdev *asd) |
| 2294 | { |
| 2295 | u32 mclk_rate; |
| 2296 | struct device_node *remote, *np = dev->of_node; |
| 2297 | struct v4l2_fwnode_endpoint ep = { .bus_type = 0 }; |
| 2298 | int err = of_property_read_u32(np, "clock-frequency", |
| 2299 | &mclk_rate); |
| 2300 | if (!err) { |
| 2301 | pcdev->platform_flags |= PXA_CAMERA_MCLK_EN; |
| 2302 | pcdev->mclk = mclk_rate; |
| 2303 | } |
| 2304 | |
| 2305 | np = of_graph_get_next_endpoint(np, NULL); |
| 2306 | if (!np) { |
| 2307 | dev_err(dev, "could not find endpoint\n"); |
| 2308 | return -EINVAL; |
| 2309 | } |
| 2310 | |
| 2311 | err = v4l2_fwnode_endpoint_parse(of_fwnode_handle(np), &ep); |
| 2312 | if (err) { |
| 2313 | dev_err(dev, "could not parse endpoint\n"); |
| 2314 | goto out; |
| 2315 | } |
| 2316 | |
| 2317 | switch (ep.bus.parallel.bus_width) { |
| 2318 | case 4: |
| 2319 | pcdev->platform_flags |= PXA_CAMERA_DATAWIDTH_4; |
| 2320 | break; |
| 2321 | case 5: |
| 2322 | pcdev->platform_flags |= PXA_CAMERA_DATAWIDTH_5; |
| 2323 | break; |
| 2324 | case 8: |
| 2325 | pcdev->platform_flags |= PXA_CAMERA_DATAWIDTH_8; |
| 2326 | break; |
| 2327 | case 9: |
| 2328 | pcdev->platform_flags |= PXA_CAMERA_DATAWIDTH_9; |
| 2329 | break; |
| 2330 | case 10: |
| 2331 | pcdev->platform_flags |= PXA_CAMERA_DATAWIDTH_10; |
| 2332 | break; |
| 2333 | default: |
| 2334 | break; |
| 2335 | } |
| 2336 | |
| 2337 | if (ep.bus.parallel.flags & V4L2_MBUS_MASTER) |
| 2338 | pcdev->platform_flags |= PXA_CAMERA_MASTER; |
| 2339 | if (ep.bus.parallel.flags & V4L2_MBUS_HSYNC_ACTIVE_HIGH) |
| 2340 | pcdev->platform_flags |= PXA_CAMERA_HSP; |
| 2341 | if (ep.bus.parallel.flags & V4L2_MBUS_VSYNC_ACTIVE_HIGH) |
| 2342 | pcdev->platform_flags |= PXA_CAMERA_VSP; |
| 2343 | if (ep.bus.parallel.flags & V4L2_MBUS_PCLK_SAMPLE_RISING) |
| 2344 | pcdev->platform_flags |= PXA_CAMERA_PCLK_EN | PXA_CAMERA_PCP; |
| 2345 | if (ep.bus.parallel.flags & V4L2_MBUS_PCLK_SAMPLE_FALLING) |
| 2346 | pcdev->platform_flags |= PXA_CAMERA_PCLK_EN; |
| 2347 | |
| 2348 | asd->match_type = V4L2_ASYNC_MATCH_FWNODE; |
| 2349 | remote = of_graph_get_remote_port_parent(np); |
| 2350 | if (remote) |
| 2351 | asd->match.fwnode = of_fwnode_handle(remote); |
| 2352 | else |
| 2353 | dev_notice(dev, "no remote for %pOF\n", np); |
| 2354 | |
| 2355 | out: |
| 2356 | of_node_put(np); |
| 2357 | |
| 2358 | return err; |
| 2359 | } |
| 2360 | |
| 2361 | static int pxa_camera_probe(struct platform_device *pdev) |
| 2362 | { |
| 2363 | struct pxa_camera_dev *pcdev; |
| 2364 | struct resource *res; |
| 2365 | void __iomem *base; |
| 2366 | struct dma_slave_config config = { |
| 2367 | .src_addr_width = 0, |
| 2368 | .src_maxburst = 8, |
| 2369 | .direction = DMA_DEV_TO_MEM, |
| 2370 | }; |
| 2371 | char clk_name[V4L2_CLK_NAME_SIZE]; |
| 2372 | int irq; |
| 2373 | int err = 0, i; |
| 2374 | |
| 2375 | res = platform_get_resource(pdev, IORESOURCE_MEM, 0); |
| 2376 | irq = platform_get_irq(pdev, 0); |
| 2377 | if (!res || irq < 0) |
| 2378 | return -ENODEV; |
| 2379 | |
| 2380 | pcdev = devm_kzalloc(&pdev->dev, sizeof(*pcdev), GFP_KERNEL); |
| 2381 | if (!pcdev) { |
| 2382 | dev_err(&pdev->dev, "Could not allocate pcdev\n"); |
| 2383 | return -ENOMEM; |
| 2384 | } |
| 2385 | |
| 2386 | pcdev->clk = devm_clk_get(&pdev->dev, NULL); |
| 2387 | if (IS_ERR(pcdev->clk)) |
| 2388 | return PTR_ERR(pcdev->clk); |
| 2389 | |
| 2390 | pcdev->res = res; |
| 2391 | |
| 2392 | pcdev->pdata = pdev->dev.platform_data; |
| 2393 | if (pcdev->pdata) { |
| 2394 | pcdev->platform_flags = pcdev->pdata->flags; |
| 2395 | pcdev->mclk = pcdev->pdata->mclk_10khz * 10000; |
| 2396 | pcdev->asd.match_type = V4L2_ASYNC_MATCH_I2C; |
| 2397 | pcdev->asd.match.i2c.adapter_id = |
| 2398 | pcdev->pdata->sensor_i2c_adapter_id; |
| 2399 | pcdev->asd.match.i2c.address = pcdev->pdata->sensor_i2c_address; |
| 2400 | } else if (pdev->dev.of_node) { |
| 2401 | err = pxa_camera_pdata_from_dt(&pdev->dev, pcdev, &pcdev->asd); |
| 2402 | } else { |
| 2403 | return -ENODEV; |
| 2404 | } |
| 2405 | if (err < 0) |
| 2406 | return err; |
| 2407 | |
| 2408 | if (!(pcdev->platform_flags & (PXA_CAMERA_DATAWIDTH_8 | |
| 2409 | PXA_CAMERA_DATAWIDTH_9 | PXA_CAMERA_DATAWIDTH_10))) { |
| 2410 | /* |
| 2411 | * Platform hasn't set available data widths. This is bad. |
| 2412 | * Warn and use a default. |
| 2413 | */ |
| 2414 | dev_warn(&pdev->dev, "WARNING! Platform hasn't set available data widths, using default 10 bit\n"); |
| 2415 | pcdev->platform_flags |= PXA_CAMERA_DATAWIDTH_10; |
| 2416 | } |
| 2417 | if (pcdev->platform_flags & PXA_CAMERA_DATAWIDTH_8) |
| 2418 | pcdev->width_flags = 1 << 7; |
| 2419 | if (pcdev->platform_flags & PXA_CAMERA_DATAWIDTH_9) |
| 2420 | pcdev->width_flags |= 1 << 8; |
| 2421 | if (pcdev->platform_flags & PXA_CAMERA_DATAWIDTH_10) |
| 2422 | pcdev->width_flags |= 1 << 9; |
| 2423 | if (!pcdev->mclk) { |
| 2424 | dev_warn(&pdev->dev, |
| 2425 | "mclk == 0! Please, fix your platform data. Using default 20MHz\n"); |
| 2426 | pcdev->mclk = 20000000; |
| 2427 | } |
| 2428 | |
| 2429 | pcdev->mclk_divisor = mclk_get_divisor(pdev, pcdev); |
| 2430 | |
| 2431 | INIT_LIST_HEAD(&pcdev->capture); |
| 2432 | spin_lock_init(&pcdev->lock); |
| 2433 | mutex_init(&pcdev->mlock); |
| 2434 | |
| 2435 | /* |
| 2436 | * Request the regions. |
| 2437 | */ |
| 2438 | base = devm_ioremap_resource(&pdev->dev, res); |
| 2439 | if (IS_ERR(base)) |
| 2440 | return PTR_ERR(base); |
| 2441 | |
| 2442 | pcdev->irq = irq; |
| 2443 | pcdev->base = base; |
| 2444 | |
| 2445 | /* request dma */ |
| 2446 | pcdev->dma_chans[0] = dma_request_slave_channel(&pdev->dev, "CI_Y"); |
| 2447 | if (!pcdev->dma_chans[0]) { |
| 2448 | dev_err(&pdev->dev, "Can't request DMA for Y\n"); |
| 2449 | return -ENODEV; |
| 2450 | } |
| 2451 | |
| 2452 | pcdev->dma_chans[1] = dma_request_slave_channel(&pdev->dev, "CI_U"); |
| 2453 | if (!pcdev->dma_chans[1]) { |
| 2454 | dev_err(&pdev->dev, "Can't request DMA for Y\n"); |
| 2455 | err = -ENODEV; |
| 2456 | goto exit_free_dma_y; |
| 2457 | } |
| 2458 | |
| 2459 | pcdev->dma_chans[2] = dma_request_slave_channel(&pdev->dev, "CI_V"); |
| 2460 | if (!pcdev->dma_chans[2]) { |
| 2461 | dev_err(&pdev->dev, "Can't request DMA for V\n"); |
| 2462 | err = -ENODEV; |
| 2463 | goto exit_free_dma_u; |
| 2464 | } |
| 2465 | |
| 2466 | for (i = 0; i < 3; i++) { |
| 2467 | config.src_addr = pcdev->res->start + CIBR0 + i * 8; |
| 2468 | err = dmaengine_slave_config(pcdev->dma_chans[i], &config); |
| 2469 | if (err < 0) { |
| 2470 | dev_err(&pdev->dev, "dma slave config failed: %d\n", |
| 2471 | err); |
| 2472 | goto exit_free_dma; |
| 2473 | } |
| 2474 | } |
| 2475 | |
| 2476 | /* request irq */ |
| 2477 | err = devm_request_irq(&pdev->dev, pcdev->irq, pxa_camera_irq, 0, |
| 2478 | PXA_CAM_DRV_NAME, pcdev); |
| 2479 | if (err) { |
| 2480 | dev_err(&pdev->dev, "Camera interrupt register failed\n"); |
| 2481 | goto exit_free_dma; |
| 2482 | } |
| 2483 | |
| 2484 | tasklet_init(&pcdev->task_eof, pxa_camera_eof, (unsigned long)pcdev); |
| 2485 | |
| 2486 | pxa_camera_activate(pcdev); |
| 2487 | |
| 2488 | dev_set_drvdata(&pdev->dev, pcdev); |
| 2489 | err = v4l2_device_register(&pdev->dev, &pcdev->v4l2_dev); |
| 2490 | if (err) |
| 2491 | goto exit_deactivate; |
| 2492 | |
| 2493 | v4l2_async_notifier_init(&pcdev->notifier); |
| 2494 | |
| 2495 | err = v4l2_async_notifier_add_subdev(&pcdev->notifier, &pcdev->asd); |
| 2496 | if (err) { |
| 2497 | fwnode_handle_put(pcdev->asd.match.fwnode); |
| 2498 | goto exit_free_v4l2dev; |
| 2499 | } |
| 2500 | |
| 2501 | pcdev->notifier.ops = &pxa_camera_sensor_ops; |
| 2502 | |
| 2503 | if (!of_have_populated_dt()) |
| 2504 | pcdev->asd.match_type = V4L2_ASYNC_MATCH_I2C; |
| 2505 | |
| 2506 | err = pxa_camera_init_videobuf2(pcdev); |
| 2507 | if (err) |
| 2508 | goto exit_notifier_cleanup; |
| 2509 | |
| 2510 | if (pcdev->mclk) { |
| 2511 | v4l2_clk_name_i2c(clk_name, sizeof(clk_name), |
| 2512 | pcdev->asd.match.i2c.adapter_id, |
| 2513 | pcdev->asd.match.i2c.address); |
| 2514 | |
| 2515 | pcdev->mclk_clk = v4l2_clk_register(&pxa_camera_mclk_ops, |
| 2516 | clk_name, NULL); |
| 2517 | if (IS_ERR(pcdev->mclk_clk)) { |
| 2518 | err = PTR_ERR(pcdev->mclk_clk); |
| 2519 | goto exit_notifier_cleanup; |
| 2520 | } |
| 2521 | } |
| 2522 | |
| 2523 | err = v4l2_async_notifier_register(&pcdev->v4l2_dev, &pcdev->notifier); |
| 2524 | if (err) |
| 2525 | goto exit_free_clk; |
| 2526 | |
| 2527 | return 0; |
| 2528 | exit_free_clk: |
| 2529 | v4l2_clk_unregister(pcdev->mclk_clk); |
| 2530 | exit_notifier_cleanup: |
| 2531 | v4l2_async_notifier_cleanup(&pcdev->notifier); |
| 2532 | exit_free_v4l2dev: |
| 2533 | v4l2_device_unregister(&pcdev->v4l2_dev); |
| 2534 | exit_deactivate: |
| 2535 | pxa_camera_deactivate(pcdev); |
| 2536 | exit_free_dma: |
| 2537 | dma_release_channel(pcdev->dma_chans[2]); |
| 2538 | exit_free_dma_u: |
| 2539 | dma_release_channel(pcdev->dma_chans[1]); |
| 2540 | exit_free_dma_y: |
| 2541 | dma_release_channel(pcdev->dma_chans[0]); |
| 2542 | return err; |
| 2543 | } |
| 2544 | |
| 2545 | static int pxa_camera_remove(struct platform_device *pdev) |
| 2546 | { |
| 2547 | struct pxa_camera_dev *pcdev = dev_get_drvdata(&pdev->dev); |
| 2548 | |
| 2549 | pxa_camera_deactivate(pcdev); |
| 2550 | dma_release_channel(pcdev->dma_chans[0]); |
| 2551 | dma_release_channel(pcdev->dma_chans[1]); |
| 2552 | dma_release_channel(pcdev->dma_chans[2]); |
| 2553 | |
| 2554 | v4l2_async_notifier_unregister(&pcdev->notifier); |
| 2555 | v4l2_async_notifier_cleanup(&pcdev->notifier); |
| 2556 | |
| 2557 | if (pcdev->mclk_clk) { |
| 2558 | v4l2_clk_unregister(pcdev->mclk_clk); |
| 2559 | pcdev->mclk_clk = NULL; |
| 2560 | } |
| 2561 | |
| 2562 | v4l2_device_unregister(&pcdev->v4l2_dev); |
| 2563 | |
| 2564 | dev_info(&pdev->dev, "PXA Camera driver unloaded\n"); |
| 2565 | |
| 2566 | return 0; |
| 2567 | } |
| 2568 | |
| 2569 | static const struct dev_pm_ops pxa_camera_pm = { |
| 2570 | .suspend = pxa_camera_suspend, |
| 2571 | .resume = pxa_camera_resume, |
| 2572 | }; |
| 2573 | |
| 2574 | static const struct of_device_id pxa_camera_of_match[] = { |
| 2575 | { .compatible = "marvell,pxa270-qci", }, |
| 2576 | {}, |
| 2577 | }; |
| 2578 | MODULE_DEVICE_TABLE(of, pxa_camera_of_match); |
| 2579 | |
| 2580 | static struct platform_driver pxa_camera_driver = { |
| 2581 | .driver = { |
| 2582 | .name = PXA_CAM_DRV_NAME, |
| 2583 | .pm = &pxa_camera_pm, |
| 2584 | .of_match_table = of_match_ptr(pxa_camera_of_match), |
| 2585 | }, |
| 2586 | .probe = pxa_camera_probe, |
| 2587 | .remove = pxa_camera_remove, |
| 2588 | }; |
| 2589 | |
| 2590 | module_platform_driver(pxa_camera_driver); |
| 2591 | |
| 2592 | MODULE_DESCRIPTION("PXA27x SoC Camera Host driver"); |
| 2593 | MODULE_AUTHOR("Guennadi Liakhovetski <kernel@pengutronix.de>"); |
| 2594 | MODULE_LICENSE("GPL"); |
| 2595 | MODULE_VERSION(PXA_CAM_VERSION); |
| 2596 | MODULE_ALIAS("platform:" PXA_CAM_DRV_NAME); |