blob: 2673890c76900ca66a3d752e40d6d1e32c4fdee0 [file] [log] [blame]
b.liue9582032025-04-17 19:18:16 +08001// SPDX-License-Identifier: GPL-2.0-only
2/*
3 * Copyright (c) 2014-2015 MediaTek Inc.
4 * Author: Chaotian.Jing <chaotian.jing@mediatek.com>
5 */
6
7#include <linux/module.h>
8#include <linux/clk.h>
9#include <linux/delay.h>
10#include <linux/dma-mapping.h>
11#include <linux/ioport.h>
12#include <linux/irq.h>
13#include <linux/of_address.h>
14#include <linux/of_device.h>
15#include <linux/of_irq.h>
16#include <linux/of_gpio.h>
17#include <linux/pinctrl/consumer.h>
18#include <linux/platform_device.h>
19#include <linux/pm.h>
20#include <linux/pm_runtime.h>
21#include <linux/regulator/consumer.h>
22#include <linux/slab.h>
23#include <linux/spinlock.h>
24#include <linux/interrupt.h>
25#include <linux/reset.h>
26
27#include <linux/mmc/card.h>
28#include <linux/mmc/core.h>
29#include <linux/mmc/host.h>
30#include <linux/mmc/mmc.h>
31#include <linux/mmc/sd.h>
32#include <linux/mmc/sdio.h>
33#include <linux/mmc/slot-gpio.h>
34
35#define MAX_BD_NUM 1024
36
37/*--------------------------------------------------------------------------*/
38/* Common Definition */
39/*--------------------------------------------------------------------------*/
40#define MSDC_BUS_1BITS 0x0
41#define MSDC_BUS_4BITS 0x1
42#define MSDC_BUS_8BITS 0x2
43
44#define MSDC_BURST_64B 0x6
45
46/*--------------------------------------------------------------------------*/
47/* Register Offset */
48/*--------------------------------------------------------------------------*/
49#define MSDC_CFG 0x0
50#define MSDC_IOCON 0x04
51#define MSDC_PS 0x08
52#define MSDC_INT 0x0c
53#define MSDC_INTEN 0x10
54#define MSDC_FIFOCS 0x14
55#define SDC_CFG 0x30
56#define SDC_CMD 0x34
57#define SDC_ARG 0x38
58#define SDC_STS 0x3c
59#define SDC_RESP0 0x40
60#define SDC_RESP1 0x44
61#define SDC_RESP2 0x48
62#define SDC_RESP3 0x4c
63#define SDC_BLK_NUM 0x50
64#define SDC_ADV_CFG0 0x64
65#define EMMC_IOCON 0x7c
66#define SDC_ACMD_RESP 0x80
67#define DMA_SA_H4BIT 0x8c
68#define MSDC_DMA_SA 0x90
69#define MSDC_DMA_CTRL 0x98
70#define MSDC_DMA_CFG 0x9c
71#define MSDC_PATCH_BIT 0xb0
72#define MSDC_PATCH_BIT1 0xb4
73#define MSDC_PATCH_BIT2 0xb8
74#define MSDC_PAD_TUNE 0xec
75#define MSDC_PAD_TUNE0 0xf0
76#define PAD_DS_TUNE 0x188
77#define PAD_CMD_TUNE 0x18c
78#define EMMC50_CFG0 0x208
79#define EMMC50_CFG3 0x220
80#define SDC_FIFO_CFG 0x228
81
82/*--------------------------------------------------------------------------*/
83/* Top Pad Register Offset */
84/*--------------------------------------------------------------------------*/
85#define EMMC_TOP_CONTROL 0x00
86#define EMMC_TOP_CMD 0x04
87#define EMMC50_PAD_DS_TUNE 0x0c
88
89/*--------------------------------------------------------------------------*/
90/* Register Mask */
91/*--------------------------------------------------------------------------*/
92
93/* MSDC_CFG mask */
94#define MSDC_CFG_MODE (0x1 << 0) /* RW */
95#define MSDC_CFG_CKPDN (0x1 << 1) /* RW */
96#define MSDC_CFG_RST (0x1 << 2) /* RW */
97#define MSDC_CFG_PIO (0x1 << 3) /* RW */
98#define MSDC_CFG_CKDRVEN (0x1 << 4) /* RW */
99#define MSDC_CFG_BV18SDT (0x1 << 5) /* RW */
100#define MSDC_CFG_BV18PSS (0x1 << 6) /* R */
101#define MSDC_CFG_CKSTB (0x1 << 7) /* R */
102#define MSDC_CFG_CKDIV (0xff << 8) /* RW */
103#define MSDC_CFG_CKMOD (0x3 << 16) /* RW */
104#define MSDC_CFG_HS400_CK_MODE (0x1 << 18) /* RW */
105#define MSDC_CFG_HS400_CK_MODE_EXTRA (0x1 << 22) /* RW */
106#define MSDC_CFG_CKDIV_EXTRA (0xfff << 8) /* RW */
107#define MSDC_CFG_CKMOD_EXTRA (0x3 << 20) /* RW */
108
109/* MSDC_IOCON mask */
110#define MSDC_IOCON_SDR104CKS (0x1 << 0) /* RW */
111#define MSDC_IOCON_RSPL (0x1 << 1) /* RW */
112#define MSDC_IOCON_DSPL (0x1 << 2) /* RW */
113#define MSDC_IOCON_DDLSEL (0x1 << 3) /* RW */
114#define MSDC_IOCON_DDR50CKD (0x1 << 4) /* RW */
115#define MSDC_IOCON_DSPLSEL (0x1 << 5) /* RW */
116#define MSDC_IOCON_W_DSPL (0x1 << 8) /* RW */
117#define MSDC_IOCON_D0SPL (0x1 << 16) /* RW */
118#define MSDC_IOCON_D1SPL (0x1 << 17) /* RW */
119#define MSDC_IOCON_D2SPL (0x1 << 18) /* RW */
120#define MSDC_IOCON_D3SPL (0x1 << 19) /* RW */
121#define MSDC_IOCON_D4SPL (0x1 << 20) /* RW */
122#define MSDC_IOCON_D5SPL (0x1 << 21) /* RW */
123#define MSDC_IOCON_D6SPL (0x1 << 22) /* RW */
124#define MSDC_IOCON_D7SPL (0x1 << 23) /* RW */
125#define MSDC_IOCON_RISCSZ (0x3 << 24) /* RW */
126
127/* MSDC_PS mask */
128#define MSDC_PS_CDEN (0x1 << 0) /* RW */
129#define MSDC_PS_CDSTS (0x1 << 1) /* R */
130#define MSDC_PS_CDDEBOUNCE (0xf << 12) /* RW */
131#define MSDC_PS_DAT (0xff << 16) /* R */
132#define MSDC_PS_CMD (0x1 << 24) /* R */
133#define MSDC_PS_WP (0x1 << 31) /* R */
134
135/* MSDC_INT mask */
136#define MSDC_INT_MMCIRQ (0x1 << 0) /* W1C */
137#define MSDC_INT_CDSC (0x1 << 1) /* W1C */
138#define MSDC_INT_ACMDRDY (0x1 << 3) /* W1C */
139#define MSDC_INT_ACMDTMO (0x1 << 4) /* W1C */
140#define MSDC_INT_ACMDCRCERR (0x1 << 5) /* W1C */
141#define MSDC_INT_DMAQ_EMPTY (0x1 << 6) /* W1C */
142#define MSDC_INT_SDIOIRQ (0x1 << 7) /* W1C */
143#define MSDC_INT_CMDRDY (0x1 << 8) /* W1C */
144#define MSDC_INT_CMDTMO (0x1 << 9) /* W1C */
145#define MSDC_INT_RSPCRCERR (0x1 << 10) /* W1C */
146#define MSDC_INT_CSTA (0x1 << 11) /* R */
147#define MSDC_INT_XFER_COMPL (0x1 << 12) /* W1C */
148#define MSDC_INT_DXFER_DONE (0x1 << 13) /* W1C */
149#define MSDC_INT_DATTMO (0x1 << 14) /* W1C */
150#define MSDC_INT_DATCRCERR (0x1 << 15) /* W1C */
151#define MSDC_INT_ACMD19_DONE (0x1 << 16) /* W1C */
152#define MSDC_INT_DMA_BDCSERR (0x1 << 17) /* W1C */
153#define MSDC_INT_DMA_GPDCSERR (0x1 << 18) /* W1C */
154#define MSDC_INT_DMA_PROTECT (0x1 << 19) /* W1C */
155
156/* MSDC_INTEN mask */
157#define MSDC_INTEN_MMCIRQ (0x1 << 0) /* RW */
158#define MSDC_INTEN_CDSC (0x1 << 1) /* RW */
159#define MSDC_INTEN_ACMDRDY (0x1 << 3) /* RW */
160#define MSDC_INTEN_ACMDTMO (0x1 << 4) /* RW */
161#define MSDC_INTEN_ACMDCRCERR (0x1 << 5) /* RW */
162#define MSDC_INTEN_DMAQ_EMPTY (0x1 << 6) /* RW */
163#define MSDC_INTEN_SDIOIRQ (0x1 << 7) /* RW */
164#define MSDC_INTEN_CMDRDY (0x1 << 8) /* RW */
165#define MSDC_INTEN_CMDTMO (0x1 << 9) /* RW */
166#define MSDC_INTEN_RSPCRCERR (0x1 << 10) /* RW */
167#define MSDC_INTEN_CSTA (0x1 << 11) /* RW */
168#define MSDC_INTEN_XFER_COMPL (0x1 << 12) /* RW */
169#define MSDC_INTEN_DXFER_DONE (0x1 << 13) /* RW */
170#define MSDC_INTEN_DATTMO (0x1 << 14) /* RW */
171#define MSDC_INTEN_DATCRCERR (0x1 << 15) /* RW */
172#define MSDC_INTEN_ACMD19_DONE (0x1 << 16) /* RW */
173#define MSDC_INTEN_DMA_BDCSERR (0x1 << 17) /* RW */
174#define MSDC_INTEN_DMA_GPDCSERR (0x1 << 18) /* RW */
175#define MSDC_INTEN_DMA_PROTECT (0x1 << 19) /* RW */
176
177/* MSDC_FIFOCS mask */
178#define MSDC_FIFOCS_RXCNT (0xff << 0) /* R */
179#define MSDC_FIFOCS_TXCNT (0xff << 16) /* R */
180#define MSDC_FIFOCS_CLR (0x1 << 31) /* RW */
181
182/* SDC_CFG mask */
183#define SDC_CFG_SDIOINTWKUP (0x1 << 0) /* RW */
184#define SDC_CFG_INSWKUP (0x1 << 1) /* RW */
185#define SDC_CFG_BUSWIDTH (0x3 << 16) /* RW */
186#define SDC_CFG_SDIO (0x1 << 19) /* RW */
187#define SDC_CFG_SDIOIDE (0x1 << 20) /* RW */
188#define SDC_CFG_INTATGAP (0x1 << 21) /* RW */
189#define SDC_CFG_DTOC (0xff << 24) /* RW */
190
191/* SDC_STS mask */
192#define SDC_STS_SDCBUSY (0x1 << 0) /* RW */
193#define SDC_STS_CMDBUSY (0x1 << 1) /* RW */
194#define SDC_STS_SWR_COMPL (0x1 << 31) /* RW */
195
196#define SDC_DAT1_IRQ_TRIGGER (0x1 << 19) /* RW */
197/* SDC_ADV_CFG0 mask */
198#define SDC_RX_ENHANCE_EN (0x1 << 20) /* RW */
199
200/* DMA_SA_H4BIT mask */
201#define DMA_ADDR_HIGH_4BIT (0xf << 0) /* RW */
202
203/* MSDC_DMA_CTRL mask */
204#define MSDC_DMA_CTRL_START (0x1 << 0) /* W */
205#define MSDC_DMA_CTRL_STOP (0x1 << 1) /* W */
206#define MSDC_DMA_CTRL_RESUME (0x1 << 2) /* W */
207#define MSDC_DMA_CTRL_MODE (0x1 << 8) /* RW */
208#define MSDC_DMA_CTRL_LASTBUF (0x1 << 10) /* RW */
209#define MSDC_DMA_CTRL_BRUSTSZ (0x7 << 12) /* RW */
210
211/* MSDC_DMA_CFG mask */
212#define MSDC_DMA_CFG_STS (0x1 << 0) /* R */
213#define MSDC_DMA_CFG_DECSEN (0x1 << 1) /* RW */
214#define MSDC_DMA_CFG_AHBHPROT2 (0x2 << 8) /* RW */
215#define MSDC_DMA_CFG_ACTIVEEN (0x2 << 12) /* RW */
216#define MSDC_DMA_CFG_CS12B16B (0x1 << 16) /* RW */
217
218/* MSDC_PATCH_BIT mask */
219#define MSDC_PATCH_BIT_ODDSUPP (0x1 << 1) /* RW */
220#define MSDC_INT_DAT_LATCH_CK_SEL (0x7 << 7)
221#define MSDC_CKGEN_MSDC_DLY_SEL (0x1f << 10)
222#define MSDC_PATCH_BIT_IODSSEL (0x1 << 16) /* RW */
223#define MSDC_PATCH_BIT_IOINTSEL (0x1 << 17) /* RW */
224#define MSDC_PATCH_BIT_BUSYDLY (0xf << 18) /* RW */
225#define MSDC_PATCH_BIT_WDOD (0xf << 22) /* RW */
226#define MSDC_PATCH_BIT_IDRTSEL (0x1 << 26) /* RW */
227#define MSDC_PATCH_BIT_CMDFSEL (0x1 << 27) /* RW */
228#define MSDC_PATCH_BIT_INTDLSEL (0x1 << 28) /* RW */
229#define MSDC_PATCH_BIT_SPCPUSH (0x1 << 29) /* RW */
230#define MSDC_PATCH_BIT_DECRCTMO (0x1 << 30) /* RW */
231
232#define MSDC_PATCH_BIT1_CMDTA (0x7 << 3) /* RW */
233#define MSDC_PATCH_BIT1_STOP_DLY (0xf << 8) /* RW */
234
235#define MSDC_PATCH_BIT2_CFGRESP (0x1 << 15) /* RW */
236#define MSDC_PATCH_BIT2_CFGCRCSTS (0x1 << 28) /* RW */
237#define MSDC_PB2_SUPPORT_64G (0x1 << 1) /* RW */
238#define MSDC_PB2_RESPWAIT (0x3 << 2) /* RW */
239#define MSDC_PB2_RESPSTSENSEL (0x7 << 16) /* RW */
240#define MSDC_PB2_CRCSTSENSEL (0x7 << 29) /* RW */
241
242#define MSDC_PAD_TUNE_DATWRDLY (0x1f << 0) /* RW */
243#define MSDC_PAD_TUNE_DATRRDLY (0x1f << 8) /* RW */
244#define MSDC_PAD_TUNE_CMDRDLY (0x1f << 16) /* RW */
245#define MSDC_PAD_TUNE_CMDRRDLY (0x1f << 22) /* RW */
246#define MSDC_PAD_TUNE_CLKTDLY (0x1f << 27) /* RW */
247#define MSDC_PAD_TUNE_RXDLYSEL (0x1 << 15) /* RW */
248#define MSDC_PAD_TUNE_RD_SEL (0x1 << 13) /* RW */
249#define MSDC_PAD_TUNE_CMD_SEL (0x1 << 21) /* RW */
250
251#define PAD_DS_TUNE_DLY1 (0x1f << 2) /* RW */
252#define PAD_DS_TUNE_DLY2 (0x1f << 7) /* RW */
253#define PAD_DS_TUNE_DLY3 (0x1f << 12) /* RW */
254
255#define PAD_CMD_TUNE_RX_DLY3 (0x1f << 1) /* RW */
256
257#define EMMC50_CFG_PADCMD_LATCHCK (0x1 << 0) /* RW */
258#define EMMC50_CFG_CRCSTS_EDGE (0x1 << 3) /* RW */
259#define EMMC50_CFG_CFCSTS_SEL (0x1 << 4) /* RW */
260
261#define EMMC50_CFG3_OUTS_WR (0x1f << 0) /* RW */
262
263#define SDC_FIFO_CFG_WRVALIDSEL (0x1 << 24) /* RW */
264#define SDC_FIFO_CFG_RDVALIDSEL (0x1 << 25) /* RW */
265
266/* EMMC_TOP_CONTROL mask */
267#define PAD_RXDLY_SEL (0x1 << 0) /* RW */
268#define DELAY_EN (0x1 << 1) /* RW */
269#define PAD_DAT_RD_RXDLY2 (0x1f << 2) /* RW */
270#define PAD_DAT_RD_RXDLY (0x1f << 7) /* RW */
271#define PAD_DAT_RD_RXDLY2_SEL (0x1 << 12) /* RW */
272#define PAD_DAT_RD_RXDLY_SEL (0x1 << 13) /* RW */
273#define DATA_K_VALUE_SEL (0x1 << 14) /* RW */
274#define SDC_RX_ENH_EN (0x1 << 15) /* TW */
275
276/* EMMC_TOP_CMD mask */
277#define PAD_CMD_RXDLY2 (0x1f << 0) /* RW */
278#define PAD_CMD_RXDLY (0x1f << 5) /* RW */
279#define PAD_CMD_RD_RXDLY2_SEL (0x1 << 10) /* RW */
280#define PAD_CMD_RD_RXDLY_SEL (0x1 << 11) /* RW */
281#define PAD_CMD_TX_DLY (0x1f << 12) /* RW */
282
283#define REQ_CMD_EIO (0x1 << 0)
284#define REQ_CMD_TMO (0x1 << 1)
285#define REQ_DAT_ERR (0x1 << 2)
286#define REQ_STOP_EIO (0x1 << 3)
287#define REQ_STOP_TMO (0x1 << 4)
288#define REQ_CMD_BUSY (0x1 << 5)
289
290#define MSDC_PREPARE_FLAG (0x1 << 0)
291#define MSDC_ASYNC_FLAG (0x1 << 1)
292#define MSDC_MMAP_FLAG (0x1 << 2)
293
294#define MTK_MMC_AUTOSUSPEND_DELAY 50
295#define CMD_TIMEOUT (HZ/10 * 5) /* 100ms x5 */
296#define DAT_TIMEOUT (HZ * 5) /* 1000ms x5 */
297
298#define DEFAULT_DEBOUNCE (8) /* 8 cycles CD debounce */
299
300#define PAD_DELAY_MAX 32 /* PAD delay cells */
301/*--------------------------------------------------------------------------*/
302/* Descriptor Structure */
303/*--------------------------------------------------------------------------*/
304struct mt_gpdma_desc {
305 u32 gpd_info;
306#define GPDMA_DESC_HWO (0x1 << 0)
307#define GPDMA_DESC_BDP (0x1 << 1)
308#define GPDMA_DESC_CHECKSUM (0xff << 8) /* bit8 ~ bit15 */
309#define GPDMA_DESC_INT (0x1 << 16)
310#define GPDMA_DESC_NEXT_H4 (0xf << 24)
311#define GPDMA_DESC_PTR_H4 (0xf << 28)
312 u32 next;
313 u32 ptr;
314 u32 gpd_data_len;
315#define GPDMA_DESC_BUFLEN (0xffff) /* bit0 ~ bit15 */
316#define GPDMA_DESC_EXTLEN (0xff << 16) /* bit16 ~ bit23 */
317 u32 arg;
318 u32 blknum;
319 u32 cmd;
320};
321
322struct mt_bdma_desc {
323 u32 bd_info;
324#define BDMA_DESC_EOL (0x1 << 0)
325#define BDMA_DESC_CHECKSUM (0xff << 8) /* bit8 ~ bit15 */
326#define BDMA_DESC_BLKPAD (0x1 << 17)
327#define BDMA_DESC_DWPAD (0x1 << 18)
328#define BDMA_DESC_NEXT_H4 (0xf << 24)
329#define BDMA_DESC_PTR_H4 (0xf << 28)
330 u32 next;
331 u32 ptr;
332 u32 bd_data_len;
333#define BDMA_DESC_BUFLEN (0xffff) /* bit0 ~ bit15 */
334#define BDMA_DESC_BUFLEN_EXT (0xffffff) /* bit0 ~ bit23 */
335};
336
337struct msdc_dma {
338 struct scatterlist *sg; /* I/O scatter list */
339 struct mt_gpdma_desc *gpd; /* pointer to gpd array */
340 struct mt_bdma_desc *bd; /* pointer to bd array */
341 dma_addr_t gpd_addr; /* the physical address of gpd array */
342 dma_addr_t bd_addr; /* the physical address of bd array */
343};
344
345struct msdc_save_para {
346 u32 msdc_cfg;
347 u32 iocon;
348 u32 sdc_cfg;
349 u32 pad_tune;
350 u32 patch_bit0;
351 u32 patch_bit1;
352 u32 patch_bit2;
353 u32 pad_ds_tune;
354 u32 pad_cmd_tune;
355 u32 emmc50_cfg0;
356 u32 emmc50_cfg3;
357 u32 sdc_fifo_cfg;
358 u32 emmc_top_control;
359 u32 emmc_top_cmd;
360 u32 emmc50_pad_ds_tune;
361};
362
363struct mtk_mmc_compatible {
364 u8 clk_div_bits;
365 bool hs400_tune; /* only used for MT8173 */
366 u32 pad_tune_reg;
367 bool async_fifo;
368 bool data_tune;
369 bool busy_check;
370 bool stop_clk_fix;
371 bool enhance_rx;
372 bool support_64g;
373 bool use_internal_cd;
374};
375
376struct msdc_tune_para {
377 u32 iocon;
378 u32 pad_tune;
379 u32 pad_cmd_tune;
380 u32 emmc_top_control;
381 u32 emmc_top_cmd;
382};
383
384struct msdc_delay_phase {
385 u8 maxlen;
386 u8 start;
387 u8 final_phase;
388};
389
390struct msdc_host {
391 struct device *dev;
392 const struct mtk_mmc_compatible *dev_comp;
393 struct mmc_host *mmc; /* mmc structure */
394 int cmd_rsp;
395
396 spinlock_t lock;
397 struct mmc_request *mrq;
398 struct mmc_command *cmd;
399 struct mmc_data *data;
400 int error;
401
402 void __iomem *base; /* host base address */
403 void __iomem *top_base; /* host top register base address */
404
405 struct msdc_dma dma; /* dma channel */
406 u64 dma_mask;
407
408 u32 timeout_ns; /* data timeout ns */
409 u32 timeout_clks; /* data timeout clks */
410
411 struct pinctrl *pinctrl;
412 struct pinctrl_state *pins_default;
413 struct pinctrl_state *pins_uhs;
414 struct delayed_work req_timeout;
415 int irq; /* host interrupt */
416 struct reset_control *reset;
417
418 struct clk *src_clk; /* msdc source clock */
419 struct clk *h_clk; /* msdc h_clk */
420 struct clk *bus_clk; /* bus clock which used to access register */
421 struct clk *src_clk_cg; /* msdc source clock control gate */
422 u32 mclk; /* mmc subsystem clock frequency */
423 u32 src_clk_freq; /* source clock frequency */
424 unsigned char timing;
425 bool vqmmc_enabled;
426 u32 latch_ck;
427 u32 hs400_ds_delay;
428 u32 hs200_cmd_int_delay; /* cmd internal delay for HS200/SDR104 */
429 u32 hs400_cmd_int_delay; /* cmd internal delay for HS400 */
430 bool hs400_cmd_resp_sel_rising;
431 /* cmd response sample selection for HS400 */
432 bool hs400_mode; /* current eMMC will run at hs400 mode */
433 bool internal_cd; /* Use internal card-detect logic */
434 struct msdc_save_para save_para; /* used when gate HCLK */
435 struct msdc_tune_para def_tune_para; /* default tune setting */
436 struct msdc_tune_para saved_tune_para; /* tune result of CMD21/CMD19 */
437};
438
439static const struct mtk_mmc_compatible mt8135_compat = {
440 .clk_div_bits = 8,
441 .hs400_tune = false,
442 .pad_tune_reg = MSDC_PAD_TUNE,
443 .async_fifo = false,
444 .data_tune = false,
445 .busy_check = false,
446 .stop_clk_fix = false,
447 .enhance_rx = false,
448 .support_64g = false,
449};
450
451static const struct mtk_mmc_compatible mt8173_compat = {
452 .clk_div_bits = 8,
453 .hs400_tune = true,
454 .pad_tune_reg = MSDC_PAD_TUNE,
455 .async_fifo = false,
456 .data_tune = false,
457 .busy_check = false,
458 .stop_clk_fix = false,
459 .enhance_rx = false,
460 .support_64g = false,
461};
462
463static const struct mtk_mmc_compatible mt8183_compat = {
464 .clk_div_bits = 12,
465 .hs400_tune = false,
466 .pad_tune_reg = MSDC_PAD_TUNE0,
467 .async_fifo = true,
468 .data_tune = true,
469 .busy_check = true,
470 .stop_clk_fix = true,
471 .enhance_rx = true,
472 .support_64g = true,
473};
474
475static const struct mtk_mmc_compatible mt2701_compat = {
476 .clk_div_bits = 12,
477 .hs400_tune = false,
478 .pad_tune_reg = MSDC_PAD_TUNE0,
479 .async_fifo = true,
480 .data_tune = true,
481 .busy_check = false,
482 .stop_clk_fix = false,
483 .enhance_rx = false,
484 .support_64g = false,
485};
486
487static const struct mtk_mmc_compatible mt2712_compat = {
488 .clk_div_bits = 12,
489 .hs400_tune = false,
490 .pad_tune_reg = MSDC_PAD_TUNE0,
491 .async_fifo = true,
492 .data_tune = true,
493 .busy_check = true,
494 .stop_clk_fix = true,
495 .enhance_rx = true,
496 .support_64g = true,
497};
498
499static const struct mtk_mmc_compatible mt7622_compat = {
500 .clk_div_bits = 12,
501 .hs400_tune = false,
502 .pad_tune_reg = MSDC_PAD_TUNE0,
503 .async_fifo = true,
504 .data_tune = true,
505 .busy_check = true,
506 .stop_clk_fix = true,
507 .enhance_rx = true,
508 .support_64g = false,
509};
510
511static const struct mtk_mmc_compatible mt8516_compat = {
512 .clk_div_bits = 12,
513 .hs400_tune = false,
514 .pad_tune_reg = MSDC_PAD_TUNE0,
515 .async_fifo = true,
516 .data_tune = true,
517 .busy_check = true,
518 .stop_clk_fix = true,
519};
520
521static const struct mtk_mmc_compatible mt7620_compat = {
522 .clk_div_bits = 8,
523 .hs400_tune = false,
524 .pad_tune_reg = MSDC_PAD_TUNE,
525 .async_fifo = false,
526 .data_tune = false,
527 .busy_check = false,
528 .stop_clk_fix = false,
529 .enhance_rx = false,
530 .use_internal_cd = true,
531};
532
533static const struct of_device_id msdc_of_ids[] = {
534 { .compatible = "mediatek,mt8135-mmc", .data = &mt8135_compat},
535 { .compatible = "mediatek,mt8173-mmc", .data = &mt8173_compat},
536 { .compatible = "mediatek,mt8183-mmc", .data = &mt8183_compat},
537 { .compatible = "mediatek,mt2701-mmc", .data = &mt2701_compat},
538 { .compatible = "mediatek,mt2712-mmc", .data = &mt2712_compat},
539 { .compatible = "mediatek,mt7622-mmc", .data = &mt7622_compat},
540 { .compatible = "mediatek,mt8516-mmc", .data = &mt8516_compat},
541 { .compatible = "mediatek,mt7620-mmc", .data = &mt7620_compat},
542 {}
543};
544MODULE_DEVICE_TABLE(of, msdc_of_ids);
545
546static void sdr_set_bits(void __iomem *reg, u32 bs)
547{
548 u32 val = readl(reg);
549
550 val |= bs;
551 writel(val, reg);
552}
553
554static void sdr_clr_bits(void __iomem *reg, u32 bs)
555{
556 u32 val = readl(reg);
557
558 val &= ~bs;
559 writel(val, reg);
560}
561
562static void sdr_set_field(void __iomem *reg, u32 field, u32 val)
563{
564 unsigned int tv = readl(reg);
565
566 tv &= ~field;
567 tv |= ((val) << (ffs((unsigned int)field) - 1));
568 writel(tv, reg);
569}
570
571static void sdr_get_field(void __iomem *reg, u32 field, u32 *val)
572{
573 unsigned int tv = readl(reg);
574
575 *val = ((tv & field) >> (ffs((unsigned int)field) - 1));
576}
577
578static void msdc_reset_hw(struct msdc_host *host)
579{
580 u32 val;
581
582 sdr_set_bits(host->base + MSDC_CFG, MSDC_CFG_RST);
583 while (readl(host->base + MSDC_CFG) & MSDC_CFG_RST)
584 cpu_relax();
585
586 sdr_set_bits(host->base + MSDC_FIFOCS, MSDC_FIFOCS_CLR);
587 while (readl(host->base + MSDC_FIFOCS) & MSDC_FIFOCS_CLR)
588 cpu_relax();
589
590 val = readl(host->base + MSDC_INT);
591 writel(val, host->base + MSDC_INT);
592}
593
594static void msdc_cmd_next(struct msdc_host *host,
595 struct mmc_request *mrq, struct mmc_command *cmd);
596
597static const u32 cmd_ints_mask = MSDC_INTEN_CMDRDY | MSDC_INTEN_RSPCRCERR |
598 MSDC_INTEN_CMDTMO | MSDC_INTEN_ACMDRDY |
599 MSDC_INTEN_ACMDCRCERR | MSDC_INTEN_ACMDTMO;
600static const u32 data_ints_mask = MSDC_INTEN_XFER_COMPL | MSDC_INTEN_DATTMO |
601 MSDC_INTEN_DATCRCERR | MSDC_INTEN_DMA_BDCSERR |
602 MSDC_INTEN_DMA_GPDCSERR | MSDC_INTEN_DMA_PROTECT;
603
604static u8 msdc_dma_calcs(u8 *buf, u32 len)
605{
606 u32 i, sum = 0;
607
608 for (i = 0; i < len; i++)
609 sum += buf[i];
610 return 0xff - (u8) sum;
611}
612
613static inline void msdc_dma_setup(struct msdc_host *host, struct msdc_dma *dma,
614 struct mmc_data *data)
615{
616 unsigned int j, dma_len;
617 dma_addr_t dma_address;
618 u32 dma_ctrl;
619 struct scatterlist *sg;
620 struct mt_gpdma_desc *gpd;
621 struct mt_bdma_desc *bd;
622
623 sg = data->sg;
624
625 gpd = dma->gpd;
626 bd = dma->bd;
627
628 /* modify gpd */
629 gpd->gpd_info |= GPDMA_DESC_HWO;
630 gpd->gpd_info |= GPDMA_DESC_BDP;
631 /* need to clear first. use these bits to calc checksum */
632 gpd->gpd_info &= ~GPDMA_DESC_CHECKSUM;
633 gpd->gpd_info |= msdc_dma_calcs((u8 *) gpd, 16) << 8;
634
635 /* modify bd */
636 for_each_sg(data->sg, sg, data->sg_count, j) {
637 dma_address = sg_dma_address(sg);
638 dma_len = sg_dma_len(sg);
639
640 /* init bd */
641 bd[j].bd_info &= ~BDMA_DESC_BLKPAD;
642 bd[j].bd_info &= ~BDMA_DESC_DWPAD;
643 bd[j].ptr = lower_32_bits(dma_address);
644 if (host->dev_comp->support_64g) {
645 bd[j].bd_info &= ~BDMA_DESC_PTR_H4;
646 bd[j].bd_info |= (upper_32_bits(dma_address) & 0xf)
647 << 28;
648 }
649
650 if (host->dev_comp->support_64g) {
651 bd[j].bd_data_len &= ~BDMA_DESC_BUFLEN_EXT;
652 bd[j].bd_data_len |= (dma_len & BDMA_DESC_BUFLEN_EXT);
653 } else {
654 bd[j].bd_data_len &= ~BDMA_DESC_BUFLEN;
655 bd[j].bd_data_len |= (dma_len & BDMA_DESC_BUFLEN);
656 }
657
658 if (j == data->sg_count - 1) /* the last bd */
659 bd[j].bd_info |= BDMA_DESC_EOL;
660 else
661 bd[j].bd_info &= ~BDMA_DESC_EOL;
662
663 /* checksume need to clear first */
664 bd[j].bd_info &= ~BDMA_DESC_CHECKSUM;
665 bd[j].bd_info |= msdc_dma_calcs((u8 *)(&bd[j]), 16) << 8;
666 }
667
668 sdr_set_field(host->base + MSDC_DMA_CFG, MSDC_DMA_CFG_DECSEN, 1);
669 dma_ctrl = readl_relaxed(host->base + MSDC_DMA_CTRL);
670 dma_ctrl &= ~(MSDC_DMA_CTRL_BRUSTSZ | MSDC_DMA_CTRL_MODE);
671 dma_ctrl |= (MSDC_BURST_64B << 12 | 1 << 8);
672 writel_relaxed(dma_ctrl, host->base + MSDC_DMA_CTRL);
673 if (host->dev_comp->support_64g)
674 sdr_set_field(host->base + DMA_SA_H4BIT, DMA_ADDR_HIGH_4BIT,
675 upper_32_bits(dma->gpd_addr) & 0xf);
676 writel(lower_32_bits(dma->gpd_addr), host->base + MSDC_DMA_SA);
677}
678
679static void msdc_prepare_data(struct msdc_host *host, struct mmc_request *mrq)
680{
681 struct mmc_data *data = mrq->data;
682
683 if (!(data->host_cookie & MSDC_PREPARE_FLAG)) {
684 data->host_cookie |= MSDC_PREPARE_FLAG;
685 data->sg_count = dma_map_sg(host->dev, data->sg, data->sg_len,
686 mmc_get_dma_dir(data));
687 }
688}
689
690static void msdc_unprepare_data(struct msdc_host *host, struct mmc_request *mrq)
691{
692 struct mmc_data *data = mrq->data;
693
694 if (data->host_cookie & MSDC_ASYNC_FLAG)
695 return;
696
697 if (data->host_cookie & MSDC_PREPARE_FLAG) {
698 dma_unmap_sg(host->dev, data->sg, data->sg_len,
699 mmc_get_dma_dir(data));
700 data->host_cookie &= ~MSDC_PREPARE_FLAG;
701 }
702}
703
704/* clock control primitives */
705static void msdc_set_timeout(struct msdc_host *host, u32 ns, u32 clks)
706{
707 u32 timeout, clk_ns;
708 u32 mode = 0;
709
710 host->timeout_ns = ns;
711 host->timeout_clks = clks;
712 if (host->mmc->actual_clock == 0) {
713 timeout = 0;
714 } else {
715 clk_ns = 1000000000UL / host->mmc->actual_clock;
716 timeout = (ns + clk_ns - 1) / clk_ns + clks;
717 /* in 1048576 sclk cycle unit */
718 timeout = (timeout + (0x1 << 20) - 1) >> 20;
719 if (host->dev_comp->clk_div_bits == 8)
720 sdr_get_field(host->base + MSDC_CFG,
721 MSDC_CFG_CKMOD, &mode);
722 else
723 sdr_get_field(host->base + MSDC_CFG,
724 MSDC_CFG_CKMOD_EXTRA, &mode);
725 /*DDR mode will double the clk cycles for data timeout */
726 timeout = mode >= 2 ? timeout * 2 : timeout;
727 timeout = timeout > 1 ? timeout - 1 : 0;
728 timeout = timeout > 255 ? 255 : timeout;
729 }
730 sdr_set_field(host->base + SDC_CFG, SDC_CFG_DTOC, timeout);
731}
732
733static void msdc_gate_clock(struct msdc_host *host)
734{
735 clk_disable_unprepare(host->src_clk_cg);
736 clk_disable_unprepare(host->src_clk);
737 clk_disable_unprepare(host->bus_clk);
738 clk_disable_unprepare(host->h_clk);
739}
740
741static void msdc_ungate_clock(struct msdc_host *host)
742{
743 clk_prepare_enable(host->h_clk);
744 clk_prepare_enable(host->bus_clk);
745 clk_prepare_enable(host->src_clk);
746 clk_prepare_enable(host->src_clk_cg);
747 while (!(readl(host->base + MSDC_CFG) & MSDC_CFG_CKSTB))
748 cpu_relax();
749}
750
751static void msdc_set_mclk(struct msdc_host *host, unsigned char timing, u32 hz)
752{
753 u32 mode;
754 u32 flags;
755 u32 div;
756 u32 sclk;
757 u32 tune_reg = host->dev_comp->pad_tune_reg;
758
759 if (!hz) {
760 dev_dbg(host->dev, "set mclk to 0\n");
761 host->mclk = 0;
762 host->mmc->actual_clock = 0;
763 sdr_clr_bits(host->base + MSDC_CFG, MSDC_CFG_CKPDN);
764 return;
765 }
766
767 flags = readl(host->base + MSDC_INTEN);
768 sdr_clr_bits(host->base + MSDC_INTEN, flags);
769 if (host->dev_comp->clk_div_bits == 8)
770 sdr_clr_bits(host->base + MSDC_CFG, MSDC_CFG_HS400_CK_MODE);
771 else
772 sdr_clr_bits(host->base + MSDC_CFG,
773 MSDC_CFG_HS400_CK_MODE_EXTRA);
774 if (timing == MMC_TIMING_UHS_DDR50 ||
775 timing == MMC_TIMING_MMC_DDR52 ||
776 timing == MMC_TIMING_MMC_HS400) {
777 if (timing == MMC_TIMING_MMC_HS400)
778 mode = 0x3;
779 else
780 mode = 0x2; /* ddr mode and use divisor */
781
782 if (hz >= (host->src_clk_freq >> 2)) {
783 div = 0; /* mean div = 1/4 */
784 sclk = host->src_clk_freq >> 2; /* sclk = clk / 4 */
785 } else {
786 div = (host->src_clk_freq + ((hz << 2) - 1)) / (hz << 2);
787 sclk = (host->src_clk_freq >> 2) / div;
788 div = (div >> 1);
789 }
790
791 if (timing == MMC_TIMING_MMC_HS400 &&
792 hz >= (host->src_clk_freq >> 1)) {
793 if (host->dev_comp->clk_div_bits == 8)
794 sdr_set_bits(host->base + MSDC_CFG,
795 MSDC_CFG_HS400_CK_MODE);
796 else
797 sdr_set_bits(host->base + MSDC_CFG,
798 MSDC_CFG_HS400_CK_MODE_EXTRA);
799 sclk = host->src_clk_freq >> 1;
800 div = 0; /* div is ignore when bit18 is set */
801 }
802 } else if (hz >= host->src_clk_freq) {
803 mode = 0x1; /* no divisor */
804 div = 0;
805 sclk = host->src_clk_freq;
806 } else {
807 mode = 0x0; /* use divisor */
808 if (hz >= (host->src_clk_freq >> 1)) {
809 div = 0; /* mean div = 1/2 */
810 sclk = host->src_clk_freq >> 1; /* sclk = clk / 2 */
811 } else {
812 div = (host->src_clk_freq + ((hz << 2) - 1)) / (hz << 2);
813 sclk = (host->src_clk_freq >> 2) / div;
814 }
815 }
816 sdr_clr_bits(host->base + MSDC_CFG, MSDC_CFG_CKPDN);
817 /*
818 * As src_clk/HCLK use the same bit to gate/ungate,
819 * So if want to only gate src_clk, need gate its parent(mux).
820 */
821 if (host->src_clk_cg)
822 clk_disable_unprepare(host->src_clk_cg);
823 else
824 clk_disable_unprepare(clk_get_parent(host->src_clk));
825 if (host->dev_comp->clk_div_bits == 8)
826 sdr_set_field(host->base + MSDC_CFG,
827 MSDC_CFG_CKMOD | MSDC_CFG_CKDIV,
828 (mode << 8) | div);
829 else
830 sdr_set_field(host->base + MSDC_CFG,
831 MSDC_CFG_CKMOD_EXTRA | MSDC_CFG_CKDIV_EXTRA,
832 (mode << 12) | div);
833 if (host->src_clk_cg)
834 clk_prepare_enable(host->src_clk_cg);
835 else
836 clk_prepare_enable(clk_get_parent(host->src_clk));
837
838 while (!(readl(host->base + MSDC_CFG) & MSDC_CFG_CKSTB))
839 cpu_relax();
840 sdr_set_bits(host->base + MSDC_CFG, MSDC_CFG_CKPDN);
841 host->mmc->actual_clock = sclk;
842 host->mclk = hz;
843 host->timing = timing;
844 /* need because clk changed. */
845 msdc_set_timeout(host, host->timeout_ns, host->timeout_clks);
846 sdr_set_bits(host->base + MSDC_INTEN, flags);
847
848 /*
849 * mmc_select_hs400() will drop to 50Mhz and High speed mode,
850 * tune result of hs200/200Mhz is not suitable for 50Mhz
851 */
852 if (host->mmc->actual_clock <= 52000000) {
853 writel(host->def_tune_para.iocon, host->base + MSDC_IOCON);
854 if (host->top_base) {
855 writel(host->def_tune_para.emmc_top_control,
856 host->top_base + EMMC_TOP_CONTROL);
857 writel(host->def_tune_para.emmc_top_cmd,
858 host->top_base + EMMC_TOP_CMD);
859 } else {
860 writel(host->def_tune_para.pad_tune,
861 host->base + tune_reg);
862 }
863 } else {
864 writel(host->saved_tune_para.iocon, host->base + MSDC_IOCON);
865 writel(host->saved_tune_para.pad_cmd_tune,
866 host->base + PAD_CMD_TUNE);
867 if (host->top_base) {
868 writel(host->saved_tune_para.emmc_top_control,
869 host->top_base + EMMC_TOP_CONTROL);
870 writel(host->saved_tune_para.emmc_top_cmd,
871 host->top_base + EMMC_TOP_CMD);
872 } else {
873 writel(host->saved_tune_para.pad_tune,
874 host->base + tune_reg);
875 }
876 }
877
878 if (timing == MMC_TIMING_MMC_HS400 &&
879 host->dev_comp->hs400_tune)
880 sdr_set_field(host->base + tune_reg,
881 MSDC_PAD_TUNE_CMDRRDLY,
882 host->hs400_cmd_int_delay);
883 dev_dbg(host->dev, "sclk: %d, timing: %d\n", host->mmc->actual_clock,
884 timing);
885}
886
887static inline u32 msdc_cmd_find_resp(struct msdc_host *host,
888 struct mmc_request *mrq, struct mmc_command *cmd)
889{
890 u32 resp;
891
892 switch (mmc_resp_type(cmd)) {
893 /* Actually, R1, R5, R6, R7 are the same */
894 case MMC_RSP_R1:
895 resp = 0x1;
896 break;
897 case MMC_RSP_R1B:
898 resp = 0x7;
899 break;
900 case MMC_RSP_R2:
901 resp = 0x2;
902 break;
903 case MMC_RSP_R3:
904 resp = 0x3;
905 break;
906 case MMC_RSP_NONE:
907 default:
908 resp = 0x0;
909 break;
910 }
911
912 return resp;
913}
914
915static inline u32 msdc_cmd_prepare_raw_cmd(struct msdc_host *host,
916 struct mmc_request *mrq, struct mmc_command *cmd)
917{
918 /* rawcmd :
919 * vol_swt << 30 | auto_cmd << 28 | blklen << 16 | go_irq << 15 |
920 * stop << 14 | rw << 13 | dtype << 11 | rsptyp << 7 | brk << 6 | opcode
921 */
922 u32 opcode = cmd->opcode;
923 u32 resp = msdc_cmd_find_resp(host, mrq, cmd);
924 u32 rawcmd = (opcode & 0x3f) | ((resp & 0x7) << 7);
925
926 host->cmd_rsp = resp;
927
928 if ((opcode == SD_IO_RW_DIRECT && cmd->flags == (unsigned int) -1) ||
929 opcode == MMC_STOP_TRANSMISSION)
930 rawcmd |= (0x1 << 14);
931 else if (opcode == SD_SWITCH_VOLTAGE)
932 rawcmd |= (0x1 << 30);
933 else if (opcode == SD_APP_SEND_SCR ||
934 opcode == SD_APP_SEND_NUM_WR_BLKS ||
935 (opcode == SD_SWITCH && mmc_cmd_type(cmd) == MMC_CMD_ADTC) ||
936 (opcode == SD_APP_SD_STATUS && mmc_cmd_type(cmd) == MMC_CMD_ADTC) ||
937 (opcode == MMC_SEND_EXT_CSD && mmc_cmd_type(cmd) == MMC_CMD_ADTC))
938 rawcmd |= (0x1 << 11);
939
940 if (cmd->data) {
941 struct mmc_data *data = cmd->data;
942
943 if (mmc_op_multi(opcode)) {
944 if (mmc_card_mmc(host->mmc->card) && mrq->sbc &&
945 !(mrq->sbc->arg & 0xFFFF0000))
946 rawcmd |= 0x2 << 28; /* AutoCMD23 */
947 }
948
949 rawcmd |= ((data->blksz & 0xFFF) << 16);
950 if (data->flags & MMC_DATA_WRITE)
951 rawcmd |= (0x1 << 13);
952 if (data->blocks > 1)
953 rawcmd |= (0x2 << 11);
954 else
955 rawcmd |= (0x1 << 11);
956 /* Always use dma mode */
957 sdr_clr_bits(host->base + MSDC_CFG, MSDC_CFG_PIO);
958
959 if (host->timeout_ns != data->timeout_ns ||
960 host->timeout_clks != data->timeout_clks)
961 msdc_set_timeout(host, data->timeout_ns,
962 data->timeout_clks);
963
964 writel(data->blocks, host->base + SDC_BLK_NUM);
965 }
966 return rawcmd;
967}
968
969static void msdc_start_data(struct msdc_host *host, struct mmc_request *mrq,
970 struct mmc_command *cmd, struct mmc_data *data)
971{
972 bool read;
973
974 WARN_ON(host->data);
975 host->data = data;
976 read = data->flags & MMC_DATA_READ;
977
978 mod_delayed_work(system_wq, &host->req_timeout, DAT_TIMEOUT);
979 msdc_dma_setup(host, &host->dma, data);
980 sdr_set_bits(host->base + MSDC_INTEN, data_ints_mask);
981 sdr_set_field(host->base + MSDC_DMA_CTRL, MSDC_DMA_CTRL_START, 1);
982 dev_dbg(host->dev, "DMA start\n");
983 dev_dbg(host->dev, "%s: cmd=%d DMA data: %d blocks; read=%d\n",
984 __func__, cmd->opcode, data->blocks, read);
985}
986
987static int msdc_auto_cmd_done(struct msdc_host *host, int events,
988 struct mmc_command *cmd)
989{
990 u32 *rsp = cmd->resp;
991
992 rsp[0] = readl(host->base + SDC_ACMD_RESP);
993
994 if (events & MSDC_INT_ACMDRDY) {
995 cmd->error = 0;
996 } else {
997 msdc_reset_hw(host);
998 if (events & MSDC_INT_ACMDCRCERR) {
999 cmd->error = -EILSEQ;
1000 host->error |= REQ_STOP_EIO;
1001 } else if (events & MSDC_INT_ACMDTMO) {
1002 cmd->error = -ETIMEDOUT;
1003 host->error |= REQ_STOP_TMO;
1004 }
1005 dev_err(host->dev,
1006 "%s: AUTO_CMD%d arg=%08X; rsp %08X; cmd_error=%d\n",
1007 __func__, cmd->opcode, cmd->arg, rsp[0], cmd->error);
1008 }
1009 return cmd->error;
1010}
1011
1012static void msdc_track_cmd_data(struct msdc_host *host,
1013 struct mmc_command *cmd, struct mmc_data *data)
1014{
1015 if (host->error)
1016 dev_dbg(host->dev, "%s: cmd=%d arg=%08X; host->error=0x%08X\n",
1017 __func__, cmd->opcode, cmd->arg, host->error);
1018}
1019
1020static void msdc_request_done(struct msdc_host *host, struct mmc_request *mrq)
1021{
1022 unsigned long flags;
1023
1024 /*
1025 * No need check the return value of cancel_delayed_work, as only ONE
1026 * path will go here!
1027 */
1028 cancel_delayed_work(&host->req_timeout);
1029
1030 spin_lock_irqsave(&host->lock, flags);
1031 host->mrq = NULL;
1032 spin_unlock_irqrestore(&host->lock, flags);
1033
1034 msdc_track_cmd_data(host, mrq->cmd, mrq->data);
1035 if (mrq->data)
1036 msdc_unprepare_data(host, mrq);
1037 if (host->error)
1038 msdc_reset_hw(host);
1039 mmc_request_done(host->mmc, mrq);
1040}
1041
1042/* returns true if command is fully handled; returns false otherwise */
1043static bool msdc_cmd_done(struct msdc_host *host, int events,
1044 struct mmc_request *mrq, struct mmc_command *cmd)
1045{
1046 bool done = false;
1047 bool sbc_error;
1048 unsigned long flags;
1049 u32 *rsp;
1050
1051 if (mrq->sbc && cmd == mrq->cmd &&
1052 (events & (MSDC_INT_ACMDRDY | MSDC_INT_ACMDCRCERR
1053 | MSDC_INT_ACMDTMO)))
1054 msdc_auto_cmd_done(host, events, mrq->sbc);
1055
1056 sbc_error = mrq->sbc && mrq->sbc->error;
1057
1058 if (!sbc_error && !(events & (MSDC_INT_CMDRDY
1059 | MSDC_INT_RSPCRCERR
1060 | MSDC_INT_CMDTMO)))
1061 return done;
1062
1063 spin_lock_irqsave(&host->lock, flags);
1064 done = !host->cmd;
1065 host->cmd = NULL;
1066 spin_unlock_irqrestore(&host->lock, flags);
1067
1068 if (done)
1069 return true;
1070 rsp = cmd->resp;
1071
1072 sdr_clr_bits(host->base + MSDC_INTEN, cmd_ints_mask);
1073
1074 if (cmd->flags & MMC_RSP_PRESENT) {
1075 if (cmd->flags & MMC_RSP_136) {
1076 rsp[0] = readl(host->base + SDC_RESP3);
1077 rsp[1] = readl(host->base + SDC_RESP2);
1078 rsp[2] = readl(host->base + SDC_RESP1);
1079 rsp[3] = readl(host->base + SDC_RESP0);
1080 } else {
1081 rsp[0] = readl(host->base + SDC_RESP0);
1082 }
1083 }
1084
1085 if (!sbc_error && !(events & MSDC_INT_CMDRDY)) {
1086 if (events & MSDC_INT_CMDTMO ||
1087 (cmd->opcode != MMC_SEND_TUNING_BLOCK &&
1088 cmd->opcode != MMC_SEND_TUNING_BLOCK_HS200))
1089 /*
1090 * should not clear fifo/interrupt as the tune data
1091 * may have alreay come when cmd19/cmd21 gets response
1092 * CRC error.
1093 */
1094 msdc_reset_hw(host);
1095 if (events & MSDC_INT_RSPCRCERR) {
1096 cmd->error = -EILSEQ;
1097 host->error |= REQ_CMD_EIO;
1098 } else if (events & MSDC_INT_CMDTMO) {
1099 cmd->error = -ETIMEDOUT;
1100 host->error |= REQ_CMD_TMO;
1101 }
1102 }
1103 if (cmd->error)
1104 dev_dbg(host->dev,
1105 "%s: cmd=%d arg=%08X; rsp %08X; cmd_error=%d\n",
1106 __func__, cmd->opcode, cmd->arg, rsp[0],
1107 cmd->error);
1108
1109 msdc_cmd_next(host, mrq, cmd);
1110 return true;
1111}
1112
1113/* It is the core layer's responsibility to ensure card status
1114 * is correct before issue a request. but host design do below
1115 * checks recommended.
1116 */
1117static inline bool msdc_cmd_is_ready(struct msdc_host *host,
1118 struct mmc_request *mrq, struct mmc_command *cmd)
1119{
1120 /* The max busy time we can endure is 20ms */
1121 unsigned long tmo = jiffies + msecs_to_jiffies(20);
1122
1123 while ((readl(host->base + SDC_STS) & SDC_STS_CMDBUSY) &&
1124 time_before(jiffies, tmo))
1125 cpu_relax();
1126 if (readl(host->base + SDC_STS) & SDC_STS_CMDBUSY) {
1127 dev_err(host->dev, "CMD bus busy detected\n");
1128 host->error |= REQ_CMD_BUSY;
1129 msdc_cmd_done(host, MSDC_INT_CMDTMO, mrq, cmd);
1130 return false;
1131 }
1132
1133 if (mmc_resp_type(cmd) == MMC_RSP_R1B || cmd->data) {
1134 tmo = jiffies + msecs_to_jiffies(20);
1135 /* R1B or with data, should check SDCBUSY */
1136 while ((readl(host->base + SDC_STS) & SDC_STS_SDCBUSY) &&
1137 time_before(jiffies, tmo))
1138 cpu_relax();
1139 if (readl(host->base + SDC_STS) & SDC_STS_SDCBUSY) {
1140 dev_err(host->dev, "Controller busy detected\n");
1141 host->error |= REQ_CMD_BUSY;
1142 msdc_cmd_done(host, MSDC_INT_CMDTMO, mrq, cmd);
1143 return false;
1144 }
1145 }
1146 return true;
1147}
1148
1149static void msdc_start_command(struct msdc_host *host,
1150 struct mmc_request *mrq, struct mmc_command *cmd)
1151{
1152 u32 rawcmd;
1153 unsigned long flags;
1154
1155 WARN_ON(host->cmd);
1156 host->cmd = cmd;
1157
1158 mod_delayed_work(system_wq, &host->req_timeout, DAT_TIMEOUT);
1159 if (!msdc_cmd_is_ready(host, mrq, cmd))
1160 return;
1161
1162 if ((readl(host->base + MSDC_FIFOCS) & MSDC_FIFOCS_TXCNT) >> 16 ||
1163 readl(host->base + MSDC_FIFOCS) & MSDC_FIFOCS_RXCNT) {
1164 dev_err(host->dev, "TX/RX FIFO non-empty before start of IO. Reset\n");
1165 msdc_reset_hw(host);
1166 }
1167
1168 cmd->error = 0;
1169 rawcmd = msdc_cmd_prepare_raw_cmd(host, mrq, cmd);
1170
1171 spin_lock_irqsave(&host->lock, flags);
1172 sdr_set_bits(host->base + MSDC_INTEN, cmd_ints_mask);
1173 spin_unlock_irqrestore(&host->lock, flags);
1174
1175 writel(cmd->arg, host->base + SDC_ARG);
1176 writel(rawcmd, host->base + SDC_CMD);
1177}
1178
1179static void msdc_cmd_next(struct msdc_host *host,
1180 struct mmc_request *mrq, struct mmc_command *cmd)
1181{
1182 if ((cmd->error &&
1183 !(cmd->error == -EILSEQ &&
1184 (cmd->opcode == MMC_SEND_TUNING_BLOCK ||
1185 cmd->opcode == MMC_SEND_TUNING_BLOCK_HS200))) ||
1186 (mrq->sbc && mrq->sbc->error))
1187 msdc_request_done(host, mrq);
1188 else if (cmd == mrq->sbc)
1189 msdc_start_command(host, mrq, mrq->cmd);
1190 else if (!cmd->data)
1191 msdc_request_done(host, mrq);
1192 else
1193 msdc_start_data(host, mrq, cmd, cmd->data);
1194}
1195
1196static void msdc_ops_request(struct mmc_host *mmc, struct mmc_request *mrq)
1197{
1198 struct msdc_host *host = mmc_priv(mmc);
1199
1200 host->error = 0;
1201 WARN_ON(host->mrq);
1202 host->mrq = mrq;
1203
1204 if (mrq->data)
1205 msdc_prepare_data(host, mrq);
1206
1207 /* if SBC is required, we have HW option and SW option.
1208 * if HW option is enabled, and SBC does not have "special" flags,
1209 * use HW option, otherwise use SW option
1210 */
1211 if (mrq->sbc && (!mmc_card_mmc(mmc->card) ||
1212 (mrq->sbc->arg & 0xFFFF0000)))
1213 msdc_start_command(host, mrq, mrq->sbc);
1214 else
1215 msdc_start_command(host, mrq, mrq->cmd);
1216}
1217
1218static void msdc_pre_req(struct mmc_host *mmc, struct mmc_request *mrq)
1219{
1220 struct msdc_host *host = mmc_priv(mmc);
1221 struct mmc_data *data = mrq->data;
1222
1223 if (!data)
1224 return;
1225
1226 msdc_prepare_data(host, mrq);
1227 data->host_cookie |= MSDC_ASYNC_FLAG;
1228}
1229
1230static void msdc_post_req(struct mmc_host *mmc, struct mmc_request *mrq,
1231 int err)
1232{
1233 struct msdc_host *host = mmc_priv(mmc);
1234 struct mmc_data *data;
1235
1236 data = mrq->data;
1237 if (!data)
1238 return;
1239 if (data->host_cookie) {
1240 data->host_cookie &= ~MSDC_ASYNC_FLAG;
1241 msdc_unprepare_data(host, mrq);
1242 }
1243}
1244
1245static void msdc_data_xfer_next(struct msdc_host *host,
1246 struct mmc_request *mrq, struct mmc_data *data)
1247{
1248 if (mmc_op_multi(mrq->cmd->opcode) && mrq->stop && !mrq->stop->error &&
1249 !mrq->sbc)
1250 msdc_start_command(host, mrq, mrq->stop);
1251 else
1252 msdc_request_done(host, mrq);
1253}
1254
1255static bool msdc_data_xfer_done(struct msdc_host *host, u32 events,
1256 struct mmc_request *mrq, struct mmc_data *data)
1257{
1258 struct mmc_command *stop;
1259 unsigned long flags;
1260 bool done;
1261 unsigned int check_data = events &
1262 (MSDC_INT_XFER_COMPL | MSDC_INT_DATCRCERR | MSDC_INT_DATTMO
1263 | MSDC_INT_DMA_BDCSERR | MSDC_INT_DMA_GPDCSERR
1264 | MSDC_INT_DMA_PROTECT);
1265
1266 spin_lock_irqsave(&host->lock, flags);
1267 done = !host->data;
1268 if (check_data)
1269 host->data = NULL;
1270 spin_unlock_irqrestore(&host->lock, flags);
1271
1272 if (done)
1273 return true;
1274 stop = data->stop;
1275
1276 if (check_data || (stop && stop->error)) {
1277 dev_dbg(host->dev, "DMA status: 0x%8X\n",
1278 readl(host->base + MSDC_DMA_CFG));
1279 sdr_set_field(host->base + MSDC_DMA_CTRL, MSDC_DMA_CTRL_STOP,
1280 1);
1281 while (readl(host->base + MSDC_DMA_CFG) & MSDC_DMA_CFG_STS)
1282 cpu_relax();
1283 sdr_clr_bits(host->base + MSDC_INTEN, data_ints_mask);
1284 dev_dbg(host->dev, "DMA stop\n");
1285
1286 if ((events & MSDC_INT_XFER_COMPL) && (!stop || !stop->error)) {
1287 data->bytes_xfered = data->blocks * data->blksz;
1288 } else {
1289 dev_dbg(host->dev, "interrupt events: %x\n", events);
1290 msdc_reset_hw(host);
1291 host->error |= REQ_DAT_ERR;
1292 data->bytes_xfered = 0;
1293
1294 if (events & MSDC_INT_DATTMO)
1295 data->error = -ETIMEDOUT;
1296 else if (events & MSDC_INT_DATCRCERR)
1297 data->error = -EILSEQ;
1298
1299 dev_dbg(host->dev, "%s: cmd=%d; blocks=%d",
1300 __func__, mrq->cmd->opcode, data->blocks);
1301 dev_dbg(host->dev, "data_error=%d xfer_size=%d\n",
1302 (int)data->error, data->bytes_xfered);
1303 }
1304
1305 msdc_data_xfer_next(host, mrq, data);
1306 done = true;
1307 }
1308 return done;
1309}
1310
1311static void msdc_set_buswidth(struct msdc_host *host, u32 width)
1312{
1313 u32 val = readl(host->base + SDC_CFG);
1314
1315 val &= ~SDC_CFG_BUSWIDTH;
1316
1317 switch (width) {
1318 default:
1319 case MMC_BUS_WIDTH_1:
1320 val |= (MSDC_BUS_1BITS << 16);
1321 break;
1322 case MMC_BUS_WIDTH_4:
1323 val |= (MSDC_BUS_4BITS << 16);
1324 break;
1325 case MMC_BUS_WIDTH_8:
1326 val |= (MSDC_BUS_8BITS << 16);
1327 break;
1328 }
1329
1330 writel(val, host->base + SDC_CFG);
1331 dev_dbg(host->dev, "Bus Width = %d", width);
1332}
1333
1334static int msdc_ops_switch_volt(struct mmc_host *mmc, struct mmc_ios *ios)
1335{
1336 struct msdc_host *host = mmc_priv(mmc);
1337 int ret = 0;
1338
1339 if (!IS_ERR(mmc->supply.vqmmc)) {
1340 if (ios->signal_voltage != MMC_SIGNAL_VOLTAGE_330 &&
1341 ios->signal_voltage != MMC_SIGNAL_VOLTAGE_180) {
1342 dev_err(host->dev, "Unsupported signal voltage!\n");
1343 return -EINVAL;
1344 }
1345
1346 ret = mmc_regulator_set_vqmmc(mmc, ios);
1347 if (ret) {
1348 dev_dbg(host->dev, "Regulator set error %d (%d)\n",
1349 ret, ios->signal_voltage);
1350 } else {
1351 /* Apply different pinctrl settings for different signal voltage */
1352 if (ios->signal_voltage == MMC_SIGNAL_VOLTAGE_180)
1353 pinctrl_select_state(host->pinctrl, host->pins_uhs);
1354 else
1355 pinctrl_select_state(host->pinctrl, host->pins_default);
1356 }
1357 }
1358 return ret;
1359}
1360
1361static int msdc_card_busy(struct mmc_host *mmc)
1362{
1363 struct msdc_host *host = mmc_priv(mmc);
1364 u32 status = readl(host->base + MSDC_PS);
1365
1366 /* only check if data0 is low */
1367 return !(status & BIT(16));
1368}
1369
1370static void msdc_request_timeout(struct work_struct *work)
1371{
1372 struct msdc_host *host = container_of(work, struct msdc_host,
1373 req_timeout.work);
1374
1375 /* simulate HW timeout status */
1376 dev_err(host->dev, "%s: aborting cmd/data/mrq\n", __func__);
1377 if (host->mrq) {
1378 dev_err(host->dev, "%s: aborting mrq=%p cmd=%d\n", __func__,
1379 host->mrq, host->mrq->cmd->opcode);
1380 if (host->cmd) {
1381 dev_err(host->dev, "%s: aborting cmd=%d\n",
1382 __func__, host->cmd->opcode);
1383 msdc_cmd_done(host, MSDC_INT_CMDTMO, host->mrq,
1384 host->cmd);
1385 } else if (host->data) {
1386 dev_err(host->dev, "%s: abort data: cmd%d; %d blocks\n",
1387 __func__, host->mrq->cmd->opcode,
1388 host->data->blocks);
1389 msdc_data_xfer_done(host, MSDC_INT_DATTMO, host->mrq,
1390 host->data);
1391 }
1392 }
1393}
1394
1395static void __msdc_enable_sdio_irq(struct msdc_host *host, int enb)
1396{
1397 if (enb) {
1398 sdr_set_bits(host->base + MSDC_INTEN, MSDC_INTEN_SDIOIRQ);
1399 sdr_set_bits(host->base + SDC_CFG, SDC_CFG_SDIOIDE);
1400 } else {
1401 sdr_clr_bits(host->base + MSDC_INTEN, MSDC_INTEN_SDIOIRQ);
1402 sdr_clr_bits(host->base + SDC_CFG, SDC_CFG_SDIOIDE);
1403 }
1404}
1405
1406static void msdc_enable_sdio_irq(struct mmc_host *mmc, int enb)
1407{
1408 unsigned long flags;
1409 struct msdc_host *host = mmc_priv(mmc);
1410
1411 spin_lock_irqsave(&host->lock, flags);
1412 __msdc_enable_sdio_irq(host, enb);
1413 spin_unlock_irqrestore(&host->lock, flags);
1414
1415 if (enb)
1416 pm_runtime_get_noresume(host->dev);
1417 else
1418 pm_runtime_put_noidle(host->dev);
1419}
1420
1421static irqreturn_t msdc_irq(int irq, void *dev_id)
1422{
1423 struct msdc_host *host = (struct msdc_host *) dev_id;
1424
1425 while (true) {
1426 unsigned long flags;
1427 struct mmc_request *mrq;
1428 struct mmc_command *cmd;
1429 struct mmc_data *data;
1430 u32 events, event_mask;
1431
1432 spin_lock_irqsave(&host->lock, flags);
1433 events = readl(host->base + MSDC_INT);
1434 event_mask = readl(host->base + MSDC_INTEN);
1435 if ((events & event_mask) & MSDC_INT_SDIOIRQ)
1436 __msdc_enable_sdio_irq(host, 0);
1437 /* clear interrupts */
1438 writel(events & event_mask, host->base + MSDC_INT);
1439
1440 mrq = host->mrq;
1441 cmd = host->cmd;
1442 data = host->data;
1443 spin_unlock_irqrestore(&host->lock, flags);
1444
1445 if ((events & event_mask) & MSDC_INT_SDIOIRQ)
1446 sdio_signal_irq(host->mmc);
1447
1448 if ((events & event_mask) & MSDC_INT_CDSC) {
1449 if (host->internal_cd)
1450 mmc_detect_change(host->mmc, msecs_to_jiffies(20));
1451 events &= ~MSDC_INT_CDSC;
1452 }
1453
1454 if (!(events & (event_mask & ~MSDC_INT_SDIOIRQ)))
1455 break;
1456
1457 if (!mrq) {
1458 dev_err(host->dev,
1459 "%s: MRQ=NULL; events=%08X; event_mask=%08X\n",
1460 __func__, events, event_mask);
1461 WARN_ON(1);
1462 break;
1463 }
1464
1465 dev_dbg(host->dev, "%s: events=%08X\n", __func__, events);
1466
1467 if (cmd)
1468 msdc_cmd_done(host, events, mrq, cmd);
1469 else if (data)
1470 msdc_data_xfer_done(host, events, mrq, data);
1471 }
1472
1473 return IRQ_HANDLED;
1474}
1475
1476static void msdc_init_hw(struct msdc_host *host)
1477{
1478 u32 val;
1479 u32 tune_reg = host->dev_comp->pad_tune_reg;
1480
1481 if (host->reset) {
1482 reset_control_assert(host->reset);
1483 usleep_range(10, 50);
1484 reset_control_deassert(host->reset);
1485 }
1486
1487 /* Configure to MMC/SD mode, clock free running */
1488 sdr_set_bits(host->base + MSDC_CFG, MSDC_CFG_MODE | MSDC_CFG_CKPDN);
1489
1490 /* Reset */
1491 msdc_reset_hw(host);
1492
1493 /* Disable and clear all interrupts */
1494 writel(0, host->base + MSDC_INTEN);
1495 val = readl(host->base + MSDC_INT);
1496 writel(val, host->base + MSDC_INT);
1497
1498 /* Configure card detection */
1499 if (host->internal_cd) {
1500 sdr_set_field(host->base + MSDC_PS, MSDC_PS_CDDEBOUNCE,
1501 DEFAULT_DEBOUNCE);
1502 sdr_set_bits(host->base + MSDC_PS, MSDC_PS_CDEN);
1503 sdr_set_bits(host->base + MSDC_INTEN, MSDC_INTEN_CDSC);
1504 sdr_set_bits(host->base + SDC_CFG, SDC_CFG_INSWKUP);
1505 } else {
1506 sdr_clr_bits(host->base + SDC_CFG, SDC_CFG_INSWKUP);
1507 sdr_clr_bits(host->base + MSDC_PS, MSDC_PS_CDEN);
1508 sdr_clr_bits(host->base + MSDC_INTEN, MSDC_INTEN_CDSC);
1509 }
1510
1511 if (host->top_base) {
1512 writel(0, host->top_base + EMMC_TOP_CONTROL);
1513 writel(0, host->top_base + EMMC_TOP_CMD);
1514 } else {
1515 writel(0, host->base + tune_reg);
1516 }
1517 writel(0, host->base + MSDC_IOCON);
1518 sdr_set_field(host->base + MSDC_IOCON, MSDC_IOCON_DDLSEL, 0);
1519 writel(0x403c0046, host->base + MSDC_PATCH_BIT);
1520 sdr_set_field(host->base + MSDC_PATCH_BIT, MSDC_CKGEN_MSDC_DLY_SEL, 1);
1521 writel(0xffff4089, host->base + MSDC_PATCH_BIT1);
1522 sdr_set_bits(host->base + EMMC50_CFG0, EMMC50_CFG_CFCSTS_SEL);
1523
1524 if (host->dev_comp->stop_clk_fix) {
1525 sdr_set_field(host->base + MSDC_PATCH_BIT1,
1526 MSDC_PATCH_BIT1_STOP_DLY, 3);
1527 sdr_clr_bits(host->base + SDC_FIFO_CFG,
1528 SDC_FIFO_CFG_WRVALIDSEL);
1529 sdr_clr_bits(host->base + SDC_FIFO_CFG,
1530 SDC_FIFO_CFG_RDVALIDSEL);
1531 }
1532
1533 if (host->dev_comp->busy_check)
1534 sdr_clr_bits(host->base + MSDC_PATCH_BIT1, (1 << 7));
1535
1536 if (host->dev_comp->async_fifo) {
1537 sdr_set_field(host->base + MSDC_PATCH_BIT2,
1538 MSDC_PB2_RESPWAIT, 3);
1539 if (host->dev_comp->enhance_rx) {
1540 if (host->top_base)
1541 sdr_set_bits(host->top_base + EMMC_TOP_CONTROL,
1542 SDC_RX_ENH_EN);
1543 else
1544 sdr_set_bits(host->base + SDC_ADV_CFG0,
1545 SDC_RX_ENHANCE_EN);
1546 } else {
1547 sdr_set_field(host->base + MSDC_PATCH_BIT2,
1548 MSDC_PB2_RESPSTSENSEL, 2);
1549 sdr_set_field(host->base + MSDC_PATCH_BIT2,
1550 MSDC_PB2_CRCSTSENSEL, 2);
1551 }
1552 /* use async fifo, then no need tune internal delay */
1553 sdr_clr_bits(host->base + MSDC_PATCH_BIT2,
1554 MSDC_PATCH_BIT2_CFGRESP);
1555 sdr_set_bits(host->base + MSDC_PATCH_BIT2,
1556 MSDC_PATCH_BIT2_CFGCRCSTS);
1557 }
1558
1559 if (host->dev_comp->support_64g)
1560 sdr_set_bits(host->base + MSDC_PATCH_BIT2,
1561 MSDC_PB2_SUPPORT_64G);
1562 if (host->dev_comp->data_tune) {
1563 if (host->top_base) {
1564 sdr_set_bits(host->top_base + EMMC_TOP_CONTROL,
1565 PAD_DAT_RD_RXDLY_SEL);
1566 sdr_clr_bits(host->top_base + EMMC_TOP_CONTROL,
1567 DATA_K_VALUE_SEL);
1568 sdr_set_bits(host->top_base + EMMC_TOP_CMD,
1569 PAD_CMD_RD_RXDLY_SEL);
1570 } else {
1571 sdr_set_bits(host->base + tune_reg,
1572 MSDC_PAD_TUNE_RD_SEL |
1573 MSDC_PAD_TUNE_CMD_SEL);
1574 }
1575 } else {
1576 /* choose clock tune */
1577 if (host->top_base)
1578 sdr_set_bits(host->top_base + EMMC_TOP_CONTROL,
1579 PAD_RXDLY_SEL);
1580 else
1581 sdr_set_bits(host->base + tune_reg,
1582 MSDC_PAD_TUNE_RXDLYSEL);
1583 }
1584
1585 /* Configure to enable SDIO mode.
1586 * it's must otherwise sdio cmd5 failed
1587 */
1588 sdr_set_bits(host->base + SDC_CFG, SDC_CFG_SDIO);
1589
1590 /* Config SDIO device detect interrupt function */
1591 sdr_clr_bits(host->base + SDC_CFG, SDC_CFG_SDIOIDE);
1592 sdr_set_bits(host->base + SDC_ADV_CFG0, SDC_DAT1_IRQ_TRIGGER);
1593
1594 /* Configure to default data timeout */
1595 sdr_set_field(host->base + SDC_CFG, SDC_CFG_DTOC, 3);
1596
1597 host->def_tune_para.iocon = readl(host->base + MSDC_IOCON);
1598 host->saved_tune_para.iocon = readl(host->base + MSDC_IOCON);
1599 if (host->top_base) {
1600 host->def_tune_para.emmc_top_control =
1601 readl(host->top_base + EMMC_TOP_CONTROL);
1602 host->def_tune_para.emmc_top_cmd =
1603 readl(host->top_base + EMMC_TOP_CMD);
1604 host->saved_tune_para.emmc_top_control =
1605 readl(host->top_base + EMMC_TOP_CONTROL);
1606 host->saved_tune_para.emmc_top_cmd =
1607 readl(host->top_base + EMMC_TOP_CMD);
1608 } else {
1609 host->def_tune_para.pad_tune = readl(host->base + tune_reg);
1610 host->saved_tune_para.pad_tune = readl(host->base + tune_reg);
1611 }
1612 dev_dbg(host->dev, "init hardware done!");
1613}
1614
1615static void msdc_deinit_hw(struct msdc_host *host)
1616{
1617 u32 val;
1618
1619 if (host->internal_cd) {
1620 /* Disabled card-detect */
1621 sdr_clr_bits(host->base + MSDC_PS, MSDC_PS_CDEN);
1622 sdr_clr_bits(host->base + SDC_CFG, SDC_CFG_INSWKUP);
1623 }
1624
1625 /* Disable and clear all interrupts */
1626 writel(0, host->base + MSDC_INTEN);
1627
1628 val = readl(host->base + MSDC_INT);
1629 writel(val, host->base + MSDC_INT);
1630}
1631
1632/* init gpd and bd list in msdc_drv_probe */
1633static void msdc_init_gpd_bd(struct msdc_host *host, struct msdc_dma *dma)
1634{
1635 struct mt_gpdma_desc *gpd = dma->gpd;
1636 struct mt_bdma_desc *bd = dma->bd;
1637 dma_addr_t dma_addr;
1638 int i;
1639
1640 memset(gpd, 0, sizeof(struct mt_gpdma_desc) * 2);
1641
1642 dma_addr = dma->gpd_addr + sizeof(struct mt_gpdma_desc);
1643 gpd->gpd_info = GPDMA_DESC_BDP; /* hwo, cs, bd pointer */
1644 /* gpd->next is must set for desc DMA
1645 * That's why must alloc 2 gpd structure.
1646 */
1647 gpd->next = lower_32_bits(dma_addr);
1648 if (host->dev_comp->support_64g)
1649 gpd->gpd_info |= (upper_32_bits(dma_addr) & 0xf) << 24;
1650
1651 dma_addr = dma->bd_addr;
1652 gpd->ptr = lower_32_bits(dma->bd_addr); /* physical address */
1653 if (host->dev_comp->support_64g)
1654 gpd->gpd_info |= (upper_32_bits(dma_addr) & 0xf) << 28;
1655
1656 memset(bd, 0, sizeof(struct mt_bdma_desc) * MAX_BD_NUM);
1657 for (i = 0; i < (MAX_BD_NUM - 1); i++) {
1658 dma_addr = dma->bd_addr + sizeof(*bd) * (i + 1);
1659 bd[i].next = lower_32_bits(dma_addr);
1660 if (host->dev_comp->support_64g)
1661 bd[i].bd_info |= (upper_32_bits(dma_addr) & 0xf) << 24;
1662 }
1663}
1664
1665static void msdc_ops_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1666{
1667 struct msdc_host *host = mmc_priv(mmc);
1668 int ret;
1669
1670 msdc_set_buswidth(host, ios->bus_width);
1671
1672 /* Suspend/Resume will do power off/on */
1673 switch (ios->power_mode) {
1674 case MMC_POWER_UP:
1675 if (!IS_ERR(mmc->supply.vmmc)) {
1676 msdc_init_hw(host);
1677 ret = mmc_regulator_set_ocr(mmc, mmc->supply.vmmc,
1678 ios->vdd);
1679 if (ret) {
1680 dev_err(host->dev, "Failed to set vmmc power!\n");
1681 return;
1682 }
1683 }
1684 break;
1685 case MMC_POWER_ON:
1686 if (!IS_ERR(mmc->supply.vqmmc) && !host->vqmmc_enabled) {
1687 ret = regulator_enable(mmc->supply.vqmmc);
1688 if (ret)
1689 dev_err(host->dev, "Failed to set vqmmc power!\n");
1690 else
1691 host->vqmmc_enabled = true;
1692 }
1693 break;
1694 case MMC_POWER_OFF:
1695 if (!IS_ERR(mmc->supply.vmmc))
1696 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
1697
1698 if (!IS_ERR(mmc->supply.vqmmc) && host->vqmmc_enabled) {
1699 regulator_disable(mmc->supply.vqmmc);
1700 host->vqmmc_enabled = false;
1701 }
1702 break;
1703 default:
1704 break;
1705 }
1706
1707 if (host->mclk != ios->clock || host->timing != ios->timing)
1708 msdc_set_mclk(host, ios->timing, ios->clock);
1709}
1710
1711static u32 test_delay_bit(u32 delay, u32 bit)
1712{
1713 bit %= PAD_DELAY_MAX;
1714 return delay & (1 << bit);
1715}
1716
1717static int get_delay_len(u32 delay, u32 start_bit)
1718{
1719 int i;
1720
1721 for (i = 0; i < (PAD_DELAY_MAX - start_bit); i++) {
1722 if (test_delay_bit(delay, start_bit + i) == 0)
1723 return i;
1724 }
1725 return PAD_DELAY_MAX - start_bit;
1726}
1727
1728static struct msdc_delay_phase get_best_delay(struct msdc_host *host, u32 delay)
1729{
1730 int start = 0, len = 0;
1731 int start_final = 0, len_final = 0;
1732 u8 final_phase = 0xff;
1733 struct msdc_delay_phase delay_phase = { 0, };
1734
1735 if (delay == 0) {
1736 dev_err(host->dev, "phase error: [map:%x]\n", delay);
1737 delay_phase.final_phase = final_phase;
1738 return delay_phase;
1739 }
1740
1741 while (start < PAD_DELAY_MAX) {
1742 len = get_delay_len(delay, start);
1743 if (len_final < len) {
1744 start_final = start;
1745 len_final = len;
1746 }
1747 start += len ? len : 1;
1748 if (len >= 12 && start_final < 4)
1749 break;
1750 }
1751
1752 /* The rule is that to find the smallest delay cell */
1753 if (start_final == 0)
1754 final_phase = (start_final + len_final / 3) % PAD_DELAY_MAX;
1755 else
1756 final_phase = (start_final + len_final / 2) % PAD_DELAY_MAX;
1757 dev_info(host->dev, "phase: [map:%x] [maxlen:%d] [final:%d]\n",
1758 delay, len_final, final_phase);
1759
1760 delay_phase.maxlen = len_final;
1761 delay_phase.start = start_final;
1762 delay_phase.final_phase = final_phase;
1763 return delay_phase;
1764}
1765
1766static inline void msdc_set_cmd_delay(struct msdc_host *host, u32 value)
1767{
1768 u32 tune_reg = host->dev_comp->pad_tune_reg;
1769
1770 if (host->top_base)
1771 sdr_set_field(host->top_base + EMMC_TOP_CMD, PAD_CMD_RXDLY,
1772 value);
1773 else
1774 sdr_set_field(host->base + tune_reg, MSDC_PAD_TUNE_CMDRDLY,
1775 value);
1776}
1777
1778static inline void msdc_set_data_delay(struct msdc_host *host, u32 value)
1779{
1780 u32 tune_reg = host->dev_comp->pad_tune_reg;
1781
1782 if (host->top_base)
1783 sdr_set_field(host->top_base + EMMC_TOP_CONTROL,
1784 PAD_DAT_RD_RXDLY, value);
1785 else
1786 sdr_set_field(host->base + tune_reg, MSDC_PAD_TUNE_DATRRDLY,
1787 value);
1788}
1789
1790static int msdc_tune_response(struct mmc_host *mmc, u32 opcode)
1791{
1792 struct msdc_host *host = mmc_priv(mmc);
1793 u32 rise_delay = 0, fall_delay = 0;
1794 struct msdc_delay_phase final_rise_delay, final_fall_delay = { 0,};
1795 struct msdc_delay_phase internal_delay_phase;
1796 u8 final_delay, final_maxlen;
1797 u32 internal_delay = 0;
1798 u32 tune_reg = host->dev_comp->pad_tune_reg;
1799 int cmd_err;
1800 int i, j;
1801
1802 if (mmc->ios.timing == MMC_TIMING_MMC_HS200 ||
1803 mmc->ios.timing == MMC_TIMING_UHS_SDR104)
1804 sdr_set_field(host->base + tune_reg,
1805 MSDC_PAD_TUNE_CMDRRDLY,
1806 host->hs200_cmd_int_delay);
1807
1808 sdr_clr_bits(host->base + MSDC_IOCON, MSDC_IOCON_RSPL);
1809 for (i = 0 ; i < PAD_DELAY_MAX; i++) {
1810 msdc_set_cmd_delay(host, i);
1811 /*
1812 * Using the same parameters, it may sometimes pass the test,
1813 * but sometimes it may fail. To make sure the parameters are
1814 * more stable, we test each set of parameters 3 times.
1815 */
1816 for (j = 0; j < 3; j++) {
1817 mmc_send_tuning(mmc, opcode, &cmd_err);
1818 if (!cmd_err) {
1819 rise_delay |= (1 << i);
1820 } else {
1821 rise_delay &= ~(1 << i);
1822 break;
1823 }
1824 }
1825 }
1826 final_rise_delay = get_best_delay(host, rise_delay);
1827 /* if rising edge has enough margin, then do not scan falling edge */
1828 if (final_rise_delay.maxlen >= 12 ||
1829 (final_rise_delay.start == 0 && final_rise_delay.maxlen >= 4))
1830 goto skip_fall;
1831
1832 sdr_set_bits(host->base + MSDC_IOCON, MSDC_IOCON_RSPL);
1833 for (i = 0; i < PAD_DELAY_MAX; i++) {
1834 msdc_set_cmd_delay(host, i);
1835 /*
1836 * Using the same parameters, it may sometimes pass the test,
1837 * but sometimes it may fail. To make sure the parameters are
1838 * more stable, we test each set of parameters 3 times.
1839 */
1840 for (j = 0; j < 3; j++) {
1841 mmc_send_tuning(mmc, opcode, &cmd_err);
1842 if (!cmd_err) {
1843 fall_delay |= (1 << i);
1844 } else {
1845 fall_delay &= ~(1 << i);
1846 break;
1847 }
1848 }
1849 }
1850 final_fall_delay = get_best_delay(host, fall_delay);
1851
1852skip_fall:
1853 final_maxlen = max(final_rise_delay.maxlen, final_fall_delay.maxlen);
1854 if (final_fall_delay.maxlen >= 12 && final_fall_delay.start < 4)
1855 final_maxlen = final_fall_delay.maxlen;
1856 if (final_maxlen == final_rise_delay.maxlen) {
1857 sdr_clr_bits(host->base + MSDC_IOCON, MSDC_IOCON_RSPL);
1858 final_delay = final_rise_delay.final_phase;
1859 } else {
1860 sdr_set_bits(host->base + MSDC_IOCON, MSDC_IOCON_RSPL);
1861 final_delay = final_fall_delay.final_phase;
1862 }
1863 msdc_set_cmd_delay(host, final_delay);
1864
1865 if (host->dev_comp->async_fifo || host->hs200_cmd_int_delay)
1866 goto skip_internal;
1867
1868 for (i = 0; i < PAD_DELAY_MAX; i++) {
1869 sdr_set_field(host->base + tune_reg,
1870 MSDC_PAD_TUNE_CMDRRDLY, i);
1871 mmc_send_tuning(mmc, opcode, &cmd_err);
1872 if (!cmd_err)
1873 internal_delay |= (1 << i);
1874 }
1875 dev_dbg(host->dev, "Final internal delay: 0x%x\n", internal_delay);
1876 internal_delay_phase = get_best_delay(host, internal_delay);
1877 sdr_set_field(host->base + tune_reg, MSDC_PAD_TUNE_CMDRRDLY,
1878 internal_delay_phase.final_phase);
1879skip_internal:
1880 dev_dbg(host->dev, "Final cmd pad delay: %x\n", final_delay);
1881 return final_delay == 0xff ? -EIO : 0;
1882}
1883
1884static int hs400_tune_response(struct mmc_host *mmc, u32 opcode)
1885{
1886 struct msdc_host *host = mmc_priv(mmc);
1887 u32 cmd_delay = 0;
1888 struct msdc_delay_phase final_cmd_delay = { 0,};
1889 u8 final_delay;
1890 int cmd_err;
1891 int i, j;
1892
1893 /* select EMMC50 PAD CMD tune */
1894 sdr_set_bits(host->base + PAD_CMD_TUNE, BIT(0));
1895 sdr_set_field(host->base + MSDC_PATCH_BIT1, MSDC_PATCH_BIT1_CMDTA, 2);
1896
1897 if (mmc->ios.timing == MMC_TIMING_MMC_HS200 ||
1898 mmc->ios.timing == MMC_TIMING_UHS_SDR104)
1899 sdr_set_field(host->base + MSDC_PAD_TUNE,
1900 MSDC_PAD_TUNE_CMDRRDLY,
1901 host->hs200_cmd_int_delay);
1902
1903 if (host->hs400_cmd_resp_sel_rising)
1904 sdr_clr_bits(host->base + MSDC_IOCON, MSDC_IOCON_RSPL);
1905 else
1906 sdr_set_bits(host->base + MSDC_IOCON, MSDC_IOCON_RSPL);
1907 for (i = 0 ; i < PAD_DELAY_MAX; i++) {
1908 sdr_set_field(host->base + PAD_CMD_TUNE,
1909 PAD_CMD_TUNE_RX_DLY3, i);
1910 /*
1911 * Using the same parameters, it may sometimes pass the test,
1912 * but sometimes it may fail. To make sure the parameters are
1913 * more stable, we test each set of parameters 3 times.
1914 */
1915 for (j = 0; j < 3; j++) {
1916 mmc_send_tuning(mmc, opcode, &cmd_err);
1917 if (!cmd_err) {
1918 cmd_delay |= (1 << i);
1919 } else {
1920 cmd_delay &= ~(1 << i);
1921 break;
1922 }
1923 }
1924 }
1925 final_cmd_delay = get_best_delay(host, cmd_delay);
1926 sdr_set_field(host->base + PAD_CMD_TUNE, PAD_CMD_TUNE_RX_DLY3,
1927 final_cmd_delay.final_phase);
1928 final_delay = final_cmd_delay.final_phase;
1929
1930 dev_dbg(host->dev, "Final cmd pad delay: %x\n", final_delay);
1931 return final_delay == 0xff ? -EIO : 0;
1932}
1933
1934static int msdc_tune_data(struct mmc_host *mmc, u32 opcode)
1935{
1936 struct msdc_host *host = mmc_priv(mmc);
1937 u32 rise_delay = 0, fall_delay = 0;
1938 struct msdc_delay_phase final_rise_delay, final_fall_delay = { 0,};
1939 u8 final_delay, final_maxlen;
1940 int i, ret;
1941
1942 sdr_set_field(host->base + MSDC_PATCH_BIT, MSDC_INT_DAT_LATCH_CK_SEL,
1943 host->latch_ck);
1944 sdr_clr_bits(host->base + MSDC_IOCON, MSDC_IOCON_DSPL);
1945 sdr_clr_bits(host->base + MSDC_IOCON, MSDC_IOCON_W_DSPL);
1946 for (i = 0 ; i < PAD_DELAY_MAX; i++) {
1947 msdc_set_data_delay(host, i);
1948 ret = mmc_send_tuning(mmc, opcode, NULL);
1949 if (!ret)
1950 rise_delay |= (1 << i);
1951 }
1952 final_rise_delay = get_best_delay(host, rise_delay);
1953 /* if rising edge has enough margin, then do not scan falling edge */
1954 if (final_rise_delay.maxlen >= 12 ||
1955 (final_rise_delay.start == 0 && final_rise_delay.maxlen >= 4))
1956 goto skip_fall;
1957
1958 sdr_set_bits(host->base + MSDC_IOCON, MSDC_IOCON_DSPL);
1959 sdr_set_bits(host->base + MSDC_IOCON, MSDC_IOCON_W_DSPL);
1960 for (i = 0; i < PAD_DELAY_MAX; i++) {
1961 msdc_set_data_delay(host, i);
1962 ret = mmc_send_tuning(mmc, opcode, NULL);
1963 if (!ret)
1964 fall_delay |= (1 << i);
1965 }
1966 final_fall_delay = get_best_delay(host, fall_delay);
1967
1968skip_fall:
1969 final_maxlen = max(final_rise_delay.maxlen, final_fall_delay.maxlen);
1970 if (final_maxlen == final_rise_delay.maxlen) {
1971 sdr_clr_bits(host->base + MSDC_IOCON, MSDC_IOCON_DSPL);
1972 sdr_clr_bits(host->base + MSDC_IOCON, MSDC_IOCON_W_DSPL);
1973 final_delay = final_rise_delay.final_phase;
1974 } else {
1975 sdr_set_bits(host->base + MSDC_IOCON, MSDC_IOCON_DSPL);
1976 sdr_set_bits(host->base + MSDC_IOCON, MSDC_IOCON_W_DSPL);
1977 final_delay = final_fall_delay.final_phase;
1978 }
1979 msdc_set_data_delay(host, final_delay);
1980
1981 dev_dbg(host->dev, "Final data pad delay: %x\n", final_delay);
1982 return final_delay == 0xff ? -EIO : 0;
1983}
1984
1985/*
1986 * MSDC IP which supports data tune + async fifo can do CMD/DAT tune
1987 * together, which can save the tuning time.
1988 */
1989static int msdc_tune_together(struct mmc_host *mmc, u32 opcode)
1990{
1991 struct msdc_host *host = mmc_priv(mmc);
1992 u32 rise_delay = 0, fall_delay = 0;
1993 struct msdc_delay_phase final_rise_delay, final_fall_delay = { 0,};
1994 u8 final_delay, final_maxlen;
1995 int i, ret;
1996
1997 sdr_set_field(host->base + MSDC_PATCH_BIT, MSDC_INT_DAT_LATCH_CK_SEL,
1998 host->latch_ck);
1999
2000 sdr_clr_bits(host->base + MSDC_IOCON, MSDC_IOCON_RSPL);
2001 sdr_clr_bits(host->base + MSDC_IOCON,
2002 MSDC_IOCON_DSPL | MSDC_IOCON_W_DSPL);
2003 for (i = 0 ; i < PAD_DELAY_MAX; i++) {
2004 msdc_set_cmd_delay(host, i);
2005 msdc_set_data_delay(host, i);
2006 ret = mmc_send_tuning(mmc, opcode, NULL);
2007 if (!ret)
2008 rise_delay |= (1 << i);
2009 }
2010 final_rise_delay = get_best_delay(host, rise_delay);
2011 /* if rising edge has enough margin, then do not scan falling edge */
2012 if (final_rise_delay.maxlen >= 12 ||
2013 (final_rise_delay.start == 0 && final_rise_delay.maxlen >= 4))
2014 goto skip_fall;
2015
2016 sdr_set_bits(host->base + MSDC_IOCON, MSDC_IOCON_RSPL);
2017 sdr_set_bits(host->base + MSDC_IOCON,
2018 MSDC_IOCON_DSPL | MSDC_IOCON_W_DSPL);
2019 for (i = 0; i < PAD_DELAY_MAX; i++) {
2020 msdc_set_cmd_delay(host, i);
2021 msdc_set_data_delay(host, i);
2022 ret = mmc_send_tuning(mmc, opcode, NULL);
2023 if (!ret)
2024 fall_delay |= (1 << i);
2025 }
2026 final_fall_delay = get_best_delay(host, fall_delay);
2027
2028skip_fall:
2029 final_maxlen = max(final_rise_delay.maxlen, final_fall_delay.maxlen);
2030 if (final_maxlen == final_rise_delay.maxlen) {
2031 sdr_clr_bits(host->base + MSDC_IOCON, MSDC_IOCON_RSPL);
2032 sdr_clr_bits(host->base + MSDC_IOCON,
2033 MSDC_IOCON_DSPL | MSDC_IOCON_W_DSPL);
2034 final_delay = final_rise_delay.final_phase;
2035 } else {
2036 sdr_set_bits(host->base + MSDC_IOCON, MSDC_IOCON_RSPL);
2037 sdr_set_bits(host->base + MSDC_IOCON,
2038 MSDC_IOCON_DSPL | MSDC_IOCON_W_DSPL);
2039 final_delay = final_fall_delay.final_phase;
2040 }
2041
2042 msdc_set_cmd_delay(host, final_delay);
2043 msdc_set_data_delay(host, final_delay);
2044
2045 dev_dbg(host->dev, "Final pad delay: %x\n", final_delay);
2046 return final_delay == 0xff ? -EIO : 0;
2047}
2048
2049static int msdc_execute_tuning(struct mmc_host *mmc, u32 opcode)
2050{
2051 struct msdc_host *host = mmc_priv(mmc);
2052 int ret;
2053 u32 tune_reg = host->dev_comp->pad_tune_reg;
2054
2055 if (host->dev_comp->data_tune && host->dev_comp->async_fifo) {
2056 ret = msdc_tune_together(mmc, opcode);
2057 if (host->hs400_mode) {
2058 sdr_clr_bits(host->base + MSDC_IOCON,
2059 MSDC_IOCON_DSPL | MSDC_IOCON_W_DSPL);
2060 msdc_set_data_delay(host, 0);
2061 }
2062 goto tune_done;
2063 }
2064 if (host->hs400_mode &&
2065 host->dev_comp->hs400_tune)
2066 ret = hs400_tune_response(mmc, opcode);
2067 else
2068 ret = msdc_tune_response(mmc, opcode);
2069 if (ret == -EIO) {
2070 dev_err(host->dev, "Tune response fail!\n");
2071 return ret;
2072 }
2073 if (host->hs400_mode == false) {
2074 ret = msdc_tune_data(mmc, opcode);
2075 if (ret == -EIO)
2076 dev_err(host->dev, "Tune data fail!\n");
2077 }
2078
2079tune_done:
2080 host->saved_tune_para.iocon = readl(host->base + MSDC_IOCON);
2081 host->saved_tune_para.pad_tune = readl(host->base + tune_reg);
2082 host->saved_tune_para.pad_cmd_tune = readl(host->base + PAD_CMD_TUNE);
2083 if (host->top_base) {
2084 host->saved_tune_para.emmc_top_control = readl(host->top_base +
2085 EMMC_TOP_CONTROL);
2086 host->saved_tune_para.emmc_top_cmd = readl(host->top_base +
2087 EMMC_TOP_CMD);
2088 }
2089 return ret;
2090}
2091
2092static int msdc_prepare_hs400_tuning(struct mmc_host *mmc, struct mmc_ios *ios)
2093{
2094 struct msdc_host *host = mmc_priv(mmc);
2095 host->hs400_mode = true;
2096
2097 if (host->top_base)
2098 writel(host->hs400_ds_delay,
2099 host->top_base + EMMC50_PAD_DS_TUNE);
2100 else
2101 writel(host->hs400_ds_delay, host->base + PAD_DS_TUNE);
2102 /* hs400 mode must set it to 0 */
2103 sdr_clr_bits(host->base + MSDC_PATCH_BIT2, MSDC_PATCH_BIT2_CFGCRCSTS);
2104 /* to improve read performance, set outstanding to 2 */
2105 sdr_set_field(host->base + EMMC50_CFG3, EMMC50_CFG3_OUTS_WR, 2);
2106
2107 return 0;
2108}
2109
2110static void msdc_hw_reset(struct mmc_host *mmc)
2111{
2112 struct msdc_host *host = mmc_priv(mmc);
2113
2114 sdr_set_bits(host->base + EMMC_IOCON, 1);
2115 udelay(10); /* 10us is enough */
2116 sdr_clr_bits(host->base + EMMC_IOCON, 1);
2117}
2118
2119static void msdc_ack_sdio_irq(struct mmc_host *mmc)
2120{
2121 unsigned long flags;
2122 struct msdc_host *host = mmc_priv(mmc);
2123
2124 spin_lock_irqsave(&host->lock, flags);
2125 __msdc_enable_sdio_irq(host, 1);
2126 spin_unlock_irqrestore(&host->lock, flags);
2127}
2128
2129static int msdc_get_cd(struct mmc_host *mmc)
2130{
2131 struct msdc_host *host = mmc_priv(mmc);
2132 int val;
2133
2134 if (mmc->caps & MMC_CAP_NONREMOVABLE)
2135 return 1;
2136
2137 if (!host->internal_cd)
2138 return mmc_gpio_get_cd(mmc);
2139
2140 val = readl(host->base + MSDC_PS) & MSDC_PS_CDSTS;
2141 if (mmc->caps2 & MMC_CAP2_CD_ACTIVE_HIGH)
2142 return !!val;
2143 else
2144 return !val;
2145}
2146
2147static const struct mmc_host_ops mt_msdc_ops = {
2148 .post_req = msdc_post_req,
2149 .pre_req = msdc_pre_req,
2150 .request = msdc_ops_request,
2151 .set_ios = msdc_ops_set_ios,
2152 .get_ro = mmc_gpio_get_ro,
2153 .get_cd = msdc_get_cd,
2154 .enable_sdio_irq = msdc_enable_sdio_irq,
2155 .ack_sdio_irq = msdc_ack_sdio_irq,
2156 .start_signal_voltage_switch = msdc_ops_switch_volt,
2157 .card_busy = msdc_card_busy,
2158 .execute_tuning = msdc_execute_tuning,
2159 .prepare_hs400_tuning = msdc_prepare_hs400_tuning,
2160 .hw_reset = msdc_hw_reset,
2161};
2162
2163static void msdc_of_property_parse(struct platform_device *pdev,
2164 struct msdc_host *host)
2165{
2166 of_property_read_u32(pdev->dev.of_node, "mediatek,latch-ck",
2167 &host->latch_ck);
2168
2169 of_property_read_u32(pdev->dev.of_node, "hs400-ds-delay",
2170 &host->hs400_ds_delay);
2171
2172 of_property_read_u32(pdev->dev.of_node, "mediatek,hs200-cmd-int-delay",
2173 &host->hs200_cmd_int_delay);
2174
2175 of_property_read_u32(pdev->dev.of_node, "mediatek,hs400-cmd-int-delay",
2176 &host->hs400_cmd_int_delay);
2177
2178 if (of_property_read_bool(pdev->dev.of_node,
2179 "mediatek,hs400-cmd-resp-sel-rising"))
2180 host->hs400_cmd_resp_sel_rising = true;
2181 else
2182 host->hs400_cmd_resp_sel_rising = false;
2183}
2184
2185static int msdc_drv_probe(struct platform_device *pdev)
2186{
2187 struct mmc_host *mmc;
2188 struct msdc_host *host;
2189 struct resource *res;
2190 int ret;
2191
2192 if (!pdev->dev.of_node) {
2193 dev_err(&pdev->dev, "No DT found\n");
2194 return -EINVAL;
2195 }
2196
2197 /* Allocate MMC host for this device */
2198 mmc = mmc_alloc_host(sizeof(struct msdc_host), &pdev->dev);
2199 if (!mmc)
2200 return -ENOMEM;
2201
2202 host = mmc_priv(mmc);
2203 ret = mmc_of_parse(mmc);
2204 if (ret)
2205 goto host_free;
2206
2207 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2208 host->base = devm_ioremap_resource(&pdev->dev, res);
2209 if (IS_ERR(host->base)) {
2210 ret = PTR_ERR(host->base);
2211 goto host_free;
2212 }
2213
2214 res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
2215 if (res) {
2216 host->top_base = devm_ioremap_resource(&pdev->dev, res);
2217 if (IS_ERR(host->top_base))
2218 host->top_base = NULL;
2219 }
2220
2221 ret = mmc_regulator_get_supply(mmc);
2222 if (ret)
2223 goto host_free;
2224
2225 host->src_clk = devm_clk_get(&pdev->dev, "source");
2226 if (IS_ERR(host->src_clk)) {
2227 ret = PTR_ERR(host->src_clk);
2228 goto host_free;
2229 }
2230
2231 host->h_clk = devm_clk_get(&pdev->dev, "hclk");
2232 if (IS_ERR(host->h_clk)) {
2233 ret = PTR_ERR(host->h_clk);
2234 goto host_free;
2235 }
2236
2237 host->bus_clk = devm_clk_get(&pdev->dev, "bus_clk");
2238 if (IS_ERR(host->bus_clk))
2239 host->bus_clk = NULL;
2240 /*source clock control gate is optional clock*/
2241 host->src_clk_cg = devm_clk_get(&pdev->dev, "source_cg");
2242 if (IS_ERR(host->src_clk_cg))
2243 host->src_clk_cg = NULL;
2244
2245 host->reset = devm_reset_control_get_optional_exclusive(&pdev->dev,
2246 "hrst");
2247 if (IS_ERR(host->reset))
2248 return PTR_ERR(host->reset);
2249
2250 host->irq = platform_get_irq(pdev, 0);
2251 if (host->irq < 0) {
2252 ret = host->irq;
2253 goto host_free;
2254 }
2255
2256 host->pinctrl = devm_pinctrl_get(&pdev->dev);
2257 if (IS_ERR(host->pinctrl)) {
2258 ret = PTR_ERR(host->pinctrl);
2259 dev_err(&pdev->dev, "Cannot find pinctrl!\n");
2260 goto host_free;
2261 }
2262
2263 host->pins_default = pinctrl_lookup_state(host->pinctrl, "default");
2264 if (IS_ERR(host->pins_default)) {
2265 ret = PTR_ERR(host->pins_default);
2266 dev_err(&pdev->dev, "Cannot find pinctrl default!\n");
2267 goto host_free;
2268 }
2269
2270 host->pins_uhs = pinctrl_lookup_state(host->pinctrl, "state_uhs");
2271 if (IS_ERR(host->pins_uhs)) {
2272 ret = PTR_ERR(host->pins_uhs);
2273 dev_err(&pdev->dev, "Cannot find pinctrl uhs!\n");
2274 goto host_free;
2275 }
2276
2277 msdc_of_property_parse(pdev, host);
2278
2279 host->dev = &pdev->dev;
2280 host->dev_comp = of_device_get_match_data(&pdev->dev);
2281 host->mmc = mmc;
2282 host->src_clk_freq = clk_get_rate(host->src_clk);
2283 /* Set host parameters to mmc */
2284 mmc->ops = &mt_msdc_ops;
2285 if (host->dev_comp->clk_div_bits == 8)
2286 mmc->f_min = DIV_ROUND_UP(host->src_clk_freq, 4 * 255);
2287 else
2288 mmc->f_min = DIV_ROUND_UP(host->src_clk_freq, 4 * 4095);
2289
2290 if (!(mmc->caps & MMC_CAP_NONREMOVABLE) &&
2291 !mmc_can_gpio_cd(mmc) &&
2292 host->dev_comp->use_internal_cd) {
2293 /*
2294 * Is removable but no GPIO declared, so
2295 * use internal functionality.
2296 */
2297 host->internal_cd = true;
2298 }
2299
2300 if (mmc->caps & MMC_CAP_SDIO_IRQ)
2301 mmc->caps2 |= MMC_CAP2_SDIO_IRQ_NOTHREAD;
2302
2303 mmc->caps |= MMC_CAP_ERASE | MMC_CAP_CMD23;
2304 /* MMC core transfer sizes tunable parameters */
2305 mmc->max_segs = MAX_BD_NUM;
2306 if (host->dev_comp->support_64g)
2307 mmc->max_seg_size = BDMA_DESC_BUFLEN_EXT;
2308 else
2309 mmc->max_seg_size = BDMA_DESC_BUFLEN;
2310 mmc->max_blk_size = 2048;
2311 mmc->max_req_size = 512 * 1024;
2312 mmc->max_blk_count = mmc->max_req_size / 512;
2313 if (host->dev_comp->support_64g)
2314 host->dma_mask = DMA_BIT_MASK(36);
2315 else
2316 host->dma_mask = DMA_BIT_MASK(32);
2317 mmc_dev(mmc)->dma_mask = &host->dma_mask;
2318
2319 host->timeout_clks = 3 * 1048576;
2320 host->dma.gpd = dma_alloc_coherent(&pdev->dev,
2321 2 * sizeof(struct mt_gpdma_desc),
2322 &host->dma.gpd_addr, GFP_KERNEL);
2323 host->dma.bd = dma_alloc_coherent(&pdev->dev,
2324 MAX_BD_NUM * sizeof(struct mt_bdma_desc),
2325 &host->dma.bd_addr, GFP_KERNEL);
2326 if (!host->dma.gpd || !host->dma.bd) {
2327 ret = -ENOMEM;
2328 goto release_mem;
2329 }
2330 msdc_init_gpd_bd(host, &host->dma);
2331 INIT_DELAYED_WORK(&host->req_timeout, msdc_request_timeout);
2332 spin_lock_init(&host->lock);
2333
2334 platform_set_drvdata(pdev, mmc);
2335 msdc_ungate_clock(host);
2336 msdc_init_hw(host);
2337
2338 ret = devm_request_irq(&pdev->dev, host->irq, msdc_irq,
2339 IRQF_TRIGGER_NONE, pdev->name, host);
2340 if (ret)
2341 goto release;
2342
2343 pm_runtime_set_active(host->dev);
2344 pm_runtime_set_autosuspend_delay(host->dev, MTK_MMC_AUTOSUSPEND_DELAY);
2345 pm_runtime_use_autosuspend(host->dev);
2346 pm_runtime_enable(host->dev);
2347 ret = mmc_add_host(mmc);
2348
2349 if (ret)
2350 goto end;
2351
2352 return 0;
2353end:
2354 pm_runtime_disable(host->dev);
2355release:
2356 platform_set_drvdata(pdev, NULL);
2357 msdc_deinit_hw(host);
2358 msdc_gate_clock(host);
2359release_mem:
2360 if (host->dma.gpd)
2361 dma_free_coherent(&pdev->dev,
2362 2 * sizeof(struct mt_gpdma_desc),
2363 host->dma.gpd, host->dma.gpd_addr);
2364 if (host->dma.bd)
2365 dma_free_coherent(&pdev->dev,
2366 MAX_BD_NUM * sizeof(struct mt_bdma_desc),
2367 host->dma.bd, host->dma.bd_addr);
2368host_free:
2369 mmc_free_host(mmc);
2370
2371 return ret;
2372}
2373
2374static int msdc_drv_remove(struct platform_device *pdev)
2375{
2376 struct mmc_host *mmc;
2377 struct msdc_host *host;
2378
2379 mmc = platform_get_drvdata(pdev);
2380 host = mmc_priv(mmc);
2381
2382 pm_runtime_get_sync(host->dev);
2383
2384 platform_set_drvdata(pdev, NULL);
2385 mmc_remove_host(host->mmc);
2386 msdc_deinit_hw(host);
2387 msdc_gate_clock(host);
2388
2389 pm_runtime_disable(host->dev);
2390 pm_runtime_put_noidle(host->dev);
2391 dma_free_coherent(&pdev->dev,
2392 2 * sizeof(struct mt_gpdma_desc),
2393 host->dma.gpd, host->dma.gpd_addr);
2394 dma_free_coherent(&pdev->dev, MAX_BD_NUM * sizeof(struct mt_bdma_desc),
2395 host->dma.bd, host->dma.bd_addr);
2396
2397 mmc_free_host(host->mmc);
2398
2399 return 0;
2400}
2401
2402#ifdef CONFIG_PM
2403static void msdc_save_reg(struct msdc_host *host)
2404{
2405 u32 tune_reg = host->dev_comp->pad_tune_reg;
2406
2407 host->save_para.msdc_cfg = readl(host->base + MSDC_CFG);
2408 host->save_para.iocon = readl(host->base + MSDC_IOCON);
2409 host->save_para.sdc_cfg = readl(host->base + SDC_CFG);
2410 host->save_para.patch_bit0 = readl(host->base + MSDC_PATCH_BIT);
2411 host->save_para.patch_bit1 = readl(host->base + MSDC_PATCH_BIT1);
2412 host->save_para.patch_bit2 = readl(host->base + MSDC_PATCH_BIT2);
2413 host->save_para.pad_ds_tune = readl(host->base + PAD_DS_TUNE);
2414 host->save_para.pad_cmd_tune = readl(host->base + PAD_CMD_TUNE);
2415 host->save_para.emmc50_cfg0 = readl(host->base + EMMC50_CFG0);
2416 host->save_para.emmc50_cfg3 = readl(host->base + EMMC50_CFG3);
2417 host->save_para.sdc_fifo_cfg = readl(host->base + SDC_FIFO_CFG);
2418 if (host->top_base) {
2419 host->save_para.emmc_top_control =
2420 readl(host->top_base + EMMC_TOP_CONTROL);
2421 host->save_para.emmc_top_cmd =
2422 readl(host->top_base + EMMC_TOP_CMD);
2423 host->save_para.emmc50_pad_ds_tune =
2424 readl(host->top_base + EMMC50_PAD_DS_TUNE);
2425 } else {
2426 host->save_para.pad_tune = readl(host->base + tune_reg);
2427 }
2428}
2429
2430static void msdc_restore_reg(struct msdc_host *host)
2431{
2432 u32 tune_reg = host->dev_comp->pad_tune_reg;
2433
2434 writel(host->save_para.msdc_cfg, host->base + MSDC_CFG);
2435 writel(host->save_para.iocon, host->base + MSDC_IOCON);
2436 writel(host->save_para.sdc_cfg, host->base + SDC_CFG);
2437 writel(host->save_para.patch_bit0, host->base + MSDC_PATCH_BIT);
2438 writel(host->save_para.patch_bit1, host->base + MSDC_PATCH_BIT1);
2439 writel(host->save_para.patch_bit2, host->base + MSDC_PATCH_BIT2);
2440 writel(host->save_para.pad_ds_tune, host->base + PAD_DS_TUNE);
2441 writel(host->save_para.pad_cmd_tune, host->base + PAD_CMD_TUNE);
2442 writel(host->save_para.emmc50_cfg0, host->base + EMMC50_CFG0);
2443 writel(host->save_para.emmc50_cfg3, host->base + EMMC50_CFG3);
2444 writel(host->save_para.sdc_fifo_cfg, host->base + SDC_FIFO_CFG);
2445 if (host->top_base) {
2446 writel(host->save_para.emmc_top_control,
2447 host->top_base + EMMC_TOP_CONTROL);
2448 writel(host->save_para.emmc_top_cmd,
2449 host->top_base + EMMC_TOP_CMD);
2450 writel(host->save_para.emmc50_pad_ds_tune,
2451 host->top_base + EMMC50_PAD_DS_TUNE);
2452 } else {
2453 writel(host->save_para.pad_tune, host->base + tune_reg);
2454 }
2455
2456 if (sdio_irq_claimed(host->mmc))
2457 __msdc_enable_sdio_irq(host, 1);
2458}
2459
2460static int msdc_runtime_suspend(struct device *dev)
2461{
2462 struct mmc_host *mmc = dev_get_drvdata(dev);
2463 struct msdc_host *host = mmc_priv(mmc);
2464
2465 msdc_save_reg(host);
2466 msdc_gate_clock(host);
2467 return 0;
2468}
2469
2470static int msdc_runtime_resume(struct device *dev)
2471{
2472 struct mmc_host *mmc = dev_get_drvdata(dev);
2473 struct msdc_host *host = mmc_priv(mmc);
2474
2475 msdc_ungate_clock(host);
2476 msdc_restore_reg(host);
2477 return 0;
2478}
2479#endif
2480
2481static const struct dev_pm_ops msdc_dev_pm_ops = {
2482 SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
2483 pm_runtime_force_resume)
2484 SET_RUNTIME_PM_OPS(msdc_runtime_suspend, msdc_runtime_resume, NULL)
2485};
2486
2487static struct platform_driver mt_msdc_driver = {
2488 .probe = msdc_drv_probe,
2489 .remove = msdc_drv_remove,
2490 .driver = {
2491 .name = "mtk-msdc",
2492 .of_match_table = msdc_of_ids,
2493 .pm = &msdc_dev_pm_ops,
2494 },
2495};
2496
2497module_platform_driver(mt_msdc_driver);
2498MODULE_LICENSE("GPL v2");
2499MODULE_DESCRIPTION("MediaTek SD/MMC Card Driver");