blob: 560a0a5ba6f3f472d963d59f0bd277ebd7db0b4f [file] [log] [blame]
b.liue9582032025-04-17 19:18:16 +08001// SPDX-License-Identifier: GPL-2.0 OR BSD-2-Clause
2/* Copyright (C) 2018 KVASER AB, Sweden. All rights reserved.
3 * Parts of this driver are based on the following:
4 * - Kvaser linux pciefd driver (version 5.25)
5 * - PEAK linux canfd driver
6 * - Altera Avalon EPCS flash controller driver
7 */
8
9#include <linux/kernel.h>
10#include <linux/module.h>
11#include <linux/device.h>
12#include <linux/pci.h>
13#include <linux/can/dev.h>
14#include <linux/timer.h>
15#include <linux/netdevice.h>
16#include <linux/crc32.h>
17#include <linux/iopoll.h>
18
19MODULE_LICENSE("Dual BSD/GPL");
20MODULE_AUTHOR("Kvaser AB <support@kvaser.com>");
21MODULE_DESCRIPTION("CAN driver for Kvaser CAN/PCIe devices");
22
23#define KVASER_PCIEFD_DRV_NAME "kvaser_pciefd"
24
25#define KVASER_PCIEFD_WAIT_TIMEOUT msecs_to_jiffies(1000)
26#define KVASER_PCIEFD_BEC_POLL_FREQ (jiffies + msecs_to_jiffies(200))
27#define KVASER_PCIEFD_MAX_ERR_REP 256
28#define KVASER_PCIEFD_CAN_TX_MAX_COUNT 17
29#define KVASER_PCIEFD_MAX_CAN_CHANNELS 4
30#define KVASER_PCIEFD_DMA_COUNT 2
31
32#define KVASER_PCIEFD_DMA_SIZE (4 * 1024)
33#define KVASER_PCIEFD_64BIT_DMA_BIT BIT(0)
34
35#define KVASER_PCIEFD_VENDOR 0x1a07
36#define KVASER_PCIEFD_4HS_ID 0x0d
37#define KVASER_PCIEFD_2HS_ID 0x0e
38#define KVASER_PCIEFD_HS_ID 0x0f
39#define KVASER_PCIEFD_MINIPCIE_HS_ID 0x10
40#define KVASER_PCIEFD_MINIPCIE_2HS_ID 0x11
41
42/* PCIe IRQ registers */
43#define KVASER_PCIEFD_IRQ_REG 0x40
44#define KVASER_PCIEFD_IEN_REG 0x50
45/* DMA map */
46#define KVASER_PCIEFD_DMA_MAP_BASE 0x1000
47/* Kvaser KCAN CAN controller registers */
48#define KVASER_PCIEFD_KCAN0_BASE 0x10000
49#define KVASER_PCIEFD_KCAN_BASE_OFFSET 0x1000
50#define KVASER_PCIEFD_KCAN_FIFO_REG 0x100
51#define KVASER_PCIEFD_KCAN_FIFO_LAST_REG 0x180
52#define KVASER_PCIEFD_KCAN_CTRL_REG 0x2c0
53#define KVASER_PCIEFD_KCAN_CMD_REG 0x400
54#define KVASER_PCIEFD_KCAN_IEN_REG 0x408
55#define KVASER_PCIEFD_KCAN_IRQ_REG 0x410
56#define KVASER_PCIEFD_KCAN_TX_NPACKETS_REG 0x414
57#define KVASER_PCIEFD_KCAN_STAT_REG 0x418
58#define KVASER_PCIEFD_KCAN_MODE_REG 0x41c
59#define KVASER_PCIEFD_KCAN_BTRN_REG 0x420
60#define KVASER_PCIEFD_KCAN_BUS_LOAD_REG 0x424
61#define KVASER_PCIEFD_KCAN_BTRD_REG 0x428
62#define KVASER_PCIEFD_KCAN_PWM_REG 0x430
63/* Loopback control register */
64#define KVASER_PCIEFD_LOOP_REG 0x1f000
65/* System identification and information registers */
66#define KVASER_PCIEFD_SYSID_BASE 0x1f020
67#define KVASER_PCIEFD_SYSID_VERSION_REG (KVASER_PCIEFD_SYSID_BASE + 0x8)
68#define KVASER_PCIEFD_SYSID_CANFREQ_REG (KVASER_PCIEFD_SYSID_BASE + 0xc)
69#define KVASER_PCIEFD_SYSID_BUSFREQ_REG (KVASER_PCIEFD_SYSID_BASE + 0x10)
70#define KVASER_PCIEFD_SYSID_BUILD_REG (KVASER_PCIEFD_SYSID_BASE + 0x14)
71/* Shared receive buffer registers */
72#define KVASER_PCIEFD_SRB_BASE 0x1f200
73#define KVASER_PCIEFD_SRB_FIFO_LAST_REG (KVASER_PCIEFD_SRB_BASE + 0x1f4)
74#define KVASER_PCIEFD_SRB_CMD_REG (KVASER_PCIEFD_SRB_BASE + 0x200)
75#define KVASER_PCIEFD_SRB_IEN_REG (KVASER_PCIEFD_SRB_BASE + 0x204)
76#define KVASER_PCIEFD_SRB_IRQ_REG (KVASER_PCIEFD_SRB_BASE + 0x20c)
77#define KVASER_PCIEFD_SRB_STAT_REG (KVASER_PCIEFD_SRB_BASE + 0x210)
78#define KVASER_PCIEFD_SRB_RX_NR_PACKETS_REG (KVASER_PCIEFD_SRB_BASE + 0x214)
79#define KVASER_PCIEFD_SRB_CTRL_REG (KVASER_PCIEFD_SRB_BASE + 0x218)
80/* EPCS flash controller registers */
81#define KVASER_PCIEFD_SPI_BASE 0x1fc00
82#define KVASER_PCIEFD_SPI_RX_REG KVASER_PCIEFD_SPI_BASE
83#define KVASER_PCIEFD_SPI_TX_REG (KVASER_PCIEFD_SPI_BASE + 0x4)
84#define KVASER_PCIEFD_SPI_STATUS_REG (KVASER_PCIEFD_SPI_BASE + 0x8)
85#define KVASER_PCIEFD_SPI_CTRL_REG (KVASER_PCIEFD_SPI_BASE + 0xc)
86#define KVASER_PCIEFD_SPI_SSEL_REG (KVASER_PCIEFD_SPI_BASE + 0x14)
87
88#define KVASER_PCIEFD_IRQ_ALL_MSK 0x1f
89#define KVASER_PCIEFD_IRQ_SRB BIT(4)
90
91#define KVASER_PCIEFD_SYSID_NRCHAN_SHIFT 24
92#define KVASER_PCIEFD_SYSID_MAJOR_VER_SHIFT 16
93#define KVASER_PCIEFD_SYSID_BUILD_VER_SHIFT 1
94
95/* Reset DMA buffer 0, 1 and FIFO offset */
96#define KVASER_PCIEFD_SRB_CMD_RDB0 BIT(4)
97#define KVASER_PCIEFD_SRB_CMD_RDB1 BIT(5)
98#define KVASER_PCIEFD_SRB_CMD_FOR BIT(0)
99
100/* DMA packet done, buffer 0 and 1 */
101#define KVASER_PCIEFD_SRB_IRQ_DPD0 BIT(8)
102#define KVASER_PCIEFD_SRB_IRQ_DPD1 BIT(9)
103/* DMA overflow, buffer 0 and 1 */
104#define KVASER_PCIEFD_SRB_IRQ_DOF0 BIT(10)
105#define KVASER_PCIEFD_SRB_IRQ_DOF1 BIT(11)
106/* DMA underflow, buffer 0 and 1 */
107#define KVASER_PCIEFD_SRB_IRQ_DUF0 BIT(12)
108#define KVASER_PCIEFD_SRB_IRQ_DUF1 BIT(13)
109
110/* DMA idle */
111#define KVASER_PCIEFD_SRB_STAT_DI BIT(15)
112/* DMA support */
113#define KVASER_PCIEFD_SRB_STAT_DMA BIT(24)
114
115/* SRB current packet level */
116#define KVASER_PCIEFD_SRB_RX_NR_PACKETS_MASK 0xff
117
118/* DMA Enable */
119#define KVASER_PCIEFD_SRB_CTRL_DMA_ENABLE BIT(0)
120
121/* EPCS flash controller definitions */
122#define KVASER_PCIEFD_CFG_IMG_SZ (64 * 1024)
123#define KVASER_PCIEFD_CFG_IMG_OFFSET (31 * 65536L)
124#define KVASER_PCIEFD_CFG_MAX_PARAMS 256
125#define KVASER_PCIEFD_CFG_MAGIC 0xcafef00d
126#define KVASER_PCIEFD_CFG_PARAM_MAX_SZ 24
127#define KVASER_PCIEFD_CFG_SYS_VER 1
128#define KVASER_PCIEFD_CFG_PARAM_NR_CHAN 130
129#define KVASER_PCIEFD_SPI_TMT BIT(5)
130#define KVASER_PCIEFD_SPI_TRDY BIT(6)
131#define KVASER_PCIEFD_SPI_RRDY BIT(7)
132#define KVASER_PCIEFD_FLASH_ID_EPCS16 0x14
133/* Commands for controlling the onboard flash */
134#define KVASER_PCIEFD_FLASH_RES_CMD 0xab
135#define KVASER_PCIEFD_FLASH_READ_CMD 0x3
136#define KVASER_PCIEFD_FLASH_STATUS_CMD 0x5
137
138/* Kvaser KCAN definitions */
139#define KVASER_PCIEFD_KCAN_CTRL_EFLUSH (4 << 29)
140#define KVASER_PCIEFD_KCAN_CTRL_EFRAME (5 << 29)
141
142#define KVASER_PCIEFD_KCAN_CMD_SEQ_SHIFT 16
143/* Request status packet */
144#define KVASER_PCIEFD_KCAN_CMD_SRQ BIT(0)
145/* Abort, flush and reset */
146#define KVASER_PCIEFD_KCAN_CMD_AT BIT(1)
147
148/* Tx FIFO unaligned read */
149#define KVASER_PCIEFD_KCAN_IRQ_TAR BIT(0)
150/* Tx FIFO unaligned end */
151#define KVASER_PCIEFD_KCAN_IRQ_TAE BIT(1)
152/* Bus parameter protection error */
153#define KVASER_PCIEFD_KCAN_IRQ_BPP BIT(2)
154/* FDF bit when controller is in classic mode */
155#define KVASER_PCIEFD_KCAN_IRQ_FDIC BIT(3)
156/* Rx FIFO overflow */
157#define KVASER_PCIEFD_KCAN_IRQ_ROF BIT(5)
158/* Abort done */
159#define KVASER_PCIEFD_KCAN_IRQ_ABD BIT(13)
160/* Tx buffer flush done */
161#define KVASER_PCIEFD_KCAN_IRQ_TFD BIT(14)
162/* Tx FIFO overflow */
163#define KVASER_PCIEFD_KCAN_IRQ_TOF BIT(15)
164/* Tx FIFO empty */
165#define KVASER_PCIEFD_KCAN_IRQ_TE BIT(16)
166/* Transmitter unaligned */
167#define KVASER_PCIEFD_KCAN_IRQ_TAL BIT(17)
168
169#define KVASER_PCIEFD_KCAN_TX_NPACKETS_MAX_SHIFT 16
170
171#define KVASER_PCIEFD_KCAN_STAT_SEQNO_SHIFT 24
172/* Abort request */
173#define KVASER_PCIEFD_KCAN_STAT_AR BIT(7)
174/* Idle state. Controller in reset mode and no abort or flush pending */
175#define KVASER_PCIEFD_KCAN_STAT_IDLE BIT(10)
176/* Bus off */
177#define KVASER_PCIEFD_KCAN_STAT_BOFF BIT(11)
178/* Reset mode request */
179#define KVASER_PCIEFD_KCAN_STAT_RMR BIT(14)
180/* Controller in reset mode */
181#define KVASER_PCIEFD_KCAN_STAT_IRM BIT(15)
182/* Controller got one-shot capability */
183#define KVASER_PCIEFD_KCAN_STAT_CAP BIT(16)
184/* Controller got CAN FD capability */
185#define KVASER_PCIEFD_KCAN_STAT_FD BIT(19)
186#define KVASER_PCIEFD_KCAN_STAT_BUS_OFF_MSK (KVASER_PCIEFD_KCAN_STAT_AR | \
187 KVASER_PCIEFD_KCAN_STAT_BOFF | KVASER_PCIEFD_KCAN_STAT_RMR | \
188 KVASER_PCIEFD_KCAN_STAT_IRM)
189
190/* Reset mode */
191#define KVASER_PCIEFD_KCAN_MODE_RM BIT(8)
192/* Listen only mode */
193#define KVASER_PCIEFD_KCAN_MODE_LOM BIT(9)
194/* Error packet enable */
195#define KVASER_PCIEFD_KCAN_MODE_EPEN BIT(12)
196/* CAN FD non-ISO */
197#define KVASER_PCIEFD_KCAN_MODE_NIFDEN BIT(15)
198/* Acknowledgment packet type */
199#define KVASER_PCIEFD_KCAN_MODE_APT BIT(20)
200/* Active error flag enable. Clear to force error passive */
201#define KVASER_PCIEFD_KCAN_MODE_EEN BIT(23)
202/* Classic CAN mode */
203#define KVASER_PCIEFD_KCAN_MODE_CCM BIT(31)
204
205#define KVASER_PCIEFD_KCAN_BTRN_SJW_SHIFT 13
206#define KVASER_PCIEFD_KCAN_BTRN_TSEG1_SHIFT 17
207#define KVASER_PCIEFD_KCAN_BTRN_TSEG2_SHIFT 26
208
209#define KVASER_PCIEFD_KCAN_PWM_TOP_SHIFT 16
210
211/* Kvaser KCAN packet types */
212#define KVASER_PCIEFD_PACK_TYPE_DATA 0
213#define KVASER_PCIEFD_PACK_TYPE_ACK 1
214#define KVASER_PCIEFD_PACK_TYPE_TXRQ 2
215#define KVASER_PCIEFD_PACK_TYPE_ERROR 3
216#define KVASER_PCIEFD_PACK_TYPE_EFLUSH_ACK 4
217#define KVASER_PCIEFD_PACK_TYPE_EFRAME_ACK 5
218#define KVASER_PCIEFD_PACK_TYPE_ACK_DATA 6
219#define KVASER_PCIEFD_PACK_TYPE_STATUS 8
220#define KVASER_PCIEFD_PACK_TYPE_BUS_LOAD 9
221
222/* Kvaser KCAN packet common definitions */
223#define KVASER_PCIEFD_PACKET_SEQ_MSK 0xff
224#define KVASER_PCIEFD_PACKET_CHID_SHIFT 25
225#define KVASER_PCIEFD_PACKET_TYPE_SHIFT 28
226
227/* Kvaser KCAN TDATA and RDATA first word */
228#define KVASER_PCIEFD_RPACKET_IDE BIT(30)
229#define KVASER_PCIEFD_RPACKET_RTR BIT(29)
230/* Kvaser KCAN TDATA and RDATA second word */
231#define KVASER_PCIEFD_RPACKET_ESI BIT(13)
232#define KVASER_PCIEFD_RPACKET_BRS BIT(14)
233#define KVASER_PCIEFD_RPACKET_FDF BIT(15)
234#define KVASER_PCIEFD_RPACKET_DLC_SHIFT 8
235/* Kvaser KCAN TDATA second word */
236#define KVASER_PCIEFD_TPACKET_SMS BIT(16)
237#define KVASER_PCIEFD_TPACKET_AREQ BIT(31)
238
239/* Kvaser KCAN APACKET */
240#define KVASER_PCIEFD_APACKET_FLU BIT(8)
241#define KVASER_PCIEFD_APACKET_CT BIT(9)
242#define KVASER_PCIEFD_APACKET_ABL BIT(10)
243#define KVASER_PCIEFD_APACKET_NACK BIT(11)
244
245/* Kvaser KCAN SPACK first word */
246#define KVASER_PCIEFD_SPACK_RXERR_SHIFT 8
247#define KVASER_PCIEFD_SPACK_BOFF BIT(16)
248#define KVASER_PCIEFD_SPACK_IDET BIT(20)
249#define KVASER_PCIEFD_SPACK_IRM BIT(21)
250#define KVASER_PCIEFD_SPACK_RMCD BIT(22)
251/* Kvaser KCAN SPACK second word */
252#define KVASER_PCIEFD_SPACK_AUTO BIT(21)
253#define KVASER_PCIEFD_SPACK_EWLR BIT(23)
254#define KVASER_PCIEFD_SPACK_EPLR BIT(24)
255
256/* Kvaser KCAN_EPACK second word */
257#define KVASER_PCIEFD_EPACK_DIR_TX BIT(0)
258
259struct kvaser_pciefd;
260
261struct kvaser_pciefd_can {
262 struct can_priv can;
263 struct kvaser_pciefd *kv_pcie;
264 void __iomem *reg_base;
265 struct can_berr_counter bec;
266 u8 cmd_seq;
267 int err_rep_cnt;
268 int echo_idx;
269 spinlock_t lock; /* Locks sensitive registers (e.g. MODE) */
270 spinlock_t echo_lock; /* Locks the message echo buffer */
271 struct timer_list bec_poll_timer;
272 struct completion start_comp, flush_comp;
273};
274
275struct kvaser_pciefd {
276 struct pci_dev *pci;
277 void __iomem *reg_base;
278 struct kvaser_pciefd_can *can[KVASER_PCIEFD_MAX_CAN_CHANNELS];
279 void *dma_data[KVASER_PCIEFD_DMA_COUNT];
280 u8 nr_channels;
281 u32 bus_freq;
282 u32 freq;
283 u32 freq_to_ticks_div;
284};
285
286struct kvaser_pciefd_rx_packet {
287 u32 header[2];
288 u64 timestamp;
289};
290
291struct kvaser_pciefd_tx_packet {
292 u32 header[2];
293 u8 data[64];
294};
295
296static const struct can_bittiming_const kvaser_pciefd_bittiming_const = {
297 .name = KVASER_PCIEFD_DRV_NAME,
298 .tseg1_min = 1,
299 .tseg1_max = 512,
300 .tseg2_min = 1,
301 .tseg2_max = 32,
302 .sjw_max = 16,
303 .brp_min = 1,
304 .brp_max = 8192,
305 .brp_inc = 1,
306};
307
308struct kvaser_pciefd_cfg_param {
309 __le32 magic;
310 __le32 nr;
311 __le32 len;
312 u8 data[KVASER_PCIEFD_CFG_PARAM_MAX_SZ];
313};
314
315struct kvaser_pciefd_cfg_img {
316 __le32 version;
317 __le32 magic;
318 __le32 crc;
319 struct kvaser_pciefd_cfg_param params[KVASER_PCIEFD_CFG_MAX_PARAMS];
320};
321
322static struct pci_device_id kvaser_pciefd_id_table[] = {
323 { PCI_DEVICE(KVASER_PCIEFD_VENDOR, KVASER_PCIEFD_4HS_ID), },
324 { PCI_DEVICE(KVASER_PCIEFD_VENDOR, KVASER_PCIEFD_2HS_ID), },
325 { PCI_DEVICE(KVASER_PCIEFD_VENDOR, KVASER_PCIEFD_HS_ID), },
326 { PCI_DEVICE(KVASER_PCIEFD_VENDOR, KVASER_PCIEFD_MINIPCIE_HS_ID), },
327 { PCI_DEVICE(KVASER_PCIEFD_VENDOR, KVASER_PCIEFD_MINIPCIE_2HS_ID), },
328 { 0,},
329};
330MODULE_DEVICE_TABLE(pci, kvaser_pciefd_id_table);
331
332/* Onboard flash memory functions */
333static int kvaser_pciefd_spi_wait_loop(struct kvaser_pciefd *pcie, int msk)
334{
335 u32 res;
336 int ret;
337
338 ret = readl_poll_timeout(pcie->reg_base + KVASER_PCIEFD_SPI_STATUS_REG,
339 res, res & msk, 0, 10);
340
341 return ret;
342}
343
344static int kvaser_pciefd_spi_cmd(struct kvaser_pciefd *pcie, const u8 *tx,
345 u32 tx_len, u8 *rx, u32 rx_len)
346{
347 int c;
348
349 iowrite32(BIT(0), pcie->reg_base + KVASER_PCIEFD_SPI_SSEL_REG);
350 iowrite32(BIT(10), pcie->reg_base + KVASER_PCIEFD_SPI_CTRL_REG);
351 ioread32(pcie->reg_base + KVASER_PCIEFD_SPI_RX_REG);
352
353 c = tx_len;
354 while (c--) {
355 if (kvaser_pciefd_spi_wait_loop(pcie, KVASER_PCIEFD_SPI_TRDY))
356 return -EIO;
357
358 iowrite32(*tx++, pcie->reg_base + KVASER_PCIEFD_SPI_TX_REG);
359
360 if (kvaser_pciefd_spi_wait_loop(pcie, KVASER_PCIEFD_SPI_RRDY))
361 return -EIO;
362
363 ioread32(pcie->reg_base + KVASER_PCIEFD_SPI_RX_REG);
364 }
365
366 c = rx_len;
367 while (c-- > 0) {
368 if (kvaser_pciefd_spi_wait_loop(pcie, KVASER_PCIEFD_SPI_TRDY))
369 return -EIO;
370
371 iowrite32(0, pcie->reg_base + KVASER_PCIEFD_SPI_TX_REG);
372
373 if (kvaser_pciefd_spi_wait_loop(pcie, KVASER_PCIEFD_SPI_RRDY))
374 return -EIO;
375
376 *rx++ = ioread32(pcie->reg_base + KVASER_PCIEFD_SPI_RX_REG);
377 }
378
379 if (kvaser_pciefd_spi_wait_loop(pcie, KVASER_PCIEFD_SPI_TMT))
380 return -EIO;
381
382 iowrite32(0, pcie->reg_base + KVASER_PCIEFD_SPI_CTRL_REG);
383
384 if (c != -1) {
385 dev_err(&pcie->pci->dev, "Flash SPI transfer failed\n");
386 return -EIO;
387 }
388
389 return 0;
390}
391
392static int kvaser_pciefd_cfg_read_and_verify(struct kvaser_pciefd *pcie,
393 struct kvaser_pciefd_cfg_img *img)
394{
395 int offset = KVASER_PCIEFD_CFG_IMG_OFFSET;
396 int res, crc;
397 u8 *crc_buff;
398
399 u8 cmd[] = {
400 KVASER_PCIEFD_FLASH_READ_CMD,
401 (u8)((offset >> 16) & 0xff),
402 (u8)((offset >> 8) & 0xff),
403 (u8)(offset & 0xff)
404 };
405
406 res = kvaser_pciefd_spi_cmd(pcie, cmd, ARRAY_SIZE(cmd), (u8 *)img,
407 KVASER_PCIEFD_CFG_IMG_SZ);
408 if (res)
409 return res;
410
411 crc_buff = (u8 *)img->params;
412
413 if (le32_to_cpu(img->version) != KVASER_PCIEFD_CFG_SYS_VER) {
414 dev_err(&pcie->pci->dev,
415 "Config flash corrupted, version number is wrong\n");
416 return -ENODEV;
417 }
418
419 if (le32_to_cpu(img->magic) != KVASER_PCIEFD_CFG_MAGIC) {
420 dev_err(&pcie->pci->dev,
421 "Config flash corrupted, magic number is wrong\n");
422 return -ENODEV;
423 }
424
425 crc = ~crc32_be(0xffffffff, crc_buff, sizeof(img->params));
426 if (le32_to_cpu(img->crc) != crc) {
427 dev_err(&pcie->pci->dev,
428 "Stored CRC does not match flash image contents\n");
429 return -EIO;
430 }
431
432 return 0;
433}
434
435static void kvaser_pciefd_cfg_read_params(struct kvaser_pciefd *pcie,
436 struct kvaser_pciefd_cfg_img *img)
437{
438 struct kvaser_pciefd_cfg_param *param;
439
440 param = &img->params[KVASER_PCIEFD_CFG_PARAM_NR_CHAN];
441 memcpy(&pcie->nr_channels, param->data, le32_to_cpu(param->len));
442}
443
444static int kvaser_pciefd_read_cfg(struct kvaser_pciefd *pcie)
445{
446 int res;
447 struct kvaser_pciefd_cfg_img *img;
448
449 /* Read electronic signature */
450 u8 cmd[] = {KVASER_PCIEFD_FLASH_RES_CMD, 0, 0, 0};
451
452 res = kvaser_pciefd_spi_cmd(pcie, cmd, ARRAY_SIZE(cmd), cmd, 1);
453 if (res)
454 return -EIO;
455
456 img = kmalloc(KVASER_PCIEFD_CFG_IMG_SZ, GFP_KERNEL);
457 if (!img)
458 return -ENOMEM;
459
460 if (cmd[0] != KVASER_PCIEFD_FLASH_ID_EPCS16) {
461 dev_err(&pcie->pci->dev,
462 "Flash id is 0x%x instead of expected EPCS16 (0x%x)\n",
463 cmd[0], KVASER_PCIEFD_FLASH_ID_EPCS16);
464
465 res = -ENODEV;
466 goto image_free;
467 }
468
469 cmd[0] = KVASER_PCIEFD_FLASH_STATUS_CMD;
470 res = kvaser_pciefd_spi_cmd(pcie, cmd, 1, cmd, 1);
471 if (res) {
472 goto image_free;
473 } else if (cmd[0] & 1) {
474 res = -EIO;
475 /* No write is ever done, the WIP should never be set */
476 dev_err(&pcie->pci->dev, "Unexpected WIP bit set in flash\n");
477 goto image_free;
478 }
479
480 res = kvaser_pciefd_cfg_read_and_verify(pcie, img);
481 if (res) {
482 res = -EIO;
483 goto image_free;
484 }
485
486 kvaser_pciefd_cfg_read_params(pcie, img);
487
488image_free:
489 kfree(img);
490 return res;
491}
492
493static void kvaser_pciefd_request_status(struct kvaser_pciefd_can *can)
494{
495 u32 cmd;
496
497 cmd = KVASER_PCIEFD_KCAN_CMD_SRQ;
498 cmd |= ++can->cmd_seq << KVASER_PCIEFD_KCAN_CMD_SEQ_SHIFT;
499 iowrite32(cmd, can->reg_base + KVASER_PCIEFD_KCAN_CMD_REG);
500}
501
502static void kvaser_pciefd_enable_err_gen(struct kvaser_pciefd_can *can)
503{
504 u32 mode;
505 unsigned long irq;
506
507 spin_lock_irqsave(&can->lock, irq);
508 mode = ioread32(can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG);
509 if (!(mode & KVASER_PCIEFD_KCAN_MODE_EPEN)) {
510 mode |= KVASER_PCIEFD_KCAN_MODE_EPEN;
511 iowrite32(mode, can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG);
512 }
513 spin_unlock_irqrestore(&can->lock, irq);
514}
515
516static void kvaser_pciefd_disable_err_gen(struct kvaser_pciefd_can *can)
517{
518 u32 mode;
519 unsigned long irq;
520
521 spin_lock_irqsave(&can->lock, irq);
522 mode = ioread32(can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG);
523 mode &= ~KVASER_PCIEFD_KCAN_MODE_EPEN;
524 iowrite32(mode, can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG);
525 spin_unlock_irqrestore(&can->lock, irq);
526}
527
528static int kvaser_pciefd_set_tx_irq(struct kvaser_pciefd_can *can)
529{
530 u32 msk;
531
532 msk = KVASER_PCIEFD_KCAN_IRQ_TE | KVASER_PCIEFD_KCAN_IRQ_ROF |
533 KVASER_PCIEFD_KCAN_IRQ_TOF | KVASER_PCIEFD_KCAN_IRQ_ABD |
534 KVASER_PCIEFD_KCAN_IRQ_TAE | KVASER_PCIEFD_KCAN_IRQ_TAL |
535 KVASER_PCIEFD_KCAN_IRQ_FDIC | KVASER_PCIEFD_KCAN_IRQ_BPP |
536 KVASER_PCIEFD_KCAN_IRQ_TAR;
537
538 iowrite32(msk, can->reg_base + KVASER_PCIEFD_KCAN_IEN_REG);
539
540 return 0;
541}
542
543static void kvaser_pciefd_setup_controller(struct kvaser_pciefd_can *can)
544{
545 u32 mode;
546 unsigned long irq;
547
548 spin_lock_irqsave(&can->lock, irq);
549
550 mode = ioread32(can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG);
551 if (can->can.ctrlmode & CAN_CTRLMODE_FD) {
552 mode &= ~KVASER_PCIEFD_KCAN_MODE_CCM;
553 if (can->can.ctrlmode & CAN_CTRLMODE_FD_NON_ISO)
554 mode |= KVASER_PCIEFD_KCAN_MODE_NIFDEN;
555 else
556 mode &= ~KVASER_PCIEFD_KCAN_MODE_NIFDEN;
557 } else {
558 mode |= KVASER_PCIEFD_KCAN_MODE_CCM;
559 mode &= ~KVASER_PCIEFD_KCAN_MODE_NIFDEN;
560 }
561
562 if (can->can.ctrlmode & CAN_CTRLMODE_LISTENONLY)
563 mode |= KVASER_PCIEFD_KCAN_MODE_LOM;
564 else
565 mode &= ~KVASER_PCIEFD_KCAN_MODE_LOM;
566
567 mode |= KVASER_PCIEFD_KCAN_MODE_EEN;
568 mode |= KVASER_PCIEFD_KCAN_MODE_EPEN;
569 /* Use ACK packet type */
570 mode &= ~KVASER_PCIEFD_KCAN_MODE_APT;
571 mode &= ~KVASER_PCIEFD_KCAN_MODE_RM;
572 iowrite32(mode, can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG);
573
574 spin_unlock_irqrestore(&can->lock, irq);
575}
576
577static void kvaser_pciefd_start_controller_flush(struct kvaser_pciefd_can *can)
578{
579 u32 status;
580 unsigned long irq;
581
582 spin_lock_irqsave(&can->lock, irq);
583 iowrite32(-1, can->reg_base + KVASER_PCIEFD_KCAN_IRQ_REG);
584 iowrite32(KVASER_PCIEFD_KCAN_IRQ_ABD,
585 can->reg_base + KVASER_PCIEFD_KCAN_IEN_REG);
586
587 status = ioread32(can->reg_base + KVASER_PCIEFD_KCAN_STAT_REG);
588 if (status & KVASER_PCIEFD_KCAN_STAT_IDLE) {
589 u32 cmd;
590
591 /* If controller is already idle, run abort, flush and reset */
592 cmd = KVASER_PCIEFD_KCAN_CMD_AT;
593 cmd |= ++can->cmd_seq << KVASER_PCIEFD_KCAN_CMD_SEQ_SHIFT;
594 iowrite32(cmd, can->reg_base + KVASER_PCIEFD_KCAN_CMD_REG);
595 } else if (!(status & KVASER_PCIEFD_KCAN_STAT_RMR)) {
596 u32 mode;
597
598 /* Put controller in reset mode */
599 mode = ioread32(can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG);
600 mode |= KVASER_PCIEFD_KCAN_MODE_RM;
601 iowrite32(mode, can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG);
602 }
603
604 spin_unlock_irqrestore(&can->lock, irq);
605}
606
607static int kvaser_pciefd_bus_on(struct kvaser_pciefd_can *can)
608{
609 u32 mode;
610 unsigned long irq;
611
612 del_timer(&can->bec_poll_timer);
613
614 if (!completion_done(&can->flush_comp))
615 kvaser_pciefd_start_controller_flush(can);
616
617 if (!wait_for_completion_timeout(&can->flush_comp,
618 KVASER_PCIEFD_WAIT_TIMEOUT)) {
619 netdev_err(can->can.dev, "Timeout during bus on flush\n");
620 return -ETIMEDOUT;
621 }
622
623 spin_lock_irqsave(&can->lock, irq);
624 iowrite32(0, can->reg_base + KVASER_PCIEFD_KCAN_IEN_REG);
625 iowrite32(-1, can->reg_base + KVASER_PCIEFD_KCAN_IRQ_REG);
626
627 iowrite32(KVASER_PCIEFD_KCAN_IRQ_ABD,
628 can->reg_base + KVASER_PCIEFD_KCAN_IEN_REG);
629
630 mode = ioread32(can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG);
631 mode &= ~KVASER_PCIEFD_KCAN_MODE_RM;
632 iowrite32(mode, can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG);
633 spin_unlock_irqrestore(&can->lock, irq);
634
635 if (!wait_for_completion_timeout(&can->start_comp,
636 KVASER_PCIEFD_WAIT_TIMEOUT)) {
637 netdev_err(can->can.dev, "Timeout during bus on reset\n");
638 return -ETIMEDOUT;
639 }
640 /* Reset interrupt handling */
641 iowrite32(0, can->reg_base + KVASER_PCIEFD_KCAN_IEN_REG);
642 iowrite32(-1, can->reg_base + KVASER_PCIEFD_KCAN_IRQ_REG);
643
644 kvaser_pciefd_set_tx_irq(can);
645 kvaser_pciefd_setup_controller(can);
646
647 can->can.state = CAN_STATE_ERROR_ACTIVE;
648 netif_wake_queue(can->can.dev);
649 can->bec.txerr = 0;
650 can->bec.rxerr = 0;
651 can->err_rep_cnt = 0;
652
653 return 0;
654}
655
656static void kvaser_pciefd_pwm_stop(struct kvaser_pciefd_can *can)
657{
658 u8 top;
659 u32 pwm_ctrl;
660 unsigned long irq;
661
662 spin_lock_irqsave(&can->lock, irq);
663 pwm_ctrl = ioread32(can->reg_base + KVASER_PCIEFD_KCAN_PWM_REG);
664 top = (pwm_ctrl >> KVASER_PCIEFD_KCAN_PWM_TOP_SHIFT) & 0xff;
665
666 /* Set duty cycle to zero */
667 pwm_ctrl |= top;
668 iowrite32(pwm_ctrl, can->reg_base + KVASER_PCIEFD_KCAN_PWM_REG);
669 spin_unlock_irqrestore(&can->lock, irq);
670}
671
672static void kvaser_pciefd_pwm_start(struct kvaser_pciefd_can *can)
673{
674 int top, trigger;
675 u32 pwm_ctrl;
676 unsigned long irq;
677
678 kvaser_pciefd_pwm_stop(can);
679 spin_lock_irqsave(&can->lock, irq);
680
681 /* Set frequency to 500 KHz*/
682 top = can->kv_pcie->bus_freq / (2 * 500000) - 1;
683
684 pwm_ctrl = top & 0xff;
685 pwm_ctrl |= (top & 0xff) << KVASER_PCIEFD_KCAN_PWM_TOP_SHIFT;
686 iowrite32(pwm_ctrl, can->reg_base + KVASER_PCIEFD_KCAN_PWM_REG);
687
688 /* Set duty cycle to 95 */
689 trigger = (100 * top - 95 * (top + 1) + 50) / 100;
690 pwm_ctrl = trigger & 0xff;
691 pwm_ctrl |= (top & 0xff) << KVASER_PCIEFD_KCAN_PWM_TOP_SHIFT;
692 iowrite32(pwm_ctrl, can->reg_base + KVASER_PCIEFD_KCAN_PWM_REG);
693 spin_unlock_irqrestore(&can->lock, irq);
694}
695
696static int kvaser_pciefd_open(struct net_device *netdev)
697{
698 int err;
699 struct kvaser_pciefd_can *can = netdev_priv(netdev);
700
701 err = open_candev(netdev);
702 if (err)
703 return err;
704
705 err = kvaser_pciefd_bus_on(can);
706 if (err)
707 return err;
708
709 return 0;
710}
711
712static int kvaser_pciefd_stop(struct net_device *netdev)
713{
714 struct kvaser_pciefd_can *can = netdev_priv(netdev);
715 int ret = 0;
716
717 /* Don't interrupt ongoing flush */
718 if (!completion_done(&can->flush_comp))
719 kvaser_pciefd_start_controller_flush(can);
720
721 if (!wait_for_completion_timeout(&can->flush_comp,
722 KVASER_PCIEFD_WAIT_TIMEOUT)) {
723 netdev_err(can->can.dev, "Timeout during stop\n");
724 ret = -ETIMEDOUT;
725 } else {
726 iowrite32(0, can->reg_base + KVASER_PCIEFD_KCAN_IEN_REG);
727 del_timer(&can->bec_poll_timer);
728 }
729 can->can.state = CAN_STATE_STOPPED;
730 close_candev(netdev);
731
732 return ret;
733}
734
735static int kvaser_pciefd_prepare_tx_packet(struct kvaser_pciefd_tx_packet *p,
736 struct kvaser_pciefd_can *can,
737 struct sk_buff *skb)
738{
739 struct canfd_frame *cf = (struct canfd_frame *)skb->data;
740 int packet_size;
741 int seq = can->echo_idx;
742
743 memset(p, 0, sizeof(*p));
744
745 if (can->can.ctrlmode & CAN_CTRLMODE_ONE_SHOT)
746 p->header[1] |= KVASER_PCIEFD_TPACKET_SMS;
747
748 if (cf->can_id & CAN_RTR_FLAG)
749 p->header[0] |= KVASER_PCIEFD_RPACKET_RTR;
750
751 if (cf->can_id & CAN_EFF_FLAG)
752 p->header[0] |= KVASER_PCIEFD_RPACKET_IDE;
753
754 p->header[0] |= cf->can_id & CAN_EFF_MASK;
755 p->header[1] |= can_len2dlc(cf->len) << KVASER_PCIEFD_RPACKET_DLC_SHIFT;
756 p->header[1] |= KVASER_PCIEFD_TPACKET_AREQ;
757
758 if (can_is_canfd_skb(skb)) {
759 p->header[1] |= KVASER_PCIEFD_RPACKET_FDF;
760 if (cf->flags & CANFD_BRS)
761 p->header[1] |= KVASER_PCIEFD_RPACKET_BRS;
762 if (cf->flags & CANFD_ESI)
763 p->header[1] |= KVASER_PCIEFD_RPACKET_ESI;
764 }
765
766 p->header[1] |= seq & KVASER_PCIEFD_PACKET_SEQ_MSK;
767
768 packet_size = cf->len;
769 memcpy(p->data, cf->data, packet_size);
770
771 return DIV_ROUND_UP(packet_size, 4);
772}
773
774static netdev_tx_t kvaser_pciefd_start_xmit(struct sk_buff *skb,
775 struct net_device *netdev)
776{
777 struct kvaser_pciefd_can *can = netdev_priv(netdev);
778 unsigned long irq_flags;
779 struct kvaser_pciefd_tx_packet packet;
780 int nwords;
781 u8 count;
782
783 if (can_dropped_invalid_skb(netdev, skb))
784 return NETDEV_TX_OK;
785
786 nwords = kvaser_pciefd_prepare_tx_packet(&packet, can, skb);
787
788 spin_lock_irqsave(&can->echo_lock, irq_flags);
789
790 /* Prepare and save echo skb in internal slot */
791 can_put_echo_skb(skb, netdev, can->echo_idx);
792
793 /* Move echo index to the next slot */
794 can->echo_idx = (can->echo_idx + 1) % can->can.echo_skb_max;
795
796 /* Write header to fifo */
797 iowrite32(packet.header[0],
798 can->reg_base + KVASER_PCIEFD_KCAN_FIFO_REG);
799 iowrite32(packet.header[1],
800 can->reg_base + KVASER_PCIEFD_KCAN_FIFO_REG);
801
802 if (nwords) {
803 u32 data_last = ((u32 *)packet.data)[nwords - 1];
804
805 /* Write data to fifo, except last word */
806 iowrite32_rep(can->reg_base +
807 KVASER_PCIEFD_KCAN_FIFO_REG, packet.data,
808 nwords - 1);
809 /* Write last word to end of fifo */
810 __raw_writel(data_last, can->reg_base +
811 KVASER_PCIEFD_KCAN_FIFO_LAST_REG);
812 } else {
813 /* Complete write to fifo */
814 __raw_writel(0, can->reg_base +
815 KVASER_PCIEFD_KCAN_FIFO_LAST_REG);
816 }
817
818 count = ioread32(can->reg_base + KVASER_PCIEFD_KCAN_TX_NPACKETS_REG);
819 /* No room for a new message, stop the queue until at least one
820 * successful transmit
821 */
822 if (count >= KVASER_PCIEFD_CAN_TX_MAX_COUNT ||
823 can->can.echo_skb[can->echo_idx])
824 netif_stop_queue(netdev);
825
826 spin_unlock_irqrestore(&can->echo_lock, irq_flags);
827
828 return NETDEV_TX_OK;
829}
830
831static int kvaser_pciefd_set_bittiming(struct kvaser_pciefd_can *can, bool data)
832{
833 u32 mode, test, btrn;
834 unsigned long irq_flags;
835 int ret;
836 struct can_bittiming *bt;
837
838 if (data)
839 bt = &can->can.data_bittiming;
840 else
841 bt = &can->can.bittiming;
842
843 btrn = ((bt->phase_seg2 - 1) & 0x1f) <<
844 KVASER_PCIEFD_KCAN_BTRN_TSEG2_SHIFT |
845 (((bt->prop_seg + bt->phase_seg1) - 1) & 0x1ff) <<
846 KVASER_PCIEFD_KCAN_BTRN_TSEG1_SHIFT |
847 ((bt->sjw - 1) & 0xf) << KVASER_PCIEFD_KCAN_BTRN_SJW_SHIFT |
848 ((bt->brp - 1) & 0x1fff);
849
850 spin_lock_irqsave(&can->lock, irq_flags);
851 mode = ioread32(can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG);
852
853 /* Put the circuit in reset mode */
854 iowrite32(mode | KVASER_PCIEFD_KCAN_MODE_RM,
855 can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG);
856
857 /* Can only set bittiming if in reset mode */
858 ret = readl_poll_timeout(can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG,
859 test, test & KVASER_PCIEFD_KCAN_MODE_RM,
860 0, 10);
861
862 if (ret) {
863 spin_unlock_irqrestore(&can->lock, irq_flags);
864 return -EBUSY;
865 }
866
867 if (data)
868 iowrite32(btrn, can->reg_base + KVASER_PCIEFD_KCAN_BTRD_REG);
869 else
870 iowrite32(btrn, can->reg_base + KVASER_PCIEFD_KCAN_BTRN_REG);
871
872 /* Restore previous reset mode status */
873 iowrite32(mode, can->reg_base + KVASER_PCIEFD_KCAN_MODE_REG);
874
875 spin_unlock_irqrestore(&can->lock, irq_flags);
876 return 0;
877}
878
879static int kvaser_pciefd_set_nominal_bittiming(struct net_device *ndev)
880{
881 return kvaser_pciefd_set_bittiming(netdev_priv(ndev), false);
882}
883
884static int kvaser_pciefd_set_data_bittiming(struct net_device *ndev)
885{
886 return kvaser_pciefd_set_bittiming(netdev_priv(ndev), true);
887}
888
889static int kvaser_pciefd_set_mode(struct net_device *ndev, enum can_mode mode)
890{
891 struct kvaser_pciefd_can *can = netdev_priv(ndev);
892 int ret = 0;
893
894 switch (mode) {
895 case CAN_MODE_START:
896 if (!can->can.restart_ms)
897 ret = kvaser_pciefd_bus_on(can);
898 break;
899 default:
900 return -EOPNOTSUPP;
901 }
902
903 return ret;
904}
905
906static int kvaser_pciefd_get_berr_counter(const struct net_device *ndev,
907 struct can_berr_counter *bec)
908{
909 struct kvaser_pciefd_can *can = netdev_priv(ndev);
910
911 bec->rxerr = can->bec.rxerr;
912 bec->txerr = can->bec.txerr;
913 return 0;
914}
915
916static void kvaser_pciefd_bec_poll_timer(struct timer_list *data)
917{
918 struct kvaser_pciefd_can *can = from_timer(can, data, bec_poll_timer);
919
920 kvaser_pciefd_enable_err_gen(can);
921 kvaser_pciefd_request_status(can);
922 can->err_rep_cnt = 0;
923}
924
925static const struct net_device_ops kvaser_pciefd_netdev_ops = {
926 .ndo_open = kvaser_pciefd_open,
927 .ndo_stop = kvaser_pciefd_stop,
928 .ndo_start_xmit = kvaser_pciefd_start_xmit,
929 .ndo_change_mtu = can_change_mtu,
930};
931
932static int kvaser_pciefd_setup_can_ctrls(struct kvaser_pciefd *pcie)
933{
934 int i;
935
936 for (i = 0; i < pcie->nr_channels; i++) {
937 struct net_device *netdev;
938 struct kvaser_pciefd_can *can;
939 u32 status, tx_npackets;
940
941 netdev = alloc_candev(sizeof(struct kvaser_pciefd_can),
942 KVASER_PCIEFD_CAN_TX_MAX_COUNT);
943 if (!netdev)
944 return -ENOMEM;
945
946 can = netdev_priv(netdev);
947 netdev->netdev_ops = &kvaser_pciefd_netdev_ops;
948 can->reg_base = pcie->reg_base + KVASER_PCIEFD_KCAN0_BASE +
949 i * KVASER_PCIEFD_KCAN_BASE_OFFSET;
950
951 can->kv_pcie = pcie;
952 can->cmd_seq = 0;
953 can->err_rep_cnt = 0;
954 can->bec.txerr = 0;
955 can->bec.rxerr = 0;
956
957 init_completion(&can->start_comp);
958 init_completion(&can->flush_comp);
959 timer_setup(&can->bec_poll_timer, kvaser_pciefd_bec_poll_timer,
960 0);
961
962 /* Disable Bus load reporting */
963 iowrite32(0, can->reg_base + KVASER_PCIEFD_KCAN_BUS_LOAD_REG);
964
965 tx_npackets = ioread32(can->reg_base +
966 KVASER_PCIEFD_KCAN_TX_NPACKETS_REG);
967 if (((tx_npackets >> KVASER_PCIEFD_KCAN_TX_NPACKETS_MAX_SHIFT) &
968 0xff) < KVASER_PCIEFD_CAN_TX_MAX_COUNT) {
969 dev_err(&pcie->pci->dev,
970 "Max Tx count is smaller than expected\n");
971
972 free_candev(netdev);
973 return -ENODEV;
974 }
975
976 can->can.clock.freq = pcie->freq;
977 can->can.echo_skb_max = KVASER_PCIEFD_CAN_TX_MAX_COUNT;
978 can->echo_idx = 0;
979 spin_lock_init(&can->echo_lock);
980 spin_lock_init(&can->lock);
981 can->can.bittiming_const = &kvaser_pciefd_bittiming_const;
982 can->can.data_bittiming_const = &kvaser_pciefd_bittiming_const;
983
984 can->can.do_set_bittiming = kvaser_pciefd_set_nominal_bittiming;
985 can->can.do_set_data_bittiming =
986 kvaser_pciefd_set_data_bittiming;
987
988 can->can.do_set_mode = kvaser_pciefd_set_mode;
989 can->can.do_get_berr_counter = kvaser_pciefd_get_berr_counter;
990
991 can->can.ctrlmode_supported = CAN_CTRLMODE_LISTENONLY |
992 CAN_CTRLMODE_FD |
993 CAN_CTRLMODE_FD_NON_ISO;
994
995 status = ioread32(can->reg_base + KVASER_PCIEFD_KCAN_STAT_REG);
996 if (!(status & KVASER_PCIEFD_KCAN_STAT_FD)) {
997 dev_err(&pcie->pci->dev,
998 "CAN FD not supported as expected %d\n", i);
999
1000 free_candev(netdev);
1001 return -ENODEV;
1002 }
1003
1004 if (status & KVASER_PCIEFD_KCAN_STAT_CAP)
1005 can->can.ctrlmode_supported |= CAN_CTRLMODE_ONE_SHOT;
1006
1007 netdev->flags |= IFF_ECHO;
1008
1009 SET_NETDEV_DEV(netdev, &pcie->pci->dev);
1010
1011 iowrite32(-1, can->reg_base + KVASER_PCIEFD_KCAN_IRQ_REG);
1012 iowrite32(KVASER_PCIEFD_KCAN_IRQ_ABD,
1013 can->reg_base + KVASER_PCIEFD_KCAN_IEN_REG);
1014
1015 pcie->can[i] = can;
1016 kvaser_pciefd_pwm_start(can);
1017 }
1018
1019 return 0;
1020}
1021
1022static int kvaser_pciefd_reg_candev(struct kvaser_pciefd *pcie)
1023{
1024 int i;
1025
1026 for (i = 0; i < pcie->nr_channels; i++) {
1027 int err = register_candev(pcie->can[i]->can.dev);
1028
1029 if (err) {
1030 int j;
1031
1032 /* Unregister all successfully registered devices. */
1033 for (j = 0; j < i; j++)
1034 unregister_candev(pcie->can[j]->can.dev);
1035 return err;
1036 }
1037 }
1038
1039 return 0;
1040}
1041
1042static void kvaser_pciefd_write_dma_map(struct kvaser_pciefd *pcie,
1043 dma_addr_t addr, int offset)
1044{
1045 u32 word1, word2;
1046
1047#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
1048 word1 = addr | KVASER_PCIEFD_64BIT_DMA_BIT;
1049 word2 = addr >> 32;
1050#else
1051 word1 = addr;
1052 word2 = 0;
1053#endif
1054 iowrite32(word1, pcie->reg_base + offset);
1055 iowrite32(word2, pcie->reg_base + offset + 4);
1056}
1057
1058static int kvaser_pciefd_setup_dma(struct kvaser_pciefd *pcie)
1059{
1060 int i;
1061 u32 srb_status;
1062 u32 srb_packet_count;
1063 dma_addr_t dma_addr[KVASER_PCIEFD_DMA_COUNT];
1064
1065 /* Disable the DMA */
1066 iowrite32(0, pcie->reg_base + KVASER_PCIEFD_SRB_CTRL_REG);
1067 for (i = 0; i < KVASER_PCIEFD_DMA_COUNT; i++) {
1068 unsigned int offset = KVASER_PCIEFD_DMA_MAP_BASE + 8 * i;
1069
1070 pcie->dma_data[i] =
1071 dmam_alloc_coherent(&pcie->pci->dev,
1072 KVASER_PCIEFD_DMA_SIZE,
1073 &dma_addr[i],
1074 GFP_KERNEL);
1075
1076 if (!pcie->dma_data[i] || !dma_addr[i]) {
1077 dev_err(&pcie->pci->dev, "Rx dma_alloc(%u) failure\n",
1078 KVASER_PCIEFD_DMA_SIZE);
1079 return -ENOMEM;
1080 }
1081
1082 kvaser_pciefd_write_dma_map(pcie, dma_addr[i], offset);
1083 }
1084
1085 /* Reset Rx FIFO, and both DMA buffers */
1086 iowrite32(KVASER_PCIEFD_SRB_CMD_FOR | KVASER_PCIEFD_SRB_CMD_RDB0 |
1087 KVASER_PCIEFD_SRB_CMD_RDB1,
1088 pcie->reg_base + KVASER_PCIEFD_SRB_CMD_REG);
1089
1090 /* Empty Rx FIFO */
1091 srb_packet_count = ioread32(pcie->reg_base + KVASER_PCIEFD_SRB_RX_NR_PACKETS_REG) &
1092 KVASER_PCIEFD_SRB_RX_NR_PACKETS_MASK;
1093 while (srb_packet_count) {
1094 /* Drop current packet in FIFO */
1095 ioread32(pcie->reg_base + KVASER_PCIEFD_SRB_FIFO_LAST_REG);
1096 srb_packet_count--;
1097 }
1098
1099 srb_status = ioread32(pcie->reg_base + KVASER_PCIEFD_SRB_STAT_REG);
1100 if (!(srb_status & KVASER_PCIEFD_SRB_STAT_DI)) {
1101 dev_err(&pcie->pci->dev, "DMA not idle before enabling\n");
1102 return -EIO;
1103 }
1104
1105 /* Enable the DMA */
1106 iowrite32(KVASER_PCIEFD_SRB_CTRL_DMA_ENABLE,
1107 pcie->reg_base + KVASER_PCIEFD_SRB_CTRL_REG);
1108
1109 return 0;
1110}
1111
1112static int kvaser_pciefd_setup_board(struct kvaser_pciefd *pcie)
1113{
1114 u32 sysid, srb_status, build;
1115 u8 sysid_nr_chan;
1116 int ret;
1117
1118 ret = kvaser_pciefd_read_cfg(pcie);
1119 if (ret)
1120 return ret;
1121
1122 sysid = ioread32(pcie->reg_base + KVASER_PCIEFD_SYSID_VERSION_REG);
1123 sysid_nr_chan = (sysid >> KVASER_PCIEFD_SYSID_NRCHAN_SHIFT) & 0xff;
1124 if (pcie->nr_channels != sysid_nr_chan) {
1125 dev_err(&pcie->pci->dev,
1126 "Number of channels does not match: %u vs %u\n",
1127 pcie->nr_channels,
1128 sysid_nr_chan);
1129 return -ENODEV;
1130 }
1131
1132 if (pcie->nr_channels > KVASER_PCIEFD_MAX_CAN_CHANNELS)
1133 pcie->nr_channels = KVASER_PCIEFD_MAX_CAN_CHANNELS;
1134
1135 build = ioread32(pcie->reg_base + KVASER_PCIEFD_SYSID_BUILD_REG);
1136 dev_dbg(&pcie->pci->dev, "Version %u.%u.%u\n",
1137 (sysid >> KVASER_PCIEFD_SYSID_MAJOR_VER_SHIFT) & 0xff,
1138 sysid & 0xff,
1139 (build >> KVASER_PCIEFD_SYSID_BUILD_VER_SHIFT) & 0x7fff);
1140
1141 srb_status = ioread32(pcie->reg_base + KVASER_PCIEFD_SRB_STAT_REG);
1142 if (!(srb_status & KVASER_PCIEFD_SRB_STAT_DMA)) {
1143 dev_err(&pcie->pci->dev,
1144 "Hardware without DMA is not supported\n");
1145 return -ENODEV;
1146 }
1147
1148 pcie->bus_freq = ioread32(pcie->reg_base +
1149 KVASER_PCIEFD_SYSID_BUSFREQ_REG);
1150 pcie->freq = ioread32(pcie->reg_base + KVASER_PCIEFD_SYSID_CANFREQ_REG);
1151 pcie->freq_to_ticks_div = pcie->freq / 1000000;
1152 if (pcie->freq_to_ticks_div == 0)
1153 pcie->freq_to_ticks_div = 1;
1154
1155 /* Turn off all loopback functionality */
1156 iowrite32(0, pcie->reg_base + KVASER_PCIEFD_LOOP_REG);
1157 return ret;
1158}
1159
1160static int kvaser_pciefd_handle_data_packet(struct kvaser_pciefd *pcie,
1161 struct kvaser_pciefd_rx_packet *p,
1162 __le32 *data)
1163{
1164 struct sk_buff *skb;
1165 struct canfd_frame *cf;
1166 struct can_priv *priv;
1167 struct net_device_stats *stats;
1168 struct skb_shared_hwtstamps *shhwtstamps;
1169 u8 ch_id = (p->header[1] >> KVASER_PCIEFD_PACKET_CHID_SHIFT) & 0x7;
1170
1171 if (ch_id >= pcie->nr_channels)
1172 return -EIO;
1173
1174 priv = &pcie->can[ch_id]->can;
1175 stats = &priv->dev->stats;
1176
1177 if (p->header[1] & KVASER_PCIEFD_RPACKET_FDF) {
1178 skb = alloc_canfd_skb(priv->dev, &cf);
1179 if (!skb) {
1180 stats->rx_dropped++;
1181 return -ENOMEM;
1182 }
1183
1184 if (p->header[1] & KVASER_PCIEFD_RPACKET_BRS)
1185 cf->flags |= CANFD_BRS;
1186
1187 if (p->header[1] & KVASER_PCIEFD_RPACKET_ESI)
1188 cf->flags |= CANFD_ESI;
1189 } else {
1190 skb = alloc_can_skb(priv->dev, (struct can_frame **)&cf);
1191 if (!skb) {
1192 stats->rx_dropped++;
1193 return -ENOMEM;
1194 }
1195 }
1196
1197 cf->can_id = p->header[0] & CAN_EFF_MASK;
1198 if (p->header[0] & KVASER_PCIEFD_RPACKET_IDE)
1199 cf->can_id |= CAN_EFF_FLAG;
1200
1201 cf->len = can_dlc2len(p->header[1] >> KVASER_PCIEFD_RPACKET_DLC_SHIFT);
1202
1203 if (p->header[0] & KVASER_PCIEFD_RPACKET_RTR)
1204 cf->can_id |= CAN_RTR_FLAG;
1205 else
1206 memcpy(cf->data, data, cf->len);
1207
1208 shhwtstamps = skb_hwtstamps(skb);
1209
1210 shhwtstamps->hwtstamp =
1211 ns_to_ktime(div_u64(p->timestamp * 1000,
1212 pcie->freq_to_ticks_div));
1213
1214 stats->rx_bytes += cf->len;
1215 stats->rx_packets++;
1216
1217 return netif_rx(skb);
1218}
1219
1220static void kvaser_pciefd_change_state(struct kvaser_pciefd_can *can,
1221 struct can_frame *cf,
1222 enum can_state new_state,
1223 enum can_state tx_state,
1224 enum can_state rx_state)
1225{
1226 can_change_state(can->can.dev, cf, tx_state, rx_state);
1227
1228 if (new_state == CAN_STATE_BUS_OFF) {
1229 struct net_device *ndev = can->can.dev;
1230 unsigned long irq_flags;
1231
1232 spin_lock_irqsave(&can->lock, irq_flags);
1233 netif_stop_queue(can->can.dev);
1234 spin_unlock_irqrestore(&can->lock, irq_flags);
1235
1236 /* Prevent CAN controller from auto recover from bus off */
1237 if (!can->can.restart_ms) {
1238 kvaser_pciefd_start_controller_flush(can);
1239 can_bus_off(ndev);
1240 }
1241 }
1242}
1243
1244static void kvaser_pciefd_packet_to_state(struct kvaser_pciefd_rx_packet *p,
1245 struct can_berr_counter *bec,
1246 enum can_state *new_state,
1247 enum can_state *tx_state,
1248 enum can_state *rx_state)
1249{
1250 if (p->header[0] & KVASER_PCIEFD_SPACK_BOFF ||
1251 p->header[0] & KVASER_PCIEFD_SPACK_IRM)
1252 *new_state = CAN_STATE_BUS_OFF;
1253 else if (bec->txerr >= 255 || bec->rxerr >= 255)
1254 *new_state = CAN_STATE_BUS_OFF;
1255 else if (p->header[1] & KVASER_PCIEFD_SPACK_EPLR)
1256 *new_state = CAN_STATE_ERROR_PASSIVE;
1257 else if (bec->txerr >= 128 || bec->rxerr >= 128)
1258 *new_state = CAN_STATE_ERROR_PASSIVE;
1259 else if (p->header[1] & KVASER_PCIEFD_SPACK_EWLR)
1260 *new_state = CAN_STATE_ERROR_WARNING;
1261 else if (bec->txerr >= 96 || bec->rxerr >= 96)
1262 *new_state = CAN_STATE_ERROR_WARNING;
1263 else
1264 *new_state = CAN_STATE_ERROR_ACTIVE;
1265
1266 *tx_state = bec->txerr >= bec->rxerr ? *new_state : 0;
1267 *rx_state = bec->txerr <= bec->rxerr ? *new_state : 0;
1268}
1269
1270static int kvaser_pciefd_rx_error_frame(struct kvaser_pciefd_can *can,
1271 struct kvaser_pciefd_rx_packet *p)
1272{
1273 struct can_berr_counter bec;
1274 enum can_state old_state, new_state, tx_state, rx_state;
1275 struct net_device *ndev = can->can.dev;
1276 struct sk_buff *skb;
1277 struct can_frame *cf = NULL;
1278 struct skb_shared_hwtstamps *shhwtstamps;
1279 struct net_device_stats *stats = &ndev->stats;
1280
1281 old_state = can->can.state;
1282
1283 bec.txerr = p->header[0] & 0xff;
1284 bec.rxerr = (p->header[0] >> KVASER_PCIEFD_SPACK_RXERR_SHIFT) & 0xff;
1285
1286 kvaser_pciefd_packet_to_state(p, &bec, &new_state, &tx_state,
1287 &rx_state);
1288
1289 skb = alloc_can_err_skb(ndev, &cf);
1290
1291 if (new_state != old_state) {
1292 kvaser_pciefd_change_state(can, cf, new_state, tx_state,
1293 rx_state);
1294
1295 if (old_state == CAN_STATE_BUS_OFF &&
1296 new_state == CAN_STATE_ERROR_ACTIVE &&
1297 can->can.restart_ms) {
1298 can->can.can_stats.restarts++;
1299 if (skb)
1300 cf->can_id |= CAN_ERR_RESTARTED;
1301 }
1302 }
1303
1304 can->err_rep_cnt++;
1305 can->can.can_stats.bus_error++;
1306 if (p->header[1] & KVASER_PCIEFD_EPACK_DIR_TX)
1307 stats->tx_errors++;
1308 else
1309 stats->rx_errors++;
1310
1311 can->bec.txerr = bec.txerr;
1312 can->bec.rxerr = bec.rxerr;
1313
1314 if (!skb) {
1315 stats->rx_dropped++;
1316 return -ENOMEM;
1317 }
1318
1319 shhwtstamps = skb_hwtstamps(skb);
1320 shhwtstamps->hwtstamp =
1321 ns_to_ktime(div_u64(p->timestamp * 1000,
1322 can->kv_pcie->freq_to_ticks_div));
1323 cf->can_id |= CAN_ERR_BUSERROR;
1324
1325 cf->data[6] = bec.txerr;
1326 cf->data[7] = bec.rxerr;
1327
1328 stats->rx_packets++;
1329 stats->rx_bytes += cf->can_dlc;
1330
1331 netif_rx(skb);
1332 return 0;
1333}
1334
1335static int kvaser_pciefd_handle_error_packet(struct kvaser_pciefd *pcie,
1336 struct kvaser_pciefd_rx_packet *p)
1337{
1338 struct kvaser_pciefd_can *can;
1339 u8 ch_id = (p->header[1] >> KVASER_PCIEFD_PACKET_CHID_SHIFT) & 0x7;
1340
1341 if (ch_id >= pcie->nr_channels)
1342 return -EIO;
1343
1344 can = pcie->can[ch_id];
1345
1346 kvaser_pciefd_rx_error_frame(can, p);
1347 if (can->err_rep_cnt >= KVASER_PCIEFD_MAX_ERR_REP)
1348 /* Do not report more errors, until bec_poll_timer expires */
1349 kvaser_pciefd_disable_err_gen(can);
1350 /* Start polling the error counters */
1351 mod_timer(&can->bec_poll_timer, KVASER_PCIEFD_BEC_POLL_FREQ);
1352 return 0;
1353}
1354
1355static int kvaser_pciefd_handle_status_resp(struct kvaser_pciefd_can *can,
1356 struct kvaser_pciefd_rx_packet *p)
1357{
1358 struct can_berr_counter bec;
1359 enum can_state old_state, new_state, tx_state, rx_state;
1360
1361 old_state = can->can.state;
1362
1363 bec.txerr = p->header[0] & 0xff;
1364 bec.rxerr = (p->header[0] >> KVASER_PCIEFD_SPACK_RXERR_SHIFT) & 0xff;
1365
1366 kvaser_pciefd_packet_to_state(p, &bec, &new_state, &tx_state,
1367 &rx_state);
1368
1369 if (new_state != old_state) {
1370 struct net_device *ndev = can->can.dev;
1371 struct sk_buff *skb;
1372 struct can_frame *cf;
1373 struct skb_shared_hwtstamps *shhwtstamps;
1374
1375 skb = alloc_can_err_skb(ndev, &cf);
1376 if (!skb) {
1377 struct net_device_stats *stats = &ndev->stats;
1378
1379 stats->rx_dropped++;
1380 return -ENOMEM;
1381 }
1382
1383 kvaser_pciefd_change_state(can, cf, new_state, tx_state,
1384 rx_state);
1385
1386 if (old_state == CAN_STATE_BUS_OFF &&
1387 new_state == CAN_STATE_ERROR_ACTIVE &&
1388 can->can.restart_ms) {
1389 can->can.can_stats.restarts++;
1390 cf->can_id |= CAN_ERR_RESTARTED;
1391 }
1392
1393 shhwtstamps = skb_hwtstamps(skb);
1394 shhwtstamps->hwtstamp =
1395 ns_to_ktime(div_u64(p->timestamp * 1000,
1396 can->kv_pcie->freq_to_ticks_div));
1397
1398 cf->data[6] = bec.txerr;
1399 cf->data[7] = bec.rxerr;
1400
1401 netif_rx(skb);
1402 }
1403 can->bec.txerr = bec.txerr;
1404 can->bec.rxerr = bec.rxerr;
1405 /* Check if we need to poll the error counters */
1406 if (bec.txerr || bec.rxerr)
1407 mod_timer(&can->bec_poll_timer, KVASER_PCIEFD_BEC_POLL_FREQ);
1408
1409 return 0;
1410}
1411
1412static int kvaser_pciefd_handle_status_packet(struct kvaser_pciefd *pcie,
1413 struct kvaser_pciefd_rx_packet *p)
1414{
1415 struct kvaser_pciefd_can *can;
1416 u8 cmdseq;
1417 u32 status;
1418 u8 ch_id = (p->header[1] >> KVASER_PCIEFD_PACKET_CHID_SHIFT) & 0x7;
1419
1420 if (ch_id >= pcie->nr_channels)
1421 return -EIO;
1422
1423 can = pcie->can[ch_id];
1424
1425 status = ioread32(can->reg_base + KVASER_PCIEFD_KCAN_STAT_REG);
1426 cmdseq = (status >> KVASER_PCIEFD_KCAN_STAT_SEQNO_SHIFT) & 0xff;
1427
1428 /* Reset done, start abort and flush */
1429 if (p->header[0] & KVASER_PCIEFD_SPACK_IRM &&
1430 p->header[0] & KVASER_PCIEFD_SPACK_RMCD &&
1431 p->header[1] & KVASER_PCIEFD_SPACK_AUTO &&
1432 cmdseq == (p->header[1] & KVASER_PCIEFD_PACKET_SEQ_MSK) &&
1433 status & KVASER_PCIEFD_KCAN_STAT_IDLE) {
1434 u32 cmd;
1435
1436 iowrite32(KVASER_PCIEFD_KCAN_IRQ_ABD,
1437 can->reg_base + KVASER_PCIEFD_KCAN_IRQ_REG);
1438 cmd = KVASER_PCIEFD_KCAN_CMD_AT;
1439 cmd |= ++can->cmd_seq << KVASER_PCIEFD_KCAN_CMD_SEQ_SHIFT;
1440 iowrite32(cmd, can->reg_base + KVASER_PCIEFD_KCAN_CMD_REG);
1441 } else if (p->header[0] & KVASER_PCIEFD_SPACK_IDET &&
1442 p->header[0] & KVASER_PCIEFD_SPACK_IRM &&
1443 cmdseq == (p->header[1] & KVASER_PCIEFD_PACKET_SEQ_MSK) &&
1444 status & KVASER_PCIEFD_KCAN_STAT_IDLE) {
1445 /* Reset detected, send end of flush if no packet are in FIFO */
1446 u8 count = ioread32(can->reg_base +
1447 KVASER_PCIEFD_KCAN_TX_NPACKETS_REG) & 0xff;
1448
1449 if (!count)
1450 iowrite32(KVASER_PCIEFD_KCAN_CTRL_EFLUSH,
1451 can->reg_base + KVASER_PCIEFD_KCAN_CTRL_REG);
1452 } else if (!(p->header[1] & KVASER_PCIEFD_SPACK_AUTO) &&
1453 cmdseq == (p->header[1] & KVASER_PCIEFD_PACKET_SEQ_MSK)) {
1454 /* Response to status request received */
1455 kvaser_pciefd_handle_status_resp(can, p);
1456 if (can->can.state != CAN_STATE_BUS_OFF &&
1457 can->can.state != CAN_STATE_ERROR_ACTIVE) {
1458 mod_timer(&can->bec_poll_timer,
1459 KVASER_PCIEFD_BEC_POLL_FREQ);
1460 }
1461 } else if (p->header[0] & KVASER_PCIEFD_SPACK_RMCD &&
1462 !(status & KVASER_PCIEFD_KCAN_STAT_BUS_OFF_MSK)) {
1463 /* Reset to bus on detected */
1464 if (!completion_done(&can->start_comp))
1465 complete(&can->start_comp);
1466 }
1467
1468 return 0;
1469}
1470
1471static int kvaser_pciefd_handle_eack_packet(struct kvaser_pciefd *pcie,
1472 struct kvaser_pciefd_rx_packet *p)
1473{
1474 struct kvaser_pciefd_can *can;
1475 u8 ch_id = (p->header[1] >> KVASER_PCIEFD_PACKET_CHID_SHIFT) & 0x7;
1476
1477 if (ch_id >= pcie->nr_channels)
1478 return -EIO;
1479
1480 can = pcie->can[ch_id];
1481
1482 /* If this is the last flushed packet, send end of flush */
1483 if (p->header[0] & KVASER_PCIEFD_APACKET_FLU) {
1484 u8 count = ioread32(can->reg_base +
1485 KVASER_PCIEFD_KCAN_TX_NPACKETS_REG) & 0xff;
1486
1487 if (count == 0)
1488 iowrite32(KVASER_PCIEFD_KCAN_CTRL_EFLUSH,
1489 can->reg_base + KVASER_PCIEFD_KCAN_CTRL_REG);
1490 } else {
1491 int echo_idx = p->header[0] & KVASER_PCIEFD_PACKET_SEQ_MSK;
1492 int dlc = can_get_echo_skb(can->can.dev, echo_idx);
1493 struct net_device_stats *stats = &can->can.dev->stats;
1494
1495 stats->tx_bytes += dlc;
1496 stats->tx_packets++;
1497
1498 if (netif_queue_stopped(can->can.dev))
1499 netif_wake_queue(can->can.dev);
1500 }
1501
1502 return 0;
1503}
1504
1505static void kvaser_pciefd_handle_nack_packet(struct kvaser_pciefd_can *can,
1506 struct kvaser_pciefd_rx_packet *p)
1507{
1508 struct sk_buff *skb;
1509 struct net_device_stats *stats = &can->can.dev->stats;
1510 struct can_frame *cf;
1511
1512 skb = alloc_can_err_skb(can->can.dev, &cf);
1513
1514 stats->tx_errors++;
1515 if (p->header[0] & KVASER_PCIEFD_APACKET_ABL) {
1516 if (skb)
1517 cf->can_id |= CAN_ERR_LOSTARB;
1518 can->can.can_stats.arbitration_lost++;
1519 } else if (skb) {
1520 cf->can_id |= CAN_ERR_ACK;
1521 }
1522
1523 if (skb) {
1524 cf->can_id |= CAN_ERR_BUSERROR;
1525 stats->rx_bytes += cf->can_dlc;
1526 stats->rx_packets++;
1527 netif_rx(skb);
1528 } else {
1529 stats->rx_dropped++;
1530 netdev_warn(can->can.dev, "No memory left for err_skb\n");
1531 }
1532}
1533
1534static int kvaser_pciefd_handle_ack_packet(struct kvaser_pciefd *pcie,
1535 struct kvaser_pciefd_rx_packet *p)
1536{
1537 struct kvaser_pciefd_can *can;
1538 bool one_shot_fail = false;
1539 u8 ch_id = (p->header[1] >> KVASER_PCIEFD_PACKET_CHID_SHIFT) & 0x7;
1540
1541 if (ch_id >= pcie->nr_channels)
1542 return -EIO;
1543
1544 can = pcie->can[ch_id];
1545 /* Ignore control packet ACK */
1546 if (p->header[0] & KVASER_PCIEFD_APACKET_CT)
1547 return 0;
1548
1549 if (p->header[0] & KVASER_PCIEFD_APACKET_NACK) {
1550 kvaser_pciefd_handle_nack_packet(can, p);
1551 one_shot_fail = true;
1552 }
1553
1554 if (p->header[0] & KVASER_PCIEFD_APACKET_FLU) {
1555 netdev_dbg(can->can.dev, "Packet was flushed\n");
1556 } else {
1557 int echo_idx = p->header[0] & KVASER_PCIEFD_PACKET_SEQ_MSK;
1558 int dlc = can_get_echo_skb(can->can.dev, echo_idx);
1559 u8 count = ioread32(can->reg_base +
1560 KVASER_PCIEFD_KCAN_TX_NPACKETS_REG) & 0xff;
1561
1562 if (count < KVASER_PCIEFD_CAN_TX_MAX_COUNT &&
1563 netif_queue_stopped(can->can.dev))
1564 netif_wake_queue(can->can.dev);
1565
1566 if (!one_shot_fail) {
1567 struct net_device_stats *stats = &can->can.dev->stats;
1568
1569 stats->tx_bytes += dlc;
1570 stats->tx_packets++;
1571 }
1572 }
1573
1574 return 0;
1575}
1576
1577static int kvaser_pciefd_handle_eflush_packet(struct kvaser_pciefd *pcie,
1578 struct kvaser_pciefd_rx_packet *p)
1579{
1580 struct kvaser_pciefd_can *can;
1581 u8 ch_id = (p->header[1] >> KVASER_PCIEFD_PACKET_CHID_SHIFT) & 0x7;
1582
1583 if (ch_id >= pcie->nr_channels)
1584 return -EIO;
1585
1586 can = pcie->can[ch_id];
1587
1588 if (!completion_done(&can->flush_comp))
1589 complete(&can->flush_comp);
1590
1591 return 0;
1592}
1593
1594static int kvaser_pciefd_read_packet(struct kvaser_pciefd *pcie, int *start_pos,
1595 int dma_buf)
1596{
1597 __le32 *buffer = pcie->dma_data[dma_buf];
1598 __le64 timestamp;
1599 struct kvaser_pciefd_rx_packet packet;
1600 struct kvaser_pciefd_rx_packet *p = &packet;
1601 u8 type;
1602 int pos = *start_pos;
1603 int size;
1604 int ret = 0;
1605
1606 size = le32_to_cpu(buffer[pos++]);
1607 if (!size) {
1608 *start_pos = 0;
1609 return 0;
1610 }
1611
1612 p->header[0] = le32_to_cpu(buffer[pos++]);
1613 p->header[1] = le32_to_cpu(buffer[pos++]);
1614
1615 /* Read 64-bit timestamp */
1616 memcpy(&timestamp, &buffer[pos], sizeof(__le64));
1617 pos += 2;
1618 p->timestamp = le64_to_cpu(timestamp);
1619
1620 type = (p->header[1] >> KVASER_PCIEFD_PACKET_TYPE_SHIFT) & 0xf;
1621 switch (type) {
1622 case KVASER_PCIEFD_PACK_TYPE_DATA:
1623 ret = kvaser_pciefd_handle_data_packet(pcie, p, &buffer[pos]);
1624 if (!(p->header[0] & KVASER_PCIEFD_RPACKET_RTR)) {
1625 u8 data_len;
1626
1627 data_len = can_dlc2len(p->header[1] >>
1628 KVASER_PCIEFD_RPACKET_DLC_SHIFT);
1629 pos += DIV_ROUND_UP(data_len, 4);
1630 }
1631 break;
1632
1633 case KVASER_PCIEFD_PACK_TYPE_ACK:
1634 ret = kvaser_pciefd_handle_ack_packet(pcie, p);
1635 break;
1636
1637 case KVASER_PCIEFD_PACK_TYPE_STATUS:
1638 ret = kvaser_pciefd_handle_status_packet(pcie, p);
1639 break;
1640
1641 case KVASER_PCIEFD_PACK_TYPE_ERROR:
1642 ret = kvaser_pciefd_handle_error_packet(pcie, p);
1643 break;
1644
1645 case KVASER_PCIEFD_PACK_TYPE_EFRAME_ACK:
1646 ret = kvaser_pciefd_handle_eack_packet(pcie, p);
1647 break;
1648
1649 case KVASER_PCIEFD_PACK_TYPE_EFLUSH_ACK:
1650 ret = kvaser_pciefd_handle_eflush_packet(pcie, p);
1651 break;
1652
1653 case KVASER_PCIEFD_PACK_TYPE_ACK_DATA:
1654 case KVASER_PCIEFD_PACK_TYPE_BUS_LOAD:
1655 case KVASER_PCIEFD_PACK_TYPE_TXRQ:
1656 dev_info(&pcie->pci->dev,
1657 "Received unexpected packet type 0x%08X\n", type);
1658 break;
1659
1660 default:
1661 dev_err(&pcie->pci->dev, "Unknown packet type 0x%08X\n", type);
1662 ret = -EIO;
1663 break;
1664 }
1665
1666 if (ret)
1667 return ret;
1668
1669 /* Position does not point to the end of the package,
1670 * corrupted packet size?
1671 */
1672 if ((*start_pos + size) != pos)
1673 return -EIO;
1674
1675 /* Point to the next packet header, if any */
1676 *start_pos = pos;
1677
1678 return ret;
1679}
1680
1681static int kvaser_pciefd_read_buffer(struct kvaser_pciefd *pcie, int dma_buf)
1682{
1683 int pos = 0;
1684 int res = 0;
1685
1686 do {
1687 res = kvaser_pciefd_read_packet(pcie, &pos, dma_buf);
1688 } while (!res && pos > 0 && pos < KVASER_PCIEFD_DMA_SIZE);
1689
1690 return res;
1691}
1692
1693static int kvaser_pciefd_receive_irq(struct kvaser_pciefd *pcie)
1694{
1695 u32 irq;
1696
1697 irq = ioread32(pcie->reg_base + KVASER_PCIEFD_SRB_IRQ_REG);
1698 if (irq & KVASER_PCIEFD_SRB_IRQ_DPD0) {
1699 kvaser_pciefd_read_buffer(pcie, 0);
1700 /* Reset DMA buffer 0 */
1701 iowrite32(KVASER_PCIEFD_SRB_CMD_RDB0,
1702 pcie->reg_base + KVASER_PCIEFD_SRB_CMD_REG);
1703 }
1704
1705 if (irq & KVASER_PCIEFD_SRB_IRQ_DPD1) {
1706 kvaser_pciefd_read_buffer(pcie, 1);
1707 /* Reset DMA buffer 1 */
1708 iowrite32(KVASER_PCIEFD_SRB_CMD_RDB1,
1709 pcie->reg_base + KVASER_PCIEFD_SRB_CMD_REG);
1710 }
1711
1712 if (irq & KVASER_PCIEFD_SRB_IRQ_DOF0 ||
1713 irq & KVASER_PCIEFD_SRB_IRQ_DOF1 ||
1714 irq & KVASER_PCIEFD_SRB_IRQ_DUF0 ||
1715 irq & KVASER_PCIEFD_SRB_IRQ_DUF1)
1716 dev_err(&pcie->pci->dev, "DMA IRQ error 0x%08X\n", irq);
1717
1718 iowrite32(irq, pcie->reg_base + KVASER_PCIEFD_SRB_IRQ_REG);
1719 return 0;
1720}
1721
1722static int kvaser_pciefd_transmit_irq(struct kvaser_pciefd_can *can)
1723{
1724 u32 irq = ioread32(can->reg_base + KVASER_PCIEFD_KCAN_IRQ_REG);
1725
1726 if (irq & KVASER_PCIEFD_KCAN_IRQ_TOF)
1727 netdev_err(can->can.dev, "Tx FIFO overflow\n");
1728
1729 if (irq & KVASER_PCIEFD_KCAN_IRQ_BPP)
1730 netdev_err(can->can.dev,
1731 "Fail to change bittiming, when not in reset mode\n");
1732
1733 if (irq & KVASER_PCIEFD_KCAN_IRQ_FDIC)
1734 netdev_err(can->can.dev, "CAN FD frame in CAN mode\n");
1735
1736 if (irq & KVASER_PCIEFD_KCAN_IRQ_ROF)
1737 netdev_err(can->can.dev, "Rx FIFO overflow\n");
1738
1739 iowrite32(irq, can->reg_base + KVASER_PCIEFD_KCAN_IRQ_REG);
1740 return 0;
1741}
1742
1743static irqreturn_t kvaser_pciefd_irq_handler(int irq, void *dev)
1744{
1745 struct kvaser_pciefd *pcie = (struct kvaser_pciefd *)dev;
1746 u32 board_irq;
1747 int i;
1748
1749 board_irq = ioread32(pcie->reg_base + KVASER_PCIEFD_IRQ_REG);
1750
1751 if (!(board_irq & KVASER_PCIEFD_IRQ_ALL_MSK))
1752 return IRQ_NONE;
1753
1754 if (board_irq & KVASER_PCIEFD_IRQ_SRB)
1755 kvaser_pciefd_receive_irq(pcie);
1756
1757 for (i = 0; i < pcie->nr_channels; i++) {
1758 if (!pcie->can[i]) {
1759 dev_err(&pcie->pci->dev,
1760 "IRQ mask points to unallocated controller\n");
1761 break;
1762 }
1763
1764 /* Check that mask matches channel (i) IRQ mask */
1765 if (board_irq & (1 << i))
1766 kvaser_pciefd_transmit_irq(pcie->can[i]);
1767 }
1768
1769 iowrite32(board_irq, pcie->reg_base + KVASER_PCIEFD_IRQ_REG);
1770 return IRQ_HANDLED;
1771}
1772
1773static void kvaser_pciefd_teardown_can_ctrls(struct kvaser_pciefd *pcie)
1774{
1775 int i;
1776 struct kvaser_pciefd_can *can;
1777
1778 for (i = 0; i < pcie->nr_channels; i++) {
1779 can = pcie->can[i];
1780 if (can) {
1781 iowrite32(0,
1782 can->reg_base + KVASER_PCIEFD_KCAN_IEN_REG);
1783 kvaser_pciefd_pwm_stop(can);
1784 free_candev(can->can.dev);
1785 }
1786 }
1787}
1788
1789static int kvaser_pciefd_probe(struct pci_dev *pdev,
1790 const struct pci_device_id *id)
1791{
1792 int err;
1793 struct kvaser_pciefd *pcie;
1794
1795 pcie = devm_kzalloc(&pdev->dev, sizeof(*pcie), GFP_KERNEL);
1796 if (!pcie)
1797 return -ENOMEM;
1798
1799 pci_set_drvdata(pdev, pcie);
1800 pcie->pci = pdev;
1801
1802 err = pci_enable_device(pdev);
1803 if (err)
1804 return err;
1805
1806 err = pci_request_regions(pdev, KVASER_PCIEFD_DRV_NAME);
1807 if (err)
1808 goto err_disable_pci;
1809
1810 pcie->reg_base = pci_iomap(pdev, 0, 0);
1811 if (!pcie->reg_base) {
1812 err = -ENOMEM;
1813 goto err_release_regions;
1814 }
1815
1816 err = kvaser_pciefd_setup_board(pcie);
1817 if (err)
1818 goto err_pci_iounmap;
1819
1820 err = kvaser_pciefd_setup_dma(pcie);
1821 if (err)
1822 goto err_pci_iounmap;
1823
1824 pci_set_master(pdev);
1825
1826 err = kvaser_pciefd_setup_can_ctrls(pcie);
1827 if (err)
1828 goto err_teardown_can_ctrls;
1829
1830 err = request_irq(pcie->pci->irq, kvaser_pciefd_irq_handler,
1831 IRQF_SHARED, KVASER_PCIEFD_DRV_NAME, pcie);
1832 if (err)
1833 goto err_teardown_can_ctrls;
1834
1835 iowrite32(KVASER_PCIEFD_SRB_IRQ_DPD0 | KVASER_PCIEFD_SRB_IRQ_DPD1,
1836 pcie->reg_base + KVASER_PCIEFD_SRB_IRQ_REG);
1837
1838 iowrite32(KVASER_PCIEFD_SRB_IRQ_DPD0 | KVASER_PCIEFD_SRB_IRQ_DPD1 |
1839 KVASER_PCIEFD_SRB_IRQ_DOF0 | KVASER_PCIEFD_SRB_IRQ_DOF1 |
1840 KVASER_PCIEFD_SRB_IRQ_DUF0 | KVASER_PCIEFD_SRB_IRQ_DUF1,
1841 pcie->reg_base + KVASER_PCIEFD_SRB_IEN_REG);
1842
1843 /* Reset IRQ handling, expected to be off before */
1844 iowrite32(KVASER_PCIEFD_IRQ_ALL_MSK,
1845 pcie->reg_base + KVASER_PCIEFD_IRQ_REG);
1846 iowrite32(KVASER_PCIEFD_IRQ_ALL_MSK,
1847 pcie->reg_base + KVASER_PCIEFD_IEN_REG);
1848
1849 /* Ready the DMA buffers */
1850 iowrite32(KVASER_PCIEFD_SRB_CMD_RDB0,
1851 pcie->reg_base + KVASER_PCIEFD_SRB_CMD_REG);
1852 iowrite32(KVASER_PCIEFD_SRB_CMD_RDB1,
1853 pcie->reg_base + KVASER_PCIEFD_SRB_CMD_REG);
1854
1855 err = kvaser_pciefd_reg_candev(pcie);
1856 if (err)
1857 goto err_free_irq;
1858
1859 return 0;
1860
1861err_free_irq:
1862 /* Disable PCI interrupts */
1863 iowrite32(0, pcie->reg_base + KVASER_PCIEFD_IEN_REG);
1864 free_irq(pcie->pci->irq, pcie);
1865
1866err_teardown_can_ctrls:
1867 kvaser_pciefd_teardown_can_ctrls(pcie);
1868 iowrite32(0, pcie->reg_base + KVASER_PCIEFD_SRB_CTRL_REG);
1869 pci_clear_master(pdev);
1870
1871err_pci_iounmap:
1872 pci_iounmap(pdev, pcie->reg_base);
1873
1874err_release_regions:
1875 pci_release_regions(pdev);
1876
1877err_disable_pci:
1878 pci_disable_device(pdev);
1879
1880 return err;
1881}
1882
1883static void kvaser_pciefd_remove_all_ctrls(struct kvaser_pciefd *pcie)
1884{
1885 struct kvaser_pciefd_can *can;
1886 int i;
1887
1888 for (i = 0; i < pcie->nr_channels; i++) {
1889 can = pcie->can[i];
1890 if (can) {
1891 iowrite32(0,
1892 can->reg_base + KVASER_PCIEFD_KCAN_IEN_REG);
1893 unregister_candev(can->can.dev);
1894 del_timer(&can->bec_poll_timer);
1895 kvaser_pciefd_pwm_stop(can);
1896 free_candev(can->can.dev);
1897 }
1898 }
1899}
1900
1901static void kvaser_pciefd_remove(struct pci_dev *pdev)
1902{
1903 struct kvaser_pciefd *pcie = pci_get_drvdata(pdev);
1904
1905 kvaser_pciefd_remove_all_ctrls(pcie);
1906
1907 /* Turn off IRQ generation */
1908 iowrite32(0, pcie->reg_base + KVASER_PCIEFD_SRB_CTRL_REG);
1909 iowrite32(KVASER_PCIEFD_IRQ_ALL_MSK,
1910 pcie->reg_base + KVASER_PCIEFD_IRQ_REG);
1911 iowrite32(0, pcie->reg_base + KVASER_PCIEFD_IEN_REG);
1912
1913 free_irq(pcie->pci->irq, pcie);
1914
1915 pci_clear_master(pdev);
1916 pci_iounmap(pdev, pcie->reg_base);
1917 pci_release_regions(pdev);
1918 pci_disable_device(pdev);
1919}
1920
1921static struct pci_driver kvaser_pciefd = {
1922 .name = KVASER_PCIEFD_DRV_NAME,
1923 .id_table = kvaser_pciefd_id_table,
1924 .probe = kvaser_pciefd_probe,
1925 .remove = kvaser_pciefd_remove,
1926};
1927
1928module_pci_driver(kvaser_pciefd)