blob: b060e1fe3bab40fc4937033e207402cf53e9ce65 [file] [log] [blame]
b.liue9582032025-04-17 19:18:16 +08001/*
2 * tg3.c: Broadcom Tigon3 ethernet driver.
3 *
4 * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
5 * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
6 * Copyright (C) 2004 Sun Microsystems Inc.
7 * Copyright (C) 2005-2016 Broadcom Corporation.
8 * Copyright (C) 2016-2017 Broadcom Limited.
9 * Copyright (C) 2018 Broadcom. All Rights Reserved. The term "Broadcom"
10 * refers to Broadcom Inc. and/or its subsidiaries.
11 *
12 * Firmware is:
13 * Derived from proprietary unpublished source code,
14 * Copyright (C) 2000-2016 Broadcom Corporation.
15 * Copyright (C) 2016-2017 Broadcom Ltd.
16 * Copyright (C) 2018 Broadcom. All Rights Reserved. The term "Broadcom"
17 * refers to Broadcom Inc. and/or its subsidiaries.
18 *
19 * Permission is hereby granted for the distribution of this firmware
20 * data in hexadecimal or equivalent format, provided this copyright
21 * notice is accompanying it.
22 */
23
24
25#include <linux/module.h>
26#include <linux/moduleparam.h>
27#include <linux/stringify.h>
28#include <linux/kernel.h>
29#include <linux/sched/signal.h>
30#include <linux/types.h>
31#include <linux/compiler.h>
32#include <linux/slab.h>
33#include <linux/delay.h>
34#include <linux/in.h>
35#include <linux/interrupt.h>
36#include <linux/ioport.h>
37#include <linux/pci.h>
38#include <linux/netdevice.h>
39#include <linux/etherdevice.h>
40#include <linux/skbuff.h>
41#include <linux/ethtool.h>
42#include <linux/mdio.h>
43#include <linux/mii.h>
44#include <linux/phy.h>
45#include <linux/brcmphy.h>
46#include <linux/if.h>
47#include <linux/if_vlan.h>
48#include <linux/ip.h>
49#include <linux/tcp.h>
50#include <linux/workqueue.h>
51#include <linux/prefetch.h>
52#include <linux/dma-mapping.h>
53#include <linux/firmware.h>
54#include <linux/ssb/ssb_driver_gige.h>
55#include <linux/hwmon.h>
56#include <linux/hwmon-sysfs.h>
57#include <linux/crc32poly.h>
58
59#include <net/checksum.h>
60#include <net/ip.h>
61
62#include <linux/io.h>
63#include <asm/byteorder.h>
64#include <linux/uaccess.h>
65
66#include <uapi/linux/net_tstamp.h>
67#include <linux/ptp_clock_kernel.h>
68
69#define BAR_0 0
70#define BAR_2 2
71
72#include "tg3.h"
73
74/* Functions & macros to verify TG3_FLAGS types */
75
76static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
77{
78 return test_bit(flag, bits);
79}
80
81static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
82{
83 set_bit(flag, bits);
84}
85
86static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
87{
88 clear_bit(flag, bits);
89}
90
91#define tg3_flag(tp, flag) \
92 _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
93#define tg3_flag_set(tp, flag) \
94 _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
95#define tg3_flag_clear(tp, flag) \
96 _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
97
98#define DRV_MODULE_NAME "tg3"
99#define TG3_MAJ_NUM 3
100#define TG3_MIN_NUM 137
101#define DRV_MODULE_VERSION \
102 __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
103#define DRV_MODULE_RELDATE "May 11, 2014"
104
105#define RESET_KIND_SHUTDOWN 0
106#define RESET_KIND_INIT 1
107#define RESET_KIND_SUSPEND 2
108
109#define TG3_DEF_RX_MODE 0
110#define TG3_DEF_TX_MODE 0
111#define TG3_DEF_MSG_ENABLE \
112 (NETIF_MSG_DRV | \
113 NETIF_MSG_PROBE | \
114 NETIF_MSG_LINK | \
115 NETIF_MSG_TIMER | \
116 NETIF_MSG_IFDOWN | \
117 NETIF_MSG_IFUP | \
118 NETIF_MSG_RX_ERR | \
119 NETIF_MSG_TX_ERR)
120
121#define TG3_GRC_LCLCTL_PWRSW_DELAY 100
122
123/* length of time before we decide the hardware is borked,
124 * and dev->tx_timeout() should be called to fix the problem
125 */
126
127#define TG3_TX_TIMEOUT (5 * HZ)
128
129/* hardware minimum and maximum for a single frame's data payload */
130#define TG3_MIN_MTU ETH_ZLEN
131#define TG3_MAX_MTU(tp) \
132 (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
133
134/* These numbers seem to be hard coded in the NIC firmware somehow.
135 * You can't change the ring sizes, but you can change where you place
136 * them in the NIC onboard memory.
137 */
138#define TG3_RX_STD_RING_SIZE(tp) \
139 (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
140 TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
141#define TG3_DEF_RX_RING_PENDING 200
142#define TG3_RX_JMB_RING_SIZE(tp) \
143 (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
144 TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
145#define TG3_DEF_RX_JUMBO_RING_PENDING 100
146
147/* Do not place this n-ring entries value into the tp struct itself,
148 * we really want to expose these constants to GCC so that modulo et
149 * al. operations are done with shifts and masks instead of with
150 * hw multiply/modulo instructions. Another solution would be to
151 * replace things like '% foo' with '& (foo - 1)'.
152 */
153
154#define TG3_TX_RING_SIZE 512
155#define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
156
157#define TG3_RX_STD_RING_BYTES(tp) \
158 (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
159#define TG3_RX_JMB_RING_BYTES(tp) \
160 (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
161#define TG3_RX_RCB_RING_BYTES(tp) \
162 (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
163#define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
164 TG3_TX_RING_SIZE)
165#define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
166
167#define TG3_DMA_BYTE_ENAB 64
168
169#define TG3_RX_STD_DMA_SZ 1536
170#define TG3_RX_JMB_DMA_SZ 9046
171
172#define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
173
174#define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
175#define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
176
177#define TG3_RX_STD_BUFF_RING_SIZE(tp) \
178 (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
179
180#define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
181 (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
182
183/* Due to a hardware bug, the 5701 can only DMA to memory addresses
184 * that are at least dword aligned when used in PCIX mode. The driver
185 * works around this bug by double copying the packet. This workaround
186 * is built into the normal double copy length check for efficiency.
187 *
188 * However, the double copy is only necessary on those architectures
189 * where unaligned memory accesses are inefficient. For those architectures
190 * where unaligned memory accesses incur little penalty, we can reintegrate
191 * the 5701 in the normal rx path. Doing so saves a device structure
192 * dereference by hardcoding the double copy threshold in place.
193 */
194#define TG3_RX_COPY_THRESHOLD 256
195#if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
196 #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
197#else
198 #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
199#endif
200
201#if (NET_IP_ALIGN != 0)
202#define TG3_RX_OFFSET(tp) ((tp)->rx_offset)
203#else
204#define TG3_RX_OFFSET(tp) (NET_SKB_PAD)
205#endif
206
207/* minimum number of free TX descriptors required to wake up TX process */
208#define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
209#define TG3_TX_BD_DMA_MAX_2K 2048
210#define TG3_TX_BD_DMA_MAX_4K 4096
211
212#define TG3_RAW_IP_ALIGN 2
213
214#define TG3_MAX_UCAST_ADDR(tp) (tg3_flag((tp), ENABLE_ASF) ? 2 : 3)
215#define TG3_UCAST_ADDR_IDX(tp) (tg3_flag((tp), ENABLE_ASF) ? 2 : 1)
216
217#define TG3_FW_UPDATE_TIMEOUT_SEC 5
218#define TG3_FW_UPDATE_FREQ_SEC (TG3_FW_UPDATE_TIMEOUT_SEC / 2)
219
220#define FIRMWARE_TG3 "tigon/tg3.bin"
221#define FIRMWARE_TG357766 "tigon/tg357766.bin"
222#define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
223#define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
224
225static char version[] =
226 DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
227
228MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
229MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
230MODULE_LICENSE("GPL");
231MODULE_VERSION(DRV_MODULE_VERSION);
232MODULE_FIRMWARE(FIRMWARE_TG3);
233MODULE_FIRMWARE(FIRMWARE_TG357766);
234MODULE_FIRMWARE(FIRMWARE_TG3TSO);
235MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
236
237static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
238module_param(tg3_debug, int, 0);
239MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
240
241#define TG3_DRV_DATA_FLAG_10_100_ONLY 0x0001
242#define TG3_DRV_DATA_FLAG_5705_10_100 0x0002
243
244static const struct pci_device_id tg3_pci_tbl[] = {
245 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
246 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
247 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
248 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
249 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
250 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
251 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
252 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
253 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
254 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
255 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
256 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
257 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
258 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
259 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
260 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
261 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
262 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
263 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901),
264 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
265 TG3_DRV_DATA_FLAG_5705_10_100},
266 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2),
267 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
268 TG3_DRV_DATA_FLAG_5705_10_100},
269 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
270 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F),
271 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
272 TG3_DRV_DATA_FLAG_5705_10_100},
273 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
274 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
275 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
276 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
277 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
278 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F),
279 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
280 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
281 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
282 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
283 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
284 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F),
285 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
286 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
287 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
288 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
289 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
290 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
291 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
292 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
293 {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5787M,
294 PCI_VENDOR_ID_LENOVO,
295 TG3PCI_SUBDEVICE_ID_LENOVO_5787M),
296 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
297 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
298 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F),
299 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
300 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
301 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
302 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
303 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
304 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
305 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
306 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
307 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
308 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
309 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
310 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
311 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
312 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
313 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
314 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
315 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
316 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
317 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
318 {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780,
319 PCI_VENDOR_ID_AI, TG3PCI_SUBDEVICE_ID_ACER_57780_A),
320 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
321 {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780,
322 PCI_VENDOR_ID_AI, TG3PCI_SUBDEVICE_ID_ACER_57780_B),
323 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
324 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
325 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
326 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790),
327 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
328 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
329 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
330 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717_C)},
331 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
332 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
333 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
334 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
335 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
336 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791),
337 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
338 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795),
339 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
340 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
341 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
342 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57762)},
343 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57766)},
344 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5762)},
345 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5725)},
346 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5727)},
347 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57764)},
348 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57767)},
349 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57787)},
350 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57782)},
351 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57786)},
352 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
353 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
354 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
355 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
356 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
357 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
358 {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
359 {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
360 {}
361};
362
363MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
364
365static const struct {
366 const char string[ETH_GSTRING_LEN];
367} ethtool_stats_keys[] = {
368 { "rx_octets" },
369 { "rx_fragments" },
370 { "rx_ucast_packets" },
371 { "rx_mcast_packets" },
372 { "rx_bcast_packets" },
373 { "rx_fcs_errors" },
374 { "rx_align_errors" },
375 { "rx_xon_pause_rcvd" },
376 { "rx_xoff_pause_rcvd" },
377 { "rx_mac_ctrl_rcvd" },
378 { "rx_xoff_entered" },
379 { "rx_frame_too_long_errors" },
380 { "rx_jabbers" },
381 { "rx_undersize_packets" },
382 { "rx_in_length_errors" },
383 { "rx_out_length_errors" },
384 { "rx_64_or_less_octet_packets" },
385 { "rx_65_to_127_octet_packets" },
386 { "rx_128_to_255_octet_packets" },
387 { "rx_256_to_511_octet_packets" },
388 { "rx_512_to_1023_octet_packets" },
389 { "rx_1024_to_1522_octet_packets" },
390 { "rx_1523_to_2047_octet_packets" },
391 { "rx_2048_to_4095_octet_packets" },
392 { "rx_4096_to_8191_octet_packets" },
393 { "rx_8192_to_9022_octet_packets" },
394
395 { "tx_octets" },
396 { "tx_collisions" },
397
398 { "tx_xon_sent" },
399 { "tx_xoff_sent" },
400 { "tx_flow_control" },
401 { "tx_mac_errors" },
402 { "tx_single_collisions" },
403 { "tx_mult_collisions" },
404 { "tx_deferred" },
405 { "tx_excessive_collisions" },
406 { "tx_late_collisions" },
407 { "tx_collide_2times" },
408 { "tx_collide_3times" },
409 { "tx_collide_4times" },
410 { "tx_collide_5times" },
411 { "tx_collide_6times" },
412 { "tx_collide_7times" },
413 { "tx_collide_8times" },
414 { "tx_collide_9times" },
415 { "tx_collide_10times" },
416 { "tx_collide_11times" },
417 { "tx_collide_12times" },
418 { "tx_collide_13times" },
419 { "tx_collide_14times" },
420 { "tx_collide_15times" },
421 { "tx_ucast_packets" },
422 { "tx_mcast_packets" },
423 { "tx_bcast_packets" },
424 { "tx_carrier_sense_errors" },
425 { "tx_discards" },
426 { "tx_errors" },
427
428 { "dma_writeq_full" },
429 { "dma_write_prioq_full" },
430 { "rxbds_empty" },
431 { "rx_discards" },
432 { "rx_errors" },
433 { "rx_threshold_hit" },
434
435 { "dma_readq_full" },
436 { "dma_read_prioq_full" },
437 { "tx_comp_queue_full" },
438
439 { "ring_set_send_prod_index" },
440 { "ring_status_update" },
441 { "nic_irqs" },
442 { "nic_avoided_irqs" },
443 { "nic_tx_threshold_hit" },
444
445 { "mbuf_lwm_thresh_hit" },
446};
447
448#define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
449#define TG3_NVRAM_TEST 0
450#define TG3_LINK_TEST 1
451#define TG3_REGISTER_TEST 2
452#define TG3_MEMORY_TEST 3
453#define TG3_MAC_LOOPB_TEST 4
454#define TG3_PHY_LOOPB_TEST 5
455#define TG3_EXT_LOOPB_TEST 6
456#define TG3_INTERRUPT_TEST 7
457
458
459static const struct {
460 const char string[ETH_GSTRING_LEN];
461} ethtool_test_keys[] = {
462 [TG3_NVRAM_TEST] = { "nvram test (online) " },
463 [TG3_LINK_TEST] = { "link test (online) " },
464 [TG3_REGISTER_TEST] = { "register test (offline)" },
465 [TG3_MEMORY_TEST] = { "memory test (offline)" },
466 [TG3_MAC_LOOPB_TEST] = { "mac loopback test (offline)" },
467 [TG3_PHY_LOOPB_TEST] = { "phy loopback test (offline)" },
468 [TG3_EXT_LOOPB_TEST] = { "ext loopback test (offline)" },
469 [TG3_INTERRUPT_TEST] = { "interrupt test (offline)" },
470};
471
472#define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
473
474
475static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
476{
477 writel(val, tp->regs + off);
478}
479
480static u32 tg3_read32(struct tg3 *tp, u32 off)
481{
482 return readl(tp->regs + off);
483}
484
485static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
486{
487 writel(val, tp->aperegs + off);
488}
489
490static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
491{
492 return readl(tp->aperegs + off);
493}
494
495static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
496{
497 unsigned long flags;
498
499 spin_lock_irqsave(&tp->indirect_lock, flags);
500 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
501 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
502 spin_unlock_irqrestore(&tp->indirect_lock, flags);
503}
504
505static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
506{
507 writel(val, tp->regs + off);
508 readl(tp->regs + off);
509}
510
511static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
512{
513 unsigned long flags;
514 u32 val;
515
516 spin_lock_irqsave(&tp->indirect_lock, flags);
517 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
518 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
519 spin_unlock_irqrestore(&tp->indirect_lock, flags);
520 return val;
521}
522
523static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
524{
525 unsigned long flags;
526
527 if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
528 pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
529 TG3_64BIT_REG_LOW, val);
530 return;
531 }
532 if (off == TG3_RX_STD_PROD_IDX_REG) {
533 pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
534 TG3_64BIT_REG_LOW, val);
535 return;
536 }
537
538 spin_lock_irqsave(&tp->indirect_lock, flags);
539 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
540 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
541 spin_unlock_irqrestore(&tp->indirect_lock, flags);
542
543 /* In indirect mode when disabling interrupts, we also need
544 * to clear the interrupt bit in the GRC local ctrl register.
545 */
546 if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
547 (val == 0x1)) {
548 pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
549 tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
550 }
551}
552
553static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
554{
555 unsigned long flags;
556 u32 val;
557
558 spin_lock_irqsave(&tp->indirect_lock, flags);
559 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
560 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
561 spin_unlock_irqrestore(&tp->indirect_lock, flags);
562 return val;
563}
564
565/* usec_wait specifies the wait time in usec when writing to certain registers
566 * where it is unsafe to read back the register without some delay.
567 * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
568 * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
569 */
570static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
571{
572 if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
573 /* Non-posted methods */
574 tp->write32(tp, off, val);
575 else {
576 /* Posted method */
577 tg3_write32(tp, off, val);
578 if (usec_wait)
579 udelay(usec_wait);
580 tp->read32(tp, off);
581 }
582 /* Wait again after the read for the posted method to guarantee that
583 * the wait time is met.
584 */
585 if (usec_wait)
586 udelay(usec_wait);
587}
588
589static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
590{
591 tp->write32_mbox(tp, off, val);
592 if (tg3_flag(tp, FLUSH_POSTED_WRITES) ||
593 (!tg3_flag(tp, MBOX_WRITE_REORDER) &&
594 !tg3_flag(tp, ICH_WORKAROUND)))
595 tp->read32_mbox(tp, off);
596}
597
598static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
599{
600 void __iomem *mbox = tp->regs + off;
601 writel(val, mbox);
602 if (tg3_flag(tp, TXD_MBOX_HWBUG))
603 writel(val, mbox);
604 if (tg3_flag(tp, MBOX_WRITE_REORDER) ||
605 tg3_flag(tp, FLUSH_POSTED_WRITES))
606 readl(mbox);
607}
608
609static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
610{
611 return readl(tp->regs + off + GRCMBOX_BASE);
612}
613
614static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
615{
616 writel(val, tp->regs + off + GRCMBOX_BASE);
617}
618
619#define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
620#define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
621#define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
622#define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
623#define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
624
625#define tw32(reg, val) tp->write32(tp, reg, val)
626#define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
627#define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
628#define tr32(reg) tp->read32(tp, reg)
629
630static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
631{
632 unsigned long flags;
633
634 if (tg3_asic_rev(tp) == ASIC_REV_5906 &&
635 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
636 return;
637
638 spin_lock_irqsave(&tp->indirect_lock, flags);
639 if (tg3_flag(tp, SRAM_USE_CONFIG)) {
640 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
641 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
642
643 /* Always leave this as zero. */
644 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
645 } else {
646 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
647 tw32_f(TG3PCI_MEM_WIN_DATA, val);
648
649 /* Always leave this as zero. */
650 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
651 }
652 spin_unlock_irqrestore(&tp->indirect_lock, flags);
653}
654
655static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
656{
657 unsigned long flags;
658
659 if (tg3_asic_rev(tp) == ASIC_REV_5906 &&
660 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
661 *val = 0;
662 return;
663 }
664
665 spin_lock_irqsave(&tp->indirect_lock, flags);
666 if (tg3_flag(tp, SRAM_USE_CONFIG)) {
667 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
668 pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
669
670 /* Always leave this as zero. */
671 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
672 } else {
673 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
674 *val = tr32(TG3PCI_MEM_WIN_DATA);
675
676 /* Always leave this as zero. */
677 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
678 }
679 spin_unlock_irqrestore(&tp->indirect_lock, flags);
680}
681
682static void tg3_ape_lock_init(struct tg3 *tp)
683{
684 int i;
685 u32 regbase, bit;
686
687 if (tg3_asic_rev(tp) == ASIC_REV_5761)
688 regbase = TG3_APE_LOCK_GRANT;
689 else
690 regbase = TG3_APE_PER_LOCK_GRANT;
691
692 /* Make sure the driver hasn't any stale locks. */
693 for (i = TG3_APE_LOCK_PHY0; i <= TG3_APE_LOCK_GPIO; i++) {
694 switch (i) {
695 case TG3_APE_LOCK_PHY0:
696 case TG3_APE_LOCK_PHY1:
697 case TG3_APE_LOCK_PHY2:
698 case TG3_APE_LOCK_PHY3:
699 bit = APE_LOCK_GRANT_DRIVER;
700 break;
701 default:
702 if (!tp->pci_fn)
703 bit = APE_LOCK_GRANT_DRIVER;
704 else
705 bit = 1 << tp->pci_fn;
706 }
707 tg3_ape_write32(tp, regbase + 4 * i, bit);
708 }
709
710}
711
712static int tg3_ape_lock(struct tg3 *tp, int locknum)
713{
714 int i, off;
715 int ret = 0;
716 u32 status, req, gnt, bit;
717
718 if (!tg3_flag(tp, ENABLE_APE))
719 return 0;
720
721 switch (locknum) {
722 case TG3_APE_LOCK_GPIO:
723 if (tg3_asic_rev(tp) == ASIC_REV_5761)
724 return 0;
725 /* fall through */
726 case TG3_APE_LOCK_GRC:
727 case TG3_APE_LOCK_MEM:
728 if (!tp->pci_fn)
729 bit = APE_LOCK_REQ_DRIVER;
730 else
731 bit = 1 << tp->pci_fn;
732 break;
733 case TG3_APE_LOCK_PHY0:
734 case TG3_APE_LOCK_PHY1:
735 case TG3_APE_LOCK_PHY2:
736 case TG3_APE_LOCK_PHY3:
737 bit = APE_LOCK_REQ_DRIVER;
738 break;
739 default:
740 return -EINVAL;
741 }
742
743 if (tg3_asic_rev(tp) == ASIC_REV_5761) {
744 req = TG3_APE_LOCK_REQ;
745 gnt = TG3_APE_LOCK_GRANT;
746 } else {
747 req = TG3_APE_PER_LOCK_REQ;
748 gnt = TG3_APE_PER_LOCK_GRANT;
749 }
750
751 off = 4 * locknum;
752
753 tg3_ape_write32(tp, req + off, bit);
754
755 /* Wait for up to 1 millisecond to acquire lock. */
756 for (i = 0; i < 100; i++) {
757 status = tg3_ape_read32(tp, gnt + off);
758 if (status == bit)
759 break;
760 if (pci_channel_offline(tp->pdev))
761 break;
762
763 udelay(10);
764 }
765
766 if (status != bit) {
767 /* Revoke the lock request. */
768 tg3_ape_write32(tp, gnt + off, bit);
769 ret = -EBUSY;
770 }
771
772 return ret;
773}
774
775static void tg3_ape_unlock(struct tg3 *tp, int locknum)
776{
777 u32 gnt, bit;
778
779 if (!tg3_flag(tp, ENABLE_APE))
780 return;
781
782 switch (locknum) {
783 case TG3_APE_LOCK_GPIO:
784 if (tg3_asic_rev(tp) == ASIC_REV_5761)
785 return;
786 /* fall through */
787 case TG3_APE_LOCK_GRC:
788 case TG3_APE_LOCK_MEM:
789 if (!tp->pci_fn)
790 bit = APE_LOCK_GRANT_DRIVER;
791 else
792 bit = 1 << tp->pci_fn;
793 break;
794 case TG3_APE_LOCK_PHY0:
795 case TG3_APE_LOCK_PHY1:
796 case TG3_APE_LOCK_PHY2:
797 case TG3_APE_LOCK_PHY3:
798 bit = APE_LOCK_GRANT_DRIVER;
799 break;
800 default:
801 return;
802 }
803
804 if (tg3_asic_rev(tp) == ASIC_REV_5761)
805 gnt = TG3_APE_LOCK_GRANT;
806 else
807 gnt = TG3_APE_PER_LOCK_GRANT;
808
809 tg3_ape_write32(tp, gnt + 4 * locknum, bit);
810}
811
812static int tg3_ape_event_lock(struct tg3 *tp, u32 timeout_us)
813{
814 u32 apedata;
815
816 while (timeout_us) {
817 if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
818 return -EBUSY;
819
820 apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
821 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
822 break;
823
824 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
825
826 udelay(10);
827 timeout_us -= (timeout_us > 10) ? 10 : timeout_us;
828 }
829
830 return timeout_us ? 0 : -EBUSY;
831}
832
833#ifdef CONFIG_TIGON3_HWMON
834static int tg3_ape_wait_for_event(struct tg3 *tp, u32 timeout_us)
835{
836 u32 i, apedata;
837
838 for (i = 0; i < timeout_us / 10; i++) {
839 apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
840
841 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
842 break;
843
844 udelay(10);
845 }
846
847 return i == timeout_us / 10;
848}
849
850static int tg3_ape_scratchpad_read(struct tg3 *tp, u32 *data, u32 base_off,
851 u32 len)
852{
853 int err;
854 u32 i, bufoff, msgoff, maxlen, apedata;
855
856 if (!tg3_flag(tp, APE_HAS_NCSI))
857 return 0;
858
859 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
860 if (apedata != APE_SEG_SIG_MAGIC)
861 return -ENODEV;
862
863 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
864 if (!(apedata & APE_FW_STATUS_READY))
865 return -EAGAIN;
866
867 bufoff = tg3_ape_read32(tp, TG3_APE_SEG_MSG_BUF_OFF) +
868 TG3_APE_SHMEM_BASE;
869 msgoff = bufoff + 2 * sizeof(u32);
870 maxlen = tg3_ape_read32(tp, TG3_APE_SEG_MSG_BUF_LEN);
871
872 while (len) {
873 u32 length;
874
875 /* Cap xfer sizes to scratchpad limits. */
876 length = (len > maxlen) ? maxlen : len;
877 len -= length;
878
879 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
880 if (!(apedata & APE_FW_STATUS_READY))
881 return -EAGAIN;
882
883 /* Wait for up to 1 msec for APE to service previous event. */
884 err = tg3_ape_event_lock(tp, 1000);
885 if (err)
886 return err;
887
888 apedata = APE_EVENT_STATUS_DRIVER_EVNT |
889 APE_EVENT_STATUS_SCRTCHPD_READ |
890 APE_EVENT_STATUS_EVENT_PENDING;
891 tg3_ape_write32(tp, TG3_APE_EVENT_STATUS, apedata);
892
893 tg3_ape_write32(tp, bufoff, base_off);
894 tg3_ape_write32(tp, bufoff + sizeof(u32), length);
895
896 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
897 tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
898
899 base_off += length;
900
901 if (tg3_ape_wait_for_event(tp, 30000))
902 return -EAGAIN;
903
904 for (i = 0; length; i += 4, length -= 4) {
905 u32 val = tg3_ape_read32(tp, msgoff + i);
906 memcpy(data, &val, sizeof(u32));
907 data++;
908 }
909 }
910
911 return 0;
912}
913#endif
914
915static int tg3_ape_send_event(struct tg3 *tp, u32 event)
916{
917 int err;
918 u32 apedata;
919
920 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
921 if (apedata != APE_SEG_SIG_MAGIC)
922 return -EAGAIN;
923
924 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
925 if (!(apedata & APE_FW_STATUS_READY))
926 return -EAGAIN;
927
928 /* Wait for up to 20 millisecond for APE to service previous event. */
929 err = tg3_ape_event_lock(tp, 20000);
930 if (err)
931 return err;
932
933 tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
934 event | APE_EVENT_STATUS_EVENT_PENDING);
935
936 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
937 tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
938
939 return 0;
940}
941
942static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
943{
944 u32 event;
945 u32 apedata;
946
947 if (!tg3_flag(tp, ENABLE_APE))
948 return;
949
950 switch (kind) {
951 case RESET_KIND_INIT:
952 tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_COUNT, tp->ape_hb++);
953 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
954 APE_HOST_SEG_SIG_MAGIC);
955 tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
956 APE_HOST_SEG_LEN_MAGIC);
957 apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
958 tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
959 tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
960 APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
961 tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
962 APE_HOST_BEHAV_NO_PHYLOCK);
963 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
964 TG3_APE_HOST_DRVR_STATE_START);
965
966 event = APE_EVENT_STATUS_STATE_START;
967 break;
968 case RESET_KIND_SHUTDOWN:
969 if (device_may_wakeup(&tp->pdev->dev) &&
970 tg3_flag(tp, WOL_ENABLE)) {
971 tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
972 TG3_APE_HOST_WOL_SPEED_AUTO);
973 apedata = TG3_APE_HOST_DRVR_STATE_WOL;
974 } else
975 apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
976
977 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
978
979 event = APE_EVENT_STATUS_STATE_UNLOAD;
980 break;
981 default:
982 return;
983 }
984
985 event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
986
987 tg3_ape_send_event(tp, event);
988}
989
990static void tg3_send_ape_heartbeat(struct tg3 *tp,
991 unsigned long interval)
992{
993 /* Check if hb interval has exceeded */
994 if (!tg3_flag(tp, ENABLE_APE) ||
995 time_before(jiffies, tp->ape_hb_jiffies + interval))
996 return;
997
998 tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_COUNT, tp->ape_hb++);
999 tp->ape_hb_jiffies = jiffies;
1000}
1001
1002static void tg3_disable_ints(struct tg3 *tp)
1003{
1004 int i;
1005
1006 tw32(TG3PCI_MISC_HOST_CTRL,
1007 (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
1008 for (i = 0; i < tp->irq_max; i++)
1009 tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
1010}
1011
1012static void tg3_enable_ints(struct tg3 *tp)
1013{
1014 int i;
1015
1016 tp->irq_sync = 0;
1017 wmb();
1018
1019 tw32(TG3PCI_MISC_HOST_CTRL,
1020 (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
1021
1022 tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
1023 for (i = 0; i < tp->irq_cnt; i++) {
1024 struct tg3_napi *tnapi = &tp->napi[i];
1025
1026 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
1027 if (tg3_flag(tp, 1SHOT_MSI))
1028 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
1029
1030 tp->coal_now |= tnapi->coal_now;
1031 }
1032
1033 /* Force an initial interrupt */
1034 if (!tg3_flag(tp, TAGGED_STATUS) &&
1035 (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
1036 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
1037 else
1038 tw32(HOSTCC_MODE, tp->coal_now);
1039
1040 tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
1041}
1042
1043static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
1044{
1045 struct tg3 *tp = tnapi->tp;
1046 struct tg3_hw_status *sblk = tnapi->hw_status;
1047 unsigned int work_exists = 0;
1048
1049 /* check for phy events */
1050 if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
1051 if (sblk->status & SD_STATUS_LINK_CHG)
1052 work_exists = 1;
1053 }
1054
1055 /* check for TX work to do */
1056 if (sblk->idx[0].tx_consumer != tnapi->tx_cons)
1057 work_exists = 1;
1058
1059 /* check for RX work to do */
1060 if (tnapi->rx_rcb_prod_idx &&
1061 *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
1062 work_exists = 1;
1063
1064 return work_exists;
1065}
1066
1067/* tg3_int_reenable
1068 * similar to tg3_enable_ints, but it accurately determines whether there
1069 * is new work pending and can return without flushing the PIO write
1070 * which reenables interrupts
1071 */
1072static void tg3_int_reenable(struct tg3_napi *tnapi)
1073{
1074 struct tg3 *tp = tnapi->tp;
1075
1076 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
1077
1078 /* When doing tagged status, this work check is unnecessary.
1079 * The last_tag we write above tells the chip which piece of
1080 * work we've completed.
1081 */
1082 if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
1083 tw32(HOSTCC_MODE, tp->coalesce_mode |
1084 HOSTCC_MODE_ENABLE | tnapi->coal_now);
1085}
1086
1087static void tg3_switch_clocks(struct tg3 *tp)
1088{
1089 u32 clock_ctrl;
1090 u32 orig_clock_ctrl;
1091
1092 if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
1093 return;
1094
1095 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
1096
1097 orig_clock_ctrl = clock_ctrl;
1098 clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
1099 CLOCK_CTRL_CLKRUN_OENABLE |
1100 0x1f);
1101 tp->pci_clock_ctrl = clock_ctrl;
1102
1103 if (tg3_flag(tp, 5705_PLUS)) {
1104 if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
1105 tw32_wait_f(TG3PCI_CLOCK_CTRL,
1106 clock_ctrl | CLOCK_CTRL_625_CORE, 40);
1107 }
1108 } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
1109 tw32_wait_f(TG3PCI_CLOCK_CTRL,
1110 clock_ctrl |
1111 (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
1112 40);
1113 tw32_wait_f(TG3PCI_CLOCK_CTRL,
1114 clock_ctrl | (CLOCK_CTRL_ALTCLK),
1115 40);
1116 }
1117 tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
1118}
1119
1120#define PHY_BUSY_LOOPS 5000
1121
1122static int __tg3_readphy(struct tg3 *tp, unsigned int phy_addr, int reg,
1123 u32 *val)
1124{
1125 u32 frame_val;
1126 unsigned int loops;
1127 int ret;
1128
1129 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1130 tw32_f(MAC_MI_MODE,
1131 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
1132 udelay(80);
1133 }
1134
1135 tg3_ape_lock(tp, tp->phy_ape_lock);
1136
1137 *val = 0x0;
1138
1139 frame_val = ((phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1140 MI_COM_PHY_ADDR_MASK);
1141 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
1142 MI_COM_REG_ADDR_MASK);
1143 frame_val |= (MI_COM_CMD_READ | MI_COM_START);
1144
1145 tw32_f(MAC_MI_COM, frame_val);
1146
1147 loops = PHY_BUSY_LOOPS;
1148 while (loops != 0) {
1149 udelay(10);
1150 frame_val = tr32(MAC_MI_COM);
1151
1152 if ((frame_val & MI_COM_BUSY) == 0) {
1153 udelay(5);
1154 frame_val = tr32(MAC_MI_COM);
1155 break;
1156 }
1157 loops -= 1;
1158 }
1159
1160 ret = -EBUSY;
1161 if (loops != 0) {
1162 *val = frame_val & MI_COM_DATA_MASK;
1163 ret = 0;
1164 }
1165
1166 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1167 tw32_f(MAC_MI_MODE, tp->mi_mode);
1168 udelay(80);
1169 }
1170
1171 tg3_ape_unlock(tp, tp->phy_ape_lock);
1172
1173 return ret;
1174}
1175
1176static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
1177{
1178 return __tg3_readphy(tp, tp->phy_addr, reg, val);
1179}
1180
1181static int __tg3_writephy(struct tg3 *tp, unsigned int phy_addr, int reg,
1182 u32 val)
1183{
1184 u32 frame_val;
1185 unsigned int loops;
1186 int ret;
1187
1188 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
1189 (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
1190 return 0;
1191
1192 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1193 tw32_f(MAC_MI_MODE,
1194 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
1195 udelay(80);
1196 }
1197
1198 tg3_ape_lock(tp, tp->phy_ape_lock);
1199
1200 frame_val = ((phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1201 MI_COM_PHY_ADDR_MASK);
1202 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
1203 MI_COM_REG_ADDR_MASK);
1204 frame_val |= (val & MI_COM_DATA_MASK);
1205 frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
1206
1207 tw32_f(MAC_MI_COM, frame_val);
1208
1209 loops = PHY_BUSY_LOOPS;
1210 while (loops != 0) {
1211 udelay(10);
1212 frame_val = tr32(MAC_MI_COM);
1213 if ((frame_val & MI_COM_BUSY) == 0) {
1214 udelay(5);
1215 frame_val = tr32(MAC_MI_COM);
1216 break;
1217 }
1218 loops -= 1;
1219 }
1220
1221 ret = -EBUSY;
1222 if (loops != 0)
1223 ret = 0;
1224
1225 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1226 tw32_f(MAC_MI_MODE, tp->mi_mode);
1227 udelay(80);
1228 }
1229
1230 tg3_ape_unlock(tp, tp->phy_ape_lock);
1231
1232 return ret;
1233}
1234
1235static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
1236{
1237 return __tg3_writephy(tp, tp->phy_addr, reg, val);
1238}
1239
1240static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
1241{
1242 int err;
1243
1244 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
1245 if (err)
1246 goto done;
1247
1248 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
1249 if (err)
1250 goto done;
1251
1252 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
1253 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
1254 if (err)
1255 goto done;
1256
1257 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
1258
1259done:
1260 return err;
1261}
1262
1263static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
1264{
1265 int err;
1266
1267 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
1268 if (err)
1269 goto done;
1270
1271 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
1272 if (err)
1273 goto done;
1274
1275 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
1276 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
1277 if (err)
1278 goto done;
1279
1280 err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
1281
1282done:
1283 return err;
1284}
1285
1286static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
1287{
1288 int err;
1289
1290 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1291 if (!err)
1292 err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
1293
1294 return err;
1295}
1296
1297static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
1298{
1299 int err;
1300
1301 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1302 if (!err)
1303 err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
1304
1305 return err;
1306}
1307
1308static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
1309{
1310 int err;
1311
1312 err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
1313 (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
1314 MII_TG3_AUXCTL_SHDWSEL_MISC);
1315 if (!err)
1316 err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
1317
1318 return err;
1319}
1320
1321static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
1322{
1323 if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
1324 set |= MII_TG3_AUXCTL_MISC_WREN;
1325
1326 return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
1327}
1328
1329static int tg3_phy_toggle_auxctl_smdsp(struct tg3 *tp, bool enable)
1330{
1331 u32 val;
1332 int err;
1333
1334 err = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
1335
1336 if (err)
1337 return err;
1338
1339 if (enable)
1340 val |= MII_TG3_AUXCTL_ACTL_SMDSP_ENA;
1341 else
1342 val &= ~MII_TG3_AUXCTL_ACTL_SMDSP_ENA;
1343
1344 err = tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
1345 val | MII_TG3_AUXCTL_ACTL_TX_6DB);
1346
1347 return err;
1348}
1349
1350static int tg3_phy_shdw_write(struct tg3 *tp, int reg, u32 val)
1351{
1352 return tg3_writephy(tp, MII_TG3_MISC_SHDW,
1353 reg | val | MII_TG3_MISC_SHDW_WREN);
1354}
1355
1356static int tg3_bmcr_reset(struct tg3 *tp)
1357{
1358 u32 phy_control;
1359 int limit, err;
1360
1361 /* OK, reset it, and poll the BMCR_RESET bit until it
1362 * clears or we time out.
1363 */
1364 phy_control = BMCR_RESET;
1365 err = tg3_writephy(tp, MII_BMCR, phy_control);
1366 if (err != 0)
1367 return -EBUSY;
1368
1369 limit = 5000;
1370 while (limit--) {
1371 err = tg3_readphy(tp, MII_BMCR, &phy_control);
1372 if (err != 0)
1373 return -EBUSY;
1374
1375 if ((phy_control & BMCR_RESET) == 0) {
1376 udelay(40);
1377 break;
1378 }
1379 udelay(10);
1380 }
1381 if (limit < 0)
1382 return -EBUSY;
1383
1384 return 0;
1385}
1386
1387static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
1388{
1389 struct tg3 *tp = bp->priv;
1390 u32 val;
1391
1392 spin_lock_bh(&tp->lock);
1393
1394 if (__tg3_readphy(tp, mii_id, reg, &val))
1395 val = -EIO;
1396
1397 spin_unlock_bh(&tp->lock);
1398
1399 return val;
1400}
1401
1402static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
1403{
1404 struct tg3 *tp = bp->priv;
1405 u32 ret = 0;
1406
1407 spin_lock_bh(&tp->lock);
1408
1409 if (__tg3_writephy(tp, mii_id, reg, val))
1410 ret = -EIO;
1411
1412 spin_unlock_bh(&tp->lock);
1413
1414 return ret;
1415}
1416
1417static void tg3_mdio_config_5785(struct tg3 *tp)
1418{
1419 u32 val;
1420 struct phy_device *phydev;
1421
1422 phydev = mdiobus_get_phy(tp->mdio_bus, tp->phy_addr);
1423 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
1424 case PHY_ID_BCM50610:
1425 case PHY_ID_BCM50610M:
1426 val = MAC_PHYCFG2_50610_LED_MODES;
1427 break;
1428 case PHY_ID_BCMAC131:
1429 val = MAC_PHYCFG2_AC131_LED_MODES;
1430 break;
1431 case PHY_ID_RTL8211C:
1432 val = MAC_PHYCFG2_RTL8211C_LED_MODES;
1433 break;
1434 case PHY_ID_RTL8201E:
1435 val = MAC_PHYCFG2_RTL8201E_LED_MODES;
1436 break;
1437 default:
1438 return;
1439 }
1440
1441 if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
1442 tw32(MAC_PHYCFG2, val);
1443
1444 val = tr32(MAC_PHYCFG1);
1445 val &= ~(MAC_PHYCFG1_RGMII_INT |
1446 MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
1447 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
1448 tw32(MAC_PHYCFG1, val);
1449
1450 return;
1451 }
1452
1453 if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
1454 val |= MAC_PHYCFG2_EMODE_MASK_MASK |
1455 MAC_PHYCFG2_FMODE_MASK_MASK |
1456 MAC_PHYCFG2_GMODE_MASK_MASK |
1457 MAC_PHYCFG2_ACT_MASK_MASK |
1458 MAC_PHYCFG2_QUAL_MASK_MASK |
1459 MAC_PHYCFG2_INBAND_ENABLE;
1460
1461 tw32(MAC_PHYCFG2, val);
1462
1463 val = tr32(MAC_PHYCFG1);
1464 val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
1465 MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
1466 if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1467 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
1468 val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
1469 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
1470 val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
1471 }
1472 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
1473 MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
1474 tw32(MAC_PHYCFG1, val);
1475
1476 val = tr32(MAC_EXT_RGMII_MODE);
1477 val &= ~(MAC_RGMII_MODE_RX_INT_B |
1478 MAC_RGMII_MODE_RX_QUALITY |
1479 MAC_RGMII_MODE_RX_ACTIVITY |
1480 MAC_RGMII_MODE_RX_ENG_DET |
1481 MAC_RGMII_MODE_TX_ENABLE |
1482 MAC_RGMII_MODE_TX_LOWPWR |
1483 MAC_RGMII_MODE_TX_RESET);
1484 if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1485 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
1486 val |= MAC_RGMII_MODE_RX_INT_B |
1487 MAC_RGMII_MODE_RX_QUALITY |
1488 MAC_RGMII_MODE_RX_ACTIVITY |
1489 MAC_RGMII_MODE_RX_ENG_DET;
1490 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
1491 val |= MAC_RGMII_MODE_TX_ENABLE |
1492 MAC_RGMII_MODE_TX_LOWPWR |
1493 MAC_RGMII_MODE_TX_RESET;
1494 }
1495 tw32(MAC_EXT_RGMII_MODE, val);
1496}
1497
1498static void tg3_mdio_start(struct tg3 *tp)
1499{
1500 tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
1501 tw32_f(MAC_MI_MODE, tp->mi_mode);
1502 udelay(80);
1503
1504 if (tg3_flag(tp, MDIOBUS_INITED) &&
1505 tg3_asic_rev(tp) == ASIC_REV_5785)
1506 tg3_mdio_config_5785(tp);
1507}
1508
1509static int tg3_mdio_init(struct tg3 *tp)
1510{
1511 int i;
1512 u32 reg;
1513 struct phy_device *phydev;
1514
1515 if (tg3_flag(tp, 5717_PLUS)) {
1516 u32 is_serdes;
1517
1518 tp->phy_addr = tp->pci_fn + 1;
1519
1520 if (tg3_chip_rev_id(tp) != CHIPREV_ID_5717_A0)
1521 is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
1522 else
1523 is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
1524 TG3_CPMU_PHY_STRAP_IS_SERDES;
1525 if (is_serdes)
1526 tp->phy_addr += 7;
1527 } else if (tg3_flag(tp, IS_SSB_CORE) && tg3_flag(tp, ROBOSWITCH)) {
1528 int addr;
1529
1530 addr = ssb_gige_get_phyaddr(tp->pdev);
1531 if (addr < 0)
1532 return addr;
1533 tp->phy_addr = addr;
1534 } else
1535 tp->phy_addr = TG3_PHY_MII_ADDR;
1536
1537 tg3_mdio_start(tp);
1538
1539 if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
1540 return 0;
1541
1542 tp->mdio_bus = mdiobus_alloc();
1543 if (tp->mdio_bus == NULL)
1544 return -ENOMEM;
1545
1546 tp->mdio_bus->name = "tg3 mdio bus";
1547 snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
1548 (tp->pdev->bus->number << 8) | tp->pdev->devfn);
1549 tp->mdio_bus->priv = tp;
1550 tp->mdio_bus->parent = &tp->pdev->dev;
1551 tp->mdio_bus->read = &tg3_mdio_read;
1552 tp->mdio_bus->write = &tg3_mdio_write;
1553 tp->mdio_bus->phy_mask = ~(1 << tp->phy_addr);
1554
1555 /* The bus registration will look for all the PHYs on the mdio bus.
1556 * Unfortunately, it does not ensure the PHY is powered up before
1557 * accessing the PHY ID registers. A chip reset is the
1558 * quickest way to bring the device back to an operational state..
1559 */
1560 if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
1561 tg3_bmcr_reset(tp);
1562
1563 i = mdiobus_register(tp->mdio_bus);
1564 if (i) {
1565 dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
1566 mdiobus_free(tp->mdio_bus);
1567 return i;
1568 }
1569
1570 phydev = mdiobus_get_phy(tp->mdio_bus, tp->phy_addr);
1571
1572 if (!phydev || !phydev->drv) {
1573 dev_warn(&tp->pdev->dev, "No PHY devices\n");
1574 mdiobus_unregister(tp->mdio_bus);
1575 mdiobus_free(tp->mdio_bus);
1576 return -ENODEV;
1577 }
1578
1579 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
1580 case PHY_ID_BCM57780:
1581 phydev->interface = PHY_INTERFACE_MODE_GMII;
1582 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
1583 break;
1584 case PHY_ID_BCM50610:
1585 case PHY_ID_BCM50610M:
1586 phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
1587 PHY_BRCM_RX_REFCLK_UNUSED |
1588 PHY_BRCM_DIS_TXCRXC_NOENRGY |
1589 PHY_BRCM_AUTO_PWRDWN_ENABLE;
1590 if (tg3_flag(tp, RGMII_INBAND_DISABLE))
1591 phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
1592 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
1593 phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
1594 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
1595 phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
1596 /* fall through */
1597 case PHY_ID_RTL8211C:
1598 phydev->interface = PHY_INTERFACE_MODE_RGMII;
1599 break;
1600 case PHY_ID_RTL8201E:
1601 case PHY_ID_BCMAC131:
1602 phydev->interface = PHY_INTERFACE_MODE_MII;
1603 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
1604 tp->phy_flags |= TG3_PHYFLG_IS_FET;
1605 break;
1606 }
1607
1608 tg3_flag_set(tp, MDIOBUS_INITED);
1609
1610 if (tg3_asic_rev(tp) == ASIC_REV_5785)
1611 tg3_mdio_config_5785(tp);
1612
1613 return 0;
1614}
1615
1616static void tg3_mdio_fini(struct tg3 *tp)
1617{
1618 if (tg3_flag(tp, MDIOBUS_INITED)) {
1619 tg3_flag_clear(tp, MDIOBUS_INITED);
1620 mdiobus_unregister(tp->mdio_bus);
1621 mdiobus_free(tp->mdio_bus);
1622 }
1623}
1624
1625/* tp->lock is held. */
1626static inline void tg3_generate_fw_event(struct tg3 *tp)
1627{
1628 u32 val;
1629
1630 val = tr32(GRC_RX_CPU_EVENT);
1631 val |= GRC_RX_CPU_DRIVER_EVENT;
1632 tw32_f(GRC_RX_CPU_EVENT, val);
1633
1634 tp->last_event_jiffies = jiffies;
1635}
1636
1637#define TG3_FW_EVENT_TIMEOUT_USEC 2500
1638
1639/* tp->lock is held. */
1640static void tg3_wait_for_event_ack(struct tg3 *tp)
1641{
1642 int i;
1643 unsigned int delay_cnt;
1644 long time_remain;
1645
1646 /* If enough time has passed, no wait is necessary. */
1647 time_remain = (long)(tp->last_event_jiffies + 1 +
1648 usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
1649 (long)jiffies;
1650 if (time_remain < 0)
1651 return;
1652
1653 /* Check if we can shorten the wait time. */
1654 delay_cnt = jiffies_to_usecs(time_remain);
1655 if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
1656 delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
1657 delay_cnt = (delay_cnt >> 3) + 1;
1658
1659 for (i = 0; i < delay_cnt; i++) {
1660 if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
1661 break;
1662 if (pci_channel_offline(tp->pdev))
1663 break;
1664
1665 udelay(8);
1666 }
1667}
1668
1669/* tp->lock is held. */
1670static void tg3_phy_gather_ump_data(struct tg3 *tp, u32 *data)
1671{
1672 u32 reg, val;
1673
1674 val = 0;
1675 if (!tg3_readphy(tp, MII_BMCR, &reg))
1676 val = reg << 16;
1677 if (!tg3_readphy(tp, MII_BMSR, &reg))
1678 val |= (reg & 0xffff);
1679 *data++ = val;
1680
1681 val = 0;
1682 if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
1683 val = reg << 16;
1684 if (!tg3_readphy(tp, MII_LPA, &reg))
1685 val |= (reg & 0xffff);
1686 *data++ = val;
1687
1688 val = 0;
1689 if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
1690 if (!tg3_readphy(tp, MII_CTRL1000, &reg))
1691 val = reg << 16;
1692 if (!tg3_readphy(tp, MII_STAT1000, &reg))
1693 val |= (reg & 0xffff);
1694 }
1695 *data++ = val;
1696
1697 if (!tg3_readphy(tp, MII_PHYADDR, &reg))
1698 val = reg << 16;
1699 else
1700 val = 0;
1701 *data++ = val;
1702}
1703
1704/* tp->lock is held. */
1705static void tg3_ump_link_report(struct tg3 *tp)
1706{
1707 u32 data[4];
1708
1709 if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
1710 return;
1711
1712 tg3_phy_gather_ump_data(tp, data);
1713
1714 tg3_wait_for_event_ack(tp);
1715
1716 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
1717 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
1718 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x0, data[0]);
1719 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x4, data[1]);
1720 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x8, data[2]);
1721 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0xc, data[3]);
1722
1723 tg3_generate_fw_event(tp);
1724}
1725
1726/* tp->lock is held. */
1727static void tg3_stop_fw(struct tg3 *tp)
1728{
1729 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
1730 /* Wait for RX cpu to ACK the previous event. */
1731 tg3_wait_for_event_ack(tp);
1732
1733 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
1734
1735 tg3_generate_fw_event(tp);
1736
1737 /* Wait for RX cpu to ACK this event. */
1738 tg3_wait_for_event_ack(tp);
1739 }
1740}
1741
1742/* tp->lock is held. */
1743static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
1744{
1745 tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
1746 NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
1747
1748 if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
1749 switch (kind) {
1750 case RESET_KIND_INIT:
1751 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1752 DRV_STATE_START);
1753 break;
1754
1755 case RESET_KIND_SHUTDOWN:
1756 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1757 DRV_STATE_UNLOAD);
1758 break;
1759
1760 case RESET_KIND_SUSPEND:
1761 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1762 DRV_STATE_SUSPEND);
1763 break;
1764
1765 default:
1766 break;
1767 }
1768 }
1769}
1770
1771/* tp->lock is held. */
1772static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
1773{
1774 if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
1775 switch (kind) {
1776 case RESET_KIND_INIT:
1777 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1778 DRV_STATE_START_DONE);
1779 break;
1780
1781 case RESET_KIND_SHUTDOWN:
1782 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1783 DRV_STATE_UNLOAD_DONE);
1784 break;
1785
1786 default:
1787 break;
1788 }
1789 }
1790}
1791
1792/* tp->lock is held. */
1793static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
1794{
1795 if (tg3_flag(tp, ENABLE_ASF)) {
1796 switch (kind) {
1797 case RESET_KIND_INIT:
1798 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1799 DRV_STATE_START);
1800 break;
1801
1802 case RESET_KIND_SHUTDOWN:
1803 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1804 DRV_STATE_UNLOAD);
1805 break;
1806
1807 case RESET_KIND_SUSPEND:
1808 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1809 DRV_STATE_SUSPEND);
1810 break;
1811
1812 default:
1813 break;
1814 }
1815 }
1816}
1817
1818static int tg3_poll_fw(struct tg3 *tp)
1819{
1820 int i;
1821 u32 val;
1822
1823 if (tg3_flag(tp, NO_FWARE_REPORTED))
1824 return 0;
1825
1826 if (tg3_flag(tp, IS_SSB_CORE)) {
1827 /* We don't use firmware. */
1828 return 0;
1829 }
1830
1831 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
1832 /* Wait up to 20ms for init done. */
1833 for (i = 0; i < 200; i++) {
1834 if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
1835 return 0;
1836 if (pci_channel_offline(tp->pdev))
1837 return -ENODEV;
1838
1839 udelay(100);
1840 }
1841 return -ENODEV;
1842 }
1843
1844 /* Wait for firmware initialization to complete. */
1845 for (i = 0; i < 100000; i++) {
1846 tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
1847 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
1848 break;
1849 if (pci_channel_offline(tp->pdev)) {
1850 if (!tg3_flag(tp, NO_FWARE_REPORTED)) {
1851 tg3_flag_set(tp, NO_FWARE_REPORTED);
1852 netdev_info(tp->dev, "No firmware running\n");
1853 }
1854
1855 break;
1856 }
1857
1858 udelay(10);
1859 }
1860
1861 /* Chip might not be fitted with firmware. Some Sun onboard
1862 * parts are configured like that. So don't signal the timeout
1863 * of the above loop as an error, but do report the lack of
1864 * running firmware once.
1865 */
1866 if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
1867 tg3_flag_set(tp, NO_FWARE_REPORTED);
1868
1869 netdev_info(tp->dev, "No firmware running\n");
1870 }
1871
1872 if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0) {
1873 /* The 57765 A0 needs a little more
1874 * time to do some important work.
1875 */
1876 mdelay(10);
1877 }
1878
1879 return 0;
1880}
1881
1882static void tg3_link_report(struct tg3 *tp)
1883{
1884 if (!netif_carrier_ok(tp->dev)) {
1885 netif_info(tp, link, tp->dev, "Link is down\n");
1886 tg3_ump_link_report(tp);
1887 } else if (netif_msg_link(tp)) {
1888 netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
1889 (tp->link_config.active_speed == SPEED_1000 ?
1890 1000 :
1891 (tp->link_config.active_speed == SPEED_100 ?
1892 100 : 10)),
1893 (tp->link_config.active_duplex == DUPLEX_FULL ?
1894 "full" : "half"));
1895
1896 netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
1897 (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
1898 "on" : "off",
1899 (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
1900 "on" : "off");
1901
1902 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
1903 netdev_info(tp->dev, "EEE is %s\n",
1904 tp->setlpicnt ? "enabled" : "disabled");
1905
1906 tg3_ump_link_report(tp);
1907 }
1908
1909 tp->link_up = netif_carrier_ok(tp->dev);
1910}
1911
1912static u32 tg3_decode_flowctrl_1000T(u32 adv)
1913{
1914 u32 flowctrl = 0;
1915
1916 if (adv & ADVERTISE_PAUSE_CAP) {
1917 flowctrl |= FLOW_CTRL_RX;
1918 if (!(adv & ADVERTISE_PAUSE_ASYM))
1919 flowctrl |= FLOW_CTRL_TX;
1920 } else if (adv & ADVERTISE_PAUSE_ASYM)
1921 flowctrl |= FLOW_CTRL_TX;
1922
1923 return flowctrl;
1924}
1925
1926static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
1927{
1928 u16 miireg;
1929
1930 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
1931 miireg = ADVERTISE_1000XPAUSE;
1932 else if (flow_ctrl & FLOW_CTRL_TX)
1933 miireg = ADVERTISE_1000XPSE_ASYM;
1934 else if (flow_ctrl & FLOW_CTRL_RX)
1935 miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1936 else
1937 miireg = 0;
1938
1939 return miireg;
1940}
1941
1942static u32 tg3_decode_flowctrl_1000X(u32 adv)
1943{
1944 u32 flowctrl = 0;
1945
1946 if (adv & ADVERTISE_1000XPAUSE) {
1947 flowctrl |= FLOW_CTRL_RX;
1948 if (!(adv & ADVERTISE_1000XPSE_ASYM))
1949 flowctrl |= FLOW_CTRL_TX;
1950 } else if (adv & ADVERTISE_1000XPSE_ASYM)
1951 flowctrl |= FLOW_CTRL_TX;
1952
1953 return flowctrl;
1954}
1955
1956static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
1957{
1958 u8 cap = 0;
1959
1960 if (lcladv & rmtadv & ADVERTISE_1000XPAUSE) {
1961 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
1962 } else if (lcladv & rmtadv & ADVERTISE_1000XPSE_ASYM) {
1963 if (lcladv & ADVERTISE_1000XPAUSE)
1964 cap = FLOW_CTRL_RX;
1965 if (rmtadv & ADVERTISE_1000XPAUSE)
1966 cap = FLOW_CTRL_TX;
1967 }
1968
1969 return cap;
1970}
1971
1972static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
1973{
1974 u8 autoneg;
1975 u8 flowctrl = 0;
1976 u32 old_rx_mode = tp->rx_mode;
1977 u32 old_tx_mode = tp->tx_mode;
1978
1979 if (tg3_flag(tp, USE_PHYLIB))
1980 autoneg = mdiobus_get_phy(tp->mdio_bus, tp->phy_addr)->autoneg;
1981 else
1982 autoneg = tp->link_config.autoneg;
1983
1984 if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
1985 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
1986 flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
1987 else
1988 flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
1989 } else
1990 flowctrl = tp->link_config.flowctrl;
1991
1992 tp->link_config.active_flowctrl = flowctrl;
1993
1994 if (flowctrl & FLOW_CTRL_RX)
1995 tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
1996 else
1997 tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
1998
1999 if (old_rx_mode != tp->rx_mode)
2000 tw32_f(MAC_RX_MODE, tp->rx_mode);
2001
2002 if (flowctrl & FLOW_CTRL_TX)
2003 tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
2004 else
2005 tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
2006
2007 if (old_tx_mode != tp->tx_mode)
2008 tw32_f(MAC_TX_MODE, tp->tx_mode);
2009}
2010
2011static void tg3_adjust_link(struct net_device *dev)
2012{
2013 u8 oldflowctrl, linkmesg = 0;
2014 u32 mac_mode, lcl_adv, rmt_adv;
2015 struct tg3 *tp = netdev_priv(dev);
2016 struct phy_device *phydev = mdiobus_get_phy(tp->mdio_bus, tp->phy_addr);
2017
2018 spin_lock_bh(&tp->lock);
2019
2020 mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
2021 MAC_MODE_HALF_DUPLEX);
2022
2023 oldflowctrl = tp->link_config.active_flowctrl;
2024
2025 if (phydev->link) {
2026 lcl_adv = 0;
2027 rmt_adv = 0;
2028
2029 if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
2030 mac_mode |= MAC_MODE_PORT_MODE_MII;
2031 else if (phydev->speed == SPEED_1000 ||
2032 tg3_asic_rev(tp) != ASIC_REV_5785)
2033 mac_mode |= MAC_MODE_PORT_MODE_GMII;
2034 else
2035 mac_mode |= MAC_MODE_PORT_MODE_MII;
2036
2037 if (phydev->duplex == DUPLEX_HALF)
2038 mac_mode |= MAC_MODE_HALF_DUPLEX;
2039 else {
2040 lcl_adv = mii_advertise_flowctrl(
2041 tp->link_config.flowctrl);
2042
2043 if (phydev->pause)
2044 rmt_adv = LPA_PAUSE_CAP;
2045 if (phydev->asym_pause)
2046 rmt_adv |= LPA_PAUSE_ASYM;
2047 }
2048
2049 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
2050 } else
2051 mac_mode |= MAC_MODE_PORT_MODE_GMII;
2052
2053 if (mac_mode != tp->mac_mode) {
2054 tp->mac_mode = mac_mode;
2055 tw32_f(MAC_MODE, tp->mac_mode);
2056 udelay(40);
2057 }
2058
2059 if (tg3_asic_rev(tp) == ASIC_REV_5785) {
2060 if (phydev->speed == SPEED_10)
2061 tw32(MAC_MI_STAT,
2062 MAC_MI_STAT_10MBPS_MODE |
2063 MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
2064 else
2065 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
2066 }
2067
2068 if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
2069 tw32(MAC_TX_LENGTHS,
2070 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
2071 (6 << TX_LENGTHS_IPG_SHIFT) |
2072 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
2073 else
2074 tw32(MAC_TX_LENGTHS,
2075 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
2076 (6 << TX_LENGTHS_IPG_SHIFT) |
2077 (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
2078
2079 if (phydev->link != tp->old_link ||
2080 phydev->speed != tp->link_config.active_speed ||
2081 phydev->duplex != tp->link_config.active_duplex ||
2082 oldflowctrl != tp->link_config.active_flowctrl)
2083 linkmesg = 1;
2084
2085 tp->old_link = phydev->link;
2086 tp->link_config.active_speed = phydev->speed;
2087 tp->link_config.active_duplex = phydev->duplex;
2088
2089 spin_unlock_bh(&tp->lock);
2090
2091 if (linkmesg)
2092 tg3_link_report(tp);
2093}
2094
2095static int tg3_phy_init(struct tg3 *tp)
2096{
2097 struct phy_device *phydev;
2098
2099 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
2100 return 0;
2101
2102 /* Bring the PHY back to a known state. */
2103 tg3_bmcr_reset(tp);
2104
2105 phydev = mdiobus_get_phy(tp->mdio_bus, tp->phy_addr);
2106
2107 /* Attach the MAC to the PHY. */
2108 phydev = phy_connect(tp->dev, phydev_name(phydev),
2109 tg3_adjust_link, phydev->interface);
2110 if (IS_ERR(phydev)) {
2111 dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
2112 return PTR_ERR(phydev);
2113 }
2114
2115 /* Mask with MAC supported features. */
2116 switch (phydev->interface) {
2117 case PHY_INTERFACE_MODE_GMII:
2118 case PHY_INTERFACE_MODE_RGMII:
2119 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
2120 phy_set_max_speed(phydev, SPEED_1000);
2121 phy_support_asym_pause(phydev);
2122 break;
2123 }
2124 /* fall through */
2125 case PHY_INTERFACE_MODE_MII:
2126 phy_set_max_speed(phydev, SPEED_100);
2127 phy_support_asym_pause(phydev);
2128 break;
2129 default:
2130 phy_disconnect(mdiobus_get_phy(tp->mdio_bus, tp->phy_addr));
2131 return -EINVAL;
2132 }
2133
2134 tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
2135
2136 phy_attached_info(phydev);
2137
2138 return 0;
2139}
2140
2141static void tg3_phy_start(struct tg3 *tp)
2142{
2143 struct phy_device *phydev;
2144
2145 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
2146 return;
2147
2148 phydev = mdiobus_get_phy(tp->mdio_bus, tp->phy_addr);
2149
2150 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
2151 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
2152 phydev->speed = tp->link_config.speed;
2153 phydev->duplex = tp->link_config.duplex;
2154 phydev->autoneg = tp->link_config.autoneg;
2155 ethtool_convert_legacy_u32_to_link_mode(
2156 phydev->advertising, tp->link_config.advertising);
2157 }
2158
2159 phy_start(phydev);
2160
2161 phy_start_aneg(phydev);
2162}
2163
2164static void tg3_phy_stop(struct tg3 *tp)
2165{
2166 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
2167 return;
2168
2169 phy_stop(mdiobus_get_phy(tp->mdio_bus, tp->phy_addr));
2170}
2171
2172static void tg3_phy_fini(struct tg3 *tp)
2173{
2174 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
2175 phy_disconnect(mdiobus_get_phy(tp->mdio_bus, tp->phy_addr));
2176 tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
2177 }
2178}
2179
2180static int tg3_phy_set_extloopbk(struct tg3 *tp)
2181{
2182 int err;
2183 u32 val;
2184
2185 if (tp->phy_flags & TG3_PHYFLG_IS_FET)
2186 return 0;
2187
2188 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
2189 /* Cannot do read-modify-write on 5401 */
2190 err = tg3_phy_auxctl_write(tp,
2191 MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
2192 MII_TG3_AUXCTL_ACTL_EXTLOOPBK |
2193 0x4c20);
2194 goto done;
2195 }
2196
2197 err = tg3_phy_auxctl_read(tp,
2198 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
2199 if (err)
2200 return err;
2201
2202 val |= MII_TG3_AUXCTL_ACTL_EXTLOOPBK;
2203 err = tg3_phy_auxctl_write(tp,
2204 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, val);
2205
2206done:
2207 return err;
2208}
2209
2210static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
2211{
2212 u32 phytest;
2213
2214 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
2215 u32 phy;
2216
2217 tg3_writephy(tp, MII_TG3_FET_TEST,
2218 phytest | MII_TG3_FET_SHADOW_EN);
2219 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
2220 if (enable)
2221 phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
2222 else
2223 phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
2224 tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
2225 }
2226 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
2227 }
2228}
2229
2230static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
2231{
2232 u32 reg;
2233
2234 if (!tg3_flag(tp, 5705_PLUS) ||
2235 (tg3_flag(tp, 5717_PLUS) &&
2236 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
2237 return;
2238
2239 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
2240 tg3_phy_fet_toggle_apd(tp, enable);
2241 return;
2242 }
2243
2244 reg = MII_TG3_MISC_SHDW_SCR5_LPED |
2245 MII_TG3_MISC_SHDW_SCR5_DLPTLM |
2246 MII_TG3_MISC_SHDW_SCR5_SDTL |
2247 MII_TG3_MISC_SHDW_SCR5_C125OE;
2248 if (tg3_asic_rev(tp) != ASIC_REV_5784 || !enable)
2249 reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
2250
2251 tg3_phy_shdw_write(tp, MII_TG3_MISC_SHDW_SCR5_SEL, reg);
2252
2253
2254 reg = MII_TG3_MISC_SHDW_APD_WKTM_84MS;
2255 if (enable)
2256 reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
2257
2258 tg3_phy_shdw_write(tp, MII_TG3_MISC_SHDW_APD_SEL, reg);
2259}
2260
2261static void tg3_phy_toggle_automdix(struct tg3 *tp, bool enable)
2262{
2263 u32 phy;
2264
2265 if (!tg3_flag(tp, 5705_PLUS) ||
2266 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
2267 return;
2268
2269 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
2270 u32 ephy;
2271
2272 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
2273 u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
2274
2275 tg3_writephy(tp, MII_TG3_FET_TEST,
2276 ephy | MII_TG3_FET_SHADOW_EN);
2277 if (!tg3_readphy(tp, reg, &phy)) {
2278 if (enable)
2279 phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
2280 else
2281 phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
2282 tg3_writephy(tp, reg, phy);
2283 }
2284 tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
2285 }
2286 } else {
2287 int ret;
2288
2289 ret = tg3_phy_auxctl_read(tp,
2290 MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
2291 if (!ret) {
2292 if (enable)
2293 phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
2294 else
2295 phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
2296 tg3_phy_auxctl_write(tp,
2297 MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
2298 }
2299 }
2300}
2301
2302static void tg3_phy_set_wirespeed(struct tg3 *tp)
2303{
2304 int ret;
2305 u32 val;
2306
2307 if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
2308 return;
2309
2310 ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
2311 if (!ret)
2312 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
2313 val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
2314}
2315
2316static void tg3_phy_apply_otp(struct tg3 *tp)
2317{
2318 u32 otp, phy;
2319
2320 if (!tp->phy_otp)
2321 return;
2322
2323 otp = tp->phy_otp;
2324
2325 if (tg3_phy_toggle_auxctl_smdsp(tp, true))
2326 return;
2327
2328 phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
2329 phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
2330 tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
2331
2332 phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
2333 ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
2334 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
2335
2336 phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
2337 phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
2338 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
2339
2340 phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
2341 tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
2342
2343 phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
2344 tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
2345
2346 phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
2347 ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
2348 tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
2349
2350 tg3_phy_toggle_auxctl_smdsp(tp, false);
2351}
2352
2353static void tg3_eee_pull_config(struct tg3 *tp, struct ethtool_eee *eee)
2354{
2355 u32 val;
2356 struct ethtool_eee *dest = &tp->eee;
2357
2358 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
2359 return;
2360
2361 if (eee)
2362 dest = eee;
2363
2364 if (tg3_phy_cl45_read(tp, MDIO_MMD_AN, TG3_CL45_D7_EEERES_STAT, &val))
2365 return;
2366
2367 /* Pull eee_active */
2368 if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
2369 val == TG3_CL45_D7_EEERES_STAT_LP_100TX) {
2370 dest->eee_active = 1;
2371 } else
2372 dest->eee_active = 0;
2373
2374 /* Pull lp advertised settings */
2375 if (tg3_phy_cl45_read(tp, MDIO_MMD_AN, MDIO_AN_EEE_LPABLE, &val))
2376 return;
2377 dest->lp_advertised = mmd_eee_adv_to_ethtool_adv_t(val);
2378
2379 /* Pull advertised and eee_enabled settings */
2380 if (tg3_phy_cl45_read(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, &val))
2381 return;
2382 dest->eee_enabled = !!val;
2383 dest->advertised = mmd_eee_adv_to_ethtool_adv_t(val);
2384
2385 /* Pull tx_lpi_enabled */
2386 val = tr32(TG3_CPMU_EEE_MODE);
2387 dest->tx_lpi_enabled = !!(val & TG3_CPMU_EEEMD_LPI_IN_TX);
2388
2389 /* Pull lpi timer value */
2390 dest->tx_lpi_timer = tr32(TG3_CPMU_EEE_DBTMR1) & 0xffff;
2391}
2392
2393static void tg3_phy_eee_adjust(struct tg3 *tp, bool current_link_up)
2394{
2395 u32 val;
2396
2397 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
2398 return;
2399
2400 tp->setlpicnt = 0;
2401
2402 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
2403 current_link_up &&
2404 tp->link_config.active_duplex == DUPLEX_FULL &&
2405 (tp->link_config.active_speed == SPEED_100 ||
2406 tp->link_config.active_speed == SPEED_1000)) {
2407 u32 eeectl;
2408
2409 if (tp->link_config.active_speed == SPEED_1000)
2410 eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
2411 else
2412 eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
2413
2414 tw32(TG3_CPMU_EEE_CTRL, eeectl);
2415
2416 tg3_eee_pull_config(tp, NULL);
2417 if (tp->eee.eee_active)
2418 tp->setlpicnt = 2;
2419 }
2420
2421 if (!tp->setlpicnt) {
2422 if (current_link_up &&
2423 !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
2424 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
2425 tg3_phy_toggle_auxctl_smdsp(tp, false);
2426 }
2427
2428 val = tr32(TG3_CPMU_EEE_MODE);
2429 tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
2430 }
2431}
2432
2433static void tg3_phy_eee_enable(struct tg3 *tp)
2434{
2435 u32 val;
2436
2437 if (tp->link_config.active_speed == SPEED_1000 &&
2438 (tg3_asic_rev(tp) == ASIC_REV_5717 ||
2439 tg3_asic_rev(tp) == ASIC_REV_5719 ||
2440 tg3_flag(tp, 57765_CLASS)) &&
2441 !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
2442 val = MII_TG3_DSP_TAP26_ALNOKO |
2443 MII_TG3_DSP_TAP26_RMRXSTO;
2444 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
2445 tg3_phy_toggle_auxctl_smdsp(tp, false);
2446 }
2447
2448 val = tr32(TG3_CPMU_EEE_MODE);
2449 tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
2450}
2451
2452static int tg3_wait_macro_done(struct tg3 *tp)
2453{
2454 int limit = 100;
2455
2456 while (limit--) {
2457 u32 tmp32;
2458
2459 if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
2460 if ((tmp32 & 0x1000) == 0)
2461 break;
2462 }
2463 }
2464 if (limit < 0)
2465 return -EBUSY;
2466
2467 return 0;
2468}
2469
2470static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
2471{
2472 static const u32 test_pat[4][6] = {
2473 { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
2474 { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
2475 { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
2476 { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
2477 };
2478 int chan;
2479
2480 for (chan = 0; chan < 4; chan++) {
2481 int i;
2482
2483 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2484 (chan * 0x2000) | 0x0200);
2485 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
2486
2487 for (i = 0; i < 6; i++)
2488 tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
2489 test_pat[chan][i]);
2490
2491 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
2492 if (tg3_wait_macro_done(tp)) {
2493 *resetp = 1;
2494 return -EBUSY;
2495 }
2496
2497 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2498 (chan * 0x2000) | 0x0200);
2499 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
2500 if (tg3_wait_macro_done(tp)) {
2501 *resetp = 1;
2502 return -EBUSY;
2503 }
2504
2505 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
2506 if (tg3_wait_macro_done(tp)) {
2507 *resetp = 1;
2508 return -EBUSY;
2509 }
2510
2511 for (i = 0; i < 6; i += 2) {
2512 u32 low, high;
2513
2514 if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
2515 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
2516 tg3_wait_macro_done(tp)) {
2517 *resetp = 1;
2518 return -EBUSY;
2519 }
2520 low &= 0x7fff;
2521 high &= 0x000f;
2522 if (low != test_pat[chan][i] ||
2523 high != test_pat[chan][i+1]) {
2524 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
2525 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
2526 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
2527
2528 return -EBUSY;
2529 }
2530 }
2531 }
2532
2533 return 0;
2534}
2535
2536static int tg3_phy_reset_chanpat(struct tg3 *tp)
2537{
2538 int chan;
2539
2540 for (chan = 0; chan < 4; chan++) {
2541 int i;
2542
2543 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2544 (chan * 0x2000) | 0x0200);
2545 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
2546 for (i = 0; i < 6; i++)
2547 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
2548 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
2549 if (tg3_wait_macro_done(tp))
2550 return -EBUSY;
2551 }
2552
2553 return 0;
2554}
2555
2556static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
2557{
2558 u32 reg32, phy9_orig;
2559 int retries, do_phy_reset, err;
2560
2561 retries = 10;
2562 do_phy_reset = 1;
2563 do {
2564 if (do_phy_reset) {
2565 err = tg3_bmcr_reset(tp);
2566 if (err)
2567 return err;
2568 do_phy_reset = 0;
2569 }
2570
2571 /* Disable transmitter and interrupt. */
2572 if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
2573 continue;
2574
2575 reg32 |= 0x3000;
2576 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
2577
2578 /* Set full-duplex, 1000 mbps. */
2579 tg3_writephy(tp, MII_BMCR,
2580 BMCR_FULLDPLX | BMCR_SPEED1000);
2581
2582 /* Set to master mode. */
2583 if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
2584 continue;
2585
2586 tg3_writephy(tp, MII_CTRL1000,
2587 CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
2588
2589 err = tg3_phy_toggle_auxctl_smdsp(tp, true);
2590 if (err)
2591 return err;
2592
2593 /* Block the PHY control access. */
2594 tg3_phydsp_write(tp, 0x8005, 0x0800);
2595
2596 err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
2597 if (!err)
2598 break;
2599 } while (--retries);
2600
2601 err = tg3_phy_reset_chanpat(tp);
2602 if (err)
2603 return err;
2604
2605 tg3_phydsp_write(tp, 0x8005, 0x0000);
2606
2607 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
2608 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
2609
2610 tg3_phy_toggle_auxctl_smdsp(tp, false);
2611
2612 tg3_writephy(tp, MII_CTRL1000, phy9_orig);
2613
2614 err = tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32);
2615 if (err)
2616 return err;
2617
2618 reg32 &= ~0x3000;
2619 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
2620
2621 return 0;
2622}
2623
2624static void tg3_carrier_off(struct tg3 *tp)
2625{
2626 netif_carrier_off(tp->dev);
2627 tp->link_up = false;
2628}
2629
2630static void tg3_warn_mgmt_link_flap(struct tg3 *tp)
2631{
2632 if (tg3_flag(tp, ENABLE_ASF))
2633 netdev_warn(tp->dev,
2634 "Management side-band traffic will be interrupted during phy settings change\n");
2635}
2636
2637/* This will reset the tigon3 PHY if there is no valid
2638 * link unless the FORCE argument is non-zero.
2639 */
2640static int tg3_phy_reset(struct tg3 *tp)
2641{
2642 u32 val, cpmuctrl;
2643 int err;
2644
2645 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
2646 val = tr32(GRC_MISC_CFG);
2647 tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
2648 udelay(40);
2649 }
2650 err = tg3_readphy(tp, MII_BMSR, &val);
2651 err |= tg3_readphy(tp, MII_BMSR, &val);
2652 if (err != 0)
2653 return -EBUSY;
2654
2655 if (netif_running(tp->dev) && tp->link_up) {
2656 netif_carrier_off(tp->dev);
2657 tg3_link_report(tp);
2658 }
2659
2660 if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
2661 tg3_asic_rev(tp) == ASIC_REV_5704 ||
2662 tg3_asic_rev(tp) == ASIC_REV_5705) {
2663 err = tg3_phy_reset_5703_4_5(tp);
2664 if (err)
2665 return err;
2666 goto out;
2667 }
2668
2669 cpmuctrl = 0;
2670 if (tg3_asic_rev(tp) == ASIC_REV_5784 &&
2671 tg3_chip_rev(tp) != CHIPREV_5784_AX) {
2672 cpmuctrl = tr32(TG3_CPMU_CTRL);
2673 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
2674 tw32(TG3_CPMU_CTRL,
2675 cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
2676 }
2677
2678 err = tg3_bmcr_reset(tp);
2679 if (err)
2680 return err;
2681
2682 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
2683 val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
2684 tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
2685
2686 tw32(TG3_CPMU_CTRL, cpmuctrl);
2687 }
2688
2689 if (tg3_chip_rev(tp) == CHIPREV_5784_AX ||
2690 tg3_chip_rev(tp) == CHIPREV_5761_AX) {
2691 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2692 if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
2693 CPMU_LSPD_1000MB_MACCLK_12_5) {
2694 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2695 udelay(40);
2696 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2697 }
2698 }
2699
2700 if (tg3_flag(tp, 5717_PLUS) &&
2701 (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
2702 return 0;
2703
2704 tg3_phy_apply_otp(tp);
2705
2706 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
2707 tg3_phy_toggle_apd(tp, true);
2708 else
2709 tg3_phy_toggle_apd(tp, false);
2710
2711out:
2712 if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
2713 !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
2714 tg3_phydsp_write(tp, 0x201f, 0x2aaa);
2715 tg3_phydsp_write(tp, 0x000a, 0x0323);
2716 tg3_phy_toggle_auxctl_smdsp(tp, false);
2717 }
2718
2719 if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
2720 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
2721 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
2722 }
2723
2724 if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
2725 if (!tg3_phy_toggle_auxctl_smdsp(tp, true)) {
2726 tg3_phydsp_write(tp, 0x000a, 0x310b);
2727 tg3_phydsp_write(tp, 0x201f, 0x9506);
2728 tg3_phydsp_write(tp, 0x401f, 0x14e2);
2729 tg3_phy_toggle_auxctl_smdsp(tp, false);
2730 }
2731 } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
2732 if (!tg3_phy_toggle_auxctl_smdsp(tp, true)) {
2733 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
2734 if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
2735 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
2736 tg3_writephy(tp, MII_TG3_TEST1,
2737 MII_TG3_TEST1_TRIM_EN | 0x4);
2738 } else
2739 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
2740
2741 tg3_phy_toggle_auxctl_smdsp(tp, false);
2742 }
2743 }
2744
2745 /* Set Extended packet length bit (bit 14) on all chips that */
2746 /* support jumbo frames */
2747 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
2748 /* Cannot do read-modify-write on 5401 */
2749 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
2750 } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
2751 /* Set bit 14 with read-modify-write to preserve other bits */
2752 err = tg3_phy_auxctl_read(tp,
2753 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
2754 if (!err)
2755 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
2756 val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
2757 }
2758
2759 /* Set phy register 0x10 bit 0 to high fifo elasticity to support
2760 * jumbo frames transmission.
2761 */
2762 if (tg3_flag(tp, JUMBO_CAPABLE)) {
2763 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
2764 tg3_writephy(tp, MII_TG3_EXT_CTRL,
2765 val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
2766 }
2767
2768 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
2769 /* adjust output voltage */
2770 tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
2771 }
2772
2773 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5762_A0)
2774 tg3_phydsp_write(tp, 0xffb, 0x4000);
2775
2776 tg3_phy_toggle_automdix(tp, true);
2777 tg3_phy_set_wirespeed(tp);
2778 return 0;
2779}
2780
2781#define TG3_GPIO_MSG_DRVR_PRES 0x00000001
2782#define TG3_GPIO_MSG_NEED_VAUX 0x00000002
2783#define TG3_GPIO_MSG_MASK (TG3_GPIO_MSG_DRVR_PRES | \
2784 TG3_GPIO_MSG_NEED_VAUX)
2785#define TG3_GPIO_MSG_ALL_DRVR_PRES_MASK \
2786 ((TG3_GPIO_MSG_DRVR_PRES << 0) | \
2787 (TG3_GPIO_MSG_DRVR_PRES << 4) | \
2788 (TG3_GPIO_MSG_DRVR_PRES << 8) | \
2789 (TG3_GPIO_MSG_DRVR_PRES << 12))
2790
2791#define TG3_GPIO_MSG_ALL_NEED_VAUX_MASK \
2792 ((TG3_GPIO_MSG_NEED_VAUX << 0) | \
2793 (TG3_GPIO_MSG_NEED_VAUX << 4) | \
2794 (TG3_GPIO_MSG_NEED_VAUX << 8) | \
2795 (TG3_GPIO_MSG_NEED_VAUX << 12))
2796
2797static inline u32 tg3_set_function_status(struct tg3 *tp, u32 newstat)
2798{
2799 u32 status, shift;
2800
2801 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
2802 tg3_asic_rev(tp) == ASIC_REV_5719)
2803 status = tg3_ape_read32(tp, TG3_APE_GPIO_MSG);
2804 else
2805 status = tr32(TG3_CPMU_DRV_STATUS);
2806
2807 shift = TG3_APE_GPIO_MSG_SHIFT + 4 * tp->pci_fn;
2808 status &= ~(TG3_GPIO_MSG_MASK << shift);
2809 status |= (newstat << shift);
2810
2811 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
2812 tg3_asic_rev(tp) == ASIC_REV_5719)
2813 tg3_ape_write32(tp, TG3_APE_GPIO_MSG, status);
2814 else
2815 tw32(TG3_CPMU_DRV_STATUS, status);
2816
2817 return status >> TG3_APE_GPIO_MSG_SHIFT;
2818}
2819
2820static inline int tg3_pwrsrc_switch_to_vmain(struct tg3 *tp)
2821{
2822 if (!tg3_flag(tp, IS_NIC))
2823 return 0;
2824
2825 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
2826 tg3_asic_rev(tp) == ASIC_REV_5719 ||
2827 tg3_asic_rev(tp) == ASIC_REV_5720) {
2828 if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
2829 return -EIO;
2830
2831 tg3_set_function_status(tp, TG3_GPIO_MSG_DRVR_PRES);
2832
2833 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
2834 TG3_GRC_LCLCTL_PWRSW_DELAY);
2835
2836 tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
2837 } else {
2838 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
2839 TG3_GRC_LCLCTL_PWRSW_DELAY);
2840 }
2841
2842 return 0;
2843}
2844
2845static void tg3_pwrsrc_die_with_vmain(struct tg3 *tp)
2846{
2847 u32 grc_local_ctrl;
2848
2849 if (!tg3_flag(tp, IS_NIC) ||
2850 tg3_asic_rev(tp) == ASIC_REV_5700 ||
2851 tg3_asic_rev(tp) == ASIC_REV_5701)
2852 return;
2853
2854 grc_local_ctrl = tp->grc_local_ctrl | GRC_LCLCTRL_GPIO_OE1;
2855
2856 tw32_wait_f(GRC_LOCAL_CTRL,
2857 grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
2858 TG3_GRC_LCLCTL_PWRSW_DELAY);
2859
2860 tw32_wait_f(GRC_LOCAL_CTRL,
2861 grc_local_ctrl,
2862 TG3_GRC_LCLCTL_PWRSW_DELAY);
2863
2864 tw32_wait_f(GRC_LOCAL_CTRL,
2865 grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
2866 TG3_GRC_LCLCTL_PWRSW_DELAY);
2867}
2868
2869static void tg3_pwrsrc_switch_to_vaux(struct tg3 *tp)
2870{
2871 if (!tg3_flag(tp, IS_NIC))
2872 return;
2873
2874 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
2875 tg3_asic_rev(tp) == ASIC_REV_5701) {
2876 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2877 (GRC_LCLCTRL_GPIO_OE0 |
2878 GRC_LCLCTRL_GPIO_OE1 |
2879 GRC_LCLCTRL_GPIO_OE2 |
2880 GRC_LCLCTRL_GPIO_OUTPUT0 |
2881 GRC_LCLCTRL_GPIO_OUTPUT1),
2882 TG3_GRC_LCLCTL_PWRSW_DELAY);
2883 } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
2884 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
2885 /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
2886 u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
2887 GRC_LCLCTRL_GPIO_OE1 |
2888 GRC_LCLCTRL_GPIO_OE2 |
2889 GRC_LCLCTRL_GPIO_OUTPUT0 |
2890 GRC_LCLCTRL_GPIO_OUTPUT1 |
2891 tp->grc_local_ctrl;
2892 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2893 TG3_GRC_LCLCTL_PWRSW_DELAY);
2894
2895 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
2896 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2897 TG3_GRC_LCLCTL_PWRSW_DELAY);
2898
2899 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
2900 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2901 TG3_GRC_LCLCTL_PWRSW_DELAY);
2902 } else {
2903 u32 no_gpio2;
2904 u32 grc_local_ctrl = 0;
2905
2906 /* Workaround to prevent overdrawing Amps. */
2907 if (tg3_asic_rev(tp) == ASIC_REV_5714) {
2908 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
2909 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2910 grc_local_ctrl,
2911 TG3_GRC_LCLCTL_PWRSW_DELAY);
2912 }
2913
2914 /* On 5753 and variants, GPIO2 cannot be used. */
2915 no_gpio2 = tp->nic_sram_data_cfg &
2916 NIC_SRAM_DATA_CFG_NO_GPIO2;
2917
2918 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
2919 GRC_LCLCTRL_GPIO_OE1 |
2920 GRC_LCLCTRL_GPIO_OE2 |
2921 GRC_LCLCTRL_GPIO_OUTPUT1 |
2922 GRC_LCLCTRL_GPIO_OUTPUT2;
2923 if (no_gpio2) {
2924 grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
2925 GRC_LCLCTRL_GPIO_OUTPUT2);
2926 }
2927 tw32_wait_f(GRC_LOCAL_CTRL,
2928 tp->grc_local_ctrl | grc_local_ctrl,
2929 TG3_GRC_LCLCTL_PWRSW_DELAY);
2930
2931 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
2932
2933 tw32_wait_f(GRC_LOCAL_CTRL,
2934 tp->grc_local_ctrl | grc_local_ctrl,
2935 TG3_GRC_LCLCTL_PWRSW_DELAY);
2936
2937 if (!no_gpio2) {
2938 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
2939 tw32_wait_f(GRC_LOCAL_CTRL,
2940 tp->grc_local_ctrl | grc_local_ctrl,
2941 TG3_GRC_LCLCTL_PWRSW_DELAY);
2942 }
2943 }
2944}
2945
2946static void tg3_frob_aux_power_5717(struct tg3 *tp, bool wol_enable)
2947{
2948 u32 msg = 0;
2949
2950 /* Serialize power state transitions */
2951 if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
2952 return;
2953
2954 if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || wol_enable)
2955 msg = TG3_GPIO_MSG_NEED_VAUX;
2956
2957 msg = tg3_set_function_status(tp, msg);
2958
2959 if (msg & TG3_GPIO_MSG_ALL_DRVR_PRES_MASK)
2960 goto done;
2961
2962 if (msg & TG3_GPIO_MSG_ALL_NEED_VAUX_MASK)
2963 tg3_pwrsrc_switch_to_vaux(tp);
2964 else
2965 tg3_pwrsrc_die_with_vmain(tp);
2966
2967done:
2968 tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
2969}
2970
2971static void tg3_frob_aux_power(struct tg3 *tp, bool include_wol)
2972{
2973 bool need_vaux = false;
2974
2975 /* The GPIOs do something completely different on 57765. */
2976 if (!tg3_flag(tp, IS_NIC) || tg3_flag(tp, 57765_CLASS))
2977 return;
2978
2979 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
2980 tg3_asic_rev(tp) == ASIC_REV_5719 ||
2981 tg3_asic_rev(tp) == ASIC_REV_5720) {
2982 tg3_frob_aux_power_5717(tp, include_wol ?
2983 tg3_flag(tp, WOL_ENABLE) != 0 : 0);
2984 return;
2985 }
2986
2987 if (tp->pdev_peer && tp->pdev_peer != tp->pdev) {
2988 struct net_device *dev_peer;
2989
2990 dev_peer = pci_get_drvdata(tp->pdev_peer);
2991
2992 /* remove_one() may have been run on the peer. */
2993 if (dev_peer) {
2994 struct tg3 *tp_peer = netdev_priv(dev_peer);
2995
2996 if (tg3_flag(tp_peer, INIT_COMPLETE))
2997 return;
2998
2999 if ((include_wol && tg3_flag(tp_peer, WOL_ENABLE)) ||
3000 tg3_flag(tp_peer, ENABLE_ASF))
3001 need_vaux = true;
3002 }
3003 }
3004
3005 if ((include_wol && tg3_flag(tp, WOL_ENABLE)) ||
3006 tg3_flag(tp, ENABLE_ASF))
3007 need_vaux = true;
3008
3009 if (need_vaux)
3010 tg3_pwrsrc_switch_to_vaux(tp);
3011 else
3012 tg3_pwrsrc_die_with_vmain(tp);
3013}
3014
3015static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
3016{
3017 if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
3018 return 1;
3019 else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
3020 if (speed != SPEED_10)
3021 return 1;
3022 } else if (speed == SPEED_10)
3023 return 1;
3024
3025 return 0;
3026}
3027
3028static bool tg3_phy_power_bug(struct tg3 *tp)
3029{
3030 switch (tg3_asic_rev(tp)) {
3031 case ASIC_REV_5700:
3032 case ASIC_REV_5704:
3033 return true;
3034 case ASIC_REV_5780:
3035 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
3036 return true;
3037 return false;
3038 case ASIC_REV_5717:
3039 if (!tp->pci_fn)
3040 return true;
3041 return false;
3042 case ASIC_REV_5719:
3043 case ASIC_REV_5720:
3044 if ((tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
3045 !tp->pci_fn)
3046 return true;
3047 return false;
3048 }
3049
3050 return false;
3051}
3052
3053static bool tg3_phy_led_bug(struct tg3 *tp)
3054{
3055 switch (tg3_asic_rev(tp)) {
3056 case ASIC_REV_5719:
3057 case ASIC_REV_5720:
3058 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
3059 !tp->pci_fn)
3060 return true;
3061 return false;
3062 }
3063
3064 return false;
3065}
3066
3067static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
3068{
3069 u32 val;
3070
3071 if (tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN)
3072 return;
3073
3074 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
3075 if (tg3_asic_rev(tp) == ASIC_REV_5704) {
3076 u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
3077 u32 serdes_cfg = tr32(MAC_SERDES_CFG);
3078
3079 sg_dig_ctrl |=
3080 SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
3081 tw32(SG_DIG_CTRL, sg_dig_ctrl);
3082 tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
3083 }
3084 return;
3085 }
3086
3087 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
3088 tg3_bmcr_reset(tp);
3089 val = tr32(GRC_MISC_CFG);
3090 tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
3091 udelay(40);
3092 return;
3093 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
3094 u32 phytest;
3095 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
3096 u32 phy;
3097
3098 tg3_writephy(tp, MII_ADVERTISE, 0);
3099 tg3_writephy(tp, MII_BMCR,
3100 BMCR_ANENABLE | BMCR_ANRESTART);
3101
3102 tg3_writephy(tp, MII_TG3_FET_TEST,
3103 phytest | MII_TG3_FET_SHADOW_EN);
3104 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
3105 phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
3106 tg3_writephy(tp,
3107 MII_TG3_FET_SHDW_AUXMODE4,
3108 phy);
3109 }
3110 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
3111 }
3112 return;
3113 } else if (do_low_power) {
3114 if (!tg3_phy_led_bug(tp))
3115 tg3_writephy(tp, MII_TG3_EXT_CTRL,
3116 MII_TG3_EXT_CTRL_FORCE_LED_OFF);
3117
3118 val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
3119 MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
3120 MII_TG3_AUXCTL_PCTL_VREG_11V;
3121 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
3122 }
3123
3124 /* The PHY should not be powered down on some chips because
3125 * of bugs.
3126 */
3127 if (tg3_phy_power_bug(tp))
3128 return;
3129
3130 if (tg3_chip_rev(tp) == CHIPREV_5784_AX ||
3131 tg3_chip_rev(tp) == CHIPREV_5761_AX) {
3132 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
3133 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
3134 val |= CPMU_LSPD_1000MB_MACCLK_12_5;
3135 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
3136 }
3137
3138 tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
3139}
3140
3141/* tp->lock is held. */
3142static int tg3_nvram_lock(struct tg3 *tp)
3143{
3144 if (tg3_flag(tp, NVRAM)) {
3145 int i;
3146
3147 if (tp->nvram_lock_cnt == 0) {
3148 tw32(NVRAM_SWARB, SWARB_REQ_SET1);
3149 for (i = 0; i < 8000; i++) {
3150 if (tr32(NVRAM_SWARB) & SWARB_GNT1)
3151 break;
3152 udelay(20);
3153 }
3154 if (i == 8000) {
3155 tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
3156 return -ENODEV;
3157 }
3158 }
3159 tp->nvram_lock_cnt++;
3160 }
3161 return 0;
3162}
3163
3164/* tp->lock is held. */
3165static void tg3_nvram_unlock(struct tg3 *tp)
3166{
3167 if (tg3_flag(tp, NVRAM)) {
3168 if (tp->nvram_lock_cnt > 0)
3169 tp->nvram_lock_cnt--;
3170 if (tp->nvram_lock_cnt == 0)
3171 tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
3172 }
3173}
3174
3175/* tp->lock is held. */
3176static void tg3_enable_nvram_access(struct tg3 *tp)
3177{
3178 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
3179 u32 nvaccess = tr32(NVRAM_ACCESS);
3180
3181 tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
3182 }
3183}
3184
3185/* tp->lock is held. */
3186static void tg3_disable_nvram_access(struct tg3 *tp)
3187{
3188 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
3189 u32 nvaccess = tr32(NVRAM_ACCESS);
3190
3191 tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
3192 }
3193}
3194
3195static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
3196 u32 offset, u32 *val)
3197{
3198 u32 tmp;
3199 int i;
3200
3201 if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
3202 return -EINVAL;
3203
3204 tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
3205 EEPROM_ADDR_DEVID_MASK |
3206 EEPROM_ADDR_READ);
3207 tw32(GRC_EEPROM_ADDR,
3208 tmp |
3209 (0 << EEPROM_ADDR_DEVID_SHIFT) |
3210 ((offset << EEPROM_ADDR_ADDR_SHIFT) &
3211 EEPROM_ADDR_ADDR_MASK) |
3212 EEPROM_ADDR_READ | EEPROM_ADDR_START);
3213
3214 for (i = 0; i < 1000; i++) {
3215 tmp = tr32(GRC_EEPROM_ADDR);
3216
3217 if (tmp & EEPROM_ADDR_COMPLETE)
3218 break;
3219 msleep(1);
3220 }
3221 if (!(tmp & EEPROM_ADDR_COMPLETE))
3222 return -EBUSY;
3223
3224 tmp = tr32(GRC_EEPROM_DATA);
3225
3226 /*
3227 * The data will always be opposite the native endian
3228 * format. Perform a blind byteswap to compensate.
3229 */
3230 *val = swab32(tmp);
3231
3232 return 0;
3233}
3234
3235#define NVRAM_CMD_TIMEOUT 10000
3236
3237static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
3238{
3239 int i;
3240
3241 tw32(NVRAM_CMD, nvram_cmd);
3242 for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
3243 usleep_range(10, 40);
3244 if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
3245 udelay(10);
3246 break;
3247 }
3248 }
3249
3250 if (i == NVRAM_CMD_TIMEOUT)
3251 return -EBUSY;
3252
3253 return 0;
3254}
3255
3256static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
3257{
3258 if (tg3_flag(tp, NVRAM) &&
3259 tg3_flag(tp, NVRAM_BUFFERED) &&
3260 tg3_flag(tp, FLASH) &&
3261 !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
3262 (tp->nvram_jedecnum == JEDEC_ATMEL))
3263
3264 addr = ((addr / tp->nvram_pagesize) <<
3265 ATMEL_AT45DB0X1B_PAGE_POS) +
3266 (addr % tp->nvram_pagesize);
3267
3268 return addr;
3269}
3270
3271static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
3272{
3273 if (tg3_flag(tp, NVRAM) &&
3274 tg3_flag(tp, NVRAM_BUFFERED) &&
3275 tg3_flag(tp, FLASH) &&
3276 !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
3277 (tp->nvram_jedecnum == JEDEC_ATMEL))
3278
3279 addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
3280 tp->nvram_pagesize) +
3281 (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
3282
3283 return addr;
3284}
3285
3286/* NOTE: Data read in from NVRAM is byteswapped according to
3287 * the byteswapping settings for all other register accesses.
3288 * tg3 devices are BE devices, so on a BE machine, the data
3289 * returned will be exactly as it is seen in NVRAM. On a LE
3290 * machine, the 32-bit value will be byteswapped.
3291 */
3292static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
3293{
3294 int ret;
3295
3296 if (!tg3_flag(tp, NVRAM))
3297 return tg3_nvram_read_using_eeprom(tp, offset, val);
3298
3299 offset = tg3_nvram_phys_addr(tp, offset);
3300
3301 if (offset > NVRAM_ADDR_MSK)
3302 return -EINVAL;
3303
3304 ret = tg3_nvram_lock(tp);
3305 if (ret)
3306 return ret;
3307
3308 tg3_enable_nvram_access(tp);
3309
3310 tw32(NVRAM_ADDR, offset);
3311 ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
3312 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
3313
3314 if (ret == 0)
3315 *val = tr32(NVRAM_RDDATA);
3316
3317 tg3_disable_nvram_access(tp);
3318
3319 tg3_nvram_unlock(tp);
3320
3321 return ret;
3322}
3323
3324/* Ensures NVRAM data is in bytestream format. */
3325static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
3326{
3327 u32 v;
3328 int res = tg3_nvram_read(tp, offset, &v);
3329 if (!res)
3330 *val = cpu_to_be32(v);
3331 return res;
3332}
3333
3334static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
3335 u32 offset, u32 len, u8 *buf)
3336{
3337 int i, j, rc = 0;
3338 u32 val;
3339
3340 for (i = 0; i < len; i += 4) {
3341 u32 addr;
3342 __be32 data;
3343
3344 addr = offset + i;
3345
3346 memcpy(&data, buf + i, 4);
3347
3348 /*
3349 * The SEEPROM interface expects the data to always be opposite
3350 * the native endian format. We accomplish this by reversing
3351 * all the operations that would have been performed on the
3352 * data from a call to tg3_nvram_read_be32().
3353 */
3354 tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
3355
3356 val = tr32(GRC_EEPROM_ADDR);
3357 tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
3358
3359 val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
3360 EEPROM_ADDR_READ);
3361 tw32(GRC_EEPROM_ADDR, val |
3362 (0 << EEPROM_ADDR_DEVID_SHIFT) |
3363 (addr & EEPROM_ADDR_ADDR_MASK) |
3364 EEPROM_ADDR_START |
3365 EEPROM_ADDR_WRITE);
3366
3367 for (j = 0; j < 1000; j++) {
3368 val = tr32(GRC_EEPROM_ADDR);
3369
3370 if (val & EEPROM_ADDR_COMPLETE)
3371 break;
3372 msleep(1);
3373 }
3374 if (!(val & EEPROM_ADDR_COMPLETE)) {
3375 rc = -EBUSY;
3376 break;
3377 }
3378 }
3379
3380 return rc;
3381}
3382
3383/* offset and length are dword aligned */
3384static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
3385 u8 *buf)
3386{
3387 int ret = 0;
3388 u32 pagesize = tp->nvram_pagesize;
3389 u32 pagemask = pagesize - 1;
3390 u32 nvram_cmd;
3391 u8 *tmp;
3392
3393 tmp = kmalloc(pagesize, GFP_KERNEL);
3394 if (tmp == NULL)
3395 return -ENOMEM;
3396
3397 while (len) {
3398 int j;
3399 u32 phy_addr, page_off, size;
3400
3401 phy_addr = offset & ~pagemask;
3402
3403 for (j = 0; j < pagesize; j += 4) {
3404 ret = tg3_nvram_read_be32(tp, phy_addr + j,
3405 (__be32 *) (tmp + j));
3406 if (ret)
3407 break;
3408 }
3409 if (ret)
3410 break;
3411
3412 page_off = offset & pagemask;
3413 size = pagesize;
3414 if (len < size)
3415 size = len;
3416
3417 len -= size;
3418
3419 memcpy(tmp + page_off, buf, size);
3420
3421 offset = offset + (pagesize - page_off);
3422
3423 tg3_enable_nvram_access(tp);
3424
3425 /*
3426 * Before we can erase the flash page, we need
3427 * to issue a special "write enable" command.
3428 */
3429 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
3430
3431 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
3432 break;
3433
3434 /* Erase the target page */
3435 tw32(NVRAM_ADDR, phy_addr);
3436
3437 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
3438 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
3439
3440 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
3441 break;
3442
3443 /* Issue another write enable to start the write. */
3444 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
3445
3446 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
3447 break;
3448
3449 for (j = 0; j < pagesize; j += 4) {
3450 __be32 data;
3451
3452 data = *((__be32 *) (tmp + j));
3453
3454 tw32(NVRAM_WRDATA, be32_to_cpu(data));
3455
3456 tw32(NVRAM_ADDR, phy_addr + j);
3457
3458 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
3459 NVRAM_CMD_WR;
3460
3461 if (j == 0)
3462 nvram_cmd |= NVRAM_CMD_FIRST;
3463 else if (j == (pagesize - 4))
3464 nvram_cmd |= NVRAM_CMD_LAST;
3465
3466 ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
3467 if (ret)
3468 break;
3469 }
3470 if (ret)
3471 break;
3472 }
3473
3474 nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
3475 tg3_nvram_exec_cmd(tp, nvram_cmd);
3476
3477 kfree(tmp);
3478
3479 return ret;
3480}
3481
3482/* offset and length are dword aligned */
3483static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
3484 u8 *buf)
3485{
3486 int i, ret = 0;
3487
3488 for (i = 0; i < len; i += 4, offset += 4) {
3489 u32 page_off, phy_addr, nvram_cmd;
3490 __be32 data;
3491
3492 memcpy(&data, buf + i, 4);
3493 tw32(NVRAM_WRDATA, be32_to_cpu(data));
3494
3495 page_off = offset % tp->nvram_pagesize;
3496
3497 phy_addr = tg3_nvram_phys_addr(tp, offset);
3498
3499 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
3500
3501 if (page_off == 0 || i == 0)
3502 nvram_cmd |= NVRAM_CMD_FIRST;
3503 if (page_off == (tp->nvram_pagesize - 4))
3504 nvram_cmd |= NVRAM_CMD_LAST;
3505
3506 if (i == (len - 4))
3507 nvram_cmd |= NVRAM_CMD_LAST;
3508
3509 if ((nvram_cmd & NVRAM_CMD_FIRST) ||
3510 !tg3_flag(tp, FLASH) ||
3511 !tg3_flag(tp, 57765_PLUS))
3512 tw32(NVRAM_ADDR, phy_addr);
3513
3514 if (tg3_asic_rev(tp) != ASIC_REV_5752 &&
3515 !tg3_flag(tp, 5755_PLUS) &&
3516 (tp->nvram_jedecnum == JEDEC_ST) &&
3517 (nvram_cmd & NVRAM_CMD_FIRST)) {
3518 u32 cmd;
3519
3520 cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
3521 ret = tg3_nvram_exec_cmd(tp, cmd);
3522 if (ret)
3523 break;
3524 }
3525 if (!tg3_flag(tp, FLASH)) {
3526 /* We always do complete word writes to eeprom. */
3527 nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
3528 }
3529
3530 ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
3531 if (ret)
3532 break;
3533 }
3534 return ret;
3535}
3536
3537/* offset and length are dword aligned */
3538static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
3539{
3540 int ret;
3541
3542 if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
3543 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
3544 ~GRC_LCLCTRL_GPIO_OUTPUT1);
3545 udelay(40);
3546 }
3547
3548 if (!tg3_flag(tp, NVRAM)) {
3549 ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
3550 } else {
3551 u32 grc_mode;
3552
3553 ret = tg3_nvram_lock(tp);
3554 if (ret)
3555 return ret;
3556
3557 tg3_enable_nvram_access(tp);
3558 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
3559 tw32(NVRAM_WRITE1, 0x406);
3560
3561 grc_mode = tr32(GRC_MODE);
3562 tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
3563
3564 if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
3565 ret = tg3_nvram_write_block_buffered(tp, offset, len,
3566 buf);
3567 } else {
3568 ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
3569 buf);
3570 }
3571
3572 grc_mode = tr32(GRC_MODE);
3573 tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
3574
3575 tg3_disable_nvram_access(tp);
3576 tg3_nvram_unlock(tp);
3577 }
3578
3579 if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
3580 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
3581 udelay(40);
3582 }
3583
3584 return ret;
3585}
3586
3587#define RX_CPU_SCRATCH_BASE 0x30000
3588#define RX_CPU_SCRATCH_SIZE 0x04000
3589#define TX_CPU_SCRATCH_BASE 0x34000
3590#define TX_CPU_SCRATCH_SIZE 0x04000
3591
3592/* tp->lock is held. */
3593static int tg3_pause_cpu(struct tg3 *tp, u32 cpu_base)
3594{
3595 int i;
3596 const int iters = 10000;
3597
3598 for (i = 0; i < iters; i++) {
3599 tw32(cpu_base + CPU_STATE, 0xffffffff);
3600 tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
3601 if (tr32(cpu_base + CPU_MODE) & CPU_MODE_HALT)
3602 break;
3603 if (pci_channel_offline(tp->pdev))
3604 return -EBUSY;
3605 }
3606
3607 return (i == iters) ? -EBUSY : 0;
3608}
3609
3610/* tp->lock is held. */
3611static int tg3_rxcpu_pause(struct tg3 *tp)
3612{
3613 int rc = tg3_pause_cpu(tp, RX_CPU_BASE);
3614
3615 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
3616 tw32_f(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
3617 udelay(10);
3618
3619 return rc;
3620}
3621
3622/* tp->lock is held. */
3623static int tg3_txcpu_pause(struct tg3 *tp)
3624{
3625 return tg3_pause_cpu(tp, TX_CPU_BASE);
3626}
3627
3628/* tp->lock is held. */
3629static void tg3_resume_cpu(struct tg3 *tp, u32 cpu_base)
3630{
3631 tw32(cpu_base + CPU_STATE, 0xffffffff);
3632 tw32_f(cpu_base + CPU_MODE, 0x00000000);
3633}
3634
3635/* tp->lock is held. */
3636static void tg3_rxcpu_resume(struct tg3 *tp)
3637{
3638 tg3_resume_cpu(tp, RX_CPU_BASE);
3639}
3640
3641/* tp->lock is held. */
3642static int tg3_halt_cpu(struct tg3 *tp, u32 cpu_base)
3643{
3644 int rc;
3645
3646 BUG_ON(cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
3647
3648 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
3649 u32 val = tr32(GRC_VCPU_EXT_CTRL);
3650
3651 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
3652 return 0;
3653 }
3654 if (cpu_base == RX_CPU_BASE) {
3655 rc = tg3_rxcpu_pause(tp);
3656 } else {
3657 /*
3658 * There is only an Rx CPU for the 5750 derivative in the
3659 * BCM4785.
3660 */
3661 if (tg3_flag(tp, IS_SSB_CORE))
3662 return 0;
3663
3664 rc = tg3_txcpu_pause(tp);
3665 }
3666
3667 if (rc) {
3668 netdev_err(tp->dev, "%s timed out, %s CPU\n",
3669 __func__, cpu_base == RX_CPU_BASE ? "RX" : "TX");
3670 return -ENODEV;
3671 }
3672
3673 /* Clear firmware's nvram arbitration. */
3674 if (tg3_flag(tp, NVRAM))
3675 tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
3676 return 0;
3677}
3678
3679static int tg3_fw_data_len(struct tg3 *tp,
3680 const struct tg3_firmware_hdr *fw_hdr)
3681{
3682 int fw_len;
3683
3684 /* Non fragmented firmware have one firmware header followed by a
3685 * contiguous chunk of data to be written. The length field in that
3686 * header is not the length of data to be written but the complete
3687 * length of the bss. The data length is determined based on
3688 * tp->fw->size minus headers.
3689 *
3690 * Fragmented firmware have a main header followed by multiple
3691 * fragments. Each fragment is identical to non fragmented firmware
3692 * with a firmware header followed by a contiguous chunk of data. In
3693 * the main header, the length field is unused and set to 0xffffffff.
3694 * In each fragment header the length is the entire size of that
3695 * fragment i.e. fragment data + header length. Data length is
3696 * therefore length field in the header minus TG3_FW_HDR_LEN.
3697 */
3698 if (tp->fw_len == 0xffffffff)
3699 fw_len = be32_to_cpu(fw_hdr->len);
3700 else
3701 fw_len = tp->fw->size;
3702
3703 return (fw_len - TG3_FW_HDR_LEN) / sizeof(u32);
3704}
3705
3706/* tp->lock is held. */
3707static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base,
3708 u32 cpu_scratch_base, int cpu_scratch_size,
3709 const struct tg3_firmware_hdr *fw_hdr)
3710{
3711 int err, i;
3712 void (*write_op)(struct tg3 *, u32, u32);
3713 int total_len = tp->fw->size;
3714
3715 if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
3716 netdev_err(tp->dev,
3717 "%s: Trying to load TX cpu firmware which is 5705\n",
3718 __func__);
3719 return -EINVAL;
3720 }
3721
3722 if (tg3_flag(tp, 5705_PLUS) && tg3_asic_rev(tp) != ASIC_REV_57766)
3723 write_op = tg3_write_mem;
3724 else
3725 write_op = tg3_write_indirect_reg32;
3726
3727 if (tg3_asic_rev(tp) != ASIC_REV_57766) {
3728 /* It is possible that bootcode is still loading at this point.
3729 * Get the nvram lock first before halting the cpu.
3730 */
3731 int lock_err = tg3_nvram_lock(tp);
3732 err = tg3_halt_cpu(tp, cpu_base);
3733 if (!lock_err)
3734 tg3_nvram_unlock(tp);
3735 if (err)
3736 goto out;
3737
3738 for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
3739 write_op(tp, cpu_scratch_base + i, 0);
3740 tw32(cpu_base + CPU_STATE, 0xffffffff);
3741 tw32(cpu_base + CPU_MODE,
3742 tr32(cpu_base + CPU_MODE) | CPU_MODE_HALT);
3743 } else {
3744 /* Subtract additional main header for fragmented firmware and
3745 * advance to the first fragment
3746 */
3747 total_len -= TG3_FW_HDR_LEN;
3748 fw_hdr++;
3749 }
3750
3751 do {
3752 u32 *fw_data = (u32 *)(fw_hdr + 1);
3753 for (i = 0; i < tg3_fw_data_len(tp, fw_hdr); i++)
3754 write_op(tp, cpu_scratch_base +
3755 (be32_to_cpu(fw_hdr->base_addr) & 0xffff) +
3756 (i * sizeof(u32)),
3757 be32_to_cpu(fw_data[i]));
3758
3759 total_len -= be32_to_cpu(fw_hdr->len);
3760
3761 /* Advance to next fragment */
3762 fw_hdr = (struct tg3_firmware_hdr *)
3763 ((void *)fw_hdr + be32_to_cpu(fw_hdr->len));
3764 } while (total_len > 0);
3765
3766 err = 0;
3767
3768out:
3769 return err;
3770}
3771
3772/* tp->lock is held. */
3773static int tg3_pause_cpu_and_set_pc(struct tg3 *tp, u32 cpu_base, u32 pc)
3774{
3775 int i;
3776 const int iters = 5;
3777
3778 tw32(cpu_base + CPU_STATE, 0xffffffff);
3779 tw32_f(cpu_base + CPU_PC, pc);
3780
3781 for (i = 0; i < iters; i++) {
3782 if (tr32(cpu_base + CPU_PC) == pc)
3783 break;
3784 tw32(cpu_base + CPU_STATE, 0xffffffff);
3785 tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
3786 tw32_f(cpu_base + CPU_PC, pc);
3787 udelay(1000);
3788 }
3789
3790 return (i == iters) ? -EBUSY : 0;
3791}
3792
3793/* tp->lock is held. */
3794static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
3795{
3796 const struct tg3_firmware_hdr *fw_hdr;
3797 int err;
3798
3799 fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
3800
3801 /* Firmware blob starts with version numbers, followed by
3802 start address and length. We are setting complete length.
3803 length = end_address_of_bss - start_address_of_text.
3804 Remainder is the blob to be loaded contiguously
3805 from start address. */
3806
3807 err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
3808 RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
3809 fw_hdr);
3810 if (err)
3811 return err;
3812
3813 err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
3814 TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
3815 fw_hdr);
3816 if (err)
3817 return err;
3818
3819 /* Now startup only the RX cpu. */
3820 err = tg3_pause_cpu_and_set_pc(tp, RX_CPU_BASE,
3821 be32_to_cpu(fw_hdr->base_addr));
3822 if (err) {
3823 netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
3824 "should be %08x\n", __func__,
3825 tr32(RX_CPU_BASE + CPU_PC),
3826 be32_to_cpu(fw_hdr->base_addr));
3827 return -ENODEV;
3828 }
3829
3830 tg3_rxcpu_resume(tp);
3831
3832 return 0;
3833}
3834
3835static int tg3_validate_rxcpu_state(struct tg3 *tp)
3836{
3837 const int iters = 1000;
3838 int i;
3839 u32 val;
3840
3841 /* Wait for boot code to complete initialization and enter service
3842 * loop. It is then safe to download service patches
3843 */
3844 for (i = 0; i < iters; i++) {
3845 if (tr32(RX_CPU_HWBKPT) == TG3_SBROM_IN_SERVICE_LOOP)
3846 break;
3847
3848 udelay(10);
3849 }
3850
3851 if (i == iters) {
3852 netdev_err(tp->dev, "Boot code not ready for service patches\n");
3853 return -EBUSY;
3854 }
3855
3856 val = tg3_read_indirect_reg32(tp, TG3_57766_FW_HANDSHAKE);
3857 if (val & 0xff) {
3858 netdev_warn(tp->dev,
3859 "Other patches exist. Not downloading EEE patch\n");
3860 return -EEXIST;
3861 }
3862
3863 return 0;
3864}
3865
3866/* tp->lock is held. */
3867static void tg3_load_57766_firmware(struct tg3 *tp)
3868{
3869 struct tg3_firmware_hdr *fw_hdr;
3870
3871 if (!tg3_flag(tp, NO_NVRAM))
3872 return;
3873
3874 if (tg3_validate_rxcpu_state(tp))
3875 return;
3876
3877 if (!tp->fw)
3878 return;
3879
3880 /* This firmware blob has a different format than older firmware
3881 * releases as given below. The main difference is we have fragmented
3882 * data to be written to non-contiguous locations.
3883 *
3884 * In the beginning we have a firmware header identical to other
3885 * firmware which consists of version, base addr and length. The length
3886 * here is unused and set to 0xffffffff.
3887 *
3888 * This is followed by a series of firmware fragments which are
3889 * individually identical to previous firmware. i.e. they have the
3890 * firmware header and followed by data for that fragment. The version
3891 * field of the individual fragment header is unused.
3892 */
3893
3894 fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
3895 if (be32_to_cpu(fw_hdr->base_addr) != TG3_57766_FW_BASE_ADDR)
3896 return;
3897
3898 if (tg3_rxcpu_pause(tp))
3899 return;
3900
3901 /* tg3_load_firmware_cpu() will always succeed for the 57766 */
3902 tg3_load_firmware_cpu(tp, 0, TG3_57766_FW_BASE_ADDR, 0, fw_hdr);
3903
3904 tg3_rxcpu_resume(tp);
3905}
3906
3907/* tp->lock is held. */
3908static int tg3_load_tso_firmware(struct tg3 *tp)
3909{
3910 const struct tg3_firmware_hdr *fw_hdr;
3911 unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
3912 int err;
3913
3914 if (!tg3_flag(tp, FW_TSO))
3915 return 0;
3916
3917 fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
3918
3919 /* Firmware blob starts with version numbers, followed by
3920 start address and length. We are setting complete length.
3921 length = end_address_of_bss - start_address_of_text.
3922 Remainder is the blob to be loaded contiguously
3923 from start address. */
3924
3925 cpu_scratch_size = tp->fw_len;
3926
3927 if (tg3_asic_rev(tp) == ASIC_REV_5705) {
3928 cpu_base = RX_CPU_BASE;
3929 cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
3930 } else {
3931 cpu_base = TX_CPU_BASE;
3932 cpu_scratch_base = TX_CPU_SCRATCH_BASE;
3933 cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
3934 }
3935
3936 err = tg3_load_firmware_cpu(tp, cpu_base,
3937 cpu_scratch_base, cpu_scratch_size,
3938 fw_hdr);
3939 if (err)
3940 return err;
3941
3942 /* Now startup the cpu. */
3943 err = tg3_pause_cpu_and_set_pc(tp, cpu_base,
3944 be32_to_cpu(fw_hdr->base_addr));
3945 if (err) {
3946 netdev_err(tp->dev,
3947 "%s fails to set CPU PC, is %08x should be %08x\n",
3948 __func__, tr32(cpu_base + CPU_PC),
3949 be32_to_cpu(fw_hdr->base_addr));
3950 return -ENODEV;
3951 }
3952
3953 tg3_resume_cpu(tp, cpu_base);
3954 return 0;
3955}
3956
3957/* tp->lock is held. */
3958static void __tg3_set_one_mac_addr(struct tg3 *tp, u8 *mac_addr, int index)
3959{
3960 u32 addr_high, addr_low;
3961
3962 addr_high = ((mac_addr[0] << 8) | mac_addr[1]);
3963 addr_low = ((mac_addr[2] << 24) | (mac_addr[3] << 16) |
3964 (mac_addr[4] << 8) | mac_addr[5]);
3965
3966 if (index < 4) {
3967 tw32(MAC_ADDR_0_HIGH + (index * 8), addr_high);
3968 tw32(MAC_ADDR_0_LOW + (index * 8), addr_low);
3969 } else {
3970 index -= 4;
3971 tw32(MAC_EXTADDR_0_HIGH + (index * 8), addr_high);
3972 tw32(MAC_EXTADDR_0_LOW + (index * 8), addr_low);
3973 }
3974}
3975
3976/* tp->lock is held. */
3977static void __tg3_set_mac_addr(struct tg3 *tp, bool skip_mac_1)
3978{
3979 u32 addr_high;
3980 int i;
3981
3982 for (i = 0; i < 4; i++) {
3983 if (i == 1 && skip_mac_1)
3984 continue;
3985 __tg3_set_one_mac_addr(tp, tp->dev->dev_addr, i);
3986 }
3987
3988 if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
3989 tg3_asic_rev(tp) == ASIC_REV_5704) {
3990 for (i = 4; i < 16; i++)
3991 __tg3_set_one_mac_addr(tp, tp->dev->dev_addr, i);
3992 }
3993
3994 addr_high = (tp->dev->dev_addr[0] +
3995 tp->dev->dev_addr[1] +
3996 tp->dev->dev_addr[2] +
3997 tp->dev->dev_addr[3] +
3998 tp->dev->dev_addr[4] +
3999 tp->dev->dev_addr[5]) &
4000 TX_BACKOFF_SEED_MASK;
4001 tw32(MAC_TX_BACKOFF_SEED, addr_high);
4002}
4003
4004static void tg3_enable_register_access(struct tg3 *tp)
4005{
4006 /*
4007 * Make sure register accesses (indirect or otherwise) will function
4008 * correctly.
4009 */
4010 pci_write_config_dword(tp->pdev,
4011 TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
4012}
4013
4014static int tg3_power_up(struct tg3 *tp)
4015{
4016 int err;
4017
4018 tg3_enable_register_access(tp);
4019
4020 err = pci_set_power_state(tp->pdev, PCI_D0);
4021 if (!err) {
4022 /* Switch out of Vaux if it is a NIC */
4023 tg3_pwrsrc_switch_to_vmain(tp);
4024 } else {
4025 netdev_err(tp->dev, "Transition to D0 failed\n");
4026 }
4027
4028 return err;
4029}
4030
4031static int tg3_setup_phy(struct tg3 *, bool);
4032
4033static int tg3_power_down_prepare(struct tg3 *tp)
4034{
4035 u32 misc_host_ctrl;
4036 bool device_should_wake, do_low_power;
4037
4038 tg3_enable_register_access(tp);
4039
4040 /* Restore the CLKREQ setting. */
4041 if (tg3_flag(tp, CLKREQ_BUG))
4042 pcie_capability_set_word(tp->pdev, PCI_EXP_LNKCTL,
4043 PCI_EXP_LNKCTL_CLKREQ_EN);
4044
4045 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
4046 tw32(TG3PCI_MISC_HOST_CTRL,
4047 misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
4048
4049 device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
4050 tg3_flag(tp, WOL_ENABLE);
4051
4052 if (tg3_flag(tp, USE_PHYLIB)) {
4053 do_low_power = false;
4054 if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
4055 !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
4056 __ETHTOOL_DECLARE_LINK_MODE_MASK(advertising) = { 0, };
4057 struct phy_device *phydev;
4058 u32 phyid;
4059
4060 phydev = mdiobus_get_phy(tp->mdio_bus, tp->phy_addr);
4061
4062 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
4063
4064 tp->link_config.speed = phydev->speed;
4065 tp->link_config.duplex = phydev->duplex;
4066 tp->link_config.autoneg = phydev->autoneg;
4067 ethtool_convert_link_mode_to_legacy_u32(
4068 &tp->link_config.advertising,
4069 phydev->advertising);
4070
4071 linkmode_set_bit(ETHTOOL_LINK_MODE_TP_BIT, advertising);
4072 linkmode_set_bit(ETHTOOL_LINK_MODE_Pause_BIT,
4073 advertising);
4074 linkmode_set_bit(ETHTOOL_LINK_MODE_Autoneg_BIT,
4075 advertising);
4076 linkmode_set_bit(ETHTOOL_LINK_MODE_10baseT_Half_BIT,
4077 advertising);
4078
4079 if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
4080 if (tg3_flag(tp, WOL_SPEED_100MB)) {
4081 linkmode_set_bit(ETHTOOL_LINK_MODE_100baseT_Half_BIT,
4082 advertising);
4083 linkmode_set_bit(ETHTOOL_LINK_MODE_100baseT_Full_BIT,
4084 advertising);
4085 linkmode_set_bit(ETHTOOL_LINK_MODE_10baseT_Full_BIT,
4086 advertising);
4087 } else {
4088 linkmode_set_bit(ETHTOOL_LINK_MODE_10baseT_Full_BIT,
4089 advertising);
4090 }
4091 }
4092
4093 linkmode_copy(phydev->advertising, advertising);
4094 phy_start_aneg(phydev);
4095
4096 phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
4097 if (phyid != PHY_ID_BCMAC131) {
4098 phyid &= PHY_BCM_OUI_MASK;
4099 if (phyid == PHY_BCM_OUI_1 ||
4100 phyid == PHY_BCM_OUI_2 ||
4101 phyid == PHY_BCM_OUI_3)
4102 do_low_power = true;
4103 }
4104 }
4105 } else {
4106 do_low_power = true;
4107
4108 if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER))
4109 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
4110
4111 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
4112 tg3_setup_phy(tp, false);
4113 }
4114
4115 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
4116 u32 val;
4117
4118 val = tr32(GRC_VCPU_EXT_CTRL);
4119 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
4120 } else if (!tg3_flag(tp, ENABLE_ASF)) {
4121 int i;
4122 u32 val;
4123
4124 for (i = 0; i < 200; i++) {
4125 tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
4126 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
4127 break;
4128 msleep(1);
4129 }
4130 }
4131 if (tg3_flag(tp, WOL_CAP))
4132 tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
4133 WOL_DRV_STATE_SHUTDOWN |
4134 WOL_DRV_WOL |
4135 WOL_SET_MAGIC_PKT);
4136
4137 if (device_should_wake) {
4138 u32 mac_mode;
4139
4140 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
4141 if (do_low_power &&
4142 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
4143 tg3_phy_auxctl_write(tp,
4144 MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
4145 MII_TG3_AUXCTL_PCTL_WOL_EN |
4146 MII_TG3_AUXCTL_PCTL_100TX_LPWR |
4147 MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
4148 udelay(40);
4149 }
4150
4151 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
4152 mac_mode = MAC_MODE_PORT_MODE_GMII;
4153 else if (tp->phy_flags &
4154 TG3_PHYFLG_KEEP_LINK_ON_PWRDN) {
4155 if (tp->link_config.active_speed == SPEED_1000)
4156 mac_mode = MAC_MODE_PORT_MODE_GMII;
4157 else
4158 mac_mode = MAC_MODE_PORT_MODE_MII;
4159 } else
4160 mac_mode = MAC_MODE_PORT_MODE_MII;
4161
4162 mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
4163 if (tg3_asic_rev(tp) == ASIC_REV_5700) {
4164 u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
4165 SPEED_100 : SPEED_10;
4166 if (tg3_5700_link_polarity(tp, speed))
4167 mac_mode |= MAC_MODE_LINK_POLARITY;
4168 else
4169 mac_mode &= ~MAC_MODE_LINK_POLARITY;
4170 }
4171 } else {
4172 mac_mode = MAC_MODE_PORT_MODE_TBI;
4173 }
4174
4175 if (!tg3_flag(tp, 5750_PLUS))
4176 tw32(MAC_LED_CTRL, tp->led_ctrl);
4177
4178 mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
4179 if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
4180 (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
4181 mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
4182
4183 if (tg3_flag(tp, ENABLE_APE))
4184 mac_mode |= MAC_MODE_APE_TX_EN |
4185 MAC_MODE_APE_RX_EN |
4186 MAC_MODE_TDE_ENABLE;
4187
4188 tw32_f(MAC_MODE, mac_mode);
4189 udelay(100);
4190
4191 tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
4192 udelay(10);
4193 }
4194
4195 if (!tg3_flag(tp, WOL_SPEED_100MB) &&
4196 (tg3_asic_rev(tp) == ASIC_REV_5700 ||
4197 tg3_asic_rev(tp) == ASIC_REV_5701)) {
4198 u32 base_val;
4199
4200 base_val = tp->pci_clock_ctrl;
4201 base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
4202 CLOCK_CTRL_TXCLK_DISABLE);
4203
4204 tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
4205 CLOCK_CTRL_PWRDOWN_PLL133, 40);
4206 } else if (tg3_flag(tp, 5780_CLASS) ||
4207 tg3_flag(tp, CPMU_PRESENT) ||
4208 tg3_asic_rev(tp) == ASIC_REV_5906) {
4209 /* do nothing */
4210 } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
4211 u32 newbits1, newbits2;
4212
4213 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
4214 tg3_asic_rev(tp) == ASIC_REV_5701) {
4215 newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
4216 CLOCK_CTRL_TXCLK_DISABLE |
4217 CLOCK_CTRL_ALTCLK);
4218 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
4219 } else if (tg3_flag(tp, 5705_PLUS)) {
4220 newbits1 = CLOCK_CTRL_625_CORE;
4221 newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
4222 } else {
4223 newbits1 = CLOCK_CTRL_ALTCLK;
4224 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
4225 }
4226
4227 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
4228 40);
4229
4230 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
4231 40);
4232
4233 if (!tg3_flag(tp, 5705_PLUS)) {
4234 u32 newbits3;
4235
4236 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
4237 tg3_asic_rev(tp) == ASIC_REV_5701) {
4238 newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
4239 CLOCK_CTRL_TXCLK_DISABLE |
4240 CLOCK_CTRL_44MHZ_CORE);
4241 } else {
4242 newbits3 = CLOCK_CTRL_44MHZ_CORE;
4243 }
4244
4245 tw32_wait_f(TG3PCI_CLOCK_CTRL,
4246 tp->pci_clock_ctrl | newbits3, 40);
4247 }
4248 }
4249
4250 if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
4251 tg3_power_down_phy(tp, do_low_power);
4252
4253 tg3_frob_aux_power(tp, true);
4254
4255 /* Workaround for unstable PLL clock */
4256 if ((!tg3_flag(tp, IS_SSB_CORE)) &&
4257 ((tg3_chip_rev(tp) == CHIPREV_5750_AX) ||
4258 (tg3_chip_rev(tp) == CHIPREV_5750_BX))) {
4259 u32 val = tr32(0x7d00);
4260
4261 val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
4262 tw32(0x7d00, val);
4263 if (!tg3_flag(tp, ENABLE_ASF)) {
4264 int err;
4265
4266 err = tg3_nvram_lock(tp);
4267 tg3_halt_cpu(tp, RX_CPU_BASE);
4268 if (!err)
4269 tg3_nvram_unlock(tp);
4270 }
4271 }
4272
4273 tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
4274
4275 tg3_ape_driver_state_change(tp, RESET_KIND_SHUTDOWN);
4276
4277 return 0;
4278}
4279
4280static void tg3_power_down(struct tg3 *tp)
4281{
4282 pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
4283 pci_set_power_state(tp->pdev, PCI_D3hot);
4284}
4285
4286static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u32 *speed, u8 *duplex)
4287{
4288 switch (val & MII_TG3_AUX_STAT_SPDMASK) {
4289 case MII_TG3_AUX_STAT_10HALF:
4290 *speed = SPEED_10;
4291 *duplex = DUPLEX_HALF;
4292 break;
4293
4294 case MII_TG3_AUX_STAT_10FULL:
4295 *speed = SPEED_10;
4296 *duplex = DUPLEX_FULL;
4297 break;
4298
4299 case MII_TG3_AUX_STAT_100HALF:
4300 *speed = SPEED_100;
4301 *duplex = DUPLEX_HALF;
4302 break;
4303
4304 case MII_TG3_AUX_STAT_100FULL:
4305 *speed = SPEED_100;
4306 *duplex = DUPLEX_FULL;
4307 break;
4308
4309 case MII_TG3_AUX_STAT_1000HALF:
4310 *speed = SPEED_1000;
4311 *duplex = DUPLEX_HALF;
4312 break;
4313
4314 case MII_TG3_AUX_STAT_1000FULL:
4315 *speed = SPEED_1000;
4316 *duplex = DUPLEX_FULL;
4317 break;
4318
4319 default:
4320 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
4321 *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
4322 SPEED_10;
4323 *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
4324 DUPLEX_HALF;
4325 break;
4326 }
4327 *speed = SPEED_UNKNOWN;
4328 *duplex = DUPLEX_UNKNOWN;
4329 break;
4330 }
4331}
4332
4333static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
4334{
4335 int err = 0;
4336 u32 val, new_adv;
4337
4338 new_adv = ADVERTISE_CSMA;
4339 new_adv |= ethtool_adv_to_mii_adv_t(advertise) & ADVERTISE_ALL;
4340 new_adv |= mii_advertise_flowctrl(flowctrl);
4341
4342 err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
4343 if (err)
4344 goto done;
4345
4346 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
4347 new_adv = ethtool_adv_to_mii_ctrl1000_t(advertise);
4348
4349 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
4350 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0)
4351 new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
4352
4353 err = tg3_writephy(tp, MII_CTRL1000, new_adv);
4354 if (err)
4355 goto done;
4356 }
4357
4358 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
4359 goto done;
4360
4361 tw32(TG3_CPMU_EEE_MODE,
4362 tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
4363
4364 err = tg3_phy_toggle_auxctl_smdsp(tp, true);
4365 if (!err) {
4366 u32 err2;
4367
4368 val = 0;
4369 /* Advertise 100-BaseTX EEE ability */
4370 if (advertise & ADVERTISED_100baseT_Full)
4371 val |= MDIO_AN_EEE_ADV_100TX;
4372 /* Advertise 1000-BaseT EEE ability */
4373 if (advertise & ADVERTISED_1000baseT_Full)
4374 val |= MDIO_AN_EEE_ADV_1000T;
4375
4376 if (!tp->eee.eee_enabled) {
4377 val = 0;
4378 tp->eee.advertised = 0;
4379 } else {
4380 tp->eee.advertised = advertise &
4381 (ADVERTISED_100baseT_Full |
4382 ADVERTISED_1000baseT_Full);
4383 }
4384
4385 err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
4386 if (err)
4387 val = 0;
4388
4389 switch (tg3_asic_rev(tp)) {
4390 case ASIC_REV_5717:
4391 case ASIC_REV_57765:
4392 case ASIC_REV_57766:
4393 case ASIC_REV_5719:
4394 /* If we advertised any eee advertisements above... */
4395 if (val)
4396 val = MII_TG3_DSP_TAP26_ALNOKO |
4397 MII_TG3_DSP_TAP26_RMRXSTO |
4398 MII_TG3_DSP_TAP26_OPCSINPT;
4399 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
4400 /* Fall through */
4401 case ASIC_REV_5720:
4402 case ASIC_REV_5762:
4403 if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
4404 tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
4405 MII_TG3_DSP_CH34TP2_HIBW01);
4406 }
4407
4408 err2 = tg3_phy_toggle_auxctl_smdsp(tp, false);
4409 if (!err)
4410 err = err2;
4411 }
4412
4413done:
4414 return err;
4415}
4416
4417static void tg3_phy_copper_begin(struct tg3 *tp)
4418{
4419 if (tp->link_config.autoneg == AUTONEG_ENABLE ||
4420 (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
4421 u32 adv, fc;
4422
4423 if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
4424 !(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN)) {
4425 adv = ADVERTISED_10baseT_Half |
4426 ADVERTISED_10baseT_Full;
4427 if (tg3_flag(tp, WOL_SPEED_100MB))
4428 adv |= ADVERTISED_100baseT_Half |
4429 ADVERTISED_100baseT_Full;
4430 if (tp->phy_flags & TG3_PHYFLG_1G_ON_VAUX_OK) {
4431 if (!(tp->phy_flags &
4432 TG3_PHYFLG_DISABLE_1G_HD_ADV))
4433 adv |= ADVERTISED_1000baseT_Half;
4434 adv |= ADVERTISED_1000baseT_Full;
4435 }
4436
4437 fc = FLOW_CTRL_TX | FLOW_CTRL_RX;
4438 } else {
4439 adv = tp->link_config.advertising;
4440 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
4441 adv &= ~(ADVERTISED_1000baseT_Half |
4442 ADVERTISED_1000baseT_Full);
4443
4444 fc = tp->link_config.flowctrl;
4445 }
4446
4447 tg3_phy_autoneg_cfg(tp, adv, fc);
4448
4449 if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
4450 (tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN)) {
4451 /* Normally during power down we want to autonegotiate
4452 * the lowest possible speed for WOL. However, to avoid
4453 * link flap, we leave it untouched.
4454 */
4455 return;
4456 }
4457
4458 tg3_writephy(tp, MII_BMCR,
4459 BMCR_ANENABLE | BMCR_ANRESTART);
4460 } else {
4461 int i;
4462 u32 bmcr, orig_bmcr;
4463
4464 tp->link_config.active_speed = tp->link_config.speed;
4465 tp->link_config.active_duplex = tp->link_config.duplex;
4466
4467 if (tg3_asic_rev(tp) == ASIC_REV_5714) {
4468 /* With autoneg disabled, 5715 only links up when the
4469 * advertisement register has the configured speed
4470 * enabled.
4471 */
4472 tg3_writephy(tp, MII_ADVERTISE, ADVERTISE_ALL);
4473 }
4474
4475 bmcr = 0;
4476 switch (tp->link_config.speed) {
4477 default:
4478 case SPEED_10:
4479 break;
4480
4481 case SPEED_100:
4482 bmcr |= BMCR_SPEED100;
4483 break;
4484
4485 case SPEED_1000:
4486 bmcr |= BMCR_SPEED1000;
4487 break;
4488 }
4489
4490 if (tp->link_config.duplex == DUPLEX_FULL)
4491 bmcr |= BMCR_FULLDPLX;
4492
4493 if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
4494 (bmcr != orig_bmcr)) {
4495 tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
4496 for (i = 0; i < 1500; i++) {
4497 u32 tmp;
4498
4499 udelay(10);
4500 if (tg3_readphy(tp, MII_BMSR, &tmp) ||
4501 tg3_readphy(tp, MII_BMSR, &tmp))
4502 continue;
4503 if (!(tmp & BMSR_LSTATUS)) {
4504 udelay(40);
4505 break;
4506 }
4507 }
4508 tg3_writephy(tp, MII_BMCR, bmcr);
4509 udelay(40);
4510 }
4511 }
4512}
4513
4514static int tg3_phy_pull_config(struct tg3 *tp)
4515{
4516 int err;
4517 u32 val;
4518
4519 err = tg3_readphy(tp, MII_BMCR, &val);
4520 if (err)
4521 goto done;
4522
4523 if (!(val & BMCR_ANENABLE)) {
4524 tp->link_config.autoneg = AUTONEG_DISABLE;
4525 tp->link_config.advertising = 0;
4526 tg3_flag_clear(tp, PAUSE_AUTONEG);
4527
4528 err = -EIO;
4529
4530 switch (val & (BMCR_SPEED1000 | BMCR_SPEED100)) {
4531 case 0:
4532 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
4533 goto done;
4534
4535 tp->link_config.speed = SPEED_10;
4536 break;
4537 case BMCR_SPEED100:
4538 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
4539 goto done;
4540
4541 tp->link_config.speed = SPEED_100;
4542 break;
4543 case BMCR_SPEED1000:
4544 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
4545 tp->link_config.speed = SPEED_1000;
4546 break;
4547 }
4548 /* Fall through */
4549 default:
4550 goto done;
4551 }
4552
4553 if (val & BMCR_FULLDPLX)
4554 tp->link_config.duplex = DUPLEX_FULL;
4555 else
4556 tp->link_config.duplex = DUPLEX_HALF;
4557
4558 tp->link_config.flowctrl = FLOW_CTRL_RX | FLOW_CTRL_TX;
4559
4560 err = 0;
4561 goto done;
4562 }
4563
4564 tp->link_config.autoneg = AUTONEG_ENABLE;
4565 tp->link_config.advertising = ADVERTISED_Autoneg;
4566 tg3_flag_set(tp, PAUSE_AUTONEG);
4567
4568 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
4569 u32 adv;
4570
4571 err = tg3_readphy(tp, MII_ADVERTISE, &val);
4572 if (err)
4573 goto done;
4574
4575 adv = mii_adv_to_ethtool_adv_t(val & ADVERTISE_ALL);
4576 tp->link_config.advertising |= adv | ADVERTISED_TP;
4577
4578 tp->link_config.flowctrl = tg3_decode_flowctrl_1000T(val);
4579 } else {
4580 tp->link_config.advertising |= ADVERTISED_FIBRE;
4581 }
4582
4583 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
4584 u32 adv;
4585
4586 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
4587 err = tg3_readphy(tp, MII_CTRL1000, &val);
4588 if (err)
4589 goto done;
4590
4591 adv = mii_ctrl1000_to_ethtool_adv_t(val);
4592 } else {
4593 err = tg3_readphy(tp, MII_ADVERTISE, &val);
4594 if (err)
4595 goto done;
4596
4597 adv = tg3_decode_flowctrl_1000X(val);
4598 tp->link_config.flowctrl = adv;
4599
4600 val &= (ADVERTISE_1000XHALF | ADVERTISE_1000XFULL);
4601 adv = mii_adv_to_ethtool_adv_x(val);
4602 }
4603
4604 tp->link_config.advertising |= adv;
4605 }
4606
4607done:
4608 return err;
4609}
4610
4611static int tg3_init_5401phy_dsp(struct tg3 *tp)
4612{
4613 int err;
4614
4615 /* Turn off tap power management. */
4616 /* Set Extended packet length bit */
4617 err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
4618
4619 err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
4620 err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
4621 err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
4622 err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
4623 err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
4624
4625 udelay(40);
4626
4627 return err;
4628}
4629
4630static bool tg3_phy_eee_config_ok(struct tg3 *tp)
4631{
4632 struct ethtool_eee eee;
4633
4634 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
4635 return true;
4636
4637 tg3_eee_pull_config(tp, &eee);
4638
4639 if (tp->eee.eee_enabled) {
4640 if (tp->eee.advertised != eee.advertised ||
4641 tp->eee.tx_lpi_timer != eee.tx_lpi_timer ||
4642 tp->eee.tx_lpi_enabled != eee.tx_lpi_enabled)
4643 return false;
4644 } else {
4645 /* EEE is disabled but we're advertising */
4646 if (eee.advertised)
4647 return false;
4648 }
4649
4650 return true;
4651}
4652
4653static bool tg3_phy_copper_an_config_ok(struct tg3 *tp, u32 *lcladv)
4654{
4655 u32 advmsk, tgtadv, advertising;
4656
4657 advertising = tp->link_config.advertising;
4658 tgtadv = ethtool_adv_to_mii_adv_t(advertising) & ADVERTISE_ALL;
4659
4660 advmsk = ADVERTISE_ALL;
4661 if (tp->link_config.active_duplex == DUPLEX_FULL) {
4662 tgtadv |= mii_advertise_flowctrl(tp->link_config.flowctrl);
4663 advmsk |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
4664 }
4665
4666 if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
4667 return false;
4668
4669 if ((*lcladv & advmsk) != tgtadv)
4670 return false;
4671
4672 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
4673 u32 tg3_ctrl;
4674
4675 tgtadv = ethtool_adv_to_mii_ctrl1000_t(advertising);
4676
4677 if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
4678 return false;
4679
4680 if (tgtadv &&
4681 (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
4682 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0)) {
4683 tgtadv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
4684 tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL |
4685 CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
4686 } else {
4687 tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL);
4688 }
4689
4690 if (tg3_ctrl != tgtadv)
4691 return false;
4692 }
4693
4694 return true;
4695}
4696
4697static bool tg3_phy_copper_fetch_rmtadv(struct tg3 *tp, u32 *rmtadv)
4698{
4699 u32 lpeth = 0;
4700
4701 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
4702 u32 val;
4703
4704 if (tg3_readphy(tp, MII_STAT1000, &val))
4705 return false;
4706
4707 lpeth = mii_stat1000_to_ethtool_lpa_t(val);
4708 }
4709
4710 if (tg3_readphy(tp, MII_LPA, rmtadv))
4711 return false;
4712
4713 lpeth |= mii_lpa_to_ethtool_lpa_t(*rmtadv);
4714 tp->link_config.rmt_adv = lpeth;
4715
4716 return true;
4717}
4718
4719static bool tg3_test_and_report_link_chg(struct tg3 *tp, bool curr_link_up)
4720{
4721 if (curr_link_up != tp->link_up) {
4722 if (curr_link_up) {
4723 netif_carrier_on(tp->dev);
4724 } else {
4725 netif_carrier_off(tp->dev);
4726 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
4727 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
4728 }
4729
4730 tg3_link_report(tp);
4731 return true;
4732 }
4733
4734 return false;
4735}
4736
4737static void tg3_clear_mac_status(struct tg3 *tp)
4738{
4739 tw32(MAC_EVENT, 0);
4740
4741 tw32_f(MAC_STATUS,
4742 MAC_STATUS_SYNC_CHANGED |
4743 MAC_STATUS_CFG_CHANGED |
4744 MAC_STATUS_MI_COMPLETION |
4745 MAC_STATUS_LNKSTATE_CHANGED);
4746 udelay(40);
4747}
4748
4749static void tg3_setup_eee(struct tg3 *tp)
4750{
4751 u32 val;
4752
4753 val = TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
4754 TG3_CPMU_EEE_LNKIDL_UART_IDL;
4755 if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0)
4756 val |= TG3_CPMU_EEE_LNKIDL_APE_TX_MT;
4757
4758 tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL, val);
4759
4760 tw32_f(TG3_CPMU_EEE_CTRL,
4761 TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
4762
4763 val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
4764 (tp->eee.tx_lpi_enabled ? TG3_CPMU_EEEMD_LPI_IN_TX : 0) |
4765 TG3_CPMU_EEEMD_LPI_IN_RX |
4766 TG3_CPMU_EEEMD_EEE_ENABLE;
4767
4768 if (tg3_asic_rev(tp) != ASIC_REV_5717)
4769 val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
4770
4771 if (tg3_flag(tp, ENABLE_APE))
4772 val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
4773
4774 tw32_f(TG3_CPMU_EEE_MODE, tp->eee.eee_enabled ? val : 0);
4775
4776 tw32_f(TG3_CPMU_EEE_DBTMR1,
4777 TG3_CPMU_DBTMR1_PCIEXIT_2047US |
4778 (tp->eee.tx_lpi_timer & 0xffff));
4779
4780 tw32_f(TG3_CPMU_EEE_DBTMR2,
4781 TG3_CPMU_DBTMR2_APE_TX_2047US |
4782 TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
4783}
4784
4785static int tg3_setup_copper_phy(struct tg3 *tp, bool force_reset)
4786{
4787 bool current_link_up;
4788 u32 bmsr, val;
4789 u32 lcl_adv, rmt_adv;
4790 u32 current_speed;
4791 u8 current_duplex;
4792 int i, err;
4793
4794 tg3_clear_mac_status(tp);
4795
4796 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
4797 tw32_f(MAC_MI_MODE,
4798 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
4799 udelay(80);
4800 }
4801
4802 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
4803
4804 /* Some third-party PHYs need to be reset on link going
4805 * down.
4806 */
4807 if ((tg3_asic_rev(tp) == ASIC_REV_5703 ||
4808 tg3_asic_rev(tp) == ASIC_REV_5704 ||
4809 tg3_asic_rev(tp) == ASIC_REV_5705) &&
4810 tp->link_up) {
4811 tg3_readphy(tp, MII_BMSR, &bmsr);
4812 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
4813 !(bmsr & BMSR_LSTATUS))
4814 force_reset = true;
4815 }
4816 if (force_reset)
4817 tg3_phy_reset(tp);
4818
4819 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
4820 tg3_readphy(tp, MII_BMSR, &bmsr);
4821 if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
4822 !tg3_flag(tp, INIT_COMPLETE))
4823 bmsr = 0;
4824
4825 if (!(bmsr & BMSR_LSTATUS)) {
4826 err = tg3_init_5401phy_dsp(tp);
4827 if (err)
4828 return err;
4829
4830 tg3_readphy(tp, MII_BMSR, &bmsr);
4831 for (i = 0; i < 1000; i++) {
4832 udelay(10);
4833 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
4834 (bmsr & BMSR_LSTATUS)) {
4835 udelay(40);
4836 break;
4837 }
4838 }
4839
4840 if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
4841 TG3_PHY_REV_BCM5401_B0 &&
4842 !(bmsr & BMSR_LSTATUS) &&
4843 tp->link_config.active_speed == SPEED_1000) {
4844 err = tg3_phy_reset(tp);
4845 if (!err)
4846 err = tg3_init_5401phy_dsp(tp);
4847 if (err)
4848 return err;
4849 }
4850 }
4851 } else if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
4852 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0) {
4853 /* 5701 {A0,B0} CRC bug workaround */
4854 tg3_writephy(tp, 0x15, 0x0a75);
4855 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
4856 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
4857 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
4858 }
4859
4860 /* Clear pending interrupts... */
4861 tg3_readphy(tp, MII_TG3_ISTAT, &val);
4862 tg3_readphy(tp, MII_TG3_ISTAT, &val);
4863
4864 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
4865 tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
4866 else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
4867 tg3_writephy(tp, MII_TG3_IMASK, ~0);
4868
4869 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
4870 tg3_asic_rev(tp) == ASIC_REV_5701) {
4871 if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
4872 tg3_writephy(tp, MII_TG3_EXT_CTRL,
4873 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
4874 else
4875 tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
4876 }
4877
4878 current_link_up = false;
4879 current_speed = SPEED_UNKNOWN;
4880 current_duplex = DUPLEX_UNKNOWN;
4881 tp->phy_flags &= ~TG3_PHYFLG_MDIX_STATE;
4882 tp->link_config.rmt_adv = 0;
4883
4884 if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
4885 err = tg3_phy_auxctl_read(tp,
4886 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
4887 &val);
4888 if (!err && !(val & (1 << 10))) {
4889 tg3_phy_auxctl_write(tp,
4890 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
4891 val | (1 << 10));
4892 goto relink;
4893 }
4894 }
4895
4896 bmsr = 0;
4897 for (i = 0; i < 100; i++) {
4898 tg3_readphy(tp, MII_BMSR, &bmsr);
4899 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
4900 (bmsr & BMSR_LSTATUS))
4901 break;
4902 udelay(40);
4903 }
4904
4905 if (bmsr & BMSR_LSTATUS) {
4906 u32 aux_stat, bmcr;
4907
4908 tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
4909 for (i = 0; i < 2000; i++) {
4910 udelay(10);
4911 if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
4912 aux_stat)
4913 break;
4914 }
4915
4916 tg3_aux_stat_to_speed_duplex(tp, aux_stat,
4917 &current_speed,
4918 &current_duplex);
4919
4920 bmcr = 0;
4921 for (i = 0; i < 200; i++) {
4922 tg3_readphy(tp, MII_BMCR, &bmcr);
4923 if (tg3_readphy(tp, MII_BMCR, &bmcr))
4924 continue;
4925 if (bmcr && bmcr != 0x7fff)
4926 break;
4927 udelay(10);
4928 }
4929
4930 lcl_adv = 0;
4931 rmt_adv = 0;
4932
4933 tp->link_config.active_speed = current_speed;
4934 tp->link_config.active_duplex = current_duplex;
4935
4936 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
4937 bool eee_config_ok = tg3_phy_eee_config_ok(tp);
4938
4939 if ((bmcr & BMCR_ANENABLE) &&
4940 eee_config_ok &&
4941 tg3_phy_copper_an_config_ok(tp, &lcl_adv) &&
4942 tg3_phy_copper_fetch_rmtadv(tp, &rmt_adv))
4943 current_link_up = true;
4944
4945 /* EEE settings changes take effect only after a phy
4946 * reset. If we have skipped a reset due to Link Flap
4947 * Avoidance being enabled, do it now.
4948 */
4949 if (!eee_config_ok &&
4950 (tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN) &&
4951 !force_reset) {
4952 tg3_setup_eee(tp);
4953 tg3_phy_reset(tp);
4954 }
4955 } else {
4956 if (!(bmcr & BMCR_ANENABLE) &&
4957 tp->link_config.speed == current_speed &&
4958 tp->link_config.duplex == current_duplex) {
4959 current_link_up = true;
4960 }
4961 }
4962
4963 if (current_link_up &&
4964 tp->link_config.active_duplex == DUPLEX_FULL) {
4965 u32 reg, bit;
4966
4967 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
4968 reg = MII_TG3_FET_GEN_STAT;
4969 bit = MII_TG3_FET_GEN_STAT_MDIXSTAT;
4970 } else {
4971 reg = MII_TG3_EXT_STAT;
4972 bit = MII_TG3_EXT_STAT_MDIX;
4973 }
4974
4975 if (!tg3_readphy(tp, reg, &val) && (val & bit))
4976 tp->phy_flags |= TG3_PHYFLG_MDIX_STATE;
4977
4978 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
4979 }
4980 }
4981
4982relink:
4983 if (!current_link_up || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
4984 tg3_phy_copper_begin(tp);
4985
4986 if (tg3_flag(tp, ROBOSWITCH)) {
4987 current_link_up = true;
4988 /* FIXME: when BCM5325 switch is used use 100 MBit/s */
4989 current_speed = SPEED_1000;
4990 current_duplex = DUPLEX_FULL;
4991 tp->link_config.active_speed = current_speed;
4992 tp->link_config.active_duplex = current_duplex;
4993 }
4994
4995 tg3_readphy(tp, MII_BMSR, &bmsr);
4996 if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
4997 (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
4998 current_link_up = true;
4999 }
5000
5001 tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
5002 if (current_link_up) {
5003 if (tp->link_config.active_speed == SPEED_100 ||
5004 tp->link_config.active_speed == SPEED_10)
5005 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
5006 else
5007 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
5008 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
5009 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
5010 else
5011 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
5012
5013 /* In order for the 5750 core in BCM4785 chip to work properly
5014 * in RGMII mode, the Led Control Register must be set up.
5015 */
5016 if (tg3_flag(tp, RGMII_MODE)) {
5017 u32 led_ctrl = tr32(MAC_LED_CTRL);
5018 led_ctrl &= ~(LED_CTRL_1000MBPS_ON | LED_CTRL_100MBPS_ON);
5019
5020 if (tp->link_config.active_speed == SPEED_10)
5021 led_ctrl |= LED_CTRL_LNKLED_OVERRIDE;
5022 else if (tp->link_config.active_speed == SPEED_100)
5023 led_ctrl |= (LED_CTRL_LNKLED_OVERRIDE |
5024 LED_CTRL_100MBPS_ON);
5025 else if (tp->link_config.active_speed == SPEED_1000)
5026 led_ctrl |= (LED_CTRL_LNKLED_OVERRIDE |
5027 LED_CTRL_1000MBPS_ON);
5028
5029 tw32(MAC_LED_CTRL, led_ctrl);
5030 udelay(40);
5031 }
5032
5033 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
5034 if (tp->link_config.active_duplex == DUPLEX_HALF)
5035 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
5036
5037 if (tg3_asic_rev(tp) == ASIC_REV_5700) {
5038 if (current_link_up &&
5039 tg3_5700_link_polarity(tp, tp->link_config.active_speed))
5040 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
5041 else
5042 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
5043 }
5044
5045 /* ??? Without this setting Netgear GA302T PHY does not
5046 * ??? send/receive packets...
5047 */
5048 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
5049 tg3_chip_rev_id(tp) == CHIPREV_ID_5700_ALTIMA) {
5050 tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
5051 tw32_f(MAC_MI_MODE, tp->mi_mode);
5052 udelay(80);
5053 }
5054
5055 tw32_f(MAC_MODE, tp->mac_mode);
5056 udelay(40);
5057
5058 tg3_phy_eee_adjust(tp, current_link_up);
5059
5060 if (tg3_flag(tp, USE_LINKCHG_REG)) {
5061 /* Polled via timer. */
5062 tw32_f(MAC_EVENT, 0);
5063 } else {
5064 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
5065 }
5066 udelay(40);
5067
5068 if (tg3_asic_rev(tp) == ASIC_REV_5700 &&
5069 current_link_up &&
5070 tp->link_config.active_speed == SPEED_1000 &&
5071 (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
5072 udelay(120);
5073 tw32_f(MAC_STATUS,
5074 (MAC_STATUS_SYNC_CHANGED |
5075 MAC_STATUS_CFG_CHANGED));
5076 udelay(40);
5077 tg3_write_mem(tp,
5078 NIC_SRAM_FIRMWARE_MBOX,
5079 NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
5080 }
5081
5082 /* Prevent send BD corruption. */
5083 if (tg3_flag(tp, CLKREQ_BUG)) {
5084 if (tp->link_config.active_speed == SPEED_100 ||
5085 tp->link_config.active_speed == SPEED_10)
5086 pcie_capability_clear_word(tp->pdev, PCI_EXP_LNKCTL,
5087 PCI_EXP_LNKCTL_CLKREQ_EN);
5088 else
5089 pcie_capability_set_word(tp->pdev, PCI_EXP_LNKCTL,
5090 PCI_EXP_LNKCTL_CLKREQ_EN);
5091 }
5092
5093 tg3_test_and_report_link_chg(tp, current_link_up);
5094
5095 return 0;
5096}
5097
5098struct tg3_fiber_aneginfo {
5099 int state;
5100#define ANEG_STATE_UNKNOWN 0
5101#define ANEG_STATE_AN_ENABLE 1
5102#define ANEG_STATE_RESTART_INIT 2
5103#define ANEG_STATE_RESTART 3
5104#define ANEG_STATE_DISABLE_LINK_OK 4
5105#define ANEG_STATE_ABILITY_DETECT_INIT 5
5106#define ANEG_STATE_ABILITY_DETECT 6
5107#define ANEG_STATE_ACK_DETECT_INIT 7
5108#define ANEG_STATE_ACK_DETECT 8
5109#define ANEG_STATE_COMPLETE_ACK_INIT 9
5110#define ANEG_STATE_COMPLETE_ACK 10
5111#define ANEG_STATE_IDLE_DETECT_INIT 11
5112#define ANEG_STATE_IDLE_DETECT 12
5113#define ANEG_STATE_LINK_OK 13
5114#define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
5115#define ANEG_STATE_NEXT_PAGE_WAIT 15
5116
5117 u32 flags;
5118#define MR_AN_ENABLE 0x00000001
5119#define MR_RESTART_AN 0x00000002
5120#define MR_AN_COMPLETE 0x00000004
5121#define MR_PAGE_RX 0x00000008
5122#define MR_NP_LOADED 0x00000010
5123#define MR_TOGGLE_TX 0x00000020
5124#define MR_LP_ADV_FULL_DUPLEX 0x00000040
5125#define MR_LP_ADV_HALF_DUPLEX 0x00000080
5126#define MR_LP_ADV_SYM_PAUSE 0x00000100
5127#define MR_LP_ADV_ASYM_PAUSE 0x00000200
5128#define MR_LP_ADV_REMOTE_FAULT1 0x00000400
5129#define MR_LP_ADV_REMOTE_FAULT2 0x00000800
5130#define MR_LP_ADV_NEXT_PAGE 0x00001000
5131#define MR_TOGGLE_RX 0x00002000
5132#define MR_NP_RX 0x00004000
5133
5134#define MR_LINK_OK 0x80000000
5135
5136 unsigned long link_time, cur_time;
5137
5138 u32 ability_match_cfg;
5139 int ability_match_count;
5140
5141 char ability_match, idle_match, ack_match;
5142
5143 u32 txconfig, rxconfig;
5144#define ANEG_CFG_NP 0x00000080
5145#define ANEG_CFG_ACK 0x00000040
5146#define ANEG_CFG_RF2 0x00000020
5147#define ANEG_CFG_RF1 0x00000010
5148#define ANEG_CFG_PS2 0x00000001
5149#define ANEG_CFG_PS1 0x00008000
5150#define ANEG_CFG_HD 0x00004000
5151#define ANEG_CFG_FD 0x00002000
5152#define ANEG_CFG_INVAL 0x00001f06
5153
5154};
5155#define ANEG_OK 0
5156#define ANEG_DONE 1
5157#define ANEG_TIMER_ENAB 2
5158#define ANEG_FAILED -1
5159
5160#define ANEG_STATE_SETTLE_TIME 10000
5161
5162static int tg3_fiber_aneg_smachine(struct tg3 *tp,
5163 struct tg3_fiber_aneginfo *ap)
5164{
5165 u16 flowctrl;
5166 unsigned long delta;
5167 u32 rx_cfg_reg;
5168 int ret;
5169
5170 if (ap->state == ANEG_STATE_UNKNOWN) {
5171 ap->rxconfig = 0;
5172 ap->link_time = 0;
5173 ap->cur_time = 0;
5174 ap->ability_match_cfg = 0;
5175 ap->ability_match_count = 0;
5176 ap->ability_match = 0;
5177 ap->idle_match = 0;
5178 ap->ack_match = 0;
5179 }
5180 ap->cur_time++;
5181
5182 if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
5183 rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
5184
5185 if (rx_cfg_reg != ap->ability_match_cfg) {
5186 ap->ability_match_cfg = rx_cfg_reg;
5187 ap->ability_match = 0;
5188 ap->ability_match_count = 0;
5189 } else {
5190 if (++ap->ability_match_count > 1) {
5191 ap->ability_match = 1;
5192 ap->ability_match_cfg = rx_cfg_reg;
5193 }
5194 }
5195 if (rx_cfg_reg & ANEG_CFG_ACK)
5196 ap->ack_match = 1;
5197 else
5198 ap->ack_match = 0;
5199
5200 ap->idle_match = 0;
5201 } else {
5202 ap->idle_match = 1;
5203 ap->ability_match_cfg = 0;
5204 ap->ability_match_count = 0;
5205 ap->ability_match = 0;
5206 ap->ack_match = 0;
5207
5208 rx_cfg_reg = 0;
5209 }
5210
5211 ap->rxconfig = rx_cfg_reg;
5212 ret = ANEG_OK;
5213
5214 switch (ap->state) {
5215 case ANEG_STATE_UNKNOWN:
5216 if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
5217 ap->state = ANEG_STATE_AN_ENABLE;
5218
5219 /* fall through */
5220 case ANEG_STATE_AN_ENABLE:
5221 ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
5222 if (ap->flags & MR_AN_ENABLE) {
5223 ap->link_time = 0;
5224 ap->cur_time = 0;
5225 ap->ability_match_cfg = 0;
5226 ap->ability_match_count = 0;
5227 ap->ability_match = 0;
5228 ap->idle_match = 0;
5229 ap->ack_match = 0;
5230
5231 ap->state = ANEG_STATE_RESTART_INIT;
5232 } else {
5233 ap->state = ANEG_STATE_DISABLE_LINK_OK;
5234 }
5235 break;
5236
5237 case ANEG_STATE_RESTART_INIT:
5238 ap->link_time = ap->cur_time;
5239 ap->flags &= ~(MR_NP_LOADED);
5240 ap->txconfig = 0;
5241 tw32(MAC_TX_AUTO_NEG, 0);
5242 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
5243 tw32_f(MAC_MODE, tp->mac_mode);
5244 udelay(40);
5245
5246 ret = ANEG_TIMER_ENAB;
5247 ap->state = ANEG_STATE_RESTART;
5248
5249 /* fall through */
5250 case ANEG_STATE_RESTART:
5251 delta = ap->cur_time - ap->link_time;
5252 if (delta > ANEG_STATE_SETTLE_TIME)
5253 ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
5254 else
5255 ret = ANEG_TIMER_ENAB;
5256 break;
5257
5258 case ANEG_STATE_DISABLE_LINK_OK:
5259 ret = ANEG_DONE;
5260 break;
5261
5262 case ANEG_STATE_ABILITY_DETECT_INIT:
5263 ap->flags &= ~(MR_TOGGLE_TX);
5264 ap->txconfig = ANEG_CFG_FD;
5265 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
5266 if (flowctrl & ADVERTISE_1000XPAUSE)
5267 ap->txconfig |= ANEG_CFG_PS1;
5268 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
5269 ap->txconfig |= ANEG_CFG_PS2;
5270 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
5271 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
5272 tw32_f(MAC_MODE, tp->mac_mode);
5273 udelay(40);
5274
5275 ap->state = ANEG_STATE_ABILITY_DETECT;
5276 break;
5277
5278 case ANEG_STATE_ABILITY_DETECT:
5279 if (ap->ability_match != 0 && ap->rxconfig != 0)
5280 ap->state = ANEG_STATE_ACK_DETECT_INIT;
5281 break;
5282
5283 case ANEG_STATE_ACK_DETECT_INIT:
5284 ap->txconfig |= ANEG_CFG_ACK;
5285 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
5286 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
5287 tw32_f(MAC_MODE, tp->mac_mode);
5288 udelay(40);
5289
5290 ap->state = ANEG_STATE_ACK_DETECT;
5291
5292 /* fall through */
5293 case ANEG_STATE_ACK_DETECT:
5294 if (ap->ack_match != 0) {
5295 if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
5296 (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
5297 ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
5298 } else {
5299 ap->state = ANEG_STATE_AN_ENABLE;
5300 }
5301 } else if (ap->ability_match != 0 &&
5302 ap->rxconfig == 0) {
5303 ap->state = ANEG_STATE_AN_ENABLE;
5304 }
5305 break;
5306
5307 case ANEG_STATE_COMPLETE_ACK_INIT:
5308 if (ap->rxconfig & ANEG_CFG_INVAL) {
5309 ret = ANEG_FAILED;
5310 break;
5311 }
5312 ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
5313 MR_LP_ADV_HALF_DUPLEX |
5314 MR_LP_ADV_SYM_PAUSE |
5315 MR_LP_ADV_ASYM_PAUSE |
5316 MR_LP_ADV_REMOTE_FAULT1 |
5317 MR_LP_ADV_REMOTE_FAULT2 |
5318 MR_LP_ADV_NEXT_PAGE |
5319 MR_TOGGLE_RX |
5320 MR_NP_RX);
5321 if (ap->rxconfig & ANEG_CFG_FD)
5322 ap->flags |= MR_LP_ADV_FULL_DUPLEX;
5323 if (ap->rxconfig & ANEG_CFG_HD)
5324 ap->flags |= MR_LP_ADV_HALF_DUPLEX;
5325 if (ap->rxconfig & ANEG_CFG_PS1)
5326 ap->flags |= MR_LP_ADV_SYM_PAUSE;
5327 if (ap->rxconfig & ANEG_CFG_PS2)
5328 ap->flags |= MR_LP_ADV_ASYM_PAUSE;
5329 if (ap->rxconfig & ANEG_CFG_RF1)
5330 ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
5331 if (ap->rxconfig & ANEG_CFG_RF2)
5332 ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
5333 if (ap->rxconfig & ANEG_CFG_NP)
5334 ap->flags |= MR_LP_ADV_NEXT_PAGE;
5335
5336 ap->link_time = ap->cur_time;
5337
5338 ap->flags ^= (MR_TOGGLE_TX);
5339 if (ap->rxconfig & 0x0008)
5340 ap->flags |= MR_TOGGLE_RX;
5341 if (ap->rxconfig & ANEG_CFG_NP)
5342 ap->flags |= MR_NP_RX;
5343 ap->flags |= MR_PAGE_RX;
5344
5345 ap->state = ANEG_STATE_COMPLETE_ACK;
5346 ret = ANEG_TIMER_ENAB;
5347 break;
5348
5349 case ANEG_STATE_COMPLETE_ACK:
5350 if (ap->ability_match != 0 &&
5351 ap->rxconfig == 0) {
5352 ap->state = ANEG_STATE_AN_ENABLE;
5353 break;
5354 }
5355 delta = ap->cur_time - ap->link_time;
5356 if (delta > ANEG_STATE_SETTLE_TIME) {
5357 if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
5358 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
5359 } else {
5360 if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
5361 !(ap->flags & MR_NP_RX)) {
5362 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
5363 } else {
5364 ret = ANEG_FAILED;
5365 }
5366 }
5367 }
5368 break;
5369
5370 case ANEG_STATE_IDLE_DETECT_INIT:
5371 ap->link_time = ap->cur_time;
5372 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
5373 tw32_f(MAC_MODE, tp->mac_mode);
5374 udelay(40);
5375
5376 ap->state = ANEG_STATE_IDLE_DETECT;
5377 ret = ANEG_TIMER_ENAB;
5378 break;
5379
5380 case ANEG_STATE_IDLE_DETECT:
5381 if (ap->ability_match != 0 &&
5382 ap->rxconfig == 0) {
5383 ap->state = ANEG_STATE_AN_ENABLE;
5384 break;
5385 }
5386 delta = ap->cur_time - ap->link_time;
5387 if (delta > ANEG_STATE_SETTLE_TIME) {
5388 /* XXX another gem from the Broadcom driver :( */
5389 ap->state = ANEG_STATE_LINK_OK;
5390 }
5391 break;
5392
5393 case ANEG_STATE_LINK_OK:
5394 ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
5395 ret = ANEG_DONE;
5396 break;
5397
5398 case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
5399 /* ??? unimplemented */
5400 break;
5401
5402 case ANEG_STATE_NEXT_PAGE_WAIT:
5403 /* ??? unimplemented */
5404 break;
5405
5406 default:
5407 ret = ANEG_FAILED;
5408 break;
5409 }
5410
5411 return ret;
5412}
5413
5414static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
5415{
5416 int res = 0;
5417 struct tg3_fiber_aneginfo aninfo;
5418 int status = ANEG_FAILED;
5419 unsigned int tick;
5420 u32 tmp;
5421
5422 tw32_f(MAC_TX_AUTO_NEG, 0);
5423
5424 tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
5425 tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
5426 udelay(40);
5427
5428 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
5429 udelay(40);
5430
5431 memset(&aninfo, 0, sizeof(aninfo));
5432 aninfo.flags |= MR_AN_ENABLE;
5433 aninfo.state = ANEG_STATE_UNKNOWN;
5434 aninfo.cur_time = 0;
5435 tick = 0;
5436 while (++tick < 195000) {
5437 status = tg3_fiber_aneg_smachine(tp, &aninfo);
5438 if (status == ANEG_DONE || status == ANEG_FAILED)
5439 break;
5440
5441 udelay(1);
5442 }
5443
5444 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
5445 tw32_f(MAC_MODE, tp->mac_mode);
5446 udelay(40);
5447
5448 *txflags = aninfo.txconfig;
5449 *rxflags = aninfo.flags;
5450
5451 if (status == ANEG_DONE &&
5452 (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
5453 MR_LP_ADV_FULL_DUPLEX)))
5454 res = 1;
5455
5456 return res;
5457}
5458
5459static void tg3_init_bcm8002(struct tg3 *tp)
5460{
5461 u32 mac_status = tr32(MAC_STATUS);
5462 int i;
5463
5464 /* Reset when initting first time or we have a link. */
5465 if (tg3_flag(tp, INIT_COMPLETE) &&
5466 !(mac_status & MAC_STATUS_PCS_SYNCED))
5467 return;
5468
5469 /* Set PLL lock range. */
5470 tg3_writephy(tp, 0x16, 0x8007);
5471
5472 /* SW reset */
5473 tg3_writephy(tp, MII_BMCR, BMCR_RESET);
5474
5475 /* Wait for reset to complete. */
5476 /* XXX schedule_timeout() ... */
5477 for (i = 0; i < 500; i++)
5478 udelay(10);
5479
5480 /* Config mode; select PMA/Ch 1 regs. */
5481 tg3_writephy(tp, 0x10, 0x8411);
5482
5483 /* Enable auto-lock and comdet, select txclk for tx. */
5484 tg3_writephy(tp, 0x11, 0x0a10);
5485
5486 tg3_writephy(tp, 0x18, 0x00a0);
5487 tg3_writephy(tp, 0x16, 0x41ff);
5488
5489 /* Assert and deassert POR. */
5490 tg3_writephy(tp, 0x13, 0x0400);
5491 udelay(40);
5492 tg3_writephy(tp, 0x13, 0x0000);
5493
5494 tg3_writephy(tp, 0x11, 0x0a50);
5495 udelay(40);
5496 tg3_writephy(tp, 0x11, 0x0a10);
5497
5498 /* Wait for signal to stabilize */
5499 /* XXX schedule_timeout() ... */
5500 for (i = 0; i < 15000; i++)
5501 udelay(10);
5502
5503 /* Deselect the channel register so we can read the PHYID
5504 * later.
5505 */
5506 tg3_writephy(tp, 0x10, 0x8011);
5507}
5508
5509static bool tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
5510{
5511 u16 flowctrl;
5512 bool current_link_up;
5513 u32 sg_dig_ctrl, sg_dig_status;
5514 u32 serdes_cfg, expected_sg_dig_ctrl;
5515 int workaround, port_a;
5516
5517 serdes_cfg = 0;
5518 expected_sg_dig_ctrl = 0;
5519 workaround = 0;
5520 port_a = 1;
5521 current_link_up = false;
5522
5523 if (tg3_chip_rev_id(tp) != CHIPREV_ID_5704_A0 &&
5524 tg3_chip_rev_id(tp) != CHIPREV_ID_5704_A1) {
5525 workaround = 1;
5526 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
5527 port_a = 0;
5528
5529 /* preserve bits 0-11,13,14 for signal pre-emphasis */
5530 /* preserve bits 20-23 for voltage regulator */
5531 serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
5532 }
5533
5534 sg_dig_ctrl = tr32(SG_DIG_CTRL);
5535
5536 if (tp->link_config.autoneg != AUTONEG_ENABLE) {
5537 if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
5538 if (workaround) {
5539 u32 val = serdes_cfg;
5540
5541 if (port_a)
5542 val |= 0xc010000;
5543 else
5544 val |= 0x4010000;
5545 tw32_f(MAC_SERDES_CFG, val);
5546 }
5547
5548 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
5549 }
5550 if (mac_status & MAC_STATUS_PCS_SYNCED) {
5551 tg3_setup_flow_control(tp, 0, 0);
5552 current_link_up = true;
5553 }
5554 goto out;
5555 }
5556
5557 /* Want auto-negotiation. */
5558 expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
5559
5560 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
5561 if (flowctrl & ADVERTISE_1000XPAUSE)
5562 expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
5563 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
5564 expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
5565
5566 if (sg_dig_ctrl != expected_sg_dig_ctrl) {
5567 if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
5568 tp->serdes_counter &&
5569 ((mac_status & (MAC_STATUS_PCS_SYNCED |
5570 MAC_STATUS_RCVD_CFG)) ==
5571 MAC_STATUS_PCS_SYNCED)) {
5572 tp->serdes_counter--;
5573 current_link_up = true;
5574 goto out;
5575 }
5576restart_autoneg:
5577 if (workaround)
5578 tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
5579 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
5580 udelay(5);
5581 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
5582
5583 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
5584 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
5585 } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
5586 MAC_STATUS_SIGNAL_DET)) {
5587 sg_dig_status = tr32(SG_DIG_STATUS);
5588 mac_status = tr32(MAC_STATUS);
5589
5590 if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
5591 (mac_status & MAC_STATUS_PCS_SYNCED)) {
5592 u32 local_adv = 0, remote_adv = 0;
5593
5594 if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
5595 local_adv |= ADVERTISE_1000XPAUSE;
5596 if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
5597 local_adv |= ADVERTISE_1000XPSE_ASYM;
5598
5599 if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
5600 remote_adv |= LPA_1000XPAUSE;
5601 if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
5602 remote_adv |= LPA_1000XPAUSE_ASYM;
5603
5604 tp->link_config.rmt_adv =
5605 mii_adv_to_ethtool_adv_x(remote_adv);
5606
5607 tg3_setup_flow_control(tp, local_adv, remote_adv);
5608 current_link_up = true;
5609 tp->serdes_counter = 0;
5610 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
5611 } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
5612 if (tp->serdes_counter)
5613 tp->serdes_counter--;
5614 else {
5615 if (workaround) {
5616 u32 val = serdes_cfg;
5617
5618 if (port_a)
5619 val |= 0xc010000;
5620 else
5621 val |= 0x4010000;
5622
5623 tw32_f(MAC_SERDES_CFG, val);
5624 }
5625
5626 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
5627 udelay(40);
5628
5629 /* Link parallel detection - link is up */
5630 /* only if we have PCS_SYNC and not */
5631 /* receiving config code words */
5632 mac_status = tr32(MAC_STATUS);
5633 if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
5634 !(mac_status & MAC_STATUS_RCVD_CFG)) {
5635 tg3_setup_flow_control(tp, 0, 0);
5636 current_link_up = true;
5637 tp->phy_flags |=
5638 TG3_PHYFLG_PARALLEL_DETECT;
5639 tp->serdes_counter =
5640 SERDES_PARALLEL_DET_TIMEOUT;
5641 } else
5642 goto restart_autoneg;
5643 }
5644 }
5645 } else {
5646 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
5647 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
5648 }
5649
5650out:
5651 return current_link_up;
5652}
5653
5654static bool tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
5655{
5656 bool current_link_up = false;
5657
5658 if (!(mac_status & MAC_STATUS_PCS_SYNCED))
5659 goto out;
5660
5661 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
5662 u32 txflags, rxflags;
5663 int i;
5664
5665 if (fiber_autoneg(tp, &txflags, &rxflags)) {
5666 u32 local_adv = 0, remote_adv = 0;
5667
5668 if (txflags & ANEG_CFG_PS1)
5669 local_adv |= ADVERTISE_1000XPAUSE;
5670 if (txflags & ANEG_CFG_PS2)
5671 local_adv |= ADVERTISE_1000XPSE_ASYM;
5672
5673 if (rxflags & MR_LP_ADV_SYM_PAUSE)
5674 remote_adv |= LPA_1000XPAUSE;
5675 if (rxflags & MR_LP_ADV_ASYM_PAUSE)
5676 remote_adv |= LPA_1000XPAUSE_ASYM;
5677
5678 tp->link_config.rmt_adv =
5679 mii_adv_to_ethtool_adv_x(remote_adv);
5680
5681 tg3_setup_flow_control(tp, local_adv, remote_adv);
5682
5683 current_link_up = true;
5684 }
5685 for (i = 0; i < 30; i++) {
5686 udelay(20);
5687 tw32_f(MAC_STATUS,
5688 (MAC_STATUS_SYNC_CHANGED |
5689 MAC_STATUS_CFG_CHANGED));
5690 udelay(40);
5691 if ((tr32(MAC_STATUS) &
5692 (MAC_STATUS_SYNC_CHANGED |
5693 MAC_STATUS_CFG_CHANGED)) == 0)
5694 break;
5695 }
5696
5697 mac_status = tr32(MAC_STATUS);
5698 if (!current_link_up &&
5699 (mac_status & MAC_STATUS_PCS_SYNCED) &&
5700 !(mac_status & MAC_STATUS_RCVD_CFG))
5701 current_link_up = true;
5702 } else {
5703 tg3_setup_flow_control(tp, 0, 0);
5704
5705 /* Forcing 1000FD link up. */
5706 current_link_up = true;
5707
5708 tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
5709 udelay(40);
5710
5711 tw32_f(MAC_MODE, tp->mac_mode);
5712 udelay(40);
5713 }
5714
5715out:
5716 return current_link_up;
5717}
5718
5719static int tg3_setup_fiber_phy(struct tg3 *tp, bool force_reset)
5720{
5721 u32 orig_pause_cfg;
5722 u32 orig_active_speed;
5723 u8 orig_active_duplex;
5724 u32 mac_status;
5725 bool current_link_up;
5726 int i;
5727
5728 orig_pause_cfg = tp->link_config.active_flowctrl;
5729 orig_active_speed = tp->link_config.active_speed;
5730 orig_active_duplex = tp->link_config.active_duplex;
5731
5732 if (!tg3_flag(tp, HW_AUTONEG) &&
5733 tp->link_up &&
5734 tg3_flag(tp, INIT_COMPLETE)) {
5735 mac_status = tr32(MAC_STATUS);
5736 mac_status &= (MAC_STATUS_PCS_SYNCED |
5737 MAC_STATUS_SIGNAL_DET |
5738 MAC_STATUS_CFG_CHANGED |
5739 MAC_STATUS_RCVD_CFG);
5740 if (mac_status == (MAC_STATUS_PCS_SYNCED |
5741 MAC_STATUS_SIGNAL_DET)) {
5742 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
5743 MAC_STATUS_CFG_CHANGED));
5744 return 0;
5745 }
5746 }
5747
5748 tw32_f(MAC_TX_AUTO_NEG, 0);
5749
5750 tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
5751 tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
5752 tw32_f(MAC_MODE, tp->mac_mode);
5753 udelay(40);
5754
5755 if (tp->phy_id == TG3_PHY_ID_BCM8002)
5756 tg3_init_bcm8002(tp);
5757
5758 /* Enable link change event even when serdes polling. */
5759 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
5760 udelay(40);
5761
5762 current_link_up = false;
5763 tp->link_config.rmt_adv = 0;
5764 mac_status = tr32(MAC_STATUS);
5765
5766 if (tg3_flag(tp, HW_AUTONEG))
5767 current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
5768 else
5769 current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
5770
5771 tp->napi[0].hw_status->status =
5772 (SD_STATUS_UPDATED |
5773 (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
5774
5775 for (i = 0; i < 100; i++) {
5776 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
5777 MAC_STATUS_CFG_CHANGED));
5778 udelay(5);
5779 if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
5780 MAC_STATUS_CFG_CHANGED |
5781 MAC_STATUS_LNKSTATE_CHANGED)) == 0)
5782 break;
5783 }
5784
5785 mac_status = tr32(MAC_STATUS);
5786 if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
5787 current_link_up = false;
5788 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
5789 tp->serdes_counter == 0) {
5790 tw32_f(MAC_MODE, (tp->mac_mode |
5791 MAC_MODE_SEND_CONFIGS));
5792 udelay(1);
5793 tw32_f(MAC_MODE, tp->mac_mode);
5794 }
5795 }
5796
5797 if (current_link_up) {
5798 tp->link_config.active_speed = SPEED_1000;
5799 tp->link_config.active_duplex = DUPLEX_FULL;
5800 tw32(MAC_LED_CTRL, (tp->led_ctrl |
5801 LED_CTRL_LNKLED_OVERRIDE |
5802 LED_CTRL_1000MBPS_ON));
5803 } else {
5804 tp->link_config.active_speed = SPEED_UNKNOWN;
5805 tp->link_config.active_duplex = DUPLEX_UNKNOWN;
5806 tw32(MAC_LED_CTRL, (tp->led_ctrl |
5807 LED_CTRL_LNKLED_OVERRIDE |
5808 LED_CTRL_TRAFFIC_OVERRIDE));
5809 }
5810
5811 if (!tg3_test_and_report_link_chg(tp, current_link_up)) {
5812 u32 now_pause_cfg = tp->link_config.active_flowctrl;
5813 if (orig_pause_cfg != now_pause_cfg ||
5814 orig_active_speed != tp->link_config.active_speed ||
5815 orig_active_duplex != tp->link_config.active_duplex)
5816 tg3_link_report(tp);
5817 }
5818
5819 return 0;
5820}
5821
5822static int tg3_setup_fiber_mii_phy(struct tg3 *tp, bool force_reset)
5823{
5824 int err = 0;
5825 u32 bmsr, bmcr;
5826 u32 current_speed = SPEED_UNKNOWN;
5827 u8 current_duplex = DUPLEX_UNKNOWN;
5828 bool current_link_up = false;
5829 u32 local_adv, remote_adv, sgsr;
5830
5831 if ((tg3_asic_rev(tp) == ASIC_REV_5719 ||
5832 tg3_asic_rev(tp) == ASIC_REV_5720) &&
5833 !tg3_readphy(tp, SERDES_TG3_1000X_STATUS, &sgsr) &&
5834 (sgsr & SERDES_TG3_SGMII_MODE)) {
5835
5836 if (force_reset)
5837 tg3_phy_reset(tp);
5838
5839 tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
5840
5841 if (!(sgsr & SERDES_TG3_LINK_UP)) {
5842 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
5843 } else {
5844 current_link_up = true;
5845 if (sgsr & SERDES_TG3_SPEED_1000) {
5846 current_speed = SPEED_1000;
5847 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
5848 } else if (sgsr & SERDES_TG3_SPEED_100) {
5849 current_speed = SPEED_100;
5850 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
5851 } else {
5852 current_speed = SPEED_10;
5853 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
5854 }
5855
5856 if (sgsr & SERDES_TG3_FULL_DUPLEX)
5857 current_duplex = DUPLEX_FULL;
5858 else
5859 current_duplex = DUPLEX_HALF;
5860 }
5861
5862 tw32_f(MAC_MODE, tp->mac_mode);
5863 udelay(40);
5864
5865 tg3_clear_mac_status(tp);
5866
5867 goto fiber_setup_done;
5868 }
5869
5870 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
5871 tw32_f(MAC_MODE, tp->mac_mode);
5872 udelay(40);
5873
5874 tg3_clear_mac_status(tp);
5875
5876 if (force_reset)
5877 tg3_phy_reset(tp);
5878
5879 tp->link_config.rmt_adv = 0;
5880
5881 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
5882 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
5883 if (tg3_asic_rev(tp) == ASIC_REV_5714) {
5884 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
5885 bmsr |= BMSR_LSTATUS;
5886 else
5887 bmsr &= ~BMSR_LSTATUS;
5888 }
5889
5890 err |= tg3_readphy(tp, MII_BMCR, &bmcr);
5891
5892 if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
5893 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
5894 /* do nothing, just check for link up at the end */
5895 } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
5896 u32 adv, newadv;
5897
5898 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
5899 newadv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
5900 ADVERTISE_1000XPAUSE |
5901 ADVERTISE_1000XPSE_ASYM |
5902 ADVERTISE_SLCT);
5903
5904 newadv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
5905 newadv |= ethtool_adv_to_mii_adv_x(tp->link_config.advertising);
5906
5907 if ((newadv != adv) || !(bmcr & BMCR_ANENABLE)) {
5908 tg3_writephy(tp, MII_ADVERTISE, newadv);
5909 bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
5910 tg3_writephy(tp, MII_BMCR, bmcr);
5911
5912 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
5913 tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
5914 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
5915
5916 return err;
5917 }
5918 } else {
5919 u32 new_bmcr;
5920
5921 bmcr &= ~BMCR_SPEED1000;
5922 new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
5923
5924 if (tp->link_config.duplex == DUPLEX_FULL)
5925 new_bmcr |= BMCR_FULLDPLX;
5926
5927 if (new_bmcr != bmcr) {
5928 /* BMCR_SPEED1000 is a reserved bit that needs
5929 * to be set on write.
5930 */
5931 new_bmcr |= BMCR_SPEED1000;
5932
5933 /* Force a linkdown */
5934 if (tp->link_up) {
5935 u32 adv;
5936
5937 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
5938 adv &= ~(ADVERTISE_1000XFULL |
5939 ADVERTISE_1000XHALF |
5940 ADVERTISE_SLCT);
5941 tg3_writephy(tp, MII_ADVERTISE, adv);
5942 tg3_writephy(tp, MII_BMCR, bmcr |
5943 BMCR_ANRESTART |
5944 BMCR_ANENABLE);
5945 udelay(10);
5946 tg3_carrier_off(tp);
5947 }
5948 tg3_writephy(tp, MII_BMCR, new_bmcr);
5949 bmcr = new_bmcr;
5950 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
5951 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
5952 if (tg3_asic_rev(tp) == ASIC_REV_5714) {
5953 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
5954 bmsr |= BMSR_LSTATUS;
5955 else
5956 bmsr &= ~BMSR_LSTATUS;
5957 }
5958 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
5959 }
5960 }
5961
5962 if (bmsr & BMSR_LSTATUS) {
5963 current_speed = SPEED_1000;
5964 current_link_up = true;
5965 if (bmcr & BMCR_FULLDPLX)
5966 current_duplex = DUPLEX_FULL;
5967 else
5968 current_duplex = DUPLEX_HALF;
5969
5970 local_adv = 0;
5971 remote_adv = 0;
5972
5973 if (bmcr & BMCR_ANENABLE) {
5974 u32 common;
5975
5976 err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
5977 err |= tg3_readphy(tp, MII_LPA, &remote_adv);
5978 common = local_adv & remote_adv;
5979 if (common & (ADVERTISE_1000XHALF |
5980 ADVERTISE_1000XFULL)) {
5981 if (common & ADVERTISE_1000XFULL)
5982 current_duplex = DUPLEX_FULL;
5983 else
5984 current_duplex = DUPLEX_HALF;
5985
5986 tp->link_config.rmt_adv =
5987 mii_adv_to_ethtool_adv_x(remote_adv);
5988 } else if (!tg3_flag(tp, 5780_CLASS)) {
5989 /* Link is up via parallel detect */
5990 } else {
5991 current_link_up = false;
5992 }
5993 }
5994 }
5995
5996fiber_setup_done:
5997 if (current_link_up && current_duplex == DUPLEX_FULL)
5998 tg3_setup_flow_control(tp, local_adv, remote_adv);
5999
6000 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
6001 if (tp->link_config.active_duplex == DUPLEX_HALF)
6002 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
6003
6004 tw32_f(MAC_MODE, tp->mac_mode);
6005 udelay(40);
6006
6007 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
6008
6009 tp->link_config.active_speed = current_speed;
6010 tp->link_config.active_duplex = current_duplex;
6011
6012 tg3_test_and_report_link_chg(tp, current_link_up);
6013 return err;
6014}
6015
6016static void tg3_serdes_parallel_detect(struct tg3 *tp)
6017{
6018 if (tp->serdes_counter) {
6019 /* Give autoneg time to complete. */
6020 tp->serdes_counter--;
6021 return;
6022 }
6023
6024 if (!tp->link_up &&
6025 (tp->link_config.autoneg == AUTONEG_ENABLE)) {
6026 u32 bmcr;
6027
6028 tg3_readphy(tp, MII_BMCR, &bmcr);
6029 if (bmcr & BMCR_ANENABLE) {
6030 u32 phy1, phy2;
6031
6032 /* Select shadow register 0x1f */
6033 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
6034 tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
6035
6036 /* Select expansion interrupt status register */
6037 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
6038 MII_TG3_DSP_EXP1_INT_STAT);
6039 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
6040 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
6041
6042 if ((phy1 & 0x10) && !(phy2 & 0x20)) {
6043 /* We have signal detect and not receiving
6044 * config code words, link is up by parallel
6045 * detection.
6046 */
6047
6048 bmcr &= ~BMCR_ANENABLE;
6049 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
6050 tg3_writephy(tp, MII_BMCR, bmcr);
6051 tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
6052 }
6053 }
6054 } else if (tp->link_up &&
6055 (tp->link_config.autoneg == AUTONEG_ENABLE) &&
6056 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
6057 u32 phy2;
6058
6059 /* Select expansion interrupt status register */
6060 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
6061 MII_TG3_DSP_EXP1_INT_STAT);
6062 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
6063 if (phy2 & 0x20) {
6064 u32 bmcr;
6065
6066 /* Config code words received, turn on autoneg. */
6067 tg3_readphy(tp, MII_BMCR, &bmcr);
6068 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
6069
6070 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
6071
6072 }
6073 }
6074}
6075
6076static int tg3_setup_phy(struct tg3 *tp, bool force_reset)
6077{
6078 u32 val;
6079 int err;
6080
6081 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
6082 err = tg3_setup_fiber_phy(tp, force_reset);
6083 else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
6084 err = tg3_setup_fiber_mii_phy(tp, force_reset);
6085 else
6086 err = tg3_setup_copper_phy(tp, force_reset);
6087
6088 if (tg3_chip_rev(tp) == CHIPREV_5784_AX) {
6089 u32 scale;
6090
6091 val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
6092 if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
6093 scale = 65;
6094 else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
6095 scale = 6;
6096 else
6097 scale = 12;
6098
6099 val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
6100 val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
6101 tw32(GRC_MISC_CFG, val);
6102 }
6103
6104 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
6105 (6 << TX_LENGTHS_IPG_SHIFT);
6106 if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
6107 tg3_asic_rev(tp) == ASIC_REV_5762)
6108 val |= tr32(MAC_TX_LENGTHS) &
6109 (TX_LENGTHS_JMB_FRM_LEN_MSK |
6110 TX_LENGTHS_CNT_DWN_VAL_MSK);
6111
6112 if (tp->link_config.active_speed == SPEED_1000 &&
6113 tp->link_config.active_duplex == DUPLEX_HALF)
6114 tw32(MAC_TX_LENGTHS, val |
6115 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
6116 else
6117 tw32(MAC_TX_LENGTHS, val |
6118 (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
6119
6120 if (!tg3_flag(tp, 5705_PLUS)) {
6121 if (tp->link_up) {
6122 tw32(HOSTCC_STAT_COAL_TICKS,
6123 tp->coal.stats_block_coalesce_usecs);
6124 } else {
6125 tw32(HOSTCC_STAT_COAL_TICKS, 0);
6126 }
6127 }
6128
6129 if (tg3_flag(tp, ASPM_WORKAROUND)) {
6130 val = tr32(PCIE_PWR_MGMT_THRESH);
6131 if (!tp->link_up)
6132 val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
6133 tp->pwrmgmt_thresh;
6134 else
6135 val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
6136 tw32(PCIE_PWR_MGMT_THRESH, val);
6137 }
6138
6139 return err;
6140}
6141
6142/* tp->lock must be held */
6143static u64 tg3_refclk_read(struct tg3 *tp, struct ptp_system_timestamp *sts)
6144{
6145 u64 stamp;
6146
6147 ptp_read_system_prets(sts);
6148 stamp = tr32(TG3_EAV_REF_CLCK_LSB);
6149 ptp_read_system_postts(sts);
6150 stamp |= (u64)tr32(TG3_EAV_REF_CLCK_MSB) << 32;
6151
6152 return stamp;
6153}
6154
6155/* tp->lock must be held */
6156static void tg3_refclk_write(struct tg3 *tp, u64 newval)
6157{
6158 u32 clock_ctl = tr32(TG3_EAV_REF_CLCK_CTL);
6159
6160 tw32(TG3_EAV_REF_CLCK_CTL, clock_ctl | TG3_EAV_REF_CLCK_CTL_STOP);
6161 tw32(TG3_EAV_REF_CLCK_LSB, newval & 0xffffffff);
6162 tw32(TG3_EAV_REF_CLCK_MSB, newval >> 32);
6163 tw32_f(TG3_EAV_REF_CLCK_CTL, clock_ctl | TG3_EAV_REF_CLCK_CTL_RESUME);
6164}
6165
6166static inline void tg3_full_lock(struct tg3 *tp, int irq_sync);
6167static inline void tg3_full_unlock(struct tg3 *tp);
6168static int tg3_get_ts_info(struct net_device *dev, struct ethtool_ts_info *info)
6169{
6170 struct tg3 *tp = netdev_priv(dev);
6171
6172 info->so_timestamping = SOF_TIMESTAMPING_TX_SOFTWARE |
6173 SOF_TIMESTAMPING_RX_SOFTWARE |
6174 SOF_TIMESTAMPING_SOFTWARE;
6175
6176 if (tg3_flag(tp, PTP_CAPABLE)) {
6177 info->so_timestamping |= SOF_TIMESTAMPING_TX_HARDWARE |
6178 SOF_TIMESTAMPING_RX_HARDWARE |
6179 SOF_TIMESTAMPING_RAW_HARDWARE;
6180 }
6181
6182 if (tp->ptp_clock)
6183 info->phc_index = ptp_clock_index(tp->ptp_clock);
6184 else
6185 info->phc_index = -1;
6186
6187 info->tx_types = (1 << HWTSTAMP_TX_OFF) | (1 << HWTSTAMP_TX_ON);
6188
6189 info->rx_filters = (1 << HWTSTAMP_FILTER_NONE) |
6190 (1 << HWTSTAMP_FILTER_PTP_V1_L4_EVENT) |
6191 (1 << HWTSTAMP_FILTER_PTP_V2_L2_EVENT) |
6192 (1 << HWTSTAMP_FILTER_PTP_V2_L4_EVENT);
6193 return 0;
6194}
6195
6196static int tg3_ptp_adjfreq(struct ptp_clock_info *ptp, s32 ppb)
6197{
6198 struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
6199 bool neg_adj = false;
6200 u32 correction = 0;
6201
6202 if (ppb < 0) {
6203 neg_adj = true;
6204 ppb = -ppb;
6205 }
6206
6207 /* Frequency adjustment is performed using hardware with a 24 bit
6208 * accumulator and a programmable correction value. On each clk, the
6209 * correction value gets added to the accumulator and when it
6210 * overflows, the time counter is incremented/decremented.
6211 *
6212 * So conversion from ppb to correction value is
6213 * ppb * (1 << 24) / 1000000000
6214 */
6215 correction = div_u64((u64)ppb * (1 << 24), 1000000000ULL) &
6216 TG3_EAV_REF_CLK_CORRECT_MASK;
6217
6218 tg3_full_lock(tp, 0);
6219
6220 if (correction)
6221 tw32(TG3_EAV_REF_CLK_CORRECT_CTL,
6222 TG3_EAV_REF_CLK_CORRECT_EN |
6223 (neg_adj ? TG3_EAV_REF_CLK_CORRECT_NEG : 0) | correction);
6224 else
6225 tw32(TG3_EAV_REF_CLK_CORRECT_CTL, 0);
6226
6227 tg3_full_unlock(tp);
6228
6229 return 0;
6230}
6231
6232static int tg3_ptp_adjtime(struct ptp_clock_info *ptp, s64 delta)
6233{
6234 struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
6235
6236 tg3_full_lock(tp, 0);
6237 tp->ptp_adjust += delta;
6238 tg3_full_unlock(tp);
6239
6240 return 0;
6241}
6242
6243static int tg3_ptp_gettimex(struct ptp_clock_info *ptp, struct timespec64 *ts,
6244 struct ptp_system_timestamp *sts)
6245{
6246 u64 ns;
6247 struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
6248
6249 tg3_full_lock(tp, 0);
6250 ns = tg3_refclk_read(tp, sts);
6251 ns += tp->ptp_adjust;
6252 tg3_full_unlock(tp);
6253
6254 *ts = ns_to_timespec64(ns);
6255
6256 return 0;
6257}
6258
6259static int tg3_ptp_settime(struct ptp_clock_info *ptp,
6260 const struct timespec64 *ts)
6261{
6262 u64 ns;
6263 struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
6264
6265 ns = timespec64_to_ns(ts);
6266
6267 tg3_full_lock(tp, 0);
6268 tg3_refclk_write(tp, ns);
6269 tp->ptp_adjust = 0;
6270 tg3_full_unlock(tp);
6271
6272 return 0;
6273}
6274
6275static int tg3_ptp_enable(struct ptp_clock_info *ptp,
6276 struct ptp_clock_request *rq, int on)
6277{
6278 struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
6279 u32 clock_ctl;
6280 int rval = 0;
6281
6282 switch (rq->type) {
6283 case PTP_CLK_REQ_PEROUT:
6284 /* Reject requests with unsupported flags */
6285 if (rq->perout.flags)
6286 return -EOPNOTSUPP;
6287
6288 if (rq->perout.index != 0)
6289 return -EINVAL;
6290
6291 tg3_full_lock(tp, 0);
6292 clock_ctl = tr32(TG3_EAV_REF_CLCK_CTL);
6293 clock_ctl &= ~TG3_EAV_CTL_TSYNC_GPIO_MASK;
6294
6295 if (on) {
6296 u64 nsec;
6297
6298 nsec = rq->perout.start.sec * 1000000000ULL +
6299 rq->perout.start.nsec;
6300
6301 if (rq->perout.period.sec || rq->perout.period.nsec) {
6302 netdev_warn(tp->dev,
6303 "Device supports only a one-shot timesync output, period must be 0\n");
6304 rval = -EINVAL;
6305 goto err_out;
6306 }
6307
6308 if (nsec & (1ULL << 63)) {
6309 netdev_warn(tp->dev,
6310 "Start value (nsec) is over limit. Maximum size of start is only 63 bits\n");
6311 rval = -EINVAL;
6312 goto err_out;
6313 }
6314
6315 tw32(TG3_EAV_WATCHDOG0_LSB, (nsec & 0xffffffff));
6316 tw32(TG3_EAV_WATCHDOG0_MSB,
6317 TG3_EAV_WATCHDOG0_EN |
6318 ((nsec >> 32) & TG3_EAV_WATCHDOG_MSB_MASK));
6319
6320 tw32(TG3_EAV_REF_CLCK_CTL,
6321 clock_ctl | TG3_EAV_CTL_TSYNC_WDOG0);
6322 } else {
6323 tw32(TG3_EAV_WATCHDOG0_MSB, 0);
6324 tw32(TG3_EAV_REF_CLCK_CTL, clock_ctl);
6325 }
6326
6327err_out:
6328 tg3_full_unlock(tp);
6329 return rval;
6330
6331 default:
6332 break;
6333 }
6334
6335 return -EOPNOTSUPP;
6336}
6337
6338static const struct ptp_clock_info tg3_ptp_caps = {
6339 .owner = THIS_MODULE,
6340 .name = "tg3 clock",
6341 .max_adj = 250000000,
6342 .n_alarm = 0,
6343 .n_ext_ts = 0,
6344 .n_per_out = 1,
6345 .n_pins = 0,
6346 .pps = 0,
6347 .adjfreq = tg3_ptp_adjfreq,
6348 .adjtime = tg3_ptp_adjtime,
6349 .gettimex64 = tg3_ptp_gettimex,
6350 .settime64 = tg3_ptp_settime,
6351 .enable = tg3_ptp_enable,
6352};
6353
6354static void tg3_hwclock_to_timestamp(struct tg3 *tp, u64 hwclock,
6355 struct skb_shared_hwtstamps *timestamp)
6356{
6357 memset(timestamp, 0, sizeof(struct skb_shared_hwtstamps));
6358 timestamp->hwtstamp = ns_to_ktime((hwclock & TG3_TSTAMP_MASK) +
6359 tp->ptp_adjust);
6360}
6361
6362/* tp->lock must be held */
6363static void tg3_ptp_init(struct tg3 *tp)
6364{
6365 if (!tg3_flag(tp, PTP_CAPABLE))
6366 return;
6367
6368 /* Initialize the hardware clock to the system time. */
6369 tg3_refclk_write(tp, ktime_to_ns(ktime_get_real()));
6370 tp->ptp_adjust = 0;
6371 tp->ptp_info = tg3_ptp_caps;
6372}
6373
6374/* tp->lock must be held */
6375static void tg3_ptp_resume(struct tg3 *tp)
6376{
6377 if (!tg3_flag(tp, PTP_CAPABLE))
6378 return;
6379
6380 tg3_refclk_write(tp, ktime_to_ns(ktime_get_real()) + tp->ptp_adjust);
6381 tp->ptp_adjust = 0;
6382}
6383
6384static void tg3_ptp_fini(struct tg3 *tp)
6385{
6386 if (!tg3_flag(tp, PTP_CAPABLE) || !tp->ptp_clock)
6387 return;
6388
6389 ptp_clock_unregister(tp->ptp_clock);
6390 tp->ptp_clock = NULL;
6391 tp->ptp_adjust = 0;
6392}
6393
6394static inline int tg3_irq_sync(struct tg3 *tp)
6395{
6396 return tp->irq_sync;
6397}
6398
6399static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
6400{
6401 int i;
6402
6403 dst = (u32 *)((u8 *)dst + off);
6404 for (i = 0; i < len; i += sizeof(u32))
6405 *dst++ = tr32(off + i);
6406}
6407
6408static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
6409{
6410 tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
6411 tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
6412 tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
6413 tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
6414 tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
6415 tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
6416 tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
6417 tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
6418 tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
6419 tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
6420 tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
6421 tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
6422 tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
6423 tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
6424 tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
6425 tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
6426 tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
6427 tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
6428 tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
6429
6430 if (tg3_flag(tp, SUPPORT_MSIX))
6431 tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
6432
6433 tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
6434 tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
6435 tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
6436 tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
6437 tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
6438 tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
6439 tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
6440 tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
6441
6442 if (!tg3_flag(tp, 5705_PLUS)) {
6443 tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
6444 tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
6445 tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
6446 }
6447
6448 tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
6449 tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
6450 tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
6451 tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
6452 tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
6453
6454 if (tg3_flag(tp, NVRAM))
6455 tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
6456}
6457
6458static void tg3_dump_state(struct tg3 *tp)
6459{
6460 int i;
6461 u32 *regs;
6462
6463 /* If it is a PCI error, all registers will be 0xffff,
6464 * we don't dump them out, just report the error and return
6465 */
6466 if (tp->pdev->error_state != pci_channel_io_normal) {
6467 netdev_err(tp->dev, "PCI channel ERROR!\n");
6468 return;
6469 }
6470
6471 regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
6472 if (!regs)
6473 return;
6474
6475 if (tg3_flag(tp, PCI_EXPRESS)) {
6476 /* Read up to but not including private PCI registers */
6477 for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
6478 regs[i / sizeof(u32)] = tr32(i);
6479 } else
6480 tg3_dump_legacy_regs(tp, regs);
6481
6482 for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
6483 if (!regs[i + 0] && !regs[i + 1] &&
6484 !regs[i + 2] && !regs[i + 3])
6485 continue;
6486
6487 netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
6488 i * 4,
6489 regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
6490 }
6491
6492 kfree(regs);
6493
6494 for (i = 0; i < tp->irq_cnt; i++) {
6495 struct tg3_napi *tnapi = &tp->napi[i];
6496
6497 /* SW status block */
6498 netdev_err(tp->dev,
6499 "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
6500 i,
6501 tnapi->hw_status->status,
6502 tnapi->hw_status->status_tag,
6503 tnapi->hw_status->rx_jumbo_consumer,
6504 tnapi->hw_status->rx_consumer,
6505 tnapi->hw_status->rx_mini_consumer,
6506 tnapi->hw_status->idx[0].rx_producer,
6507 tnapi->hw_status->idx[0].tx_consumer);
6508
6509 netdev_err(tp->dev,
6510 "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
6511 i,
6512 tnapi->last_tag, tnapi->last_irq_tag,
6513 tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
6514 tnapi->rx_rcb_ptr,
6515 tnapi->prodring.rx_std_prod_idx,
6516 tnapi->prodring.rx_std_cons_idx,
6517 tnapi->prodring.rx_jmb_prod_idx,
6518 tnapi->prodring.rx_jmb_cons_idx);
6519 }
6520}
6521
6522/* This is called whenever we suspect that the system chipset is re-
6523 * ordering the sequence of MMIO to the tx send mailbox. The symptom
6524 * is bogus tx completions. We try to recover by setting the
6525 * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
6526 * in the workqueue.
6527 */
6528static void tg3_tx_recover(struct tg3 *tp)
6529{
6530 BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
6531 tp->write32_tx_mbox == tg3_write_indirect_mbox);
6532
6533 netdev_warn(tp->dev,
6534 "The system may be re-ordering memory-mapped I/O "
6535 "cycles to the network device, attempting to recover. "
6536 "Please report the problem to the driver maintainer "
6537 "and include system chipset information.\n");
6538
6539 tg3_flag_set(tp, TX_RECOVERY_PENDING);
6540}
6541
6542static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
6543{
6544 /* Tell compiler to fetch tx indices from memory. */
6545 barrier();
6546 return tnapi->tx_pending -
6547 ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
6548}
6549
6550/* Tigon3 never reports partial packet sends. So we do not
6551 * need special logic to handle SKBs that have not had all
6552 * of their frags sent yet, like SunGEM does.
6553 */
6554static void tg3_tx(struct tg3_napi *tnapi)
6555{
6556 struct tg3 *tp = tnapi->tp;
6557 u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
6558 u32 sw_idx = tnapi->tx_cons;
6559 struct netdev_queue *txq;
6560 int index = tnapi - tp->napi;
6561 unsigned int pkts_compl = 0, bytes_compl = 0;
6562
6563 if (tg3_flag(tp, ENABLE_TSS))
6564 index--;
6565
6566 txq = netdev_get_tx_queue(tp->dev, index);
6567
6568 while (sw_idx != hw_idx) {
6569 struct tg3_tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
6570 struct sk_buff *skb = ri->skb;
6571 int i, tx_bug = 0;
6572
6573 if (unlikely(skb == NULL)) {
6574 tg3_tx_recover(tp);
6575 return;
6576 }
6577
6578 if (tnapi->tx_ring[sw_idx].len_flags & TXD_FLAG_HWTSTAMP) {
6579 struct skb_shared_hwtstamps timestamp;
6580 u64 hwclock = tr32(TG3_TX_TSTAMP_LSB);
6581 hwclock |= (u64)tr32(TG3_TX_TSTAMP_MSB) << 32;
6582
6583 tg3_hwclock_to_timestamp(tp, hwclock, &timestamp);
6584
6585 skb_tstamp_tx(skb, &timestamp);
6586 }
6587
6588 pci_unmap_single(tp->pdev,
6589 dma_unmap_addr(ri, mapping),
6590 skb_headlen(skb),
6591 PCI_DMA_TODEVICE);
6592
6593 ri->skb = NULL;
6594
6595 while (ri->fragmented) {
6596 ri->fragmented = false;
6597 sw_idx = NEXT_TX(sw_idx);
6598 ri = &tnapi->tx_buffers[sw_idx];
6599 }
6600
6601 sw_idx = NEXT_TX(sw_idx);
6602
6603 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
6604 ri = &tnapi->tx_buffers[sw_idx];
6605 if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
6606 tx_bug = 1;
6607
6608 pci_unmap_page(tp->pdev,
6609 dma_unmap_addr(ri, mapping),
6610 skb_frag_size(&skb_shinfo(skb)->frags[i]),
6611 PCI_DMA_TODEVICE);
6612
6613 while (ri->fragmented) {
6614 ri->fragmented = false;
6615 sw_idx = NEXT_TX(sw_idx);
6616 ri = &tnapi->tx_buffers[sw_idx];
6617 }
6618
6619 sw_idx = NEXT_TX(sw_idx);
6620 }
6621
6622 pkts_compl++;
6623 bytes_compl += skb->len;
6624
6625 dev_consume_skb_any(skb);
6626
6627 if (unlikely(tx_bug)) {
6628 tg3_tx_recover(tp);
6629 return;
6630 }
6631 }
6632
6633 netdev_tx_completed_queue(txq, pkts_compl, bytes_compl);
6634
6635 tnapi->tx_cons = sw_idx;
6636
6637 /* Need to make the tx_cons update visible to tg3_start_xmit()
6638 * before checking for netif_queue_stopped(). Without the
6639 * memory barrier, there is a small possibility that tg3_start_xmit()
6640 * will miss it and cause the queue to be stopped forever.
6641 */
6642 smp_mb();
6643
6644 if (unlikely(netif_tx_queue_stopped(txq) &&
6645 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
6646 __netif_tx_lock(txq, smp_processor_id());
6647 if (netif_tx_queue_stopped(txq) &&
6648 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
6649 netif_tx_wake_queue(txq);
6650 __netif_tx_unlock(txq);
6651 }
6652}
6653
6654static void tg3_frag_free(bool is_frag, void *data)
6655{
6656 if (is_frag)
6657 skb_free_frag(data);
6658 else
6659 kfree(data);
6660}
6661
6662static void tg3_rx_data_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
6663{
6664 unsigned int skb_size = SKB_DATA_ALIGN(map_sz + TG3_RX_OFFSET(tp)) +
6665 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
6666
6667 if (!ri->data)
6668 return;
6669
6670 pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
6671 map_sz, PCI_DMA_FROMDEVICE);
6672 tg3_frag_free(skb_size <= PAGE_SIZE, ri->data);
6673 ri->data = NULL;
6674}
6675
6676
6677/* Returns size of skb allocated or < 0 on error.
6678 *
6679 * We only need to fill in the address because the other members
6680 * of the RX descriptor are invariant, see tg3_init_rings.
6681 *
6682 * Note the purposeful assymetry of cpu vs. chip accesses. For
6683 * posting buffers we only dirty the first cache line of the RX
6684 * descriptor (containing the address). Whereas for the RX status
6685 * buffers the cpu only reads the last cacheline of the RX descriptor
6686 * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
6687 */
6688static int tg3_alloc_rx_data(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
6689 u32 opaque_key, u32 dest_idx_unmasked,
6690 unsigned int *frag_size)
6691{
6692 struct tg3_rx_buffer_desc *desc;
6693 struct ring_info *map;
6694 u8 *data;
6695 dma_addr_t mapping;
6696 int skb_size, data_size, dest_idx;
6697
6698 switch (opaque_key) {
6699 case RXD_OPAQUE_RING_STD:
6700 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
6701 desc = &tpr->rx_std[dest_idx];
6702 map = &tpr->rx_std_buffers[dest_idx];
6703 data_size = tp->rx_pkt_map_sz;
6704 break;
6705
6706 case RXD_OPAQUE_RING_JUMBO:
6707 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
6708 desc = &tpr->rx_jmb[dest_idx].std;
6709 map = &tpr->rx_jmb_buffers[dest_idx];
6710 data_size = TG3_RX_JMB_MAP_SZ;
6711 break;
6712
6713 default:
6714 return -EINVAL;
6715 }
6716
6717 /* Do not overwrite any of the map or rp information
6718 * until we are sure we can commit to a new buffer.
6719 *
6720 * Callers depend upon this behavior and assume that
6721 * we leave everything unchanged if we fail.
6722 */
6723 skb_size = SKB_DATA_ALIGN(data_size + TG3_RX_OFFSET(tp)) +
6724 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
6725 if (skb_size <= PAGE_SIZE) {
6726 data = napi_alloc_frag(skb_size);
6727 *frag_size = skb_size;
6728 } else {
6729 data = kmalloc(skb_size, GFP_ATOMIC);
6730 *frag_size = 0;
6731 }
6732 if (!data)
6733 return -ENOMEM;
6734
6735 mapping = pci_map_single(tp->pdev,
6736 data + TG3_RX_OFFSET(tp),
6737 data_size,
6738 PCI_DMA_FROMDEVICE);
6739 if (unlikely(pci_dma_mapping_error(tp->pdev, mapping))) {
6740 tg3_frag_free(skb_size <= PAGE_SIZE, data);
6741 return -EIO;
6742 }
6743
6744 map->data = data;
6745 dma_unmap_addr_set(map, mapping, mapping);
6746
6747 desc->addr_hi = ((u64)mapping >> 32);
6748 desc->addr_lo = ((u64)mapping & 0xffffffff);
6749
6750 return data_size;
6751}
6752
6753/* We only need to move over in the address because the other
6754 * members of the RX descriptor are invariant. See notes above
6755 * tg3_alloc_rx_data for full details.
6756 */
6757static void tg3_recycle_rx(struct tg3_napi *tnapi,
6758 struct tg3_rx_prodring_set *dpr,
6759 u32 opaque_key, int src_idx,
6760 u32 dest_idx_unmasked)
6761{
6762 struct tg3 *tp = tnapi->tp;
6763 struct tg3_rx_buffer_desc *src_desc, *dest_desc;
6764 struct ring_info *src_map, *dest_map;
6765 struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
6766 int dest_idx;
6767
6768 switch (opaque_key) {
6769 case RXD_OPAQUE_RING_STD:
6770 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
6771 dest_desc = &dpr->rx_std[dest_idx];
6772 dest_map = &dpr->rx_std_buffers[dest_idx];
6773 src_desc = &spr->rx_std[src_idx];
6774 src_map = &spr->rx_std_buffers[src_idx];
6775 break;
6776
6777 case RXD_OPAQUE_RING_JUMBO:
6778 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
6779 dest_desc = &dpr->rx_jmb[dest_idx].std;
6780 dest_map = &dpr->rx_jmb_buffers[dest_idx];
6781 src_desc = &spr->rx_jmb[src_idx].std;
6782 src_map = &spr->rx_jmb_buffers[src_idx];
6783 break;
6784
6785 default:
6786 return;
6787 }
6788
6789 dest_map->data = src_map->data;
6790 dma_unmap_addr_set(dest_map, mapping,
6791 dma_unmap_addr(src_map, mapping));
6792 dest_desc->addr_hi = src_desc->addr_hi;
6793 dest_desc->addr_lo = src_desc->addr_lo;
6794
6795 /* Ensure that the update to the skb happens after the physical
6796 * addresses have been transferred to the new BD location.
6797 */
6798 smp_wmb();
6799
6800 src_map->data = NULL;
6801}
6802
6803/* The RX ring scheme is composed of multiple rings which post fresh
6804 * buffers to the chip, and one special ring the chip uses to report
6805 * status back to the host.
6806 *
6807 * The special ring reports the status of received packets to the
6808 * host. The chip does not write into the original descriptor the
6809 * RX buffer was obtained from. The chip simply takes the original
6810 * descriptor as provided by the host, updates the status and length
6811 * field, then writes this into the next status ring entry.
6812 *
6813 * Each ring the host uses to post buffers to the chip is described
6814 * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
6815 * it is first placed into the on-chip ram. When the packet's length
6816 * is known, it walks down the TG3_BDINFO entries to select the ring.
6817 * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
6818 * which is within the range of the new packet's length is chosen.
6819 *
6820 * The "separate ring for rx status" scheme may sound queer, but it makes
6821 * sense from a cache coherency perspective. If only the host writes
6822 * to the buffer post rings, and only the chip writes to the rx status
6823 * rings, then cache lines never move beyond shared-modified state.
6824 * If both the host and chip were to write into the same ring, cache line
6825 * eviction could occur since both entities want it in an exclusive state.
6826 */
6827static int tg3_rx(struct tg3_napi *tnapi, int budget)
6828{
6829 struct tg3 *tp = tnapi->tp;
6830 u32 work_mask, rx_std_posted = 0;
6831 u32 std_prod_idx, jmb_prod_idx;
6832 u32 sw_idx = tnapi->rx_rcb_ptr;
6833 u16 hw_idx;
6834 int received;
6835 struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
6836
6837 hw_idx = *(tnapi->rx_rcb_prod_idx);
6838 /*
6839 * We need to order the read of hw_idx and the read of
6840 * the opaque cookie.
6841 */
6842 rmb();
6843 work_mask = 0;
6844 received = 0;
6845 std_prod_idx = tpr->rx_std_prod_idx;
6846 jmb_prod_idx = tpr->rx_jmb_prod_idx;
6847 while (sw_idx != hw_idx && budget > 0) {
6848 struct ring_info *ri;
6849 struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
6850 unsigned int len;
6851 struct sk_buff *skb;
6852 dma_addr_t dma_addr;
6853 u32 opaque_key, desc_idx, *post_ptr;
6854 u8 *data;
6855 u64 tstamp = 0;
6856
6857 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
6858 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
6859 if (opaque_key == RXD_OPAQUE_RING_STD) {
6860 ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
6861 dma_addr = dma_unmap_addr(ri, mapping);
6862 data = ri->data;
6863 post_ptr = &std_prod_idx;
6864 rx_std_posted++;
6865 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
6866 ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
6867 dma_addr = dma_unmap_addr(ri, mapping);
6868 data = ri->data;
6869 post_ptr = &jmb_prod_idx;
6870 } else
6871 goto next_pkt_nopost;
6872
6873 work_mask |= opaque_key;
6874
6875 if (desc->err_vlan & RXD_ERR_MASK) {
6876 drop_it:
6877 tg3_recycle_rx(tnapi, tpr, opaque_key,
6878 desc_idx, *post_ptr);
6879 drop_it_no_recycle:
6880 /* Other statistics kept track of by card. */
6881 tnapi->rx_dropped++;
6882 goto next_pkt;
6883 }
6884
6885 prefetch(data + TG3_RX_OFFSET(tp));
6886 len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
6887 ETH_FCS_LEN;
6888
6889 if ((desc->type_flags & RXD_FLAG_PTPSTAT_MASK) ==
6890 RXD_FLAG_PTPSTAT_PTPV1 ||
6891 (desc->type_flags & RXD_FLAG_PTPSTAT_MASK) ==
6892 RXD_FLAG_PTPSTAT_PTPV2) {
6893 tstamp = tr32(TG3_RX_TSTAMP_LSB);
6894 tstamp |= (u64)tr32(TG3_RX_TSTAMP_MSB) << 32;
6895 }
6896
6897 if (len > TG3_RX_COPY_THRESH(tp)) {
6898 int skb_size;
6899 unsigned int frag_size;
6900
6901 skb_size = tg3_alloc_rx_data(tp, tpr, opaque_key,
6902 *post_ptr, &frag_size);
6903 if (skb_size < 0)
6904 goto drop_it;
6905
6906 pci_unmap_single(tp->pdev, dma_addr, skb_size,
6907 PCI_DMA_FROMDEVICE);
6908
6909 /* Ensure that the update to the data happens
6910 * after the usage of the old DMA mapping.
6911 */
6912 smp_wmb();
6913
6914 ri->data = NULL;
6915
6916 skb = build_skb(data, frag_size);
6917 if (!skb) {
6918 tg3_frag_free(frag_size != 0, data);
6919 goto drop_it_no_recycle;
6920 }
6921 skb_reserve(skb, TG3_RX_OFFSET(tp));
6922 } else {
6923 tg3_recycle_rx(tnapi, tpr, opaque_key,
6924 desc_idx, *post_ptr);
6925
6926 skb = netdev_alloc_skb(tp->dev,
6927 len + TG3_RAW_IP_ALIGN);
6928 if (skb == NULL)
6929 goto drop_it_no_recycle;
6930
6931 skb_reserve(skb, TG3_RAW_IP_ALIGN);
6932 pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
6933 memcpy(skb->data,
6934 data + TG3_RX_OFFSET(tp),
6935 len);
6936 pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
6937 }
6938
6939 skb_put(skb, len);
6940 if (tstamp)
6941 tg3_hwclock_to_timestamp(tp, tstamp,
6942 skb_hwtstamps(skb));
6943
6944 if ((tp->dev->features & NETIF_F_RXCSUM) &&
6945 (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
6946 (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
6947 >> RXD_TCPCSUM_SHIFT) == 0xffff))
6948 skb->ip_summed = CHECKSUM_UNNECESSARY;
6949 else
6950 skb_checksum_none_assert(skb);
6951
6952 skb->protocol = eth_type_trans(skb, tp->dev);
6953
6954 if (len > (tp->dev->mtu + ETH_HLEN) &&
6955 skb->protocol != htons(ETH_P_8021Q) &&
6956 skb->protocol != htons(ETH_P_8021AD)) {
6957 dev_kfree_skb_any(skb);
6958 goto drop_it_no_recycle;
6959 }
6960
6961 if (desc->type_flags & RXD_FLAG_VLAN &&
6962 !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
6963 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q),
6964 desc->err_vlan & RXD_VLAN_MASK);
6965
6966 napi_gro_receive(&tnapi->napi, skb);
6967
6968 received++;
6969 budget--;
6970
6971next_pkt:
6972 (*post_ptr)++;
6973
6974 if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
6975 tpr->rx_std_prod_idx = std_prod_idx &
6976 tp->rx_std_ring_mask;
6977 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
6978 tpr->rx_std_prod_idx);
6979 work_mask &= ~RXD_OPAQUE_RING_STD;
6980 rx_std_posted = 0;
6981 }
6982next_pkt_nopost:
6983 sw_idx++;
6984 sw_idx &= tp->rx_ret_ring_mask;
6985
6986 /* Refresh hw_idx to see if there is new work */
6987 if (sw_idx == hw_idx) {
6988 hw_idx = *(tnapi->rx_rcb_prod_idx);
6989 rmb();
6990 }
6991 }
6992
6993 /* ACK the status ring. */
6994 tnapi->rx_rcb_ptr = sw_idx;
6995 tw32_rx_mbox(tnapi->consmbox, sw_idx);
6996
6997 /* Refill RX ring(s). */
6998 if (!tg3_flag(tp, ENABLE_RSS)) {
6999 /* Sync BD data before updating mailbox */
7000 wmb();
7001
7002 if (work_mask & RXD_OPAQUE_RING_STD) {
7003 tpr->rx_std_prod_idx = std_prod_idx &
7004 tp->rx_std_ring_mask;
7005 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
7006 tpr->rx_std_prod_idx);
7007 }
7008 if (work_mask & RXD_OPAQUE_RING_JUMBO) {
7009 tpr->rx_jmb_prod_idx = jmb_prod_idx &
7010 tp->rx_jmb_ring_mask;
7011 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
7012 tpr->rx_jmb_prod_idx);
7013 }
7014 } else if (work_mask) {
7015 /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
7016 * updated before the producer indices can be updated.
7017 */
7018 smp_wmb();
7019
7020 tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
7021 tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
7022
7023 if (tnapi != &tp->napi[1]) {
7024 tp->rx_refill = true;
7025 napi_schedule(&tp->napi[1].napi);
7026 }
7027 }
7028
7029 return received;
7030}
7031
7032static void tg3_poll_link(struct tg3 *tp)
7033{
7034 /* handle link change and other phy events */
7035 if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
7036 struct tg3_hw_status *sblk = tp->napi[0].hw_status;
7037
7038 if (sblk->status & SD_STATUS_LINK_CHG) {
7039 sblk->status = SD_STATUS_UPDATED |
7040 (sblk->status & ~SD_STATUS_LINK_CHG);
7041 spin_lock(&tp->lock);
7042 if (tg3_flag(tp, USE_PHYLIB)) {
7043 tw32_f(MAC_STATUS,
7044 (MAC_STATUS_SYNC_CHANGED |
7045 MAC_STATUS_CFG_CHANGED |
7046 MAC_STATUS_MI_COMPLETION |
7047 MAC_STATUS_LNKSTATE_CHANGED));
7048 udelay(40);
7049 } else
7050 tg3_setup_phy(tp, false);
7051 spin_unlock(&tp->lock);
7052 }
7053 }
7054}
7055
7056static int tg3_rx_prodring_xfer(struct tg3 *tp,
7057 struct tg3_rx_prodring_set *dpr,
7058 struct tg3_rx_prodring_set *spr)
7059{
7060 u32 si, di, cpycnt, src_prod_idx;
7061 int i, err = 0;
7062
7063 while (1) {
7064 src_prod_idx = spr->rx_std_prod_idx;
7065
7066 /* Make sure updates to the rx_std_buffers[] entries and the
7067 * standard producer index are seen in the correct order.
7068 */
7069 smp_rmb();
7070
7071 if (spr->rx_std_cons_idx == src_prod_idx)
7072 break;
7073
7074 if (spr->rx_std_cons_idx < src_prod_idx)
7075 cpycnt = src_prod_idx - spr->rx_std_cons_idx;
7076 else
7077 cpycnt = tp->rx_std_ring_mask + 1 -
7078 spr->rx_std_cons_idx;
7079
7080 cpycnt = min(cpycnt,
7081 tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
7082
7083 si = spr->rx_std_cons_idx;
7084 di = dpr->rx_std_prod_idx;
7085
7086 for (i = di; i < di + cpycnt; i++) {
7087 if (dpr->rx_std_buffers[i].data) {
7088 cpycnt = i - di;
7089 err = -ENOSPC;
7090 break;
7091 }
7092 }
7093
7094 if (!cpycnt)
7095 break;
7096
7097 /* Ensure that updates to the rx_std_buffers ring and the
7098 * shadowed hardware producer ring from tg3_recycle_skb() are
7099 * ordered correctly WRT the skb check above.
7100 */
7101 smp_rmb();
7102
7103 memcpy(&dpr->rx_std_buffers[di],
7104 &spr->rx_std_buffers[si],
7105 cpycnt * sizeof(struct ring_info));
7106
7107 for (i = 0; i < cpycnt; i++, di++, si++) {
7108 struct tg3_rx_buffer_desc *sbd, *dbd;
7109 sbd = &spr->rx_std[si];
7110 dbd = &dpr->rx_std[di];
7111 dbd->addr_hi = sbd->addr_hi;
7112 dbd->addr_lo = sbd->addr_lo;
7113 }
7114
7115 spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
7116 tp->rx_std_ring_mask;
7117 dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
7118 tp->rx_std_ring_mask;
7119 }
7120
7121 while (1) {
7122 src_prod_idx = spr->rx_jmb_prod_idx;
7123
7124 /* Make sure updates to the rx_jmb_buffers[] entries and
7125 * the jumbo producer index are seen in the correct order.
7126 */
7127 smp_rmb();
7128
7129 if (spr->rx_jmb_cons_idx == src_prod_idx)
7130 break;
7131
7132 if (spr->rx_jmb_cons_idx < src_prod_idx)
7133 cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
7134 else
7135 cpycnt = tp->rx_jmb_ring_mask + 1 -
7136 spr->rx_jmb_cons_idx;
7137
7138 cpycnt = min(cpycnt,
7139 tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
7140
7141 si = spr->rx_jmb_cons_idx;
7142 di = dpr->rx_jmb_prod_idx;
7143
7144 for (i = di; i < di + cpycnt; i++) {
7145 if (dpr->rx_jmb_buffers[i].data) {
7146 cpycnt = i - di;
7147 err = -ENOSPC;
7148 break;
7149 }
7150 }
7151
7152 if (!cpycnt)
7153 break;
7154
7155 /* Ensure that updates to the rx_jmb_buffers ring and the
7156 * shadowed hardware producer ring from tg3_recycle_skb() are
7157 * ordered correctly WRT the skb check above.
7158 */
7159 smp_rmb();
7160
7161 memcpy(&dpr->rx_jmb_buffers[di],
7162 &spr->rx_jmb_buffers[si],
7163 cpycnt * sizeof(struct ring_info));
7164
7165 for (i = 0; i < cpycnt; i++, di++, si++) {
7166 struct tg3_rx_buffer_desc *sbd, *dbd;
7167 sbd = &spr->rx_jmb[si].std;
7168 dbd = &dpr->rx_jmb[di].std;
7169 dbd->addr_hi = sbd->addr_hi;
7170 dbd->addr_lo = sbd->addr_lo;
7171 }
7172
7173 spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
7174 tp->rx_jmb_ring_mask;
7175 dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
7176 tp->rx_jmb_ring_mask;
7177 }
7178
7179 return err;
7180}
7181
7182static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
7183{
7184 struct tg3 *tp = tnapi->tp;
7185
7186 /* run TX completion thread */
7187 if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
7188 tg3_tx(tnapi);
7189 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
7190 return work_done;
7191 }
7192
7193 if (!tnapi->rx_rcb_prod_idx)
7194 return work_done;
7195
7196 /* run RX thread, within the bounds set by NAPI.
7197 * All RX "locking" is done by ensuring outside
7198 * code synchronizes with tg3->napi.poll()
7199 */
7200 if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
7201 work_done += tg3_rx(tnapi, budget - work_done);
7202
7203 if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
7204 struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
7205 int i, err = 0;
7206 u32 std_prod_idx = dpr->rx_std_prod_idx;
7207 u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
7208
7209 tp->rx_refill = false;
7210 for (i = 1; i <= tp->rxq_cnt; i++)
7211 err |= tg3_rx_prodring_xfer(tp, dpr,
7212 &tp->napi[i].prodring);
7213
7214 wmb();
7215
7216 if (std_prod_idx != dpr->rx_std_prod_idx)
7217 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
7218 dpr->rx_std_prod_idx);
7219
7220 if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
7221 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
7222 dpr->rx_jmb_prod_idx);
7223
7224 if (err)
7225 tw32_f(HOSTCC_MODE, tp->coal_now);
7226 }
7227
7228 return work_done;
7229}
7230
7231static inline void tg3_reset_task_schedule(struct tg3 *tp)
7232{
7233 if (!test_and_set_bit(TG3_FLAG_RESET_TASK_PENDING, tp->tg3_flags))
7234 schedule_work(&tp->reset_task);
7235}
7236
7237static inline void tg3_reset_task_cancel(struct tg3 *tp)
7238{
7239 if (test_and_clear_bit(TG3_FLAG_RESET_TASK_PENDING, tp->tg3_flags))
7240 cancel_work_sync(&tp->reset_task);
7241 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
7242}
7243
7244static int tg3_poll_msix(struct napi_struct *napi, int budget)
7245{
7246 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
7247 struct tg3 *tp = tnapi->tp;
7248 int work_done = 0;
7249 struct tg3_hw_status *sblk = tnapi->hw_status;
7250
7251 while (1) {
7252 work_done = tg3_poll_work(tnapi, work_done, budget);
7253
7254 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
7255 goto tx_recovery;
7256
7257 if (unlikely(work_done >= budget))
7258 break;
7259
7260 /* tp->last_tag is used in tg3_int_reenable() below
7261 * to tell the hw how much work has been processed,
7262 * so we must read it before checking for more work.
7263 */
7264 tnapi->last_tag = sblk->status_tag;
7265 tnapi->last_irq_tag = tnapi->last_tag;
7266 rmb();
7267
7268 /* check for RX/TX work to do */
7269 if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
7270 *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
7271
7272 /* This test here is not race free, but will reduce
7273 * the number of interrupts by looping again.
7274 */
7275 if (tnapi == &tp->napi[1] && tp->rx_refill)
7276 continue;
7277
7278 napi_complete_done(napi, work_done);
7279 /* Reenable interrupts. */
7280 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
7281
7282 /* This test here is synchronized by napi_schedule()
7283 * and napi_complete() to close the race condition.
7284 */
7285 if (unlikely(tnapi == &tp->napi[1] && tp->rx_refill)) {
7286 tw32(HOSTCC_MODE, tp->coalesce_mode |
7287 HOSTCC_MODE_ENABLE |
7288 tnapi->coal_now);
7289 }
7290 break;
7291 }
7292 }
7293
7294 tg3_send_ape_heartbeat(tp, TG3_APE_HB_INTERVAL << 1);
7295 return work_done;
7296
7297tx_recovery:
7298 /* work_done is guaranteed to be less than budget. */
7299 napi_complete(napi);
7300 tg3_reset_task_schedule(tp);
7301 return work_done;
7302}
7303
7304static void tg3_process_error(struct tg3 *tp)
7305{
7306 u32 val;
7307 bool real_error = false;
7308
7309 if (tg3_flag(tp, ERROR_PROCESSED))
7310 return;
7311
7312 /* Check Flow Attention register */
7313 val = tr32(HOSTCC_FLOW_ATTN);
7314 if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
7315 netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
7316 real_error = true;
7317 }
7318
7319 if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
7320 netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
7321 real_error = true;
7322 }
7323
7324 if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
7325 netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
7326 real_error = true;
7327 }
7328
7329 if (!real_error)
7330 return;
7331
7332 tg3_dump_state(tp);
7333
7334 tg3_flag_set(tp, ERROR_PROCESSED);
7335 tg3_reset_task_schedule(tp);
7336}
7337
7338static int tg3_poll(struct napi_struct *napi, int budget)
7339{
7340 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
7341 struct tg3 *tp = tnapi->tp;
7342 int work_done = 0;
7343 struct tg3_hw_status *sblk = tnapi->hw_status;
7344
7345 while (1) {
7346 if (sblk->status & SD_STATUS_ERROR)
7347 tg3_process_error(tp);
7348
7349 tg3_poll_link(tp);
7350
7351 work_done = tg3_poll_work(tnapi, work_done, budget);
7352
7353 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
7354 goto tx_recovery;
7355
7356 if (unlikely(work_done >= budget))
7357 break;
7358
7359 if (tg3_flag(tp, TAGGED_STATUS)) {
7360 /* tp->last_tag is used in tg3_int_reenable() below
7361 * to tell the hw how much work has been processed,
7362 * so we must read it before checking for more work.
7363 */
7364 tnapi->last_tag = sblk->status_tag;
7365 tnapi->last_irq_tag = tnapi->last_tag;
7366 rmb();
7367 } else
7368 sblk->status &= ~SD_STATUS_UPDATED;
7369
7370 if (likely(!tg3_has_work(tnapi))) {
7371 napi_complete_done(napi, work_done);
7372 tg3_int_reenable(tnapi);
7373 break;
7374 }
7375 }
7376
7377 tg3_send_ape_heartbeat(tp, TG3_APE_HB_INTERVAL << 1);
7378 return work_done;
7379
7380tx_recovery:
7381 /* work_done is guaranteed to be less than budget. */
7382 napi_complete(napi);
7383 tg3_reset_task_schedule(tp);
7384 return work_done;
7385}
7386
7387static void tg3_napi_disable(struct tg3 *tp)
7388{
7389 int i;
7390
7391 for (i = tp->irq_cnt - 1; i >= 0; i--)
7392 napi_disable(&tp->napi[i].napi);
7393}
7394
7395static void tg3_napi_enable(struct tg3 *tp)
7396{
7397 int i;
7398
7399 for (i = 0; i < tp->irq_cnt; i++)
7400 napi_enable(&tp->napi[i].napi);
7401}
7402
7403static void tg3_napi_init(struct tg3 *tp)
7404{
7405 int i;
7406
7407 netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
7408 for (i = 1; i < tp->irq_cnt; i++)
7409 netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
7410}
7411
7412static void tg3_napi_fini(struct tg3 *tp)
7413{
7414 int i;
7415
7416 for (i = 0; i < tp->irq_cnt; i++)
7417 netif_napi_del(&tp->napi[i].napi);
7418}
7419
7420static inline void tg3_netif_stop(struct tg3 *tp)
7421{
7422 netif_trans_update(tp->dev); /* prevent tx timeout */
7423 tg3_napi_disable(tp);
7424 netif_carrier_off(tp->dev);
7425 netif_tx_disable(tp->dev);
7426}
7427
7428/* tp->lock must be held */
7429static inline void tg3_netif_start(struct tg3 *tp)
7430{
7431 tg3_ptp_resume(tp);
7432
7433 /* NOTE: unconditional netif_tx_wake_all_queues is only
7434 * appropriate so long as all callers are assured to
7435 * have free tx slots (such as after tg3_init_hw)
7436 */
7437 netif_tx_wake_all_queues(tp->dev);
7438
7439 if (tp->link_up)
7440 netif_carrier_on(tp->dev);
7441
7442 tg3_napi_enable(tp);
7443 tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
7444 tg3_enable_ints(tp);
7445}
7446
7447static void tg3_irq_quiesce(struct tg3 *tp)
7448 __releases(tp->lock)
7449 __acquires(tp->lock)
7450{
7451 int i;
7452
7453 BUG_ON(tp->irq_sync);
7454
7455 tp->irq_sync = 1;
7456 smp_mb();
7457
7458 spin_unlock_bh(&tp->lock);
7459
7460 for (i = 0; i < tp->irq_cnt; i++)
7461 synchronize_irq(tp->napi[i].irq_vec);
7462
7463 spin_lock_bh(&tp->lock);
7464}
7465
7466/* Fully shutdown all tg3 driver activity elsewhere in the system.
7467 * If irq_sync is non-zero, then the IRQ handler must be synchronized
7468 * with as well. Most of the time, this is not necessary except when
7469 * shutting down the device.
7470 */
7471static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
7472{
7473 spin_lock_bh(&tp->lock);
7474 if (irq_sync)
7475 tg3_irq_quiesce(tp);
7476}
7477
7478static inline void tg3_full_unlock(struct tg3 *tp)
7479{
7480 spin_unlock_bh(&tp->lock);
7481}
7482
7483/* One-shot MSI handler - Chip automatically disables interrupt
7484 * after sending MSI so driver doesn't have to do it.
7485 */
7486static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
7487{
7488 struct tg3_napi *tnapi = dev_id;
7489 struct tg3 *tp = tnapi->tp;
7490
7491 prefetch(tnapi->hw_status);
7492 if (tnapi->rx_rcb)
7493 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
7494
7495 if (likely(!tg3_irq_sync(tp)))
7496 napi_schedule(&tnapi->napi);
7497
7498 return IRQ_HANDLED;
7499}
7500
7501/* MSI ISR - No need to check for interrupt sharing and no need to
7502 * flush status block and interrupt mailbox. PCI ordering rules
7503 * guarantee that MSI will arrive after the status block.
7504 */
7505static irqreturn_t tg3_msi(int irq, void *dev_id)
7506{
7507 struct tg3_napi *tnapi = dev_id;
7508 struct tg3 *tp = tnapi->tp;
7509
7510 prefetch(tnapi->hw_status);
7511 if (tnapi->rx_rcb)
7512 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
7513 /*
7514 * Writing any value to intr-mbox-0 clears PCI INTA# and
7515 * chip-internal interrupt pending events.
7516 * Writing non-zero to intr-mbox-0 additional tells the
7517 * NIC to stop sending us irqs, engaging "in-intr-handler"
7518 * event coalescing.
7519 */
7520 tw32_mailbox(tnapi->int_mbox, 0x00000001);
7521 if (likely(!tg3_irq_sync(tp)))
7522 napi_schedule(&tnapi->napi);
7523
7524 return IRQ_RETVAL(1);
7525}
7526
7527static irqreturn_t tg3_interrupt(int irq, void *dev_id)
7528{
7529 struct tg3_napi *tnapi = dev_id;
7530 struct tg3 *tp = tnapi->tp;
7531 struct tg3_hw_status *sblk = tnapi->hw_status;
7532 unsigned int handled = 1;
7533
7534 /* In INTx mode, it is possible for the interrupt to arrive at
7535 * the CPU before the status block posted prior to the interrupt.
7536 * Reading the PCI State register will confirm whether the
7537 * interrupt is ours and will flush the status block.
7538 */
7539 if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
7540 if (tg3_flag(tp, CHIP_RESETTING) ||
7541 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
7542 handled = 0;
7543 goto out;
7544 }
7545 }
7546
7547 /*
7548 * Writing any value to intr-mbox-0 clears PCI INTA# and
7549 * chip-internal interrupt pending events.
7550 * Writing non-zero to intr-mbox-0 additional tells the
7551 * NIC to stop sending us irqs, engaging "in-intr-handler"
7552 * event coalescing.
7553 *
7554 * Flush the mailbox to de-assert the IRQ immediately to prevent
7555 * spurious interrupts. The flush impacts performance but
7556 * excessive spurious interrupts can be worse in some cases.
7557 */
7558 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
7559 if (tg3_irq_sync(tp))
7560 goto out;
7561 sblk->status &= ~SD_STATUS_UPDATED;
7562 if (likely(tg3_has_work(tnapi))) {
7563 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
7564 napi_schedule(&tnapi->napi);
7565 } else {
7566 /* No work, shared interrupt perhaps? re-enable
7567 * interrupts, and flush that PCI write
7568 */
7569 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
7570 0x00000000);
7571 }
7572out:
7573 return IRQ_RETVAL(handled);
7574}
7575
7576static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
7577{
7578 struct tg3_napi *tnapi = dev_id;
7579 struct tg3 *tp = tnapi->tp;
7580 struct tg3_hw_status *sblk = tnapi->hw_status;
7581 unsigned int handled = 1;
7582
7583 /* In INTx mode, it is possible for the interrupt to arrive at
7584 * the CPU before the status block posted prior to the interrupt.
7585 * Reading the PCI State register will confirm whether the
7586 * interrupt is ours and will flush the status block.
7587 */
7588 if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
7589 if (tg3_flag(tp, CHIP_RESETTING) ||
7590 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
7591 handled = 0;
7592 goto out;
7593 }
7594 }
7595
7596 /*
7597 * writing any value to intr-mbox-0 clears PCI INTA# and
7598 * chip-internal interrupt pending events.
7599 * writing non-zero to intr-mbox-0 additional tells the
7600 * NIC to stop sending us irqs, engaging "in-intr-handler"
7601 * event coalescing.
7602 *
7603 * Flush the mailbox to de-assert the IRQ immediately to prevent
7604 * spurious interrupts. The flush impacts performance but
7605 * excessive spurious interrupts can be worse in some cases.
7606 */
7607 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
7608
7609 /*
7610 * In a shared interrupt configuration, sometimes other devices'
7611 * interrupts will scream. We record the current status tag here
7612 * so that the above check can report that the screaming interrupts
7613 * are unhandled. Eventually they will be silenced.
7614 */
7615 tnapi->last_irq_tag = sblk->status_tag;
7616
7617 if (tg3_irq_sync(tp))
7618 goto out;
7619
7620 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
7621
7622 napi_schedule(&tnapi->napi);
7623
7624out:
7625 return IRQ_RETVAL(handled);
7626}
7627
7628/* ISR for interrupt test */
7629static irqreturn_t tg3_test_isr(int irq, void *dev_id)
7630{
7631 struct tg3_napi *tnapi = dev_id;
7632 struct tg3 *tp = tnapi->tp;
7633 struct tg3_hw_status *sblk = tnapi->hw_status;
7634
7635 if ((sblk->status & SD_STATUS_UPDATED) ||
7636 !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
7637 tg3_disable_ints(tp);
7638 return IRQ_RETVAL(1);
7639 }
7640 return IRQ_RETVAL(0);
7641}
7642
7643#ifdef CONFIG_NET_POLL_CONTROLLER
7644static void tg3_poll_controller(struct net_device *dev)
7645{
7646 int i;
7647 struct tg3 *tp = netdev_priv(dev);
7648
7649 if (tg3_irq_sync(tp))
7650 return;
7651
7652 for (i = 0; i < tp->irq_cnt; i++)
7653 tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
7654}
7655#endif
7656
7657static void tg3_tx_timeout(struct net_device *dev)
7658{
7659 struct tg3 *tp = netdev_priv(dev);
7660
7661 if (netif_msg_tx_err(tp)) {
7662 netdev_err(dev, "transmit timed out, resetting\n");
7663 tg3_dump_state(tp);
7664 }
7665
7666 tg3_reset_task_schedule(tp);
7667}
7668
7669/* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
7670static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
7671{
7672 u32 base = (u32) mapping & 0xffffffff;
7673
7674 return base + len + 8 < base;
7675}
7676
7677/* Test for TSO DMA buffers that cross into regions which are within MSS bytes
7678 * of any 4GB boundaries: 4G, 8G, etc
7679 */
7680static inline int tg3_4g_tso_overflow_test(struct tg3 *tp, dma_addr_t mapping,
7681 u32 len, u32 mss)
7682{
7683 if (tg3_asic_rev(tp) == ASIC_REV_5762 && mss) {
7684 u32 base = (u32) mapping & 0xffffffff;
7685
7686 return ((base + len + (mss & 0x3fff)) < base);
7687 }
7688 return 0;
7689}
7690
7691/* Test for DMA addresses > 40-bit */
7692static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
7693 int len)
7694{
7695#if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
7696 if (tg3_flag(tp, 40BIT_DMA_BUG))
7697 return ((u64) mapping + len) > DMA_BIT_MASK(40);
7698 return 0;
7699#else
7700 return 0;
7701#endif
7702}
7703
7704static inline void tg3_tx_set_bd(struct tg3_tx_buffer_desc *txbd,
7705 dma_addr_t mapping, u32 len, u32 flags,
7706 u32 mss, u32 vlan)
7707{
7708 txbd->addr_hi = ((u64) mapping >> 32);
7709 txbd->addr_lo = ((u64) mapping & 0xffffffff);
7710 txbd->len_flags = (len << TXD_LEN_SHIFT) | (flags & 0x0000ffff);
7711 txbd->vlan_tag = (mss << TXD_MSS_SHIFT) | (vlan << TXD_VLAN_TAG_SHIFT);
7712}
7713
7714static bool tg3_tx_frag_set(struct tg3_napi *tnapi, u32 *entry, u32 *budget,
7715 dma_addr_t map, u32 len, u32 flags,
7716 u32 mss, u32 vlan)
7717{
7718 struct tg3 *tp = tnapi->tp;
7719 bool hwbug = false;
7720
7721 if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
7722 hwbug = true;
7723
7724 if (tg3_4g_overflow_test(map, len))
7725 hwbug = true;
7726
7727 if (tg3_4g_tso_overflow_test(tp, map, len, mss))
7728 hwbug = true;
7729
7730 if (tg3_40bit_overflow_test(tp, map, len))
7731 hwbug = true;
7732
7733 if (tp->dma_limit) {
7734 u32 prvidx = *entry;
7735 u32 tmp_flag = flags & ~TXD_FLAG_END;
7736 while (len > tp->dma_limit && *budget) {
7737 u32 frag_len = tp->dma_limit;
7738 len -= tp->dma_limit;
7739
7740 /* Avoid the 8byte DMA problem */
7741 if (len <= 8) {
7742 len += tp->dma_limit / 2;
7743 frag_len = tp->dma_limit / 2;
7744 }
7745
7746 tnapi->tx_buffers[*entry].fragmented = true;
7747
7748 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
7749 frag_len, tmp_flag, mss, vlan);
7750 *budget -= 1;
7751 prvidx = *entry;
7752 *entry = NEXT_TX(*entry);
7753
7754 map += frag_len;
7755 }
7756
7757 if (len) {
7758 if (*budget) {
7759 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
7760 len, flags, mss, vlan);
7761 *budget -= 1;
7762 *entry = NEXT_TX(*entry);
7763 } else {
7764 hwbug = true;
7765 tnapi->tx_buffers[prvidx].fragmented = false;
7766 }
7767 }
7768 } else {
7769 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
7770 len, flags, mss, vlan);
7771 *entry = NEXT_TX(*entry);
7772 }
7773
7774 return hwbug;
7775}
7776
7777static void tg3_tx_skb_unmap(struct tg3_napi *tnapi, u32 entry, int last)
7778{
7779 int i;
7780 struct sk_buff *skb;
7781 struct tg3_tx_ring_info *txb = &tnapi->tx_buffers[entry];
7782
7783 skb = txb->skb;
7784 txb->skb = NULL;
7785
7786 pci_unmap_single(tnapi->tp->pdev,
7787 dma_unmap_addr(txb, mapping),
7788 skb_headlen(skb),
7789 PCI_DMA_TODEVICE);
7790
7791 while (txb->fragmented) {
7792 txb->fragmented = false;
7793 entry = NEXT_TX(entry);
7794 txb = &tnapi->tx_buffers[entry];
7795 }
7796
7797 for (i = 0; i <= last; i++) {
7798 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
7799
7800 entry = NEXT_TX(entry);
7801 txb = &tnapi->tx_buffers[entry];
7802
7803 pci_unmap_page(tnapi->tp->pdev,
7804 dma_unmap_addr(txb, mapping),
7805 skb_frag_size(frag), PCI_DMA_TODEVICE);
7806
7807 while (txb->fragmented) {
7808 txb->fragmented = false;
7809 entry = NEXT_TX(entry);
7810 txb = &tnapi->tx_buffers[entry];
7811 }
7812 }
7813}
7814
7815/* Workaround 4GB and 40-bit hardware DMA bugs. */
7816static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
7817 struct sk_buff **pskb,
7818 u32 *entry, u32 *budget,
7819 u32 base_flags, u32 mss, u32 vlan)
7820{
7821 struct tg3 *tp = tnapi->tp;
7822 struct sk_buff *new_skb, *skb = *pskb;
7823 dma_addr_t new_addr = 0;
7824 int ret = 0;
7825
7826 if (tg3_asic_rev(tp) != ASIC_REV_5701)
7827 new_skb = skb_copy(skb, GFP_ATOMIC);
7828 else {
7829 int more_headroom = 4 - ((unsigned long)skb->data & 3);
7830
7831 new_skb = skb_copy_expand(skb,
7832 skb_headroom(skb) + more_headroom,
7833 skb_tailroom(skb), GFP_ATOMIC);
7834 }
7835
7836 if (!new_skb) {
7837 ret = -1;
7838 } else {
7839 /* New SKB is guaranteed to be linear. */
7840 new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
7841 PCI_DMA_TODEVICE);
7842 /* Make sure the mapping succeeded */
7843 if (pci_dma_mapping_error(tp->pdev, new_addr)) {
7844 dev_kfree_skb_any(new_skb);
7845 ret = -1;
7846 } else {
7847 u32 save_entry = *entry;
7848
7849 base_flags |= TXD_FLAG_END;
7850
7851 tnapi->tx_buffers[*entry].skb = new_skb;
7852 dma_unmap_addr_set(&tnapi->tx_buffers[*entry],
7853 mapping, new_addr);
7854
7855 if (tg3_tx_frag_set(tnapi, entry, budget, new_addr,
7856 new_skb->len, base_flags,
7857 mss, vlan)) {
7858 tg3_tx_skb_unmap(tnapi, save_entry, -1);
7859 dev_kfree_skb_any(new_skb);
7860 ret = -1;
7861 }
7862 }
7863 }
7864
7865 dev_consume_skb_any(skb);
7866 *pskb = new_skb;
7867 return ret;
7868}
7869
7870static bool tg3_tso_bug_gso_check(struct tg3_napi *tnapi, struct sk_buff *skb)
7871{
7872 /* Check if we will never have enough descriptors,
7873 * as gso_segs can be more than current ring size
7874 */
7875 return skb_shinfo(skb)->gso_segs < tnapi->tx_pending / 3;
7876}
7877
7878static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
7879
7880/* Use GSO to workaround all TSO packets that meet HW bug conditions
7881 * indicated in tg3_tx_frag_set()
7882 */
7883static int tg3_tso_bug(struct tg3 *tp, struct tg3_napi *tnapi,
7884 struct netdev_queue *txq, struct sk_buff *skb)
7885{
7886 struct sk_buff *segs, *nskb;
7887 u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
7888
7889 /* Estimate the number of fragments in the worst case */
7890 if (unlikely(tg3_tx_avail(tnapi) <= frag_cnt_est)) {
7891 netif_tx_stop_queue(txq);
7892
7893 /* netif_tx_stop_queue() must be done before checking
7894 * checking tx index in tg3_tx_avail() below, because in
7895 * tg3_tx(), we update tx index before checking for
7896 * netif_tx_queue_stopped().
7897 */
7898 smp_mb();
7899 if (tg3_tx_avail(tnapi) <= frag_cnt_est)
7900 return NETDEV_TX_BUSY;
7901
7902 netif_tx_wake_queue(txq);
7903 }
7904
7905 segs = skb_gso_segment(skb, tp->dev->features &
7906 ~(NETIF_F_TSO | NETIF_F_TSO6));
7907 if (IS_ERR(segs) || !segs) {
7908 tnapi->tx_dropped++;
7909 goto tg3_tso_bug_end;
7910 }
7911
7912 do {
7913 nskb = segs;
7914 segs = segs->next;
7915 nskb->next = NULL;
7916 tg3_start_xmit(nskb, tp->dev);
7917 } while (segs);
7918
7919tg3_tso_bug_end:
7920 dev_consume_skb_any(skb);
7921
7922 return NETDEV_TX_OK;
7923}
7924
7925/* hard_start_xmit for all devices */
7926static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
7927{
7928 struct tg3 *tp = netdev_priv(dev);
7929 u32 len, entry, base_flags, mss, vlan = 0;
7930 u32 budget;
7931 int i = -1, would_hit_hwbug;
7932 dma_addr_t mapping;
7933 struct tg3_napi *tnapi;
7934 struct netdev_queue *txq;
7935 unsigned int last;
7936 struct iphdr *iph = NULL;
7937 struct tcphdr *tcph = NULL;
7938 __sum16 tcp_csum = 0, ip_csum = 0;
7939 __be16 ip_tot_len = 0;
7940
7941 txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
7942 tnapi = &tp->napi[skb_get_queue_mapping(skb)];
7943 if (tg3_flag(tp, ENABLE_TSS))
7944 tnapi++;
7945
7946 budget = tg3_tx_avail(tnapi);
7947
7948 /* We are running in BH disabled context with netif_tx_lock
7949 * and TX reclaim runs via tp->napi.poll inside of a software
7950 * interrupt. Furthermore, IRQ processing runs lockless so we have
7951 * no IRQ context deadlocks to worry about either. Rejoice!
7952 */
7953 if (unlikely(budget <= (skb_shinfo(skb)->nr_frags + 1))) {
7954 if (!netif_tx_queue_stopped(txq)) {
7955 netif_tx_stop_queue(txq);
7956
7957 /* This is a hard error, log it. */
7958 netdev_err(dev,
7959 "BUG! Tx Ring full when queue awake!\n");
7960 }
7961 return NETDEV_TX_BUSY;
7962 }
7963
7964 entry = tnapi->tx_prod;
7965 base_flags = 0;
7966
7967 mss = skb_shinfo(skb)->gso_size;
7968 if (mss) {
7969 u32 tcp_opt_len, hdr_len;
7970
7971 if (skb_cow_head(skb, 0))
7972 goto drop;
7973
7974 iph = ip_hdr(skb);
7975 tcp_opt_len = tcp_optlen(skb);
7976
7977 hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb) - ETH_HLEN;
7978
7979 /* HW/FW can not correctly segment packets that have been
7980 * vlan encapsulated.
7981 */
7982 if (skb->protocol == htons(ETH_P_8021Q) ||
7983 skb->protocol == htons(ETH_P_8021AD)) {
7984 if (tg3_tso_bug_gso_check(tnapi, skb))
7985 return tg3_tso_bug(tp, tnapi, txq, skb);
7986 goto drop;
7987 }
7988
7989 if (!skb_is_gso_v6(skb)) {
7990 if (unlikely((ETH_HLEN + hdr_len) > 80) &&
7991 tg3_flag(tp, TSO_BUG)) {
7992 if (tg3_tso_bug_gso_check(tnapi, skb))
7993 return tg3_tso_bug(tp, tnapi, txq, skb);
7994 goto drop;
7995 }
7996 ip_csum = iph->check;
7997 ip_tot_len = iph->tot_len;
7998 iph->check = 0;
7999 iph->tot_len = htons(mss + hdr_len);
8000 }
8001
8002 base_flags |= (TXD_FLAG_CPU_PRE_DMA |
8003 TXD_FLAG_CPU_POST_DMA);
8004
8005 tcph = tcp_hdr(skb);
8006 tcp_csum = tcph->check;
8007
8008 if (tg3_flag(tp, HW_TSO_1) ||
8009 tg3_flag(tp, HW_TSO_2) ||
8010 tg3_flag(tp, HW_TSO_3)) {
8011 tcph->check = 0;
8012 base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
8013 } else {
8014 tcph->check = ~csum_tcpudp_magic(iph->saddr, iph->daddr,
8015 0, IPPROTO_TCP, 0);
8016 }
8017
8018 if (tg3_flag(tp, HW_TSO_3)) {
8019 mss |= (hdr_len & 0xc) << 12;
8020 if (hdr_len & 0x10)
8021 base_flags |= 0x00000010;
8022 base_flags |= (hdr_len & 0x3e0) << 5;
8023 } else if (tg3_flag(tp, HW_TSO_2))
8024 mss |= hdr_len << 9;
8025 else if (tg3_flag(tp, HW_TSO_1) ||
8026 tg3_asic_rev(tp) == ASIC_REV_5705) {
8027 if (tcp_opt_len || iph->ihl > 5) {
8028 int tsflags;
8029
8030 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
8031 mss |= (tsflags << 11);
8032 }
8033 } else {
8034 if (tcp_opt_len || iph->ihl > 5) {
8035 int tsflags;
8036
8037 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
8038 base_flags |= tsflags << 12;
8039 }
8040 }
8041 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
8042 /* HW/FW can not correctly checksum packets that have been
8043 * vlan encapsulated.
8044 */
8045 if (skb->protocol == htons(ETH_P_8021Q) ||
8046 skb->protocol == htons(ETH_P_8021AD)) {
8047 if (skb_checksum_help(skb))
8048 goto drop;
8049 } else {
8050 base_flags |= TXD_FLAG_TCPUDP_CSUM;
8051 }
8052 }
8053
8054 if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
8055 !mss && skb->len > VLAN_ETH_FRAME_LEN)
8056 base_flags |= TXD_FLAG_JMB_PKT;
8057
8058 if (skb_vlan_tag_present(skb)) {
8059 base_flags |= TXD_FLAG_VLAN;
8060 vlan = skb_vlan_tag_get(skb);
8061 }
8062
8063 if ((unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)) &&
8064 tg3_flag(tp, TX_TSTAMP_EN)) {
8065 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
8066 base_flags |= TXD_FLAG_HWTSTAMP;
8067 }
8068
8069 len = skb_headlen(skb);
8070
8071 mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
8072 if (pci_dma_mapping_error(tp->pdev, mapping))
8073 goto drop;
8074
8075
8076 tnapi->tx_buffers[entry].skb = skb;
8077 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
8078
8079 would_hit_hwbug = 0;
8080
8081 if (tg3_flag(tp, 5701_DMA_BUG))
8082 would_hit_hwbug = 1;
8083
8084 if (tg3_tx_frag_set(tnapi, &entry, &budget, mapping, len, base_flags |
8085 ((skb_shinfo(skb)->nr_frags == 0) ? TXD_FLAG_END : 0),
8086 mss, vlan)) {
8087 would_hit_hwbug = 1;
8088 } else if (skb_shinfo(skb)->nr_frags > 0) {
8089 u32 tmp_mss = mss;
8090
8091 if (!tg3_flag(tp, HW_TSO_1) &&
8092 !tg3_flag(tp, HW_TSO_2) &&
8093 !tg3_flag(tp, HW_TSO_3))
8094 tmp_mss = 0;
8095
8096 /* Now loop through additional data
8097 * fragments, and queue them.
8098 */
8099 last = skb_shinfo(skb)->nr_frags - 1;
8100 for (i = 0; i <= last; i++) {
8101 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
8102
8103 len = skb_frag_size(frag);
8104 mapping = skb_frag_dma_map(&tp->pdev->dev, frag, 0,
8105 len, DMA_TO_DEVICE);
8106
8107 tnapi->tx_buffers[entry].skb = NULL;
8108 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
8109 mapping);
8110 if (dma_mapping_error(&tp->pdev->dev, mapping))
8111 goto dma_error;
8112
8113 if (!budget ||
8114 tg3_tx_frag_set(tnapi, &entry, &budget, mapping,
8115 len, base_flags |
8116 ((i == last) ? TXD_FLAG_END : 0),
8117 tmp_mss, vlan)) {
8118 would_hit_hwbug = 1;
8119 break;
8120 }
8121 }
8122 }
8123
8124 if (would_hit_hwbug) {
8125 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, i);
8126
8127 if (mss && tg3_tso_bug_gso_check(tnapi, skb)) {
8128 /* If it's a TSO packet, do GSO instead of
8129 * allocating and copying to a large linear SKB
8130 */
8131 if (ip_tot_len) {
8132 iph->check = ip_csum;
8133 iph->tot_len = ip_tot_len;
8134 }
8135 tcph->check = tcp_csum;
8136 return tg3_tso_bug(tp, tnapi, txq, skb);
8137 }
8138
8139 /* If the workaround fails due to memory/mapping
8140 * failure, silently drop this packet.
8141 */
8142 entry = tnapi->tx_prod;
8143 budget = tg3_tx_avail(tnapi);
8144 if (tigon3_dma_hwbug_workaround(tnapi, &skb, &entry, &budget,
8145 base_flags, mss, vlan))
8146 goto drop_nofree;
8147 }
8148
8149 skb_tx_timestamp(skb);
8150 netdev_tx_sent_queue(txq, skb->len);
8151
8152 /* Sync BD data before updating mailbox */
8153 wmb();
8154
8155 tnapi->tx_prod = entry;
8156 if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
8157 netif_tx_stop_queue(txq);
8158
8159 /* netif_tx_stop_queue() must be done before checking
8160 * checking tx index in tg3_tx_avail() below, because in
8161 * tg3_tx(), we update tx index before checking for
8162 * netif_tx_queue_stopped().
8163 */
8164 smp_mb();
8165 if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
8166 netif_tx_wake_queue(txq);
8167 }
8168
8169 if (!netdev_xmit_more() || netif_xmit_stopped(txq)) {
8170 /* Packets are ready, update Tx producer idx on card. */
8171 tw32_tx_mbox(tnapi->prodmbox, entry);
8172 }
8173
8174 return NETDEV_TX_OK;
8175
8176dma_error:
8177 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, --i);
8178 tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
8179drop:
8180 dev_kfree_skb_any(skb);
8181drop_nofree:
8182 tnapi->tx_dropped++;
8183 return NETDEV_TX_OK;
8184}
8185
8186static void tg3_mac_loopback(struct tg3 *tp, bool enable)
8187{
8188 if (enable) {
8189 tp->mac_mode &= ~(MAC_MODE_HALF_DUPLEX |
8190 MAC_MODE_PORT_MODE_MASK);
8191
8192 tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
8193
8194 if (!tg3_flag(tp, 5705_PLUS))
8195 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
8196
8197 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
8198 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
8199 else
8200 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
8201 } else {
8202 tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
8203
8204 if (tg3_flag(tp, 5705_PLUS) ||
8205 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) ||
8206 tg3_asic_rev(tp) == ASIC_REV_5700)
8207 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
8208 }
8209
8210 tw32(MAC_MODE, tp->mac_mode);
8211 udelay(40);
8212}
8213
8214static int tg3_phy_lpbk_set(struct tg3 *tp, u32 speed, bool extlpbk)
8215{
8216 u32 val, bmcr, mac_mode, ptest = 0;
8217
8218 tg3_phy_toggle_apd(tp, false);
8219 tg3_phy_toggle_automdix(tp, false);
8220
8221 if (extlpbk && tg3_phy_set_extloopbk(tp))
8222 return -EIO;
8223
8224 bmcr = BMCR_FULLDPLX;
8225 switch (speed) {
8226 case SPEED_10:
8227 break;
8228 case SPEED_100:
8229 bmcr |= BMCR_SPEED100;
8230 break;
8231 case SPEED_1000:
8232 default:
8233 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
8234 speed = SPEED_100;
8235 bmcr |= BMCR_SPEED100;
8236 } else {
8237 speed = SPEED_1000;
8238 bmcr |= BMCR_SPEED1000;
8239 }
8240 }
8241
8242 if (extlpbk) {
8243 if (!(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
8244 tg3_readphy(tp, MII_CTRL1000, &val);
8245 val |= CTL1000_AS_MASTER |
8246 CTL1000_ENABLE_MASTER;
8247 tg3_writephy(tp, MII_CTRL1000, val);
8248 } else {
8249 ptest = MII_TG3_FET_PTEST_TRIM_SEL |
8250 MII_TG3_FET_PTEST_TRIM_2;
8251 tg3_writephy(tp, MII_TG3_FET_PTEST, ptest);
8252 }
8253 } else
8254 bmcr |= BMCR_LOOPBACK;
8255
8256 tg3_writephy(tp, MII_BMCR, bmcr);
8257
8258 /* The write needs to be flushed for the FETs */
8259 if (tp->phy_flags & TG3_PHYFLG_IS_FET)
8260 tg3_readphy(tp, MII_BMCR, &bmcr);
8261
8262 udelay(40);
8263
8264 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
8265 tg3_asic_rev(tp) == ASIC_REV_5785) {
8266 tg3_writephy(tp, MII_TG3_FET_PTEST, ptest |
8267 MII_TG3_FET_PTEST_FRC_TX_LINK |
8268 MII_TG3_FET_PTEST_FRC_TX_LOCK);
8269
8270 /* The write needs to be flushed for the AC131 */
8271 tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
8272 }
8273
8274 /* Reset to prevent losing 1st rx packet intermittently */
8275 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
8276 tg3_flag(tp, 5780_CLASS)) {
8277 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8278 udelay(10);
8279 tw32_f(MAC_RX_MODE, tp->rx_mode);
8280 }
8281
8282 mac_mode = tp->mac_mode &
8283 ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
8284 if (speed == SPEED_1000)
8285 mac_mode |= MAC_MODE_PORT_MODE_GMII;
8286 else
8287 mac_mode |= MAC_MODE_PORT_MODE_MII;
8288
8289 if (tg3_asic_rev(tp) == ASIC_REV_5700) {
8290 u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
8291
8292 if (masked_phy_id == TG3_PHY_ID_BCM5401)
8293 mac_mode &= ~MAC_MODE_LINK_POLARITY;
8294 else if (masked_phy_id == TG3_PHY_ID_BCM5411)
8295 mac_mode |= MAC_MODE_LINK_POLARITY;
8296
8297 tg3_writephy(tp, MII_TG3_EXT_CTRL,
8298 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
8299 }
8300
8301 tw32(MAC_MODE, mac_mode);
8302 udelay(40);
8303
8304 return 0;
8305}
8306
8307static void tg3_set_loopback(struct net_device *dev, netdev_features_t features)
8308{
8309 struct tg3 *tp = netdev_priv(dev);
8310
8311 if (features & NETIF_F_LOOPBACK) {
8312 if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
8313 return;
8314
8315 spin_lock_bh(&tp->lock);
8316 tg3_mac_loopback(tp, true);
8317 netif_carrier_on(tp->dev);
8318 spin_unlock_bh(&tp->lock);
8319 netdev_info(dev, "Internal MAC loopback mode enabled.\n");
8320 } else {
8321 if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
8322 return;
8323
8324 spin_lock_bh(&tp->lock);
8325 tg3_mac_loopback(tp, false);
8326 /* Force link status check */
8327 tg3_setup_phy(tp, true);
8328 spin_unlock_bh(&tp->lock);
8329 netdev_info(dev, "Internal MAC loopback mode disabled.\n");
8330 }
8331}
8332
8333static netdev_features_t tg3_fix_features(struct net_device *dev,
8334 netdev_features_t features)
8335{
8336 struct tg3 *tp = netdev_priv(dev);
8337
8338 if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
8339 features &= ~NETIF_F_ALL_TSO;
8340
8341 return features;
8342}
8343
8344static int tg3_set_features(struct net_device *dev, netdev_features_t features)
8345{
8346 netdev_features_t changed = dev->features ^ features;
8347
8348 if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
8349 tg3_set_loopback(dev, features);
8350
8351 return 0;
8352}
8353
8354static void tg3_rx_prodring_free(struct tg3 *tp,
8355 struct tg3_rx_prodring_set *tpr)
8356{
8357 int i;
8358
8359 if (tpr != &tp->napi[0].prodring) {
8360 for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
8361 i = (i + 1) & tp->rx_std_ring_mask)
8362 tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
8363 tp->rx_pkt_map_sz);
8364
8365 if (tg3_flag(tp, JUMBO_CAPABLE)) {
8366 for (i = tpr->rx_jmb_cons_idx;
8367 i != tpr->rx_jmb_prod_idx;
8368 i = (i + 1) & tp->rx_jmb_ring_mask) {
8369 tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
8370 TG3_RX_JMB_MAP_SZ);
8371 }
8372 }
8373
8374 return;
8375 }
8376
8377 for (i = 0; i <= tp->rx_std_ring_mask; i++)
8378 tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
8379 tp->rx_pkt_map_sz);
8380
8381 if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
8382 for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
8383 tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
8384 TG3_RX_JMB_MAP_SZ);
8385 }
8386}
8387
8388/* Initialize rx rings for packet processing.
8389 *
8390 * The chip has been shut down and the driver detached from
8391 * the networking, so no interrupts or new tx packets will
8392 * end up in the driver. tp->{tx,}lock are held and thus
8393 * we may not sleep.
8394 */
8395static int tg3_rx_prodring_alloc(struct tg3 *tp,
8396 struct tg3_rx_prodring_set *tpr)
8397{
8398 u32 i, rx_pkt_dma_sz;
8399
8400 tpr->rx_std_cons_idx = 0;
8401 tpr->rx_std_prod_idx = 0;
8402 tpr->rx_jmb_cons_idx = 0;
8403 tpr->rx_jmb_prod_idx = 0;
8404
8405 if (tpr != &tp->napi[0].prodring) {
8406 memset(&tpr->rx_std_buffers[0], 0,
8407 TG3_RX_STD_BUFF_RING_SIZE(tp));
8408 if (tpr->rx_jmb_buffers)
8409 memset(&tpr->rx_jmb_buffers[0], 0,
8410 TG3_RX_JMB_BUFF_RING_SIZE(tp));
8411 goto done;
8412 }
8413
8414 /* Zero out all descriptors. */
8415 memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
8416
8417 rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
8418 if (tg3_flag(tp, 5780_CLASS) &&
8419 tp->dev->mtu > ETH_DATA_LEN)
8420 rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
8421 tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
8422
8423 /* Initialize invariants of the rings, we only set this
8424 * stuff once. This works because the card does not
8425 * write into the rx buffer posting rings.
8426 */
8427 for (i = 0; i <= tp->rx_std_ring_mask; i++) {
8428 struct tg3_rx_buffer_desc *rxd;
8429
8430 rxd = &tpr->rx_std[i];
8431 rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
8432 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
8433 rxd->opaque = (RXD_OPAQUE_RING_STD |
8434 (i << RXD_OPAQUE_INDEX_SHIFT));
8435 }
8436
8437 /* Now allocate fresh SKBs for each rx ring. */
8438 for (i = 0; i < tp->rx_pending; i++) {
8439 unsigned int frag_size;
8440
8441 if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_STD, i,
8442 &frag_size) < 0) {
8443 netdev_warn(tp->dev,
8444 "Using a smaller RX standard ring. Only "
8445 "%d out of %d buffers were allocated "
8446 "successfully\n", i, tp->rx_pending);
8447 if (i == 0)
8448 goto initfail;
8449 tp->rx_pending = i;
8450 break;
8451 }
8452 }
8453
8454 if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
8455 goto done;
8456
8457 memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
8458
8459 if (!tg3_flag(tp, JUMBO_RING_ENABLE))
8460 goto done;
8461
8462 for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
8463 struct tg3_rx_buffer_desc *rxd;
8464
8465 rxd = &tpr->rx_jmb[i].std;
8466 rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
8467 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
8468 RXD_FLAG_JUMBO;
8469 rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
8470 (i << RXD_OPAQUE_INDEX_SHIFT));
8471 }
8472
8473 for (i = 0; i < tp->rx_jumbo_pending; i++) {
8474 unsigned int frag_size;
8475
8476 if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_JUMBO, i,
8477 &frag_size) < 0) {
8478 netdev_warn(tp->dev,
8479 "Using a smaller RX jumbo ring. Only %d "
8480 "out of %d buffers were allocated "
8481 "successfully\n", i, tp->rx_jumbo_pending);
8482 if (i == 0)
8483 goto initfail;
8484 tp->rx_jumbo_pending = i;
8485 break;
8486 }
8487 }
8488
8489done:
8490 return 0;
8491
8492initfail:
8493 tg3_rx_prodring_free(tp, tpr);
8494 return -ENOMEM;
8495}
8496
8497static void tg3_rx_prodring_fini(struct tg3 *tp,
8498 struct tg3_rx_prodring_set *tpr)
8499{
8500 kfree(tpr->rx_std_buffers);
8501 tpr->rx_std_buffers = NULL;
8502 kfree(tpr->rx_jmb_buffers);
8503 tpr->rx_jmb_buffers = NULL;
8504 if (tpr->rx_std) {
8505 dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
8506 tpr->rx_std, tpr->rx_std_mapping);
8507 tpr->rx_std = NULL;
8508 }
8509 if (tpr->rx_jmb) {
8510 dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
8511 tpr->rx_jmb, tpr->rx_jmb_mapping);
8512 tpr->rx_jmb = NULL;
8513 }
8514}
8515
8516static int tg3_rx_prodring_init(struct tg3 *tp,
8517 struct tg3_rx_prodring_set *tpr)
8518{
8519 tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
8520 GFP_KERNEL);
8521 if (!tpr->rx_std_buffers)
8522 return -ENOMEM;
8523
8524 tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
8525 TG3_RX_STD_RING_BYTES(tp),
8526 &tpr->rx_std_mapping,
8527 GFP_KERNEL);
8528 if (!tpr->rx_std)
8529 goto err_out;
8530
8531 if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
8532 tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
8533 GFP_KERNEL);
8534 if (!tpr->rx_jmb_buffers)
8535 goto err_out;
8536
8537 tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
8538 TG3_RX_JMB_RING_BYTES(tp),
8539 &tpr->rx_jmb_mapping,
8540 GFP_KERNEL);
8541 if (!tpr->rx_jmb)
8542 goto err_out;
8543 }
8544
8545 return 0;
8546
8547err_out:
8548 tg3_rx_prodring_fini(tp, tpr);
8549 return -ENOMEM;
8550}
8551
8552/* Free up pending packets in all rx/tx rings.
8553 *
8554 * The chip has been shut down and the driver detached from
8555 * the networking, so no interrupts or new tx packets will
8556 * end up in the driver. tp->{tx,}lock is not held and we are not
8557 * in an interrupt context and thus may sleep.
8558 */
8559static void tg3_free_rings(struct tg3 *tp)
8560{
8561 int i, j;
8562
8563 for (j = 0; j < tp->irq_cnt; j++) {
8564 struct tg3_napi *tnapi = &tp->napi[j];
8565
8566 tg3_rx_prodring_free(tp, &tnapi->prodring);
8567
8568 if (!tnapi->tx_buffers)
8569 continue;
8570
8571 for (i = 0; i < TG3_TX_RING_SIZE; i++) {
8572 struct sk_buff *skb = tnapi->tx_buffers[i].skb;
8573
8574 if (!skb)
8575 continue;
8576
8577 tg3_tx_skb_unmap(tnapi, i,
8578 skb_shinfo(skb)->nr_frags - 1);
8579
8580 dev_consume_skb_any(skb);
8581 }
8582 netdev_tx_reset_queue(netdev_get_tx_queue(tp->dev, j));
8583 }
8584}
8585
8586/* Initialize tx/rx rings for packet processing.
8587 *
8588 * The chip has been shut down and the driver detached from
8589 * the networking, so no interrupts or new tx packets will
8590 * end up in the driver. tp->{tx,}lock are held and thus
8591 * we may not sleep.
8592 */
8593static int tg3_init_rings(struct tg3 *tp)
8594{
8595 int i;
8596
8597 /* Free up all the SKBs. */
8598 tg3_free_rings(tp);
8599
8600 for (i = 0; i < tp->irq_cnt; i++) {
8601 struct tg3_napi *tnapi = &tp->napi[i];
8602
8603 tnapi->last_tag = 0;
8604 tnapi->last_irq_tag = 0;
8605 tnapi->hw_status->status = 0;
8606 tnapi->hw_status->status_tag = 0;
8607 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8608
8609 tnapi->tx_prod = 0;
8610 tnapi->tx_cons = 0;
8611 if (tnapi->tx_ring)
8612 memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
8613
8614 tnapi->rx_rcb_ptr = 0;
8615 if (tnapi->rx_rcb)
8616 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
8617
8618 if (tnapi->prodring.rx_std &&
8619 tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
8620 tg3_free_rings(tp);
8621 return -ENOMEM;
8622 }
8623 }
8624
8625 return 0;
8626}
8627
8628static void tg3_mem_tx_release(struct tg3 *tp)
8629{
8630 int i;
8631
8632 for (i = 0; i < tp->irq_max; i++) {
8633 struct tg3_napi *tnapi = &tp->napi[i];
8634
8635 if (tnapi->tx_ring) {
8636 dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
8637 tnapi->tx_ring, tnapi->tx_desc_mapping);
8638 tnapi->tx_ring = NULL;
8639 }
8640
8641 kfree(tnapi->tx_buffers);
8642 tnapi->tx_buffers = NULL;
8643 }
8644}
8645
8646static int tg3_mem_tx_acquire(struct tg3 *tp)
8647{
8648 int i;
8649 struct tg3_napi *tnapi = &tp->napi[0];
8650
8651 /* If multivector TSS is enabled, vector 0 does not handle
8652 * tx interrupts. Don't allocate any resources for it.
8653 */
8654 if (tg3_flag(tp, ENABLE_TSS))
8655 tnapi++;
8656
8657 for (i = 0; i < tp->txq_cnt; i++, tnapi++) {
8658 tnapi->tx_buffers = kcalloc(TG3_TX_RING_SIZE,
8659 sizeof(struct tg3_tx_ring_info),
8660 GFP_KERNEL);
8661 if (!tnapi->tx_buffers)
8662 goto err_out;
8663
8664 tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
8665 TG3_TX_RING_BYTES,
8666 &tnapi->tx_desc_mapping,
8667 GFP_KERNEL);
8668 if (!tnapi->tx_ring)
8669 goto err_out;
8670 }
8671
8672 return 0;
8673
8674err_out:
8675 tg3_mem_tx_release(tp);
8676 return -ENOMEM;
8677}
8678
8679static void tg3_mem_rx_release(struct tg3 *tp)
8680{
8681 int i;
8682
8683 for (i = 0; i < tp->irq_max; i++) {
8684 struct tg3_napi *tnapi = &tp->napi[i];
8685
8686 tg3_rx_prodring_fini(tp, &tnapi->prodring);
8687
8688 if (!tnapi->rx_rcb)
8689 continue;
8690
8691 dma_free_coherent(&tp->pdev->dev,
8692 TG3_RX_RCB_RING_BYTES(tp),
8693 tnapi->rx_rcb,
8694 tnapi->rx_rcb_mapping);
8695 tnapi->rx_rcb = NULL;
8696 }
8697}
8698
8699static int tg3_mem_rx_acquire(struct tg3 *tp)
8700{
8701 unsigned int i, limit;
8702
8703 limit = tp->rxq_cnt;
8704
8705 /* If RSS is enabled, we need a (dummy) producer ring
8706 * set on vector zero. This is the true hw prodring.
8707 */
8708 if (tg3_flag(tp, ENABLE_RSS))
8709 limit++;
8710
8711 for (i = 0; i < limit; i++) {
8712 struct tg3_napi *tnapi = &tp->napi[i];
8713
8714 if (tg3_rx_prodring_init(tp, &tnapi->prodring))
8715 goto err_out;
8716
8717 /* If multivector RSS is enabled, vector 0
8718 * does not handle rx or tx interrupts.
8719 * Don't allocate any resources for it.
8720 */
8721 if (!i && tg3_flag(tp, ENABLE_RSS))
8722 continue;
8723
8724 tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
8725 TG3_RX_RCB_RING_BYTES(tp),
8726 &tnapi->rx_rcb_mapping,
8727 GFP_KERNEL);
8728 if (!tnapi->rx_rcb)
8729 goto err_out;
8730 }
8731
8732 return 0;
8733
8734err_out:
8735 tg3_mem_rx_release(tp);
8736 return -ENOMEM;
8737}
8738
8739/*
8740 * Must not be invoked with interrupt sources disabled and
8741 * the hardware shutdown down.
8742 */
8743static void tg3_free_consistent(struct tg3 *tp)
8744{
8745 int i;
8746
8747 for (i = 0; i < tp->irq_cnt; i++) {
8748 struct tg3_napi *tnapi = &tp->napi[i];
8749
8750 if (tnapi->hw_status) {
8751 dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
8752 tnapi->hw_status,
8753 tnapi->status_mapping);
8754 tnapi->hw_status = NULL;
8755 }
8756 }
8757
8758 tg3_mem_rx_release(tp);
8759 tg3_mem_tx_release(tp);
8760
8761 /* tp->hw_stats can be referenced safely:
8762 * 1. under rtnl_lock
8763 * 2. or under tp->lock if TG3_FLAG_INIT_COMPLETE is set.
8764 */
8765 if (tp->hw_stats) {
8766 dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
8767 tp->hw_stats, tp->stats_mapping);
8768 tp->hw_stats = NULL;
8769 }
8770}
8771
8772/*
8773 * Must not be invoked with interrupt sources disabled and
8774 * the hardware shutdown down. Can sleep.
8775 */
8776static int tg3_alloc_consistent(struct tg3 *tp)
8777{
8778 int i;
8779
8780 tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
8781 sizeof(struct tg3_hw_stats),
8782 &tp->stats_mapping, GFP_KERNEL);
8783 if (!tp->hw_stats)
8784 goto err_out;
8785
8786 for (i = 0; i < tp->irq_cnt; i++) {
8787 struct tg3_napi *tnapi = &tp->napi[i];
8788 struct tg3_hw_status *sblk;
8789
8790 tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
8791 TG3_HW_STATUS_SIZE,
8792 &tnapi->status_mapping,
8793 GFP_KERNEL);
8794 if (!tnapi->hw_status)
8795 goto err_out;
8796
8797 sblk = tnapi->hw_status;
8798
8799 if (tg3_flag(tp, ENABLE_RSS)) {
8800 u16 *prodptr = NULL;
8801
8802 /*
8803 * When RSS is enabled, the status block format changes
8804 * slightly. The "rx_jumbo_consumer", "reserved",
8805 * and "rx_mini_consumer" members get mapped to the
8806 * other three rx return ring producer indexes.
8807 */
8808 switch (i) {
8809 case 1:
8810 prodptr = &sblk->idx[0].rx_producer;
8811 break;
8812 case 2:
8813 prodptr = &sblk->rx_jumbo_consumer;
8814 break;
8815 case 3:
8816 prodptr = &sblk->reserved;
8817 break;
8818 case 4:
8819 prodptr = &sblk->rx_mini_consumer;
8820 break;
8821 }
8822 tnapi->rx_rcb_prod_idx = prodptr;
8823 } else {
8824 tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
8825 }
8826 }
8827
8828 if (tg3_mem_tx_acquire(tp) || tg3_mem_rx_acquire(tp))
8829 goto err_out;
8830
8831 return 0;
8832
8833err_out:
8834 tg3_free_consistent(tp);
8835 return -ENOMEM;
8836}
8837
8838#define MAX_WAIT_CNT 1000
8839
8840/* To stop a block, clear the enable bit and poll till it
8841 * clears. tp->lock is held.
8842 */
8843static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, bool silent)
8844{
8845 unsigned int i;
8846 u32 val;
8847
8848 if (tg3_flag(tp, 5705_PLUS)) {
8849 switch (ofs) {
8850 case RCVLSC_MODE:
8851 case DMAC_MODE:
8852 case MBFREE_MODE:
8853 case BUFMGR_MODE:
8854 case MEMARB_MODE:
8855 /* We can't enable/disable these bits of the
8856 * 5705/5750, just say success.
8857 */
8858 return 0;
8859
8860 default:
8861 break;
8862 }
8863 }
8864
8865 val = tr32(ofs);
8866 val &= ~enable_bit;
8867 tw32_f(ofs, val);
8868
8869 for (i = 0; i < MAX_WAIT_CNT; i++) {
8870 if (pci_channel_offline(tp->pdev)) {
8871 dev_err(&tp->pdev->dev,
8872 "tg3_stop_block device offline, "
8873 "ofs=%lx enable_bit=%x\n",
8874 ofs, enable_bit);
8875 return -ENODEV;
8876 }
8877
8878 udelay(100);
8879 val = tr32(ofs);
8880 if ((val & enable_bit) == 0)
8881 break;
8882 }
8883
8884 if (i == MAX_WAIT_CNT && !silent) {
8885 dev_err(&tp->pdev->dev,
8886 "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
8887 ofs, enable_bit);
8888 return -ENODEV;
8889 }
8890
8891 return 0;
8892}
8893
8894/* tp->lock is held. */
8895static int tg3_abort_hw(struct tg3 *tp, bool silent)
8896{
8897 int i, err;
8898
8899 tg3_disable_ints(tp);
8900
8901 if (pci_channel_offline(tp->pdev)) {
8902 tp->rx_mode &= ~(RX_MODE_ENABLE | TX_MODE_ENABLE);
8903 tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
8904 err = -ENODEV;
8905 goto err_no_dev;
8906 }
8907
8908 tp->rx_mode &= ~RX_MODE_ENABLE;
8909 tw32_f(MAC_RX_MODE, tp->rx_mode);
8910 udelay(10);
8911
8912 err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
8913 err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
8914 err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
8915 err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
8916 err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
8917 err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
8918
8919 err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
8920 err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
8921 err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
8922 err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
8923 err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
8924 err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
8925 err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
8926
8927 tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
8928 tw32_f(MAC_MODE, tp->mac_mode);
8929 udelay(40);
8930
8931 tp->tx_mode &= ~TX_MODE_ENABLE;
8932 tw32_f(MAC_TX_MODE, tp->tx_mode);
8933
8934 for (i = 0; i < MAX_WAIT_CNT; i++) {
8935 udelay(100);
8936 if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
8937 break;
8938 }
8939 if (i >= MAX_WAIT_CNT) {
8940 dev_err(&tp->pdev->dev,
8941 "%s timed out, TX_MODE_ENABLE will not clear "
8942 "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
8943 err |= -ENODEV;
8944 }
8945
8946 err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
8947 err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
8948 err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
8949
8950 tw32(FTQ_RESET, 0xffffffff);
8951 tw32(FTQ_RESET, 0x00000000);
8952
8953 err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
8954 err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
8955
8956err_no_dev:
8957 for (i = 0; i < tp->irq_cnt; i++) {
8958 struct tg3_napi *tnapi = &tp->napi[i];
8959 if (tnapi->hw_status)
8960 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8961 }
8962
8963 return err;
8964}
8965
8966/* Save PCI command register before chip reset */
8967static void tg3_save_pci_state(struct tg3 *tp)
8968{
8969 pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
8970}
8971
8972/* Restore PCI state after chip reset */
8973static void tg3_restore_pci_state(struct tg3 *tp)
8974{
8975 u32 val;
8976
8977 /* Re-enable indirect register accesses. */
8978 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
8979 tp->misc_host_ctrl);
8980
8981 /* Set MAX PCI retry to zero. */
8982 val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
8983 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0 &&
8984 tg3_flag(tp, PCIX_MODE))
8985 val |= PCISTATE_RETRY_SAME_DMA;
8986 /* Allow reads and writes to the APE register and memory space. */
8987 if (tg3_flag(tp, ENABLE_APE))
8988 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
8989 PCISTATE_ALLOW_APE_SHMEM_WR |
8990 PCISTATE_ALLOW_APE_PSPACE_WR;
8991 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
8992
8993 pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
8994
8995 if (!tg3_flag(tp, PCI_EXPRESS)) {
8996 pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
8997 tp->pci_cacheline_sz);
8998 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
8999 tp->pci_lat_timer);
9000 }
9001
9002 /* Make sure PCI-X relaxed ordering bit is clear. */
9003 if (tg3_flag(tp, PCIX_MODE)) {
9004 u16 pcix_cmd;
9005
9006 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
9007 &pcix_cmd);
9008 pcix_cmd &= ~PCI_X_CMD_ERO;
9009 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
9010 pcix_cmd);
9011 }
9012
9013 if (tg3_flag(tp, 5780_CLASS)) {
9014
9015 /* Chip reset on 5780 will reset MSI enable bit,
9016 * so need to restore it.
9017 */
9018 if (tg3_flag(tp, USING_MSI)) {
9019 u16 ctrl;
9020
9021 pci_read_config_word(tp->pdev,
9022 tp->msi_cap + PCI_MSI_FLAGS,
9023 &ctrl);
9024 pci_write_config_word(tp->pdev,
9025 tp->msi_cap + PCI_MSI_FLAGS,
9026 ctrl | PCI_MSI_FLAGS_ENABLE);
9027 val = tr32(MSGINT_MODE);
9028 tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
9029 }
9030 }
9031}
9032
9033static void tg3_override_clk(struct tg3 *tp)
9034{
9035 u32 val;
9036
9037 switch (tg3_asic_rev(tp)) {
9038 case ASIC_REV_5717:
9039 val = tr32(TG3_CPMU_CLCK_ORIDE_ENABLE);
9040 tw32(TG3_CPMU_CLCK_ORIDE_ENABLE, val |
9041 TG3_CPMU_MAC_ORIDE_ENABLE);
9042 break;
9043
9044 case ASIC_REV_5719:
9045 case ASIC_REV_5720:
9046 tw32(TG3_CPMU_CLCK_ORIDE, CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
9047 break;
9048
9049 default:
9050 return;
9051 }
9052}
9053
9054static void tg3_restore_clk(struct tg3 *tp)
9055{
9056 u32 val;
9057
9058 switch (tg3_asic_rev(tp)) {
9059 case ASIC_REV_5717:
9060 val = tr32(TG3_CPMU_CLCK_ORIDE_ENABLE);
9061 tw32(TG3_CPMU_CLCK_ORIDE_ENABLE,
9062 val & ~TG3_CPMU_MAC_ORIDE_ENABLE);
9063 break;
9064
9065 case ASIC_REV_5719:
9066 case ASIC_REV_5720:
9067 val = tr32(TG3_CPMU_CLCK_ORIDE);
9068 tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
9069 break;
9070
9071 default:
9072 return;
9073 }
9074}
9075
9076/* tp->lock is held. */
9077static int tg3_chip_reset(struct tg3 *tp)
9078 __releases(tp->lock)
9079 __acquires(tp->lock)
9080{
9081 u32 val;
9082 void (*write_op)(struct tg3 *, u32, u32);
9083 int i, err;
9084
9085 if (!pci_device_is_present(tp->pdev))
9086 return -ENODEV;
9087
9088 tg3_nvram_lock(tp);
9089
9090 tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
9091
9092 /* No matching tg3_nvram_unlock() after this because
9093 * chip reset below will undo the nvram lock.
9094 */
9095 tp->nvram_lock_cnt = 0;
9096
9097 /* GRC_MISC_CFG core clock reset will clear the memory
9098 * enable bit in PCI register 4 and the MSI enable bit
9099 * on some chips, so we save relevant registers here.
9100 */
9101 tg3_save_pci_state(tp);
9102
9103 if (tg3_asic_rev(tp) == ASIC_REV_5752 ||
9104 tg3_flag(tp, 5755_PLUS))
9105 tw32(GRC_FASTBOOT_PC, 0);
9106
9107 /*
9108 * We must avoid the readl() that normally takes place.
9109 * It locks machines, causes machine checks, and other
9110 * fun things. So, temporarily disable the 5701
9111 * hardware workaround, while we do the reset.
9112 */
9113 write_op = tp->write32;
9114 if (write_op == tg3_write_flush_reg32)
9115 tp->write32 = tg3_write32;
9116
9117 /* Prevent the irq handler from reading or writing PCI registers
9118 * during chip reset when the memory enable bit in the PCI command
9119 * register may be cleared. The chip does not generate interrupt
9120 * at this time, but the irq handler may still be called due to irq
9121 * sharing or irqpoll.
9122 */
9123 tg3_flag_set(tp, CHIP_RESETTING);
9124 for (i = 0; i < tp->irq_cnt; i++) {
9125 struct tg3_napi *tnapi = &tp->napi[i];
9126 if (tnapi->hw_status) {
9127 tnapi->hw_status->status = 0;
9128 tnapi->hw_status->status_tag = 0;
9129 }
9130 tnapi->last_tag = 0;
9131 tnapi->last_irq_tag = 0;
9132 }
9133 smp_mb();
9134
9135 tg3_full_unlock(tp);
9136
9137 for (i = 0; i < tp->irq_cnt; i++)
9138 synchronize_irq(tp->napi[i].irq_vec);
9139
9140 tg3_full_lock(tp, 0);
9141
9142 if (tg3_asic_rev(tp) == ASIC_REV_57780) {
9143 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
9144 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
9145 }
9146
9147 /* do the reset */
9148 val = GRC_MISC_CFG_CORECLK_RESET;
9149
9150 if (tg3_flag(tp, PCI_EXPRESS)) {
9151 /* Force PCIe 1.0a mode */
9152 if (tg3_asic_rev(tp) != ASIC_REV_5785 &&
9153 !tg3_flag(tp, 57765_PLUS) &&
9154 tr32(TG3_PCIE_PHY_TSTCTL) ==
9155 (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
9156 tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
9157
9158 if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0) {
9159 tw32(GRC_MISC_CFG, (1 << 29));
9160 val |= (1 << 29);
9161 }
9162 }
9163
9164 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
9165 tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
9166 tw32(GRC_VCPU_EXT_CTRL,
9167 tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
9168 }
9169
9170 /* Set the clock to the highest frequency to avoid timeouts. With link
9171 * aware mode, the clock speed could be slow and bootcode does not
9172 * complete within the expected time. Override the clock to allow the
9173 * bootcode to finish sooner and then restore it.
9174 */
9175 tg3_override_clk(tp);
9176
9177 /* Manage gphy power for all CPMU absent PCIe devices. */
9178 if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
9179 val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
9180
9181 tw32(GRC_MISC_CFG, val);
9182
9183 /* restore 5701 hardware bug workaround write method */
9184 tp->write32 = write_op;
9185
9186 /* Unfortunately, we have to delay before the PCI read back.
9187 * Some 575X chips even will not respond to a PCI cfg access
9188 * when the reset command is given to the chip.
9189 *
9190 * How do these hardware designers expect things to work
9191 * properly if the PCI write is posted for a long period
9192 * of time? It is always necessary to have some method by
9193 * which a register read back can occur to push the write
9194 * out which does the reset.
9195 *
9196 * For most tg3 variants the trick below was working.
9197 * Ho hum...
9198 */
9199 udelay(120);
9200
9201 /* Flush PCI posted writes. The normal MMIO registers
9202 * are inaccessible at this time so this is the only
9203 * way to make this reliably (actually, this is no longer
9204 * the case, see above). I tried to use indirect
9205 * register read/write but this upset some 5701 variants.
9206 */
9207 pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
9208
9209 udelay(120);
9210
9211 if (tg3_flag(tp, PCI_EXPRESS) && pci_is_pcie(tp->pdev)) {
9212 u16 val16;
9213
9214 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A0) {
9215 int j;
9216 u32 cfg_val;
9217
9218 /* Wait for link training to complete. */
9219 for (j = 0; j < 5000; j++)
9220 udelay(100);
9221
9222 pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
9223 pci_write_config_dword(tp->pdev, 0xc4,
9224 cfg_val | (1 << 15));
9225 }
9226
9227 /* Clear the "no snoop" and "relaxed ordering" bits. */
9228 val16 = PCI_EXP_DEVCTL_RELAX_EN | PCI_EXP_DEVCTL_NOSNOOP_EN;
9229 /*
9230 * Older PCIe devices only support the 128 byte
9231 * MPS setting. Enforce the restriction.
9232 */
9233 if (!tg3_flag(tp, CPMU_PRESENT))
9234 val16 |= PCI_EXP_DEVCTL_PAYLOAD;
9235 pcie_capability_clear_word(tp->pdev, PCI_EXP_DEVCTL, val16);
9236
9237 /* Clear error status */
9238 pcie_capability_write_word(tp->pdev, PCI_EXP_DEVSTA,
9239 PCI_EXP_DEVSTA_CED |
9240 PCI_EXP_DEVSTA_NFED |
9241 PCI_EXP_DEVSTA_FED |
9242 PCI_EXP_DEVSTA_URD);
9243 }
9244
9245 tg3_restore_pci_state(tp);
9246
9247 tg3_flag_clear(tp, CHIP_RESETTING);
9248 tg3_flag_clear(tp, ERROR_PROCESSED);
9249
9250 val = 0;
9251 if (tg3_flag(tp, 5780_CLASS))
9252 val = tr32(MEMARB_MODE);
9253 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
9254
9255 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A3) {
9256 tg3_stop_fw(tp);
9257 tw32(0x5000, 0x400);
9258 }
9259
9260 if (tg3_flag(tp, IS_SSB_CORE)) {
9261 /*
9262 * BCM4785: In order to avoid repercussions from using
9263 * potentially defective internal ROM, stop the Rx RISC CPU,
9264 * which is not required.
9265 */
9266 tg3_stop_fw(tp);
9267 tg3_halt_cpu(tp, RX_CPU_BASE);
9268 }
9269
9270 err = tg3_poll_fw(tp);
9271 if (err)
9272 return err;
9273
9274 tw32(GRC_MODE, tp->grc_mode);
9275
9276 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A0) {
9277 val = tr32(0xc4);
9278
9279 tw32(0xc4, val | (1 << 15));
9280 }
9281
9282 if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
9283 tg3_asic_rev(tp) == ASIC_REV_5705) {
9284 tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
9285 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A0)
9286 tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
9287 tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
9288 }
9289
9290 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
9291 tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
9292 val = tp->mac_mode;
9293 } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
9294 tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
9295 val = tp->mac_mode;
9296 } else
9297 val = 0;
9298
9299 tw32_f(MAC_MODE, val);
9300 udelay(40);
9301
9302 tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
9303
9304 tg3_mdio_start(tp);
9305
9306 if (tg3_flag(tp, PCI_EXPRESS) &&
9307 tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0 &&
9308 tg3_asic_rev(tp) != ASIC_REV_5785 &&
9309 !tg3_flag(tp, 57765_PLUS)) {
9310 val = tr32(0x7c00);
9311
9312 tw32(0x7c00, val | (1 << 25));
9313 }
9314
9315 tg3_restore_clk(tp);
9316
9317 /* Increase the core clock speed to fix tx timeout issue for 5762
9318 * with 100Mbps link speed.
9319 */
9320 if (tg3_asic_rev(tp) == ASIC_REV_5762) {
9321 val = tr32(TG3_CPMU_CLCK_ORIDE_ENABLE);
9322 tw32(TG3_CPMU_CLCK_ORIDE_ENABLE, val |
9323 TG3_CPMU_MAC_ORIDE_ENABLE);
9324 }
9325
9326 /* Reprobe ASF enable state. */
9327 tg3_flag_clear(tp, ENABLE_ASF);
9328 tp->phy_flags &= ~(TG3_PHYFLG_1G_ON_VAUX_OK |
9329 TG3_PHYFLG_KEEP_LINK_ON_PWRDN);
9330
9331 tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
9332 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
9333 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
9334 u32 nic_cfg;
9335
9336 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
9337 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
9338 tg3_flag_set(tp, ENABLE_ASF);
9339 tp->last_event_jiffies = jiffies;
9340 if (tg3_flag(tp, 5750_PLUS))
9341 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
9342
9343 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &nic_cfg);
9344 if (nic_cfg & NIC_SRAM_1G_ON_VAUX_OK)
9345 tp->phy_flags |= TG3_PHYFLG_1G_ON_VAUX_OK;
9346 if (nic_cfg & NIC_SRAM_LNK_FLAP_AVOID)
9347 tp->phy_flags |= TG3_PHYFLG_KEEP_LINK_ON_PWRDN;
9348 }
9349 }
9350
9351 return 0;
9352}
9353
9354static void tg3_get_nstats(struct tg3 *, struct rtnl_link_stats64 *);
9355static void tg3_get_estats(struct tg3 *, struct tg3_ethtool_stats *);
9356static void __tg3_set_rx_mode(struct net_device *);
9357
9358/* tp->lock is held. */
9359static int tg3_halt(struct tg3 *tp, int kind, bool silent)
9360{
9361 int err, i;
9362
9363 tg3_stop_fw(tp);
9364
9365 tg3_write_sig_pre_reset(tp, kind);
9366
9367 tg3_abort_hw(tp, silent);
9368 err = tg3_chip_reset(tp);
9369
9370 __tg3_set_mac_addr(tp, false);
9371
9372 tg3_write_sig_legacy(tp, kind);
9373 tg3_write_sig_post_reset(tp, kind);
9374
9375 if (tp->hw_stats) {
9376 /* Save the stats across chip resets... */
9377 tg3_get_nstats(tp, &tp->net_stats_prev);
9378 tg3_get_estats(tp, &tp->estats_prev);
9379
9380 /* And make sure the next sample is new data */
9381 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
9382
9383 for (i = 0; i < TG3_IRQ_MAX_VECS; ++i) {
9384 struct tg3_napi *tnapi = &tp->napi[i];
9385
9386 tnapi->rx_dropped = 0;
9387 tnapi->tx_dropped = 0;
9388 }
9389 }
9390
9391 return err;
9392}
9393
9394static int tg3_set_mac_addr(struct net_device *dev, void *p)
9395{
9396 struct tg3 *tp = netdev_priv(dev);
9397 struct sockaddr *addr = p;
9398 int err = 0;
9399 bool skip_mac_1 = false;
9400
9401 if (!is_valid_ether_addr(addr->sa_data))
9402 return -EADDRNOTAVAIL;
9403
9404 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
9405
9406 if (!netif_running(dev))
9407 return 0;
9408
9409 if (tg3_flag(tp, ENABLE_ASF)) {
9410 u32 addr0_high, addr0_low, addr1_high, addr1_low;
9411
9412 addr0_high = tr32(MAC_ADDR_0_HIGH);
9413 addr0_low = tr32(MAC_ADDR_0_LOW);
9414 addr1_high = tr32(MAC_ADDR_1_HIGH);
9415 addr1_low = tr32(MAC_ADDR_1_LOW);
9416
9417 /* Skip MAC addr 1 if ASF is using it. */
9418 if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
9419 !(addr1_high == 0 && addr1_low == 0))
9420 skip_mac_1 = true;
9421 }
9422 spin_lock_bh(&tp->lock);
9423 __tg3_set_mac_addr(tp, skip_mac_1);
9424 __tg3_set_rx_mode(dev);
9425 spin_unlock_bh(&tp->lock);
9426
9427 return err;
9428}
9429
9430/* tp->lock is held. */
9431static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
9432 dma_addr_t mapping, u32 maxlen_flags,
9433 u32 nic_addr)
9434{
9435 tg3_write_mem(tp,
9436 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
9437 ((u64) mapping >> 32));
9438 tg3_write_mem(tp,
9439 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
9440 ((u64) mapping & 0xffffffff));
9441 tg3_write_mem(tp,
9442 (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
9443 maxlen_flags);
9444
9445 if (!tg3_flag(tp, 5705_PLUS))
9446 tg3_write_mem(tp,
9447 (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
9448 nic_addr);
9449}
9450
9451
9452static void tg3_coal_tx_init(struct tg3 *tp, struct ethtool_coalesce *ec)
9453{
9454 int i = 0;
9455
9456 if (!tg3_flag(tp, ENABLE_TSS)) {
9457 tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
9458 tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
9459 tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
9460 } else {
9461 tw32(HOSTCC_TXCOL_TICKS, 0);
9462 tw32(HOSTCC_TXMAX_FRAMES, 0);
9463 tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
9464
9465 for (; i < tp->txq_cnt; i++) {
9466 u32 reg;
9467
9468 reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
9469 tw32(reg, ec->tx_coalesce_usecs);
9470 reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
9471 tw32(reg, ec->tx_max_coalesced_frames);
9472 reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
9473 tw32(reg, ec->tx_max_coalesced_frames_irq);
9474 }
9475 }
9476
9477 for (; i < tp->irq_max - 1; i++) {
9478 tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
9479 tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
9480 tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
9481 }
9482}
9483
9484static void tg3_coal_rx_init(struct tg3 *tp, struct ethtool_coalesce *ec)
9485{
9486 int i = 0;
9487 u32 limit = tp->rxq_cnt;
9488
9489 if (!tg3_flag(tp, ENABLE_RSS)) {
9490 tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
9491 tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
9492 tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
9493 limit--;
9494 } else {
9495 tw32(HOSTCC_RXCOL_TICKS, 0);
9496 tw32(HOSTCC_RXMAX_FRAMES, 0);
9497 tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
9498 }
9499
9500 for (; i < limit; i++) {
9501 u32 reg;
9502
9503 reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
9504 tw32(reg, ec->rx_coalesce_usecs);
9505 reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
9506 tw32(reg, ec->rx_max_coalesced_frames);
9507 reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
9508 tw32(reg, ec->rx_max_coalesced_frames_irq);
9509 }
9510
9511 for (; i < tp->irq_max - 1; i++) {
9512 tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
9513 tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
9514 tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
9515 }
9516}
9517
9518static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
9519{
9520 tg3_coal_tx_init(tp, ec);
9521 tg3_coal_rx_init(tp, ec);
9522
9523 if (!tg3_flag(tp, 5705_PLUS)) {
9524 u32 val = ec->stats_block_coalesce_usecs;
9525
9526 tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
9527 tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
9528
9529 if (!tp->link_up)
9530 val = 0;
9531
9532 tw32(HOSTCC_STAT_COAL_TICKS, val);
9533 }
9534}
9535
9536/* tp->lock is held. */
9537static void tg3_tx_rcbs_disable(struct tg3 *tp)
9538{
9539 u32 txrcb, limit;
9540
9541 /* Disable all transmit rings but the first. */
9542 if (!tg3_flag(tp, 5705_PLUS))
9543 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
9544 else if (tg3_flag(tp, 5717_PLUS))
9545 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
9546 else if (tg3_flag(tp, 57765_CLASS) ||
9547 tg3_asic_rev(tp) == ASIC_REV_5762)
9548 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
9549 else
9550 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
9551
9552 for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
9553 txrcb < limit; txrcb += TG3_BDINFO_SIZE)
9554 tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
9555 BDINFO_FLAGS_DISABLED);
9556}
9557
9558/* tp->lock is held. */
9559static void tg3_tx_rcbs_init(struct tg3 *tp)
9560{
9561 int i = 0;
9562 u32 txrcb = NIC_SRAM_SEND_RCB;
9563
9564 if (tg3_flag(tp, ENABLE_TSS))
9565 i++;
9566
9567 for (; i < tp->irq_max; i++, txrcb += TG3_BDINFO_SIZE) {
9568 struct tg3_napi *tnapi = &tp->napi[i];
9569
9570 if (!tnapi->tx_ring)
9571 continue;
9572
9573 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
9574 (TG3_TX_RING_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT),
9575 NIC_SRAM_TX_BUFFER_DESC);
9576 }
9577}
9578
9579/* tp->lock is held. */
9580static void tg3_rx_ret_rcbs_disable(struct tg3 *tp)
9581{
9582 u32 rxrcb, limit;
9583
9584 /* Disable all receive return rings but the first. */
9585 if (tg3_flag(tp, 5717_PLUS))
9586 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
9587 else if (!tg3_flag(tp, 5705_PLUS))
9588 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
9589 else if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
9590 tg3_asic_rev(tp) == ASIC_REV_5762 ||
9591 tg3_flag(tp, 57765_CLASS))
9592 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
9593 else
9594 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
9595
9596 for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
9597 rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
9598 tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
9599 BDINFO_FLAGS_DISABLED);
9600}
9601
9602/* tp->lock is held. */
9603static void tg3_rx_ret_rcbs_init(struct tg3 *tp)
9604{
9605 int i = 0;
9606 u32 rxrcb = NIC_SRAM_RCV_RET_RCB;
9607
9608 if (tg3_flag(tp, ENABLE_RSS))
9609 i++;
9610
9611 for (; i < tp->irq_max; i++, rxrcb += TG3_BDINFO_SIZE) {
9612 struct tg3_napi *tnapi = &tp->napi[i];
9613
9614 if (!tnapi->rx_rcb)
9615 continue;
9616
9617 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
9618 (tp->rx_ret_ring_mask + 1) <<
9619 BDINFO_FLAGS_MAXLEN_SHIFT, 0);
9620 }
9621}
9622
9623/* tp->lock is held. */
9624static void tg3_rings_reset(struct tg3 *tp)
9625{
9626 int i;
9627 u32 stblk;
9628 struct tg3_napi *tnapi = &tp->napi[0];
9629
9630 tg3_tx_rcbs_disable(tp);
9631
9632 tg3_rx_ret_rcbs_disable(tp);
9633
9634 /* Disable interrupts */
9635 tw32_mailbox_f(tp->napi[0].int_mbox, 1);
9636 tp->napi[0].chk_msi_cnt = 0;
9637 tp->napi[0].last_rx_cons = 0;
9638 tp->napi[0].last_tx_cons = 0;
9639
9640 /* Zero mailbox registers. */
9641 if (tg3_flag(tp, SUPPORT_MSIX)) {
9642 for (i = 1; i < tp->irq_max; i++) {
9643 tp->napi[i].tx_prod = 0;
9644 tp->napi[i].tx_cons = 0;
9645 if (tg3_flag(tp, ENABLE_TSS))
9646 tw32_mailbox(tp->napi[i].prodmbox, 0);
9647 tw32_rx_mbox(tp->napi[i].consmbox, 0);
9648 tw32_mailbox_f(tp->napi[i].int_mbox, 1);
9649 tp->napi[i].chk_msi_cnt = 0;
9650 tp->napi[i].last_rx_cons = 0;
9651 tp->napi[i].last_tx_cons = 0;
9652 }
9653 if (!tg3_flag(tp, ENABLE_TSS))
9654 tw32_mailbox(tp->napi[0].prodmbox, 0);
9655 } else {
9656 tp->napi[0].tx_prod = 0;
9657 tp->napi[0].tx_cons = 0;
9658 tw32_mailbox(tp->napi[0].prodmbox, 0);
9659 tw32_rx_mbox(tp->napi[0].consmbox, 0);
9660 }
9661
9662 /* Make sure the NIC-based send BD rings are disabled. */
9663 if (!tg3_flag(tp, 5705_PLUS)) {
9664 u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
9665 for (i = 0; i < 16; i++)
9666 tw32_tx_mbox(mbox + i * 8, 0);
9667 }
9668
9669 /* Clear status block in ram. */
9670 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
9671
9672 /* Set status block DMA address */
9673 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
9674 ((u64) tnapi->status_mapping >> 32));
9675 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
9676 ((u64) tnapi->status_mapping & 0xffffffff));
9677
9678 stblk = HOSTCC_STATBLCK_RING1;
9679
9680 for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
9681 u64 mapping = (u64)tnapi->status_mapping;
9682 tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
9683 tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
9684 stblk += 8;
9685
9686 /* Clear status block in ram. */
9687 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
9688 }
9689
9690 tg3_tx_rcbs_init(tp);
9691 tg3_rx_ret_rcbs_init(tp);
9692}
9693
9694static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
9695{
9696 u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
9697
9698 if (!tg3_flag(tp, 5750_PLUS) ||
9699 tg3_flag(tp, 5780_CLASS) ||
9700 tg3_asic_rev(tp) == ASIC_REV_5750 ||
9701 tg3_asic_rev(tp) == ASIC_REV_5752 ||
9702 tg3_flag(tp, 57765_PLUS))
9703 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
9704 else if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
9705 tg3_asic_rev(tp) == ASIC_REV_5787)
9706 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
9707 else
9708 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
9709
9710 nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
9711 host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
9712
9713 val = min(nic_rep_thresh, host_rep_thresh);
9714 tw32(RCVBDI_STD_THRESH, val);
9715
9716 if (tg3_flag(tp, 57765_PLUS))
9717 tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
9718
9719 if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
9720 return;
9721
9722 bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
9723
9724 host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
9725
9726 val = min(bdcache_maxcnt / 2, host_rep_thresh);
9727 tw32(RCVBDI_JUMBO_THRESH, val);
9728
9729 if (tg3_flag(tp, 57765_PLUS))
9730 tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
9731}
9732
9733static inline u32 calc_crc(unsigned char *buf, int len)
9734{
9735 u32 reg;
9736 u32 tmp;
9737 int j, k;
9738
9739 reg = 0xffffffff;
9740
9741 for (j = 0; j < len; j++) {
9742 reg ^= buf[j];
9743
9744 for (k = 0; k < 8; k++) {
9745 tmp = reg & 0x01;
9746
9747 reg >>= 1;
9748
9749 if (tmp)
9750 reg ^= CRC32_POLY_LE;
9751 }
9752 }
9753
9754 return ~reg;
9755}
9756
9757static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
9758{
9759 /* accept or reject all multicast frames */
9760 tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
9761 tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
9762 tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
9763 tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
9764}
9765
9766static void __tg3_set_rx_mode(struct net_device *dev)
9767{
9768 struct tg3 *tp = netdev_priv(dev);
9769 u32 rx_mode;
9770
9771 rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
9772 RX_MODE_KEEP_VLAN_TAG);
9773
9774#if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
9775 /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
9776 * flag clear.
9777 */
9778 if (!tg3_flag(tp, ENABLE_ASF))
9779 rx_mode |= RX_MODE_KEEP_VLAN_TAG;
9780#endif
9781
9782 if (dev->flags & IFF_PROMISC) {
9783 /* Promiscuous mode. */
9784 rx_mode |= RX_MODE_PROMISC;
9785 } else if (dev->flags & IFF_ALLMULTI) {
9786 /* Accept all multicast. */
9787 tg3_set_multi(tp, 1);
9788 } else if (netdev_mc_empty(dev)) {
9789 /* Reject all multicast. */
9790 tg3_set_multi(tp, 0);
9791 } else {
9792 /* Accept one or more multicast(s). */
9793 struct netdev_hw_addr *ha;
9794 u32 mc_filter[4] = { 0, };
9795 u32 regidx;
9796 u32 bit;
9797 u32 crc;
9798
9799 netdev_for_each_mc_addr(ha, dev) {
9800 crc = calc_crc(ha->addr, ETH_ALEN);
9801 bit = ~crc & 0x7f;
9802 regidx = (bit & 0x60) >> 5;
9803 bit &= 0x1f;
9804 mc_filter[regidx] |= (1 << bit);
9805 }
9806
9807 tw32(MAC_HASH_REG_0, mc_filter[0]);
9808 tw32(MAC_HASH_REG_1, mc_filter[1]);
9809 tw32(MAC_HASH_REG_2, mc_filter[2]);
9810 tw32(MAC_HASH_REG_3, mc_filter[3]);
9811 }
9812
9813 if (netdev_uc_count(dev) > TG3_MAX_UCAST_ADDR(tp)) {
9814 rx_mode |= RX_MODE_PROMISC;
9815 } else if (!(dev->flags & IFF_PROMISC)) {
9816 /* Add all entries into to the mac addr filter list */
9817 int i = 0;
9818 struct netdev_hw_addr *ha;
9819
9820 netdev_for_each_uc_addr(ha, dev) {
9821 __tg3_set_one_mac_addr(tp, ha->addr,
9822 i + TG3_UCAST_ADDR_IDX(tp));
9823 i++;
9824 }
9825 }
9826
9827 if (rx_mode != tp->rx_mode) {
9828 tp->rx_mode = rx_mode;
9829 tw32_f(MAC_RX_MODE, rx_mode);
9830 udelay(10);
9831 }
9832}
9833
9834static void tg3_rss_init_dflt_indir_tbl(struct tg3 *tp, u32 qcnt)
9835{
9836 int i;
9837
9838 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
9839 tp->rss_ind_tbl[i] = ethtool_rxfh_indir_default(i, qcnt);
9840}
9841
9842static void tg3_rss_check_indir_tbl(struct tg3 *tp)
9843{
9844 int i;
9845
9846 if (!tg3_flag(tp, SUPPORT_MSIX))
9847 return;
9848
9849 if (tp->rxq_cnt == 1) {
9850 memset(&tp->rss_ind_tbl[0], 0, sizeof(tp->rss_ind_tbl));
9851 return;
9852 }
9853
9854 /* Validate table against current IRQ count */
9855 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
9856 if (tp->rss_ind_tbl[i] >= tp->rxq_cnt)
9857 break;
9858 }
9859
9860 if (i != TG3_RSS_INDIR_TBL_SIZE)
9861 tg3_rss_init_dflt_indir_tbl(tp, tp->rxq_cnt);
9862}
9863
9864static void tg3_rss_write_indir_tbl(struct tg3 *tp)
9865{
9866 int i = 0;
9867 u32 reg = MAC_RSS_INDIR_TBL_0;
9868
9869 while (i < TG3_RSS_INDIR_TBL_SIZE) {
9870 u32 val = tp->rss_ind_tbl[i];
9871 i++;
9872 for (; i % 8; i++) {
9873 val <<= 4;
9874 val |= tp->rss_ind_tbl[i];
9875 }
9876 tw32(reg, val);
9877 reg += 4;
9878 }
9879}
9880
9881static inline u32 tg3_lso_rd_dma_workaround_bit(struct tg3 *tp)
9882{
9883 if (tg3_asic_rev(tp) == ASIC_REV_5719)
9884 return TG3_LSO_RD_DMA_TX_LENGTH_WA_5719;
9885 else
9886 return TG3_LSO_RD_DMA_TX_LENGTH_WA_5720;
9887}
9888
9889/* tp->lock is held. */
9890static int tg3_reset_hw(struct tg3 *tp, bool reset_phy)
9891{
9892 u32 val, rdmac_mode;
9893 int i, err, limit;
9894 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
9895
9896 tg3_disable_ints(tp);
9897
9898 tg3_stop_fw(tp);
9899
9900 tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
9901
9902 if (tg3_flag(tp, INIT_COMPLETE))
9903 tg3_abort_hw(tp, 1);
9904
9905 if ((tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN) &&
9906 !(tp->phy_flags & TG3_PHYFLG_USER_CONFIGURED)) {
9907 tg3_phy_pull_config(tp);
9908 tg3_eee_pull_config(tp, NULL);
9909 tp->phy_flags |= TG3_PHYFLG_USER_CONFIGURED;
9910 }
9911
9912 /* Enable MAC control of LPI */
9913 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
9914 tg3_setup_eee(tp);
9915
9916 if (reset_phy)
9917 tg3_phy_reset(tp);
9918
9919 err = tg3_chip_reset(tp);
9920 if (err)
9921 return err;
9922
9923 tg3_write_sig_legacy(tp, RESET_KIND_INIT);
9924
9925 if (tg3_chip_rev(tp) == CHIPREV_5784_AX) {
9926 val = tr32(TG3_CPMU_CTRL);
9927 val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
9928 tw32(TG3_CPMU_CTRL, val);
9929
9930 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
9931 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
9932 val |= CPMU_LSPD_10MB_MACCLK_6_25;
9933 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
9934
9935 val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
9936 val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
9937 val |= CPMU_LNK_AWARE_MACCLK_6_25;
9938 tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
9939
9940 val = tr32(TG3_CPMU_HST_ACC);
9941 val &= ~CPMU_HST_ACC_MACCLK_MASK;
9942 val |= CPMU_HST_ACC_MACCLK_6_25;
9943 tw32(TG3_CPMU_HST_ACC, val);
9944 }
9945
9946 if (tg3_asic_rev(tp) == ASIC_REV_57780) {
9947 val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
9948 val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
9949 PCIE_PWR_MGMT_L1_THRESH_4MS;
9950 tw32(PCIE_PWR_MGMT_THRESH, val);
9951
9952 val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
9953 tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
9954
9955 tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
9956
9957 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
9958 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
9959 }
9960
9961 if (tg3_flag(tp, L1PLLPD_EN)) {
9962 u32 grc_mode = tr32(GRC_MODE);
9963
9964 /* Access the lower 1K of PL PCIE block registers. */
9965 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
9966 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
9967
9968 val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
9969 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
9970 val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
9971
9972 tw32(GRC_MODE, grc_mode);
9973 }
9974
9975 if (tg3_flag(tp, 57765_CLASS)) {
9976 if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0) {
9977 u32 grc_mode = tr32(GRC_MODE);
9978
9979 /* Access the lower 1K of PL PCIE block registers. */
9980 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
9981 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
9982
9983 val = tr32(TG3_PCIE_TLDLPL_PORT +
9984 TG3_PCIE_PL_LO_PHYCTL5);
9985 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
9986 val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
9987
9988 tw32(GRC_MODE, grc_mode);
9989 }
9990
9991 if (tg3_chip_rev(tp) != CHIPREV_57765_AX) {
9992 u32 grc_mode;
9993
9994 /* Fix transmit hangs */
9995 val = tr32(TG3_CPMU_PADRNG_CTL);
9996 val |= TG3_CPMU_PADRNG_CTL_RDIV2;
9997 tw32(TG3_CPMU_PADRNG_CTL, val);
9998
9999 grc_mode = tr32(GRC_MODE);
10000
10001 /* Access the lower 1K of DL PCIE block registers. */
10002 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
10003 tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
10004
10005 val = tr32(TG3_PCIE_TLDLPL_PORT +
10006 TG3_PCIE_DL_LO_FTSMAX);
10007 val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
10008 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
10009 val | TG3_PCIE_DL_LO_FTSMAX_VAL);
10010
10011 tw32(GRC_MODE, grc_mode);
10012 }
10013
10014 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
10015 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
10016 val |= CPMU_LSPD_10MB_MACCLK_6_25;
10017 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
10018 }
10019
10020 /* This works around an issue with Athlon chipsets on
10021 * B3 tigon3 silicon. This bit has no effect on any
10022 * other revision. But do not set this on PCI Express
10023 * chips and don't even touch the clocks if the CPMU is present.
10024 */
10025 if (!tg3_flag(tp, CPMU_PRESENT)) {
10026 if (!tg3_flag(tp, PCI_EXPRESS))
10027 tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
10028 tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
10029 }
10030
10031 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0 &&
10032 tg3_flag(tp, PCIX_MODE)) {
10033 val = tr32(TG3PCI_PCISTATE);
10034 val |= PCISTATE_RETRY_SAME_DMA;
10035 tw32(TG3PCI_PCISTATE, val);
10036 }
10037
10038 if (tg3_flag(tp, ENABLE_APE)) {
10039 /* Allow reads and writes to the
10040 * APE register and memory space.
10041 */
10042 val = tr32(TG3PCI_PCISTATE);
10043 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
10044 PCISTATE_ALLOW_APE_SHMEM_WR |
10045 PCISTATE_ALLOW_APE_PSPACE_WR;
10046 tw32(TG3PCI_PCISTATE, val);
10047 }
10048
10049 if (tg3_chip_rev(tp) == CHIPREV_5704_BX) {
10050 /* Enable some hw fixes. */
10051 val = tr32(TG3PCI_MSI_DATA);
10052 val |= (1 << 26) | (1 << 28) | (1 << 29);
10053 tw32(TG3PCI_MSI_DATA, val);
10054 }
10055
10056 /* Descriptor ring init may make accesses to the
10057 * NIC SRAM area to setup the TX descriptors, so we
10058 * can only do this after the hardware has been
10059 * successfully reset.
10060 */
10061 err = tg3_init_rings(tp);
10062 if (err)
10063 return err;
10064
10065 if (tg3_flag(tp, 57765_PLUS)) {
10066 val = tr32(TG3PCI_DMA_RW_CTRL) &
10067 ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
10068 if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0)
10069 val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
10070 if (!tg3_flag(tp, 57765_CLASS) &&
10071 tg3_asic_rev(tp) != ASIC_REV_5717 &&
10072 tg3_asic_rev(tp) != ASIC_REV_5762)
10073 val |= DMA_RWCTRL_TAGGED_STAT_WA;
10074 tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
10075 } else if (tg3_asic_rev(tp) != ASIC_REV_5784 &&
10076 tg3_asic_rev(tp) != ASIC_REV_5761) {
10077 /* This value is determined during the probe time DMA
10078 * engine test, tg3_test_dma.
10079 */
10080 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
10081 }
10082
10083 tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
10084 GRC_MODE_4X_NIC_SEND_RINGS |
10085 GRC_MODE_NO_TX_PHDR_CSUM |
10086 GRC_MODE_NO_RX_PHDR_CSUM);
10087 tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
10088
10089 /* Pseudo-header checksum is done by hardware logic and not
10090 * the offload processers, so make the chip do the pseudo-
10091 * header checksums on receive. For transmit it is more
10092 * convenient to do the pseudo-header checksum in software
10093 * as Linux does that on transmit for us in all cases.
10094 */
10095 tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
10096
10097 val = GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP;
10098 if (tp->rxptpctl)
10099 tw32(TG3_RX_PTP_CTL,
10100 tp->rxptpctl | TG3_RX_PTP_CTL_HWTS_INTERLOCK);
10101
10102 if (tg3_flag(tp, PTP_CAPABLE))
10103 val |= GRC_MODE_TIME_SYNC_ENABLE;
10104
10105 tw32(GRC_MODE, tp->grc_mode | val);
10106
10107 /* On one of the AMD platform, MRRS is restricted to 4000 because of
10108 * south bridge limitation. As a workaround, Driver is setting MRRS
10109 * to 2048 instead of default 4096.
10110 */
10111 if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
10112 tp->pdev->subsystem_device == TG3PCI_SUBDEVICE_ID_DELL_5762) {
10113 val = tr32(TG3PCI_DEV_STATUS_CTRL) & ~MAX_READ_REQ_MASK;
10114 tw32(TG3PCI_DEV_STATUS_CTRL, val | MAX_READ_REQ_SIZE_2048);
10115 }
10116
10117 /* Setup the timer prescalar register. Clock is always 66Mhz. */
10118 val = tr32(GRC_MISC_CFG);
10119 val &= ~0xff;
10120 val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
10121 tw32(GRC_MISC_CFG, val);
10122
10123 /* Initialize MBUF/DESC pool. */
10124 if (tg3_flag(tp, 5750_PLUS)) {
10125 /* Do nothing. */
10126 } else if (tg3_asic_rev(tp) != ASIC_REV_5705) {
10127 tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
10128 if (tg3_asic_rev(tp) == ASIC_REV_5704)
10129 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
10130 else
10131 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
10132 tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
10133 tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
10134 } else if (tg3_flag(tp, TSO_CAPABLE)) {
10135 int fw_len;
10136
10137 fw_len = tp->fw_len;
10138 fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
10139 tw32(BUFMGR_MB_POOL_ADDR,
10140 NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
10141 tw32(BUFMGR_MB_POOL_SIZE,
10142 NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
10143 }
10144
10145 if (tp->dev->mtu <= ETH_DATA_LEN) {
10146 tw32(BUFMGR_MB_RDMA_LOW_WATER,
10147 tp->bufmgr_config.mbuf_read_dma_low_water);
10148 tw32(BUFMGR_MB_MACRX_LOW_WATER,
10149 tp->bufmgr_config.mbuf_mac_rx_low_water);
10150 tw32(BUFMGR_MB_HIGH_WATER,
10151 tp->bufmgr_config.mbuf_high_water);
10152 } else {
10153 tw32(BUFMGR_MB_RDMA_LOW_WATER,
10154 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
10155 tw32(BUFMGR_MB_MACRX_LOW_WATER,
10156 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
10157 tw32(BUFMGR_MB_HIGH_WATER,
10158 tp->bufmgr_config.mbuf_high_water_jumbo);
10159 }
10160 tw32(BUFMGR_DMA_LOW_WATER,
10161 tp->bufmgr_config.dma_low_water);
10162 tw32(BUFMGR_DMA_HIGH_WATER,
10163 tp->bufmgr_config.dma_high_water);
10164
10165 val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
10166 if (tg3_asic_rev(tp) == ASIC_REV_5719)
10167 val |= BUFMGR_MODE_NO_TX_UNDERRUN;
10168 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
10169 tg3_asic_rev(tp) == ASIC_REV_5762 ||
10170 tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
10171 tg3_chip_rev_id(tp) == CHIPREV_ID_5720_A0)
10172 val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
10173 tw32(BUFMGR_MODE, val);
10174 for (i = 0; i < 2000; i++) {
10175 if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
10176 break;
10177 udelay(10);
10178 }
10179 if (i >= 2000) {
10180 netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
10181 return -ENODEV;
10182 }
10183
10184 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5906_A1)
10185 tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
10186
10187 tg3_setup_rxbd_thresholds(tp);
10188
10189 /* Initialize TG3_BDINFO's at:
10190 * RCVDBDI_STD_BD: standard eth size rx ring
10191 * RCVDBDI_JUMBO_BD: jumbo frame rx ring
10192 * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
10193 *
10194 * like so:
10195 * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
10196 * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
10197 * ring attribute flags
10198 * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
10199 *
10200 * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
10201 * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
10202 *
10203 * The size of each ring is fixed in the firmware, but the location is
10204 * configurable.
10205 */
10206 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
10207 ((u64) tpr->rx_std_mapping >> 32));
10208 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
10209 ((u64) tpr->rx_std_mapping & 0xffffffff));
10210 if (!tg3_flag(tp, 5717_PLUS))
10211 tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
10212 NIC_SRAM_RX_BUFFER_DESC);
10213
10214 /* Disable the mini ring */
10215 if (!tg3_flag(tp, 5705_PLUS))
10216 tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
10217 BDINFO_FLAGS_DISABLED);
10218
10219 /* Program the jumbo buffer descriptor ring control
10220 * blocks on those devices that have them.
10221 */
10222 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
10223 (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
10224
10225 if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
10226 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
10227 ((u64) tpr->rx_jmb_mapping >> 32));
10228 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
10229 ((u64) tpr->rx_jmb_mapping & 0xffffffff));
10230 val = TG3_RX_JMB_RING_SIZE(tp) <<
10231 BDINFO_FLAGS_MAXLEN_SHIFT;
10232 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
10233 val | BDINFO_FLAGS_USE_EXT_RECV);
10234 if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
10235 tg3_flag(tp, 57765_CLASS) ||
10236 tg3_asic_rev(tp) == ASIC_REV_5762)
10237 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
10238 NIC_SRAM_RX_JUMBO_BUFFER_DESC);
10239 } else {
10240 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
10241 BDINFO_FLAGS_DISABLED);
10242 }
10243
10244 if (tg3_flag(tp, 57765_PLUS)) {
10245 val = TG3_RX_STD_RING_SIZE(tp);
10246 val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
10247 val |= (TG3_RX_STD_DMA_SZ << 2);
10248 } else
10249 val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
10250 } else
10251 val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
10252
10253 tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
10254
10255 tpr->rx_std_prod_idx = tp->rx_pending;
10256 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
10257
10258 tpr->rx_jmb_prod_idx =
10259 tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
10260 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
10261
10262 tg3_rings_reset(tp);
10263
10264 /* Initialize MAC address and backoff seed. */
10265 __tg3_set_mac_addr(tp, false);
10266
10267 /* MTU + ethernet header + FCS + optional VLAN tag */
10268 tw32(MAC_RX_MTU_SIZE,
10269 tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
10270
10271 /* The slot time is changed by tg3_setup_phy if we
10272 * run at gigabit with half duplex.
10273 */
10274 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
10275 (6 << TX_LENGTHS_IPG_SHIFT) |
10276 (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
10277
10278 if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
10279 tg3_asic_rev(tp) == ASIC_REV_5762)
10280 val |= tr32(MAC_TX_LENGTHS) &
10281 (TX_LENGTHS_JMB_FRM_LEN_MSK |
10282 TX_LENGTHS_CNT_DWN_VAL_MSK);
10283
10284 tw32(MAC_TX_LENGTHS, val);
10285
10286 /* Receive rules. */
10287 tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
10288 tw32(RCVLPC_CONFIG, 0x0181);
10289
10290 /* Calculate RDMAC_MODE setting early, we need it to determine
10291 * the RCVLPC_STATE_ENABLE mask.
10292 */
10293 rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
10294 RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
10295 RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
10296 RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
10297 RDMAC_MODE_LNGREAD_ENAB);
10298
10299 if (tg3_asic_rev(tp) == ASIC_REV_5717)
10300 rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
10301
10302 if (tg3_asic_rev(tp) == ASIC_REV_5784 ||
10303 tg3_asic_rev(tp) == ASIC_REV_5785 ||
10304 tg3_asic_rev(tp) == ASIC_REV_57780)
10305 rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
10306 RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
10307 RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
10308
10309 if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
10310 tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
10311 if (tg3_flag(tp, TSO_CAPABLE) &&
10312 tg3_asic_rev(tp) == ASIC_REV_5705) {
10313 rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
10314 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
10315 !tg3_flag(tp, IS_5788)) {
10316 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
10317 }
10318 }
10319
10320 if (tg3_flag(tp, PCI_EXPRESS))
10321 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
10322
10323 if (tg3_asic_rev(tp) == ASIC_REV_57766) {
10324 tp->dma_limit = 0;
10325 if (tp->dev->mtu <= ETH_DATA_LEN) {
10326 rdmac_mode |= RDMAC_MODE_JMB_2K_MMRR;
10327 tp->dma_limit = TG3_TX_BD_DMA_MAX_2K;
10328 }
10329 }
10330
10331 if (tg3_flag(tp, HW_TSO_1) ||
10332 tg3_flag(tp, HW_TSO_2) ||
10333 tg3_flag(tp, HW_TSO_3))
10334 rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
10335
10336 if (tg3_flag(tp, 57765_PLUS) ||
10337 tg3_asic_rev(tp) == ASIC_REV_5785 ||
10338 tg3_asic_rev(tp) == ASIC_REV_57780)
10339 rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
10340
10341 if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
10342 tg3_asic_rev(tp) == ASIC_REV_5762)
10343 rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
10344
10345 if (tg3_asic_rev(tp) == ASIC_REV_5761 ||
10346 tg3_asic_rev(tp) == ASIC_REV_5784 ||
10347 tg3_asic_rev(tp) == ASIC_REV_5785 ||
10348 tg3_asic_rev(tp) == ASIC_REV_57780 ||
10349 tg3_flag(tp, 57765_PLUS)) {
10350 u32 tgtreg;
10351
10352 if (tg3_asic_rev(tp) == ASIC_REV_5762)
10353 tgtreg = TG3_RDMA_RSRVCTRL_REG2;
10354 else
10355 tgtreg = TG3_RDMA_RSRVCTRL_REG;
10356
10357 val = tr32(tgtreg);
10358 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
10359 tg3_asic_rev(tp) == ASIC_REV_5762) {
10360 val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
10361 TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
10362 TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
10363 val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
10364 TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
10365 TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
10366 }
10367 tw32(tgtreg, val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
10368 }
10369
10370 if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
10371 tg3_asic_rev(tp) == ASIC_REV_5720 ||
10372 tg3_asic_rev(tp) == ASIC_REV_5762) {
10373 u32 tgtreg;
10374
10375 if (tg3_asic_rev(tp) == ASIC_REV_5762)
10376 tgtreg = TG3_LSO_RD_DMA_CRPTEN_CTRL2;
10377 else
10378 tgtreg = TG3_LSO_RD_DMA_CRPTEN_CTRL;
10379
10380 val = tr32(tgtreg);
10381 tw32(tgtreg, val |
10382 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
10383 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
10384 }
10385
10386 /* Receive/send statistics. */
10387 if (tg3_flag(tp, 5750_PLUS)) {
10388 val = tr32(RCVLPC_STATS_ENABLE);
10389 val &= ~RCVLPC_STATSENAB_DACK_FIX;
10390 tw32(RCVLPC_STATS_ENABLE, val);
10391 } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
10392 tg3_flag(tp, TSO_CAPABLE)) {
10393 val = tr32(RCVLPC_STATS_ENABLE);
10394 val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
10395 tw32(RCVLPC_STATS_ENABLE, val);
10396 } else {
10397 tw32(RCVLPC_STATS_ENABLE, 0xffffff);
10398 }
10399 tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
10400 tw32(SNDDATAI_STATSENAB, 0xffffff);
10401 tw32(SNDDATAI_STATSCTRL,
10402 (SNDDATAI_SCTRL_ENABLE |
10403 SNDDATAI_SCTRL_FASTUPD));
10404
10405 /* Setup host coalescing engine. */
10406 tw32(HOSTCC_MODE, 0);
10407 for (i = 0; i < 2000; i++) {
10408 if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
10409 break;
10410 udelay(10);
10411 }
10412
10413 __tg3_set_coalesce(tp, &tp->coal);
10414
10415 if (!tg3_flag(tp, 5705_PLUS)) {
10416 /* Status/statistics block address. See tg3_timer,
10417 * the tg3_periodic_fetch_stats call there, and
10418 * tg3_get_stats to see how this works for 5705/5750 chips.
10419 */
10420 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
10421 ((u64) tp->stats_mapping >> 32));
10422 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
10423 ((u64) tp->stats_mapping & 0xffffffff));
10424 tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
10425
10426 tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
10427
10428 /* Clear statistics and status block memory areas */
10429 for (i = NIC_SRAM_STATS_BLK;
10430 i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
10431 i += sizeof(u32)) {
10432 tg3_write_mem(tp, i, 0);
10433 udelay(40);
10434 }
10435 }
10436
10437 tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
10438
10439 tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
10440 tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
10441 if (!tg3_flag(tp, 5705_PLUS))
10442 tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
10443
10444 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
10445 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
10446 /* reset to prevent losing 1st rx packet intermittently */
10447 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
10448 udelay(10);
10449 }
10450
10451 tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
10452 MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE |
10453 MAC_MODE_FHDE_ENABLE;
10454 if (tg3_flag(tp, ENABLE_APE))
10455 tp->mac_mode |= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
10456 if (!tg3_flag(tp, 5705_PLUS) &&
10457 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
10458 tg3_asic_rev(tp) != ASIC_REV_5700)
10459 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
10460 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
10461 udelay(40);
10462
10463 /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
10464 * If TG3_FLAG_IS_NIC is zero, we should read the
10465 * register to preserve the GPIO settings for LOMs. The GPIOs,
10466 * whether used as inputs or outputs, are set by boot code after
10467 * reset.
10468 */
10469 if (!tg3_flag(tp, IS_NIC)) {
10470 u32 gpio_mask;
10471
10472 gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
10473 GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
10474 GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
10475
10476 if (tg3_asic_rev(tp) == ASIC_REV_5752)
10477 gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
10478 GRC_LCLCTRL_GPIO_OUTPUT3;
10479
10480 if (tg3_asic_rev(tp) == ASIC_REV_5755)
10481 gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
10482
10483 tp->grc_local_ctrl &= ~gpio_mask;
10484 tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
10485
10486 /* GPIO1 must be driven high for eeprom write protect */
10487 if (tg3_flag(tp, EEPROM_WRITE_PROT))
10488 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
10489 GRC_LCLCTRL_GPIO_OUTPUT1);
10490 }
10491 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
10492 udelay(100);
10493
10494 if (tg3_flag(tp, USING_MSIX)) {
10495 val = tr32(MSGINT_MODE);
10496 val |= MSGINT_MODE_ENABLE;
10497 if (tp->irq_cnt > 1)
10498 val |= MSGINT_MODE_MULTIVEC_EN;
10499 if (!tg3_flag(tp, 1SHOT_MSI))
10500 val |= MSGINT_MODE_ONE_SHOT_DISABLE;
10501 tw32(MSGINT_MODE, val);
10502 }
10503
10504 if (!tg3_flag(tp, 5705_PLUS)) {
10505 tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
10506 udelay(40);
10507 }
10508
10509 val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
10510 WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
10511 WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
10512 WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
10513 WDMAC_MODE_LNGREAD_ENAB);
10514
10515 if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
10516 tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
10517 if (tg3_flag(tp, TSO_CAPABLE) &&
10518 (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A1 ||
10519 tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A2)) {
10520 /* nothing */
10521 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
10522 !tg3_flag(tp, IS_5788)) {
10523 val |= WDMAC_MODE_RX_ACCEL;
10524 }
10525 }
10526
10527 /* Enable host coalescing bug fix */
10528 if (tg3_flag(tp, 5755_PLUS))
10529 val |= WDMAC_MODE_STATUS_TAG_FIX;
10530
10531 if (tg3_asic_rev(tp) == ASIC_REV_5785)
10532 val |= WDMAC_MODE_BURST_ALL_DATA;
10533
10534 tw32_f(WDMAC_MODE, val);
10535 udelay(40);
10536
10537 if (tg3_flag(tp, PCIX_MODE)) {
10538 u16 pcix_cmd;
10539
10540 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
10541 &pcix_cmd);
10542 if (tg3_asic_rev(tp) == ASIC_REV_5703) {
10543 pcix_cmd &= ~PCI_X_CMD_MAX_READ;
10544 pcix_cmd |= PCI_X_CMD_READ_2K;
10545 } else if (tg3_asic_rev(tp) == ASIC_REV_5704) {
10546 pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
10547 pcix_cmd |= PCI_X_CMD_READ_2K;
10548 }
10549 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
10550 pcix_cmd);
10551 }
10552
10553 tw32_f(RDMAC_MODE, rdmac_mode);
10554 udelay(40);
10555
10556 if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
10557 tg3_asic_rev(tp) == ASIC_REV_5720) {
10558 for (i = 0; i < TG3_NUM_RDMA_CHANNELS; i++) {
10559 if (tr32(TG3_RDMA_LENGTH + (i << 2)) > TG3_MAX_MTU(tp))
10560 break;
10561 }
10562 if (i < TG3_NUM_RDMA_CHANNELS) {
10563 val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
10564 val |= tg3_lso_rd_dma_workaround_bit(tp);
10565 tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val);
10566 tg3_flag_set(tp, 5719_5720_RDMA_BUG);
10567 }
10568 }
10569
10570 tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
10571 if (!tg3_flag(tp, 5705_PLUS))
10572 tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
10573
10574 if (tg3_asic_rev(tp) == ASIC_REV_5761)
10575 tw32(SNDDATAC_MODE,
10576 SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
10577 else
10578 tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
10579
10580 tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
10581 tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
10582 val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
10583 if (tg3_flag(tp, LRG_PROD_RING_CAP))
10584 val |= RCVDBDI_MODE_LRG_RING_SZ;
10585 tw32(RCVDBDI_MODE, val);
10586 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
10587 if (tg3_flag(tp, HW_TSO_1) ||
10588 tg3_flag(tp, HW_TSO_2) ||
10589 tg3_flag(tp, HW_TSO_3))
10590 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
10591 val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
10592 if (tg3_flag(tp, ENABLE_TSS))
10593 val |= SNDBDI_MODE_MULTI_TXQ_EN;
10594 tw32(SNDBDI_MODE, val);
10595 tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
10596
10597 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0) {
10598 err = tg3_load_5701_a0_firmware_fix(tp);
10599 if (err)
10600 return err;
10601 }
10602
10603 if (tg3_asic_rev(tp) == ASIC_REV_57766) {
10604 /* Ignore any errors for the firmware download. If download
10605 * fails, the device will operate with EEE disabled
10606 */
10607 tg3_load_57766_firmware(tp);
10608 }
10609
10610 if (tg3_flag(tp, TSO_CAPABLE)) {
10611 err = tg3_load_tso_firmware(tp);
10612 if (err)
10613 return err;
10614 }
10615
10616 tp->tx_mode = TX_MODE_ENABLE;
10617
10618 if (tg3_flag(tp, 5755_PLUS) ||
10619 tg3_asic_rev(tp) == ASIC_REV_5906)
10620 tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
10621
10622 if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
10623 tg3_asic_rev(tp) == ASIC_REV_5762) {
10624 val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
10625 tp->tx_mode &= ~val;
10626 tp->tx_mode |= tr32(MAC_TX_MODE) & val;
10627 }
10628
10629 tw32_f(MAC_TX_MODE, tp->tx_mode);
10630 udelay(100);
10631
10632 if (tg3_flag(tp, ENABLE_RSS)) {
10633 u32 rss_key[10];
10634
10635 tg3_rss_write_indir_tbl(tp);
10636
10637 netdev_rss_key_fill(rss_key, 10 * sizeof(u32));
10638
10639 for (i = 0; i < 10 ; i++)
10640 tw32(MAC_RSS_HASH_KEY_0 + i*4, rss_key[i]);
10641 }
10642
10643 tp->rx_mode = RX_MODE_ENABLE;
10644 if (tg3_flag(tp, 5755_PLUS))
10645 tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
10646
10647 if (tg3_asic_rev(tp) == ASIC_REV_5762)
10648 tp->rx_mode |= RX_MODE_IPV4_FRAG_FIX;
10649
10650 if (tg3_flag(tp, ENABLE_RSS))
10651 tp->rx_mode |= RX_MODE_RSS_ENABLE |
10652 RX_MODE_RSS_ITBL_HASH_BITS_7 |
10653 RX_MODE_RSS_IPV6_HASH_EN |
10654 RX_MODE_RSS_TCP_IPV6_HASH_EN |
10655 RX_MODE_RSS_IPV4_HASH_EN |
10656 RX_MODE_RSS_TCP_IPV4_HASH_EN;
10657
10658 tw32_f(MAC_RX_MODE, tp->rx_mode);
10659 udelay(10);
10660
10661 tw32(MAC_LED_CTRL, tp->led_ctrl);
10662
10663 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
10664 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
10665 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
10666 udelay(10);
10667 }
10668 tw32_f(MAC_RX_MODE, tp->rx_mode);
10669 udelay(10);
10670
10671 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
10672 if ((tg3_asic_rev(tp) == ASIC_REV_5704) &&
10673 !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
10674 /* Set drive transmission level to 1.2V */
10675 /* only if the signal pre-emphasis bit is not set */
10676 val = tr32(MAC_SERDES_CFG);
10677 val &= 0xfffff000;
10678 val |= 0x880;
10679 tw32(MAC_SERDES_CFG, val);
10680 }
10681 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A1)
10682 tw32(MAC_SERDES_CFG, 0x616000);
10683 }
10684
10685 /* Prevent chip from dropping frames when flow control
10686 * is enabled.
10687 */
10688 if (tg3_flag(tp, 57765_CLASS))
10689 val = 1;
10690 else
10691 val = 2;
10692 tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
10693
10694 if (tg3_asic_rev(tp) == ASIC_REV_5704 &&
10695 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
10696 /* Use hardware link auto-negotiation */
10697 tg3_flag_set(tp, HW_AUTONEG);
10698 }
10699
10700 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
10701 tg3_asic_rev(tp) == ASIC_REV_5714) {
10702 u32 tmp;
10703
10704 tmp = tr32(SERDES_RX_CTRL);
10705 tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
10706 tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
10707 tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
10708 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
10709 }
10710
10711 if (!tg3_flag(tp, USE_PHYLIB)) {
10712 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
10713 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
10714
10715 err = tg3_setup_phy(tp, false);
10716 if (err)
10717 return err;
10718
10719 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
10720 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
10721 u32 tmp;
10722
10723 /* Clear CRC stats. */
10724 if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
10725 tg3_writephy(tp, MII_TG3_TEST1,
10726 tmp | MII_TG3_TEST1_CRC_EN);
10727 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
10728 }
10729 }
10730 }
10731
10732 __tg3_set_rx_mode(tp->dev);
10733
10734 /* Initialize receive rules. */
10735 tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
10736 tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
10737 tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
10738 tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
10739
10740 if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
10741 limit = 8;
10742 else
10743 limit = 16;
10744 if (tg3_flag(tp, ENABLE_ASF))
10745 limit -= 4;
10746 switch (limit) {
10747 case 16:
10748 tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
10749 /* fall through */
10750 case 15:
10751 tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
10752 /* fall through */
10753 case 14:
10754 tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
10755 /* fall through */
10756 case 13:
10757 tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
10758 /* fall through */
10759 case 12:
10760 tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
10761 /* fall through */
10762 case 11:
10763 tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
10764 /* fall through */
10765 case 10:
10766 tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
10767 /* fall through */
10768 case 9:
10769 tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
10770 /* fall through */
10771 case 8:
10772 tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
10773 /* fall through */
10774 case 7:
10775 tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
10776 /* fall through */
10777 case 6:
10778 tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
10779 /* fall through */
10780 case 5:
10781 tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
10782 /* fall through */
10783 case 4:
10784 /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
10785 case 3:
10786 /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
10787 case 2:
10788 case 1:
10789
10790 default:
10791 break;
10792 }
10793
10794 if (tg3_flag(tp, ENABLE_APE))
10795 /* Write our heartbeat update interval to APE. */
10796 tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
10797 APE_HOST_HEARTBEAT_INT_5SEC);
10798
10799 tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
10800
10801 return 0;
10802}
10803
10804/* Called at device open time to get the chip ready for
10805 * packet processing. Invoked with tp->lock held.
10806 */
10807static int tg3_init_hw(struct tg3 *tp, bool reset_phy)
10808{
10809 /* Chip may have been just powered on. If so, the boot code may still
10810 * be running initialization. Wait for it to finish to avoid races in
10811 * accessing the hardware.
10812 */
10813 tg3_enable_register_access(tp);
10814 tg3_poll_fw(tp);
10815
10816 tg3_switch_clocks(tp);
10817
10818 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
10819
10820 return tg3_reset_hw(tp, reset_phy);
10821}
10822
10823#ifdef CONFIG_TIGON3_HWMON
10824static void tg3_sd_scan_scratchpad(struct tg3 *tp, struct tg3_ocir *ocir)
10825{
10826 int i;
10827
10828 for (i = 0; i < TG3_SD_NUM_RECS; i++, ocir++) {
10829 u32 off = i * TG3_OCIR_LEN, len = TG3_OCIR_LEN;
10830
10831 tg3_ape_scratchpad_read(tp, (u32 *) ocir, off, len);
10832 off += len;
10833
10834 if (ocir->signature != TG3_OCIR_SIG_MAGIC ||
10835 !(ocir->version_flags & TG3_OCIR_FLAG_ACTIVE))
10836 memset(ocir, 0, TG3_OCIR_LEN);
10837 }
10838}
10839
10840/* sysfs attributes for hwmon */
10841static ssize_t tg3_show_temp(struct device *dev,
10842 struct device_attribute *devattr, char *buf)
10843{
10844 struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
10845 struct tg3 *tp = dev_get_drvdata(dev);
10846 u32 temperature;
10847
10848 spin_lock_bh(&tp->lock);
10849 tg3_ape_scratchpad_read(tp, &temperature, attr->index,
10850 sizeof(temperature));
10851 spin_unlock_bh(&tp->lock);
10852 return sprintf(buf, "%u\n", temperature * 1000);
10853}
10854
10855
10856static SENSOR_DEVICE_ATTR(temp1_input, 0444, tg3_show_temp, NULL,
10857 TG3_TEMP_SENSOR_OFFSET);
10858static SENSOR_DEVICE_ATTR(temp1_crit, 0444, tg3_show_temp, NULL,
10859 TG3_TEMP_CAUTION_OFFSET);
10860static SENSOR_DEVICE_ATTR(temp1_max, 0444, tg3_show_temp, NULL,
10861 TG3_TEMP_MAX_OFFSET);
10862
10863static struct attribute *tg3_attrs[] = {
10864 &sensor_dev_attr_temp1_input.dev_attr.attr,
10865 &sensor_dev_attr_temp1_crit.dev_attr.attr,
10866 &sensor_dev_attr_temp1_max.dev_attr.attr,
10867 NULL
10868};
10869ATTRIBUTE_GROUPS(tg3);
10870
10871static void tg3_hwmon_close(struct tg3 *tp)
10872{
10873 if (tp->hwmon_dev) {
10874 hwmon_device_unregister(tp->hwmon_dev);
10875 tp->hwmon_dev = NULL;
10876 }
10877}
10878
10879static void tg3_hwmon_open(struct tg3 *tp)
10880{
10881 int i;
10882 u32 size = 0;
10883 struct pci_dev *pdev = tp->pdev;
10884 struct tg3_ocir ocirs[TG3_SD_NUM_RECS];
10885
10886 tg3_sd_scan_scratchpad(tp, ocirs);
10887
10888 for (i = 0; i < TG3_SD_NUM_RECS; i++) {
10889 if (!ocirs[i].src_data_length)
10890 continue;
10891
10892 size += ocirs[i].src_hdr_length;
10893 size += ocirs[i].src_data_length;
10894 }
10895
10896 if (!size)
10897 return;
10898
10899 tp->hwmon_dev = hwmon_device_register_with_groups(&pdev->dev, "tg3",
10900 tp, tg3_groups);
10901 if (IS_ERR(tp->hwmon_dev)) {
10902 tp->hwmon_dev = NULL;
10903 dev_err(&pdev->dev, "Cannot register hwmon device, aborting\n");
10904 }
10905}
10906#else
10907static inline void tg3_hwmon_close(struct tg3 *tp) { }
10908static inline void tg3_hwmon_open(struct tg3 *tp) { }
10909#endif /* CONFIG_TIGON3_HWMON */
10910
10911
10912#define TG3_STAT_ADD32(PSTAT, REG) \
10913do { u32 __val = tr32(REG); \
10914 (PSTAT)->low += __val; \
10915 if ((PSTAT)->low < __val) \
10916 (PSTAT)->high += 1; \
10917} while (0)
10918
10919static void tg3_periodic_fetch_stats(struct tg3 *tp)
10920{
10921 struct tg3_hw_stats *sp = tp->hw_stats;
10922
10923 if (!tp->link_up)
10924 return;
10925
10926 TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
10927 TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
10928 TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
10929 TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
10930 TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
10931 TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
10932 TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
10933 TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
10934 TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
10935 TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
10936 TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
10937 TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
10938 TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
10939 if (unlikely(tg3_flag(tp, 5719_5720_RDMA_BUG) &&
10940 (sp->tx_ucast_packets.low + sp->tx_mcast_packets.low +
10941 sp->tx_bcast_packets.low) > TG3_NUM_RDMA_CHANNELS)) {
10942 u32 val;
10943
10944 val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
10945 val &= ~tg3_lso_rd_dma_workaround_bit(tp);
10946 tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val);
10947 tg3_flag_clear(tp, 5719_5720_RDMA_BUG);
10948 }
10949
10950 TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
10951 TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
10952 TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
10953 TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
10954 TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
10955 TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
10956 TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
10957 TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
10958 TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
10959 TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
10960 TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
10961 TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
10962 TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
10963 TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
10964
10965 TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
10966 if (tg3_asic_rev(tp) != ASIC_REV_5717 &&
10967 tg3_asic_rev(tp) != ASIC_REV_5762 &&
10968 tg3_chip_rev_id(tp) != CHIPREV_ID_5719_A0 &&
10969 tg3_chip_rev_id(tp) != CHIPREV_ID_5720_A0) {
10970 TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
10971 } else {
10972 u32 val = tr32(HOSTCC_FLOW_ATTN);
10973 val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
10974 if (val) {
10975 tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
10976 sp->rx_discards.low += val;
10977 if (sp->rx_discards.low < val)
10978 sp->rx_discards.high += 1;
10979 }
10980 sp->mbuf_lwm_thresh_hit = sp->rx_discards;
10981 }
10982 TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
10983}
10984
10985static void tg3_chk_missed_msi(struct tg3 *tp)
10986{
10987 u32 i;
10988
10989 for (i = 0; i < tp->irq_cnt; i++) {
10990 struct tg3_napi *tnapi = &tp->napi[i];
10991
10992 if (tg3_has_work(tnapi)) {
10993 if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
10994 tnapi->last_tx_cons == tnapi->tx_cons) {
10995 if (tnapi->chk_msi_cnt < 1) {
10996 tnapi->chk_msi_cnt++;
10997 return;
10998 }
10999 tg3_msi(0, tnapi);
11000 }
11001 }
11002 tnapi->chk_msi_cnt = 0;
11003 tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
11004 tnapi->last_tx_cons = tnapi->tx_cons;
11005 }
11006}
11007
11008static void tg3_timer(struct timer_list *t)
11009{
11010 struct tg3 *tp = from_timer(tp, t, timer);
11011
11012 spin_lock(&tp->lock);
11013
11014 if (tp->irq_sync || tg3_flag(tp, RESET_TASK_PENDING)) {
11015 spin_unlock(&tp->lock);
11016 goto restart_timer;
11017 }
11018
11019 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
11020 tg3_flag(tp, 57765_CLASS))
11021 tg3_chk_missed_msi(tp);
11022
11023 if (tg3_flag(tp, FLUSH_POSTED_WRITES)) {
11024 /* BCM4785: Flush posted writes from GbE to host memory. */
11025 tr32(HOSTCC_MODE);
11026 }
11027
11028 if (!tg3_flag(tp, TAGGED_STATUS)) {
11029 /* All of this garbage is because when using non-tagged
11030 * IRQ status the mailbox/status_block protocol the chip
11031 * uses with the cpu is race prone.
11032 */
11033 if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
11034 tw32(GRC_LOCAL_CTRL,
11035 tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
11036 } else {
11037 tw32(HOSTCC_MODE, tp->coalesce_mode |
11038 HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
11039 }
11040
11041 if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
11042 spin_unlock(&tp->lock);
11043 tg3_reset_task_schedule(tp);
11044 goto restart_timer;
11045 }
11046 }
11047
11048 /* This part only runs once per second. */
11049 if (!--tp->timer_counter) {
11050 if (tg3_flag(tp, 5705_PLUS))
11051 tg3_periodic_fetch_stats(tp);
11052
11053 if (tp->setlpicnt && !--tp->setlpicnt)
11054 tg3_phy_eee_enable(tp);
11055
11056 if (tg3_flag(tp, USE_LINKCHG_REG)) {
11057 u32 mac_stat;
11058 int phy_event;
11059
11060 mac_stat = tr32(MAC_STATUS);
11061
11062 phy_event = 0;
11063 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
11064 if (mac_stat & MAC_STATUS_MI_INTERRUPT)
11065 phy_event = 1;
11066 } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
11067 phy_event = 1;
11068
11069 if (phy_event)
11070 tg3_setup_phy(tp, false);
11071 } else if (tg3_flag(tp, POLL_SERDES)) {
11072 u32 mac_stat = tr32(MAC_STATUS);
11073 int need_setup = 0;
11074
11075 if (tp->link_up &&
11076 (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
11077 need_setup = 1;
11078 }
11079 if (!tp->link_up &&
11080 (mac_stat & (MAC_STATUS_PCS_SYNCED |
11081 MAC_STATUS_SIGNAL_DET))) {
11082 need_setup = 1;
11083 }
11084 if (need_setup) {
11085 if (!tp->serdes_counter) {
11086 tw32_f(MAC_MODE,
11087 (tp->mac_mode &
11088 ~MAC_MODE_PORT_MODE_MASK));
11089 udelay(40);
11090 tw32_f(MAC_MODE, tp->mac_mode);
11091 udelay(40);
11092 }
11093 tg3_setup_phy(tp, false);
11094 }
11095 } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
11096 tg3_flag(tp, 5780_CLASS)) {
11097 tg3_serdes_parallel_detect(tp);
11098 } else if (tg3_flag(tp, POLL_CPMU_LINK)) {
11099 u32 cpmu = tr32(TG3_CPMU_STATUS);
11100 bool link_up = !((cpmu & TG3_CPMU_STATUS_LINK_MASK) ==
11101 TG3_CPMU_STATUS_LINK_MASK);
11102
11103 if (link_up != tp->link_up)
11104 tg3_setup_phy(tp, false);
11105 }
11106
11107 tp->timer_counter = tp->timer_multiplier;
11108 }
11109
11110 /* Heartbeat is only sent once every 2 seconds.
11111 *
11112 * The heartbeat is to tell the ASF firmware that the host
11113 * driver is still alive. In the event that the OS crashes,
11114 * ASF needs to reset the hardware to free up the FIFO space
11115 * that may be filled with rx packets destined for the host.
11116 * If the FIFO is full, ASF will no longer function properly.
11117 *
11118 * Unintended resets have been reported on real time kernels
11119 * where the timer doesn't run on time. Netpoll will also have
11120 * same problem.
11121 *
11122 * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
11123 * to check the ring condition when the heartbeat is expiring
11124 * before doing the reset. This will prevent most unintended
11125 * resets.
11126 */
11127 if (!--tp->asf_counter) {
11128 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
11129 tg3_wait_for_event_ack(tp);
11130
11131 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
11132 FWCMD_NICDRV_ALIVE3);
11133 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
11134 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
11135 TG3_FW_UPDATE_TIMEOUT_SEC);
11136
11137 tg3_generate_fw_event(tp);
11138 }
11139 tp->asf_counter = tp->asf_multiplier;
11140 }
11141
11142 /* Update the APE heartbeat every 5 seconds.*/
11143 tg3_send_ape_heartbeat(tp, TG3_APE_HB_INTERVAL);
11144
11145 spin_unlock(&tp->lock);
11146
11147restart_timer:
11148 tp->timer.expires = jiffies + tp->timer_offset;
11149 add_timer(&tp->timer);
11150}
11151
11152static void tg3_timer_init(struct tg3 *tp)
11153{
11154 if (tg3_flag(tp, TAGGED_STATUS) &&
11155 tg3_asic_rev(tp) != ASIC_REV_5717 &&
11156 !tg3_flag(tp, 57765_CLASS))
11157 tp->timer_offset = HZ;
11158 else
11159 tp->timer_offset = HZ / 10;
11160
11161 BUG_ON(tp->timer_offset > HZ);
11162
11163 tp->timer_multiplier = (HZ / tp->timer_offset);
11164 tp->asf_multiplier = (HZ / tp->timer_offset) *
11165 TG3_FW_UPDATE_FREQ_SEC;
11166
11167 timer_setup(&tp->timer, tg3_timer, 0);
11168}
11169
11170static void tg3_timer_start(struct tg3 *tp)
11171{
11172 tp->asf_counter = tp->asf_multiplier;
11173 tp->timer_counter = tp->timer_multiplier;
11174
11175 tp->timer.expires = jiffies + tp->timer_offset;
11176 add_timer(&tp->timer);
11177}
11178
11179static void tg3_timer_stop(struct tg3 *tp)
11180{
11181 del_timer_sync(&tp->timer);
11182}
11183
11184/* Restart hardware after configuration changes, self-test, etc.
11185 * Invoked with tp->lock held.
11186 */
11187static int tg3_restart_hw(struct tg3 *tp, bool reset_phy)
11188 __releases(tp->lock)
11189 __acquires(tp->lock)
11190{
11191 int err;
11192
11193 err = tg3_init_hw(tp, reset_phy);
11194 if (err) {
11195 netdev_err(tp->dev,
11196 "Failed to re-initialize device, aborting\n");
11197 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
11198 tg3_full_unlock(tp);
11199 tg3_timer_stop(tp);
11200 tp->irq_sync = 0;
11201 tg3_napi_enable(tp);
11202 dev_close(tp->dev);
11203 tg3_full_lock(tp, 0);
11204 }
11205 return err;
11206}
11207
11208static void tg3_reset_task(struct work_struct *work)
11209{
11210 struct tg3 *tp = container_of(work, struct tg3, reset_task);
11211 int err;
11212
11213 rtnl_lock();
11214 tg3_full_lock(tp, 0);
11215
11216 if (tp->pcierr_recovery || !netif_running(tp->dev) ||
11217 tp->pdev->error_state != pci_channel_io_normal) {
11218 tg3_flag_clear(tp, RESET_TASK_PENDING);
11219 tg3_full_unlock(tp);
11220 rtnl_unlock();
11221 return;
11222 }
11223
11224 tg3_full_unlock(tp);
11225
11226 tg3_phy_stop(tp);
11227
11228 tg3_netif_stop(tp);
11229
11230 tg3_full_lock(tp, 1);
11231
11232 if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
11233 tp->write32_tx_mbox = tg3_write32_tx_mbox;
11234 tp->write32_rx_mbox = tg3_write_flush_reg32;
11235 tg3_flag_set(tp, MBOX_WRITE_REORDER);
11236 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
11237 }
11238
11239 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
11240 err = tg3_init_hw(tp, true);
11241 if (err) {
11242 tg3_full_unlock(tp);
11243 tp->irq_sync = 0;
11244 tg3_napi_enable(tp);
11245 /* Clear this flag so that tg3_reset_task_cancel() will not
11246 * call cancel_work_sync() and wait forever.
11247 */
11248 tg3_flag_clear(tp, RESET_TASK_PENDING);
11249 dev_close(tp->dev);
11250 goto out;
11251 }
11252
11253 tg3_netif_start(tp);
11254
11255 tg3_full_unlock(tp);
11256
11257 if (!err)
11258 tg3_phy_start(tp);
11259
11260 tg3_flag_clear(tp, RESET_TASK_PENDING);
11261out:
11262 rtnl_unlock();
11263}
11264
11265static int tg3_request_irq(struct tg3 *tp, int irq_num)
11266{
11267 irq_handler_t fn;
11268 unsigned long flags;
11269 char *name;
11270 struct tg3_napi *tnapi = &tp->napi[irq_num];
11271
11272 if (tp->irq_cnt == 1)
11273 name = tp->dev->name;
11274 else {
11275 name = &tnapi->irq_lbl[0];
11276 if (tnapi->tx_buffers && tnapi->rx_rcb)
11277 snprintf(name, IFNAMSIZ,
11278 "%s-txrx-%d", tp->dev->name, irq_num);
11279 else if (tnapi->tx_buffers)
11280 snprintf(name, IFNAMSIZ,
11281 "%s-tx-%d", tp->dev->name, irq_num);
11282 else if (tnapi->rx_rcb)
11283 snprintf(name, IFNAMSIZ,
11284 "%s-rx-%d", tp->dev->name, irq_num);
11285 else
11286 snprintf(name, IFNAMSIZ,
11287 "%s-%d", tp->dev->name, irq_num);
11288 name[IFNAMSIZ-1] = 0;
11289 }
11290
11291 if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
11292 fn = tg3_msi;
11293 if (tg3_flag(tp, 1SHOT_MSI))
11294 fn = tg3_msi_1shot;
11295 flags = 0;
11296 } else {
11297 fn = tg3_interrupt;
11298 if (tg3_flag(tp, TAGGED_STATUS))
11299 fn = tg3_interrupt_tagged;
11300 flags = IRQF_SHARED;
11301 }
11302
11303 return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
11304}
11305
11306static int tg3_test_interrupt(struct tg3 *tp)
11307{
11308 struct tg3_napi *tnapi = &tp->napi[0];
11309 struct net_device *dev = tp->dev;
11310 int err, i, intr_ok = 0;
11311 u32 val;
11312
11313 if (!netif_running(dev))
11314 return -ENODEV;
11315
11316 tg3_disable_ints(tp);
11317
11318 free_irq(tnapi->irq_vec, tnapi);
11319
11320 /*
11321 * Turn off MSI one shot mode. Otherwise this test has no
11322 * observable way to know whether the interrupt was delivered.
11323 */
11324 if (tg3_flag(tp, 57765_PLUS)) {
11325 val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
11326 tw32(MSGINT_MODE, val);
11327 }
11328
11329 err = request_irq(tnapi->irq_vec, tg3_test_isr,
11330 IRQF_SHARED, dev->name, tnapi);
11331 if (err)
11332 return err;
11333
11334 tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
11335 tg3_enable_ints(tp);
11336
11337 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
11338 tnapi->coal_now);
11339
11340 for (i = 0; i < 5; i++) {
11341 u32 int_mbox, misc_host_ctrl;
11342
11343 int_mbox = tr32_mailbox(tnapi->int_mbox);
11344 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
11345
11346 if ((int_mbox != 0) ||
11347 (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
11348 intr_ok = 1;
11349 break;
11350 }
11351
11352 if (tg3_flag(tp, 57765_PLUS) &&
11353 tnapi->hw_status->status_tag != tnapi->last_tag)
11354 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
11355
11356 msleep(10);
11357 }
11358
11359 tg3_disable_ints(tp);
11360
11361 free_irq(tnapi->irq_vec, tnapi);
11362
11363 err = tg3_request_irq(tp, 0);
11364
11365 if (err)
11366 return err;
11367
11368 if (intr_ok) {
11369 /* Reenable MSI one shot mode. */
11370 if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, 1SHOT_MSI)) {
11371 val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
11372 tw32(MSGINT_MODE, val);
11373 }
11374 return 0;
11375 }
11376
11377 return -EIO;
11378}
11379
11380/* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
11381 * successfully restored
11382 */
11383static int tg3_test_msi(struct tg3 *tp)
11384{
11385 int err;
11386 u16 pci_cmd;
11387
11388 if (!tg3_flag(tp, USING_MSI))
11389 return 0;
11390
11391 /* Turn off SERR reporting in case MSI terminates with Master
11392 * Abort.
11393 */
11394 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
11395 pci_write_config_word(tp->pdev, PCI_COMMAND,
11396 pci_cmd & ~PCI_COMMAND_SERR);
11397
11398 err = tg3_test_interrupt(tp);
11399
11400 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
11401
11402 if (!err)
11403 return 0;
11404
11405 /* other failures */
11406 if (err != -EIO)
11407 return err;
11408
11409 /* MSI test failed, go back to INTx mode */
11410 netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
11411 "to INTx mode. Please report this failure to the PCI "
11412 "maintainer and include system chipset information\n");
11413
11414 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
11415
11416 pci_disable_msi(tp->pdev);
11417
11418 tg3_flag_clear(tp, USING_MSI);
11419 tp->napi[0].irq_vec = tp->pdev->irq;
11420
11421 err = tg3_request_irq(tp, 0);
11422 if (err)
11423 return err;
11424
11425 /* Need to reset the chip because the MSI cycle may have terminated
11426 * with Master Abort.
11427 */
11428 tg3_full_lock(tp, 1);
11429
11430 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
11431 err = tg3_init_hw(tp, true);
11432
11433 tg3_full_unlock(tp);
11434
11435 if (err)
11436 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
11437
11438 return err;
11439}
11440
11441static int tg3_request_firmware(struct tg3 *tp)
11442{
11443 const struct tg3_firmware_hdr *fw_hdr;
11444
11445 if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
11446 netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
11447 tp->fw_needed);
11448 return -ENOENT;
11449 }
11450
11451 fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
11452
11453 /* Firmware blob starts with version numbers, followed by
11454 * start address and _full_ length including BSS sections
11455 * (which must be longer than the actual data, of course
11456 */
11457
11458 tp->fw_len = be32_to_cpu(fw_hdr->len); /* includes bss */
11459 if (tp->fw_len < (tp->fw->size - TG3_FW_HDR_LEN)) {
11460 netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
11461 tp->fw_len, tp->fw_needed);
11462 release_firmware(tp->fw);
11463 tp->fw = NULL;
11464 return -EINVAL;
11465 }
11466
11467 /* We no longer need firmware; we have it. */
11468 tp->fw_needed = NULL;
11469 return 0;
11470}
11471
11472static u32 tg3_irq_count(struct tg3 *tp)
11473{
11474 u32 irq_cnt = max(tp->rxq_cnt, tp->txq_cnt);
11475
11476 if (irq_cnt > 1) {
11477 /* We want as many rx rings enabled as there are cpus.
11478 * In multiqueue MSI-X mode, the first MSI-X vector
11479 * only deals with link interrupts, etc, so we add
11480 * one to the number of vectors we are requesting.
11481 */
11482 irq_cnt = min_t(unsigned, irq_cnt + 1, tp->irq_max);
11483 }
11484
11485 return irq_cnt;
11486}
11487
11488static bool tg3_enable_msix(struct tg3 *tp)
11489{
11490 int i, rc;
11491 struct msix_entry msix_ent[TG3_IRQ_MAX_VECS];
11492
11493 tp->txq_cnt = tp->txq_req;
11494 tp->rxq_cnt = tp->rxq_req;
11495 if (!tp->rxq_cnt)
11496 tp->rxq_cnt = netif_get_num_default_rss_queues();
11497 if (tp->rxq_cnt > tp->rxq_max)
11498 tp->rxq_cnt = tp->rxq_max;
11499
11500 /* Disable multiple TX rings by default. Simple round-robin hardware
11501 * scheduling of the TX rings can cause starvation of rings with
11502 * small packets when other rings have TSO or jumbo packets.
11503 */
11504 if (!tp->txq_req)
11505 tp->txq_cnt = 1;
11506
11507 tp->irq_cnt = tg3_irq_count(tp);
11508
11509 for (i = 0; i < tp->irq_max; i++) {
11510 msix_ent[i].entry = i;
11511 msix_ent[i].vector = 0;
11512 }
11513
11514 rc = pci_enable_msix_range(tp->pdev, msix_ent, 1, tp->irq_cnt);
11515 if (rc < 0) {
11516 return false;
11517 } else if (rc < tp->irq_cnt) {
11518 netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
11519 tp->irq_cnt, rc);
11520 tp->irq_cnt = rc;
11521 tp->rxq_cnt = max(rc - 1, 1);
11522 if (tp->txq_cnt)
11523 tp->txq_cnt = min(tp->rxq_cnt, tp->txq_max);
11524 }
11525
11526 for (i = 0; i < tp->irq_max; i++)
11527 tp->napi[i].irq_vec = msix_ent[i].vector;
11528
11529 if (netif_set_real_num_rx_queues(tp->dev, tp->rxq_cnt)) {
11530 pci_disable_msix(tp->pdev);
11531 return false;
11532 }
11533
11534 if (tp->irq_cnt == 1)
11535 return true;
11536
11537 tg3_flag_set(tp, ENABLE_RSS);
11538
11539 if (tp->txq_cnt > 1)
11540 tg3_flag_set(tp, ENABLE_TSS);
11541
11542 netif_set_real_num_tx_queues(tp->dev, tp->txq_cnt);
11543
11544 return true;
11545}
11546
11547static void tg3_ints_init(struct tg3 *tp)
11548{
11549 if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
11550 !tg3_flag(tp, TAGGED_STATUS)) {
11551 /* All MSI supporting chips should support tagged
11552 * status. Assert that this is the case.
11553 */
11554 netdev_warn(tp->dev,
11555 "MSI without TAGGED_STATUS? Not using MSI\n");
11556 goto defcfg;
11557 }
11558
11559 if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
11560 tg3_flag_set(tp, USING_MSIX);
11561 else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
11562 tg3_flag_set(tp, USING_MSI);
11563
11564 if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
11565 u32 msi_mode = tr32(MSGINT_MODE);
11566 if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
11567 msi_mode |= MSGINT_MODE_MULTIVEC_EN;
11568 if (!tg3_flag(tp, 1SHOT_MSI))
11569 msi_mode |= MSGINT_MODE_ONE_SHOT_DISABLE;
11570 tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
11571 }
11572defcfg:
11573 if (!tg3_flag(tp, USING_MSIX)) {
11574 tp->irq_cnt = 1;
11575 tp->napi[0].irq_vec = tp->pdev->irq;
11576 }
11577
11578 if (tp->irq_cnt == 1) {
11579 tp->txq_cnt = 1;
11580 tp->rxq_cnt = 1;
11581 netif_set_real_num_tx_queues(tp->dev, 1);
11582 netif_set_real_num_rx_queues(tp->dev, 1);
11583 }
11584}
11585
11586static void tg3_ints_fini(struct tg3 *tp)
11587{
11588 if (tg3_flag(tp, USING_MSIX))
11589 pci_disable_msix(tp->pdev);
11590 else if (tg3_flag(tp, USING_MSI))
11591 pci_disable_msi(tp->pdev);
11592 tg3_flag_clear(tp, USING_MSI);
11593 tg3_flag_clear(tp, USING_MSIX);
11594 tg3_flag_clear(tp, ENABLE_RSS);
11595 tg3_flag_clear(tp, ENABLE_TSS);
11596}
11597
11598static int tg3_start(struct tg3 *tp, bool reset_phy, bool test_irq,
11599 bool init)
11600{
11601 struct net_device *dev = tp->dev;
11602 int i, err;
11603
11604 /*
11605 * Setup interrupts first so we know how
11606 * many NAPI resources to allocate
11607 */
11608 tg3_ints_init(tp);
11609
11610 tg3_rss_check_indir_tbl(tp);
11611
11612 /* The placement of this call is tied
11613 * to the setup and use of Host TX descriptors.
11614 */
11615 err = tg3_alloc_consistent(tp);
11616 if (err)
11617 goto out_ints_fini;
11618
11619 tg3_napi_init(tp);
11620
11621 tg3_napi_enable(tp);
11622
11623 for (i = 0; i < tp->irq_cnt; i++) {
11624 err = tg3_request_irq(tp, i);
11625 if (err) {
11626 for (i--; i >= 0; i--) {
11627 struct tg3_napi *tnapi = &tp->napi[i];
11628
11629 free_irq(tnapi->irq_vec, tnapi);
11630 }
11631 goto out_napi_fini;
11632 }
11633 }
11634
11635 tg3_full_lock(tp, 0);
11636
11637 if (init)
11638 tg3_ape_driver_state_change(tp, RESET_KIND_INIT);
11639
11640 err = tg3_init_hw(tp, reset_phy);
11641 if (err) {
11642 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
11643 tg3_free_rings(tp);
11644 }
11645
11646 tg3_full_unlock(tp);
11647
11648 if (err)
11649 goto out_free_irq;
11650
11651 if (test_irq && tg3_flag(tp, USING_MSI)) {
11652 err = tg3_test_msi(tp);
11653
11654 if (err) {
11655 tg3_full_lock(tp, 0);
11656 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
11657 tg3_free_rings(tp);
11658 tg3_full_unlock(tp);
11659
11660 goto out_napi_fini;
11661 }
11662
11663 if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
11664 u32 val = tr32(PCIE_TRANSACTION_CFG);
11665
11666 tw32(PCIE_TRANSACTION_CFG,
11667 val | PCIE_TRANS_CFG_1SHOT_MSI);
11668 }
11669 }
11670
11671 tg3_phy_start(tp);
11672
11673 tg3_hwmon_open(tp);
11674
11675 tg3_full_lock(tp, 0);
11676
11677 tg3_timer_start(tp);
11678 tg3_flag_set(tp, INIT_COMPLETE);
11679 tg3_enable_ints(tp);
11680
11681 tg3_ptp_resume(tp);
11682
11683 tg3_full_unlock(tp);
11684
11685 netif_tx_start_all_queues(dev);
11686
11687 /*
11688 * Reset loopback feature if it was turned on while the device was down
11689 * make sure that it's installed properly now.
11690 */
11691 if (dev->features & NETIF_F_LOOPBACK)
11692 tg3_set_loopback(dev, dev->features);
11693
11694 return 0;
11695
11696out_free_irq:
11697 for (i = tp->irq_cnt - 1; i >= 0; i--) {
11698 struct tg3_napi *tnapi = &tp->napi[i];
11699 free_irq(tnapi->irq_vec, tnapi);
11700 }
11701
11702out_napi_fini:
11703 tg3_napi_disable(tp);
11704 tg3_napi_fini(tp);
11705 tg3_free_consistent(tp);
11706
11707out_ints_fini:
11708 tg3_ints_fini(tp);
11709
11710 return err;
11711}
11712
11713static void tg3_stop(struct tg3 *tp)
11714{
11715 int i;
11716
11717 tg3_reset_task_cancel(tp);
11718 tg3_netif_stop(tp);
11719
11720 tg3_timer_stop(tp);
11721
11722 tg3_hwmon_close(tp);
11723
11724 tg3_phy_stop(tp);
11725
11726 tg3_full_lock(tp, 1);
11727
11728 tg3_disable_ints(tp);
11729
11730 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
11731 tg3_free_rings(tp);
11732 tg3_flag_clear(tp, INIT_COMPLETE);
11733
11734 tg3_full_unlock(tp);
11735
11736 for (i = tp->irq_cnt - 1; i >= 0; i--) {
11737 struct tg3_napi *tnapi = &tp->napi[i];
11738 free_irq(tnapi->irq_vec, tnapi);
11739 }
11740
11741 tg3_ints_fini(tp);
11742
11743 tg3_napi_fini(tp);
11744
11745 tg3_free_consistent(tp);
11746}
11747
11748static int tg3_open(struct net_device *dev)
11749{
11750 struct tg3 *tp = netdev_priv(dev);
11751 int err;
11752
11753 if (tp->pcierr_recovery) {
11754 netdev_err(dev, "Failed to open device. PCI error recovery "
11755 "in progress\n");
11756 return -EAGAIN;
11757 }
11758
11759 if (tp->fw_needed) {
11760 err = tg3_request_firmware(tp);
11761 if (tg3_asic_rev(tp) == ASIC_REV_57766) {
11762 if (err) {
11763 netdev_warn(tp->dev, "EEE capability disabled\n");
11764 tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
11765 } else if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP)) {
11766 netdev_warn(tp->dev, "EEE capability restored\n");
11767 tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
11768 }
11769 } else if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0) {
11770 if (err)
11771 return err;
11772 } else if (err) {
11773 netdev_warn(tp->dev, "TSO capability disabled\n");
11774 tg3_flag_clear(tp, TSO_CAPABLE);
11775 } else if (!tg3_flag(tp, TSO_CAPABLE)) {
11776 netdev_notice(tp->dev, "TSO capability restored\n");
11777 tg3_flag_set(tp, TSO_CAPABLE);
11778 }
11779 }
11780
11781 tg3_carrier_off(tp);
11782
11783 err = tg3_power_up(tp);
11784 if (err)
11785 return err;
11786
11787 tg3_full_lock(tp, 0);
11788
11789 tg3_disable_ints(tp);
11790 tg3_flag_clear(tp, INIT_COMPLETE);
11791
11792 tg3_full_unlock(tp);
11793
11794 err = tg3_start(tp,
11795 !(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN),
11796 true, true);
11797 if (err) {
11798 tg3_frob_aux_power(tp, false);
11799 pci_set_power_state(tp->pdev, PCI_D3hot);
11800 }
11801
11802 return err;
11803}
11804
11805static int tg3_close(struct net_device *dev)
11806{
11807 struct tg3 *tp = netdev_priv(dev);
11808
11809 if (tp->pcierr_recovery) {
11810 netdev_err(dev, "Failed to close device. PCI error recovery "
11811 "in progress\n");
11812 return -EAGAIN;
11813 }
11814
11815 tg3_stop(tp);
11816
11817 if (pci_device_is_present(tp->pdev)) {
11818 tg3_power_down_prepare(tp);
11819
11820 tg3_carrier_off(tp);
11821 }
11822 return 0;
11823}
11824
11825static inline u64 get_stat64(tg3_stat64_t *val)
11826{
11827 return ((u64)val->high << 32) | ((u64)val->low);
11828}
11829
11830static u64 tg3_calc_crc_errors(struct tg3 *tp)
11831{
11832 struct tg3_hw_stats *hw_stats = tp->hw_stats;
11833
11834 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
11835 (tg3_asic_rev(tp) == ASIC_REV_5700 ||
11836 tg3_asic_rev(tp) == ASIC_REV_5701)) {
11837 u32 val;
11838
11839 if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
11840 tg3_writephy(tp, MII_TG3_TEST1,
11841 val | MII_TG3_TEST1_CRC_EN);
11842 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
11843 } else
11844 val = 0;
11845
11846 tp->phy_crc_errors += val;
11847
11848 return tp->phy_crc_errors;
11849 }
11850
11851 return get_stat64(&hw_stats->rx_fcs_errors);
11852}
11853
11854#define ESTAT_ADD(member) \
11855 estats->member = old_estats->member + \
11856 get_stat64(&hw_stats->member)
11857
11858static void tg3_get_estats(struct tg3 *tp, struct tg3_ethtool_stats *estats)
11859{
11860 struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
11861 struct tg3_hw_stats *hw_stats = tp->hw_stats;
11862
11863 ESTAT_ADD(rx_octets);
11864 ESTAT_ADD(rx_fragments);
11865 ESTAT_ADD(rx_ucast_packets);
11866 ESTAT_ADD(rx_mcast_packets);
11867 ESTAT_ADD(rx_bcast_packets);
11868 ESTAT_ADD(rx_fcs_errors);
11869 ESTAT_ADD(rx_align_errors);
11870 ESTAT_ADD(rx_xon_pause_rcvd);
11871 ESTAT_ADD(rx_xoff_pause_rcvd);
11872 ESTAT_ADD(rx_mac_ctrl_rcvd);
11873 ESTAT_ADD(rx_xoff_entered);
11874 ESTAT_ADD(rx_frame_too_long_errors);
11875 ESTAT_ADD(rx_jabbers);
11876 ESTAT_ADD(rx_undersize_packets);
11877 ESTAT_ADD(rx_in_length_errors);
11878 ESTAT_ADD(rx_out_length_errors);
11879 ESTAT_ADD(rx_64_or_less_octet_packets);
11880 ESTAT_ADD(rx_65_to_127_octet_packets);
11881 ESTAT_ADD(rx_128_to_255_octet_packets);
11882 ESTAT_ADD(rx_256_to_511_octet_packets);
11883 ESTAT_ADD(rx_512_to_1023_octet_packets);
11884 ESTAT_ADD(rx_1024_to_1522_octet_packets);
11885 ESTAT_ADD(rx_1523_to_2047_octet_packets);
11886 ESTAT_ADD(rx_2048_to_4095_octet_packets);
11887 ESTAT_ADD(rx_4096_to_8191_octet_packets);
11888 ESTAT_ADD(rx_8192_to_9022_octet_packets);
11889
11890 ESTAT_ADD(tx_octets);
11891 ESTAT_ADD(tx_collisions);
11892 ESTAT_ADD(tx_xon_sent);
11893 ESTAT_ADD(tx_xoff_sent);
11894 ESTAT_ADD(tx_flow_control);
11895 ESTAT_ADD(tx_mac_errors);
11896 ESTAT_ADD(tx_single_collisions);
11897 ESTAT_ADD(tx_mult_collisions);
11898 ESTAT_ADD(tx_deferred);
11899 ESTAT_ADD(tx_excessive_collisions);
11900 ESTAT_ADD(tx_late_collisions);
11901 ESTAT_ADD(tx_collide_2times);
11902 ESTAT_ADD(tx_collide_3times);
11903 ESTAT_ADD(tx_collide_4times);
11904 ESTAT_ADD(tx_collide_5times);
11905 ESTAT_ADD(tx_collide_6times);
11906 ESTAT_ADD(tx_collide_7times);
11907 ESTAT_ADD(tx_collide_8times);
11908 ESTAT_ADD(tx_collide_9times);
11909 ESTAT_ADD(tx_collide_10times);
11910 ESTAT_ADD(tx_collide_11times);
11911 ESTAT_ADD(tx_collide_12times);
11912 ESTAT_ADD(tx_collide_13times);
11913 ESTAT_ADD(tx_collide_14times);
11914 ESTAT_ADD(tx_collide_15times);
11915 ESTAT_ADD(tx_ucast_packets);
11916 ESTAT_ADD(tx_mcast_packets);
11917 ESTAT_ADD(tx_bcast_packets);
11918 ESTAT_ADD(tx_carrier_sense_errors);
11919 ESTAT_ADD(tx_discards);
11920 ESTAT_ADD(tx_errors);
11921
11922 ESTAT_ADD(dma_writeq_full);
11923 ESTAT_ADD(dma_write_prioq_full);
11924 ESTAT_ADD(rxbds_empty);
11925 ESTAT_ADD(rx_discards);
11926 ESTAT_ADD(rx_errors);
11927 ESTAT_ADD(rx_threshold_hit);
11928
11929 ESTAT_ADD(dma_readq_full);
11930 ESTAT_ADD(dma_read_prioq_full);
11931 ESTAT_ADD(tx_comp_queue_full);
11932
11933 ESTAT_ADD(ring_set_send_prod_index);
11934 ESTAT_ADD(ring_status_update);
11935 ESTAT_ADD(nic_irqs);
11936 ESTAT_ADD(nic_avoided_irqs);
11937 ESTAT_ADD(nic_tx_threshold_hit);
11938
11939 ESTAT_ADD(mbuf_lwm_thresh_hit);
11940}
11941
11942static void tg3_get_nstats(struct tg3 *tp, struct rtnl_link_stats64 *stats)
11943{
11944 struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
11945 struct tg3_hw_stats *hw_stats = tp->hw_stats;
11946 unsigned long rx_dropped;
11947 unsigned long tx_dropped;
11948 int i;
11949
11950 stats->rx_packets = old_stats->rx_packets +
11951 get_stat64(&hw_stats->rx_ucast_packets) +
11952 get_stat64(&hw_stats->rx_mcast_packets) +
11953 get_stat64(&hw_stats->rx_bcast_packets);
11954
11955 stats->tx_packets = old_stats->tx_packets +
11956 get_stat64(&hw_stats->tx_ucast_packets) +
11957 get_stat64(&hw_stats->tx_mcast_packets) +
11958 get_stat64(&hw_stats->tx_bcast_packets);
11959
11960 stats->rx_bytes = old_stats->rx_bytes +
11961 get_stat64(&hw_stats->rx_octets);
11962 stats->tx_bytes = old_stats->tx_bytes +
11963 get_stat64(&hw_stats->tx_octets);
11964
11965 stats->rx_errors = old_stats->rx_errors +
11966 get_stat64(&hw_stats->rx_errors);
11967 stats->tx_errors = old_stats->tx_errors +
11968 get_stat64(&hw_stats->tx_errors) +
11969 get_stat64(&hw_stats->tx_mac_errors) +
11970 get_stat64(&hw_stats->tx_carrier_sense_errors) +
11971 get_stat64(&hw_stats->tx_discards);
11972
11973 stats->multicast = old_stats->multicast +
11974 get_stat64(&hw_stats->rx_mcast_packets);
11975 stats->collisions = old_stats->collisions +
11976 get_stat64(&hw_stats->tx_collisions);
11977
11978 stats->rx_length_errors = old_stats->rx_length_errors +
11979 get_stat64(&hw_stats->rx_frame_too_long_errors) +
11980 get_stat64(&hw_stats->rx_undersize_packets);
11981
11982 stats->rx_frame_errors = old_stats->rx_frame_errors +
11983 get_stat64(&hw_stats->rx_align_errors);
11984 stats->tx_aborted_errors = old_stats->tx_aborted_errors +
11985 get_stat64(&hw_stats->tx_discards);
11986 stats->tx_carrier_errors = old_stats->tx_carrier_errors +
11987 get_stat64(&hw_stats->tx_carrier_sense_errors);
11988
11989 stats->rx_crc_errors = old_stats->rx_crc_errors +
11990 tg3_calc_crc_errors(tp);
11991
11992 stats->rx_missed_errors = old_stats->rx_missed_errors +
11993 get_stat64(&hw_stats->rx_discards);
11994
11995 /* Aggregate per-queue counters. The per-queue counters are updated
11996 * by a single writer, race-free. The result computed by this loop
11997 * might not be 100% accurate (counters can be updated in the middle of
11998 * the loop) but the next tg3_get_nstats() will recompute the current
11999 * value so it is acceptable.
12000 *
12001 * Note that these counters wrap around at 4G on 32bit machines.
12002 */
12003 rx_dropped = (unsigned long)(old_stats->rx_dropped);
12004 tx_dropped = (unsigned long)(old_stats->tx_dropped);
12005
12006 for (i = 0; i < tp->irq_cnt; i++) {
12007 struct tg3_napi *tnapi = &tp->napi[i];
12008
12009 rx_dropped += tnapi->rx_dropped;
12010 tx_dropped += tnapi->tx_dropped;
12011 }
12012
12013 stats->rx_dropped = rx_dropped;
12014 stats->tx_dropped = tx_dropped;
12015}
12016
12017static int tg3_get_regs_len(struct net_device *dev)
12018{
12019 return TG3_REG_BLK_SIZE;
12020}
12021
12022static void tg3_get_regs(struct net_device *dev,
12023 struct ethtool_regs *regs, void *_p)
12024{
12025 struct tg3 *tp = netdev_priv(dev);
12026
12027 regs->version = 0;
12028
12029 memset(_p, 0, TG3_REG_BLK_SIZE);
12030
12031 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
12032 return;
12033
12034 tg3_full_lock(tp, 0);
12035
12036 tg3_dump_legacy_regs(tp, (u32 *)_p);
12037
12038 tg3_full_unlock(tp);
12039}
12040
12041static int tg3_get_eeprom_len(struct net_device *dev)
12042{
12043 struct tg3 *tp = netdev_priv(dev);
12044
12045 return tp->nvram_size;
12046}
12047
12048static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
12049{
12050 struct tg3 *tp = netdev_priv(dev);
12051 int ret, cpmu_restore = 0;
12052 u8 *pd;
12053 u32 i, offset, len, b_offset, b_count, cpmu_val = 0;
12054 __be32 val;
12055
12056 if (tg3_flag(tp, NO_NVRAM))
12057 return -EINVAL;
12058
12059 offset = eeprom->offset;
12060 len = eeprom->len;
12061 eeprom->len = 0;
12062
12063 eeprom->magic = TG3_EEPROM_MAGIC;
12064
12065 /* Override clock, link aware and link idle modes */
12066 if (tg3_flag(tp, CPMU_PRESENT)) {
12067 cpmu_val = tr32(TG3_CPMU_CTRL);
12068 if (cpmu_val & (CPMU_CTRL_LINK_AWARE_MODE |
12069 CPMU_CTRL_LINK_IDLE_MODE)) {
12070 tw32(TG3_CPMU_CTRL, cpmu_val &
12071 ~(CPMU_CTRL_LINK_AWARE_MODE |
12072 CPMU_CTRL_LINK_IDLE_MODE));
12073 cpmu_restore = 1;
12074 }
12075 }
12076 tg3_override_clk(tp);
12077
12078 if (offset & 3) {
12079 /* adjustments to start on required 4 byte boundary */
12080 b_offset = offset & 3;
12081 b_count = 4 - b_offset;
12082 if (b_count > len) {
12083 /* i.e. offset=1 len=2 */
12084 b_count = len;
12085 }
12086 ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
12087 if (ret)
12088 goto eeprom_done;
12089 memcpy(data, ((char *)&val) + b_offset, b_count);
12090 len -= b_count;
12091 offset += b_count;
12092 eeprom->len += b_count;
12093 }
12094
12095 /* read bytes up to the last 4 byte boundary */
12096 pd = &data[eeprom->len];
12097 for (i = 0; i < (len - (len & 3)); i += 4) {
12098 ret = tg3_nvram_read_be32(tp, offset + i, &val);
12099 if (ret) {
12100 if (i)
12101 i -= 4;
12102 eeprom->len += i;
12103 goto eeprom_done;
12104 }
12105 memcpy(pd + i, &val, 4);
12106 if (need_resched()) {
12107 if (signal_pending(current)) {
12108 eeprom->len += i;
12109 ret = -EINTR;
12110 goto eeprom_done;
12111 }
12112 cond_resched();
12113 }
12114 }
12115 eeprom->len += i;
12116
12117 if (len & 3) {
12118 /* read last bytes not ending on 4 byte boundary */
12119 pd = &data[eeprom->len];
12120 b_count = len & 3;
12121 b_offset = offset + len - b_count;
12122 ret = tg3_nvram_read_be32(tp, b_offset, &val);
12123 if (ret)
12124 goto eeprom_done;
12125 memcpy(pd, &val, b_count);
12126 eeprom->len += b_count;
12127 }
12128 ret = 0;
12129
12130eeprom_done:
12131 /* Restore clock, link aware and link idle modes */
12132 tg3_restore_clk(tp);
12133 if (cpmu_restore)
12134 tw32(TG3_CPMU_CTRL, cpmu_val);
12135
12136 return ret;
12137}
12138
12139static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
12140{
12141 struct tg3 *tp = netdev_priv(dev);
12142 int ret;
12143 u32 offset, len, b_offset, odd_len;
12144 u8 *buf;
12145 __be32 start = 0, end;
12146
12147 if (tg3_flag(tp, NO_NVRAM) ||
12148 eeprom->magic != TG3_EEPROM_MAGIC)
12149 return -EINVAL;
12150
12151 offset = eeprom->offset;
12152 len = eeprom->len;
12153
12154 if ((b_offset = (offset & 3))) {
12155 /* adjustments to start on required 4 byte boundary */
12156 ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
12157 if (ret)
12158 return ret;
12159 len += b_offset;
12160 offset &= ~3;
12161 if (len < 4)
12162 len = 4;
12163 }
12164
12165 odd_len = 0;
12166 if (len & 3) {
12167 /* adjustments to end on required 4 byte boundary */
12168 odd_len = 1;
12169 len = (len + 3) & ~3;
12170 ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
12171 if (ret)
12172 return ret;
12173 }
12174
12175 buf = data;
12176 if (b_offset || odd_len) {
12177 buf = kmalloc(len, GFP_KERNEL);
12178 if (!buf)
12179 return -ENOMEM;
12180 if (b_offset)
12181 memcpy(buf, &start, 4);
12182 if (odd_len)
12183 memcpy(buf+len-4, &end, 4);
12184 memcpy(buf + b_offset, data, eeprom->len);
12185 }
12186
12187 ret = tg3_nvram_write_block(tp, offset, len, buf);
12188
12189 if (buf != data)
12190 kfree(buf);
12191
12192 return ret;
12193}
12194
12195static int tg3_get_link_ksettings(struct net_device *dev,
12196 struct ethtool_link_ksettings *cmd)
12197{
12198 struct tg3 *tp = netdev_priv(dev);
12199 u32 supported, advertising;
12200
12201 if (tg3_flag(tp, USE_PHYLIB)) {
12202 struct phy_device *phydev;
12203 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
12204 return -EAGAIN;
12205 phydev = mdiobus_get_phy(tp->mdio_bus, tp->phy_addr);
12206 phy_ethtool_ksettings_get(phydev, cmd);
12207
12208 return 0;
12209 }
12210
12211 supported = (SUPPORTED_Autoneg);
12212
12213 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
12214 supported |= (SUPPORTED_1000baseT_Half |
12215 SUPPORTED_1000baseT_Full);
12216
12217 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
12218 supported |= (SUPPORTED_100baseT_Half |
12219 SUPPORTED_100baseT_Full |
12220 SUPPORTED_10baseT_Half |
12221 SUPPORTED_10baseT_Full |
12222 SUPPORTED_TP);
12223 cmd->base.port = PORT_TP;
12224 } else {
12225 supported |= SUPPORTED_FIBRE;
12226 cmd->base.port = PORT_FIBRE;
12227 }
12228 ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.supported,
12229 supported);
12230
12231 advertising = tp->link_config.advertising;
12232 if (tg3_flag(tp, PAUSE_AUTONEG)) {
12233 if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
12234 if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
12235 advertising |= ADVERTISED_Pause;
12236 } else {
12237 advertising |= ADVERTISED_Pause |
12238 ADVERTISED_Asym_Pause;
12239 }
12240 } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
12241 advertising |= ADVERTISED_Asym_Pause;
12242 }
12243 }
12244 ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.advertising,
12245 advertising);
12246
12247 if (netif_running(dev) && tp->link_up) {
12248 cmd->base.speed = tp->link_config.active_speed;
12249 cmd->base.duplex = tp->link_config.active_duplex;
12250 ethtool_convert_legacy_u32_to_link_mode(
12251 cmd->link_modes.lp_advertising,
12252 tp->link_config.rmt_adv);
12253
12254 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
12255 if (tp->phy_flags & TG3_PHYFLG_MDIX_STATE)
12256 cmd->base.eth_tp_mdix = ETH_TP_MDI_X;
12257 else
12258 cmd->base.eth_tp_mdix = ETH_TP_MDI;
12259 }
12260 } else {
12261 cmd->base.speed = SPEED_UNKNOWN;
12262 cmd->base.duplex = DUPLEX_UNKNOWN;
12263 cmd->base.eth_tp_mdix = ETH_TP_MDI_INVALID;
12264 }
12265 cmd->base.phy_address = tp->phy_addr;
12266 cmd->base.autoneg = tp->link_config.autoneg;
12267 return 0;
12268}
12269
12270static int tg3_set_link_ksettings(struct net_device *dev,
12271 const struct ethtool_link_ksettings *cmd)
12272{
12273 struct tg3 *tp = netdev_priv(dev);
12274 u32 speed = cmd->base.speed;
12275 u32 advertising;
12276
12277 if (tg3_flag(tp, USE_PHYLIB)) {
12278 struct phy_device *phydev;
12279 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
12280 return -EAGAIN;
12281 phydev = mdiobus_get_phy(tp->mdio_bus, tp->phy_addr);
12282 return phy_ethtool_ksettings_set(phydev, cmd);
12283 }
12284
12285 if (cmd->base.autoneg != AUTONEG_ENABLE &&
12286 cmd->base.autoneg != AUTONEG_DISABLE)
12287 return -EINVAL;
12288
12289 if (cmd->base.autoneg == AUTONEG_DISABLE &&
12290 cmd->base.duplex != DUPLEX_FULL &&
12291 cmd->base.duplex != DUPLEX_HALF)
12292 return -EINVAL;
12293
12294 ethtool_convert_link_mode_to_legacy_u32(&advertising,
12295 cmd->link_modes.advertising);
12296
12297 if (cmd->base.autoneg == AUTONEG_ENABLE) {
12298 u32 mask = ADVERTISED_Autoneg |
12299 ADVERTISED_Pause |
12300 ADVERTISED_Asym_Pause;
12301
12302 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
12303 mask |= ADVERTISED_1000baseT_Half |
12304 ADVERTISED_1000baseT_Full;
12305
12306 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
12307 mask |= ADVERTISED_100baseT_Half |
12308 ADVERTISED_100baseT_Full |
12309 ADVERTISED_10baseT_Half |
12310 ADVERTISED_10baseT_Full |
12311 ADVERTISED_TP;
12312 else
12313 mask |= ADVERTISED_FIBRE;
12314
12315 if (advertising & ~mask)
12316 return -EINVAL;
12317
12318 mask &= (ADVERTISED_1000baseT_Half |
12319 ADVERTISED_1000baseT_Full |
12320 ADVERTISED_100baseT_Half |
12321 ADVERTISED_100baseT_Full |
12322 ADVERTISED_10baseT_Half |
12323 ADVERTISED_10baseT_Full);
12324
12325 advertising &= mask;
12326 } else {
12327 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
12328 if (speed != SPEED_1000)
12329 return -EINVAL;
12330
12331 if (cmd->base.duplex != DUPLEX_FULL)
12332 return -EINVAL;
12333 } else {
12334 if (speed != SPEED_100 &&
12335 speed != SPEED_10)
12336 return -EINVAL;
12337 }
12338 }
12339
12340 tg3_full_lock(tp, 0);
12341
12342 tp->link_config.autoneg = cmd->base.autoneg;
12343 if (cmd->base.autoneg == AUTONEG_ENABLE) {
12344 tp->link_config.advertising = (advertising |
12345 ADVERTISED_Autoneg);
12346 tp->link_config.speed = SPEED_UNKNOWN;
12347 tp->link_config.duplex = DUPLEX_UNKNOWN;
12348 } else {
12349 tp->link_config.advertising = 0;
12350 tp->link_config.speed = speed;
12351 tp->link_config.duplex = cmd->base.duplex;
12352 }
12353
12354 tp->phy_flags |= TG3_PHYFLG_USER_CONFIGURED;
12355
12356 tg3_warn_mgmt_link_flap(tp);
12357
12358 if (netif_running(dev))
12359 tg3_setup_phy(tp, true);
12360
12361 tg3_full_unlock(tp);
12362
12363 return 0;
12364}
12365
12366static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
12367{
12368 struct tg3 *tp = netdev_priv(dev);
12369
12370 strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
12371 strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
12372 strlcpy(info->fw_version, tp->fw_ver, sizeof(info->fw_version));
12373 strlcpy(info->bus_info, pci_name(tp->pdev), sizeof(info->bus_info));
12374}
12375
12376static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
12377{
12378 struct tg3 *tp = netdev_priv(dev);
12379
12380 if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
12381 wol->supported = WAKE_MAGIC;
12382 else
12383 wol->supported = 0;
12384 wol->wolopts = 0;
12385 if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
12386 wol->wolopts = WAKE_MAGIC;
12387 memset(&wol->sopass, 0, sizeof(wol->sopass));
12388}
12389
12390static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
12391{
12392 struct tg3 *tp = netdev_priv(dev);
12393 struct device *dp = &tp->pdev->dev;
12394
12395 if (wol->wolopts & ~WAKE_MAGIC)
12396 return -EINVAL;
12397 if ((wol->wolopts & WAKE_MAGIC) &&
12398 !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
12399 return -EINVAL;
12400
12401 device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
12402
12403 if (device_may_wakeup(dp))
12404 tg3_flag_set(tp, WOL_ENABLE);
12405 else
12406 tg3_flag_clear(tp, WOL_ENABLE);
12407
12408 return 0;
12409}
12410
12411static u32 tg3_get_msglevel(struct net_device *dev)
12412{
12413 struct tg3 *tp = netdev_priv(dev);
12414 return tp->msg_enable;
12415}
12416
12417static void tg3_set_msglevel(struct net_device *dev, u32 value)
12418{
12419 struct tg3 *tp = netdev_priv(dev);
12420 tp->msg_enable = value;
12421}
12422
12423static int tg3_nway_reset(struct net_device *dev)
12424{
12425 struct tg3 *tp = netdev_priv(dev);
12426 int r;
12427
12428 if (!netif_running(dev))
12429 return -EAGAIN;
12430
12431 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
12432 return -EINVAL;
12433
12434 tg3_warn_mgmt_link_flap(tp);
12435
12436 if (tg3_flag(tp, USE_PHYLIB)) {
12437 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
12438 return -EAGAIN;
12439 r = phy_start_aneg(mdiobus_get_phy(tp->mdio_bus, tp->phy_addr));
12440 } else {
12441 u32 bmcr;
12442
12443 spin_lock_bh(&tp->lock);
12444 r = -EINVAL;
12445 tg3_readphy(tp, MII_BMCR, &bmcr);
12446 if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
12447 ((bmcr & BMCR_ANENABLE) ||
12448 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
12449 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
12450 BMCR_ANENABLE);
12451 r = 0;
12452 }
12453 spin_unlock_bh(&tp->lock);
12454 }
12455
12456 return r;
12457}
12458
12459static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
12460{
12461 struct tg3 *tp = netdev_priv(dev);
12462
12463 ering->rx_max_pending = tp->rx_std_ring_mask;
12464 if (tg3_flag(tp, JUMBO_RING_ENABLE))
12465 ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
12466 else
12467 ering->rx_jumbo_max_pending = 0;
12468
12469 ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
12470
12471 ering->rx_pending = tp->rx_pending;
12472 if (tg3_flag(tp, JUMBO_RING_ENABLE))
12473 ering->rx_jumbo_pending = tp->rx_jumbo_pending;
12474 else
12475 ering->rx_jumbo_pending = 0;
12476
12477 ering->tx_pending = tp->napi[0].tx_pending;
12478}
12479
12480static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
12481{
12482 struct tg3 *tp = netdev_priv(dev);
12483 int i, irq_sync = 0, err = 0;
12484 bool reset_phy = false;
12485
12486 if ((ering->rx_pending > tp->rx_std_ring_mask) ||
12487 (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
12488 (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
12489 (ering->tx_pending <= MAX_SKB_FRAGS) ||
12490 (tg3_flag(tp, TSO_BUG) &&
12491 (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
12492 return -EINVAL;
12493
12494 if (netif_running(dev)) {
12495 tg3_phy_stop(tp);
12496 tg3_netif_stop(tp);
12497 irq_sync = 1;
12498 }
12499
12500 tg3_full_lock(tp, irq_sync);
12501
12502 tp->rx_pending = ering->rx_pending;
12503
12504 if (tg3_flag(tp, MAX_RXPEND_64) &&
12505 tp->rx_pending > 63)
12506 tp->rx_pending = 63;
12507
12508 if (tg3_flag(tp, JUMBO_RING_ENABLE))
12509 tp->rx_jumbo_pending = ering->rx_jumbo_pending;
12510
12511 for (i = 0; i < tp->irq_max; i++)
12512 tp->napi[i].tx_pending = ering->tx_pending;
12513
12514 if (netif_running(dev)) {
12515 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
12516 /* Reset PHY to avoid PHY lock up */
12517 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
12518 tg3_asic_rev(tp) == ASIC_REV_5719 ||
12519 tg3_asic_rev(tp) == ASIC_REV_5720)
12520 reset_phy = true;
12521
12522 err = tg3_restart_hw(tp, reset_phy);
12523 if (!err)
12524 tg3_netif_start(tp);
12525 }
12526
12527 tg3_full_unlock(tp);
12528
12529 if (irq_sync && !err)
12530 tg3_phy_start(tp);
12531
12532 return err;
12533}
12534
12535static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
12536{
12537 struct tg3 *tp = netdev_priv(dev);
12538
12539 epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
12540
12541 if (tp->link_config.flowctrl & FLOW_CTRL_RX)
12542 epause->rx_pause = 1;
12543 else
12544 epause->rx_pause = 0;
12545
12546 if (tp->link_config.flowctrl & FLOW_CTRL_TX)
12547 epause->tx_pause = 1;
12548 else
12549 epause->tx_pause = 0;
12550}
12551
12552static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
12553{
12554 struct tg3 *tp = netdev_priv(dev);
12555 int err = 0;
12556 bool reset_phy = false;
12557
12558 if (tp->link_config.autoneg == AUTONEG_ENABLE)
12559 tg3_warn_mgmt_link_flap(tp);
12560
12561 if (tg3_flag(tp, USE_PHYLIB)) {
12562 struct phy_device *phydev;
12563
12564 phydev = mdiobus_get_phy(tp->mdio_bus, tp->phy_addr);
12565
12566 if (!phy_validate_pause(phydev, epause))
12567 return -EINVAL;
12568
12569 tp->link_config.flowctrl = 0;
12570 phy_set_asym_pause(phydev, epause->rx_pause, epause->tx_pause);
12571 if (epause->rx_pause) {
12572 tp->link_config.flowctrl |= FLOW_CTRL_RX;
12573
12574 if (epause->tx_pause) {
12575 tp->link_config.flowctrl |= FLOW_CTRL_TX;
12576 }
12577 } else if (epause->tx_pause) {
12578 tp->link_config.flowctrl |= FLOW_CTRL_TX;
12579 }
12580
12581 if (epause->autoneg)
12582 tg3_flag_set(tp, PAUSE_AUTONEG);
12583 else
12584 tg3_flag_clear(tp, PAUSE_AUTONEG);
12585
12586 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
12587 if (phydev->autoneg) {
12588 /* phy_set_asym_pause() will
12589 * renegotiate the link to inform our
12590 * link partner of our flow control
12591 * settings, even if the flow control
12592 * is forced. Let tg3_adjust_link()
12593 * do the final flow control setup.
12594 */
12595 return 0;
12596 }
12597
12598 if (!epause->autoneg)
12599 tg3_setup_flow_control(tp, 0, 0);
12600 }
12601 } else {
12602 int irq_sync = 0;
12603
12604 if (netif_running(dev)) {
12605 tg3_netif_stop(tp);
12606 irq_sync = 1;
12607 }
12608
12609 tg3_full_lock(tp, irq_sync);
12610
12611 if (epause->autoneg)
12612 tg3_flag_set(tp, PAUSE_AUTONEG);
12613 else
12614 tg3_flag_clear(tp, PAUSE_AUTONEG);
12615 if (epause->rx_pause)
12616 tp->link_config.flowctrl |= FLOW_CTRL_RX;
12617 else
12618 tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
12619 if (epause->tx_pause)
12620 tp->link_config.flowctrl |= FLOW_CTRL_TX;
12621 else
12622 tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
12623
12624 if (netif_running(dev)) {
12625 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
12626 /* Reset PHY to avoid PHY lock up */
12627 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
12628 tg3_asic_rev(tp) == ASIC_REV_5719 ||
12629 tg3_asic_rev(tp) == ASIC_REV_5720)
12630 reset_phy = true;
12631
12632 err = tg3_restart_hw(tp, reset_phy);
12633 if (!err)
12634 tg3_netif_start(tp);
12635 }
12636
12637 tg3_full_unlock(tp);
12638 }
12639
12640 tp->phy_flags |= TG3_PHYFLG_USER_CONFIGURED;
12641
12642 return err;
12643}
12644
12645static int tg3_get_sset_count(struct net_device *dev, int sset)
12646{
12647 switch (sset) {
12648 case ETH_SS_TEST:
12649 return TG3_NUM_TEST;
12650 case ETH_SS_STATS:
12651 return TG3_NUM_STATS;
12652 default:
12653 return -EOPNOTSUPP;
12654 }
12655}
12656
12657static int tg3_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info,
12658 u32 *rules __always_unused)
12659{
12660 struct tg3 *tp = netdev_priv(dev);
12661
12662 if (!tg3_flag(tp, SUPPORT_MSIX))
12663 return -EOPNOTSUPP;
12664
12665 switch (info->cmd) {
12666 case ETHTOOL_GRXRINGS:
12667 if (netif_running(tp->dev))
12668 info->data = tp->rxq_cnt;
12669 else {
12670 info->data = num_online_cpus();
12671 if (info->data > TG3_RSS_MAX_NUM_QS)
12672 info->data = TG3_RSS_MAX_NUM_QS;
12673 }
12674
12675 return 0;
12676
12677 default:
12678 return -EOPNOTSUPP;
12679 }
12680}
12681
12682static u32 tg3_get_rxfh_indir_size(struct net_device *dev)
12683{
12684 u32 size = 0;
12685 struct tg3 *tp = netdev_priv(dev);
12686
12687 if (tg3_flag(tp, SUPPORT_MSIX))
12688 size = TG3_RSS_INDIR_TBL_SIZE;
12689
12690 return size;
12691}
12692
12693static int tg3_get_rxfh(struct net_device *dev, u32 *indir, u8 *key, u8 *hfunc)
12694{
12695 struct tg3 *tp = netdev_priv(dev);
12696 int i;
12697
12698 if (hfunc)
12699 *hfunc = ETH_RSS_HASH_TOP;
12700 if (!indir)
12701 return 0;
12702
12703 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
12704 indir[i] = tp->rss_ind_tbl[i];
12705
12706 return 0;
12707}
12708
12709static int tg3_set_rxfh(struct net_device *dev, const u32 *indir, const u8 *key,
12710 const u8 hfunc)
12711{
12712 struct tg3 *tp = netdev_priv(dev);
12713 size_t i;
12714
12715 /* We require at least one supported parameter to be changed and no
12716 * change in any of the unsupported parameters
12717 */
12718 if (key ||
12719 (hfunc != ETH_RSS_HASH_NO_CHANGE && hfunc != ETH_RSS_HASH_TOP))
12720 return -EOPNOTSUPP;
12721
12722 if (!indir)
12723 return 0;
12724
12725 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
12726 tp->rss_ind_tbl[i] = indir[i];
12727
12728 if (!netif_running(dev) || !tg3_flag(tp, ENABLE_RSS))
12729 return 0;
12730
12731 /* It is legal to write the indirection
12732 * table while the device is running.
12733 */
12734 tg3_full_lock(tp, 0);
12735 tg3_rss_write_indir_tbl(tp);
12736 tg3_full_unlock(tp);
12737
12738 return 0;
12739}
12740
12741static void tg3_get_channels(struct net_device *dev,
12742 struct ethtool_channels *channel)
12743{
12744 struct tg3 *tp = netdev_priv(dev);
12745 u32 deflt_qs = netif_get_num_default_rss_queues();
12746
12747 channel->max_rx = tp->rxq_max;
12748 channel->max_tx = tp->txq_max;
12749
12750 if (netif_running(dev)) {
12751 channel->rx_count = tp->rxq_cnt;
12752 channel->tx_count = tp->txq_cnt;
12753 } else {
12754 if (tp->rxq_req)
12755 channel->rx_count = tp->rxq_req;
12756 else
12757 channel->rx_count = min(deflt_qs, tp->rxq_max);
12758
12759 if (tp->txq_req)
12760 channel->tx_count = tp->txq_req;
12761 else
12762 channel->tx_count = min(deflt_qs, tp->txq_max);
12763 }
12764}
12765
12766static int tg3_set_channels(struct net_device *dev,
12767 struct ethtool_channels *channel)
12768{
12769 struct tg3 *tp = netdev_priv(dev);
12770
12771 if (!tg3_flag(tp, SUPPORT_MSIX))
12772 return -EOPNOTSUPP;
12773
12774 if (channel->rx_count > tp->rxq_max ||
12775 channel->tx_count > tp->txq_max)
12776 return -EINVAL;
12777
12778 tp->rxq_req = channel->rx_count;
12779 tp->txq_req = channel->tx_count;
12780
12781 if (!netif_running(dev))
12782 return 0;
12783
12784 tg3_stop(tp);
12785
12786 tg3_carrier_off(tp);
12787
12788 tg3_start(tp, true, false, false);
12789
12790 return 0;
12791}
12792
12793static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
12794{
12795 switch (stringset) {
12796 case ETH_SS_STATS:
12797 memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
12798 break;
12799 case ETH_SS_TEST:
12800 memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
12801 break;
12802 default:
12803 WARN_ON(1); /* we need a WARN() */
12804 break;
12805 }
12806}
12807
12808static int tg3_set_phys_id(struct net_device *dev,
12809 enum ethtool_phys_id_state state)
12810{
12811 struct tg3 *tp = netdev_priv(dev);
12812
12813 switch (state) {
12814 case ETHTOOL_ID_ACTIVE:
12815 return 1; /* cycle on/off once per second */
12816
12817 case ETHTOOL_ID_ON:
12818 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
12819 LED_CTRL_1000MBPS_ON |
12820 LED_CTRL_100MBPS_ON |
12821 LED_CTRL_10MBPS_ON |
12822 LED_CTRL_TRAFFIC_OVERRIDE |
12823 LED_CTRL_TRAFFIC_BLINK |
12824 LED_CTRL_TRAFFIC_LED);
12825 break;
12826
12827 case ETHTOOL_ID_OFF:
12828 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
12829 LED_CTRL_TRAFFIC_OVERRIDE);
12830 break;
12831
12832 case ETHTOOL_ID_INACTIVE:
12833 tw32(MAC_LED_CTRL, tp->led_ctrl);
12834 break;
12835 }
12836
12837 return 0;
12838}
12839
12840static void tg3_get_ethtool_stats(struct net_device *dev,
12841 struct ethtool_stats *estats, u64 *tmp_stats)
12842{
12843 struct tg3 *tp = netdev_priv(dev);
12844
12845 if (tp->hw_stats)
12846 tg3_get_estats(tp, (struct tg3_ethtool_stats *)tmp_stats);
12847 else
12848 memset(tmp_stats, 0, sizeof(struct tg3_ethtool_stats));
12849}
12850
12851static __be32 *tg3_vpd_readblock(struct tg3 *tp, u32 *vpdlen)
12852{
12853 int i;
12854 __be32 *buf;
12855 u32 offset = 0, len = 0;
12856 u32 magic, val;
12857
12858 if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
12859 return NULL;
12860
12861 if (magic == TG3_EEPROM_MAGIC) {
12862 for (offset = TG3_NVM_DIR_START;
12863 offset < TG3_NVM_DIR_END;
12864 offset += TG3_NVM_DIRENT_SIZE) {
12865 if (tg3_nvram_read(tp, offset, &val))
12866 return NULL;
12867
12868 if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
12869 TG3_NVM_DIRTYPE_EXTVPD)
12870 break;
12871 }
12872
12873 if (offset != TG3_NVM_DIR_END) {
12874 len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
12875 if (tg3_nvram_read(tp, offset + 4, &offset))
12876 return NULL;
12877
12878 offset = tg3_nvram_logical_addr(tp, offset);
12879 }
12880 }
12881
12882 if (!offset || !len) {
12883 offset = TG3_NVM_VPD_OFF;
12884 len = TG3_NVM_VPD_LEN;
12885 }
12886
12887 buf = kmalloc(len, GFP_KERNEL);
12888 if (buf == NULL)
12889 return NULL;
12890
12891 if (magic == TG3_EEPROM_MAGIC) {
12892 for (i = 0; i < len; i += 4) {
12893 /* The data is in little-endian format in NVRAM.
12894 * Use the big-endian read routines to preserve
12895 * the byte order as it exists in NVRAM.
12896 */
12897 if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
12898 goto error;
12899 }
12900 } else {
12901 u8 *ptr;
12902 ssize_t cnt;
12903 unsigned int pos = 0;
12904
12905 ptr = (u8 *)&buf[0];
12906 for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
12907 cnt = pci_read_vpd(tp->pdev, pos,
12908 len - pos, ptr);
12909 if (cnt == -ETIMEDOUT || cnt == -EINTR)
12910 cnt = 0;
12911 else if (cnt < 0)
12912 goto error;
12913 }
12914 if (pos != len)
12915 goto error;
12916 }
12917
12918 *vpdlen = len;
12919
12920 return buf;
12921
12922error:
12923 kfree(buf);
12924 return NULL;
12925}
12926
12927#define NVRAM_TEST_SIZE 0x100
12928#define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
12929#define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
12930#define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
12931#define NVRAM_SELFBOOT_FORMAT1_4_SIZE 0x20
12932#define NVRAM_SELFBOOT_FORMAT1_5_SIZE 0x24
12933#define NVRAM_SELFBOOT_FORMAT1_6_SIZE 0x50
12934#define NVRAM_SELFBOOT_HW_SIZE 0x20
12935#define NVRAM_SELFBOOT_DATA_SIZE 0x1c
12936
12937static int tg3_test_nvram(struct tg3 *tp)
12938{
12939 u32 csum, magic, len;
12940 __be32 *buf;
12941 int i, j, k, err = 0, size;
12942
12943 if (tg3_flag(tp, NO_NVRAM))
12944 return 0;
12945
12946 if (tg3_nvram_read(tp, 0, &magic) != 0)
12947 return -EIO;
12948
12949 if (magic == TG3_EEPROM_MAGIC)
12950 size = NVRAM_TEST_SIZE;
12951 else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
12952 if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
12953 TG3_EEPROM_SB_FORMAT_1) {
12954 switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
12955 case TG3_EEPROM_SB_REVISION_0:
12956 size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
12957 break;
12958 case TG3_EEPROM_SB_REVISION_2:
12959 size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
12960 break;
12961 case TG3_EEPROM_SB_REVISION_3:
12962 size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
12963 break;
12964 case TG3_EEPROM_SB_REVISION_4:
12965 size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
12966 break;
12967 case TG3_EEPROM_SB_REVISION_5:
12968 size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
12969 break;
12970 case TG3_EEPROM_SB_REVISION_6:
12971 size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
12972 break;
12973 default:
12974 return -EIO;
12975 }
12976 } else
12977 return 0;
12978 } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
12979 size = NVRAM_SELFBOOT_HW_SIZE;
12980 else
12981 return -EIO;
12982
12983 buf = kmalloc(size, GFP_KERNEL);
12984 if (buf == NULL)
12985 return -ENOMEM;
12986
12987 err = -EIO;
12988 for (i = 0, j = 0; i < size; i += 4, j++) {
12989 err = tg3_nvram_read_be32(tp, i, &buf[j]);
12990 if (err)
12991 break;
12992 }
12993 if (i < size)
12994 goto out;
12995
12996 /* Selfboot format */
12997 magic = be32_to_cpu(buf[0]);
12998 if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
12999 TG3_EEPROM_MAGIC_FW) {
13000 u8 *buf8 = (u8 *) buf, csum8 = 0;
13001
13002 if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
13003 TG3_EEPROM_SB_REVISION_2) {
13004 /* For rev 2, the csum doesn't include the MBA. */
13005 for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
13006 csum8 += buf8[i];
13007 for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
13008 csum8 += buf8[i];
13009 } else {
13010 for (i = 0; i < size; i++)
13011 csum8 += buf8[i];
13012 }
13013
13014 if (csum8 == 0) {
13015 err = 0;
13016 goto out;
13017 }
13018
13019 err = -EIO;
13020 goto out;
13021 }
13022
13023 if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
13024 TG3_EEPROM_MAGIC_HW) {
13025 u8 data[NVRAM_SELFBOOT_DATA_SIZE];
13026 u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
13027 u8 *buf8 = (u8 *) buf;
13028
13029 /* Separate the parity bits and the data bytes. */
13030 for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
13031 if ((i == 0) || (i == 8)) {
13032 int l;
13033 u8 msk;
13034
13035 for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
13036 parity[k++] = buf8[i] & msk;
13037 i++;
13038 } else if (i == 16) {
13039 int l;
13040 u8 msk;
13041
13042 for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
13043 parity[k++] = buf8[i] & msk;
13044 i++;
13045
13046 for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
13047 parity[k++] = buf8[i] & msk;
13048 i++;
13049 }
13050 data[j++] = buf8[i];
13051 }
13052
13053 err = -EIO;
13054 for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
13055 u8 hw8 = hweight8(data[i]);
13056
13057 if ((hw8 & 0x1) && parity[i])
13058 goto out;
13059 else if (!(hw8 & 0x1) && !parity[i])
13060 goto out;
13061 }
13062 err = 0;
13063 goto out;
13064 }
13065
13066 err = -EIO;
13067
13068 /* Bootstrap checksum at offset 0x10 */
13069 csum = calc_crc((unsigned char *) buf, 0x10);
13070 if (csum != le32_to_cpu(buf[0x10/4]))
13071 goto out;
13072
13073 /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
13074 csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
13075 if (csum != le32_to_cpu(buf[0xfc/4]))
13076 goto out;
13077
13078 kfree(buf);
13079
13080 buf = tg3_vpd_readblock(tp, &len);
13081 if (!buf)
13082 return -ENOMEM;
13083
13084 i = pci_vpd_find_tag((u8 *)buf, 0, len, PCI_VPD_LRDT_RO_DATA);
13085 if (i > 0) {
13086 j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
13087 if (j < 0)
13088 goto out;
13089
13090 if (i + PCI_VPD_LRDT_TAG_SIZE + j > len)
13091 goto out;
13092
13093 i += PCI_VPD_LRDT_TAG_SIZE;
13094 j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
13095 PCI_VPD_RO_KEYWORD_CHKSUM);
13096 if (j > 0) {
13097 u8 csum8 = 0;
13098
13099 j += PCI_VPD_INFO_FLD_HDR_SIZE;
13100
13101 for (i = 0; i <= j; i++)
13102 csum8 += ((u8 *)buf)[i];
13103
13104 if (csum8)
13105 goto out;
13106 }
13107 }
13108
13109 err = 0;
13110
13111out:
13112 kfree(buf);
13113 return err;
13114}
13115
13116#define TG3_SERDES_TIMEOUT_SEC 2
13117#define TG3_COPPER_TIMEOUT_SEC 6
13118
13119static int tg3_test_link(struct tg3 *tp)
13120{
13121 int i, max;
13122
13123 if (!netif_running(tp->dev))
13124 return -ENODEV;
13125
13126 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
13127 max = TG3_SERDES_TIMEOUT_SEC;
13128 else
13129 max = TG3_COPPER_TIMEOUT_SEC;
13130
13131 for (i = 0; i < max; i++) {
13132 if (tp->link_up)
13133 return 0;
13134
13135 if (msleep_interruptible(1000))
13136 break;
13137 }
13138
13139 return -EIO;
13140}
13141
13142/* Only test the commonly used registers */
13143static int tg3_test_registers(struct tg3 *tp)
13144{
13145 int i, is_5705, is_5750;
13146 u32 offset, read_mask, write_mask, val, save_val, read_val;
13147 static struct {
13148 u16 offset;
13149 u16 flags;
13150#define TG3_FL_5705 0x1
13151#define TG3_FL_NOT_5705 0x2
13152#define TG3_FL_NOT_5788 0x4
13153#define TG3_FL_NOT_5750 0x8
13154 u32 read_mask;
13155 u32 write_mask;
13156 } reg_tbl[] = {
13157 /* MAC Control Registers */
13158 { MAC_MODE, TG3_FL_NOT_5705,
13159 0x00000000, 0x00ef6f8c },
13160 { MAC_MODE, TG3_FL_5705,
13161 0x00000000, 0x01ef6b8c },
13162 { MAC_STATUS, TG3_FL_NOT_5705,
13163 0x03800107, 0x00000000 },
13164 { MAC_STATUS, TG3_FL_5705,
13165 0x03800100, 0x00000000 },
13166 { MAC_ADDR_0_HIGH, 0x0000,
13167 0x00000000, 0x0000ffff },
13168 { MAC_ADDR_0_LOW, 0x0000,
13169 0x00000000, 0xffffffff },
13170 { MAC_RX_MTU_SIZE, 0x0000,
13171 0x00000000, 0x0000ffff },
13172 { MAC_TX_MODE, 0x0000,
13173 0x00000000, 0x00000070 },
13174 { MAC_TX_LENGTHS, 0x0000,
13175 0x00000000, 0x00003fff },
13176 { MAC_RX_MODE, TG3_FL_NOT_5705,
13177 0x00000000, 0x000007fc },
13178 { MAC_RX_MODE, TG3_FL_5705,
13179 0x00000000, 0x000007dc },
13180 { MAC_HASH_REG_0, 0x0000,
13181 0x00000000, 0xffffffff },
13182 { MAC_HASH_REG_1, 0x0000,
13183 0x00000000, 0xffffffff },
13184 { MAC_HASH_REG_2, 0x0000,
13185 0x00000000, 0xffffffff },
13186 { MAC_HASH_REG_3, 0x0000,
13187 0x00000000, 0xffffffff },
13188
13189 /* Receive Data and Receive BD Initiator Control Registers. */
13190 { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
13191 0x00000000, 0xffffffff },
13192 { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
13193 0x00000000, 0xffffffff },
13194 { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
13195 0x00000000, 0x00000003 },
13196 { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
13197 0x00000000, 0xffffffff },
13198 { RCVDBDI_STD_BD+0, 0x0000,
13199 0x00000000, 0xffffffff },
13200 { RCVDBDI_STD_BD+4, 0x0000,
13201 0x00000000, 0xffffffff },
13202 { RCVDBDI_STD_BD+8, 0x0000,
13203 0x00000000, 0xffff0002 },
13204 { RCVDBDI_STD_BD+0xc, 0x0000,
13205 0x00000000, 0xffffffff },
13206
13207 /* Receive BD Initiator Control Registers. */
13208 { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
13209 0x00000000, 0xffffffff },
13210 { RCVBDI_STD_THRESH, TG3_FL_5705,
13211 0x00000000, 0x000003ff },
13212 { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
13213 0x00000000, 0xffffffff },
13214
13215 /* Host Coalescing Control Registers. */
13216 { HOSTCC_MODE, TG3_FL_NOT_5705,
13217 0x00000000, 0x00000004 },
13218 { HOSTCC_MODE, TG3_FL_5705,
13219 0x00000000, 0x000000f6 },
13220 { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
13221 0x00000000, 0xffffffff },
13222 { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
13223 0x00000000, 0x000003ff },
13224 { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
13225 0x00000000, 0xffffffff },
13226 { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
13227 0x00000000, 0x000003ff },
13228 { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
13229 0x00000000, 0xffffffff },
13230 { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
13231 0x00000000, 0x000000ff },
13232 { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
13233 0x00000000, 0xffffffff },
13234 { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
13235 0x00000000, 0x000000ff },
13236 { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
13237 0x00000000, 0xffffffff },
13238 { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
13239 0x00000000, 0xffffffff },
13240 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
13241 0x00000000, 0xffffffff },
13242 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
13243 0x00000000, 0x000000ff },
13244 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
13245 0x00000000, 0xffffffff },
13246 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
13247 0x00000000, 0x000000ff },
13248 { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
13249 0x00000000, 0xffffffff },
13250 { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
13251 0x00000000, 0xffffffff },
13252 { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
13253 0x00000000, 0xffffffff },
13254 { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
13255 0x00000000, 0xffffffff },
13256 { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
13257 0x00000000, 0xffffffff },
13258 { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
13259 0xffffffff, 0x00000000 },
13260 { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
13261 0xffffffff, 0x00000000 },
13262
13263 /* Buffer Manager Control Registers. */
13264 { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
13265 0x00000000, 0x007fff80 },
13266 { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
13267 0x00000000, 0x007fffff },
13268 { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
13269 0x00000000, 0x0000003f },
13270 { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
13271 0x00000000, 0x000001ff },
13272 { BUFMGR_MB_HIGH_WATER, 0x0000,
13273 0x00000000, 0x000001ff },
13274 { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
13275 0xffffffff, 0x00000000 },
13276 { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
13277 0xffffffff, 0x00000000 },
13278
13279 /* Mailbox Registers */
13280 { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
13281 0x00000000, 0x000001ff },
13282 { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
13283 0x00000000, 0x000001ff },
13284 { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
13285 0x00000000, 0x000007ff },
13286 { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
13287 0x00000000, 0x000001ff },
13288
13289 { 0xffff, 0x0000, 0x00000000, 0x00000000 },
13290 };
13291
13292 is_5705 = is_5750 = 0;
13293 if (tg3_flag(tp, 5705_PLUS)) {
13294 is_5705 = 1;
13295 if (tg3_flag(tp, 5750_PLUS))
13296 is_5750 = 1;
13297 }
13298
13299 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
13300 if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
13301 continue;
13302
13303 if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
13304 continue;
13305
13306 if (tg3_flag(tp, IS_5788) &&
13307 (reg_tbl[i].flags & TG3_FL_NOT_5788))
13308 continue;
13309
13310 if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
13311 continue;
13312
13313 offset = (u32) reg_tbl[i].offset;
13314 read_mask = reg_tbl[i].read_mask;
13315 write_mask = reg_tbl[i].write_mask;
13316
13317 /* Save the original register content */
13318 save_val = tr32(offset);
13319
13320 /* Determine the read-only value. */
13321 read_val = save_val & read_mask;
13322
13323 /* Write zero to the register, then make sure the read-only bits
13324 * are not changed and the read/write bits are all zeros.
13325 */
13326 tw32(offset, 0);
13327
13328 val = tr32(offset);
13329
13330 /* Test the read-only and read/write bits. */
13331 if (((val & read_mask) != read_val) || (val & write_mask))
13332 goto out;
13333
13334 /* Write ones to all the bits defined by RdMask and WrMask, then
13335 * make sure the read-only bits are not changed and the
13336 * read/write bits are all ones.
13337 */
13338 tw32(offset, read_mask | write_mask);
13339
13340 val = tr32(offset);
13341
13342 /* Test the read-only bits. */
13343 if ((val & read_mask) != read_val)
13344 goto out;
13345
13346 /* Test the read/write bits. */
13347 if ((val & write_mask) != write_mask)
13348 goto out;
13349
13350 tw32(offset, save_val);
13351 }
13352
13353 return 0;
13354
13355out:
13356 if (netif_msg_hw(tp))
13357 netdev_err(tp->dev,
13358 "Register test failed at offset %x\n", offset);
13359 tw32(offset, save_val);
13360 return -EIO;
13361}
13362
13363static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
13364{
13365 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
13366 int i;
13367 u32 j;
13368
13369 for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
13370 for (j = 0; j < len; j += 4) {
13371 u32 val;
13372
13373 tg3_write_mem(tp, offset + j, test_pattern[i]);
13374 tg3_read_mem(tp, offset + j, &val);
13375 if (val != test_pattern[i])
13376 return -EIO;
13377 }
13378 }
13379 return 0;
13380}
13381
13382static int tg3_test_memory(struct tg3 *tp)
13383{
13384 static struct mem_entry {
13385 u32 offset;
13386 u32 len;
13387 } mem_tbl_570x[] = {
13388 { 0x00000000, 0x00b50},
13389 { 0x00002000, 0x1c000},
13390 { 0xffffffff, 0x00000}
13391 }, mem_tbl_5705[] = {
13392 { 0x00000100, 0x0000c},
13393 { 0x00000200, 0x00008},
13394 { 0x00004000, 0x00800},
13395 { 0x00006000, 0x01000},
13396 { 0x00008000, 0x02000},
13397 { 0x00010000, 0x0e000},
13398 { 0xffffffff, 0x00000}
13399 }, mem_tbl_5755[] = {
13400 { 0x00000200, 0x00008},
13401 { 0x00004000, 0x00800},
13402 { 0x00006000, 0x00800},
13403 { 0x00008000, 0x02000},
13404 { 0x00010000, 0x0c000},
13405 { 0xffffffff, 0x00000}
13406 }, mem_tbl_5906[] = {
13407 { 0x00000200, 0x00008},
13408 { 0x00004000, 0x00400},
13409 { 0x00006000, 0x00400},
13410 { 0x00008000, 0x01000},
13411 { 0x00010000, 0x01000},
13412 { 0xffffffff, 0x00000}
13413 }, mem_tbl_5717[] = {
13414 { 0x00000200, 0x00008},
13415 { 0x00010000, 0x0a000},
13416 { 0x00020000, 0x13c00},
13417 { 0xffffffff, 0x00000}
13418 }, mem_tbl_57765[] = {
13419 { 0x00000200, 0x00008},
13420 { 0x00004000, 0x00800},
13421 { 0x00006000, 0x09800},
13422 { 0x00010000, 0x0a000},
13423 { 0xffffffff, 0x00000}
13424 };
13425 struct mem_entry *mem_tbl;
13426 int err = 0;
13427 int i;
13428
13429 if (tg3_flag(tp, 5717_PLUS))
13430 mem_tbl = mem_tbl_5717;
13431 else if (tg3_flag(tp, 57765_CLASS) ||
13432 tg3_asic_rev(tp) == ASIC_REV_5762)
13433 mem_tbl = mem_tbl_57765;
13434 else if (tg3_flag(tp, 5755_PLUS))
13435 mem_tbl = mem_tbl_5755;
13436 else if (tg3_asic_rev(tp) == ASIC_REV_5906)
13437 mem_tbl = mem_tbl_5906;
13438 else if (tg3_flag(tp, 5705_PLUS))
13439 mem_tbl = mem_tbl_5705;
13440 else
13441 mem_tbl = mem_tbl_570x;
13442
13443 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
13444 err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
13445 if (err)
13446 break;
13447 }
13448
13449 return err;
13450}
13451
13452#define TG3_TSO_MSS 500
13453
13454#define TG3_TSO_IP_HDR_LEN 20
13455#define TG3_TSO_TCP_HDR_LEN 20
13456#define TG3_TSO_TCP_OPT_LEN 12
13457
13458static const u8 tg3_tso_header[] = {
134590x08, 0x00,
134600x45, 0x00, 0x00, 0x00,
134610x00, 0x00, 0x40, 0x00,
134620x40, 0x06, 0x00, 0x00,
134630x0a, 0x00, 0x00, 0x01,
134640x0a, 0x00, 0x00, 0x02,
134650x0d, 0x00, 0xe0, 0x00,
134660x00, 0x00, 0x01, 0x00,
134670x00, 0x00, 0x02, 0x00,
134680x80, 0x10, 0x10, 0x00,
134690x14, 0x09, 0x00, 0x00,
134700x01, 0x01, 0x08, 0x0a,
134710x11, 0x11, 0x11, 0x11,
134720x11, 0x11, 0x11, 0x11,
13473};
13474
13475static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, bool tso_loopback)
13476{
13477 u32 rx_start_idx, rx_idx, tx_idx, opaque_key;
13478 u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
13479 u32 budget;
13480 struct sk_buff *skb;
13481 u8 *tx_data, *rx_data;
13482 dma_addr_t map;
13483 int num_pkts, tx_len, rx_len, i, err;
13484 struct tg3_rx_buffer_desc *desc;
13485 struct tg3_napi *tnapi, *rnapi;
13486 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
13487
13488 tnapi = &tp->napi[0];
13489 rnapi = &tp->napi[0];
13490 if (tp->irq_cnt > 1) {
13491 if (tg3_flag(tp, ENABLE_RSS))
13492 rnapi = &tp->napi[1];
13493 if (tg3_flag(tp, ENABLE_TSS))
13494 tnapi = &tp->napi[1];
13495 }
13496 coal_now = tnapi->coal_now | rnapi->coal_now;
13497
13498 err = -EIO;
13499
13500 tx_len = pktsz;
13501 skb = netdev_alloc_skb(tp->dev, tx_len);
13502 if (!skb)
13503 return -ENOMEM;
13504
13505 tx_data = skb_put(skb, tx_len);
13506 memcpy(tx_data, tp->dev->dev_addr, ETH_ALEN);
13507 memset(tx_data + ETH_ALEN, 0x0, 8);
13508
13509 tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
13510
13511 if (tso_loopback) {
13512 struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
13513
13514 u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
13515 TG3_TSO_TCP_OPT_LEN;
13516
13517 memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
13518 sizeof(tg3_tso_header));
13519 mss = TG3_TSO_MSS;
13520
13521 val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
13522 num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
13523
13524 /* Set the total length field in the IP header */
13525 iph->tot_len = htons((u16)(mss + hdr_len));
13526
13527 base_flags = (TXD_FLAG_CPU_PRE_DMA |
13528 TXD_FLAG_CPU_POST_DMA);
13529
13530 if (tg3_flag(tp, HW_TSO_1) ||
13531 tg3_flag(tp, HW_TSO_2) ||
13532 tg3_flag(tp, HW_TSO_3)) {
13533 struct tcphdr *th;
13534 val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
13535 th = (struct tcphdr *)&tx_data[val];
13536 th->check = 0;
13537 } else
13538 base_flags |= TXD_FLAG_TCPUDP_CSUM;
13539
13540 if (tg3_flag(tp, HW_TSO_3)) {
13541 mss |= (hdr_len & 0xc) << 12;
13542 if (hdr_len & 0x10)
13543 base_flags |= 0x00000010;
13544 base_flags |= (hdr_len & 0x3e0) << 5;
13545 } else if (tg3_flag(tp, HW_TSO_2))
13546 mss |= hdr_len << 9;
13547 else if (tg3_flag(tp, HW_TSO_1) ||
13548 tg3_asic_rev(tp) == ASIC_REV_5705) {
13549 mss |= (TG3_TSO_TCP_OPT_LEN << 9);
13550 } else {
13551 base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
13552 }
13553
13554 data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
13555 } else {
13556 num_pkts = 1;
13557 data_off = ETH_HLEN;
13558
13559 if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
13560 tx_len > VLAN_ETH_FRAME_LEN)
13561 base_flags |= TXD_FLAG_JMB_PKT;
13562 }
13563
13564 for (i = data_off; i < tx_len; i++)
13565 tx_data[i] = (u8) (i & 0xff);
13566
13567 map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
13568 if (pci_dma_mapping_error(tp->pdev, map)) {
13569 dev_kfree_skb(skb);
13570 return -EIO;
13571 }
13572
13573 val = tnapi->tx_prod;
13574 tnapi->tx_buffers[val].skb = skb;
13575 dma_unmap_addr_set(&tnapi->tx_buffers[val], mapping, map);
13576
13577 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
13578 rnapi->coal_now);
13579
13580 udelay(10);
13581
13582 rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
13583
13584 budget = tg3_tx_avail(tnapi);
13585 if (tg3_tx_frag_set(tnapi, &val, &budget, map, tx_len,
13586 base_flags | TXD_FLAG_END, mss, 0)) {
13587 tnapi->tx_buffers[val].skb = NULL;
13588 dev_kfree_skb(skb);
13589 return -EIO;
13590 }
13591
13592 tnapi->tx_prod++;
13593
13594 /* Sync BD data before updating mailbox */
13595 wmb();
13596
13597 tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
13598 tr32_mailbox(tnapi->prodmbox);
13599
13600 udelay(10);
13601
13602 /* 350 usec to allow enough time on some 10/100 Mbps devices. */
13603 for (i = 0; i < 35; i++) {
13604 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
13605 coal_now);
13606
13607 udelay(10);
13608
13609 tx_idx = tnapi->hw_status->idx[0].tx_consumer;
13610 rx_idx = rnapi->hw_status->idx[0].rx_producer;
13611 if ((tx_idx == tnapi->tx_prod) &&
13612 (rx_idx == (rx_start_idx + num_pkts)))
13613 break;
13614 }
13615
13616 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod - 1, -1);
13617 dev_kfree_skb(skb);
13618
13619 if (tx_idx != tnapi->tx_prod)
13620 goto out;
13621
13622 if (rx_idx != rx_start_idx + num_pkts)
13623 goto out;
13624
13625 val = data_off;
13626 while (rx_idx != rx_start_idx) {
13627 desc = &rnapi->rx_rcb[rx_start_idx++];
13628 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
13629 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
13630
13631 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
13632 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
13633 goto out;
13634
13635 rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
13636 - ETH_FCS_LEN;
13637
13638 if (!tso_loopback) {
13639 if (rx_len != tx_len)
13640 goto out;
13641
13642 if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
13643 if (opaque_key != RXD_OPAQUE_RING_STD)
13644 goto out;
13645 } else {
13646 if (opaque_key != RXD_OPAQUE_RING_JUMBO)
13647 goto out;
13648 }
13649 } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
13650 (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
13651 >> RXD_TCPCSUM_SHIFT != 0xffff) {
13652 goto out;
13653 }
13654
13655 if (opaque_key == RXD_OPAQUE_RING_STD) {
13656 rx_data = tpr->rx_std_buffers[desc_idx].data;
13657 map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
13658 mapping);
13659 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
13660 rx_data = tpr->rx_jmb_buffers[desc_idx].data;
13661 map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
13662 mapping);
13663 } else
13664 goto out;
13665
13666 pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
13667 PCI_DMA_FROMDEVICE);
13668
13669 rx_data += TG3_RX_OFFSET(tp);
13670 for (i = data_off; i < rx_len; i++, val++) {
13671 if (*(rx_data + i) != (u8) (val & 0xff))
13672 goto out;
13673 }
13674 }
13675
13676 err = 0;
13677
13678 /* tg3_free_rings will unmap and free the rx_data */
13679out:
13680 return err;
13681}
13682
13683#define TG3_STD_LOOPBACK_FAILED 1
13684#define TG3_JMB_LOOPBACK_FAILED 2
13685#define TG3_TSO_LOOPBACK_FAILED 4
13686#define TG3_LOOPBACK_FAILED \
13687 (TG3_STD_LOOPBACK_FAILED | \
13688 TG3_JMB_LOOPBACK_FAILED | \
13689 TG3_TSO_LOOPBACK_FAILED)
13690
13691static int tg3_test_loopback(struct tg3 *tp, u64 *data, bool do_extlpbk)
13692{
13693 int err = -EIO;
13694 u32 eee_cap;
13695 u32 jmb_pkt_sz = 9000;
13696
13697 if (tp->dma_limit)
13698 jmb_pkt_sz = tp->dma_limit - ETH_HLEN;
13699
13700 eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
13701 tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
13702
13703 if (!netif_running(tp->dev)) {
13704 data[TG3_MAC_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
13705 data[TG3_PHY_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
13706 if (do_extlpbk)
13707 data[TG3_EXT_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
13708 goto done;
13709 }
13710
13711 err = tg3_reset_hw(tp, true);
13712 if (err) {
13713 data[TG3_MAC_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
13714 data[TG3_PHY_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
13715 if (do_extlpbk)
13716 data[TG3_EXT_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
13717 goto done;
13718 }
13719
13720 if (tg3_flag(tp, ENABLE_RSS)) {
13721 int i;
13722
13723 /* Reroute all rx packets to the 1st queue */
13724 for (i = MAC_RSS_INDIR_TBL_0;
13725 i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
13726 tw32(i, 0x0);
13727 }
13728
13729 /* HW errata - mac loopback fails in some cases on 5780.
13730 * Normal traffic and PHY loopback are not affected by
13731 * errata. Also, the MAC loopback test is deprecated for
13732 * all newer ASIC revisions.
13733 */
13734 if (tg3_asic_rev(tp) != ASIC_REV_5780 &&
13735 !tg3_flag(tp, CPMU_PRESENT)) {
13736 tg3_mac_loopback(tp, true);
13737
13738 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
13739 data[TG3_MAC_LOOPB_TEST] |= TG3_STD_LOOPBACK_FAILED;
13740
13741 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
13742 tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
13743 data[TG3_MAC_LOOPB_TEST] |= TG3_JMB_LOOPBACK_FAILED;
13744
13745 tg3_mac_loopback(tp, false);
13746 }
13747
13748 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
13749 !tg3_flag(tp, USE_PHYLIB)) {
13750 int i;
13751
13752 tg3_phy_lpbk_set(tp, 0, false);
13753
13754 /* Wait for link */
13755 for (i = 0; i < 100; i++) {
13756 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
13757 break;
13758 mdelay(1);
13759 }
13760
13761 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
13762 data[TG3_PHY_LOOPB_TEST] |= TG3_STD_LOOPBACK_FAILED;
13763 if (tg3_flag(tp, TSO_CAPABLE) &&
13764 tg3_run_loopback(tp, ETH_FRAME_LEN, true))
13765 data[TG3_PHY_LOOPB_TEST] |= TG3_TSO_LOOPBACK_FAILED;
13766 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
13767 tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
13768 data[TG3_PHY_LOOPB_TEST] |= TG3_JMB_LOOPBACK_FAILED;
13769
13770 if (do_extlpbk) {
13771 tg3_phy_lpbk_set(tp, 0, true);
13772
13773 /* All link indications report up, but the hardware
13774 * isn't really ready for about 20 msec. Double it
13775 * to be sure.
13776 */
13777 mdelay(40);
13778
13779 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
13780 data[TG3_EXT_LOOPB_TEST] |=
13781 TG3_STD_LOOPBACK_FAILED;
13782 if (tg3_flag(tp, TSO_CAPABLE) &&
13783 tg3_run_loopback(tp, ETH_FRAME_LEN, true))
13784 data[TG3_EXT_LOOPB_TEST] |=
13785 TG3_TSO_LOOPBACK_FAILED;
13786 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
13787 tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
13788 data[TG3_EXT_LOOPB_TEST] |=
13789 TG3_JMB_LOOPBACK_FAILED;
13790 }
13791
13792 /* Re-enable gphy autopowerdown. */
13793 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
13794 tg3_phy_toggle_apd(tp, true);
13795 }
13796
13797 err = (data[TG3_MAC_LOOPB_TEST] | data[TG3_PHY_LOOPB_TEST] |
13798 data[TG3_EXT_LOOPB_TEST]) ? -EIO : 0;
13799
13800done:
13801 tp->phy_flags |= eee_cap;
13802
13803 return err;
13804}
13805
13806static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
13807 u64 *data)
13808{
13809 struct tg3 *tp = netdev_priv(dev);
13810 bool doextlpbk = etest->flags & ETH_TEST_FL_EXTERNAL_LB;
13811
13812 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
13813 if (tg3_power_up(tp)) {
13814 etest->flags |= ETH_TEST_FL_FAILED;
13815 memset(data, 1, sizeof(u64) * TG3_NUM_TEST);
13816 return;
13817 }
13818 tg3_ape_driver_state_change(tp, RESET_KIND_INIT);
13819 }
13820
13821 memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
13822
13823 if (tg3_test_nvram(tp) != 0) {
13824 etest->flags |= ETH_TEST_FL_FAILED;
13825 data[TG3_NVRAM_TEST] = 1;
13826 }
13827 if (!doextlpbk && tg3_test_link(tp)) {
13828 etest->flags |= ETH_TEST_FL_FAILED;
13829 data[TG3_LINK_TEST] = 1;
13830 }
13831 if (etest->flags & ETH_TEST_FL_OFFLINE) {
13832 int err, err2 = 0, irq_sync = 0;
13833
13834 if (netif_running(dev)) {
13835 tg3_phy_stop(tp);
13836 tg3_netif_stop(tp);
13837 irq_sync = 1;
13838 }
13839
13840 tg3_full_lock(tp, irq_sync);
13841 tg3_halt(tp, RESET_KIND_SUSPEND, 1);
13842 err = tg3_nvram_lock(tp);
13843 tg3_halt_cpu(tp, RX_CPU_BASE);
13844 if (!tg3_flag(tp, 5705_PLUS))
13845 tg3_halt_cpu(tp, TX_CPU_BASE);
13846 if (!err)
13847 tg3_nvram_unlock(tp);
13848
13849 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
13850 tg3_phy_reset(tp);
13851
13852 if (tg3_test_registers(tp) != 0) {
13853 etest->flags |= ETH_TEST_FL_FAILED;
13854 data[TG3_REGISTER_TEST] = 1;
13855 }
13856
13857 if (tg3_test_memory(tp) != 0) {
13858 etest->flags |= ETH_TEST_FL_FAILED;
13859 data[TG3_MEMORY_TEST] = 1;
13860 }
13861
13862 if (doextlpbk)
13863 etest->flags |= ETH_TEST_FL_EXTERNAL_LB_DONE;
13864
13865 if (tg3_test_loopback(tp, data, doextlpbk))
13866 etest->flags |= ETH_TEST_FL_FAILED;
13867
13868 tg3_full_unlock(tp);
13869
13870 if (tg3_test_interrupt(tp) != 0) {
13871 etest->flags |= ETH_TEST_FL_FAILED;
13872 data[TG3_INTERRUPT_TEST] = 1;
13873 }
13874
13875 tg3_full_lock(tp, 0);
13876
13877 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
13878 if (netif_running(dev)) {
13879 tg3_flag_set(tp, INIT_COMPLETE);
13880 err2 = tg3_restart_hw(tp, true);
13881 if (!err2)
13882 tg3_netif_start(tp);
13883 }
13884
13885 tg3_full_unlock(tp);
13886
13887 if (irq_sync && !err2)
13888 tg3_phy_start(tp);
13889 }
13890 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
13891 tg3_power_down_prepare(tp);
13892
13893}
13894
13895static int tg3_hwtstamp_set(struct net_device *dev, struct ifreq *ifr)
13896{
13897 struct tg3 *tp = netdev_priv(dev);
13898 struct hwtstamp_config stmpconf;
13899
13900 if (!tg3_flag(tp, PTP_CAPABLE))
13901 return -EOPNOTSUPP;
13902
13903 if (copy_from_user(&stmpconf, ifr->ifr_data, sizeof(stmpconf)))
13904 return -EFAULT;
13905
13906 if (stmpconf.flags)
13907 return -EINVAL;
13908
13909 if (stmpconf.tx_type != HWTSTAMP_TX_ON &&
13910 stmpconf.tx_type != HWTSTAMP_TX_OFF)
13911 return -ERANGE;
13912
13913 switch (stmpconf.rx_filter) {
13914 case HWTSTAMP_FILTER_NONE:
13915 tp->rxptpctl = 0;
13916 break;
13917 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
13918 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
13919 TG3_RX_PTP_CTL_ALL_V1_EVENTS;
13920 break;
13921 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
13922 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
13923 TG3_RX_PTP_CTL_SYNC_EVNT;
13924 break;
13925 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
13926 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
13927 TG3_RX_PTP_CTL_DELAY_REQ;
13928 break;
13929 case HWTSTAMP_FILTER_PTP_V2_EVENT:
13930 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
13931 TG3_RX_PTP_CTL_ALL_V2_EVENTS;
13932 break;
13933 case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
13934 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
13935 TG3_RX_PTP_CTL_ALL_V2_EVENTS;
13936 break;
13937 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
13938 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
13939 TG3_RX_PTP_CTL_ALL_V2_EVENTS;
13940 break;
13941 case HWTSTAMP_FILTER_PTP_V2_SYNC:
13942 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
13943 TG3_RX_PTP_CTL_SYNC_EVNT;
13944 break;
13945 case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
13946 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
13947 TG3_RX_PTP_CTL_SYNC_EVNT;
13948 break;
13949 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
13950 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
13951 TG3_RX_PTP_CTL_SYNC_EVNT;
13952 break;
13953 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
13954 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
13955 TG3_RX_PTP_CTL_DELAY_REQ;
13956 break;
13957 case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
13958 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
13959 TG3_RX_PTP_CTL_DELAY_REQ;
13960 break;
13961 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
13962 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
13963 TG3_RX_PTP_CTL_DELAY_REQ;
13964 break;
13965 default:
13966 return -ERANGE;
13967 }
13968
13969 if (netif_running(dev) && tp->rxptpctl)
13970 tw32(TG3_RX_PTP_CTL,
13971 tp->rxptpctl | TG3_RX_PTP_CTL_HWTS_INTERLOCK);
13972
13973 if (stmpconf.tx_type == HWTSTAMP_TX_ON)
13974 tg3_flag_set(tp, TX_TSTAMP_EN);
13975 else
13976 tg3_flag_clear(tp, TX_TSTAMP_EN);
13977
13978 return copy_to_user(ifr->ifr_data, &stmpconf, sizeof(stmpconf)) ?
13979 -EFAULT : 0;
13980}
13981
13982static int tg3_hwtstamp_get(struct net_device *dev, struct ifreq *ifr)
13983{
13984 struct tg3 *tp = netdev_priv(dev);
13985 struct hwtstamp_config stmpconf;
13986
13987 if (!tg3_flag(tp, PTP_CAPABLE))
13988 return -EOPNOTSUPP;
13989
13990 stmpconf.flags = 0;
13991 stmpconf.tx_type = (tg3_flag(tp, TX_TSTAMP_EN) ?
13992 HWTSTAMP_TX_ON : HWTSTAMP_TX_OFF);
13993
13994 switch (tp->rxptpctl) {
13995 case 0:
13996 stmpconf.rx_filter = HWTSTAMP_FILTER_NONE;
13997 break;
13998 case TG3_RX_PTP_CTL_RX_PTP_V1_EN | TG3_RX_PTP_CTL_ALL_V1_EVENTS:
13999 stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
14000 break;
14001 case TG3_RX_PTP_CTL_RX_PTP_V1_EN | TG3_RX_PTP_CTL_SYNC_EVNT:
14002 stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_SYNC;
14003 break;
14004 case TG3_RX_PTP_CTL_RX_PTP_V1_EN | TG3_RX_PTP_CTL_DELAY_REQ:
14005 stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ;
14006 break;
14007 case TG3_RX_PTP_CTL_RX_PTP_V2_EN | TG3_RX_PTP_CTL_ALL_V2_EVENTS:
14008 stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
14009 break;
14010 case TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN | TG3_RX_PTP_CTL_ALL_V2_EVENTS:
14011 stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_L2_EVENT;
14012 break;
14013 case TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN | TG3_RX_PTP_CTL_ALL_V2_EVENTS:
14014 stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
14015 break;
14016 case TG3_RX_PTP_CTL_RX_PTP_V2_EN | TG3_RX_PTP_CTL_SYNC_EVNT:
14017 stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_SYNC;
14018 break;
14019 case TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN | TG3_RX_PTP_CTL_SYNC_EVNT:
14020 stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_L2_SYNC;
14021 break;
14022 case TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN | TG3_RX_PTP_CTL_SYNC_EVNT:
14023 stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_SYNC;
14024 break;
14025 case TG3_RX_PTP_CTL_RX_PTP_V2_EN | TG3_RX_PTP_CTL_DELAY_REQ:
14026 stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_DELAY_REQ;
14027 break;
14028 case TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN | TG3_RX_PTP_CTL_DELAY_REQ:
14029 stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ;
14030 break;
14031 case TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN | TG3_RX_PTP_CTL_DELAY_REQ:
14032 stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ;
14033 break;
14034 default:
14035 WARN_ON_ONCE(1);
14036 return -ERANGE;
14037 }
14038
14039 return copy_to_user(ifr->ifr_data, &stmpconf, sizeof(stmpconf)) ?
14040 -EFAULT : 0;
14041}
14042
14043static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
14044{
14045 struct mii_ioctl_data *data = if_mii(ifr);
14046 struct tg3 *tp = netdev_priv(dev);
14047 int err;
14048
14049 if (tg3_flag(tp, USE_PHYLIB)) {
14050 struct phy_device *phydev;
14051 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
14052 return -EAGAIN;
14053 phydev = mdiobus_get_phy(tp->mdio_bus, tp->phy_addr);
14054 return phy_mii_ioctl(phydev, ifr, cmd);
14055 }
14056
14057 switch (cmd) {
14058 case SIOCGMIIPHY:
14059 data->phy_id = tp->phy_addr;
14060
14061 /* fall through */
14062 case SIOCGMIIREG: {
14063 u32 mii_regval;
14064
14065 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
14066 break; /* We have no PHY */
14067
14068 if (!netif_running(dev))
14069 return -EAGAIN;
14070
14071 spin_lock_bh(&tp->lock);
14072 err = __tg3_readphy(tp, data->phy_id & 0x1f,
14073 data->reg_num & 0x1f, &mii_regval);
14074 spin_unlock_bh(&tp->lock);
14075
14076 data->val_out = mii_regval;
14077
14078 return err;
14079 }
14080
14081 case SIOCSMIIREG:
14082 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
14083 break; /* We have no PHY */
14084
14085 if (!netif_running(dev))
14086 return -EAGAIN;
14087
14088 spin_lock_bh(&tp->lock);
14089 err = __tg3_writephy(tp, data->phy_id & 0x1f,
14090 data->reg_num & 0x1f, data->val_in);
14091 spin_unlock_bh(&tp->lock);
14092
14093 return err;
14094
14095 case SIOCSHWTSTAMP:
14096 return tg3_hwtstamp_set(dev, ifr);
14097
14098 case SIOCGHWTSTAMP:
14099 return tg3_hwtstamp_get(dev, ifr);
14100
14101 default:
14102 /* do nothing */
14103 break;
14104 }
14105 return -EOPNOTSUPP;
14106}
14107
14108static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
14109{
14110 struct tg3 *tp = netdev_priv(dev);
14111
14112 memcpy(ec, &tp->coal, sizeof(*ec));
14113 return 0;
14114}
14115
14116static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
14117{
14118 struct tg3 *tp = netdev_priv(dev);
14119 u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
14120 u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
14121
14122 if (!tg3_flag(tp, 5705_PLUS)) {
14123 max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
14124 max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
14125 max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
14126 min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
14127 }
14128
14129 if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
14130 (!ec->rx_coalesce_usecs) ||
14131 (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
14132 (!ec->tx_coalesce_usecs) ||
14133 (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
14134 (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
14135 (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
14136 (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
14137 (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
14138 (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
14139 (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
14140 (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
14141 return -EINVAL;
14142
14143 /* Only copy relevant parameters, ignore all others. */
14144 tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
14145 tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
14146 tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
14147 tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
14148 tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
14149 tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
14150 tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
14151 tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
14152 tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
14153
14154 if (netif_running(dev)) {
14155 tg3_full_lock(tp, 0);
14156 __tg3_set_coalesce(tp, &tp->coal);
14157 tg3_full_unlock(tp);
14158 }
14159 return 0;
14160}
14161
14162static int tg3_set_eee(struct net_device *dev, struct ethtool_eee *edata)
14163{
14164 struct tg3 *tp = netdev_priv(dev);
14165
14166 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP)) {
14167 netdev_warn(tp->dev, "Board does not support EEE!\n");
14168 return -EOPNOTSUPP;
14169 }
14170
14171 if (edata->advertised != tp->eee.advertised) {
14172 netdev_warn(tp->dev,
14173 "Direct manipulation of EEE advertisement is not supported\n");
14174 return -EINVAL;
14175 }
14176
14177 if (edata->tx_lpi_timer > TG3_CPMU_DBTMR1_LNKIDLE_MAX) {
14178 netdev_warn(tp->dev,
14179 "Maximal Tx Lpi timer supported is %#x(u)\n",
14180 TG3_CPMU_DBTMR1_LNKIDLE_MAX);
14181 return -EINVAL;
14182 }
14183
14184 tp->eee = *edata;
14185
14186 tp->phy_flags |= TG3_PHYFLG_USER_CONFIGURED;
14187 tg3_warn_mgmt_link_flap(tp);
14188
14189 if (netif_running(tp->dev)) {
14190 tg3_full_lock(tp, 0);
14191 tg3_setup_eee(tp);
14192 tg3_phy_reset(tp);
14193 tg3_full_unlock(tp);
14194 }
14195
14196 return 0;
14197}
14198
14199static int tg3_get_eee(struct net_device *dev, struct ethtool_eee *edata)
14200{
14201 struct tg3 *tp = netdev_priv(dev);
14202
14203 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP)) {
14204 netdev_warn(tp->dev,
14205 "Board does not support EEE!\n");
14206 return -EOPNOTSUPP;
14207 }
14208
14209 *edata = tp->eee;
14210 return 0;
14211}
14212
14213static const struct ethtool_ops tg3_ethtool_ops = {
14214 .get_drvinfo = tg3_get_drvinfo,
14215 .get_regs_len = tg3_get_regs_len,
14216 .get_regs = tg3_get_regs,
14217 .get_wol = tg3_get_wol,
14218 .set_wol = tg3_set_wol,
14219 .get_msglevel = tg3_get_msglevel,
14220 .set_msglevel = tg3_set_msglevel,
14221 .nway_reset = tg3_nway_reset,
14222 .get_link = ethtool_op_get_link,
14223 .get_eeprom_len = tg3_get_eeprom_len,
14224 .get_eeprom = tg3_get_eeprom,
14225 .set_eeprom = tg3_set_eeprom,
14226 .get_ringparam = tg3_get_ringparam,
14227 .set_ringparam = tg3_set_ringparam,
14228 .get_pauseparam = tg3_get_pauseparam,
14229 .set_pauseparam = tg3_set_pauseparam,
14230 .self_test = tg3_self_test,
14231 .get_strings = tg3_get_strings,
14232 .set_phys_id = tg3_set_phys_id,
14233 .get_ethtool_stats = tg3_get_ethtool_stats,
14234 .get_coalesce = tg3_get_coalesce,
14235 .set_coalesce = tg3_set_coalesce,
14236 .get_sset_count = tg3_get_sset_count,
14237 .get_rxnfc = tg3_get_rxnfc,
14238 .get_rxfh_indir_size = tg3_get_rxfh_indir_size,
14239 .get_rxfh = tg3_get_rxfh,
14240 .set_rxfh = tg3_set_rxfh,
14241 .get_channels = tg3_get_channels,
14242 .set_channels = tg3_set_channels,
14243 .get_ts_info = tg3_get_ts_info,
14244 .get_eee = tg3_get_eee,
14245 .set_eee = tg3_set_eee,
14246 .get_link_ksettings = tg3_get_link_ksettings,
14247 .set_link_ksettings = tg3_set_link_ksettings,
14248};
14249
14250static void tg3_get_stats64(struct net_device *dev,
14251 struct rtnl_link_stats64 *stats)
14252{
14253 struct tg3 *tp = netdev_priv(dev);
14254
14255 spin_lock_bh(&tp->lock);
14256 if (!tp->hw_stats || !tg3_flag(tp, INIT_COMPLETE)) {
14257 *stats = tp->net_stats_prev;
14258 spin_unlock_bh(&tp->lock);
14259 return;
14260 }
14261
14262 tg3_get_nstats(tp, stats);
14263 spin_unlock_bh(&tp->lock);
14264}
14265
14266static void tg3_set_rx_mode(struct net_device *dev)
14267{
14268 struct tg3 *tp = netdev_priv(dev);
14269
14270 if (!netif_running(dev))
14271 return;
14272
14273 tg3_full_lock(tp, 0);
14274 __tg3_set_rx_mode(dev);
14275 tg3_full_unlock(tp);
14276}
14277
14278static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
14279 int new_mtu)
14280{
14281 dev->mtu = new_mtu;
14282
14283 if (new_mtu > ETH_DATA_LEN) {
14284 if (tg3_flag(tp, 5780_CLASS)) {
14285 netdev_update_features(dev);
14286 tg3_flag_clear(tp, TSO_CAPABLE);
14287 } else {
14288 tg3_flag_set(tp, JUMBO_RING_ENABLE);
14289 }
14290 } else {
14291 if (tg3_flag(tp, 5780_CLASS)) {
14292 tg3_flag_set(tp, TSO_CAPABLE);
14293 netdev_update_features(dev);
14294 }
14295 tg3_flag_clear(tp, JUMBO_RING_ENABLE);
14296 }
14297}
14298
14299static int tg3_change_mtu(struct net_device *dev, int new_mtu)
14300{
14301 struct tg3 *tp = netdev_priv(dev);
14302 int err;
14303 bool reset_phy = false;
14304
14305 if (!netif_running(dev)) {
14306 /* We'll just catch it later when the
14307 * device is up'd.
14308 */
14309 tg3_set_mtu(dev, tp, new_mtu);
14310 return 0;
14311 }
14312
14313 tg3_phy_stop(tp);
14314
14315 tg3_netif_stop(tp);
14316
14317 tg3_set_mtu(dev, tp, new_mtu);
14318
14319 tg3_full_lock(tp, 1);
14320
14321 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
14322
14323 /* Reset PHY, otherwise the read DMA engine will be in a mode that
14324 * breaks all requests to 256 bytes.
14325 */
14326 if (tg3_asic_rev(tp) == ASIC_REV_57766 ||
14327 tg3_asic_rev(tp) == ASIC_REV_5717 ||
14328 tg3_asic_rev(tp) == ASIC_REV_5719 ||
14329 tg3_asic_rev(tp) == ASIC_REV_5720)
14330 reset_phy = true;
14331
14332 err = tg3_restart_hw(tp, reset_phy);
14333
14334 if (!err)
14335 tg3_netif_start(tp);
14336
14337 tg3_full_unlock(tp);
14338
14339 if (!err)
14340 tg3_phy_start(tp);
14341
14342 return err;
14343}
14344
14345static const struct net_device_ops tg3_netdev_ops = {
14346 .ndo_open = tg3_open,
14347 .ndo_stop = tg3_close,
14348 .ndo_start_xmit = tg3_start_xmit,
14349 .ndo_get_stats64 = tg3_get_stats64,
14350 .ndo_validate_addr = eth_validate_addr,
14351 .ndo_set_rx_mode = tg3_set_rx_mode,
14352 .ndo_set_mac_address = tg3_set_mac_addr,
14353 .ndo_do_ioctl = tg3_ioctl,
14354 .ndo_tx_timeout = tg3_tx_timeout,
14355 .ndo_change_mtu = tg3_change_mtu,
14356 .ndo_fix_features = tg3_fix_features,
14357 .ndo_set_features = tg3_set_features,
14358#ifdef CONFIG_NET_POLL_CONTROLLER
14359 .ndo_poll_controller = tg3_poll_controller,
14360#endif
14361};
14362
14363static void tg3_get_eeprom_size(struct tg3 *tp)
14364{
14365 u32 cursize, val, magic;
14366
14367 tp->nvram_size = EEPROM_CHIP_SIZE;
14368
14369 if (tg3_nvram_read(tp, 0, &magic) != 0)
14370 return;
14371
14372 if ((magic != TG3_EEPROM_MAGIC) &&
14373 ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
14374 ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
14375 return;
14376
14377 /*
14378 * Size the chip by reading offsets at increasing powers of two.
14379 * When we encounter our validation signature, we know the addressing
14380 * has wrapped around, and thus have our chip size.
14381 */
14382 cursize = 0x10;
14383
14384 while (cursize < tp->nvram_size) {
14385 if (tg3_nvram_read(tp, cursize, &val) != 0)
14386 return;
14387
14388 if (val == magic)
14389 break;
14390
14391 cursize <<= 1;
14392 }
14393
14394 tp->nvram_size = cursize;
14395}
14396
14397static void tg3_get_nvram_size(struct tg3 *tp)
14398{
14399 u32 val;
14400
14401 if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
14402 return;
14403
14404 /* Selfboot format */
14405 if (val != TG3_EEPROM_MAGIC) {
14406 tg3_get_eeprom_size(tp);
14407 return;
14408 }
14409
14410 if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
14411 if (val != 0) {
14412 /* This is confusing. We want to operate on the
14413 * 16-bit value at offset 0xf2. The tg3_nvram_read()
14414 * call will read from NVRAM and byteswap the data
14415 * according to the byteswapping settings for all
14416 * other register accesses. This ensures the data we
14417 * want will always reside in the lower 16-bits.
14418 * However, the data in NVRAM is in LE format, which
14419 * means the data from the NVRAM read will always be
14420 * opposite the endianness of the CPU. The 16-bit
14421 * byteswap then brings the data to CPU endianness.
14422 */
14423 tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
14424 return;
14425 }
14426 }
14427 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
14428}
14429
14430static void tg3_get_nvram_info(struct tg3 *tp)
14431{
14432 u32 nvcfg1;
14433
14434 nvcfg1 = tr32(NVRAM_CFG1);
14435 if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
14436 tg3_flag_set(tp, FLASH);
14437 } else {
14438 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
14439 tw32(NVRAM_CFG1, nvcfg1);
14440 }
14441
14442 if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
14443 tg3_flag(tp, 5780_CLASS)) {
14444 switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
14445 case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
14446 tp->nvram_jedecnum = JEDEC_ATMEL;
14447 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
14448 tg3_flag_set(tp, NVRAM_BUFFERED);
14449 break;
14450 case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
14451 tp->nvram_jedecnum = JEDEC_ATMEL;
14452 tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
14453 break;
14454 case FLASH_VENDOR_ATMEL_EEPROM:
14455 tp->nvram_jedecnum = JEDEC_ATMEL;
14456 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
14457 tg3_flag_set(tp, NVRAM_BUFFERED);
14458 break;
14459 case FLASH_VENDOR_ST:
14460 tp->nvram_jedecnum = JEDEC_ST;
14461 tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
14462 tg3_flag_set(tp, NVRAM_BUFFERED);
14463 break;
14464 case FLASH_VENDOR_SAIFUN:
14465 tp->nvram_jedecnum = JEDEC_SAIFUN;
14466 tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
14467 break;
14468 case FLASH_VENDOR_SST_SMALL:
14469 case FLASH_VENDOR_SST_LARGE:
14470 tp->nvram_jedecnum = JEDEC_SST;
14471 tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
14472 break;
14473 }
14474 } else {
14475 tp->nvram_jedecnum = JEDEC_ATMEL;
14476 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
14477 tg3_flag_set(tp, NVRAM_BUFFERED);
14478 }
14479}
14480
14481static void tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
14482{
14483 switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
14484 case FLASH_5752PAGE_SIZE_256:
14485 tp->nvram_pagesize = 256;
14486 break;
14487 case FLASH_5752PAGE_SIZE_512:
14488 tp->nvram_pagesize = 512;
14489 break;
14490 case FLASH_5752PAGE_SIZE_1K:
14491 tp->nvram_pagesize = 1024;
14492 break;
14493 case FLASH_5752PAGE_SIZE_2K:
14494 tp->nvram_pagesize = 2048;
14495 break;
14496 case FLASH_5752PAGE_SIZE_4K:
14497 tp->nvram_pagesize = 4096;
14498 break;
14499 case FLASH_5752PAGE_SIZE_264:
14500 tp->nvram_pagesize = 264;
14501 break;
14502 case FLASH_5752PAGE_SIZE_528:
14503 tp->nvram_pagesize = 528;
14504 break;
14505 }
14506}
14507
14508static void tg3_get_5752_nvram_info(struct tg3 *tp)
14509{
14510 u32 nvcfg1;
14511
14512 nvcfg1 = tr32(NVRAM_CFG1);
14513
14514 /* NVRAM protection for TPM */
14515 if (nvcfg1 & (1 << 27))
14516 tg3_flag_set(tp, PROTECTED_NVRAM);
14517
14518 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
14519 case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
14520 case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
14521 tp->nvram_jedecnum = JEDEC_ATMEL;
14522 tg3_flag_set(tp, NVRAM_BUFFERED);
14523 break;
14524 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
14525 tp->nvram_jedecnum = JEDEC_ATMEL;
14526 tg3_flag_set(tp, NVRAM_BUFFERED);
14527 tg3_flag_set(tp, FLASH);
14528 break;
14529 case FLASH_5752VENDOR_ST_M45PE10:
14530 case FLASH_5752VENDOR_ST_M45PE20:
14531 case FLASH_5752VENDOR_ST_M45PE40:
14532 tp->nvram_jedecnum = JEDEC_ST;
14533 tg3_flag_set(tp, NVRAM_BUFFERED);
14534 tg3_flag_set(tp, FLASH);
14535 break;
14536 }
14537
14538 if (tg3_flag(tp, FLASH)) {
14539 tg3_nvram_get_pagesize(tp, nvcfg1);
14540 } else {
14541 /* For eeprom, set pagesize to maximum eeprom size */
14542 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
14543
14544 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
14545 tw32(NVRAM_CFG1, nvcfg1);
14546 }
14547}
14548
14549static void tg3_get_5755_nvram_info(struct tg3 *tp)
14550{
14551 u32 nvcfg1, protect = 0;
14552
14553 nvcfg1 = tr32(NVRAM_CFG1);
14554
14555 /* NVRAM protection for TPM */
14556 if (nvcfg1 & (1 << 27)) {
14557 tg3_flag_set(tp, PROTECTED_NVRAM);
14558 protect = 1;
14559 }
14560
14561 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
14562 switch (nvcfg1) {
14563 case FLASH_5755VENDOR_ATMEL_FLASH_1:
14564 case FLASH_5755VENDOR_ATMEL_FLASH_2:
14565 case FLASH_5755VENDOR_ATMEL_FLASH_3:
14566 case FLASH_5755VENDOR_ATMEL_FLASH_5:
14567 tp->nvram_jedecnum = JEDEC_ATMEL;
14568 tg3_flag_set(tp, NVRAM_BUFFERED);
14569 tg3_flag_set(tp, FLASH);
14570 tp->nvram_pagesize = 264;
14571 if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
14572 nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
14573 tp->nvram_size = (protect ? 0x3e200 :
14574 TG3_NVRAM_SIZE_512KB);
14575 else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
14576 tp->nvram_size = (protect ? 0x1f200 :
14577 TG3_NVRAM_SIZE_256KB);
14578 else
14579 tp->nvram_size = (protect ? 0x1f200 :
14580 TG3_NVRAM_SIZE_128KB);
14581 break;
14582 case FLASH_5752VENDOR_ST_M45PE10:
14583 case FLASH_5752VENDOR_ST_M45PE20:
14584 case FLASH_5752VENDOR_ST_M45PE40:
14585 tp->nvram_jedecnum = JEDEC_ST;
14586 tg3_flag_set(tp, NVRAM_BUFFERED);
14587 tg3_flag_set(tp, FLASH);
14588 tp->nvram_pagesize = 256;
14589 if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
14590 tp->nvram_size = (protect ?
14591 TG3_NVRAM_SIZE_64KB :
14592 TG3_NVRAM_SIZE_128KB);
14593 else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
14594 tp->nvram_size = (protect ?
14595 TG3_NVRAM_SIZE_64KB :
14596 TG3_NVRAM_SIZE_256KB);
14597 else
14598 tp->nvram_size = (protect ?
14599 TG3_NVRAM_SIZE_128KB :
14600 TG3_NVRAM_SIZE_512KB);
14601 break;
14602 }
14603}
14604
14605static void tg3_get_5787_nvram_info(struct tg3 *tp)
14606{
14607 u32 nvcfg1;
14608
14609 nvcfg1 = tr32(NVRAM_CFG1);
14610
14611 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
14612 case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
14613 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
14614 case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
14615 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
14616 tp->nvram_jedecnum = JEDEC_ATMEL;
14617 tg3_flag_set(tp, NVRAM_BUFFERED);
14618 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
14619
14620 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
14621 tw32(NVRAM_CFG1, nvcfg1);
14622 break;
14623 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
14624 case FLASH_5755VENDOR_ATMEL_FLASH_1:
14625 case FLASH_5755VENDOR_ATMEL_FLASH_2:
14626 case FLASH_5755VENDOR_ATMEL_FLASH_3:
14627 tp->nvram_jedecnum = JEDEC_ATMEL;
14628 tg3_flag_set(tp, NVRAM_BUFFERED);
14629 tg3_flag_set(tp, FLASH);
14630 tp->nvram_pagesize = 264;
14631 break;
14632 case FLASH_5752VENDOR_ST_M45PE10:
14633 case FLASH_5752VENDOR_ST_M45PE20:
14634 case FLASH_5752VENDOR_ST_M45PE40:
14635 tp->nvram_jedecnum = JEDEC_ST;
14636 tg3_flag_set(tp, NVRAM_BUFFERED);
14637 tg3_flag_set(tp, FLASH);
14638 tp->nvram_pagesize = 256;
14639 break;
14640 }
14641}
14642
14643static void tg3_get_5761_nvram_info(struct tg3 *tp)
14644{
14645 u32 nvcfg1, protect = 0;
14646
14647 nvcfg1 = tr32(NVRAM_CFG1);
14648
14649 /* NVRAM protection for TPM */
14650 if (nvcfg1 & (1 << 27)) {
14651 tg3_flag_set(tp, PROTECTED_NVRAM);
14652 protect = 1;
14653 }
14654
14655 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
14656 switch (nvcfg1) {
14657 case FLASH_5761VENDOR_ATMEL_ADB021D:
14658 case FLASH_5761VENDOR_ATMEL_ADB041D:
14659 case FLASH_5761VENDOR_ATMEL_ADB081D:
14660 case FLASH_5761VENDOR_ATMEL_ADB161D:
14661 case FLASH_5761VENDOR_ATMEL_MDB021D:
14662 case FLASH_5761VENDOR_ATMEL_MDB041D:
14663 case FLASH_5761VENDOR_ATMEL_MDB081D:
14664 case FLASH_5761VENDOR_ATMEL_MDB161D:
14665 tp->nvram_jedecnum = JEDEC_ATMEL;
14666 tg3_flag_set(tp, NVRAM_BUFFERED);
14667 tg3_flag_set(tp, FLASH);
14668 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
14669 tp->nvram_pagesize = 256;
14670 break;
14671 case FLASH_5761VENDOR_ST_A_M45PE20:
14672 case FLASH_5761VENDOR_ST_A_M45PE40:
14673 case FLASH_5761VENDOR_ST_A_M45PE80:
14674 case FLASH_5761VENDOR_ST_A_M45PE16:
14675 case FLASH_5761VENDOR_ST_M_M45PE20:
14676 case FLASH_5761VENDOR_ST_M_M45PE40:
14677 case FLASH_5761VENDOR_ST_M_M45PE80:
14678 case FLASH_5761VENDOR_ST_M_M45PE16:
14679 tp->nvram_jedecnum = JEDEC_ST;
14680 tg3_flag_set(tp, NVRAM_BUFFERED);
14681 tg3_flag_set(tp, FLASH);
14682 tp->nvram_pagesize = 256;
14683 break;
14684 }
14685
14686 if (protect) {
14687 tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
14688 } else {
14689 switch (nvcfg1) {
14690 case FLASH_5761VENDOR_ATMEL_ADB161D:
14691 case FLASH_5761VENDOR_ATMEL_MDB161D:
14692 case FLASH_5761VENDOR_ST_A_M45PE16:
14693 case FLASH_5761VENDOR_ST_M_M45PE16:
14694 tp->nvram_size = TG3_NVRAM_SIZE_2MB;
14695 break;
14696 case FLASH_5761VENDOR_ATMEL_ADB081D:
14697 case FLASH_5761VENDOR_ATMEL_MDB081D:
14698 case FLASH_5761VENDOR_ST_A_M45PE80:
14699 case FLASH_5761VENDOR_ST_M_M45PE80:
14700 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
14701 break;
14702 case FLASH_5761VENDOR_ATMEL_ADB041D:
14703 case FLASH_5761VENDOR_ATMEL_MDB041D:
14704 case FLASH_5761VENDOR_ST_A_M45PE40:
14705 case FLASH_5761VENDOR_ST_M_M45PE40:
14706 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
14707 break;
14708 case FLASH_5761VENDOR_ATMEL_ADB021D:
14709 case FLASH_5761VENDOR_ATMEL_MDB021D:
14710 case FLASH_5761VENDOR_ST_A_M45PE20:
14711 case FLASH_5761VENDOR_ST_M_M45PE20:
14712 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
14713 break;
14714 }
14715 }
14716}
14717
14718static void tg3_get_5906_nvram_info(struct tg3 *tp)
14719{
14720 tp->nvram_jedecnum = JEDEC_ATMEL;
14721 tg3_flag_set(tp, NVRAM_BUFFERED);
14722 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
14723}
14724
14725static void tg3_get_57780_nvram_info(struct tg3 *tp)
14726{
14727 u32 nvcfg1;
14728
14729 nvcfg1 = tr32(NVRAM_CFG1);
14730
14731 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
14732 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
14733 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
14734 tp->nvram_jedecnum = JEDEC_ATMEL;
14735 tg3_flag_set(tp, NVRAM_BUFFERED);
14736 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
14737
14738 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
14739 tw32(NVRAM_CFG1, nvcfg1);
14740 return;
14741 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
14742 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
14743 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
14744 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
14745 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
14746 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
14747 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
14748 tp->nvram_jedecnum = JEDEC_ATMEL;
14749 tg3_flag_set(tp, NVRAM_BUFFERED);
14750 tg3_flag_set(tp, FLASH);
14751
14752 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
14753 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
14754 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
14755 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
14756 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
14757 break;
14758 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
14759 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
14760 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
14761 break;
14762 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
14763 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
14764 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
14765 break;
14766 }
14767 break;
14768 case FLASH_5752VENDOR_ST_M45PE10:
14769 case FLASH_5752VENDOR_ST_M45PE20:
14770 case FLASH_5752VENDOR_ST_M45PE40:
14771 tp->nvram_jedecnum = JEDEC_ST;
14772 tg3_flag_set(tp, NVRAM_BUFFERED);
14773 tg3_flag_set(tp, FLASH);
14774
14775 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
14776 case FLASH_5752VENDOR_ST_M45PE10:
14777 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
14778 break;
14779 case FLASH_5752VENDOR_ST_M45PE20:
14780 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
14781 break;
14782 case FLASH_5752VENDOR_ST_M45PE40:
14783 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
14784 break;
14785 }
14786 break;
14787 default:
14788 tg3_flag_set(tp, NO_NVRAM);
14789 return;
14790 }
14791
14792 tg3_nvram_get_pagesize(tp, nvcfg1);
14793 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
14794 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
14795}
14796
14797
14798static void tg3_get_5717_nvram_info(struct tg3 *tp)
14799{
14800 u32 nvcfg1;
14801
14802 nvcfg1 = tr32(NVRAM_CFG1);
14803
14804 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
14805 case FLASH_5717VENDOR_ATMEL_EEPROM:
14806 case FLASH_5717VENDOR_MICRO_EEPROM:
14807 tp->nvram_jedecnum = JEDEC_ATMEL;
14808 tg3_flag_set(tp, NVRAM_BUFFERED);
14809 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
14810
14811 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
14812 tw32(NVRAM_CFG1, nvcfg1);
14813 return;
14814 case FLASH_5717VENDOR_ATMEL_MDB011D:
14815 case FLASH_5717VENDOR_ATMEL_ADB011B:
14816 case FLASH_5717VENDOR_ATMEL_ADB011D:
14817 case FLASH_5717VENDOR_ATMEL_MDB021D:
14818 case FLASH_5717VENDOR_ATMEL_ADB021B:
14819 case FLASH_5717VENDOR_ATMEL_ADB021D:
14820 case FLASH_5717VENDOR_ATMEL_45USPT:
14821 tp->nvram_jedecnum = JEDEC_ATMEL;
14822 tg3_flag_set(tp, NVRAM_BUFFERED);
14823 tg3_flag_set(tp, FLASH);
14824
14825 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
14826 case FLASH_5717VENDOR_ATMEL_MDB021D:
14827 /* Detect size with tg3_nvram_get_size() */
14828 break;
14829 case FLASH_5717VENDOR_ATMEL_ADB021B:
14830 case FLASH_5717VENDOR_ATMEL_ADB021D:
14831 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
14832 break;
14833 default:
14834 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
14835 break;
14836 }
14837 break;
14838 case FLASH_5717VENDOR_ST_M_M25PE10:
14839 case FLASH_5717VENDOR_ST_A_M25PE10:
14840 case FLASH_5717VENDOR_ST_M_M45PE10:
14841 case FLASH_5717VENDOR_ST_A_M45PE10:
14842 case FLASH_5717VENDOR_ST_M_M25PE20:
14843 case FLASH_5717VENDOR_ST_A_M25PE20:
14844 case FLASH_5717VENDOR_ST_M_M45PE20:
14845 case FLASH_5717VENDOR_ST_A_M45PE20:
14846 case FLASH_5717VENDOR_ST_25USPT:
14847 case FLASH_5717VENDOR_ST_45USPT:
14848 tp->nvram_jedecnum = JEDEC_ST;
14849 tg3_flag_set(tp, NVRAM_BUFFERED);
14850 tg3_flag_set(tp, FLASH);
14851
14852 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
14853 case FLASH_5717VENDOR_ST_M_M25PE20:
14854 case FLASH_5717VENDOR_ST_M_M45PE20:
14855 /* Detect size with tg3_nvram_get_size() */
14856 break;
14857 case FLASH_5717VENDOR_ST_A_M25PE20:
14858 case FLASH_5717VENDOR_ST_A_M45PE20:
14859 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
14860 break;
14861 default:
14862 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
14863 break;
14864 }
14865 break;
14866 default:
14867 tg3_flag_set(tp, NO_NVRAM);
14868 return;
14869 }
14870
14871 tg3_nvram_get_pagesize(tp, nvcfg1);
14872 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
14873 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
14874}
14875
14876static void tg3_get_5720_nvram_info(struct tg3 *tp)
14877{
14878 u32 nvcfg1, nvmpinstrp, nv_status;
14879
14880 nvcfg1 = tr32(NVRAM_CFG1);
14881 nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
14882
14883 if (tg3_asic_rev(tp) == ASIC_REV_5762) {
14884 if (!(nvcfg1 & NVRAM_CFG1_5762VENDOR_MASK)) {
14885 tg3_flag_set(tp, NO_NVRAM);
14886 return;
14887 }
14888
14889 switch (nvmpinstrp) {
14890 case FLASH_5762_MX25L_100:
14891 case FLASH_5762_MX25L_200:
14892 case FLASH_5762_MX25L_400:
14893 case FLASH_5762_MX25L_800:
14894 case FLASH_5762_MX25L_160_320:
14895 tp->nvram_pagesize = 4096;
14896 tp->nvram_jedecnum = JEDEC_MACRONIX;
14897 tg3_flag_set(tp, NVRAM_BUFFERED);
14898 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
14899 tg3_flag_set(tp, FLASH);
14900 nv_status = tr32(NVRAM_AUTOSENSE_STATUS);
14901 tp->nvram_size =
14902 (1 << (nv_status >> AUTOSENSE_DEVID &
14903 AUTOSENSE_DEVID_MASK)
14904 << AUTOSENSE_SIZE_IN_MB);
14905 return;
14906
14907 case FLASH_5762_EEPROM_HD:
14908 nvmpinstrp = FLASH_5720_EEPROM_HD;
14909 break;
14910 case FLASH_5762_EEPROM_LD:
14911 nvmpinstrp = FLASH_5720_EEPROM_LD;
14912 break;
14913 case FLASH_5720VENDOR_M_ST_M45PE20:
14914 /* This pinstrap supports multiple sizes, so force it
14915 * to read the actual size from location 0xf0.
14916 */
14917 nvmpinstrp = FLASH_5720VENDOR_ST_45USPT;
14918 break;
14919 }
14920 }
14921
14922 switch (nvmpinstrp) {
14923 case FLASH_5720_EEPROM_HD:
14924 case FLASH_5720_EEPROM_LD:
14925 tp->nvram_jedecnum = JEDEC_ATMEL;
14926 tg3_flag_set(tp, NVRAM_BUFFERED);
14927
14928 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
14929 tw32(NVRAM_CFG1, nvcfg1);
14930 if (nvmpinstrp == FLASH_5720_EEPROM_HD)
14931 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
14932 else
14933 tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
14934 return;
14935 case FLASH_5720VENDOR_M_ATMEL_DB011D:
14936 case FLASH_5720VENDOR_A_ATMEL_DB011B:
14937 case FLASH_5720VENDOR_A_ATMEL_DB011D:
14938 case FLASH_5720VENDOR_M_ATMEL_DB021D:
14939 case FLASH_5720VENDOR_A_ATMEL_DB021B:
14940 case FLASH_5720VENDOR_A_ATMEL_DB021D:
14941 case FLASH_5720VENDOR_M_ATMEL_DB041D:
14942 case FLASH_5720VENDOR_A_ATMEL_DB041B:
14943 case FLASH_5720VENDOR_A_ATMEL_DB041D:
14944 case FLASH_5720VENDOR_M_ATMEL_DB081D:
14945 case FLASH_5720VENDOR_A_ATMEL_DB081D:
14946 case FLASH_5720VENDOR_ATMEL_45USPT:
14947 tp->nvram_jedecnum = JEDEC_ATMEL;
14948 tg3_flag_set(tp, NVRAM_BUFFERED);
14949 tg3_flag_set(tp, FLASH);
14950
14951 switch (nvmpinstrp) {
14952 case FLASH_5720VENDOR_M_ATMEL_DB021D:
14953 case FLASH_5720VENDOR_A_ATMEL_DB021B:
14954 case FLASH_5720VENDOR_A_ATMEL_DB021D:
14955 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
14956 break;
14957 case FLASH_5720VENDOR_M_ATMEL_DB041D:
14958 case FLASH_5720VENDOR_A_ATMEL_DB041B:
14959 case FLASH_5720VENDOR_A_ATMEL_DB041D:
14960 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
14961 break;
14962 case FLASH_5720VENDOR_M_ATMEL_DB081D:
14963 case FLASH_5720VENDOR_A_ATMEL_DB081D:
14964 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
14965 break;
14966 default:
14967 if (tg3_asic_rev(tp) != ASIC_REV_5762)
14968 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
14969 break;
14970 }
14971 break;
14972 case FLASH_5720VENDOR_M_ST_M25PE10:
14973 case FLASH_5720VENDOR_M_ST_M45PE10:
14974 case FLASH_5720VENDOR_A_ST_M25PE10:
14975 case FLASH_5720VENDOR_A_ST_M45PE10:
14976 case FLASH_5720VENDOR_M_ST_M25PE20:
14977 case FLASH_5720VENDOR_M_ST_M45PE20:
14978 case FLASH_5720VENDOR_A_ST_M25PE20:
14979 case FLASH_5720VENDOR_A_ST_M45PE20:
14980 case FLASH_5720VENDOR_M_ST_M25PE40:
14981 case FLASH_5720VENDOR_M_ST_M45PE40:
14982 case FLASH_5720VENDOR_A_ST_M25PE40:
14983 case FLASH_5720VENDOR_A_ST_M45PE40:
14984 case FLASH_5720VENDOR_M_ST_M25PE80:
14985 case FLASH_5720VENDOR_M_ST_M45PE80:
14986 case FLASH_5720VENDOR_A_ST_M25PE80:
14987 case FLASH_5720VENDOR_A_ST_M45PE80:
14988 case FLASH_5720VENDOR_ST_25USPT:
14989 case FLASH_5720VENDOR_ST_45USPT:
14990 tp->nvram_jedecnum = JEDEC_ST;
14991 tg3_flag_set(tp, NVRAM_BUFFERED);
14992 tg3_flag_set(tp, FLASH);
14993
14994 switch (nvmpinstrp) {
14995 case FLASH_5720VENDOR_M_ST_M25PE20:
14996 case FLASH_5720VENDOR_M_ST_M45PE20:
14997 case FLASH_5720VENDOR_A_ST_M25PE20:
14998 case FLASH_5720VENDOR_A_ST_M45PE20:
14999 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
15000 break;
15001 case FLASH_5720VENDOR_M_ST_M25PE40:
15002 case FLASH_5720VENDOR_M_ST_M45PE40:
15003 case FLASH_5720VENDOR_A_ST_M25PE40:
15004 case FLASH_5720VENDOR_A_ST_M45PE40:
15005 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
15006 break;
15007 case FLASH_5720VENDOR_M_ST_M25PE80:
15008 case FLASH_5720VENDOR_M_ST_M45PE80:
15009 case FLASH_5720VENDOR_A_ST_M25PE80:
15010 case FLASH_5720VENDOR_A_ST_M45PE80:
15011 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
15012 break;
15013 default:
15014 if (tg3_asic_rev(tp) != ASIC_REV_5762)
15015 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
15016 break;
15017 }
15018 break;
15019 default:
15020 tg3_flag_set(tp, NO_NVRAM);
15021 return;
15022 }
15023
15024 tg3_nvram_get_pagesize(tp, nvcfg1);
15025 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
15026 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
15027
15028 if (tg3_asic_rev(tp) == ASIC_REV_5762) {
15029 u32 val;
15030
15031 if (tg3_nvram_read(tp, 0, &val))
15032 return;
15033
15034 if (val != TG3_EEPROM_MAGIC &&
15035 (val & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW)
15036 tg3_flag_set(tp, NO_NVRAM);
15037 }
15038}
15039
15040/* Chips other than 5700/5701 use the NVRAM for fetching info. */
15041static void tg3_nvram_init(struct tg3 *tp)
15042{
15043 if (tg3_flag(tp, IS_SSB_CORE)) {
15044 /* No NVRAM and EEPROM on the SSB Broadcom GigE core. */
15045 tg3_flag_clear(tp, NVRAM);
15046 tg3_flag_clear(tp, NVRAM_BUFFERED);
15047 tg3_flag_set(tp, NO_NVRAM);
15048 return;
15049 }
15050
15051 tw32_f(GRC_EEPROM_ADDR,
15052 (EEPROM_ADDR_FSM_RESET |
15053 (EEPROM_DEFAULT_CLOCK_PERIOD <<
15054 EEPROM_ADDR_CLKPERD_SHIFT)));
15055
15056 msleep(1);
15057
15058 /* Enable seeprom accesses. */
15059 tw32_f(GRC_LOCAL_CTRL,
15060 tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
15061 udelay(100);
15062
15063 if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
15064 tg3_asic_rev(tp) != ASIC_REV_5701) {
15065 tg3_flag_set(tp, NVRAM);
15066
15067 if (tg3_nvram_lock(tp)) {
15068 netdev_warn(tp->dev,
15069 "Cannot get nvram lock, %s failed\n",
15070 __func__);
15071 return;
15072 }
15073 tg3_enable_nvram_access(tp);
15074
15075 tp->nvram_size = 0;
15076
15077 if (tg3_asic_rev(tp) == ASIC_REV_5752)
15078 tg3_get_5752_nvram_info(tp);
15079 else if (tg3_asic_rev(tp) == ASIC_REV_5755)
15080 tg3_get_5755_nvram_info(tp);
15081 else if (tg3_asic_rev(tp) == ASIC_REV_5787 ||
15082 tg3_asic_rev(tp) == ASIC_REV_5784 ||
15083 tg3_asic_rev(tp) == ASIC_REV_5785)
15084 tg3_get_5787_nvram_info(tp);
15085 else if (tg3_asic_rev(tp) == ASIC_REV_5761)
15086 tg3_get_5761_nvram_info(tp);
15087 else if (tg3_asic_rev(tp) == ASIC_REV_5906)
15088 tg3_get_5906_nvram_info(tp);
15089 else if (tg3_asic_rev(tp) == ASIC_REV_57780 ||
15090 tg3_flag(tp, 57765_CLASS))
15091 tg3_get_57780_nvram_info(tp);
15092 else if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
15093 tg3_asic_rev(tp) == ASIC_REV_5719)
15094 tg3_get_5717_nvram_info(tp);
15095 else if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
15096 tg3_asic_rev(tp) == ASIC_REV_5762)
15097 tg3_get_5720_nvram_info(tp);
15098 else
15099 tg3_get_nvram_info(tp);
15100
15101 if (tp->nvram_size == 0)
15102 tg3_get_nvram_size(tp);
15103
15104 tg3_disable_nvram_access(tp);
15105 tg3_nvram_unlock(tp);
15106
15107 } else {
15108 tg3_flag_clear(tp, NVRAM);
15109 tg3_flag_clear(tp, NVRAM_BUFFERED);
15110
15111 tg3_get_eeprom_size(tp);
15112 }
15113}
15114
15115struct subsys_tbl_ent {
15116 u16 subsys_vendor, subsys_devid;
15117 u32 phy_id;
15118};
15119
15120static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
15121 /* Broadcom boards. */
15122 { TG3PCI_SUBVENDOR_ID_BROADCOM,
15123 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
15124 { TG3PCI_SUBVENDOR_ID_BROADCOM,
15125 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
15126 { TG3PCI_SUBVENDOR_ID_BROADCOM,
15127 TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
15128 { TG3PCI_SUBVENDOR_ID_BROADCOM,
15129 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
15130 { TG3PCI_SUBVENDOR_ID_BROADCOM,
15131 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
15132 { TG3PCI_SUBVENDOR_ID_BROADCOM,
15133 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
15134 { TG3PCI_SUBVENDOR_ID_BROADCOM,
15135 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
15136 { TG3PCI_SUBVENDOR_ID_BROADCOM,
15137 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
15138 { TG3PCI_SUBVENDOR_ID_BROADCOM,
15139 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
15140 { TG3PCI_SUBVENDOR_ID_BROADCOM,
15141 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
15142 { TG3PCI_SUBVENDOR_ID_BROADCOM,
15143 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
15144
15145 /* 3com boards. */
15146 { TG3PCI_SUBVENDOR_ID_3COM,
15147 TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
15148 { TG3PCI_SUBVENDOR_ID_3COM,
15149 TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
15150 { TG3PCI_SUBVENDOR_ID_3COM,
15151 TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
15152 { TG3PCI_SUBVENDOR_ID_3COM,
15153 TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
15154 { TG3PCI_SUBVENDOR_ID_3COM,
15155 TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
15156
15157 /* DELL boards. */
15158 { TG3PCI_SUBVENDOR_ID_DELL,
15159 TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
15160 { TG3PCI_SUBVENDOR_ID_DELL,
15161 TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
15162 { TG3PCI_SUBVENDOR_ID_DELL,
15163 TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
15164 { TG3PCI_SUBVENDOR_ID_DELL,
15165 TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
15166
15167 /* Compaq boards. */
15168 { TG3PCI_SUBVENDOR_ID_COMPAQ,
15169 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
15170 { TG3PCI_SUBVENDOR_ID_COMPAQ,
15171 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
15172 { TG3PCI_SUBVENDOR_ID_COMPAQ,
15173 TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
15174 { TG3PCI_SUBVENDOR_ID_COMPAQ,
15175 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
15176 { TG3PCI_SUBVENDOR_ID_COMPAQ,
15177 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
15178
15179 /* IBM boards. */
15180 { TG3PCI_SUBVENDOR_ID_IBM,
15181 TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
15182};
15183
15184static struct subsys_tbl_ent *tg3_lookup_by_subsys(struct tg3 *tp)
15185{
15186 int i;
15187
15188 for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
15189 if ((subsys_id_to_phy_id[i].subsys_vendor ==
15190 tp->pdev->subsystem_vendor) &&
15191 (subsys_id_to_phy_id[i].subsys_devid ==
15192 tp->pdev->subsystem_device))
15193 return &subsys_id_to_phy_id[i];
15194 }
15195 return NULL;
15196}
15197
15198static void tg3_get_eeprom_hw_cfg(struct tg3 *tp)
15199{
15200 u32 val;
15201
15202 tp->phy_id = TG3_PHY_ID_INVALID;
15203 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
15204
15205 /* Assume an onboard device and WOL capable by default. */
15206 tg3_flag_set(tp, EEPROM_WRITE_PROT);
15207 tg3_flag_set(tp, WOL_CAP);
15208
15209 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
15210 if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
15211 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
15212 tg3_flag_set(tp, IS_NIC);
15213 }
15214 val = tr32(VCPU_CFGSHDW);
15215 if (val & VCPU_CFGSHDW_ASPM_DBNC)
15216 tg3_flag_set(tp, ASPM_WORKAROUND);
15217 if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
15218 (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
15219 tg3_flag_set(tp, WOL_ENABLE);
15220 device_set_wakeup_enable(&tp->pdev->dev, true);
15221 }
15222 goto done;
15223 }
15224
15225 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
15226 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
15227 u32 nic_cfg, led_cfg;
15228 u32 cfg2 = 0, cfg4 = 0, cfg5 = 0;
15229 u32 nic_phy_id, ver, eeprom_phy_id;
15230 int eeprom_phy_serdes = 0;
15231
15232 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
15233 tp->nic_sram_data_cfg = nic_cfg;
15234
15235 tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
15236 ver >>= NIC_SRAM_DATA_VER_SHIFT;
15237 if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
15238 tg3_asic_rev(tp) != ASIC_REV_5701 &&
15239 tg3_asic_rev(tp) != ASIC_REV_5703 &&
15240 (ver > 0) && (ver < 0x100))
15241 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
15242
15243 if (tg3_asic_rev(tp) == ASIC_REV_5785)
15244 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
15245
15246 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
15247 tg3_asic_rev(tp) == ASIC_REV_5719 ||
15248 tg3_asic_rev(tp) == ASIC_REV_5720)
15249 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_5, &cfg5);
15250
15251 if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
15252 NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
15253 eeprom_phy_serdes = 1;
15254
15255 tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
15256 if (nic_phy_id != 0) {
15257 u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
15258 u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
15259
15260 eeprom_phy_id = (id1 >> 16) << 10;
15261 eeprom_phy_id |= (id2 & 0xfc00) << 16;
15262 eeprom_phy_id |= (id2 & 0x03ff) << 0;
15263 } else
15264 eeprom_phy_id = 0;
15265
15266 tp->phy_id = eeprom_phy_id;
15267 if (eeprom_phy_serdes) {
15268 if (!tg3_flag(tp, 5705_PLUS))
15269 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
15270 else
15271 tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
15272 }
15273
15274 if (tg3_flag(tp, 5750_PLUS))
15275 led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
15276 SHASTA_EXT_LED_MODE_MASK);
15277 else
15278 led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
15279
15280 switch (led_cfg) {
15281 default:
15282 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
15283 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
15284 break;
15285
15286 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
15287 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
15288 break;
15289
15290 case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
15291 tp->led_ctrl = LED_CTRL_MODE_MAC;
15292
15293 /* Default to PHY_1_MODE if 0 (MAC_MODE) is
15294 * read on some older 5700/5701 bootcode.
15295 */
15296 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
15297 tg3_asic_rev(tp) == ASIC_REV_5701)
15298 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
15299
15300 break;
15301
15302 case SHASTA_EXT_LED_SHARED:
15303 tp->led_ctrl = LED_CTRL_MODE_SHARED;
15304 if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0 &&
15305 tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A1)
15306 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
15307 LED_CTRL_MODE_PHY_2);
15308
15309 if (tg3_flag(tp, 5717_PLUS) ||
15310 tg3_asic_rev(tp) == ASIC_REV_5762)
15311 tp->led_ctrl |= LED_CTRL_BLINK_RATE_OVERRIDE |
15312 LED_CTRL_BLINK_RATE_MASK;
15313
15314 break;
15315
15316 case SHASTA_EXT_LED_MAC:
15317 tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
15318 break;
15319
15320 case SHASTA_EXT_LED_COMBO:
15321 tp->led_ctrl = LED_CTRL_MODE_COMBO;
15322 if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0)
15323 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
15324 LED_CTRL_MODE_PHY_2);
15325 break;
15326
15327 }
15328
15329 if ((tg3_asic_rev(tp) == ASIC_REV_5700 ||
15330 tg3_asic_rev(tp) == ASIC_REV_5701) &&
15331 tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
15332 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
15333
15334 if (tg3_chip_rev(tp) == CHIPREV_5784_AX)
15335 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
15336
15337 if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
15338 tg3_flag_set(tp, EEPROM_WRITE_PROT);
15339 if ((tp->pdev->subsystem_vendor ==
15340 PCI_VENDOR_ID_ARIMA) &&
15341 (tp->pdev->subsystem_device == 0x205a ||
15342 tp->pdev->subsystem_device == 0x2063))
15343 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
15344 } else {
15345 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
15346 tg3_flag_set(tp, IS_NIC);
15347 }
15348
15349 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
15350 tg3_flag_set(tp, ENABLE_ASF);
15351 if (tg3_flag(tp, 5750_PLUS))
15352 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
15353 }
15354
15355 if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
15356 tg3_flag(tp, 5750_PLUS))
15357 tg3_flag_set(tp, ENABLE_APE);
15358
15359 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
15360 !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
15361 tg3_flag_clear(tp, WOL_CAP);
15362
15363 if (tg3_flag(tp, WOL_CAP) &&
15364 (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
15365 tg3_flag_set(tp, WOL_ENABLE);
15366 device_set_wakeup_enable(&tp->pdev->dev, true);
15367 }
15368
15369 if (cfg2 & (1 << 17))
15370 tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
15371
15372 /* serdes signal pre-emphasis in register 0x590 set by */
15373 /* bootcode if bit 18 is set */
15374 if (cfg2 & (1 << 18))
15375 tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
15376
15377 if ((tg3_flag(tp, 57765_PLUS) ||
15378 (tg3_asic_rev(tp) == ASIC_REV_5784 &&
15379 tg3_chip_rev(tp) != CHIPREV_5784_AX)) &&
15380 (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
15381 tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
15382
15383 if (tg3_flag(tp, PCI_EXPRESS)) {
15384 u32 cfg3;
15385
15386 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
15387 if (tg3_asic_rev(tp) != ASIC_REV_5785 &&
15388 !tg3_flag(tp, 57765_PLUS) &&
15389 (cfg3 & NIC_SRAM_ASPM_DEBOUNCE))
15390 tg3_flag_set(tp, ASPM_WORKAROUND);
15391 if (cfg3 & NIC_SRAM_LNK_FLAP_AVOID)
15392 tp->phy_flags |= TG3_PHYFLG_KEEP_LINK_ON_PWRDN;
15393 if (cfg3 & NIC_SRAM_1G_ON_VAUX_OK)
15394 tp->phy_flags |= TG3_PHYFLG_1G_ON_VAUX_OK;
15395 }
15396
15397 if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
15398 tg3_flag_set(tp, RGMII_INBAND_DISABLE);
15399 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
15400 tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
15401 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
15402 tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
15403
15404 if (cfg5 & NIC_SRAM_DISABLE_1G_HALF_ADV)
15405 tp->phy_flags |= TG3_PHYFLG_DISABLE_1G_HD_ADV;
15406 }
15407done:
15408 if (tg3_flag(tp, WOL_CAP))
15409 device_set_wakeup_enable(&tp->pdev->dev,
15410 tg3_flag(tp, WOL_ENABLE));
15411 else
15412 device_set_wakeup_capable(&tp->pdev->dev, false);
15413}
15414
15415static int tg3_ape_otp_read(struct tg3 *tp, u32 offset, u32 *val)
15416{
15417 int i, err;
15418 u32 val2, off = offset * 8;
15419
15420 err = tg3_nvram_lock(tp);
15421 if (err)
15422 return err;
15423
15424 tg3_ape_write32(tp, TG3_APE_OTP_ADDR, off | APE_OTP_ADDR_CPU_ENABLE);
15425 tg3_ape_write32(tp, TG3_APE_OTP_CTRL, APE_OTP_CTRL_PROG_EN |
15426 APE_OTP_CTRL_CMD_RD | APE_OTP_CTRL_START);
15427 tg3_ape_read32(tp, TG3_APE_OTP_CTRL);
15428 udelay(10);
15429
15430 for (i = 0; i < 100; i++) {
15431 val2 = tg3_ape_read32(tp, TG3_APE_OTP_STATUS);
15432 if (val2 & APE_OTP_STATUS_CMD_DONE) {
15433 *val = tg3_ape_read32(tp, TG3_APE_OTP_RD_DATA);
15434 break;
15435 }
15436 udelay(10);
15437 }
15438
15439 tg3_ape_write32(tp, TG3_APE_OTP_CTRL, 0);
15440
15441 tg3_nvram_unlock(tp);
15442 if (val2 & APE_OTP_STATUS_CMD_DONE)
15443 return 0;
15444
15445 return -EBUSY;
15446}
15447
15448static int tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
15449{
15450 int i;
15451 u32 val;
15452
15453 tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
15454 tw32(OTP_CTRL, cmd);
15455
15456 /* Wait for up to 1 ms for command to execute. */
15457 for (i = 0; i < 100; i++) {
15458 val = tr32(OTP_STATUS);
15459 if (val & OTP_STATUS_CMD_DONE)
15460 break;
15461 udelay(10);
15462 }
15463
15464 return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
15465}
15466
15467/* Read the gphy configuration from the OTP region of the chip. The gphy
15468 * configuration is a 32-bit value that straddles the alignment boundary.
15469 * We do two 32-bit reads and then shift and merge the results.
15470 */
15471static u32 tg3_read_otp_phycfg(struct tg3 *tp)
15472{
15473 u32 bhalf_otp, thalf_otp;
15474
15475 tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
15476
15477 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
15478 return 0;
15479
15480 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
15481
15482 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
15483 return 0;
15484
15485 thalf_otp = tr32(OTP_READ_DATA);
15486
15487 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
15488
15489 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
15490 return 0;
15491
15492 bhalf_otp = tr32(OTP_READ_DATA);
15493
15494 return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
15495}
15496
15497static void tg3_phy_init_link_config(struct tg3 *tp)
15498{
15499 u32 adv = ADVERTISED_Autoneg;
15500
15501 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
15502 if (!(tp->phy_flags & TG3_PHYFLG_DISABLE_1G_HD_ADV))
15503 adv |= ADVERTISED_1000baseT_Half;
15504 adv |= ADVERTISED_1000baseT_Full;
15505 }
15506
15507 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
15508 adv |= ADVERTISED_100baseT_Half |
15509 ADVERTISED_100baseT_Full |
15510 ADVERTISED_10baseT_Half |
15511 ADVERTISED_10baseT_Full |
15512 ADVERTISED_TP;
15513 else
15514 adv |= ADVERTISED_FIBRE;
15515
15516 tp->link_config.advertising = adv;
15517 tp->link_config.speed = SPEED_UNKNOWN;
15518 tp->link_config.duplex = DUPLEX_UNKNOWN;
15519 tp->link_config.autoneg = AUTONEG_ENABLE;
15520 tp->link_config.active_speed = SPEED_UNKNOWN;
15521 tp->link_config.active_duplex = DUPLEX_UNKNOWN;
15522
15523 tp->old_link = -1;
15524}
15525
15526static int tg3_phy_probe(struct tg3 *tp)
15527{
15528 u32 hw_phy_id_1, hw_phy_id_2;
15529 u32 hw_phy_id, hw_phy_id_masked;
15530 int err;
15531
15532 /* flow control autonegotiation is default behavior */
15533 tg3_flag_set(tp, PAUSE_AUTONEG);
15534 tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
15535
15536 if (tg3_flag(tp, ENABLE_APE)) {
15537 switch (tp->pci_fn) {
15538 case 0:
15539 tp->phy_ape_lock = TG3_APE_LOCK_PHY0;
15540 break;
15541 case 1:
15542 tp->phy_ape_lock = TG3_APE_LOCK_PHY1;
15543 break;
15544 case 2:
15545 tp->phy_ape_lock = TG3_APE_LOCK_PHY2;
15546 break;
15547 case 3:
15548 tp->phy_ape_lock = TG3_APE_LOCK_PHY3;
15549 break;
15550 }
15551 }
15552
15553 if (!tg3_flag(tp, ENABLE_ASF) &&
15554 !(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
15555 !(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
15556 tp->phy_flags &= ~(TG3_PHYFLG_1G_ON_VAUX_OK |
15557 TG3_PHYFLG_KEEP_LINK_ON_PWRDN);
15558
15559 if (tg3_flag(tp, USE_PHYLIB))
15560 return tg3_phy_init(tp);
15561
15562 /* Reading the PHY ID register can conflict with ASF
15563 * firmware access to the PHY hardware.
15564 */
15565 err = 0;
15566 if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
15567 hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
15568 } else {
15569 /* Now read the physical PHY_ID from the chip and verify
15570 * that it is sane. If it doesn't look good, we fall back
15571 * to either the hard-coded table based PHY_ID and failing
15572 * that the value found in the eeprom area.
15573 */
15574 err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
15575 err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
15576
15577 hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
15578 hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
15579 hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
15580
15581 hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
15582 }
15583
15584 if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
15585 tp->phy_id = hw_phy_id;
15586 if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
15587 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
15588 else
15589 tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
15590 } else {
15591 if (tp->phy_id != TG3_PHY_ID_INVALID) {
15592 /* Do nothing, phy ID already set up in
15593 * tg3_get_eeprom_hw_cfg().
15594 */
15595 } else {
15596 struct subsys_tbl_ent *p;
15597
15598 /* No eeprom signature? Try the hardcoded
15599 * subsys device table.
15600 */
15601 p = tg3_lookup_by_subsys(tp);
15602 if (p) {
15603 tp->phy_id = p->phy_id;
15604 } else if (!tg3_flag(tp, IS_SSB_CORE)) {
15605 /* For now we saw the IDs 0xbc050cd0,
15606 * 0xbc050f80 and 0xbc050c30 on devices
15607 * connected to an BCM4785 and there are
15608 * probably more. Just assume that the phy is
15609 * supported when it is connected to a SSB core
15610 * for now.
15611 */
15612 return -ENODEV;
15613 }
15614
15615 if (!tp->phy_id ||
15616 tp->phy_id == TG3_PHY_ID_BCM8002)
15617 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
15618 }
15619 }
15620
15621 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
15622 (tg3_asic_rev(tp) == ASIC_REV_5719 ||
15623 tg3_asic_rev(tp) == ASIC_REV_5720 ||
15624 tg3_asic_rev(tp) == ASIC_REV_57766 ||
15625 tg3_asic_rev(tp) == ASIC_REV_5762 ||
15626 (tg3_asic_rev(tp) == ASIC_REV_5717 &&
15627 tg3_chip_rev_id(tp) != CHIPREV_ID_5717_A0) ||
15628 (tg3_asic_rev(tp) == ASIC_REV_57765 &&
15629 tg3_chip_rev_id(tp) != CHIPREV_ID_57765_A0))) {
15630 tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
15631
15632 tp->eee.supported = SUPPORTED_100baseT_Full |
15633 SUPPORTED_1000baseT_Full;
15634 tp->eee.advertised = ADVERTISED_100baseT_Full |
15635 ADVERTISED_1000baseT_Full;
15636 tp->eee.eee_enabled = 1;
15637 tp->eee.tx_lpi_enabled = 1;
15638 tp->eee.tx_lpi_timer = TG3_CPMU_DBTMR1_LNKIDLE_2047US;
15639 }
15640
15641 tg3_phy_init_link_config(tp);
15642
15643 if (!(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN) &&
15644 !(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
15645 !tg3_flag(tp, ENABLE_APE) &&
15646 !tg3_flag(tp, ENABLE_ASF)) {
15647 u32 bmsr, dummy;
15648
15649 tg3_readphy(tp, MII_BMSR, &bmsr);
15650 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
15651 (bmsr & BMSR_LSTATUS))
15652 goto skip_phy_reset;
15653
15654 err = tg3_phy_reset(tp);
15655 if (err)
15656 return err;
15657
15658 tg3_phy_set_wirespeed(tp);
15659
15660 if (!tg3_phy_copper_an_config_ok(tp, &dummy)) {
15661 tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
15662 tp->link_config.flowctrl);
15663
15664 tg3_writephy(tp, MII_BMCR,
15665 BMCR_ANENABLE | BMCR_ANRESTART);
15666 }
15667 }
15668
15669skip_phy_reset:
15670 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
15671 err = tg3_init_5401phy_dsp(tp);
15672 if (err)
15673 return err;
15674
15675 err = tg3_init_5401phy_dsp(tp);
15676 }
15677
15678 return err;
15679}
15680
15681static void tg3_read_vpd(struct tg3 *tp)
15682{
15683 u8 *vpd_data;
15684 unsigned int block_end, rosize, len;
15685 u32 vpdlen;
15686 int j, i = 0;
15687
15688 vpd_data = (u8 *)tg3_vpd_readblock(tp, &vpdlen);
15689 if (!vpd_data)
15690 goto out_no_vpd;
15691
15692 i = pci_vpd_find_tag(vpd_data, 0, vpdlen, PCI_VPD_LRDT_RO_DATA);
15693 if (i < 0)
15694 goto out_not_found;
15695
15696 rosize = pci_vpd_lrdt_size(&vpd_data[i]);
15697 block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
15698 i += PCI_VPD_LRDT_TAG_SIZE;
15699
15700 if (block_end > vpdlen)
15701 goto out_not_found;
15702
15703 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
15704 PCI_VPD_RO_KEYWORD_MFR_ID);
15705 if (j > 0) {
15706 len = pci_vpd_info_field_size(&vpd_data[j]);
15707
15708 j += PCI_VPD_INFO_FLD_HDR_SIZE;
15709 if (j + len > block_end || len != 4 ||
15710 memcmp(&vpd_data[j], "1028", 4))
15711 goto partno;
15712
15713 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
15714 PCI_VPD_RO_KEYWORD_VENDOR0);
15715 if (j < 0)
15716 goto partno;
15717
15718 len = pci_vpd_info_field_size(&vpd_data[j]);
15719
15720 j += PCI_VPD_INFO_FLD_HDR_SIZE;
15721 if (j + len > block_end)
15722 goto partno;
15723
15724 if (len >= sizeof(tp->fw_ver))
15725 len = sizeof(tp->fw_ver) - 1;
15726 memset(tp->fw_ver, 0, sizeof(tp->fw_ver));
15727 snprintf(tp->fw_ver, sizeof(tp->fw_ver), "%.*s bc ", len,
15728 &vpd_data[j]);
15729 }
15730
15731partno:
15732 i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
15733 PCI_VPD_RO_KEYWORD_PARTNO);
15734 if (i < 0)
15735 goto out_not_found;
15736
15737 len = pci_vpd_info_field_size(&vpd_data[i]);
15738
15739 i += PCI_VPD_INFO_FLD_HDR_SIZE;
15740 if (len > TG3_BPN_SIZE ||
15741 (len + i) > vpdlen)
15742 goto out_not_found;
15743
15744 memcpy(tp->board_part_number, &vpd_data[i], len);
15745
15746out_not_found:
15747 kfree(vpd_data);
15748 if (tp->board_part_number[0])
15749 return;
15750
15751out_no_vpd:
15752 if (tg3_asic_rev(tp) == ASIC_REV_5717) {
15753 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
15754 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C)
15755 strcpy(tp->board_part_number, "BCM5717");
15756 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
15757 strcpy(tp->board_part_number, "BCM5718");
15758 else
15759 goto nomatch;
15760 } else if (tg3_asic_rev(tp) == ASIC_REV_57780) {
15761 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
15762 strcpy(tp->board_part_number, "BCM57780");
15763 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
15764 strcpy(tp->board_part_number, "BCM57760");
15765 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
15766 strcpy(tp->board_part_number, "BCM57790");
15767 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
15768 strcpy(tp->board_part_number, "BCM57788");
15769 else
15770 goto nomatch;
15771 } else if (tg3_asic_rev(tp) == ASIC_REV_57765) {
15772 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
15773 strcpy(tp->board_part_number, "BCM57761");
15774 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
15775 strcpy(tp->board_part_number, "BCM57765");
15776 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
15777 strcpy(tp->board_part_number, "BCM57781");
15778 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
15779 strcpy(tp->board_part_number, "BCM57785");
15780 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
15781 strcpy(tp->board_part_number, "BCM57791");
15782 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
15783 strcpy(tp->board_part_number, "BCM57795");
15784 else
15785 goto nomatch;
15786 } else if (tg3_asic_rev(tp) == ASIC_REV_57766) {
15787 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762)
15788 strcpy(tp->board_part_number, "BCM57762");
15789 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766)
15790 strcpy(tp->board_part_number, "BCM57766");
15791 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782)
15792 strcpy(tp->board_part_number, "BCM57782");
15793 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
15794 strcpy(tp->board_part_number, "BCM57786");
15795 else
15796 goto nomatch;
15797 } else if (tg3_asic_rev(tp) == ASIC_REV_5906) {
15798 strcpy(tp->board_part_number, "BCM95906");
15799 } else {
15800nomatch:
15801 strcpy(tp->board_part_number, "none");
15802 }
15803}
15804
15805static int tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
15806{
15807 u32 val;
15808
15809 if (tg3_nvram_read(tp, offset, &val) ||
15810 (val & 0xfc000000) != 0x0c000000 ||
15811 tg3_nvram_read(tp, offset + 4, &val) ||
15812 val != 0)
15813 return 0;
15814
15815 return 1;
15816}
15817
15818static void tg3_read_bc_ver(struct tg3 *tp)
15819{
15820 u32 val, offset, start, ver_offset;
15821 int i, dst_off;
15822 bool newver = false;
15823
15824 if (tg3_nvram_read(tp, 0xc, &offset) ||
15825 tg3_nvram_read(tp, 0x4, &start))
15826 return;
15827
15828 offset = tg3_nvram_logical_addr(tp, offset);
15829
15830 if (tg3_nvram_read(tp, offset, &val))
15831 return;
15832
15833 if ((val & 0xfc000000) == 0x0c000000) {
15834 if (tg3_nvram_read(tp, offset + 4, &val))
15835 return;
15836
15837 if (val == 0)
15838 newver = true;
15839 }
15840
15841 dst_off = strlen(tp->fw_ver);
15842
15843 if (newver) {
15844 if (TG3_VER_SIZE - dst_off < 16 ||
15845 tg3_nvram_read(tp, offset + 8, &ver_offset))
15846 return;
15847
15848 offset = offset + ver_offset - start;
15849 for (i = 0; i < 16; i += 4) {
15850 __be32 v;
15851 if (tg3_nvram_read_be32(tp, offset + i, &v))
15852 return;
15853
15854 memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
15855 }
15856 } else {
15857 u32 major, minor;
15858
15859 if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
15860 return;
15861
15862 major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
15863 TG3_NVM_BCVER_MAJSFT;
15864 minor = ver_offset & TG3_NVM_BCVER_MINMSK;
15865 snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
15866 "v%d.%02d", major, minor);
15867 }
15868}
15869
15870static void tg3_read_hwsb_ver(struct tg3 *tp)
15871{
15872 u32 val, major, minor;
15873
15874 /* Use native endian representation */
15875 if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
15876 return;
15877
15878 major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
15879 TG3_NVM_HWSB_CFG1_MAJSFT;
15880 minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
15881 TG3_NVM_HWSB_CFG1_MINSFT;
15882
15883 snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
15884}
15885
15886static void tg3_read_sb_ver(struct tg3 *tp, u32 val)
15887{
15888 u32 offset, major, minor, build;
15889
15890 strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
15891
15892 if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
15893 return;
15894
15895 switch (val & TG3_EEPROM_SB_REVISION_MASK) {
15896 case TG3_EEPROM_SB_REVISION_0:
15897 offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
15898 break;
15899 case TG3_EEPROM_SB_REVISION_2:
15900 offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
15901 break;
15902 case TG3_EEPROM_SB_REVISION_3:
15903 offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
15904 break;
15905 case TG3_EEPROM_SB_REVISION_4:
15906 offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
15907 break;
15908 case TG3_EEPROM_SB_REVISION_5:
15909 offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
15910 break;
15911 case TG3_EEPROM_SB_REVISION_6:
15912 offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
15913 break;
15914 default:
15915 return;
15916 }
15917
15918 if (tg3_nvram_read(tp, offset, &val))
15919 return;
15920
15921 build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
15922 TG3_EEPROM_SB_EDH_BLD_SHFT;
15923 major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
15924 TG3_EEPROM_SB_EDH_MAJ_SHFT;
15925 minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
15926
15927 if (minor > 99 || build > 26)
15928 return;
15929
15930 offset = strlen(tp->fw_ver);
15931 snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
15932 " v%d.%02d", major, minor);
15933
15934 if (build > 0) {
15935 offset = strlen(tp->fw_ver);
15936 if (offset < TG3_VER_SIZE - 1)
15937 tp->fw_ver[offset] = 'a' + build - 1;
15938 }
15939}
15940
15941static void tg3_read_mgmtfw_ver(struct tg3 *tp)
15942{
15943 u32 val, offset, start;
15944 int i, vlen;
15945
15946 for (offset = TG3_NVM_DIR_START;
15947 offset < TG3_NVM_DIR_END;
15948 offset += TG3_NVM_DIRENT_SIZE) {
15949 if (tg3_nvram_read(tp, offset, &val))
15950 return;
15951
15952 if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
15953 break;
15954 }
15955
15956 if (offset == TG3_NVM_DIR_END)
15957 return;
15958
15959 if (!tg3_flag(tp, 5705_PLUS))
15960 start = 0x08000000;
15961 else if (tg3_nvram_read(tp, offset - 4, &start))
15962 return;
15963
15964 if (tg3_nvram_read(tp, offset + 4, &offset) ||
15965 !tg3_fw_img_is_valid(tp, offset) ||
15966 tg3_nvram_read(tp, offset + 8, &val))
15967 return;
15968
15969 offset += val - start;
15970
15971 vlen = strlen(tp->fw_ver);
15972
15973 tp->fw_ver[vlen++] = ',';
15974 tp->fw_ver[vlen++] = ' ';
15975
15976 for (i = 0; i < 4; i++) {
15977 __be32 v;
15978 if (tg3_nvram_read_be32(tp, offset, &v))
15979 return;
15980
15981 offset += sizeof(v);
15982
15983 if (vlen > TG3_VER_SIZE - sizeof(v)) {
15984 memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
15985 break;
15986 }
15987
15988 memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
15989 vlen += sizeof(v);
15990 }
15991}
15992
15993static void tg3_probe_ncsi(struct tg3 *tp)
15994{
15995 u32 apedata;
15996
15997 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
15998 if (apedata != APE_SEG_SIG_MAGIC)
15999 return;
16000
16001 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
16002 if (!(apedata & APE_FW_STATUS_READY))
16003 return;
16004
16005 if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI)
16006 tg3_flag_set(tp, APE_HAS_NCSI);
16007}
16008
16009static void tg3_read_dash_ver(struct tg3 *tp)
16010{
16011 int vlen;
16012 u32 apedata;
16013 char *fwtype;
16014
16015 apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
16016
16017 if (tg3_flag(tp, APE_HAS_NCSI))
16018 fwtype = "NCSI";
16019 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725)
16020 fwtype = "SMASH";
16021 else
16022 fwtype = "DASH";
16023
16024 vlen = strlen(tp->fw_ver);
16025
16026 snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
16027 fwtype,
16028 (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
16029 (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
16030 (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
16031 (apedata & APE_FW_VERSION_BLDMSK));
16032}
16033
16034static void tg3_read_otp_ver(struct tg3 *tp)
16035{
16036 u32 val, val2;
16037
16038 if (tg3_asic_rev(tp) != ASIC_REV_5762)
16039 return;
16040
16041 if (!tg3_ape_otp_read(tp, OTP_ADDRESS_MAGIC0, &val) &&
16042 !tg3_ape_otp_read(tp, OTP_ADDRESS_MAGIC0 + 4, &val2) &&
16043 TG3_OTP_MAGIC0_VALID(val)) {
16044 u64 val64 = (u64) val << 32 | val2;
16045 u32 ver = 0;
16046 int i, vlen;
16047
16048 for (i = 0; i < 7; i++) {
16049 if ((val64 & 0xff) == 0)
16050 break;
16051 ver = val64 & 0xff;
16052 val64 >>= 8;
16053 }
16054 vlen = strlen(tp->fw_ver);
16055 snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " .%02d", ver);
16056 }
16057}
16058
16059static void tg3_read_fw_ver(struct tg3 *tp)
16060{
16061 u32 val;
16062 bool vpd_vers = false;
16063
16064 if (tp->fw_ver[0] != 0)
16065 vpd_vers = true;
16066
16067 if (tg3_flag(tp, NO_NVRAM)) {
16068 strcat(tp->fw_ver, "sb");
16069 tg3_read_otp_ver(tp);
16070 return;
16071 }
16072
16073 if (tg3_nvram_read(tp, 0, &val))
16074 return;
16075
16076 if (val == TG3_EEPROM_MAGIC)
16077 tg3_read_bc_ver(tp);
16078 else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
16079 tg3_read_sb_ver(tp, val);
16080 else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
16081 tg3_read_hwsb_ver(tp);
16082
16083 if (tg3_flag(tp, ENABLE_ASF)) {
16084 if (tg3_flag(tp, ENABLE_APE)) {
16085 tg3_probe_ncsi(tp);
16086 if (!vpd_vers)
16087 tg3_read_dash_ver(tp);
16088 } else if (!vpd_vers) {
16089 tg3_read_mgmtfw_ver(tp);
16090 }
16091 }
16092
16093 tp->fw_ver[TG3_VER_SIZE - 1] = 0;
16094}
16095
16096static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
16097{
16098 if (tg3_flag(tp, LRG_PROD_RING_CAP))
16099 return TG3_RX_RET_MAX_SIZE_5717;
16100 else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
16101 return TG3_RX_RET_MAX_SIZE_5700;
16102 else
16103 return TG3_RX_RET_MAX_SIZE_5705;
16104}
16105
16106static const struct pci_device_id tg3_write_reorder_chipsets[] = {
16107 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
16108 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
16109 { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
16110 { },
16111};
16112
16113static struct pci_dev *tg3_find_peer(struct tg3 *tp)
16114{
16115 struct pci_dev *peer;
16116 unsigned int func, devnr = tp->pdev->devfn & ~7;
16117
16118 for (func = 0; func < 8; func++) {
16119 peer = pci_get_slot(tp->pdev->bus, devnr | func);
16120 if (peer && peer != tp->pdev)
16121 break;
16122 pci_dev_put(peer);
16123 }
16124 /* 5704 can be configured in single-port mode, set peer to
16125 * tp->pdev in that case.
16126 */
16127 if (!peer) {
16128 peer = tp->pdev;
16129 return peer;
16130 }
16131
16132 /*
16133 * We don't need to keep the refcount elevated; there's no way
16134 * to remove one half of this device without removing the other
16135 */
16136 pci_dev_put(peer);
16137
16138 return peer;
16139}
16140
16141static void tg3_detect_asic_rev(struct tg3 *tp, u32 misc_ctrl_reg)
16142{
16143 tp->pci_chip_rev_id = misc_ctrl_reg >> MISC_HOST_CTRL_CHIPREV_SHIFT;
16144 if (tg3_asic_rev(tp) == ASIC_REV_USE_PROD_ID_REG) {
16145 u32 reg;
16146
16147 /* All devices that use the alternate
16148 * ASIC REV location have a CPMU.
16149 */
16150 tg3_flag_set(tp, CPMU_PRESENT);
16151
16152 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
16153 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C ||
16154 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
16155 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
16156 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720 ||
16157 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57767 ||
16158 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57764 ||
16159 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5762 ||
16160 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725 ||
16161 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5727 ||
16162 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57787)
16163 reg = TG3PCI_GEN2_PRODID_ASICREV;
16164 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
16165 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
16166 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
16167 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
16168 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
16169 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
16170 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762 ||
16171 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766 ||
16172 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782 ||
16173 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
16174 reg = TG3PCI_GEN15_PRODID_ASICREV;
16175 else
16176 reg = TG3PCI_PRODID_ASICREV;
16177
16178 pci_read_config_dword(tp->pdev, reg, &tp->pci_chip_rev_id);
16179 }
16180
16181 /* Wrong chip ID in 5752 A0. This code can be removed later
16182 * as A0 is not in production.
16183 */
16184 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5752_A0_HW)
16185 tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
16186
16187 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5717_C0)
16188 tp->pci_chip_rev_id = CHIPREV_ID_5720_A0;
16189
16190 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
16191 tg3_asic_rev(tp) == ASIC_REV_5719 ||
16192 tg3_asic_rev(tp) == ASIC_REV_5720)
16193 tg3_flag_set(tp, 5717_PLUS);
16194
16195 if (tg3_asic_rev(tp) == ASIC_REV_57765 ||
16196 tg3_asic_rev(tp) == ASIC_REV_57766)
16197 tg3_flag_set(tp, 57765_CLASS);
16198
16199 if (tg3_flag(tp, 57765_CLASS) || tg3_flag(tp, 5717_PLUS) ||
16200 tg3_asic_rev(tp) == ASIC_REV_5762)
16201 tg3_flag_set(tp, 57765_PLUS);
16202
16203 /* Intentionally exclude ASIC_REV_5906 */
16204 if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
16205 tg3_asic_rev(tp) == ASIC_REV_5787 ||
16206 tg3_asic_rev(tp) == ASIC_REV_5784 ||
16207 tg3_asic_rev(tp) == ASIC_REV_5761 ||
16208 tg3_asic_rev(tp) == ASIC_REV_5785 ||
16209 tg3_asic_rev(tp) == ASIC_REV_57780 ||
16210 tg3_flag(tp, 57765_PLUS))
16211 tg3_flag_set(tp, 5755_PLUS);
16212
16213 if (tg3_asic_rev(tp) == ASIC_REV_5780 ||
16214 tg3_asic_rev(tp) == ASIC_REV_5714)
16215 tg3_flag_set(tp, 5780_CLASS);
16216
16217 if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
16218 tg3_asic_rev(tp) == ASIC_REV_5752 ||
16219 tg3_asic_rev(tp) == ASIC_REV_5906 ||
16220 tg3_flag(tp, 5755_PLUS) ||
16221 tg3_flag(tp, 5780_CLASS))
16222 tg3_flag_set(tp, 5750_PLUS);
16223
16224 if (tg3_asic_rev(tp) == ASIC_REV_5705 ||
16225 tg3_flag(tp, 5750_PLUS))
16226 tg3_flag_set(tp, 5705_PLUS);
16227}
16228
16229static bool tg3_10_100_only_device(struct tg3 *tp,
16230 const struct pci_device_id *ent)
16231{
16232 u32 grc_misc_cfg = tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK;
16233
16234 if ((tg3_asic_rev(tp) == ASIC_REV_5703 &&
16235 (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
16236 (tp->phy_flags & TG3_PHYFLG_IS_FET))
16237 return true;
16238
16239 if (ent->driver_data & TG3_DRV_DATA_FLAG_10_100_ONLY) {
16240 if (tg3_asic_rev(tp) == ASIC_REV_5705) {
16241 if (ent->driver_data & TG3_DRV_DATA_FLAG_5705_10_100)
16242 return true;
16243 } else {
16244 return true;
16245 }
16246 }
16247
16248 return false;
16249}
16250
16251static int tg3_get_invariants(struct tg3 *tp, const struct pci_device_id *ent)
16252{
16253 u32 misc_ctrl_reg;
16254 u32 pci_state_reg, grc_misc_cfg;
16255 u32 val;
16256 u16 pci_cmd;
16257 int err;
16258
16259 /* Force memory write invalidate off. If we leave it on,
16260 * then on 5700_BX chips we have to enable a workaround.
16261 * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
16262 * to match the cacheline size. The Broadcom driver have this
16263 * workaround but turns MWI off all the times so never uses
16264 * it. This seems to suggest that the workaround is insufficient.
16265 */
16266 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
16267 pci_cmd &= ~PCI_COMMAND_INVALIDATE;
16268 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
16269
16270 /* Important! -- Make sure register accesses are byteswapped
16271 * correctly. Also, for those chips that require it, make
16272 * sure that indirect register accesses are enabled before
16273 * the first operation.
16274 */
16275 pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
16276 &misc_ctrl_reg);
16277 tp->misc_host_ctrl |= (misc_ctrl_reg &
16278 MISC_HOST_CTRL_CHIPREV);
16279 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
16280 tp->misc_host_ctrl);
16281
16282 tg3_detect_asic_rev(tp, misc_ctrl_reg);
16283
16284 /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
16285 * we need to disable memory and use config. cycles
16286 * only to access all registers. The 5702/03 chips
16287 * can mistakenly decode the special cycles from the
16288 * ICH chipsets as memory write cycles, causing corruption
16289 * of register and memory space. Only certain ICH bridges
16290 * will drive special cycles with non-zero data during the
16291 * address phase which can fall within the 5703's address
16292 * range. This is not an ICH bug as the PCI spec allows
16293 * non-zero address during special cycles. However, only
16294 * these ICH bridges are known to drive non-zero addresses
16295 * during special cycles.
16296 *
16297 * Since special cycles do not cross PCI bridges, we only
16298 * enable this workaround if the 5703 is on the secondary
16299 * bus of these ICH bridges.
16300 */
16301 if ((tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A1) ||
16302 (tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A2)) {
16303 static struct tg3_dev_id {
16304 u32 vendor;
16305 u32 device;
16306 u32 rev;
16307 } ich_chipsets[] = {
16308 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
16309 PCI_ANY_ID },
16310 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
16311 PCI_ANY_ID },
16312 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
16313 0xa },
16314 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
16315 PCI_ANY_ID },
16316 { },
16317 };
16318 struct tg3_dev_id *pci_id = &ich_chipsets[0];
16319 struct pci_dev *bridge = NULL;
16320
16321 while (pci_id->vendor != 0) {
16322 bridge = pci_get_device(pci_id->vendor, pci_id->device,
16323 bridge);
16324 if (!bridge) {
16325 pci_id++;
16326 continue;
16327 }
16328 if (pci_id->rev != PCI_ANY_ID) {
16329 if (bridge->revision > pci_id->rev)
16330 continue;
16331 }
16332 if (bridge->subordinate &&
16333 (bridge->subordinate->number ==
16334 tp->pdev->bus->number)) {
16335 tg3_flag_set(tp, ICH_WORKAROUND);
16336 pci_dev_put(bridge);
16337 break;
16338 }
16339 }
16340 }
16341
16342 if (tg3_asic_rev(tp) == ASIC_REV_5701) {
16343 static struct tg3_dev_id {
16344 u32 vendor;
16345 u32 device;
16346 } bridge_chipsets[] = {
16347 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
16348 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
16349 { },
16350 };
16351 struct tg3_dev_id *pci_id = &bridge_chipsets[0];
16352 struct pci_dev *bridge = NULL;
16353
16354 while (pci_id->vendor != 0) {
16355 bridge = pci_get_device(pci_id->vendor,
16356 pci_id->device,
16357 bridge);
16358 if (!bridge) {
16359 pci_id++;
16360 continue;
16361 }
16362 if (bridge->subordinate &&
16363 (bridge->subordinate->number <=
16364 tp->pdev->bus->number) &&
16365 (bridge->subordinate->busn_res.end >=
16366 tp->pdev->bus->number)) {
16367 tg3_flag_set(tp, 5701_DMA_BUG);
16368 pci_dev_put(bridge);
16369 break;
16370 }
16371 }
16372 }
16373
16374 /* The EPB bridge inside 5714, 5715, and 5780 cannot support
16375 * DMA addresses > 40-bit. This bridge may have other additional
16376 * 57xx devices behind it in some 4-port NIC designs for example.
16377 * Any tg3 device found behind the bridge will also need the 40-bit
16378 * DMA workaround.
16379 */
16380 if (tg3_flag(tp, 5780_CLASS)) {
16381 tg3_flag_set(tp, 40BIT_DMA_BUG);
16382 tp->msi_cap = tp->pdev->msi_cap;
16383 } else {
16384 struct pci_dev *bridge = NULL;
16385
16386 do {
16387 bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
16388 PCI_DEVICE_ID_SERVERWORKS_EPB,
16389 bridge);
16390 if (bridge && bridge->subordinate &&
16391 (bridge->subordinate->number <=
16392 tp->pdev->bus->number) &&
16393 (bridge->subordinate->busn_res.end >=
16394 tp->pdev->bus->number)) {
16395 tg3_flag_set(tp, 40BIT_DMA_BUG);
16396 pci_dev_put(bridge);
16397 break;
16398 }
16399 } while (bridge);
16400 }
16401
16402 if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
16403 tg3_asic_rev(tp) == ASIC_REV_5714)
16404 tp->pdev_peer = tg3_find_peer(tp);
16405
16406 /* Determine TSO capabilities */
16407 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0)
16408 ; /* Do nothing. HW bug. */
16409 else if (tg3_flag(tp, 57765_PLUS))
16410 tg3_flag_set(tp, HW_TSO_3);
16411 else if (tg3_flag(tp, 5755_PLUS) ||
16412 tg3_asic_rev(tp) == ASIC_REV_5906)
16413 tg3_flag_set(tp, HW_TSO_2);
16414 else if (tg3_flag(tp, 5750_PLUS)) {
16415 tg3_flag_set(tp, HW_TSO_1);
16416 tg3_flag_set(tp, TSO_BUG);
16417 if (tg3_asic_rev(tp) == ASIC_REV_5750 &&
16418 tg3_chip_rev_id(tp) >= CHIPREV_ID_5750_C2)
16419 tg3_flag_clear(tp, TSO_BUG);
16420 } else if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
16421 tg3_asic_rev(tp) != ASIC_REV_5701 &&
16422 tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
16423 tg3_flag_set(tp, FW_TSO);
16424 tg3_flag_set(tp, TSO_BUG);
16425 if (tg3_asic_rev(tp) == ASIC_REV_5705)
16426 tp->fw_needed = FIRMWARE_TG3TSO5;
16427 else
16428 tp->fw_needed = FIRMWARE_TG3TSO;
16429 }
16430
16431 /* Selectively allow TSO based on operating conditions */
16432 if (tg3_flag(tp, HW_TSO_1) ||
16433 tg3_flag(tp, HW_TSO_2) ||
16434 tg3_flag(tp, HW_TSO_3) ||
16435 tg3_flag(tp, FW_TSO)) {
16436 /* For firmware TSO, assume ASF is disabled.
16437 * We'll disable TSO later if we discover ASF
16438 * is enabled in tg3_get_eeprom_hw_cfg().
16439 */
16440 tg3_flag_set(tp, TSO_CAPABLE);
16441 } else {
16442 tg3_flag_clear(tp, TSO_CAPABLE);
16443 tg3_flag_clear(tp, TSO_BUG);
16444 tp->fw_needed = NULL;
16445 }
16446
16447 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0)
16448 tp->fw_needed = FIRMWARE_TG3;
16449
16450 if (tg3_asic_rev(tp) == ASIC_REV_57766)
16451 tp->fw_needed = FIRMWARE_TG357766;
16452
16453 tp->irq_max = 1;
16454
16455 if (tg3_flag(tp, 5750_PLUS)) {
16456 tg3_flag_set(tp, SUPPORT_MSI);
16457 if (tg3_chip_rev(tp) == CHIPREV_5750_AX ||
16458 tg3_chip_rev(tp) == CHIPREV_5750_BX ||
16459 (tg3_asic_rev(tp) == ASIC_REV_5714 &&
16460 tg3_chip_rev_id(tp) <= CHIPREV_ID_5714_A2 &&
16461 tp->pdev_peer == tp->pdev))
16462 tg3_flag_clear(tp, SUPPORT_MSI);
16463
16464 if (tg3_flag(tp, 5755_PLUS) ||
16465 tg3_asic_rev(tp) == ASIC_REV_5906) {
16466 tg3_flag_set(tp, 1SHOT_MSI);
16467 }
16468
16469 if (tg3_flag(tp, 57765_PLUS)) {
16470 tg3_flag_set(tp, SUPPORT_MSIX);
16471 tp->irq_max = TG3_IRQ_MAX_VECS;
16472 }
16473 }
16474
16475 tp->txq_max = 1;
16476 tp->rxq_max = 1;
16477 if (tp->irq_max > 1) {
16478 tp->rxq_max = TG3_RSS_MAX_NUM_QS;
16479 tg3_rss_init_dflt_indir_tbl(tp, TG3_RSS_MAX_NUM_QS);
16480
16481 if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
16482 tg3_asic_rev(tp) == ASIC_REV_5720)
16483 tp->txq_max = tp->irq_max - 1;
16484 }
16485
16486 if (tg3_flag(tp, 5755_PLUS) ||
16487 tg3_asic_rev(tp) == ASIC_REV_5906)
16488 tg3_flag_set(tp, SHORT_DMA_BUG);
16489
16490 if (tg3_asic_rev(tp) == ASIC_REV_5719)
16491 tp->dma_limit = TG3_TX_BD_DMA_MAX_4K;
16492
16493 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
16494 tg3_asic_rev(tp) == ASIC_REV_5719 ||
16495 tg3_asic_rev(tp) == ASIC_REV_5720 ||
16496 tg3_asic_rev(tp) == ASIC_REV_5762)
16497 tg3_flag_set(tp, LRG_PROD_RING_CAP);
16498
16499 if (tg3_flag(tp, 57765_PLUS) &&
16500 tg3_chip_rev_id(tp) != CHIPREV_ID_5719_A0)
16501 tg3_flag_set(tp, USE_JUMBO_BDFLAG);
16502
16503 if (!tg3_flag(tp, 5705_PLUS) ||
16504 tg3_flag(tp, 5780_CLASS) ||
16505 tg3_flag(tp, USE_JUMBO_BDFLAG))
16506 tg3_flag_set(tp, JUMBO_CAPABLE);
16507
16508 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
16509 &pci_state_reg);
16510
16511 if (pci_is_pcie(tp->pdev)) {
16512 u16 lnkctl;
16513
16514 tg3_flag_set(tp, PCI_EXPRESS);
16515
16516 pcie_capability_read_word(tp->pdev, PCI_EXP_LNKCTL, &lnkctl);
16517 if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
16518 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
16519 tg3_flag_clear(tp, HW_TSO_2);
16520 tg3_flag_clear(tp, TSO_CAPABLE);
16521 }
16522 if (tg3_asic_rev(tp) == ASIC_REV_5784 ||
16523 tg3_asic_rev(tp) == ASIC_REV_5761 ||
16524 tg3_chip_rev_id(tp) == CHIPREV_ID_57780_A0 ||
16525 tg3_chip_rev_id(tp) == CHIPREV_ID_57780_A1)
16526 tg3_flag_set(tp, CLKREQ_BUG);
16527 } else if (tg3_chip_rev_id(tp) == CHIPREV_ID_5717_A0) {
16528 tg3_flag_set(tp, L1PLLPD_EN);
16529 }
16530 } else if (tg3_asic_rev(tp) == ASIC_REV_5785) {
16531 /* BCM5785 devices are effectively PCIe devices, and should
16532 * follow PCIe codepaths, but do not have a PCIe capabilities
16533 * section.
16534 */
16535 tg3_flag_set(tp, PCI_EXPRESS);
16536 } else if (!tg3_flag(tp, 5705_PLUS) ||
16537 tg3_flag(tp, 5780_CLASS)) {
16538 tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
16539 if (!tp->pcix_cap) {
16540 dev_err(&tp->pdev->dev,
16541 "Cannot find PCI-X capability, aborting\n");
16542 return -EIO;
16543 }
16544
16545 if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
16546 tg3_flag_set(tp, PCIX_MODE);
16547 }
16548
16549 /* If we have an AMD 762 or VIA K8T800 chipset, write
16550 * reordering to the mailbox registers done by the host
16551 * controller can cause major troubles. We read back from
16552 * every mailbox register write to force the writes to be
16553 * posted to the chip in order.
16554 */
16555 if (pci_dev_present(tg3_write_reorder_chipsets) &&
16556 !tg3_flag(tp, PCI_EXPRESS))
16557 tg3_flag_set(tp, MBOX_WRITE_REORDER);
16558
16559 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
16560 &tp->pci_cacheline_sz);
16561 pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
16562 &tp->pci_lat_timer);
16563 if (tg3_asic_rev(tp) == ASIC_REV_5703 &&
16564 tp->pci_lat_timer < 64) {
16565 tp->pci_lat_timer = 64;
16566 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
16567 tp->pci_lat_timer);
16568 }
16569
16570 /* Important! -- It is critical that the PCI-X hw workaround
16571 * situation is decided before the first MMIO register access.
16572 */
16573 if (tg3_chip_rev(tp) == CHIPREV_5700_BX) {
16574 /* 5700 BX chips need to have their TX producer index
16575 * mailboxes written twice to workaround a bug.
16576 */
16577 tg3_flag_set(tp, TXD_MBOX_HWBUG);
16578
16579 /* If we are in PCI-X mode, enable register write workaround.
16580 *
16581 * The workaround is to use indirect register accesses
16582 * for all chip writes not to mailbox registers.
16583 */
16584 if (tg3_flag(tp, PCIX_MODE)) {
16585 u32 pm_reg;
16586
16587 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
16588
16589 /* The chip can have it's power management PCI config
16590 * space registers clobbered due to this bug.
16591 * So explicitly force the chip into D0 here.
16592 */
16593 pci_read_config_dword(tp->pdev,
16594 tp->pdev->pm_cap + PCI_PM_CTRL,
16595 &pm_reg);
16596 pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
16597 pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
16598 pci_write_config_dword(tp->pdev,
16599 tp->pdev->pm_cap + PCI_PM_CTRL,
16600 pm_reg);
16601
16602 /* Also, force SERR#/PERR# in PCI command. */
16603 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
16604 pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
16605 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
16606 }
16607 }
16608
16609 if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
16610 tg3_flag_set(tp, PCI_HIGH_SPEED);
16611 if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
16612 tg3_flag_set(tp, PCI_32BIT);
16613
16614 /* Chip-specific fixup from Broadcom driver */
16615 if ((tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0) &&
16616 (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
16617 pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
16618 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
16619 }
16620
16621 /* Default fast path register access methods */
16622 tp->read32 = tg3_read32;
16623 tp->write32 = tg3_write32;
16624 tp->read32_mbox = tg3_read32;
16625 tp->write32_mbox = tg3_write32;
16626 tp->write32_tx_mbox = tg3_write32;
16627 tp->write32_rx_mbox = tg3_write32;
16628
16629 /* Various workaround register access methods */
16630 if (tg3_flag(tp, PCIX_TARGET_HWBUG))
16631 tp->write32 = tg3_write_indirect_reg32;
16632 else if (tg3_asic_rev(tp) == ASIC_REV_5701 ||
16633 (tg3_flag(tp, PCI_EXPRESS) &&
16634 tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A0)) {
16635 /*
16636 * Back to back register writes can cause problems on these
16637 * chips, the workaround is to read back all reg writes
16638 * except those to mailbox regs.
16639 *
16640 * See tg3_write_indirect_reg32().
16641 */
16642 tp->write32 = tg3_write_flush_reg32;
16643 }
16644
16645 if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
16646 tp->write32_tx_mbox = tg3_write32_tx_mbox;
16647 if (tg3_flag(tp, MBOX_WRITE_REORDER))
16648 tp->write32_rx_mbox = tg3_write_flush_reg32;
16649 }
16650
16651 if (tg3_flag(tp, ICH_WORKAROUND)) {
16652 tp->read32 = tg3_read_indirect_reg32;
16653 tp->write32 = tg3_write_indirect_reg32;
16654 tp->read32_mbox = tg3_read_indirect_mbox;
16655 tp->write32_mbox = tg3_write_indirect_mbox;
16656 tp->write32_tx_mbox = tg3_write_indirect_mbox;
16657 tp->write32_rx_mbox = tg3_write_indirect_mbox;
16658
16659 iounmap(tp->regs);
16660 tp->regs = NULL;
16661
16662 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
16663 pci_cmd &= ~PCI_COMMAND_MEMORY;
16664 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
16665 }
16666 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
16667 tp->read32_mbox = tg3_read32_mbox_5906;
16668 tp->write32_mbox = tg3_write32_mbox_5906;
16669 tp->write32_tx_mbox = tg3_write32_mbox_5906;
16670 tp->write32_rx_mbox = tg3_write32_mbox_5906;
16671 }
16672
16673 if (tp->write32 == tg3_write_indirect_reg32 ||
16674 (tg3_flag(tp, PCIX_MODE) &&
16675 (tg3_asic_rev(tp) == ASIC_REV_5700 ||
16676 tg3_asic_rev(tp) == ASIC_REV_5701)))
16677 tg3_flag_set(tp, SRAM_USE_CONFIG);
16678
16679 /* The memory arbiter has to be enabled in order for SRAM accesses
16680 * to succeed. Normally on powerup the tg3 chip firmware will make
16681 * sure it is enabled, but other entities such as system netboot
16682 * code might disable it.
16683 */
16684 val = tr32(MEMARB_MODE);
16685 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
16686
16687 tp->pci_fn = PCI_FUNC(tp->pdev->devfn) & 3;
16688 if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
16689 tg3_flag(tp, 5780_CLASS)) {
16690 if (tg3_flag(tp, PCIX_MODE)) {
16691 pci_read_config_dword(tp->pdev,
16692 tp->pcix_cap + PCI_X_STATUS,
16693 &val);
16694 tp->pci_fn = val & 0x7;
16695 }
16696 } else if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
16697 tg3_asic_rev(tp) == ASIC_REV_5719 ||
16698 tg3_asic_rev(tp) == ASIC_REV_5720) {
16699 tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
16700 if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) != NIC_SRAM_CPMUSTAT_SIG)
16701 val = tr32(TG3_CPMU_STATUS);
16702
16703 if (tg3_asic_rev(tp) == ASIC_REV_5717)
16704 tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5717) ? 1 : 0;
16705 else
16706 tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5719) >>
16707 TG3_CPMU_STATUS_FSHFT_5719;
16708 }
16709
16710 if (tg3_flag(tp, FLUSH_POSTED_WRITES)) {
16711 tp->write32_tx_mbox = tg3_write_flush_reg32;
16712 tp->write32_rx_mbox = tg3_write_flush_reg32;
16713 }
16714
16715 /* Get eeprom hw config before calling tg3_set_power_state().
16716 * In particular, the TG3_FLAG_IS_NIC flag must be
16717 * determined before calling tg3_set_power_state() so that
16718 * we know whether or not to switch out of Vaux power.
16719 * When the flag is set, it means that GPIO1 is used for eeprom
16720 * write protect and also implies that it is a LOM where GPIOs
16721 * are not used to switch power.
16722 */
16723 tg3_get_eeprom_hw_cfg(tp);
16724
16725 if (tg3_flag(tp, FW_TSO) && tg3_flag(tp, ENABLE_ASF)) {
16726 tg3_flag_clear(tp, TSO_CAPABLE);
16727 tg3_flag_clear(tp, TSO_BUG);
16728 tp->fw_needed = NULL;
16729 }
16730
16731 if (tg3_flag(tp, ENABLE_APE)) {
16732 /* Allow reads and writes to the
16733 * APE register and memory space.
16734 */
16735 pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
16736 PCISTATE_ALLOW_APE_SHMEM_WR |
16737 PCISTATE_ALLOW_APE_PSPACE_WR;
16738 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
16739 pci_state_reg);
16740
16741 tg3_ape_lock_init(tp);
16742 tp->ape_hb_interval =
16743 msecs_to_jiffies(APE_HOST_HEARTBEAT_INT_5SEC);
16744 }
16745
16746 /* Set up tp->grc_local_ctrl before calling
16747 * tg3_pwrsrc_switch_to_vmain(). GPIO1 driven high
16748 * will bring 5700's external PHY out of reset.
16749 * It is also used as eeprom write protect on LOMs.
16750 */
16751 tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
16752 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
16753 tg3_flag(tp, EEPROM_WRITE_PROT))
16754 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
16755 GRC_LCLCTRL_GPIO_OUTPUT1);
16756 /* Unused GPIO3 must be driven as output on 5752 because there
16757 * are no pull-up resistors on unused GPIO pins.
16758 */
16759 else if (tg3_asic_rev(tp) == ASIC_REV_5752)
16760 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
16761
16762 if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
16763 tg3_asic_rev(tp) == ASIC_REV_57780 ||
16764 tg3_flag(tp, 57765_CLASS))
16765 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
16766
16767 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
16768 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
16769 /* Turn off the debug UART. */
16770 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
16771 if (tg3_flag(tp, IS_NIC))
16772 /* Keep VMain power. */
16773 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
16774 GRC_LCLCTRL_GPIO_OUTPUT0;
16775 }
16776
16777 if (tg3_asic_rev(tp) == ASIC_REV_5762)
16778 tp->grc_local_ctrl |=
16779 tr32(GRC_LOCAL_CTRL) & GRC_LCLCTRL_GPIO_UART_SEL;
16780
16781 /* Switch out of Vaux if it is a NIC */
16782 tg3_pwrsrc_switch_to_vmain(tp);
16783
16784 /* Derive initial jumbo mode from MTU assigned in
16785 * ether_setup() via the alloc_etherdev() call
16786 */
16787 if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
16788 tg3_flag_set(tp, JUMBO_RING_ENABLE);
16789
16790 /* Determine WakeOnLan speed to use. */
16791 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
16792 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
16793 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0 ||
16794 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B2) {
16795 tg3_flag_clear(tp, WOL_SPEED_100MB);
16796 } else {
16797 tg3_flag_set(tp, WOL_SPEED_100MB);
16798 }
16799
16800 if (tg3_asic_rev(tp) == ASIC_REV_5906)
16801 tp->phy_flags |= TG3_PHYFLG_IS_FET;
16802
16803 /* A few boards don't want Ethernet@WireSpeed phy feature */
16804 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
16805 (tg3_asic_rev(tp) == ASIC_REV_5705 &&
16806 (tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) &&
16807 (tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A1)) ||
16808 (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
16809 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
16810 tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
16811
16812 if (tg3_chip_rev(tp) == CHIPREV_5703_AX ||
16813 tg3_chip_rev(tp) == CHIPREV_5704_AX)
16814 tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
16815 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0)
16816 tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
16817
16818 if (tg3_flag(tp, 5705_PLUS) &&
16819 !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
16820 tg3_asic_rev(tp) != ASIC_REV_5785 &&
16821 tg3_asic_rev(tp) != ASIC_REV_57780 &&
16822 !tg3_flag(tp, 57765_PLUS)) {
16823 if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
16824 tg3_asic_rev(tp) == ASIC_REV_5787 ||
16825 tg3_asic_rev(tp) == ASIC_REV_5784 ||
16826 tg3_asic_rev(tp) == ASIC_REV_5761) {
16827 if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
16828 tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
16829 tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
16830 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
16831 tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
16832 } else
16833 tp->phy_flags |= TG3_PHYFLG_BER_BUG;
16834 }
16835
16836 if (tg3_asic_rev(tp) == ASIC_REV_5784 &&
16837 tg3_chip_rev(tp) != CHIPREV_5784_AX) {
16838 tp->phy_otp = tg3_read_otp_phycfg(tp);
16839 if (tp->phy_otp == 0)
16840 tp->phy_otp = TG3_OTP_DEFAULT;
16841 }
16842
16843 if (tg3_flag(tp, CPMU_PRESENT))
16844 tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
16845 else
16846 tp->mi_mode = MAC_MI_MODE_BASE;
16847
16848 tp->coalesce_mode = 0;
16849 if (tg3_chip_rev(tp) != CHIPREV_5700_AX &&
16850 tg3_chip_rev(tp) != CHIPREV_5700_BX)
16851 tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
16852
16853 /* Set these bits to enable statistics workaround. */
16854 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
16855 tg3_asic_rev(tp) == ASIC_REV_5762 ||
16856 tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
16857 tg3_chip_rev_id(tp) == CHIPREV_ID_5720_A0) {
16858 tp->coalesce_mode |= HOSTCC_MODE_ATTN;
16859 tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
16860 }
16861
16862 if (tg3_asic_rev(tp) == ASIC_REV_5785 ||
16863 tg3_asic_rev(tp) == ASIC_REV_57780)
16864 tg3_flag_set(tp, USE_PHYLIB);
16865
16866 err = tg3_mdio_init(tp);
16867 if (err)
16868 return err;
16869
16870 /* Initialize data/descriptor byte/word swapping. */
16871 val = tr32(GRC_MODE);
16872 if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
16873 tg3_asic_rev(tp) == ASIC_REV_5762)
16874 val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
16875 GRC_MODE_WORD_SWAP_B2HRX_DATA |
16876 GRC_MODE_B2HRX_ENABLE |
16877 GRC_MODE_HTX2B_ENABLE |
16878 GRC_MODE_HOST_STACKUP);
16879 else
16880 val &= GRC_MODE_HOST_STACKUP;
16881
16882 tw32(GRC_MODE, val | tp->grc_mode);
16883
16884 tg3_switch_clocks(tp);
16885
16886 /* Clear this out for sanity. */
16887 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
16888
16889 /* Clear TG3PCI_REG_BASE_ADDR to prevent hangs. */
16890 tw32(TG3PCI_REG_BASE_ADDR, 0);
16891
16892 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
16893 &pci_state_reg);
16894 if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
16895 !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
16896 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
16897 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0 ||
16898 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B2 ||
16899 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B5) {
16900 void __iomem *sram_base;
16901
16902 /* Write some dummy words into the SRAM status block
16903 * area, see if it reads back correctly. If the return
16904 * value is bad, force enable the PCIX workaround.
16905 */
16906 sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
16907
16908 writel(0x00000000, sram_base);
16909 writel(0x00000000, sram_base + 4);
16910 writel(0xffffffff, sram_base + 4);
16911 if (readl(sram_base) != 0x00000000)
16912 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
16913 }
16914 }
16915
16916 udelay(50);
16917 tg3_nvram_init(tp);
16918
16919 /* If the device has an NVRAM, no need to load patch firmware */
16920 if (tg3_asic_rev(tp) == ASIC_REV_57766 &&
16921 !tg3_flag(tp, NO_NVRAM))
16922 tp->fw_needed = NULL;
16923
16924 grc_misc_cfg = tr32(GRC_MISC_CFG);
16925 grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
16926
16927 if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
16928 (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
16929 grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
16930 tg3_flag_set(tp, IS_5788);
16931
16932 if (!tg3_flag(tp, IS_5788) &&
16933 tg3_asic_rev(tp) != ASIC_REV_5700)
16934 tg3_flag_set(tp, TAGGED_STATUS);
16935 if (tg3_flag(tp, TAGGED_STATUS)) {
16936 tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
16937 HOSTCC_MODE_CLRTICK_TXBD);
16938
16939 tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
16940 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
16941 tp->misc_host_ctrl);
16942 }
16943
16944 /* Preserve the APE MAC_MODE bits */
16945 if (tg3_flag(tp, ENABLE_APE))
16946 tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
16947 else
16948 tp->mac_mode = 0;
16949
16950 if (tg3_10_100_only_device(tp, ent))
16951 tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
16952
16953 err = tg3_phy_probe(tp);
16954 if (err) {
16955 dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
16956 /* ... but do not return immediately ... */
16957 tg3_mdio_fini(tp);
16958 }
16959
16960 tg3_read_vpd(tp);
16961 tg3_read_fw_ver(tp);
16962
16963 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
16964 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
16965 } else {
16966 if (tg3_asic_rev(tp) == ASIC_REV_5700)
16967 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
16968 else
16969 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
16970 }
16971
16972 /* 5700 {AX,BX} chips have a broken status block link
16973 * change bit implementation, so we must use the
16974 * status register in those cases.
16975 */
16976 if (tg3_asic_rev(tp) == ASIC_REV_5700)
16977 tg3_flag_set(tp, USE_LINKCHG_REG);
16978 else
16979 tg3_flag_clear(tp, USE_LINKCHG_REG);
16980
16981 /* The led_ctrl is set during tg3_phy_probe, here we might
16982 * have to force the link status polling mechanism based
16983 * upon subsystem IDs.
16984 */
16985 if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
16986 tg3_asic_rev(tp) == ASIC_REV_5701 &&
16987 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
16988 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
16989 tg3_flag_set(tp, USE_LINKCHG_REG);
16990 }
16991
16992 /* For all SERDES we poll the MAC status register. */
16993 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
16994 tg3_flag_set(tp, POLL_SERDES);
16995 else
16996 tg3_flag_clear(tp, POLL_SERDES);
16997
16998 if (tg3_flag(tp, ENABLE_APE) && tg3_flag(tp, ENABLE_ASF))
16999 tg3_flag_set(tp, POLL_CPMU_LINK);
17000
17001 tp->rx_offset = NET_SKB_PAD + NET_IP_ALIGN;
17002 tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
17003 if (tg3_asic_rev(tp) == ASIC_REV_5701 &&
17004 tg3_flag(tp, PCIX_MODE)) {
17005 tp->rx_offset = NET_SKB_PAD;
17006#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
17007 tp->rx_copy_thresh = ~(u16)0;
17008#endif
17009 }
17010
17011 tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
17012 tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
17013 tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
17014
17015 tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
17016
17017 /* Increment the rx prod index on the rx std ring by at most
17018 * 8 for these chips to workaround hw errata.
17019 */
17020 if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
17021 tg3_asic_rev(tp) == ASIC_REV_5752 ||
17022 tg3_asic_rev(tp) == ASIC_REV_5755)
17023 tp->rx_std_max_post = 8;
17024
17025 if (tg3_flag(tp, ASPM_WORKAROUND))
17026 tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
17027 PCIE_PWR_MGMT_L1_THRESH_MSK;
17028
17029 return err;
17030}
17031
17032static int tg3_get_device_address(struct tg3 *tp)
17033{
17034 struct net_device *dev = tp->dev;
17035 u32 hi, lo, mac_offset;
17036 int addr_ok = 0;
17037 int err;
17038
17039 if (!eth_platform_get_mac_address(&tp->pdev->dev, dev->dev_addr))
17040 return 0;
17041
17042 if (tg3_flag(tp, IS_SSB_CORE)) {
17043 err = ssb_gige_get_macaddr(tp->pdev, &dev->dev_addr[0]);
17044 if (!err && is_valid_ether_addr(&dev->dev_addr[0]))
17045 return 0;
17046 }
17047
17048 mac_offset = 0x7c;
17049 if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
17050 tg3_flag(tp, 5780_CLASS)) {
17051 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
17052 mac_offset = 0xcc;
17053 if (tg3_nvram_lock(tp))
17054 tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
17055 else
17056 tg3_nvram_unlock(tp);
17057 } else if (tg3_flag(tp, 5717_PLUS)) {
17058 if (tp->pci_fn & 1)
17059 mac_offset = 0xcc;
17060 if (tp->pci_fn > 1)
17061 mac_offset += 0x18c;
17062 } else if (tg3_asic_rev(tp) == ASIC_REV_5906)
17063 mac_offset = 0x10;
17064
17065 /* First try to get it from MAC address mailbox. */
17066 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
17067 if ((hi >> 16) == 0x484b) {
17068 dev->dev_addr[0] = (hi >> 8) & 0xff;
17069 dev->dev_addr[1] = (hi >> 0) & 0xff;
17070
17071 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
17072 dev->dev_addr[2] = (lo >> 24) & 0xff;
17073 dev->dev_addr[3] = (lo >> 16) & 0xff;
17074 dev->dev_addr[4] = (lo >> 8) & 0xff;
17075 dev->dev_addr[5] = (lo >> 0) & 0xff;
17076
17077 /* Some old bootcode may report a 0 MAC address in SRAM */
17078 addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
17079 }
17080 if (!addr_ok) {
17081 /* Next, try NVRAM. */
17082 if (!tg3_flag(tp, NO_NVRAM) &&
17083 !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
17084 !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
17085 memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
17086 memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
17087 }
17088 /* Finally just fetch it out of the MAC control regs. */
17089 else {
17090 hi = tr32(MAC_ADDR_0_HIGH);
17091 lo = tr32(MAC_ADDR_0_LOW);
17092
17093 dev->dev_addr[5] = lo & 0xff;
17094 dev->dev_addr[4] = (lo >> 8) & 0xff;
17095 dev->dev_addr[3] = (lo >> 16) & 0xff;
17096 dev->dev_addr[2] = (lo >> 24) & 0xff;
17097 dev->dev_addr[1] = hi & 0xff;
17098 dev->dev_addr[0] = (hi >> 8) & 0xff;
17099 }
17100 }
17101
17102 if (!is_valid_ether_addr(&dev->dev_addr[0]))
17103 return -EINVAL;
17104 return 0;
17105}
17106
17107#define BOUNDARY_SINGLE_CACHELINE 1
17108#define BOUNDARY_MULTI_CACHELINE 2
17109
17110static u32 tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
17111{
17112 int cacheline_size;
17113 u8 byte;
17114 int goal;
17115
17116 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
17117 if (byte == 0)
17118 cacheline_size = 1024;
17119 else
17120 cacheline_size = (int) byte * 4;
17121
17122 /* On 5703 and later chips, the boundary bits have no
17123 * effect.
17124 */
17125 if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
17126 tg3_asic_rev(tp) != ASIC_REV_5701 &&
17127 !tg3_flag(tp, PCI_EXPRESS))
17128 goto out;
17129
17130#if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
17131 goal = BOUNDARY_MULTI_CACHELINE;
17132#else
17133#if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
17134 goal = BOUNDARY_SINGLE_CACHELINE;
17135#else
17136 goal = 0;
17137#endif
17138#endif
17139
17140 if (tg3_flag(tp, 57765_PLUS)) {
17141 val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
17142 goto out;
17143 }
17144
17145 if (!goal)
17146 goto out;
17147
17148 /* PCI controllers on most RISC systems tend to disconnect
17149 * when a device tries to burst across a cache-line boundary.
17150 * Therefore, letting tg3 do so just wastes PCI bandwidth.
17151 *
17152 * Unfortunately, for PCI-E there are only limited
17153 * write-side controls for this, and thus for reads
17154 * we will still get the disconnects. We'll also waste
17155 * these PCI cycles for both read and write for chips
17156 * other than 5700 and 5701 which do not implement the
17157 * boundary bits.
17158 */
17159 if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
17160 switch (cacheline_size) {
17161 case 16:
17162 case 32:
17163 case 64:
17164 case 128:
17165 if (goal == BOUNDARY_SINGLE_CACHELINE) {
17166 val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
17167 DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
17168 } else {
17169 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
17170 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
17171 }
17172 break;
17173
17174 case 256:
17175 val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
17176 DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
17177 break;
17178
17179 default:
17180 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
17181 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
17182 break;
17183 }
17184 } else if (tg3_flag(tp, PCI_EXPRESS)) {
17185 switch (cacheline_size) {
17186 case 16:
17187 case 32:
17188 case 64:
17189 if (goal == BOUNDARY_SINGLE_CACHELINE) {
17190 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
17191 val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
17192 break;
17193 }
17194 /* fallthrough */
17195 case 128:
17196 default:
17197 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
17198 val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
17199 break;
17200 }
17201 } else {
17202 switch (cacheline_size) {
17203 case 16:
17204 if (goal == BOUNDARY_SINGLE_CACHELINE) {
17205 val |= (DMA_RWCTRL_READ_BNDRY_16 |
17206 DMA_RWCTRL_WRITE_BNDRY_16);
17207 break;
17208 }
17209 /* fallthrough */
17210 case 32:
17211 if (goal == BOUNDARY_SINGLE_CACHELINE) {
17212 val |= (DMA_RWCTRL_READ_BNDRY_32 |
17213 DMA_RWCTRL_WRITE_BNDRY_32);
17214 break;
17215 }
17216 /* fallthrough */
17217 case 64:
17218 if (goal == BOUNDARY_SINGLE_CACHELINE) {
17219 val |= (DMA_RWCTRL_READ_BNDRY_64 |
17220 DMA_RWCTRL_WRITE_BNDRY_64);
17221 break;
17222 }
17223 /* fallthrough */
17224 case 128:
17225 if (goal == BOUNDARY_SINGLE_CACHELINE) {
17226 val |= (DMA_RWCTRL_READ_BNDRY_128 |
17227 DMA_RWCTRL_WRITE_BNDRY_128);
17228 break;
17229 }
17230 /* fallthrough */
17231 case 256:
17232 val |= (DMA_RWCTRL_READ_BNDRY_256 |
17233 DMA_RWCTRL_WRITE_BNDRY_256);
17234 break;
17235 case 512:
17236 val |= (DMA_RWCTRL_READ_BNDRY_512 |
17237 DMA_RWCTRL_WRITE_BNDRY_512);
17238 break;
17239 case 1024:
17240 default:
17241 val |= (DMA_RWCTRL_READ_BNDRY_1024 |
17242 DMA_RWCTRL_WRITE_BNDRY_1024);
17243 break;
17244 }
17245 }
17246
17247out:
17248 return val;
17249}
17250
17251static int tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma,
17252 int size, bool to_device)
17253{
17254 struct tg3_internal_buffer_desc test_desc;
17255 u32 sram_dma_descs;
17256 int i, ret;
17257
17258 sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
17259
17260 tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
17261 tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
17262 tw32(RDMAC_STATUS, 0);
17263 tw32(WDMAC_STATUS, 0);
17264
17265 tw32(BUFMGR_MODE, 0);
17266 tw32(FTQ_RESET, 0);
17267
17268 test_desc.addr_hi = ((u64) buf_dma) >> 32;
17269 test_desc.addr_lo = buf_dma & 0xffffffff;
17270 test_desc.nic_mbuf = 0x00002100;
17271 test_desc.len = size;
17272
17273 /*
17274 * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
17275 * the *second* time the tg3 driver was getting loaded after an
17276 * initial scan.
17277 *
17278 * Broadcom tells me:
17279 * ...the DMA engine is connected to the GRC block and a DMA
17280 * reset may affect the GRC block in some unpredictable way...
17281 * The behavior of resets to individual blocks has not been tested.
17282 *
17283 * Broadcom noted the GRC reset will also reset all sub-components.
17284 */
17285 if (to_device) {
17286 test_desc.cqid_sqid = (13 << 8) | 2;
17287
17288 tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
17289 udelay(40);
17290 } else {
17291 test_desc.cqid_sqid = (16 << 8) | 7;
17292
17293 tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
17294 udelay(40);
17295 }
17296 test_desc.flags = 0x00000005;
17297
17298 for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
17299 u32 val;
17300
17301 val = *(((u32 *)&test_desc) + i);
17302 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
17303 sram_dma_descs + (i * sizeof(u32)));
17304 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
17305 }
17306 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
17307
17308 if (to_device)
17309 tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
17310 else
17311 tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
17312
17313 ret = -ENODEV;
17314 for (i = 0; i < 40; i++) {
17315 u32 val;
17316
17317 if (to_device)
17318 val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
17319 else
17320 val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
17321 if ((val & 0xffff) == sram_dma_descs) {
17322 ret = 0;
17323 break;
17324 }
17325
17326 udelay(100);
17327 }
17328
17329 return ret;
17330}
17331
17332#define TEST_BUFFER_SIZE 0x2000
17333
17334static const struct pci_device_id tg3_dma_wait_state_chipsets[] = {
17335 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
17336 { },
17337};
17338
17339static int tg3_test_dma(struct tg3 *tp)
17340{
17341 dma_addr_t buf_dma;
17342 u32 *buf, saved_dma_rwctrl;
17343 int ret = 0;
17344
17345 buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
17346 &buf_dma, GFP_KERNEL);
17347 if (!buf) {
17348 ret = -ENOMEM;
17349 goto out_nofree;
17350 }
17351
17352 tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
17353 (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
17354
17355 tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
17356
17357 if (tg3_flag(tp, 57765_PLUS))
17358 goto out;
17359
17360 if (tg3_flag(tp, PCI_EXPRESS)) {
17361 /* DMA read watermark not used on PCIE */
17362 tp->dma_rwctrl |= 0x00180000;
17363 } else if (!tg3_flag(tp, PCIX_MODE)) {
17364 if (tg3_asic_rev(tp) == ASIC_REV_5705 ||
17365 tg3_asic_rev(tp) == ASIC_REV_5750)
17366 tp->dma_rwctrl |= 0x003f0000;
17367 else
17368 tp->dma_rwctrl |= 0x003f000f;
17369 } else {
17370 if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
17371 tg3_asic_rev(tp) == ASIC_REV_5704) {
17372 u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
17373 u32 read_water = 0x7;
17374
17375 /* If the 5704 is behind the EPB bridge, we can
17376 * do the less restrictive ONE_DMA workaround for
17377 * better performance.
17378 */
17379 if (tg3_flag(tp, 40BIT_DMA_BUG) &&
17380 tg3_asic_rev(tp) == ASIC_REV_5704)
17381 tp->dma_rwctrl |= 0x8000;
17382 else if (ccval == 0x6 || ccval == 0x7)
17383 tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
17384
17385 if (tg3_asic_rev(tp) == ASIC_REV_5703)
17386 read_water = 4;
17387 /* Set bit 23 to enable PCIX hw bug fix */
17388 tp->dma_rwctrl |=
17389 (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
17390 (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
17391 (1 << 23);
17392 } else if (tg3_asic_rev(tp) == ASIC_REV_5780) {
17393 /* 5780 always in PCIX mode */
17394 tp->dma_rwctrl |= 0x00144000;
17395 } else if (tg3_asic_rev(tp) == ASIC_REV_5714) {
17396 /* 5714 always in PCIX mode */
17397 tp->dma_rwctrl |= 0x00148000;
17398 } else {
17399 tp->dma_rwctrl |= 0x001b000f;
17400 }
17401 }
17402 if (tg3_flag(tp, ONE_DMA_AT_ONCE))
17403 tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
17404
17405 if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
17406 tg3_asic_rev(tp) == ASIC_REV_5704)
17407 tp->dma_rwctrl &= 0xfffffff0;
17408
17409 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
17410 tg3_asic_rev(tp) == ASIC_REV_5701) {
17411 /* Remove this if it causes problems for some boards. */
17412 tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
17413
17414 /* On 5700/5701 chips, we need to set this bit.
17415 * Otherwise the chip will issue cacheline transactions
17416 * to streamable DMA memory with not all the byte
17417 * enables turned on. This is an error on several
17418 * RISC PCI controllers, in particular sparc64.
17419 *
17420 * On 5703/5704 chips, this bit has been reassigned
17421 * a different meaning. In particular, it is used
17422 * on those chips to enable a PCI-X workaround.
17423 */
17424 tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
17425 }
17426
17427 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
17428
17429
17430 if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
17431 tg3_asic_rev(tp) != ASIC_REV_5701)
17432 goto out;
17433
17434 /* It is best to perform DMA test with maximum write burst size
17435 * to expose the 5700/5701 write DMA bug.
17436 */
17437 saved_dma_rwctrl = tp->dma_rwctrl;
17438 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
17439 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
17440
17441 while (1) {
17442 u32 *p = buf, i;
17443
17444 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
17445 p[i] = i;
17446
17447 /* Send the buffer to the chip. */
17448 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, true);
17449 if (ret) {
17450 dev_err(&tp->pdev->dev,
17451 "%s: Buffer write failed. err = %d\n",
17452 __func__, ret);
17453 break;
17454 }
17455
17456 /* Now read it back. */
17457 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, false);
17458 if (ret) {
17459 dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
17460 "err = %d\n", __func__, ret);
17461 break;
17462 }
17463
17464 /* Verify it. */
17465 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
17466 if (p[i] == i)
17467 continue;
17468
17469 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
17470 DMA_RWCTRL_WRITE_BNDRY_16) {
17471 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
17472 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
17473 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
17474 break;
17475 } else {
17476 dev_err(&tp->pdev->dev,
17477 "%s: Buffer corrupted on read back! "
17478 "(%d != %d)\n", __func__, p[i], i);
17479 ret = -ENODEV;
17480 goto out;
17481 }
17482 }
17483
17484 if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
17485 /* Success. */
17486 ret = 0;
17487 break;
17488 }
17489 }
17490 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
17491 DMA_RWCTRL_WRITE_BNDRY_16) {
17492 /* DMA test passed without adjusting DMA boundary,
17493 * now look for chipsets that are known to expose the
17494 * DMA bug without failing the test.
17495 */
17496 if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
17497 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
17498 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
17499 } else {
17500 /* Safe to use the calculated DMA boundary. */
17501 tp->dma_rwctrl = saved_dma_rwctrl;
17502 }
17503
17504 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
17505 }
17506
17507out:
17508 dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
17509out_nofree:
17510 return ret;
17511}
17512
17513static void tg3_init_bufmgr_config(struct tg3 *tp)
17514{
17515 if (tg3_flag(tp, 57765_PLUS)) {
17516 tp->bufmgr_config.mbuf_read_dma_low_water =
17517 DEFAULT_MB_RDMA_LOW_WATER_5705;
17518 tp->bufmgr_config.mbuf_mac_rx_low_water =
17519 DEFAULT_MB_MACRX_LOW_WATER_57765;
17520 tp->bufmgr_config.mbuf_high_water =
17521 DEFAULT_MB_HIGH_WATER_57765;
17522
17523 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
17524 DEFAULT_MB_RDMA_LOW_WATER_5705;
17525 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
17526 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
17527 tp->bufmgr_config.mbuf_high_water_jumbo =
17528 DEFAULT_MB_HIGH_WATER_JUMBO_57765;
17529 } else if (tg3_flag(tp, 5705_PLUS)) {
17530 tp->bufmgr_config.mbuf_read_dma_low_water =
17531 DEFAULT_MB_RDMA_LOW_WATER_5705;
17532 tp->bufmgr_config.mbuf_mac_rx_low_water =
17533 DEFAULT_MB_MACRX_LOW_WATER_5705;
17534 tp->bufmgr_config.mbuf_high_water =
17535 DEFAULT_MB_HIGH_WATER_5705;
17536 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
17537 tp->bufmgr_config.mbuf_mac_rx_low_water =
17538 DEFAULT_MB_MACRX_LOW_WATER_5906;
17539 tp->bufmgr_config.mbuf_high_water =
17540 DEFAULT_MB_HIGH_WATER_5906;
17541 }
17542
17543 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
17544 DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
17545 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
17546 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
17547 tp->bufmgr_config.mbuf_high_water_jumbo =
17548 DEFAULT_MB_HIGH_WATER_JUMBO_5780;
17549 } else {
17550 tp->bufmgr_config.mbuf_read_dma_low_water =
17551 DEFAULT_MB_RDMA_LOW_WATER;
17552 tp->bufmgr_config.mbuf_mac_rx_low_water =
17553 DEFAULT_MB_MACRX_LOW_WATER;
17554 tp->bufmgr_config.mbuf_high_water =
17555 DEFAULT_MB_HIGH_WATER;
17556
17557 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
17558 DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
17559 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
17560 DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
17561 tp->bufmgr_config.mbuf_high_water_jumbo =
17562 DEFAULT_MB_HIGH_WATER_JUMBO;
17563 }
17564
17565 tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
17566 tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
17567}
17568
17569static char *tg3_phy_string(struct tg3 *tp)
17570{
17571 switch (tp->phy_id & TG3_PHY_ID_MASK) {
17572 case TG3_PHY_ID_BCM5400: return "5400";
17573 case TG3_PHY_ID_BCM5401: return "5401";
17574 case TG3_PHY_ID_BCM5411: return "5411";
17575 case TG3_PHY_ID_BCM5701: return "5701";
17576 case TG3_PHY_ID_BCM5703: return "5703";
17577 case TG3_PHY_ID_BCM5704: return "5704";
17578 case TG3_PHY_ID_BCM5705: return "5705";
17579 case TG3_PHY_ID_BCM5750: return "5750";
17580 case TG3_PHY_ID_BCM5752: return "5752";
17581 case TG3_PHY_ID_BCM5714: return "5714";
17582 case TG3_PHY_ID_BCM5780: return "5780";
17583 case TG3_PHY_ID_BCM5755: return "5755";
17584 case TG3_PHY_ID_BCM5787: return "5787";
17585 case TG3_PHY_ID_BCM5784: return "5784";
17586 case TG3_PHY_ID_BCM5756: return "5722/5756";
17587 case TG3_PHY_ID_BCM5906: return "5906";
17588 case TG3_PHY_ID_BCM5761: return "5761";
17589 case TG3_PHY_ID_BCM5718C: return "5718C";
17590 case TG3_PHY_ID_BCM5718S: return "5718S";
17591 case TG3_PHY_ID_BCM57765: return "57765";
17592 case TG3_PHY_ID_BCM5719C: return "5719C";
17593 case TG3_PHY_ID_BCM5720C: return "5720C";
17594 case TG3_PHY_ID_BCM5762: return "5762C";
17595 case TG3_PHY_ID_BCM8002: return "8002/serdes";
17596 case 0: return "serdes";
17597 default: return "unknown";
17598 }
17599}
17600
17601static char *tg3_bus_string(struct tg3 *tp, char *str)
17602{
17603 if (tg3_flag(tp, PCI_EXPRESS)) {
17604 strcpy(str, "PCI Express");
17605 return str;
17606 } else if (tg3_flag(tp, PCIX_MODE)) {
17607 u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
17608
17609 strcpy(str, "PCIX:");
17610
17611 if ((clock_ctrl == 7) ||
17612 ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
17613 GRC_MISC_CFG_BOARD_ID_5704CIOBE))
17614 strcat(str, "133MHz");
17615 else if (clock_ctrl == 0)
17616 strcat(str, "33MHz");
17617 else if (clock_ctrl == 2)
17618 strcat(str, "50MHz");
17619 else if (clock_ctrl == 4)
17620 strcat(str, "66MHz");
17621 else if (clock_ctrl == 6)
17622 strcat(str, "100MHz");
17623 } else {
17624 strcpy(str, "PCI:");
17625 if (tg3_flag(tp, PCI_HIGH_SPEED))
17626 strcat(str, "66MHz");
17627 else
17628 strcat(str, "33MHz");
17629 }
17630 if (tg3_flag(tp, PCI_32BIT))
17631 strcat(str, ":32-bit");
17632 else
17633 strcat(str, ":64-bit");
17634 return str;
17635}
17636
17637static void tg3_init_coal(struct tg3 *tp)
17638{
17639 struct ethtool_coalesce *ec = &tp->coal;
17640
17641 memset(ec, 0, sizeof(*ec));
17642 ec->cmd = ETHTOOL_GCOALESCE;
17643 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
17644 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
17645 ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
17646 ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
17647 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
17648 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
17649 ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
17650 ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
17651 ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
17652
17653 if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
17654 HOSTCC_MODE_CLRTICK_TXBD)) {
17655 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
17656 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
17657 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
17658 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
17659 }
17660
17661 if (tg3_flag(tp, 5705_PLUS)) {
17662 ec->rx_coalesce_usecs_irq = 0;
17663 ec->tx_coalesce_usecs_irq = 0;
17664 ec->stats_block_coalesce_usecs = 0;
17665 }
17666}
17667
17668static int tg3_init_one(struct pci_dev *pdev,
17669 const struct pci_device_id *ent)
17670{
17671 struct net_device *dev;
17672 struct tg3 *tp;
17673 int i, err;
17674 u32 sndmbx, rcvmbx, intmbx;
17675 char str[40];
17676 u64 dma_mask, persist_dma_mask;
17677 netdev_features_t features = 0;
17678
17679 printk_once(KERN_INFO "%s\n", version);
17680
17681 err = pci_enable_device(pdev);
17682 if (err) {
17683 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
17684 return err;
17685 }
17686
17687 err = pci_request_regions(pdev, DRV_MODULE_NAME);
17688 if (err) {
17689 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
17690 goto err_out_disable_pdev;
17691 }
17692
17693 pci_set_master(pdev);
17694
17695 dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
17696 if (!dev) {
17697 err = -ENOMEM;
17698 goto err_out_free_res;
17699 }
17700
17701 SET_NETDEV_DEV(dev, &pdev->dev);
17702
17703 tp = netdev_priv(dev);
17704 tp->pdev = pdev;
17705 tp->dev = dev;
17706 tp->rx_mode = TG3_DEF_RX_MODE;
17707 tp->tx_mode = TG3_DEF_TX_MODE;
17708 tp->irq_sync = 1;
17709 tp->pcierr_recovery = false;
17710
17711 if (tg3_debug > 0)
17712 tp->msg_enable = tg3_debug;
17713 else
17714 tp->msg_enable = TG3_DEF_MSG_ENABLE;
17715
17716 if (pdev_is_ssb_gige_core(pdev)) {
17717 tg3_flag_set(tp, IS_SSB_CORE);
17718 if (ssb_gige_must_flush_posted_writes(pdev))
17719 tg3_flag_set(tp, FLUSH_POSTED_WRITES);
17720 if (ssb_gige_one_dma_at_once(pdev))
17721 tg3_flag_set(tp, ONE_DMA_AT_ONCE);
17722 if (ssb_gige_have_roboswitch(pdev)) {
17723 tg3_flag_set(tp, USE_PHYLIB);
17724 tg3_flag_set(tp, ROBOSWITCH);
17725 }
17726 if (ssb_gige_is_rgmii(pdev))
17727 tg3_flag_set(tp, RGMII_MODE);
17728 }
17729
17730 /* The word/byte swap controls here control register access byte
17731 * swapping. DMA data byte swapping is controlled in the GRC_MODE
17732 * setting below.
17733 */
17734 tp->misc_host_ctrl =
17735 MISC_HOST_CTRL_MASK_PCI_INT |
17736 MISC_HOST_CTRL_WORD_SWAP |
17737 MISC_HOST_CTRL_INDIR_ACCESS |
17738 MISC_HOST_CTRL_PCISTATE_RW;
17739
17740 /* The NONFRM (non-frame) byte/word swap controls take effect
17741 * on descriptor entries, anything which isn't packet data.
17742 *
17743 * The StrongARM chips on the board (one for tx, one for rx)
17744 * are running in big-endian mode.
17745 */
17746 tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
17747 GRC_MODE_WSWAP_NONFRM_DATA);
17748#ifdef __BIG_ENDIAN
17749 tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
17750#endif
17751 spin_lock_init(&tp->lock);
17752 spin_lock_init(&tp->indirect_lock);
17753 INIT_WORK(&tp->reset_task, tg3_reset_task);
17754
17755 tp->regs = pci_ioremap_bar(pdev, BAR_0);
17756 if (!tp->regs) {
17757 dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
17758 err = -ENOMEM;
17759 goto err_out_free_dev;
17760 }
17761
17762 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
17763 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761E ||
17764 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S ||
17765 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761SE ||
17766 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
17767 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C ||
17768 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
17769 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
17770 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720 ||
17771 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57767 ||
17772 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57764 ||
17773 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5762 ||
17774 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725 ||
17775 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5727 ||
17776 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57787) {
17777 tg3_flag_set(tp, ENABLE_APE);
17778 tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
17779 if (!tp->aperegs) {
17780 dev_err(&pdev->dev,
17781 "Cannot map APE registers, aborting\n");
17782 err = -ENOMEM;
17783 goto err_out_iounmap;
17784 }
17785 }
17786
17787 tp->rx_pending = TG3_DEF_RX_RING_PENDING;
17788 tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
17789
17790 dev->ethtool_ops = &tg3_ethtool_ops;
17791 dev->watchdog_timeo = TG3_TX_TIMEOUT;
17792 dev->netdev_ops = &tg3_netdev_ops;
17793 dev->irq = pdev->irq;
17794
17795 err = tg3_get_invariants(tp, ent);
17796 if (err) {
17797 dev_err(&pdev->dev,
17798 "Problem fetching invariants of chip, aborting\n");
17799 goto err_out_apeunmap;
17800 }
17801
17802 /* The EPB bridge inside 5714, 5715, and 5780 and any
17803 * device behind the EPB cannot support DMA addresses > 40-bit.
17804 * On 64-bit systems with IOMMU, use 40-bit dma_mask.
17805 * On 64-bit systems without IOMMU, use 64-bit dma_mask and
17806 * do DMA address check in tg3_start_xmit().
17807 */
17808 if (tg3_flag(tp, IS_5788))
17809 persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
17810 else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
17811 persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
17812#ifdef CONFIG_HIGHMEM
17813 dma_mask = DMA_BIT_MASK(64);
17814#endif
17815 } else
17816 persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
17817
17818 if (tg3_asic_rev(tp) == ASIC_REV_57766)
17819 persist_dma_mask = DMA_BIT_MASK(31);
17820
17821 /* Configure DMA attributes. */
17822 if (dma_mask > DMA_BIT_MASK(32)) {
17823 err = pci_set_dma_mask(pdev, dma_mask);
17824 if (!err) {
17825 features |= NETIF_F_HIGHDMA;
17826 err = pci_set_consistent_dma_mask(pdev,
17827 persist_dma_mask);
17828 if (err < 0) {
17829 dev_err(&pdev->dev, "Unable to obtain 64 bit "
17830 "DMA for consistent allocations\n");
17831 goto err_out_apeunmap;
17832 }
17833 }
17834 }
17835 if (err || dma_mask == DMA_BIT_MASK(32)) {
17836 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
17837 if (err) {
17838 dev_err(&pdev->dev,
17839 "No usable DMA configuration, aborting\n");
17840 goto err_out_apeunmap;
17841 }
17842 }
17843
17844 tg3_init_bufmgr_config(tp);
17845
17846 /* 5700 B0 chips do not support checksumming correctly due
17847 * to hardware bugs.
17848 */
17849 if (tg3_chip_rev_id(tp) != CHIPREV_ID_5700_B0) {
17850 features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
17851
17852 if (tg3_flag(tp, 5755_PLUS))
17853 features |= NETIF_F_IPV6_CSUM;
17854 }
17855
17856 /* TSO is on by default on chips that support hardware TSO.
17857 * Firmware TSO on older chips gives lower performance, so it
17858 * is off by default, but can be enabled using ethtool.
17859 */
17860 if ((tg3_flag(tp, HW_TSO_1) ||
17861 tg3_flag(tp, HW_TSO_2) ||
17862 tg3_flag(tp, HW_TSO_3)) &&
17863 (features & NETIF_F_IP_CSUM))
17864 features |= NETIF_F_TSO;
17865 if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
17866 if (features & NETIF_F_IPV6_CSUM)
17867 features |= NETIF_F_TSO6;
17868 if (tg3_flag(tp, HW_TSO_3) ||
17869 tg3_asic_rev(tp) == ASIC_REV_5761 ||
17870 (tg3_asic_rev(tp) == ASIC_REV_5784 &&
17871 tg3_chip_rev(tp) != CHIPREV_5784_AX) ||
17872 tg3_asic_rev(tp) == ASIC_REV_5785 ||
17873 tg3_asic_rev(tp) == ASIC_REV_57780)
17874 features |= NETIF_F_TSO_ECN;
17875 }
17876
17877 dev->features |= features | NETIF_F_HW_VLAN_CTAG_TX |
17878 NETIF_F_HW_VLAN_CTAG_RX;
17879 dev->vlan_features |= features;
17880
17881 /*
17882 * Add loopback capability only for a subset of devices that support
17883 * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
17884 * loopback for the remaining devices.
17885 */
17886 if (tg3_asic_rev(tp) != ASIC_REV_5780 &&
17887 !tg3_flag(tp, CPMU_PRESENT))
17888 /* Add the loopback capability */
17889 features |= NETIF_F_LOOPBACK;
17890
17891 dev->hw_features |= features;
17892 dev->priv_flags |= IFF_UNICAST_FLT;
17893
17894 /* MTU range: 60 - 9000 or 1500, depending on hardware */
17895 dev->min_mtu = TG3_MIN_MTU;
17896 dev->max_mtu = TG3_MAX_MTU(tp);
17897
17898 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A1 &&
17899 !tg3_flag(tp, TSO_CAPABLE) &&
17900 !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
17901 tg3_flag_set(tp, MAX_RXPEND_64);
17902 tp->rx_pending = 63;
17903 }
17904
17905 err = tg3_get_device_address(tp);
17906 if (err) {
17907 dev_err(&pdev->dev,
17908 "Could not obtain valid ethernet address, aborting\n");
17909 goto err_out_apeunmap;
17910 }
17911
17912 intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
17913 rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
17914 sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
17915 for (i = 0; i < tp->irq_max; i++) {
17916 struct tg3_napi *tnapi = &tp->napi[i];
17917
17918 tnapi->tp = tp;
17919 tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
17920
17921 tnapi->int_mbox = intmbx;
17922 if (i <= 4)
17923 intmbx += 0x8;
17924 else
17925 intmbx += 0x4;
17926
17927 tnapi->consmbox = rcvmbx;
17928 tnapi->prodmbox = sndmbx;
17929
17930 if (i)
17931 tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
17932 else
17933 tnapi->coal_now = HOSTCC_MODE_NOW;
17934
17935 if (!tg3_flag(tp, SUPPORT_MSIX))
17936 break;
17937
17938 /*
17939 * If we support MSIX, we'll be using RSS. If we're using
17940 * RSS, the first vector only handles link interrupts and the
17941 * remaining vectors handle rx and tx interrupts. Reuse the
17942 * mailbox values for the next iteration. The values we setup
17943 * above are still useful for the single vectored mode.
17944 */
17945 if (!i)
17946 continue;
17947
17948 rcvmbx += 0x8;
17949
17950 if (sndmbx & 0x4)
17951 sndmbx -= 0x4;
17952 else
17953 sndmbx += 0xc;
17954 }
17955
17956 /*
17957 * Reset chip in case UNDI or EFI driver did not shutdown
17958 * DMA self test will enable WDMAC and we'll see (spurious)
17959 * pending DMA on the PCI bus at that point.
17960 */
17961 if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
17962 (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
17963 tg3_full_lock(tp, 0);
17964 tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
17965 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
17966 tg3_full_unlock(tp);
17967 }
17968
17969 err = tg3_test_dma(tp);
17970 if (err) {
17971 dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
17972 goto err_out_apeunmap;
17973 }
17974
17975 tg3_init_coal(tp);
17976
17977 pci_set_drvdata(pdev, dev);
17978
17979 if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
17980 tg3_asic_rev(tp) == ASIC_REV_5720 ||
17981 tg3_asic_rev(tp) == ASIC_REV_5762)
17982 tg3_flag_set(tp, PTP_CAPABLE);
17983
17984 tg3_timer_init(tp);
17985
17986 tg3_carrier_off(tp);
17987
17988 err = register_netdev(dev);
17989 if (err) {
17990 dev_err(&pdev->dev, "Cannot register net device, aborting\n");
17991 goto err_out_apeunmap;
17992 }
17993
17994 if (tg3_flag(tp, PTP_CAPABLE)) {
17995 tg3_ptp_init(tp);
17996 tp->ptp_clock = ptp_clock_register(&tp->ptp_info,
17997 &tp->pdev->dev);
17998 if (IS_ERR(tp->ptp_clock))
17999 tp->ptp_clock = NULL;
18000 }
18001
18002 netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
18003 tp->board_part_number,
18004 tg3_chip_rev_id(tp),
18005 tg3_bus_string(tp, str),
18006 dev->dev_addr);
18007
18008 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)) {
18009 char *ethtype;
18010
18011 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
18012 ethtype = "10/100Base-TX";
18013 else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
18014 ethtype = "1000Base-SX";
18015 else
18016 ethtype = "10/100/1000Base-T";
18017
18018 netdev_info(dev, "attached PHY is %s (%s Ethernet) "
18019 "(WireSpeed[%d], EEE[%d])\n",
18020 tg3_phy_string(tp), ethtype,
18021 (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
18022 (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
18023 }
18024
18025 netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
18026 (dev->features & NETIF_F_RXCSUM) != 0,
18027 tg3_flag(tp, USE_LINKCHG_REG) != 0,
18028 (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
18029 tg3_flag(tp, ENABLE_ASF) != 0,
18030 tg3_flag(tp, TSO_CAPABLE) != 0);
18031 netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
18032 tp->dma_rwctrl,
18033 pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
18034 ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
18035
18036 pci_save_state(pdev);
18037
18038 return 0;
18039
18040err_out_apeunmap:
18041 if (tp->aperegs) {
18042 iounmap(tp->aperegs);
18043 tp->aperegs = NULL;
18044 }
18045
18046err_out_iounmap:
18047 if (tp->regs) {
18048 iounmap(tp->regs);
18049 tp->regs = NULL;
18050 }
18051
18052err_out_free_dev:
18053 free_netdev(dev);
18054
18055err_out_free_res:
18056 pci_release_regions(pdev);
18057
18058err_out_disable_pdev:
18059 if (pci_is_enabled(pdev))
18060 pci_disable_device(pdev);
18061 return err;
18062}
18063
18064static void tg3_remove_one(struct pci_dev *pdev)
18065{
18066 struct net_device *dev = pci_get_drvdata(pdev);
18067
18068 if (dev) {
18069 struct tg3 *tp = netdev_priv(dev);
18070
18071 tg3_ptp_fini(tp);
18072
18073 release_firmware(tp->fw);
18074
18075 tg3_reset_task_cancel(tp);
18076
18077 if (tg3_flag(tp, USE_PHYLIB)) {
18078 tg3_phy_fini(tp);
18079 tg3_mdio_fini(tp);
18080 }
18081
18082 unregister_netdev(dev);
18083 if (tp->aperegs) {
18084 iounmap(tp->aperegs);
18085 tp->aperegs = NULL;
18086 }
18087 if (tp->regs) {
18088 iounmap(tp->regs);
18089 tp->regs = NULL;
18090 }
18091 free_netdev(dev);
18092 pci_release_regions(pdev);
18093 pci_disable_device(pdev);
18094 }
18095}
18096
18097#ifdef CONFIG_PM_SLEEP
18098static int tg3_suspend(struct device *device)
18099{
18100 struct net_device *dev = dev_get_drvdata(device);
18101 struct tg3 *tp = netdev_priv(dev);
18102 int err = 0;
18103
18104 rtnl_lock();
18105
18106 if (!netif_running(dev))
18107 goto unlock;
18108
18109 tg3_reset_task_cancel(tp);
18110 tg3_phy_stop(tp);
18111 tg3_netif_stop(tp);
18112
18113 tg3_timer_stop(tp);
18114
18115 tg3_full_lock(tp, 1);
18116 tg3_disable_ints(tp);
18117 tg3_full_unlock(tp);
18118
18119 netif_device_detach(dev);
18120
18121 tg3_full_lock(tp, 0);
18122 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
18123 tg3_flag_clear(tp, INIT_COMPLETE);
18124 tg3_full_unlock(tp);
18125
18126 err = tg3_power_down_prepare(tp);
18127 if (err) {
18128 int err2;
18129
18130 tg3_full_lock(tp, 0);
18131
18132 tg3_flag_set(tp, INIT_COMPLETE);
18133 err2 = tg3_restart_hw(tp, true);
18134 if (err2)
18135 goto out;
18136
18137 tg3_timer_start(tp);
18138
18139 netif_device_attach(dev);
18140 tg3_netif_start(tp);
18141
18142out:
18143 tg3_full_unlock(tp);
18144
18145 if (!err2)
18146 tg3_phy_start(tp);
18147 }
18148
18149unlock:
18150 rtnl_unlock();
18151 return err;
18152}
18153
18154static int tg3_resume(struct device *device)
18155{
18156 struct net_device *dev = dev_get_drvdata(device);
18157 struct tg3 *tp = netdev_priv(dev);
18158 int err = 0;
18159
18160 rtnl_lock();
18161
18162 if (!netif_running(dev))
18163 goto unlock;
18164
18165 netif_device_attach(dev);
18166
18167 tg3_full_lock(tp, 0);
18168
18169 tg3_ape_driver_state_change(tp, RESET_KIND_INIT);
18170
18171 tg3_flag_set(tp, INIT_COMPLETE);
18172 err = tg3_restart_hw(tp,
18173 !(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN));
18174 if (err)
18175 goto out;
18176
18177 tg3_timer_start(tp);
18178
18179 tg3_netif_start(tp);
18180
18181out:
18182 tg3_full_unlock(tp);
18183
18184 if (!err)
18185 tg3_phy_start(tp);
18186
18187unlock:
18188 rtnl_unlock();
18189 return err;
18190}
18191#endif /* CONFIG_PM_SLEEP */
18192
18193static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
18194
18195static void tg3_shutdown(struct pci_dev *pdev)
18196{
18197 struct net_device *dev = pci_get_drvdata(pdev);
18198 struct tg3 *tp = netdev_priv(dev);
18199
18200 tg3_reset_task_cancel(tp);
18201
18202 rtnl_lock();
18203
18204 netif_device_detach(dev);
18205
18206 if (netif_running(dev))
18207 dev_close(dev);
18208
18209 if (system_state == SYSTEM_POWER_OFF)
18210 tg3_power_down(tp);
18211
18212 rtnl_unlock();
18213
18214 pci_disable_device(pdev);
18215}
18216
18217/**
18218 * tg3_io_error_detected - called when PCI error is detected
18219 * @pdev: Pointer to PCI device
18220 * @state: The current pci connection state
18221 *
18222 * This function is called after a PCI bus error affecting
18223 * this device has been detected.
18224 */
18225static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
18226 pci_channel_state_t state)
18227{
18228 struct net_device *netdev = pci_get_drvdata(pdev);
18229 struct tg3 *tp = netdev_priv(netdev);
18230 pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
18231
18232 netdev_info(netdev, "PCI I/O error detected\n");
18233
18234 /* Want to make sure that the reset task doesn't run */
18235 tg3_reset_task_cancel(tp);
18236
18237 rtnl_lock();
18238
18239 /* Could be second call or maybe we don't have netdev yet */
18240 if (!netdev || tp->pcierr_recovery || !netif_running(netdev))
18241 goto done;
18242
18243 /* We needn't recover from permanent error */
18244 if (state == pci_channel_io_frozen)
18245 tp->pcierr_recovery = true;
18246
18247 tg3_phy_stop(tp);
18248
18249 tg3_netif_stop(tp);
18250
18251 tg3_timer_stop(tp);
18252
18253 netif_device_detach(netdev);
18254
18255 /* Clean up software state, even if MMIO is blocked */
18256 tg3_full_lock(tp, 0);
18257 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
18258 tg3_full_unlock(tp);
18259
18260done:
18261 if (state == pci_channel_io_perm_failure) {
18262 if (netdev) {
18263 tg3_napi_enable(tp);
18264 dev_close(netdev);
18265 }
18266 err = PCI_ERS_RESULT_DISCONNECT;
18267 } else {
18268 pci_disable_device(pdev);
18269 }
18270
18271 rtnl_unlock();
18272
18273 return err;
18274}
18275
18276/**
18277 * tg3_io_slot_reset - called after the pci bus has been reset.
18278 * @pdev: Pointer to PCI device
18279 *
18280 * Restart the card from scratch, as if from a cold-boot.
18281 * At this point, the card has exprienced a hard reset,
18282 * followed by fixups by BIOS, and has its config space
18283 * set up identically to what it was at cold boot.
18284 */
18285static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
18286{
18287 struct net_device *netdev = pci_get_drvdata(pdev);
18288 struct tg3 *tp = netdev_priv(netdev);
18289 pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
18290 int err;
18291
18292 rtnl_lock();
18293
18294 if (pci_enable_device(pdev)) {
18295 dev_err(&pdev->dev,
18296 "Cannot re-enable PCI device after reset.\n");
18297 goto done;
18298 }
18299
18300 pci_set_master(pdev);
18301 pci_restore_state(pdev);
18302 pci_save_state(pdev);
18303
18304 if (!netdev || !netif_running(netdev)) {
18305 rc = PCI_ERS_RESULT_RECOVERED;
18306 goto done;
18307 }
18308
18309 err = tg3_power_up(tp);
18310 if (err)
18311 goto done;
18312
18313 rc = PCI_ERS_RESULT_RECOVERED;
18314
18315done:
18316 if (rc != PCI_ERS_RESULT_RECOVERED && netdev && netif_running(netdev)) {
18317 tg3_napi_enable(tp);
18318 dev_close(netdev);
18319 }
18320 rtnl_unlock();
18321
18322 return rc;
18323}
18324
18325/**
18326 * tg3_io_resume - called when traffic can start flowing again.
18327 * @pdev: Pointer to PCI device
18328 *
18329 * This callback is called when the error recovery driver tells
18330 * us that its OK to resume normal operation.
18331 */
18332static void tg3_io_resume(struct pci_dev *pdev)
18333{
18334 struct net_device *netdev = pci_get_drvdata(pdev);
18335 struct tg3 *tp = netdev_priv(netdev);
18336 int err;
18337
18338 rtnl_lock();
18339
18340 if (!netdev || !netif_running(netdev))
18341 goto done;
18342
18343 tg3_full_lock(tp, 0);
18344 tg3_ape_driver_state_change(tp, RESET_KIND_INIT);
18345 tg3_flag_set(tp, INIT_COMPLETE);
18346 err = tg3_restart_hw(tp, true);
18347 if (err) {
18348 tg3_full_unlock(tp);
18349 netdev_err(netdev, "Cannot restart hardware after reset.\n");
18350 goto done;
18351 }
18352
18353 netif_device_attach(netdev);
18354
18355 tg3_timer_start(tp);
18356
18357 tg3_netif_start(tp);
18358
18359 tg3_full_unlock(tp);
18360
18361 tg3_phy_start(tp);
18362
18363done:
18364 tp->pcierr_recovery = false;
18365 rtnl_unlock();
18366}
18367
18368static const struct pci_error_handlers tg3_err_handler = {
18369 .error_detected = tg3_io_error_detected,
18370 .slot_reset = tg3_io_slot_reset,
18371 .resume = tg3_io_resume
18372};
18373
18374static struct pci_driver tg3_driver = {
18375 .name = DRV_MODULE_NAME,
18376 .id_table = tg3_pci_tbl,
18377 .probe = tg3_init_one,
18378 .remove = tg3_remove_one,
18379 .err_handler = &tg3_err_handler,
18380 .driver.pm = &tg3_pm_ops,
18381 .shutdown = tg3_shutdown,
18382};
18383
18384module_pci_driver(tg3_driver);