blob: 773ec50d515bc765638a129070102b57c6ce2677 [file] [log] [blame]
b.liue9582032025-04-17 19:18:16 +08001// SPDX-License-Identifier: GPL-2.0-only
2/*
3 * JMicron JMC2x0 series PCIe Ethernet Linux Device Driver
4 *
5 * Copyright 2008 JMicron Technology Corporation
6 * http://www.jmicron.com/
7 * Copyright (c) 2009 - 2010 Guo-Fu Tseng <cooldavid@cooldavid.org>
8 *
9 * Author: Guo-Fu Tseng <cooldavid@cooldavid.org>
10 */
11
12#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
13
14#include <linux/module.h>
15#include <linux/kernel.h>
16#include <linux/pci.h>
17#include <linux/netdevice.h>
18#include <linux/etherdevice.h>
19#include <linux/ethtool.h>
20#include <linux/mii.h>
21#include <linux/crc32.h>
22#include <linux/delay.h>
23#include <linux/spinlock.h>
24#include <linux/in.h>
25#include <linux/ip.h>
26#include <linux/ipv6.h>
27#include <linux/tcp.h>
28#include <linux/udp.h>
29#include <linux/if_vlan.h>
30#include <linux/slab.h>
31#include <net/ip6_checksum.h>
32#include "jme.h"
33
34static int force_pseudohp = -1;
35static int no_pseudohp = -1;
36static int no_extplug = -1;
37module_param(force_pseudohp, int, 0);
38MODULE_PARM_DESC(force_pseudohp,
39 "Enable pseudo hot-plug feature manually by driver instead of BIOS.");
40module_param(no_pseudohp, int, 0);
41MODULE_PARM_DESC(no_pseudohp, "Disable pseudo hot-plug feature.");
42module_param(no_extplug, int, 0);
43MODULE_PARM_DESC(no_extplug,
44 "Do not use external plug signal for pseudo hot-plug.");
45
46static int
47jme_mdio_read(struct net_device *netdev, int phy, int reg)
48{
49 struct jme_adapter *jme = netdev_priv(netdev);
50 int i, val, again = (reg == MII_BMSR) ? 1 : 0;
51
52read_again:
53 jwrite32(jme, JME_SMI, SMI_OP_REQ |
54 smi_phy_addr(phy) |
55 smi_reg_addr(reg));
56
57 wmb();
58 for (i = JME_PHY_TIMEOUT * 50 ; i > 0 ; --i) {
59 udelay(20);
60 val = jread32(jme, JME_SMI);
61 if ((val & SMI_OP_REQ) == 0)
62 break;
63 }
64
65 if (i == 0) {
66 pr_err("phy(%d) read timeout : %d\n", phy, reg);
67 return 0;
68 }
69
70 if (again--)
71 goto read_again;
72
73 return (val & SMI_DATA_MASK) >> SMI_DATA_SHIFT;
74}
75
76static void
77jme_mdio_write(struct net_device *netdev,
78 int phy, int reg, int val)
79{
80 struct jme_adapter *jme = netdev_priv(netdev);
81 int i;
82
83 jwrite32(jme, JME_SMI, SMI_OP_WRITE | SMI_OP_REQ |
84 ((val << SMI_DATA_SHIFT) & SMI_DATA_MASK) |
85 smi_phy_addr(phy) | smi_reg_addr(reg));
86
87 wmb();
88 for (i = JME_PHY_TIMEOUT * 50 ; i > 0 ; --i) {
89 udelay(20);
90 if ((jread32(jme, JME_SMI) & SMI_OP_REQ) == 0)
91 break;
92 }
93
94 if (i == 0)
95 pr_err("phy(%d) write timeout : %d\n", phy, reg);
96}
97
98static inline void
99jme_reset_phy_processor(struct jme_adapter *jme)
100{
101 u32 val;
102
103 jme_mdio_write(jme->dev,
104 jme->mii_if.phy_id,
105 MII_ADVERTISE, ADVERTISE_ALL |
106 ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
107
108 if (jme->pdev->device == PCI_DEVICE_ID_JMICRON_JMC250)
109 jme_mdio_write(jme->dev,
110 jme->mii_if.phy_id,
111 MII_CTRL1000,
112 ADVERTISE_1000FULL | ADVERTISE_1000HALF);
113
114 val = jme_mdio_read(jme->dev,
115 jme->mii_if.phy_id,
116 MII_BMCR);
117
118 jme_mdio_write(jme->dev,
119 jme->mii_if.phy_id,
120 MII_BMCR, val | BMCR_RESET);
121}
122
123static void
124jme_setup_wakeup_frame(struct jme_adapter *jme,
125 const u32 *mask, u32 crc, int fnr)
126{
127 int i;
128
129 /*
130 * Setup CRC pattern
131 */
132 jwrite32(jme, JME_WFOI, WFOI_CRC_SEL | (fnr & WFOI_FRAME_SEL));
133 wmb();
134 jwrite32(jme, JME_WFODP, crc);
135 wmb();
136
137 /*
138 * Setup Mask
139 */
140 for (i = 0 ; i < WAKEUP_FRAME_MASK_DWNR ; ++i) {
141 jwrite32(jme, JME_WFOI,
142 ((i << WFOI_MASK_SHIFT) & WFOI_MASK_SEL) |
143 (fnr & WFOI_FRAME_SEL));
144 wmb();
145 jwrite32(jme, JME_WFODP, mask[i]);
146 wmb();
147 }
148}
149
150static inline void
151jme_mac_rxclk_off(struct jme_adapter *jme)
152{
153 jme->reg_gpreg1 |= GPREG1_RXCLKOFF;
154 jwrite32f(jme, JME_GPREG1, jme->reg_gpreg1);
155}
156
157static inline void
158jme_mac_rxclk_on(struct jme_adapter *jme)
159{
160 jme->reg_gpreg1 &= ~GPREG1_RXCLKOFF;
161 jwrite32f(jme, JME_GPREG1, jme->reg_gpreg1);
162}
163
164static inline void
165jme_mac_txclk_off(struct jme_adapter *jme)
166{
167 jme->reg_ghc &= ~(GHC_TO_CLK_SRC | GHC_TXMAC_CLK_SRC);
168 jwrite32f(jme, JME_GHC, jme->reg_ghc);
169}
170
171static inline void
172jme_mac_txclk_on(struct jme_adapter *jme)
173{
174 u32 speed = jme->reg_ghc & GHC_SPEED;
175 if (speed == GHC_SPEED_1000M)
176 jme->reg_ghc |= GHC_TO_CLK_GPHY | GHC_TXMAC_CLK_GPHY;
177 else
178 jme->reg_ghc |= GHC_TO_CLK_PCIE | GHC_TXMAC_CLK_PCIE;
179 jwrite32f(jme, JME_GHC, jme->reg_ghc);
180}
181
182static inline void
183jme_reset_ghc_speed(struct jme_adapter *jme)
184{
185 jme->reg_ghc &= ~(GHC_SPEED | GHC_DPX);
186 jwrite32f(jme, JME_GHC, jme->reg_ghc);
187}
188
189static inline void
190jme_reset_250A2_workaround(struct jme_adapter *jme)
191{
192 jme->reg_gpreg1 &= ~(GPREG1_HALFMODEPATCH |
193 GPREG1_RSSPATCH);
194 jwrite32(jme, JME_GPREG1, jme->reg_gpreg1);
195}
196
197static inline void
198jme_assert_ghc_reset(struct jme_adapter *jme)
199{
200 jme->reg_ghc |= GHC_SWRST;
201 jwrite32f(jme, JME_GHC, jme->reg_ghc);
202}
203
204static inline void
205jme_clear_ghc_reset(struct jme_adapter *jme)
206{
207 jme->reg_ghc &= ~GHC_SWRST;
208 jwrite32f(jme, JME_GHC, jme->reg_ghc);
209}
210
211static void
212jme_reset_mac_processor(struct jme_adapter *jme)
213{
214 static const u32 mask[WAKEUP_FRAME_MASK_DWNR] = {0, 0, 0, 0};
215 u32 crc = 0xCDCDCDCD;
216 u32 gpreg0;
217 int i;
218
219 jme_reset_ghc_speed(jme);
220 jme_reset_250A2_workaround(jme);
221
222 jme_mac_rxclk_on(jme);
223 jme_mac_txclk_on(jme);
224 udelay(1);
225 jme_assert_ghc_reset(jme);
226 udelay(1);
227 jme_mac_rxclk_off(jme);
228 jme_mac_txclk_off(jme);
229 udelay(1);
230 jme_clear_ghc_reset(jme);
231 udelay(1);
232 jme_mac_rxclk_on(jme);
233 jme_mac_txclk_on(jme);
234 udelay(1);
235 jme_mac_rxclk_off(jme);
236 jme_mac_txclk_off(jme);
237
238 jwrite32(jme, JME_RXDBA_LO, 0x00000000);
239 jwrite32(jme, JME_RXDBA_HI, 0x00000000);
240 jwrite32(jme, JME_RXQDC, 0x00000000);
241 jwrite32(jme, JME_RXNDA, 0x00000000);
242 jwrite32(jme, JME_TXDBA_LO, 0x00000000);
243 jwrite32(jme, JME_TXDBA_HI, 0x00000000);
244 jwrite32(jme, JME_TXQDC, 0x00000000);
245 jwrite32(jme, JME_TXNDA, 0x00000000);
246
247 jwrite32(jme, JME_RXMCHT_LO, 0x00000000);
248 jwrite32(jme, JME_RXMCHT_HI, 0x00000000);
249 for (i = 0 ; i < WAKEUP_FRAME_NR ; ++i)
250 jme_setup_wakeup_frame(jme, mask, crc, i);
251 if (jme->fpgaver)
252 gpreg0 = GPREG0_DEFAULT | GPREG0_LNKINTPOLL;
253 else
254 gpreg0 = GPREG0_DEFAULT;
255 jwrite32(jme, JME_GPREG0, gpreg0);
256}
257
258static inline void
259jme_clear_pm_enable_wol(struct jme_adapter *jme)
260{
261 jwrite32(jme, JME_PMCS, PMCS_STMASK | jme->reg_pmcs);
262}
263
264static inline void
265jme_clear_pm_disable_wol(struct jme_adapter *jme)
266{
267 jwrite32(jme, JME_PMCS, PMCS_STMASK);
268}
269
270static int
271jme_reload_eeprom(struct jme_adapter *jme)
272{
273 u32 val;
274 int i;
275
276 val = jread32(jme, JME_SMBCSR);
277
278 if (val & SMBCSR_EEPROMD) {
279 val |= SMBCSR_CNACK;
280 jwrite32(jme, JME_SMBCSR, val);
281 val |= SMBCSR_RELOAD;
282 jwrite32(jme, JME_SMBCSR, val);
283 mdelay(12);
284
285 for (i = JME_EEPROM_RELOAD_TIMEOUT; i > 0; --i) {
286 mdelay(1);
287 if ((jread32(jme, JME_SMBCSR) & SMBCSR_RELOAD) == 0)
288 break;
289 }
290
291 if (i == 0) {
292 pr_err("eeprom reload timeout\n");
293 return -EIO;
294 }
295 }
296
297 return 0;
298}
299
300static void
301jme_load_macaddr(struct net_device *netdev)
302{
303 struct jme_adapter *jme = netdev_priv(netdev);
304 unsigned char macaddr[ETH_ALEN];
305 u32 val;
306
307 spin_lock_bh(&jme->macaddr_lock);
308 val = jread32(jme, JME_RXUMA_LO);
309 macaddr[0] = (val >> 0) & 0xFF;
310 macaddr[1] = (val >> 8) & 0xFF;
311 macaddr[2] = (val >> 16) & 0xFF;
312 macaddr[3] = (val >> 24) & 0xFF;
313 val = jread32(jme, JME_RXUMA_HI);
314 macaddr[4] = (val >> 0) & 0xFF;
315 macaddr[5] = (val >> 8) & 0xFF;
316 memcpy(netdev->dev_addr, macaddr, ETH_ALEN);
317 spin_unlock_bh(&jme->macaddr_lock);
318}
319
320static inline void
321jme_set_rx_pcc(struct jme_adapter *jme, int p)
322{
323 switch (p) {
324 case PCC_OFF:
325 jwrite32(jme, JME_PCCRX0,
326 ((PCC_OFF_TO << PCCRXTO_SHIFT) & PCCRXTO_MASK) |
327 ((PCC_OFF_CNT << PCCRX_SHIFT) & PCCRX_MASK));
328 break;
329 case PCC_P1:
330 jwrite32(jme, JME_PCCRX0,
331 ((PCC_P1_TO << PCCRXTO_SHIFT) & PCCRXTO_MASK) |
332 ((PCC_P1_CNT << PCCRX_SHIFT) & PCCRX_MASK));
333 break;
334 case PCC_P2:
335 jwrite32(jme, JME_PCCRX0,
336 ((PCC_P2_TO << PCCRXTO_SHIFT) & PCCRXTO_MASK) |
337 ((PCC_P2_CNT << PCCRX_SHIFT) & PCCRX_MASK));
338 break;
339 case PCC_P3:
340 jwrite32(jme, JME_PCCRX0,
341 ((PCC_P3_TO << PCCRXTO_SHIFT) & PCCRXTO_MASK) |
342 ((PCC_P3_CNT << PCCRX_SHIFT) & PCCRX_MASK));
343 break;
344 default:
345 break;
346 }
347 wmb();
348
349 if (!(test_bit(JME_FLAG_POLL, &jme->flags)))
350 netif_info(jme, rx_status, jme->dev, "Switched to PCC_P%d\n", p);
351}
352
353static void
354jme_start_irq(struct jme_adapter *jme)
355{
356 register struct dynpcc_info *dpi = &(jme->dpi);
357
358 jme_set_rx_pcc(jme, PCC_P1);
359 dpi->cur = PCC_P1;
360 dpi->attempt = PCC_P1;
361 dpi->cnt = 0;
362
363 jwrite32(jme, JME_PCCTX,
364 ((PCC_TX_TO << PCCTXTO_SHIFT) & PCCTXTO_MASK) |
365 ((PCC_TX_CNT << PCCTX_SHIFT) & PCCTX_MASK) |
366 PCCTXQ0_EN
367 );
368
369 /*
370 * Enable Interrupts
371 */
372 jwrite32(jme, JME_IENS, INTR_ENABLE);
373}
374
375static inline void
376jme_stop_irq(struct jme_adapter *jme)
377{
378 /*
379 * Disable Interrupts
380 */
381 jwrite32f(jme, JME_IENC, INTR_ENABLE);
382}
383
384static u32
385jme_linkstat_from_phy(struct jme_adapter *jme)
386{
387 u32 phylink, bmsr;
388
389 phylink = jme_mdio_read(jme->dev, jme->mii_if.phy_id, 17);
390 bmsr = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_BMSR);
391 if (bmsr & BMSR_ANCOMP)
392 phylink |= PHY_LINK_AUTONEG_COMPLETE;
393
394 return phylink;
395}
396
397static inline void
398jme_set_phyfifo_5level(struct jme_adapter *jme)
399{
400 jme_mdio_write(jme->dev, jme->mii_if.phy_id, 27, 0x0004);
401}
402
403static inline void
404jme_set_phyfifo_8level(struct jme_adapter *jme)
405{
406 jme_mdio_write(jme->dev, jme->mii_if.phy_id, 27, 0x0000);
407}
408
409static int
410jme_check_link(struct net_device *netdev, int testonly)
411{
412 struct jme_adapter *jme = netdev_priv(netdev);
413 u32 phylink, cnt = JME_SPDRSV_TIMEOUT, bmcr;
414 char linkmsg[64];
415 int rc = 0;
416
417 linkmsg[0] = '\0';
418
419 if (jme->fpgaver)
420 phylink = jme_linkstat_from_phy(jme);
421 else
422 phylink = jread32(jme, JME_PHY_LINK);
423
424 if (phylink & PHY_LINK_UP) {
425 if (!(phylink & PHY_LINK_AUTONEG_COMPLETE)) {
426 /*
427 * If we did not enable AN
428 * Speed/Duplex Info should be obtained from SMI
429 */
430 phylink = PHY_LINK_UP;
431
432 bmcr = jme_mdio_read(jme->dev,
433 jme->mii_if.phy_id,
434 MII_BMCR);
435
436 phylink |= ((bmcr & BMCR_SPEED1000) &&
437 (bmcr & BMCR_SPEED100) == 0) ?
438 PHY_LINK_SPEED_1000M :
439 (bmcr & BMCR_SPEED100) ?
440 PHY_LINK_SPEED_100M :
441 PHY_LINK_SPEED_10M;
442
443 phylink |= (bmcr & BMCR_FULLDPLX) ?
444 PHY_LINK_DUPLEX : 0;
445
446 strcat(linkmsg, "Forced: ");
447 } else {
448 /*
449 * Keep polling for speed/duplex resolve complete
450 */
451 while (!(phylink & PHY_LINK_SPEEDDPU_RESOLVED) &&
452 --cnt) {
453
454 udelay(1);
455
456 if (jme->fpgaver)
457 phylink = jme_linkstat_from_phy(jme);
458 else
459 phylink = jread32(jme, JME_PHY_LINK);
460 }
461 if (!cnt)
462 pr_err("Waiting speed resolve timeout\n");
463
464 strcat(linkmsg, "ANed: ");
465 }
466
467 if (jme->phylink == phylink) {
468 rc = 1;
469 goto out;
470 }
471 if (testonly)
472 goto out;
473
474 jme->phylink = phylink;
475
476 /*
477 * The speed/duplex setting of jme->reg_ghc already cleared
478 * by jme_reset_mac_processor()
479 */
480 switch (phylink & PHY_LINK_SPEED_MASK) {
481 case PHY_LINK_SPEED_10M:
482 jme->reg_ghc |= GHC_SPEED_10M;
483 strcat(linkmsg, "10 Mbps, ");
484 break;
485 case PHY_LINK_SPEED_100M:
486 jme->reg_ghc |= GHC_SPEED_100M;
487 strcat(linkmsg, "100 Mbps, ");
488 break;
489 case PHY_LINK_SPEED_1000M:
490 jme->reg_ghc |= GHC_SPEED_1000M;
491 strcat(linkmsg, "1000 Mbps, ");
492 break;
493 default:
494 break;
495 }
496
497 if (phylink & PHY_LINK_DUPLEX) {
498 jwrite32(jme, JME_TXMCS, TXMCS_DEFAULT);
499 jwrite32(jme, JME_TXTRHD, TXTRHD_FULLDUPLEX);
500 jme->reg_ghc |= GHC_DPX;
501 } else {
502 jwrite32(jme, JME_TXMCS, TXMCS_DEFAULT |
503 TXMCS_BACKOFF |
504 TXMCS_CARRIERSENSE |
505 TXMCS_COLLISION);
506 jwrite32(jme, JME_TXTRHD, TXTRHD_HALFDUPLEX);
507 }
508
509 jwrite32(jme, JME_GHC, jme->reg_ghc);
510
511 if (is_buggy250(jme->pdev->device, jme->chiprev)) {
512 jme->reg_gpreg1 &= ~(GPREG1_HALFMODEPATCH |
513 GPREG1_RSSPATCH);
514 if (!(phylink & PHY_LINK_DUPLEX))
515 jme->reg_gpreg1 |= GPREG1_HALFMODEPATCH;
516 switch (phylink & PHY_LINK_SPEED_MASK) {
517 case PHY_LINK_SPEED_10M:
518 jme_set_phyfifo_8level(jme);
519 jme->reg_gpreg1 |= GPREG1_RSSPATCH;
520 break;
521 case PHY_LINK_SPEED_100M:
522 jme_set_phyfifo_5level(jme);
523 jme->reg_gpreg1 |= GPREG1_RSSPATCH;
524 break;
525 case PHY_LINK_SPEED_1000M:
526 jme_set_phyfifo_8level(jme);
527 break;
528 default:
529 break;
530 }
531 }
532 jwrite32(jme, JME_GPREG1, jme->reg_gpreg1);
533
534 strcat(linkmsg, (phylink & PHY_LINK_DUPLEX) ?
535 "Full-Duplex, " :
536 "Half-Duplex, ");
537 strcat(linkmsg, (phylink & PHY_LINK_MDI_STAT) ?
538 "MDI-X" :
539 "MDI");
540 netif_info(jme, link, jme->dev, "Link is up at %s\n", linkmsg);
541 netif_carrier_on(netdev);
542 } else {
543 if (testonly)
544 goto out;
545
546 netif_info(jme, link, jme->dev, "Link is down\n");
547 jme->phylink = 0;
548 netif_carrier_off(netdev);
549 }
550
551out:
552 return rc;
553}
554
555static int
556jme_setup_tx_resources(struct jme_adapter *jme)
557{
558 struct jme_ring *txring = &(jme->txring[0]);
559
560 txring->alloc = dma_alloc_coherent(&(jme->pdev->dev),
561 TX_RING_ALLOC_SIZE(jme->tx_ring_size),
562 &(txring->dmaalloc),
563 GFP_ATOMIC);
564
565 if (!txring->alloc)
566 goto err_set_null;
567
568 /*
569 * 16 Bytes align
570 */
571 txring->desc = (void *)ALIGN((unsigned long)(txring->alloc),
572 RING_DESC_ALIGN);
573 txring->dma = ALIGN(txring->dmaalloc, RING_DESC_ALIGN);
574 txring->next_to_use = 0;
575 atomic_set(&txring->next_to_clean, 0);
576 atomic_set(&txring->nr_free, jme->tx_ring_size);
577
578 txring->bufinf = kcalloc(jme->tx_ring_size,
579 sizeof(struct jme_buffer_info),
580 GFP_ATOMIC);
581 if (unlikely(!(txring->bufinf)))
582 goto err_free_txring;
583
584 return 0;
585
586err_free_txring:
587 dma_free_coherent(&(jme->pdev->dev),
588 TX_RING_ALLOC_SIZE(jme->tx_ring_size),
589 txring->alloc,
590 txring->dmaalloc);
591
592err_set_null:
593 txring->desc = NULL;
594 txring->dmaalloc = 0;
595 txring->dma = 0;
596 txring->bufinf = NULL;
597
598 return -ENOMEM;
599}
600
601static void
602jme_free_tx_resources(struct jme_adapter *jme)
603{
604 int i;
605 struct jme_ring *txring = &(jme->txring[0]);
606 struct jme_buffer_info *txbi;
607
608 if (txring->alloc) {
609 if (txring->bufinf) {
610 for (i = 0 ; i < jme->tx_ring_size ; ++i) {
611 txbi = txring->bufinf + i;
612 if (txbi->skb) {
613 dev_kfree_skb(txbi->skb);
614 txbi->skb = NULL;
615 }
616 txbi->mapping = 0;
617 txbi->len = 0;
618 txbi->nr_desc = 0;
619 txbi->start_xmit = 0;
620 }
621 kfree(txring->bufinf);
622 }
623
624 dma_free_coherent(&(jme->pdev->dev),
625 TX_RING_ALLOC_SIZE(jme->tx_ring_size),
626 txring->alloc,
627 txring->dmaalloc);
628
629 txring->alloc = NULL;
630 txring->desc = NULL;
631 txring->dmaalloc = 0;
632 txring->dma = 0;
633 txring->bufinf = NULL;
634 }
635 txring->next_to_use = 0;
636 atomic_set(&txring->next_to_clean, 0);
637 atomic_set(&txring->nr_free, 0);
638}
639
640static inline void
641jme_enable_tx_engine(struct jme_adapter *jme)
642{
643 /*
644 * Select Queue 0
645 */
646 jwrite32(jme, JME_TXCS, TXCS_DEFAULT | TXCS_SELECT_QUEUE0);
647 wmb();
648
649 /*
650 * Setup TX Queue 0 DMA Bass Address
651 */
652 jwrite32(jme, JME_TXDBA_LO, (__u64)jme->txring[0].dma & 0xFFFFFFFFUL);
653 jwrite32(jme, JME_TXDBA_HI, (__u64)(jme->txring[0].dma) >> 32);
654 jwrite32(jme, JME_TXNDA, (__u64)jme->txring[0].dma & 0xFFFFFFFFUL);
655
656 /*
657 * Setup TX Descptor Count
658 */
659 jwrite32(jme, JME_TXQDC, jme->tx_ring_size);
660
661 /*
662 * Enable TX Engine
663 */
664 wmb();
665 jwrite32f(jme, JME_TXCS, jme->reg_txcs |
666 TXCS_SELECT_QUEUE0 |
667 TXCS_ENABLE);
668
669 /*
670 * Start clock for TX MAC Processor
671 */
672 jme_mac_txclk_on(jme);
673}
674
675static inline void
676jme_disable_tx_engine(struct jme_adapter *jme)
677{
678 int i;
679 u32 val;
680
681 /*
682 * Disable TX Engine
683 */
684 jwrite32(jme, JME_TXCS, jme->reg_txcs | TXCS_SELECT_QUEUE0);
685 wmb();
686
687 val = jread32(jme, JME_TXCS);
688 for (i = JME_TX_DISABLE_TIMEOUT ; (val & TXCS_ENABLE) && i > 0 ; --i) {
689 mdelay(1);
690 val = jread32(jme, JME_TXCS);
691 rmb();
692 }
693
694 if (!i)
695 pr_err("Disable TX engine timeout\n");
696
697 /*
698 * Stop clock for TX MAC Processor
699 */
700 jme_mac_txclk_off(jme);
701}
702
703static void
704jme_set_clean_rxdesc(struct jme_adapter *jme, int i)
705{
706 struct jme_ring *rxring = &(jme->rxring[0]);
707 register struct rxdesc *rxdesc = rxring->desc;
708 struct jme_buffer_info *rxbi = rxring->bufinf;
709 rxdesc += i;
710 rxbi += i;
711
712 rxdesc->dw[0] = 0;
713 rxdesc->dw[1] = 0;
714 rxdesc->desc1.bufaddrh = cpu_to_le32((__u64)rxbi->mapping >> 32);
715 rxdesc->desc1.bufaddrl = cpu_to_le32(
716 (__u64)rxbi->mapping & 0xFFFFFFFFUL);
717 rxdesc->desc1.datalen = cpu_to_le16(rxbi->len);
718 if (jme->dev->features & NETIF_F_HIGHDMA)
719 rxdesc->desc1.flags = RXFLAG_64BIT;
720 wmb();
721 rxdesc->desc1.flags |= RXFLAG_OWN | RXFLAG_INT;
722}
723
724static int
725jme_make_new_rx_buf(struct jme_adapter *jme, int i)
726{
727 struct jme_ring *rxring = &(jme->rxring[0]);
728 struct jme_buffer_info *rxbi = rxring->bufinf + i;
729 struct sk_buff *skb;
730 dma_addr_t mapping;
731
732 skb = netdev_alloc_skb(jme->dev,
733 jme->dev->mtu + RX_EXTRA_LEN);
734 if (unlikely(!skb))
735 return -ENOMEM;
736
737 mapping = pci_map_page(jme->pdev, virt_to_page(skb->data),
738 offset_in_page(skb->data), skb_tailroom(skb),
739 PCI_DMA_FROMDEVICE);
740 if (unlikely(pci_dma_mapping_error(jme->pdev, mapping))) {
741 dev_kfree_skb(skb);
742 return -ENOMEM;
743 }
744
745 if (likely(rxbi->mapping))
746 pci_unmap_page(jme->pdev, rxbi->mapping,
747 rxbi->len, PCI_DMA_FROMDEVICE);
748
749 rxbi->skb = skb;
750 rxbi->len = skb_tailroom(skb);
751 rxbi->mapping = mapping;
752 return 0;
753}
754
755static void
756jme_free_rx_buf(struct jme_adapter *jme, int i)
757{
758 struct jme_ring *rxring = &(jme->rxring[0]);
759 struct jme_buffer_info *rxbi = rxring->bufinf;
760 rxbi += i;
761
762 if (rxbi->skb) {
763 pci_unmap_page(jme->pdev,
764 rxbi->mapping,
765 rxbi->len,
766 PCI_DMA_FROMDEVICE);
767 dev_kfree_skb(rxbi->skb);
768 rxbi->skb = NULL;
769 rxbi->mapping = 0;
770 rxbi->len = 0;
771 }
772}
773
774static void
775jme_free_rx_resources(struct jme_adapter *jme)
776{
777 int i;
778 struct jme_ring *rxring = &(jme->rxring[0]);
779
780 if (rxring->alloc) {
781 if (rxring->bufinf) {
782 for (i = 0 ; i < jme->rx_ring_size ; ++i)
783 jme_free_rx_buf(jme, i);
784 kfree(rxring->bufinf);
785 }
786
787 dma_free_coherent(&(jme->pdev->dev),
788 RX_RING_ALLOC_SIZE(jme->rx_ring_size),
789 rxring->alloc,
790 rxring->dmaalloc);
791 rxring->alloc = NULL;
792 rxring->desc = NULL;
793 rxring->dmaalloc = 0;
794 rxring->dma = 0;
795 rxring->bufinf = NULL;
796 }
797 rxring->next_to_use = 0;
798 atomic_set(&rxring->next_to_clean, 0);
799}
800
801static int
802jme_setup_rx_resources(struct jme_adapter *jme)
803{
804 int i;
805 struct jme_ring *rxring = &(jme->rxring[0]);
806
807 rxring->alloc = dma_alloc_coherent(&(jme->pdev->dev),
808 RX_RING_ALLOC_SIZE(jme->rx_ring_size),
809 &(rxring->dmaalloc),
810 GFP_ATOMIC);
811 if (!rxring->alloc)
812 goto err_set_null;
813
814 /*
815 * 16 Bytes align
816 */
817 rxring->desc = (void *)ALIGN((unsigned long)(rxring->alloc),
818 RING_DESC_ALIGN);
819 rxring->dma = ALIGN(rxring->dmaalloc, RING_DESC_ALIGN);
820 rxring->next_to_use = 0;
821 atomic_set(&rxring->next_to_clean, 0);
822
823 rxring->bufinf = kcalloc(jme->rx_ring_size,
824 sizeof(struct jme_buffer_info),
825 GFP_ATOMIC);
826 if (unlikely(!(rxring->bufinf)))
827 goto err_free_rxring;
828
829 /*
830 * Initiallize Receive Descriptors
831 */
832 for (i = 0 ; i < jme->rx_ring_size ; ++i) {
833 if (unlikely(jme_make_new_rx_buf(jme, i))) {
834 jme_free_rx_resources(jme);
835 return -ENOMEM;
836 }
837
838 jme_set_clean_rxdesc(jme, i);
839 }
840
841 return 0;
842
843err_free_rxring:
844 dma_free_coherent(&(jme->pdev->dev),
845 RX_RING_ALLOC_SIZE(jme->rx_ring_size),
846 rxring->alloc,
847 rxring->dmaalloc);
848err_set_null:
849 rxring->desc = NULL;
850 rxring->dmaalloc = 0;
851 rxring->dma = 0;
852 rxring->bufinf = NULL;
853
854 return -ENOMEM;
855}
856
857static inline void
858jme_enable_rx_engine(struct jme_adapter *jme)
859{
860 /*
861 * Select Queue 0
862 */
863 jwrite32(jme, JME_RXCS, jme->reg_rxcs |
864 RXCS_QUEUESEL_Q0);
865 wmb();
866
867 /*
868 * Setup RX DMA Bass Address
869 */
870 jwrite32(jme, JME_RXDBA_LO, (__u64)(jme->rxring[0].dma) & 0xFFFFFFFFUL);
871 jwrite32(jme, JME_RXDBA_HI, (__u64)(jme->rxring[0].dma) >> 32);
872 jwrite32(jme, JME_RXNDA, (__u64)(jme->rxring[0].dma) & 0xFFFFFFFFUL);
873
874 /*
875 * Setup RX Descriptor Count
876 */
877 jwrite32(jme, JME_RXQDC, jme->rx_ring_size);
878
879 /*
880 * Setup Unicast Filter
881 */
882 jme_set_unicastaddr(jme->dev);
883 jme_set_multi(jme->dev);
884
885 /*
886 * Enable RX Engine
887 */
888 wmb();
889 jwrite32f(jme, JME_RXCS, jme->reg_rxcs |
890 RXCS_QUEUESEL_Q0 |
891 RXCS_ENABLE |
892 RXCS_QST);
893
894 /*
895 * Start clock for RX MAC Processor
896 */
897 jme_mac_rxclk_on(jme);
898}
899
900static inline void
901jme_restart_rx_engine(struct jme_adapter *jme)
902{
903 /*
904 * Start RX Engine
905 */
906 jwrite32(jme, JME_RXCS, jme->reg_rxcs |
907 RXCS_QUEUESEL_Q0 |
908 RXCS_ENABLE |
909 RXCS_QST);
910}
911
912static inline void
913jme_disable_rx_engine(struct jme_adapter *jme)
914{
915 int i;
916 u32 val;
917
918 /*
919 * Disable RX Engine
920 */
921 jwrite32(jme, JME_RXCS, jme->reg_rxcs);
922 wmb();
923
924 val = jread32(jme, JME_RXCS);
925 for (i = JME_RX_DISABLE_TIMEOUT ; (val & RXCS_ENABLE) && i > 0 ; --i) {
926 mdelay(1);
927 val = jread32(jme, JME_RXCS);
928 rmb();
929 }
930
931 if (!i)
932 pr_err("Disable RX engine timeout\n");
933
934 /*
935 * Stop clock for RX MAC Processor
936 */
937 jme_mac_rxclk_off(jme);
938}
939
940static u16
941jme_udpsum(struct sk_buff *skb)
942{
943 u16 csum = 0xFFFFu;
944
945 if (skb->len < (ETH_HLEN + sizeof(struct iphdr)))
946 return csum;
947 if (skb->protocol != htons(ETH_P_IP))
948 return csum;
949 skb_set_network_header(skb, ETH_HLEN);
950
951 if (ip_hdr(skb)->protocol != IPPROTO_UDP ||
952 skb->len < (ETH_HLEN + ip_hdrlen(skb) + sizeof(struct udphdr))) {
953 skb_reset_network_header(skb);
954 return csum;
955 }
956 skb_set_transport_header(skb, ETH_HLEN + ip_hdrlen(skb));
957 csum = udp_hdr(skb)->check;
958 skb_reset_transport_header(skb);
959 skb_reset_network_header(skb);
960
961 return csum;
962}
963
964static int
965jme_rxsum_ok(struct jme_adapter *jme, u16 flags, struct sk_buff *skb)
966{
967 if (!(flags & (RXWBFLAG_TCPON | RXWBFLAG_UDPON | RXWBFLAG_IPV4)))
968 return false;
969
970 if (unlikely((flags & (RXWBFLAG_MF | RXWBFLAG_TCPON | RXWBFLAG_TCPCS))
971 == RXWBFLAG_TCPON)) {
972 if (flags & RXWBFLAG_IPV4)
973 netif_err(jme, rx_err, jme->dev, "TCP Checksum error\n");
974 return false;
975 }
976
977 if (unlikely((flags & (RXWBFLAG_MF | RXWBFLAG_UDPON | RXWBFLAG_UDPCS))
978 == RXWBFLAG_UDPON) && jme_udpsum(skb)) {
979 if (flags & RXWBFLAG_IPV4)
980 netif_err(jme, rx_err, jme->dev, "UDP Checksum error\n");
981 return false;
982 }
983
984 if (unlikely((flags & (RXWBFLAG_IPV4 | RXWBFLAG_IPCS))
985 == RXWBFLAG_IPV4)) {
986 netif_err(jme, rx_err, jme->dev, "IPv4 Checksum error\n");
987 return false;
988 }
989
990 return true;
991}
992
993static void
994jme_alloc_and_feed_skb(struct jme_adapter *jme, int idx)
995{
996 struct jme_ring *rxring = &(jme->rxring[0]);
997 struct rxdesc *rxdesc = rxring->desc;
998 struct jme_buffer_info *rxbi = rxring->bufinf;
999 struct sk_buff *skb;
1000 int framesize;
1001
1002 rxdesc += idx;
1003 rxbi += idx;
1004
1005 skb = rxbi->skb;
1006 pci_dma_sync_single_for_cpu(jme->pdev,
1007 rxbi->mapping,
1008 rxbi->len,
1009 PCI_DMA_FROMDEVICE);
1010
1011 if (unlikely(jme_make_new_rx_buf(jme, idx))) {
1012 pci_dma_sync_single_for_device(jme->pdev,
1013 rxbi->mapping,
1014 rxbi->len,
1015 PCI_DMA_FROMDEVICE);
1016
1017 ++(NET_STAT(jme).rx_dropped);
1018 } else {
1019 framesize = le16_to_cpu(rxdesc->descwb.framesize)
1020 - RX_PREPAD_SIZE;
1021
1022 skb_reserve(skb, RX_PREPAD_SIZE);
1023 skb_put(skb, framesize);
1024 skb->protocol = eth_type_trans(skb, jme->dev);
1025
1026 if (jme_rxsum_ok(jme, le16_to_cpu(rxdesc->descwb.flags), skb))
1027 skb->ip_summed = CHECKSUM_UNNECESSARY;
1028 else
1029 skb_checksum_none_assert(skb);
1030
1031 if (rxdesc->descwb.flags & cpu_to_le16(RXWBFLAG_TAGON)) {
1032 u16 vid = le16_to_cpu(rxdesc->descwb.vlan);
1033
1034 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vid);
1035 NET_STAT(jme).rx_bytes += 4;
1036 }
1037 jme->jme_rx(skb);
1038
1039 if ((rxdesc->descwb.flags & cpu_to_le16(RXWBFLAG_DEST)) ==
1040 cpu_to_le16(RXWBFLAG_DEST_MUL))
1041 ++(NET_STAT(jme).multicast);
1042
1043 NET_STAT(jme).rx_bytes += framesize;
1044 ++(NET_STAT(jme).rx_packets);
1045 }
1046
1047 jme_set_clean_rxdesc(jme, idx);
1048
1049}
1050
1051static int
1052jme_process_receive(struct jme_adapter *jme, int limit)
1053{
1054 struct jme_ring *rxring = &(jme->rxring[0]);
1055 struct rxdesc *rxdesc;
1056 int i, j, ccnt, desccnt, mask = jme->rx_ring_mask;
1057
1058 if (unlikely(!atomic_dec_and_test(&jme->rx_cleaning)))
1059 goto out_inc;
1060
1061 if (unlikely(atomic_read(&jme->link_changing) != 1))
1062 goto out_inc;
1063
1064 if (unlikely(!netif_carrier_ok(jme->dev)))
1065 goto out_inc;
1066
1067 i = atomic_read(&rxring->next_to_clean);
1068 while (limit > 0) {
1069 rxdesc = rxring->desc;
1070 rxdesc += i;
1071
1072 if ((rxdesc->descwb.flags & cpu_to_le16(RXWBFLAG_OWN)) ||
1073 !(rxdesc->descwb.desccnt & RXWBDCNT_WBCPL))
1074 goto out;
1075 --limit;
1076
1077 rmb();
1078 desccnt = rxdesc->descwb.desccnt & RXWBDCNT_DCNT;
1079
1080 if (unlikely(desccnt > 1 ||
1081 rxdesc->descwb.errstat & RXWBERR_ALLERR)) {
1082
1083 if (rxdesc->descwb.errstat & RXWBERR_CRCERR)
1084 ++(NET_STAT(jme).rx_crc_errors);
1085 else if (rxdesc->descwb.errstat & RXWBERR_OVERUN)
1086 ++(NET_STAT(jme).rx_fifo_errors);
1087 else
1088 ++(NET_STAT(jme).rx_errors);
1089
1090 if (desccnt > 1)
1091 limit -= desccnt - 1;
1092
1093 for (j = i, ccnt = desccnt ; ccnt-- ; ) {
1094 jme_set_clean_rxdesc(jme, j);
1095 j = (j + 1) & (mask);
1096 }
1097
1098 } else {
1099 jme_alloc_and_feed_skb(jme, i);
1100 }
1101
1102 i = (i + desccnt) & (mask);
1103 }
1104
1105out:
1106 atomic_set(&rxring->next_to_clean, i);
1107
1108out_inc:
1109 atomic_inc(&jme->rx_cleaning);
1110
1111 return limit > 0 ? limit : 0;
1112
1113}
1114
1115static void
1116jme_attempt_pcc(struct dynpcc_info *dpi, int atmp)
1117{
1118 if (likely(atmp == dpi->cur)) {
1119 dpi->cnt = 0;
1120 return;
1121 }
1122
1123 if (dpi->attempt == atmp) {
1124 ++(dpi->cnt);
1125 } else {
1126 dpi->attempt = atmp;
1127 dpi->cnt = 0;
1128 }
1129
1130}
1131
1132static void
1133jme_dynamic_pcc(struct jme_adapter *jme)
1134{
1135 register struct dynpcc_info *dpi = &(jme->dpi);
1136
1137 if ((NET_STAT(jme).rx_bytes - dpi->last_bytes) > PCC_P3_THRESHOLD)
1138 jme_attempt_pcc(dpi, PCC_P3);
1139 else if ((NET_STAT(jme).rx_packets - dpi->last_pkts) > PCC_P2_THRESHOLD ||
1140 dpi->intr_cnt > PCC_INTR_THRESHOLD)
1141 jme_attempt_pcc(dpi, PCC_P2);
1142 else
1143 jme_attempt_pcc(dpi, PCC_P1);
1144
1145 if (unlikely(dpi->attempt != dpi->cur && dpi->cnt > 5)) {
1146 if (dpi->attempt < dpi->cur)
1147 tasklet_schedule(&jme->rxclean_task);
1148 jme_set_rx_pcc(jme, dpi->attempt);
1149 dpi->cur = dpi->attempt;
1150 dpi->cnt = 0;
1151 }
1152}
1153
1154static void
1155jme_start_pcc_timer(struct jme_adapter *jme)
1156{
1157 struct dynpcc_info *dpi = &(jme->dpi);
1158 dpi->last_bytes = NET_STAT(jme).rx_bytes;
1159 dpi->last_pkts = NET_STAT(jme).rx_packets;
1160 dpi->intr_cnt = 0;
1161 jwrite32(jme, JME_TMCSR,
1162 TMCSR_EN | ((0xFFFFFF - PCC_INTERVAL_US) & TMCSR_CNT));
1163}
1164
1165static inline void
1166jme_stop_pcc_timer(struct jme_adapter *jme)
1167{
1168 jwrite32(jme, JME_TMCSR, 0);
1169}
1170
1171static void
1172jme_shutdown_nic(struct jme_adapter *jme)
1173{
1174 u32 phylink;
1175
1176 phylink = jme_linkstat_from_phy(jme);
1177
1178 if (!(phylink & PHY_LINK_UP)) {
1179 /*
1180 * Disable all interrupt before issue timer
1181 */
1182 jme_stop_irq(jme);
1183 jwrite32(jme, JME_TIMER2, TMCSR_EN | 0xFFFFFE);
1184 }
1185}
1186
1187static void
1188jme_pcc_tasklet(unsigned long arg)
1189{
1190 struct jme_adapter *jme = (struct jme_adapter *)arg;
1191 struct net_device *netdev = jme->dev;
1192
1193 if (unlikely(test_bit(JME_FLAG_SHUTDOWN, &jme->flags))) {
1194 jme_shutdown_nic(jme);
1195 return;
1196 }
1197
1198 if (unlikely(!netif_carrier_ok(netdev) ||
1199 (atomic_read(&jme->link_changing) != 1)
1200 )) {
1201 jme_stop_pcc_timer(jme);
1202 return;
1203 }
1204
1205 if (!(test_bit(JME_FLAG_POLL, &jme->flags)))
1206 jme_dynamic_pcc(jme);
1207
1208 jme_start_pcc_timer(jme);
1209}
1210
1211static inline void
1212jme_polling_mode(struct jme_adapter *jme)
1213{
1214 jme_set_rx_pcc(jme, PCC_OFF);
1215}
1216
1217static inline void
1218jme_interrupt_mode(struct jme_adapter *jme)
1219{
1220 jme_set_rx_pcc(jme, PCC_P1);
1221}
1222
1223static inline int
1224jme_pseudo_hotplug_enabled(struct jme_adapter *jme)
1225{
1226 u32 apmc;
1227 apmc = jread32(jme, JME_APMC);
1228 return apmc & JME_APMC_PSEUDO_HP_EN;
1229}
1230
1231static void
1232jme_start_shutdown_timer(struct jme_adapter *jme)
1233{
1234 u32 apmc;
1235
1236 apmc = jread32(jme, JME_APMC) | JME_APMC_PCIE_SD_EN;
1237 apmc &= ~JME_APMC_EPIEN_CTRL;
1238 if (!no_extplug) {
1239 jwrite32f(jme, JME_APMC, apmc | JME_APMC_EPIEN_CTRL_EN);
1240 wmb();
1241 }
1242 jwrite32f(jme, JME_APMC, apmc);
1243
1244 jwrite32f(jme, JME_TIMER2, 0);
1245 set_bit(JME_FLAG_SHUTDOWN, &jme->flags);
1246 jwrite32(jme, JME_TMCSR,
1247 TMCSR_EN | ((0xFFFFFF - APMC_PHP_SHUTDOWN_DELAY) & TMCSR_CNT));
1248}
1249
1250static void
1251jme_stop_shutdown_timer(struct jme_adapter *jme)
1252{
1253 u32 apmc;
1254
1255 jwrite32f(jme, JME_TMCSR, 0);
1256 jwrite32f(jme, JME_TIMER2, 0);
1257 clear_bit(JME_FLAG_SHUTDOWN, &jme->flags);
1258
1259 apmc = jread32(jme, JME_APMC);
1260 apmc &= ~(JME_APMC_PCIE_SD_EN | JME_APMC_EPIEN_CTRL);
1261 jwrite32f(jme, JME_APMC, apmc | JME_APMC_EPIEN_CTRL_DIS);
1262 wmb();
1263 jwrite32f(jme, JME_APMC, apmc);
1264}
1265
1266static void
1267jme_link_change_tasklet(unsigned long arg)
1268{
1269 struct jme_adapter *jme = (struct jme_adapter *)arg;
1270 struct net_device *netdev = jme->dev;
1271 int rc;
1272
1273 while (!atomic_dec_and_test(&jme->link_changing)) {
1274 atomic_inc(&jme->link_changing);
1275 netif_info(jme, intr, jme->dev, "Get link change lock failed\n");
1276 while (atomic_read(&jme->link_changing) != 1)
1277 netif_info(jme, intr, jme->dev, "Waiting link change lock\n");
1278 }
1279
1280 if (jme_check_link(netdev, 1) && jme->old_mtu == netdev->mtu)
1281 goto out;
1282
1283 jme->old_mtu = netdev->mtu;
1284 netif_stop_queue(netdev);
1285 if (jme_pseudo_hotplug_enabled(jme))
1286 jme_stop_shutdown_timer(jme);
1287
1288 jme_stop_pcc_timer(jme);
1289 tasklet_disable(&jme->txclean_task);
1290 tasklet_disable(&jme->rxclean_task);
1291 tasklet_disable(&jme->rxempty_task);
1292
1293 if (netif_carrier_ok(netdev)) {
1294 jme_disable_rx_engine(jme);
1295 jme_disable_tx_engine(jme);
1296 jme_reset_mac_processor(jme);
1297 jme_free_rx_resources(jme);
1298 jme_free_tx_resources(jme);
1299
1300 if (test_bit(JME_FLAG_POLL, &jme->flags))
1301 jme_polling_mode(jme);
1302
1303 netif_carrier_off(netdev);
1304 }
1305
1306 jme_check_link(netdev, 0);
1307 if (netif_carrier_ok(netdev)) {
1308 rc = jme_setup_rx_resources(jme);
1309 if (rc) {
1310 pr_err("Allocating resources for RX error, Device STOPPED!\n");
1311 goto out_enable_tasklet;
1312 }
1313
1314 rc = jme_setup_tx_resources(jme);
1315 if (rc) {
1316 pr_err("Allocating resources for TX error, Device STOPPED!\n");
1317 goto err_out_free_rx_resources;
1318 }
1319
1320 jme_enable_rx_engine(jme);
1321 jme_enable_tx_engine(jme);
1322
1323 netif_start_queue(netdev);
1324
1325 if (test_bit(JME_FLAG_POLL, &jme->flags))
1326 jme_interrupt_mode(jme);
1327
1328 jme_start_pcc_timer(jme);
1329 } else if (jme_pseudo_hotplug_enabled(jme)) {
1330 jme_start_shutdown_timer(jme);
1331 }
1332
1333 goto out_enable_tasklet;
1334
1335err_out_free_rx_resources:
1336 jme_free_rx_resources(jme);
1337out_enable_tasklet:
1338 tasklet_enable(&jme->txclean_task);
1339 tasklet_enable(&jme->rxclean_task);
1340 tasklet_enable(&jme->rxempty_task);
1341out:
1342 atomic_inc(&jme->link_changing);
1343}
1344
1345static void
1346jme_rx_clean_tasklet(unsigned long arg)
1347{
1348 struct jme_adapter *jme = (struct jme_adapter *)arg;
1349 struct dynpcc_info *dpi = &(jme->dpi);
1350
1351 jme_process_receive(jme, jme->rx_ring_size);
1352 ++(dpi->intr_cnt);
1353
1354}
1355
1356static int
1357jme_poll(JME_NAPI_HOLDER(holder), JME_NAPI_WEIGHT(budget))
1358{
1359 struct jme_adapter *jme = jme_napi_priv(holder);
1360 int rest;
1361
1362 rest = jme_process_receive(jme, JME_NAPI_WEIGHT_VAL(budget));
1363
1364 while (atomic_read(&jme->rx_empty) > 0) {
1365 atomic_dec(&jme->rx_empty);
1366 ++(NET_STAT(jme).rx_dropped);
1367 jme_restart_rx_engine(jme);
1368 }
1369 atomic_inc(&jme->rx_empty);
1370
1371 if (rest) {
1372 JME_RX_COMPLETE(netdev, holder);
1373 jme_interrupt_mode(jme);
1374 }
1375
1376 JME_NAPI_WEIGHT_SET(budget, rest);
1377 return JME_NAPI_WEIGHT_VAL(budget) - rest;
1378}
1379
1380static void
1381jme_rx_empty_tasklet(unsigned long arg)
1382{
1383 struct jme_adapter *jme = (struct jme_adapter *)arg;
1384
1385 if (unlikely(atomic_read(&jme->link_changing) != 1))
1386 return;
1387
1388 if (unlikely(!netif_carrier_ok(jme->dev)))
1389 return;
1390
1391 netif_info(jme, rx_status, jme->dev, "RX Queue Full!\n");
1392
1393 jme_rx_clean_tasklet(arg);
1394
1395 while (atomic_read(&jme->rx_empty) > 0) {
1396 atomic_dec(&jme->rx_empty);
1397 ++(NET_STAT(jme).rx_dropped);
1398 jme_restart_rx_engine(jme);
1399 }
1400 atomic_inc(&jme->rx_empty);
1401}
1402
1403static void
1404jme_wake_queue_if_stopped(struct jme_adapter *jme)
1405{
1406 struct jme_ring *txring = &(jme->txring[0]);
1407
1408 smp_wmb();
1409 if (unlikely(netif_queue_stopped(jme->dev) &&
1410 atomic_read(&txring->nr_free) >= (jme->tx_wake_threshold))) {
1411 netif_info(jme, tx_done, jme->dev, "TX Queue Waked\n");
1412 netif_wake_queue(jme->dev);
1413 }
1414
1415}
1416
1417static void
1418jme_tx_clean_tasklet(unsigned long arg)
1419{
1420 struct jme_adapter *jme = (struct jme_adapter *)arg;
1421 struct jme_ring *txring = &(jme->txring[0]);
1422 struct txdesc *txdesc = txring->desc;
1423 struct jme_buffer_info *txbi = txring->bufinf, *ctxbi, *ttxbi;
1424 int i, j, cnt = 0, max, err, mask;
1425
1426 tx_dbg(jme, "Into txclean\n");
1427
1428 if (unlikely(!atomic_dec_and_test(&jme->tx_cleaning)))
1429 goto out;
1430
1431 if (unlikely(atomic_read(&jme->link_changing) != 1))
1432 goto out;
1433
1434 if (unlikely(!netif_carrier_ok(jme->dev)))
1435 goto out;
1436
1437 max = jme->tx_ring_size - atomic_read(&txring->nr_free);
1438 mask = jme->tx_ring_mask;
1439
1440 for (i = atomic_read(&txring->next_to_clean) ; cnt < max ; ) {
1441
1442 ctxbi = txbi + i;
1443
1444 if (likely(ctxbi->skb &&
1445 !(txdesc[i].descwb.flags & TXWBFLAG_OWN))) {
1446
1447 tx_dbg(jme, "txclean: %d+%d@%lu\n",
1448 i, ctxbi->nr_desc, jiffies);
1449
1450 err = txdesc[i].descwb.flags & TXWBFLAG_ALLERR;
1451
1452 for (j = 1 ; j < ctxbi->nr_desc ; ++j) {
1453 ttxbi = txbi + ((i + j) & (mask));
1454 txdesc[(i + j) & (mask)].dw[0] = 0;
1455
1456 pci_unmap_page(jme->pdev,
1457 ttxbi->mapping,
1458 ttxbi->len,
1459 PCI_DMA_TODEVICE);
1460
1461 ttxbi->mapping = 0;
1462 ttxbi->len = 0;
1463 }
1464
1465 dev_kfree_skb(ctxbi->skb);
1466
1467 cnt += ctxbi->nr_desc;
1468
1469 if (unlikely(err)) {
1470 ++(NET_STAT(jme).tx_carrier_errors);
1471 } else {
1472 ++(NET_STAT(jme).tx_packets);
1473 NET_STAT(jme).tx_bytes += ctxbi->len;
1474 }
1475
1476 ctxbi->skb = NULL;
1477 ctxbi->len = 0;
1478 ctxbi->start_xmit = 0;
1479
1480 } else {
1481 break;
1482 }
1483
1484 i = (i + ctxbi->nr_desc) & mask;
1485
1486 ctxbi->nr_desc = 0;
1487 }
1488
1489 tx_dbg(jme, "txclean: done %d@%lu\n", i, jiffies);
1490 atomic_set(&txring->next_to_clean, i);
1491 atomic_add(cnt, &txring->nr_free);
1492
1493 jme_wake_queue_if_stopped(jme);
1494
1495out:
1496 atomic_inc(&jme->tx_cleaning);
1497}
1498
1499static void
1500jme_intr_msi(struct jme_adapter *jme, u32 intrstat)
1501{
1502 /*
1503 * Disable interrupt
1504 */
1505 jwrite32f(jme, JME_IENC, INTR_ENABLE);
1506
1507 if (intrstat & (INTR_LINKCH | INTR_SWINTR)) {
1508 /*
1509 * Link change event is critical
1510 * all other events are ignored
1511 */
1512 jwrite32(jme, JME_IEVE, intrstat);
1513 tasklet_schedule(&jme->linkch_task);
1514 goto out_reenable;
1515 }
1516
1517 if (intrstat & INTR_TMINTR) {
1518 jwrite32(jme, JME_IEVE, INTR_TMINTR);
1519 tasklet_schedule(&jme->pcc_task);
1520 }
1521
1522 if (intrstat & (INTR_PCCTXTO | INTR_PCCTX)) {
1523 jwrite32(jme, JME_IEVE, INTR_PCCTXTO | INTR_PCCTX | INTR_TX0);
1524 tasklet_schedule(&jme->txclean_task);
1525 }
1526
1527 if ((intrstat & (INTR_PCCRX0TO | INTR_PCCRX0 | INTR_RX0EMP))) {
1528 jwrite32(jme, JME_IEVE, (intrstat & (INTR_PCCRX0TO |
1529 INTR_PCCRX0 |
1530 INTR_RX0EMP)) |
1531 INTR_RX0);
1532 }
1533
1534 if (test_bit(JME_FLAG_POLL, &jme->flags)) {
1535 if (intrstat & INTR_RX0EMP)
1536 atomic_inc(&jme->rx_empty);
1537
1538 if ((intrstat & (INTR_PCCRX0TO | INTR_PCCRX0 | INTR_RX0EMP))) {
1539 if (likely(JME_RX_SCHEDULE_PREP(jme))) {
1540 jme_polling_mode(jme);
1541 JME_RX_SCHEDULE(jme);
1542 }
1543 }
1544 } else {
1545 if (intrstat & INTR_RX0EMP) {
1546 atomic_inc(&jme->rx_empty);
1547 tasklet_hi_schedule(&jme->rxempty_task);
1548 } else if (intrstat & (INTR_PCCRX0TO | INTR_PCCRX0)) {
1549 tasklet_hi_schedule(&jme->rxclean_task);
1550 }
1551 }
1552
1553out_reenable:
1554 /*
1555 * Re-enable interrupt
1556 */
1557 jwrite32f(jme, JME_IENS, INTR_ENABLE);
1558}
1559
1560static irqreturn_t
1561jme_intr(int irq, void *dev_id)
1562{
1563 struct net_device *netdev = dev_id;
1564 struct jme_adapter *jme = netdev_priv(netdev);
1565 u32 intrstat;
1566
1567 intrstat = jread32(jme, JME_IEVE);
1568
1569 /*
1570 * Check if it's really an interrupt for us
1571 */
1572 if (unlikely((intrstat & INTR_ENABLE) == 0))
1573 return IRQ_NONE;
1574
1575 /*
1576 * Check if the device still exist
1577 */
1578 if (unlikely(intrstat == ~((typeof(intrstat))0)))
1579 return IRQ_NONE;
1580
1581 jme_intr_msi(jme, intrstat);
1582
1583 return IRQ_HANDLED;
1584}
1585
1586static irqreturn_t
1587jme_msi(int irq, void *dev_id)
1588{
1589 struct net_device *netdev = dev_id;
1590 struct jme_adapter *jme = netdev_priv(netdev);
1591 u32 intrstat;
1592
1593 intrstat = jread32(jme, JME_IEVE);
1594
1595 jme_intr_msi(jme, intrstat);
1596
1597 return IRQ_HANDLED;
1598}
1599
1600static void
1601jme_reset_link(struct jme_adapter *jme)
1602{
1603 jwrite32(jme, JME_TMCSR, TMCSR_SWIT);
1604}
1605
1606static void
1607jme_restart_an(struct jme_adapter *jme)
1608{
1609 u32 bmcr;
1610
1611 spin_lock_bh(&jme->phy_lock);
1612 bmcr = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_BMCR);
1613 bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
1614 jme_mdio_write(jme->dev, jme->mii_if.phy_id, MII_BMCR, bmcr);
1615 spin_unlock_bh(&jme->phy_lock);
1616}
1617
1618static int
1619jme_request_irq(struct jme_adapter *jme)
1620{
1621 int rc;
1622 struct net_device *netdev = jme->dev;
1623 irq_handler_t handler = jme_intr;
1624 int irq_flags = IRQF_SHARED;
1625
1626 if (!pci_enable_msi(jme->pdev)) {
1627 set_bit(JME_FLAG_MSI, &jme->flags);
1628 handler = jme_msi;
1629 irq_flags = 0;
1630 }
1631
1632 rc = request_irq(jme->pdev->irq, handler, irq_flags, netdev->name,
1633 netdev);
1634 if (rc) {
1635 netdev_err(netdev,
1636 "Unable to request %s interrupt (return: %d)\n",
1637 test_bit(JME_FLAG_MSI, &jme->flags) ? "MSI" : "INTx",
1638 rc);
1639
1640 if (test_bit(JME_FLAG_MSI, &jme->flags)) {
1641 pci_disable_msi(jme->pdev);
1642 clear_bit(JME_FLAG_MSI, &jme->flags);
1643 }
1644 } else {
1645 netdev->irq = jme->pdev->irq;
1646 }
1647
1648 return rc;
1649}
1650
1651static void
1652jme_free_irq(struct jme_adapter *jme)
1653{
1654 free_irq(jme->pdev->irq, jme->dev);
1655 if (test_bit(JME_FLAG_MSI, &jme->flags)) {
1656 pci_disable_msi(jme->pdev);
1657 clear_bit(JME_FLAG_MSI, &jme->flags);
1658 jme->dev->irq = jme->pdev->irq;
1659 }
1660}
1661
1662static inline void
1663jme_new_phy_on(struct jme_adapter *jme)
1664{
1665 u32 reg;
1666
1667 reg = jread32(jme, JME_PHY_PWR);
1668 reg &= ~(PHY_PWR_DWN1SEL | PHY_PWR_DWN1SW |
1669 PHY_PWR_DWN2 | PHY_PWR_CLKSEL);
1670 jwrite32(jme, JME_PHY_PWR, reg);
1671
1672 pci_read_config_dword(jme->pdev, PCI_PRIV_PE1, &reg);
1673 reg &= ~PE1_GPREG0_PBG;
1674 reg |= PE1_GPREG0_ENBG;
1675 pci_write_config_dword(jme->pdev, PCI_PRIV_PE1, reg);
1676}
1677
1678static inline void
1679jme_new_phy_off(struct jme_adapter *jme)
1680{
1681 u32 reg;
1682
1683 reg = jread32(jme, JME_PHY_PWR);
1684 reg |= PHY_PWR_DWN1SEL | PHY_PWR_DWN1SW |
1685 PHY_PWR_DWN2 | PHY_PWR_CLKSEL;
1686 jwrite32(jme, JME_PHY_PWR, reg);
1687
1688 pci_read_config_dword(jme->pdev, PCI_PRIV_PE1, &reg);
1689 reg &= ~PE1_GPREG0_PBG;
1690 reg |= PE1_GPREG0_PDD3COLD;
1691 pci_write_config_dword(jme->pdev, PCI_PRIV_PE1, reg);
1692}
1693
1694static inline void
1695jme_phy_on(struct jme_adapter *jme)
1696{
1697 u32 bmcr;
1698
1699 bmcr = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_BMCR);
1700 bmcr &= ~BMCR_PDOWN;
1701 jme_mdio_write(jme->dev, jme->mii_if.phy_id, MII_BMCR, bmcr);
1702
1703 if (new_phy_power_ctrl(jme->chip_main_rev))
1704 jme_new_phy_on(jme);
1705}
1706
1707static inline void
1708jme_phy_off(struct jme_adapter *jme)
1709{
1710 u32 bmcr;
1711
1712 bmcr = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_BMCR);
1713 bmcr |= BMCR_PDOWN;
1714 jme_mdio_write(jme->dev, jme->mii_if.phy_id, MII_BMCR, bmcr);
1715
1716 if (new_phy_power_ctrl(jme->chip_main_rev))
1717 jme_new_phy_off(jme);
1718}
1719
1720static int
1721jme_phy_specreg_read(struct jme_adapter *jme, u32 specreg)
1722{
1723 u32 phy_addr;
1724
1725 phy_addr = JM_PHY_SPEC_REG_READ | specreg;
1726 jme_mdio_write(jme->dev, jme->mii_if.phy_id, JM_PHY_SPEC_ADDR_REG,
1727 phy_addr);
1728 return jme_mdio_read(jme->dev, jme->mii_if.phy_id,
1729 JM_PHY_SPEC_DATA_REG);
1730}
1731
1732static void
1733jme_phy_specreg_write(struct jme_adapter *jme, u32 ext_reg, u32 phy_data)
1734{
1735 u32 phy_addr;
1736
1737 phy_addr = JM_PHY_SPEC_REG_WRITE | ext_reg;
1738 jme_mdio_write(jme->dev, jme->mii_if.phy_id, JM_PHY_SPEC_DATA_REG,
1739 phy_data);
1740 jme_mdio_write(jme->dev, jme->mii_if.phy_id, JM_PHY_SPEC_ADDR_REG,
1741 phy_addr);
1742}
1743
1744static int
1745jme_phy_calibration(struct jme_adapter *jme)
1746{
1747 u32 ctrl1000, phy_data;
1748
1749 jme_phy_off(jme);
1750 jme_phy_on(jme);
1751 /* Enabel PHY test mode 1 */
1752 ctrl1000 = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_CTRL1000);
1753 ctrl1000 &= ~PHY_GAD_TEST_MODE_MSK;
1754 ctrl1000 |= PHY_GAD_TEST_MODE_1;
1755 jme_mdio_write(jme->dev, jme->mii_if.phy_id, MII_CTRL1000, ctrl1000);
1756
1757 phy_data = jme_phy_specreg_read(jme, JM_PHY_EXT_COMM_2_REG);
1758 phy_data &= ~JM_PHY_EXT_COMM_2_CALI_MODE_0;
1759 phy_data |= JM_PHY_EXT_COMM_2_CALI_LATCH |
1760 JM_PHY_EXT_COMM_2_CALI_ENABLE;
1761 jme_phy_specreg_write(jme, JM_PHY_EXT_COMM_2_REG, phy_data);
1762 msleep(20);
1763 phy_data = jme_phy_specreg_read(jme, JM_PHY_EXT_COMM_2_REG);
1764 phy_data &= ~(JM_PHY_EXT_COMM_2_CALI_ENABLE |
1765 JM_PHY_EXT_COMM_2_CALI_MODE_0 |
1766 JM_PHY_EXT_COMM_2_CALI_LATCH);
1767 jme_phy_specreg_write(jme, JM_PHY_EXT_COMM_2_REG, phy_data);
1768
1769 /* Disable PHY test mode */
1770 ctrl1000 = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_CTRL1000);
1771 ctrl1000 &= ~PHY_GAD_TEST_MODE_MSK;
1772 jme_mdio_write(jme->dev, jme->mii_if.phy_id, MII_CTRL1000, ctrl1000);
1773 return 0;
1774}
1775
1776static int
1777jme_phy_setEA(struct jme_adapter *jme)
1778{
1779 u32 phy_comm0 = 0, phy_comm1 = 0;
1780 u8 nic_ctrl;
1781
1782 pci_read_config_byte(jme->pdev, PCI_PRIV_SHARE_NICCTRL, &nic_ctrl);
1783 if ((nic_ctrl & 0x3) == JME_FLAG_PHYEA_ENABLE)
1784 return 0;
1785
1786 switch (jme->pdev->device) {
1787 case PCI_DEVICE_ID_JMICRON_JMC250:
1788 if (((jme->chip_main_rev == 5) &&
1789 ((jme->chip_sub_rev == 0) || (jme->chip_sub_rev == 1) ||
1790 (jme->chip_sub_rev == 3))) ||
1791 (jme->chip_main_rev >= 6)) {
1792 phy_comm0 = 0x008A;
1793 phy_comm1 = 0x4109;
1794 }
1795 if ((jme->chip_main_rev == 3) &&
1796 ((jme->chip_sub_rev == 1) || (jme->chip_sub_rev == 2)))
1797 phy_comm0 = 0xE088;
1798 break;
1799 case PCI_DEVICE_ID_JMICRON_JMC260:
1800 if (((jme->chip_main_rev == 5) &&
1801 ((jme->chip_sub_rev == 0) || (jme->chip_sub_rev == 1) ||
1802 (jme->chip_sub_rev == 3))) ||
1803 (jme->chip_main_rev >= 6)) {
1804 phy_comm0 = 0x008A;
1805 phy_comm1 = 0x4109;
1806 }
1807 if ((jme->chip_main_rev == 3) &&
1808 ((jme->chip_sub_rev == 1) || (jme->chip_sub_rev == 2)))
1809 phy_comm0 = 0xE088;
1810 if ((jme->chip_main_rev == 2) && (jme->chip_sub_rev == 0))
1811 phy_comm0 = 0x608A;
1812 if ((jme->chip_main_rev == 2) && (jme->chip_sub_rev == 2))
1813 phy_comm0 = 0x408A;
1814 break;
1815 default:
1816 return -ENODEV;
1817 }
1818 if (phy_comm0)
1819 jme_phy_specreg_write(jme, JM_PHY_EXT_COMM_0_REG, phy_comm0);
1820 if (phy_comm1)
1821 jme_phy_specreg_write(jme, JM_PHY_EXT_COMM_1_REG, phy_comm1);
1822
1823 return 0;
1824}
1825
1826static int
1827jme_open(struct net_device *netdev)
1828{
1829 struct jme_adapter *jme = netdev_priv(netdev);
1830 int rc;
1831
1832 jme_clear_pm_disable_wol(jme);
1833 JME_NAPI_ENABLE(jme);
1834
1835 tasklet_init(&jme->linkch_task, jme_link_change_tasklet,
1836 (unsigned long) jme);
1837 tasklet_init(&jme->txclean_task, jme_tx_clean_tasklet,
1838 (unsigned long) jme);
1839 tasklet_init(&jme->rxclean_task, jme_rx_clean_tasklet,
1840 (unsigned long) jme);
1841 tasklet_init(&jme->rxempty_task, jme_rx_empty_tasklet,
1842 (unsigned long) jme);
1843
1844 rc = jme_request_irq(jme);
1845 if (rc)
1846 goto err_out;
1847
1848 jme_start_irq(jme);
1849
1850 jme_phy_on(jme);
1851 if (test_bit(JME_FLAG_SSET, &jme->flags))
1852 jme_set_link_ksettings(netdev, &jme->old_cmd);
1853 else
1854 jme_reset_phy_processor(jme);
1855 jme_phy_calibration(jme);
1856 jme_phy_setEA(jme);
1857 jme_reset_link(jme);
1858
1859 return 0;
1860
1861err_out:
1862 netif_stop_queue(netdev);
1863 netif_carrier_off(netdev);
1864 return rc;
1865}
1866
1867static void
1868jme_set_100m_half(struct jme_adapter *jme)
1869{
1870 u32 bmcr, tmp;
1871
1872 jme_phy_on(jme);
1873 bmcr = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_BMCR);
1874 tmp = bmcr & ~(BMCR_ANENABLE | BMCR_SPEED100 |
1875 BMCR_SPEED1000 | BMCR_FULLDPLX);
1876 tmp |= BMCR_SPEED100;
1877
1878 if (bmcr != tmp)
1879 jme_mdio_write(jme->dev, jme->mii_if.phy_id, MII_BMCR, tmp);
1880
1881 if (jme->fpgaver)
1882 jwrite32(jme, JME_GHC, GHC_SPEED_100M | GHC_LINK_POLL);
1883 else
1884 jwrite32(jme, JME_GHC, GHC_SPEED_100M);
1885}
1886
1887#define JME_WAIT_LINK_TIME 2000 /* 2000ms */
1888static void
1889jme_wait_link(struct jme_adapter *jme)
1890{
1891 u32 phylink, to = JME_WAIT_LINK_TIME;
1892
1893 msleep(1000);
1894 phylink = jme_linkstat_from_phy(jme);
1895 while (!(phylink & PHY_LINK_UP) && (to -= 10) > 0) {
1896 usleep_range(10000, 11000);
1897 phylink = jme_linkstat_from_phy(jme);
1898 }
1899}
1900
1901static void
1902jme_powersave_phy(struct jme_adapter *jme)
1903{
1904 if (jme->reg_pmcs && device_may_wakeup(&jme->pdev->dev)) {
1905 jme_set_100m_half(jme);
1906 if (jme->reg_pmcs & (PMCS_LFEN | PMCS_LREN))
1907 jme_wait_link(jme);
1908 jme_clear_pm_enable_wol(jme);
1909 } else {
1910 jme_phy_off(jme);
1911 }
1912}
1913
1914static int
1915jme_close(struct net_device *netdev)
1916{
1917 struct jme_adapter *jme = netdev_priv(netdev);
1918
1919 netif_stop_queue(netdev);
1920 netif_carrier_off(netdev);
1921
1922 jme_stop_irq(jme);
1923 jme_free_irq(jme);
1924
1925 JME_NAPI_DISABLE(jme);
1926
1927 tasklet_kill(&jme->linkch_task);
1928 tasklet_kill(&jme->txclean_task);
1929 tasklet_kill(&jme->rxclean_task);
1930 tasklet_kill(&jme->rxempty_task);
1931
1932 jme_disable_rx_engine(jme);
1933 jme_disable_tx_engine(jme);
1934 jme_reset_mac_processor(jme);
1935 jme_free_rx_resources(jme);
1936 jme_free_tx_resources(jme);
1937 jme->phylink = 0;
1938 jme_phy_off(jme);
1939
1940 return 0;
1941}
1942
1943static int
1944jme_alloc_txdesc(struct jme_adapter *jme,
1945 struct sk_buff *skb)
1946{
1947 struct jme_ring *txring = &(jme->txring[0]);
1948 int idx, nr_alloc, mask = jme->tx_ring_mask;
1949
1950 idx = txring->next_to_use;
1951 nr_alloc = skb_shinfo(skb)->nr_frags + 2;
1952
1953 if (unlikely(atomic_read(&txring->nr_free) < nr_alloc))
1954 return -1;
1955
1956 atomic_sub(nr_alloc, &txring->nr_free);
1957
1958 txring->next_to_use = (txring->next_to_use + nr_alloc) & mask;
1959
1960 return idx;
1961}
1962
1963static int
1964jme_fill_tx_map(struct pci_dev *pdev,
1965 struct txdesc *txdesc,
1966 struct jme_buffer_info *txbi,
1967 struct page *page,
1968 u32 page_offset,
1969 u32 len,
1970 bool hidma)
1971{
1972 dma_addr_t dmaaddr;
1973
1974 dmaaddr = pci_map_page(pdev,
1975 page,
1976 page_offset,
1977 len,
1978 PCI_DMA_TODEVICE);
1979
1980 if (unlikely(pci_dma_mapping_error(pdev, dmaaddr)))
1981 return -EINVAL;
1982
1983 pci_dma_sync_single_for_device(pdev,
1984 dmaaddr,
1985 len,
1986 PCI_DMA_TODEVICE);
1987
1988 txdesc->dw[0] = 0;
1989 txdesc->dw[1] = 0;
1990 txdesc->desc2.flags = TXFLAG_OWN;
1991 txdesc->desc2.flags |= (hidma) ? TXFLAG_64BIT : 0;
1992 txdesc->desc2.datalen = cpu_to_le16(len);
1993 txdesc->desc2.bufaddrh = cpu_to_le32((__u64)dmaaddr >> 32);
1994 txdesc->desc2.bufaddrl = cpu_to_le32(
1995 (__u64)dmaaddr & 0xFFFFFFFFUL);
1996
1997 txbi->mapping = dmaaddr;
1998 txbi->len = len;
1999 return 0;
2000}
2001
2002static void jme_drop_tx_map(struct jme_adapter *jme, int startidx, int count)
2003{
2004 struct jme_ring *txring = &(jme->txring[0]);
2005 struct jme_buffer_info *txbi = txring->bufinf, *ctxbi;
2006 int mask = jme->tx_ring_mask;
2007 int j;
2008
2009 for (j = 0 ; j < count ; j++) {
2010 ctxbi = txbi + ((startidx + j + 2) & (mask));
2011 pci_unmap_page(jme->pdev,
2012 ctxbi->mapping,
2013 ctxbi->len,
2014 PCI_DMA_TODEVICE);
2015
2016 ctxbi->mapping = 0;
2017 ctxbi->len = 0;
2018 }
2019}
2020
2021static int
2022jme_map_tx_skb(struct jme_adapter *jme, struct sk_buff *skb, int idx)
2023{
2024 struct jme_ring *txring = &(jme->txring[0]);
2025 struct txdesc *txdesc = txring->desc, *ctxdesc;
2026 struct jme_buffer_info *txbi = txring->bufinf, *ctxbi;
2027 bool hidma = jme->dev->features & NETIF_F_HIGHDMA;
2028 int i, nr_frags = skb_shinfo(skb)->nr_frags;
2029 int mask = jme->tx_ring_mask;
2030 u32 len;
2031 int ret = 0;
2032
2033 for (i = 0 ; i < nr_frags ; ++i) {
2034 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2035
2036 ctxdesc = txdesc + ((idx + i + 2) & (mask));
2037 ctxbi = txbi + ((idx + i + 2) & (mask));
2038
2039 ret = jme_fill_tx_map(jme->pdev, ctxdesc, ctxbi,
2040 skb_frag_page(frag), skb_frag_off(frag),
2041 skb_frag_size(frag), hidma);
2042 if (ret) {
2043 jme_drop_tx_map(jme, idx, i);
2044 goto out;
2045 }
2046 }
2047
2048 len = skb_is_nonlinear(skb) ? skb_headlen(skb) : skb->len;
2049 ctxdesc = txdesc + ((idx + 1) & (mask));
2050 ctxbi = txbi + ((idx + 1) & (mask));
2051 ret = jme_fill_tx_map(jme->pdev, ctxdesc, ctxbi, virt_to_page(skb->data),
2052 offset_in_page(skb->data), len, hidma);
2053 if (ret)
2054 jme_drop_tx_map(jme, idx, i);
2055
2056out:
2057 return ret;
2058
2059}
2060
2061
2062static int
2063jme_tx_tso(struct sk_buff *skb, __le16 *mss, u8 *flags)
2064{
2065 *mss = cpu_to_le16(skb_shinfo(skb)->gso_size << TXDESC_MSS_SHIFT);
2066 if (*mss) {
2067 *flags |= TXFLAG_LSEN;
2068
2069 if (skb->protocol == htons(ETH_P_IP)) {
2070 struct iphdr *iph = ip_hdr(skb);
2071
2072 iph->check = 0;
2073 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
2074 iph->daddr, 0,
2075 IPPROTO_TCP,
2076 0);
2077 } else {
2078 struct ipv6hdr *ip6h = ipv6_hdr(skb);
2079
2080 tcp_hdr(skb)->check = ~csum_ipv6_magic(&ip6h->saddr,
2081 &ip6h->daddr, 0,
2082 IPPROTO_TCP,
2083 0);
2084 }
2085
2086 return 0;
2087 }
2088
2089 return 1;
2090}
2091
2092static void
2093jme_tx_csum(struct jme_adapter *jme, struct sk_buff *skb, u8 *flags)
2094{
2095 if (skb->ip_summed == CHECKSUM_PARTIAL) {
2096 u8 ip_proto;
2097
2098 switch (skb->protocol) {
2099 case htons(ETH_P_IP):
2100 ip_proto = ip_hdr(skb)->protocol;
2101 break;
2102 case htons(ETH_P_IPV6):
2103 ip_proto = ipv6_hdr(skb)->nexthdr;
2104 break;
2105 default:
2106 ip_proto = 0;
2107 break;
2108 }
2109
2110 switch (ip_proto) {
2111 case IPPROTO_TCP:
2112 *flags |= TXFLAG_TCPCS;
2113 break;
2114 case IPPROTO_UDP:
2115 *flags |= TXFLAG_UDPCS;
2116 break;
2117 default:
2118 netif_err(jme, tx_err, jme->dev, "Error upper layer protocol\n");
2119 break;
2120 }
2121 }
2122}
2123
2124static inline void
2125jme_tx_vlan(struct sk_buff *skb, __le16 *vlan, u8 *flags)
2126{
2127 if (skb_vlan_tag_present(skb)) {
2128 *flags |= TXFLAG_TAGON;
2129 *vlan = cpu_to_le16(skb_vlan_tag_get(skb));
2130 }
2131}
2132
2133static int
2134jme_fill_tx_desc(struct jme_adapter *jme, struct sk_buff *skb, int idx)
2135{
2136 struct jme_ring *txring = &(jme->txring[0]);
2137 struct txdesc *txdesc;
2138 struct jme_buffer_info *txbi;
2139 u8 flags;
2140 int ret = 0;
2141
2142 txdesc = (struct txdesc *)txring->desc + idx;
2143 txbi = txring->bufinf + idx;
2144
2145 txdesc->dw[0] = 0;
2146 txdesc->dw[1] = 0;
2147 txdesc->dw[2] = 0;
2148 txdesc->dw[3] = 0;
2149 txdesc->desc1.pktsize = cpu_to_le16(skb->len);
2150 /*
2151 * Set OWN bit at final.
2152 * When kernel transmit faster than NIC.
2153 * And NIC trying to send this descriptor before we tell
2154 * it to start sending this TX queue.
2155 * Other fields are already filled correctly.
2156 */
2157 wmb();
2158 flags = TXFLAG_OWN | TXFLAG_INT;
2159 /*
2160 * Set checksum flags while not tso
2161 */
2162 if (jme_tx_tso(skb, &txdesc->desc1.mss, &flags))
2163 jme_tx_csum(jme, skb, &flags);
2164 jme_tx_vlan(skb, &txdesc->desc1.vlan, &flags);
2165 ret = jme_map_tx_skb(jme, skb, idx);
2166 if (ret)
2167 return ret;
2168
2169 txdesc->desc1.flags = flags;
2170 /*
2171 * Set tx buffer info after telling NIC to send
2172 * For better tx_clean timing
2173 */
2174 wmb();
2175 txbi->nr_desc = skb_shinfo(skb)->nr_frags + 2;
2176 txbi->skb = skb;
2177 txbi->len = skb->len;
2178 txbi->start_xmit = jiffies;
2179 if (!txbi->start_xmit)
2180 txbi->start_xmit = (0UL-1);
2181
2182 return 0;
2183}
2184
2185static void
2186jme_stop_queue_if_full(struct jme_adapter *jme)
2187{
2188 struct jme_ring *txring = &(jme->txring[0]);
2189 struct jme_buffer_info *txbi = txring->bufinf;
2190 int idx = atomic_read(&txring->next_to_clean);
2191
2192 txbi += idx;
2193
2194 smp_wmb();
2195 if (unlikely(atomic_read(&txring->nr_free) < (MAX_SKB_FRAGS+2))) {
2196 netif_stop_queue(jme->dev);
2197 netif_info(jme, tx_queued, jme->dev, "TX Queue Paused\n");
2198 smp_wmb();
2199 if (atomic_read(&txring->nr_free)
2200 >= (jme->tx_wake_threshold)) {
2201 netif_wake_queue(jme->dev);
2202 netif_info(jme, tx_queued, jme->dev, "TX Queue Fast Waked\n");
2203 }
2204 }
2205
2206 if (unlikely(txbi->start_xmit &&
2207 (jiffies - txbi->start_xmit) >= TX_TIMEOUT &&
2208 txbi->skb)) {
2209 netif_stop_queue(jme->dev);
2210 netif_info(jme, tx_queued, jme->dev,
2211 "TX Queue Stopped %d@%lu\n", idx, jiffies);
2212 }
2213}
2214
2215/*
2216 * This function is already protected by netif_tx_lock()
2217 */
2218
2219static netdev_tx_t
2220jme_start_xmit(struct sk_buff *skb, struct net_device *netdev)
2221{
2222 struct jme_adapter *jme = netdev_priv(netdev);
2223 int idx;
2224
2225 if (unlikely(skb_is_gso(skb) && skb_cow_head(skb, 0))) {
2226 dev_kfree_skb_any(skb);
2227 ++(NET_STAT(jme).tx_dropped);
2228 return NETDEV_TX_OK;
2229 }
2230
2231 idx = jme_alloc_txdesc(jme, skb);
2232
2233 if (unlikely(idx < 0)) {
2234 netif_stop_queue(netdev);
2235 netif_err(jme, tx_err, jme->dev,
2236 "BUG! Tx ring full when queue awake!\n");
2237
2238 return NETDEV_TX_BUSY;
2239 }
2240
2241 if (jme_fill_tx_desc(jme, skb, idx))
2242 return NETDEV_TX_OK;
2243
2244 jwrite32(jme, JME_TXCS, jme->reg_txcs |
2245 TXCS_SELECT_QUEUE0 |
2246 TXCS_QUEUE0S |
2247 TXCS_ENABLE);
2248
2249 tx_dbg(jme, "xmit: %d+%d@%lu\n",
2250 idx, skb_shinfo(skb)->nr_frags + 2, jiffies);
2251 jme_stop_queue_if_full(jme);
2252
2253 return NETDEV_TX_OK;
2254}
2255
2256static void
2257jme_set_unicastaddr(struct net_device *netdev)
2258{
2259 struct jme_adapter *jme = netdev_priv(netdev);
2260 u32 val;
2261
2262 val = (netdev->dev_addr[3] & 0xff) << 24 |
2263 (netdev->dev_addr[2] & 0xff) << 16 |
2264 (netdev->dev_addr[1] & 0xff) << 8 |
2265 (netdev->dev_addr[0] & 0xff);
2266 jwrite32(jme, JME_RXUMA_LO, val);
2267 val = (netdev->dev_addr[5] & 0xff) << 8 |
2268 (netdev->dev_addr[4] & 0xff);
2269 jwrite32(jme, JME_RXUMA_HI, val);
2270}
2271
2272static int
2273jme_set_macaddr(struct net_device *netdev, void *p)
2274{
2275 struct jme_adapter *jme = netdev_priv(netdev);
2276 struct sockaddr *addr = p;
2277
2278 if (netif_running(netdev))
2279 return -EBUSY;
2280
2281 spin_lock_bh(&jme->macaddr_lock);
2282 memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
2283 jme_set_unicastaddr(netdev);
2284 spin_unlock_bh(&jme->macaddr_lock);
2285
2286 return 0;
2287}
2288
2289static void
2290jme_set_multi(struct net_device *netdev)
2291{
2292 struct jme_adapter *jme = netdev_priv(netdev);
2293 u32 mc_hash[2] = {};
2294
2295 spin_lock_bh(&jme->rxmcs_lock);
2296
2297 jme->reg_rxmcs |= RXMCS_BRDFRAME | RXMCS_UNIFRAME;
2298
2299 if (netdev->flags & IFF_PROMISC) {
2300 jme->reg_rxmcs |= RXMCS_ALLFRAME;
2301 } else if (netdev->flags & IFF_ALLMULTI) {
2302 jme->reg_rxmcs |= RXMCS_ALLMULFRAME;
2303 } else if (netdev->flags & IFF_MULTICAST) {
2304 struct netdev_hw_addr *ha;
2305 int bit_nr;
2306
2307 jme->reg_rxmcs |= RXMCS_MULFRAME | RXMCS_MULFILTERED;
2308 netdev_for_each_mc_addr(ha, netdev) {
2309 bit_nr = ether_crc(ETH_ALEN, ha->addr) & 0x3F;
2310 mc_hash[bit_nr >> 5] |= 1 << (bit_nr & 0x1F);
2311 }
2312
2313 jwrite32(jme, JME_RXMCHT_LO, mc_hash[0]);
2314 jwrite32(jme, JME_RXMCHT_HI, mc_hash[1]);
2315 }
2316
2317 wmb();
2318 jwrite32(jme, JME_RXMCS, jme->reg_rxmcs);
2319
2320 spin_unlock_bh(&jme->rxmcs_lock);
2321}
2322
2323static int
2324jme_change_mtu(struct net_device *netdev, int new_mtu)
2325{
2326 struct jme_adapter *jme = netdev_priv(netdev);
2327
2328 netdev->mtu = new_mtu;
2329 netdev_update_features(netdev);
2330
2331 jme_restart_rx_engine(jme);
2332 jme_reset_link(jme);
2333
2334 return 0;
2335}
2336
2337static void
2338jme_tx_timeout(struct net_device *netdev)
2339{
2340 struct jme_adapter *jme = netdev_priv(netdev);
2341
2342 jme->phylink = 0;
2343 jme_reset_phy_processor(jme);
2344 if (test_bit(JME_FLAG_SSET, &jme->flags))
2345 jme_set_link_ksettings(netdev, &jme->old_cmd);
2346
2347 /*
2348 * Force to Reset the link again
2349 */
2350 jme_reset_link(jme);
2351}
2352
2353static void
2354jme_get_drvinfo(struct net_device *netdev,
2355 struct ethtool_drvinfo *info)
2356{
2357 struct jme_adapter *jme = netdev_priv(netdev);
2358
2359 strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
2360 strlcpy(info->version, DRV_VERSION, sizeof(info->version));
2361 strlcpy(info->bus_info, pci_name(jme->pdev), sizeof(info->bus_info));
2362}
2363
2364static int
2365jme_get_regs_len(struct net_device *netdev)
2366{
2367 return JME_REG_LEN;
2368}
2369
2370static void
2371mmapio_memcpy(struct jme_adapter *jme, u32 *p, u32 reg, int len)
2372{
2373 int i;
2374
2375 for (i = 0 ; i < len ; i += 4)
2376 p[i >> 2] = jread32(jme, reg + i);
2377}
2378
2379static void
2380mdio_memcpy(struct jme_adapter *jme, u32 *p, int reg_nr)
2381{
2382 int i;
2383 u16 *p16 = (u16 *)p;
2384
2385 for (i = 0 ; i < reg_nr ; ++i)
2386 p16[i] = jme_mdio_read(jme->dev, jme->mii_if.phy_id, i);
2387}
2388
2389static void
2390jme_get_regs(struct net_device *netdev, struct ethtool_regs *regs, void *p)
2391{
2392 struct jme_adapter *jme = netdev_priv(netdev);
2393 u32 *p32 = (u32 *)p;
2394
2395 memset(p, 0xFF, JME_REG_LEN);
2396
2397 regs->version = 1;
2398 mmapio_memcpy(jme, p32, JME_MAC, JME_MAC_LEN);
2399
2400 p32 += 0x100 >> 2;
2401 mmapio_memcpy(jme, p32, JME_PHY, JME_PHY_LEN);
2402
2403 p32 += 0x100 >> 2;
2404 mmapio_memcpy(jme, p32, JME_MISC, JME_MISC_LEN);
2405
2406 p32 += 0x100 >> 2;
2407 mmapio_memcpy(jme, p32, JME_RSS, JME_RSS_LEN);
2408
2409 p32 += 0x100 >> 2;
2410 mdio_memcpy(jme, p32, JME_PHY_REG_NR);
2411}
2412
2413static int
2414jme_get_coalesce(struct net_device *netdev, struct ethtool_coalesce *ecmd)
2415{
2416 struct jme_adapter *jme = netdev_priv(netdev);
2417
2418 ecmd->tx_coalesce_usecs = PCC_TX_TO;
2419 ecmd->tx_max_coalesced_frames = PCC_TX_CNT;
2420
2421 if (test_bit(JME_FLAG_POLL, &jme->flags)) {
2422 ecmd->use_adaptive_rx_coalesce = false;
2423 ecmd->rx_coalesce_usecs = 0;
2424 ecmd->rx_max_coalesced_frames = 0;
2425 return 0;
2426 }
2427
2428 ecmd->use_adaptive_rx_coalesce = true;
2429
2430 switch (jme->dpi.cur) {
2431 case PCC_P1:
2432 ecmd->rx_coalesce_usecs = PCC_P1_TO;
2433 ecmd->rx_max_coalesced_frames = PCC_P1_CNT;
2434 break;
2435 case PCC_P2:
2436 ecmd->rx_coalesce_usecs = PCC_P2_TO;
2437 ecmd->rx_max_coalesced_frames = PCC_P2_CNT;
2438 break;
2439 case PCC_P3:
2440 ecmd->rx_coalesce_usecs = PCC_P3_TO;
2441 ecmd->rx_max_coalesced_frames = PCC_P3_CNT;
2442 break;
2443 default:
2444 break;
2445 }
2446
2447 return 0;
2448}
2449
2450static int
2451jme_set_coalesce(struct net_device *netdev, struct ethtool_coalesce *ecmd)
2452{
2453 struct jme_adapter *jme = netdev_priv(netdev);
2454 struct dynpcc_info *dpi = &(jme->dpi);
2455
2456 if (netif_running(netdev))
2457 return -EBUSY;
2458
2459 if (ecmd->use_adaptive_rx_coalesce &&
2460 test_bit(JME_FLAG_POLL, &jme->flags)) {
2461 clear_bit(JME_FLAG_POLL, &jme->flags);
2462 jme->jme_rx = netif_rx;
2463 dpi->cur = PCC_P1;
2464 dpi->attempt = PCC_P1;
2465 dpi->cnt = 0;
2466 jme_set_rx_pcc(jme, PCC_P1);
2467 jme_interrupt_mode(jme);
2468 } else if (!(ecmd->use_adaptive_rx_coalesce) &&
2469 !(test_bit(JME_FLAG_POLL, &jme->flags))) {
2470 set_bit(JME_FLAG_POLL, &jme->flags);
2471 jme->jme_rx = netif_receive_skb;
2472 jme_interrupt_mode(jme);
2473 }
2474
2475 return 0;
2476}
2477
2478static void
2479jme_get_pauseparam(struct net_device *netdev,
2480 struct ethtool_pauseparam *ecmd)
2481{
2482 struct jme_adapter *jme = netdev_priv(netdev);
2483 u32 val;
2484
2485 ecmd->tx_pause = (jme->reg_txpfc & TXPFC_PF_EN) != 0;
2486 ecmd->rx_pause = (jme->reg_rxmcs & RXMCS_FLOWCTRL) != 0;
2487
2488 spin_lock_bh(&jme->phy_lock);
2489 val = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_ADVERTISE);
2490 spin_unlock_bh(&jme->phy_lock);
2491
2492 ecmd->autoneg =
2493 (val & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM)) != 0;
2494}
2495
2496static int
2497jme_set_pauseparam(struct net_device *netdev,
2498 struct ethtool_pauseparam *ecmd)
2499{
2500 struct jme_adapter *jme = netdev_priv(netdev);
2501 u32 val;
2502
2503 if (((jme->reg_txpfc & TXPFC_PF_EN) != 0) ^
2504 (ecmd->tx_pause != 0)) {
2505
2506 if (ecmd->tx_pause)
2507 jme->reg_txpfc |= TXPFC_PF_EN;
2508 else
2509 jme->reg_txpfc &= ~TXPFC_PF_EN;
2510
2511 jwrite32(jme, JME_TXPFC, jme->reg_txpfc);
2512 }
2513
2514 spin_lock_bh(&jme->rxmcs_lock);
2515 if (((jme->reg_rxmcs & RXMCS_FLOWCTRL) != 0) ^
2516 (ecmd->rx_pause != 0)) {
2517
2518 if (ecmd->rx_pause)
2519 jme->reg_rxmcs |= RXMCS_FLOWCTRL;
2520 else
2521 jme->reg_rxmcs &= ~RXMCS_FLOWCTRL;
2522
2523 jwrite32(jme, JME_RXMCS, jme->reg_rxmcs);
2524 }
2525 spin_unlock_bh(&jme->rxmcs_lock);
2526
2527 spin_lock_bh(&jme->phy_lock);
2528 val = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_ADVERTISE);
2529 if (((val & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM)) != 0) ^
2530 (ecmd->autoneg != 0)) {
2531
2532 if (ecmd->autoneg)
2533 val |= (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
2534 else
2535 val &= ~(ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
2536
2537 jme_mdio_write(jme->dev, jme->mii_if.phy_id,
2538 MII_ADVERTISE, val);
2539 }
2540 spin_unlock_bh(&jme->phy_lock);
2541
2542 return 0;
2543}
2544
2545static void
2546jme_get_wol(struct net_device *netdev,
2547 struct ethtool_wolinfo *wol)
2548{
2549 struct jme_adapter *jme = netdev_priv(netdev);
2550
2551 wol->supported = WAKE_MAGIC | WAKE_PHY;
2552
2553 wol->wolopts = 0;
2554
2555 if (jme->reg_pmcs & (PMCS_LFEN | PMCS_LREN))
2556 wol->wolopts |= WAKE_PHY;
2557
2558 if (jme->reg_pmcs & PMCS_MFEN)
2559 wol->wolopts |= WAKE_MAGIC;
2560
2561}
2562
2563static int
2564jme_set_wol(struct net_device *netdev,
2565 struct ethtool_wolinfo *wol)
2566{
2567 struct jme_adapter *jme = netdev_priv(netdev);
2568
2569 if (wol->wolopts & (WAKE_MAGICSECURE |
2570 WAKE_UCAST |
2571 WAKE_MCAST |
2572 WAKE_BCAST |
2573 WAKE_ARP))
2574 return -EOPNOTSUPP;
2575
2576 jme->reg_pmcs = 0;
2577
2578 if (wol->wolopts & WAKE_PHY)
2579 jme->reg_pmcs |= PMCS_LFEN | PMCS_LREN;
2580
2581 if (wol->wolopts & WAKE_MAGIC)
2582 jme->reg_pmcs |= PMCS_MFEN;
2583
2584 return 0;
2585}
2586
2587static int
2588jme_get_link_ksettings(struct net_device *netdev,
2589 struct ethtool_link_ksettings *cmd)
2590{
2591 struct jme_adapter *jme = netdev_priv(netdev);
2592
2593 spin_lock_bh(&jme->phy_lock);
2594 mii_ethtool_get_link_ksettings(&jme->mii_if, cmd);
2595 spin_unlock_bh(&jme->phy_lock);
2596 return 0;
2597}
2598
2599static int
2600jme_set_link_ksettings(struct net_device *netdev,
2601 const struct ethtool_link_ksettings *cmd)
2602{
2603 struct jme_adapter *jme = netdev_priv(netdev);
2604 int rc, fdc = 0;
2605
2606 if (cmd->base.speed == SPEED_1000 &&
2607 cmd->base.autoneg != AUTONEG_ENABLE)
2608 return -EINVAL;
2609
2610 /*
2611 * Check If user changed duplex only while force_media.
2612 * Hardware would not generate link change interrupt.
2613 */
2614 if (jme->mii_if.force_media &&
2615 cmd->base.autoneg != AUTONEG_ENABLE &&
2616 (jme->mii_if.full_duplex != cmd->base.duplex))
2617 fdc = 1;
2618
2619 spin_lock_bh(&jme->phy_lock);
2620 rc = mii_ethtool_set_link_ksettings(&jme->mii_if, cmd);
2621 spin_unlock_bh(&jme->phy_lock);
2622
2623 if (!rc) {
2624 if (fdc)
2625 jme_reset_link(jme);
2626 jme->old_cmd = *cmd;
2627 set_bit(JME_FLAG_SSET, &jme->flags);
2628 }
2629
2630 return rc;
2631}
2632
2633static int
2634jme_ioctl(struct net_device *netdev, struct ifreq *rq, int cmd)
2635{
2636 int rc;
2637 struct jme_adapter *jme = netdev_priv(netdev);
2638 struct mii_ioctl_data *mii_data = if_mii(rq);
2639 unsigned int duplex_chg;
2640
2641 if (cmd == SIOCSMIIREG) {
2642 u16 val = mii_data->val_in;
2643 if (!(val & (BMCR_RESET|BMCR_ANENABLE)) &&
2644 (val & BMCR_SPEED1000))
2645 return -EINVAL;
2646 }
2647
2648 spin_lock_bh(&jme->phy_lock);
2649 rc = generic_mii_ioctl(&jme->mii_if, mii_data, cmd, &duplex_chg);
2650 spin_unlock_bh(&jme->phy_lock);
2651
2652 if (!rc && (cmd == SIOCSMIIREG)) {
2653 if (duplex_chg)
2654 jme_reset_link(jme);
2655 jme_get_link_ksettings(netdev, &jme->old_cmd);
2656 set_bit(JME_FLAG_SSET, &jme->flags);
2657 }
2658
2659 return rc;
2660}
2661
2662static u32
2663jme_get_link(struct net_device *netdev)
2664{
2665 struct jme_adapter *jme = netdev_priv(netdev);
2666 return jread32(jme, JME_PHY_LINK) & PHY_LINK_UP;
2667}
2668
2669static u32
2670jme_get_msglevel(struct net_device *netdev)
2671{
2672 struct jme_adapter *jme = netdev_priv(netdev);
2673 return jme->msg_enable;
2674}
2675
2676static void
2677jme_set_msglevel(struct net_device *netdev, u32 value)
2678{
2679 struct jme_adapter *jme = netdev_priv(netdev);
2680 jme->msg_enable = value;
2681}
2682
2683static netdev_features_t
2684jme_fix_features(struct net_device *netdev, netdev_features_t features)
2685{
2686 if (netdev->mtu > 1900)
2687 features &= ~(NETIF_F_ALL_TSO | NETIF_F_CSUM_MASK);
2688 return features;
2689}
2690
2691static int
2692jme_set_features(struct net_device *netdev, netdev_features_t features)
2693{
2694 struct jme_adapter *jme = netdev_priv(netdev);
2695
2696 spin_lock_bh(&jme->rxmcs_lock);
2697 if (features & NETIF_F_RXCSUM)
2698 jme->reg_rxmcs |= RXMCS_CHECKSUM;
2699 else
2700 jme->reg_rxmcs &= ~RXMCS_CHECKSUM;
2701 jwrite32(jme, JME_RXMCS, jme->reg_rxmcs);
2702 spin_unlock_bh(&jme->rxmcs_lock);
2703
2704 return 0;
2705}
2706
2707#ifdef CONFIG_NET_POLL_CONTROLLER
2708static void jme_netpoll(struct net_device *dev)
2709{
2710 unsigned long flags;
2711
2712 local_irq_save(flags);
2713 jme_intr(dev->irq, dev);
2714 local_irq_restore(flags);
2715}
2716#endif
2717
2718static int
2719jme_nway_reset(struct net_device *netdev)
2720{
2721 struct jme_adapter *jme = netdev_priv(netdev);
2722 jme_restart_an(jme);
2723 return 0;
2724}
2725
2726static u8
2727jme_smb_read(struct jme_adapter *jme, unsigned int addr)
2728{
2729 u32 val;
2730 int to;
2731
2732 val = jread32(jme, JME_SMBCSR);
2733 to = JME_SMB_BUSY_TIMEOUT;
2734 while ((val & SMBCSR_BUSY) && --to) {
2735 msleep(1);
2736 val = jread32(jme, JME_SMBCSR);
2737 }
2738 if (!to) {
2739 netif_err(jme, hw, jme->dev, "SMB Bus Busy\n");
2740 return 0xFF;
2741 }
2742
2743 jwrite32(jme, JME_SMBINTF,
2744 ((addr << SMBINTF_HWADDR_SHIFT) & SMBINTF_HWADDR) |
2745 SMBINTF_HWRWN_READ |
2746 SMBINTF_HWCMD);
2747
2748 val = jread32(jme, JME_SMBINTF);
2749 to = JME_SMB_BUSY_TIMEOUT;
2750 while ((val & SMBINTF_HWCMD) && --to) {
2751 msleep(1);
2752 val = jread32(jme, JME_SMBINTF);
2753 }
2754 if (!to) {
2755 netif_err(jme, hw, jme->dev, "SMB Bus Busy\n");
2756 return 0xFF;
2757 }
2758
2759 return (val & SMBINTF_HWDATR) >> SMBINTF_HWDATR_SHIFT;
2760}
2761
2762static void
2763jme_smb_write(struct jme_adapter *jme, unsigned int addr, u8 data)
2764{
2765 u32 val;
2766 int to;
2767
2768 val = jread32(jme, JME_SMBCSR);
2769 to = JME_SMB_BUSY_TIMEOUT;
2770 while ((val & SMBCSR_BUSY) && --to) {
2771 msleep(1);
2772 val = jread32(jme, JME_SMBCSR);
2773 }
2774 if (!to) {
2775 netif_err(jme, hw, jme->dev, "SMB Bus Busy\n");
2776 return;
2777 }
2778
2779 jwrite32(jme, JME_SMBINTF,
2780 ((data << SMBINTF_HWDATW_SHIFT) & SMBINTF_HWDATW) |
2781 ((addr << SMBINTF_HWADDR_SHIFT) & SMBINTF_HWADDR) |
2782 SMBINTF_HWRWN_WRITE |
2783 SMBINTF_HWCMD);
2784
2785 val = jread32(jme, JME_SMBINTF);
2786 to = JME_SMB_BUSY_TIMEOUT;
2787 while ((val & SMBINTF_HWCMD) && --to) {
2788 msleep(1);
2789 val = jread32(jme, JME_SMBINTF);
2790 }
2791 if (!to) {
2792 netif_err(jme, hw, jme->dev, "SMB Bus Busy\n");
2793 return;
2794 }
2795
2796 mdelay(2);
2797}
2798
2799static int
2800jme_get_eeprom_len(struct net_device *netdev)
2801{
2802 struct jme_adapter *jme = netdev_priv(netdev);
2803 u32 val;
2804 val = jread32(jme, JME_SMBCSR);
2805 return (val & SMBCSR_EEPROMD) ? JME_SMB_LEN : 0;
2806}
2807
2808static int
2809jme_get_eeprom(struct net_device *netdev,
2810 struct ethtool_eeprom *eeprom, u8 *data)
2811{
2812 struct jme_adapter *jme = netdev_priv(netdev);
2813 int i, offset = eeprom->offset, len = eeprom->len;
2814
2815 /*
2816 * ethtool will check the boundary for us
2817 */
2818 eeprom->magic = JME_EEPROM_MAGIC;
2819 for (i = 0 ; i < len ; ++i)
2820 data[i] = jme_smb_read(jme, i + offset);
2821
2822 return 0;
2823}
2824
2825static int
2826jme_set_eeprom(struct net_device *netdev,
2827 struct ethtool_eeprom *eeprom, u8 *data)
2828{
2829 struct jme_adapter *jme = netdev_priv(netdev);
2830 int i, offset = eeprom->offset, len = eeprom->len;
2831
2832 if (eeprom->magic != JME_EEPROM_MAGIC)
2833 return -EINVAL;
2834
2835 /*
2836 * ethtool will check the boundary for us
2837 */
2838 for (i = 0 ; i < len ; ++i)
2839 jme_smb_write(jme, i + offset, data[i]);
2840
2841 return 0;
2842}
2843
2844static const struct ethtool_ops jme_ethtool_ops = {
2845 .get_drvinfo = jme_get_drvinfo,
2846 .get_regs_len = jme_get_regs_len,
2847 .get_regs = jme_get_regs,
2848 .get_coalesce = jme_get_coalesce,
2849 .set_coalesce = jme_set_coalesce,
2850 .get_pauseparam = jme_get_pauseparam,
2851 .set_pauseparam = jme_set_pauseparam,
2852 .get_wol = jme_get_wol,
2853 .set_wol = jme_set_wol,
2854 .get_link = jme_get_link,
2855 .get_msglevel = jme_get_msglevel,
2856 .set_msglevel = jme_set_msglevel,
2857 .nway_reset = jme_nway_reset,
2858 .get_eeprom_len = jme_get_eeprom_len,
2859 .get_eeprom = jme_get_eeprom,
2860 .set_eeprom = jme_set_eeprom,
2861 .get_link_ksettings = jme_get_link_ksettings,
2862 .set_link_ksettings = jme_set_link_ksettings,
2863};
2864
2865static int
2866jme_pci_dma64(struct pci_dev *pdev)
2867{
2868 if (pdev->device == PCI_DEVICE_ID_JMICRON_JMC250 &&
2869 !pci_set_dma_mask(pdev, DMA_BIT_MASK(64)))
2870 if (!pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64)))
2871 return 1;
2872
2873 if (pdev->device == PCI_DEVICE_ID_JMICRON_JMC250 &&
2874 !pci_set_dma_mask(pdev, DMA_BIT_MASK(40)))
2875 if (!pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(40)))
2876 return 1;
2877
2878 if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(32)))
2879 if (!pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32)))
2880 return 0;
2881
2882 return -1;
2883}
2884
2885static inline void
2886jme_phy_init(struct jme_adapter *jme)
2887{
2888 u16 reg26;
2889
2890 reg26 = jme_mdio_read(jme->dev, jme->mii_if.phy_id, 26);
2891 jme_mdio_write(jme->dev, jme->mii_if.phy_id, 26, reg26 | 0x1000);
2892}
2893
2894static inline void
2895jme_check_hw_ver(struct jme_adapter *jme)
2896{
2897 u32 chipmode;
2898
2899 chipmode = jread32(jme, JME_CHIPMODE);
2900
2901 jme->fpgaver = (chipmode & CM_FPGAVER_MASK) >> CM_FPGAVER_SHIFT;
2902 jme->chiprev = (chipmode & CM_CHIPREV_MASK) >> CM_CHIPREV_SHIFT;
2903 jme->chip_main_rev = jme->chiprev & 0xF;
2904 jme->chip_sub_rev = (jme->chiprev >> 4) & 0xF;
2905}
2906
2907static const struct net_device_ops jme_netdev_ops = {
2908 .ndo_open = jme_open,
2909 .ndo_stop = jme_close,
2910 .ndo_validate_addr = eth_validate_addr,
2911 .ndo_do_ioctl = jme_ioctl,
2912 .ndo_start_xmit = jme_start_xmit,
2913 .ndo_set_mac_address = jme_set_macaddr,
2914 .ndo_set_rx_mode = jme_set_multi,
2915 .ndo_change_mtu = jme_change_mtu,
2916 .ndo_tx_timeout = jme_tx_timeout,
2917 .ndo_fix_features = jme_fix_features,
2918 .ndo_set_features = jme_set_features,
2919#ifdef CONFIG_NET_POLL_CONTROLLER
2920 .ndo_poll_controller = jme_netpoll,
2921#endif
2922};
2923
2924static int
2925jme_init_one(struct pci_dev *pdev,
2926 const struct pci_device_id *ent)
2927{
2928 int rc = 0, using_dac, i;
2929 struct net_device *netdev;
2930 struct jme_adapter *jme;
2931 u16 bmcr, bmsr;
2932 u32 apmc;
2933
2934 /*
2935 * set up PCI device basics
2936 */
2937 pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1 |
2938 PCIE_LINK_STATE_CLKPM);
2939
2940 rc = pci_enable_device(pdev);
2941 if (rc) {
2942 pr_err("Cannot enable PCI device\n");
2943 goto err_out;
2944 }
2945
2946 using_dac = jme_pci_dma64(pdev);
2947 if (using_dac < 0) {
2948 pr_err("Cannot set PCI DMA Mask\n");
2949 rc = -EIO;
2950 goto err_out_disable_pdev;
2951 }
2952
2953 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
2954 pr_err("No PCI resource region found\n");
2955 rc = -ENOMEM;
2956 goto err_out_disable_pdev;
2957 }
2958
2959 rc = pci_request_regions(pdev, DRV_NAME);
2960 if (rc) {
2961 pr_err("Cannot obtain PCI resource region\n");
2962 goto err_out_disable_pdev;
2963 }
2964
2965 pci_set_master(pdev);
2966
2967 /*
2968 * alloc and init net device
2969 */
2970 netdev = alloc_etherdev(sizeof(*jme));
2971 if (!netdev) {
2972 rc = -ENOMEM;
2973 goto err_out_release_regions;
2974 }
2975 netdev->netdev_ops = &jme_netdev_ops;
2976 netdev->ethtool_ops = &jme_ethtool_ops;
2977 netdev->watchdog_timeo = TX_TIMEOUT;
2978 netdev->hw_features = NETIF_F_IP_CSUM |
2979 NETIF_F_IPV6_CSUM |
2980 NETIF_F_SG |
2981 NETIF_F_TSO |
2982 NETIF_F_TSO6 |
2983 NETIF_F_RXCSUM;
2984 netdev->features = NETIF_F_IP_CSUM |
2985 NETIF_F_IPV6_CSUM |
2986 NETIF_F_SG |
2987 NETIF_F_TSO |
2988 NETIF_F_TSO6 |
2989 NETIF_F_HW_VLAN_CTAG_TX |
2990 NETIF_F_HW_VLAN_CTAG_RX;
2991 if (using_dac)
2992 netdev->features |= NETIF_F_HIGHDMA;
2993
2994 /* MTU range: 1280 - 9202*/
2995 netdev->min_mtu = IPV6_MIN_MTU;
2996 netdev->max_mtu = MAX_ETHERNET_JUMBO_PACKET_SIZE - ETH_HLEN;
2997
2998 SET_NETDEV_DEV(netdev, &pdev->dev);
2999 pci_set_drvdata(pdev, netdev);
3000
3001 /*
3002 * init adapter info
3003 */
3004 jme = netdev_priv(netdev);
3005 jme->pdev = pdev;
3006 jme->dev = netdev;
3007 jme->jme_rx = netif_rx;
3008 jme->old_mtu = netdev->mtu = 1500;
3009 jme->phylink = 0;
3010 jme->tx_ring_size = 1 << 10;
3011 jme->tx_ring_mask = jme->tx_ring_size - 1;
3012 jme->tx_wake_threshold = 1 << 9;
3013 jme->rx_ring_size = 1 << 9;
3014 jme->rx_ring_mask = jme->rx_ring_size - 1;
3015 jme->msg_enable = JME_DEF_MSG_ENABLE;
3016 jme->regs = ioremap(pci_resource_start(pdev, 0),
3017 pci_resource_len(pdev, 0));
3018 if (!(jme->regs)) {
3019 pr_err("Mapping PCI resource region error\n");
3020 rc = -ENOMEM;
3021 goto err_out_free_netdev;
3022 }
3023
3024 if (no_pseudohp) {
3025 apmc = jread32(jme, JME_APMC) & ~JME_APMC_PSEUDO_HP_EN;
3026 jwrite32(jme, JME_APMC, apmc);
3027 } else if (force_pseudohp) {
3028 apmc = jread32(jme, JME_APMC) | JME_APMC_PSEUDO_HP_EN;
3029 jwrite32(jme, JME_APMC, apmc);
3030 }
3031
3032 NETIF_NAPI_SET(netdev, &jme->napi, jme_poll, NAPI_POLL_WEIGHT)
3033
3034 spin_lock_init(&jme->phy_lock);
3035 spin_lock_init(&jme->macaddr_lock);
3036 spin_lock_init(&jme->rxmcs_lock);
3037
3038 atomic_set(&jme->link_changing, 1);
3039 atomic_set(&jme->rx_cleaning, 1);
3040 atomic_set(&jme->tx_cleaning, 1);
3041 atomic_set(&jme->rx_empty, 1);
3042
3043 tasklet_init(&jme->pcc_task,
3044 jme_pcc_tasklet,
3045 (unsigned long) jme);
3046 jme->dpi.cur = PCC_P1;
3047
3048 jme->reg_ghc = 0;
3049 jme->reg_rxcs = RXCS_DEFAULT;
3050 jme->reg_rxmcs = RXMCS_DEFAULT;
3051 jme->reg_txpfc = 0;
3052 jme->reg_pmcs = PMCS_MFEN;
3053 jme->reg_gpreg1 = GPREG1_DEFAULT;
3054
3055 if (jme->reg_rxmcs & RXMCS_CHECKSUM)
3056 netdev->features |= NETIF_F_RXCSUM;
3057
3058 /*
3059 * Get Max Read Req Size from PCI Config Space
3060 */
3061 pci_read_config_byte(pdev, PCI_DCSR_MRRS, &jme->mrrs);
3062 jme->mrrs &= PCI_DCSR_MRRS_MASK;
3063 switch (jme->mrrs) {
3064 case MRRS_128B:
3065 jme->reg_txcs = TXCS_DEFAULT | TXCS_DMASIZE_128B;
3066 break;
3067 case MRRS_256B:
3068 jme->reg_txcs = TXCS_DEFAULT | TXCS_DMASIZE_256B;
3069 break;
3070 default:
3071 jme->reg_txcs = TXCS_DEFAULT | TXCS_DMASIZE_512B;
3072 break;
3073 }
3074
3075 /*
3076 * Must check before reset_mac_processor
3077 */
3078 jme_check_hw_ver(jme);
3079 jme->mii_if.dev = netdev;
3080 if (jme->fpgaver) {
3081 jme->mii_if.phy_id = 0;
3082 for (i = 1 ; i < 32 ; ++i) {
3083 bmcr = jme_mdio_read(netdev, i, MII_BMCR);
3084 bmsr = jme_mdio_read(netdev, i, MII_BMSR);
3085 if (bmcr != 0xFFFFU && (bmcr != 0 || bmsr != 0)) {
3086 jme->mii_if.phy_id = i;
3087 break;
3088 }
3089 }
3090
3091 if (!jme->mii_if.phy_id) {
3092 rc = -EIO;
3093 pr_err("Can not find phy_id\n");
3094 goto err_out_unmap;
3095 }
3096
3097 jme->reg_ghc |= GHC_LINK_POLL;
3098 } else {
3099 jme->mii_if.phy_id = 1;
3100 }
3101 if (pdev->device == PCI_DEVICE_ID_JMICRON_JMC250)
3102 jme->mii_if.supports_gmii = true;
3103 else
3104 jme->mii_if.supports_gmii = false;
3105 jme->mii_if.phy_id_mask = 0x1F;
3106 jme->mii_if.reg_num_mask = 0x1F;
3107 jme->mii_if.mdio_read = jme_mdio_read;
3108 jme->mii_if.mdio_write = jme_mdio_write;
3109
3110 jme_clear_pm_disable_wol(jme);
3111 device_init_wakeup(&pdev->dev, true);
3112
3113 jme_set_phyfifo_5level(jme);
3114 jme->pcirev = pdev->revision;
3115 if (!jme->fpgaver)
3116 jme_phy_init(jme);
3117 jme_phy_off(jme);
3118
3119 /*
3120 * Reset MAC processor and reload EEPROM for MAC Address
3121 */
3122 jme_reset_mac_processor(jme);
3123 rc = jme_reload_eeprom(jme);
3124 if (rc) {
3125 pr_err("Reload eeprom for reading MAC Address error\n");
3126 goto err_out_unmap;
3127 }
3128 jme_load_macaddr(netdev);
3129
3130 /*
3131 * Tell stack that we are not ready to work until open()
3132 */
3133 netif_carrier_off(netdev);
3134
3135 rc = register_netdev(netdev);
3136 if (rc) {
3137 pr_err("Cannot register net device\n");
3138 goto err_out_unmap;
3139 }
3140
3141 netif_info(jme, probe, jme->dev, "%s%s chiprev:%x pcirev:%x macaddr:%pM\n",
3142 (jme->pdev->device == PCI_DEVICE_ID_JMICRON_JMC250) ?
3143 "JMC250 Gigabit Ethernet" :
3144 (jme->pdev->device == PCI_DEVICE_ID_JMICRON_JMC260) ?
3145 "JMC260 Fast Ethernet" : "Unknown",
3146 (jme->fpgaver != 0) ? " (FPGA)" : "",
3147 (jme->fpgaver != 0) ? jme->fpgaver : jme->chiprev,
3148 jme->pcirev, netdev->dev_addr);
3149
3150 return 0;
3151
3152err_out_unmap:
3153 iounmap(jme->regs);
3154err_out_free_netdev:
3155 free_netdev(netdev);
3156err_out_release_regions:
3157 pci_release_regions(pdev);
3158err_out_disable_pdev:
3159 pci_disable_device(pdev);
3160err_out:
3161 return rc;
3162}
3163
3164static void
3165jme_remove_one(struct pci_dev *pdev)
3166{
3167 struct net_device *netdev = pci_get_drvdata(pdev);
3168 struct jme_adapter *jme = netdev_priv(netdev);
3169
3170 unregister_netdev(netdev);
3171 iounmap(jme->regs);
3172 free_netdev(netdev);
3173 pci_release_regions(pdev);
3174 pci_disable_device(pdev);
3175
3176}
3177
3178static void
3179jme_shutdown(struct pci_dev *pdev)
3180{
3181 struct net_device *netdev = pci_get_drvdata(pdev);
3182 struct jme_adapter *jme = netdev_priv(netdev);
3183
3184 jme_powersave_phy(jme);
3185 pci_pme_active(pdev, true);
3186}
3187
3188#ifdef CONFIG_PM_SLEEP
3189static int
3190jme_suspend(struct device *dev)
3191{
3192 struct net_device *netdev = dev_get_drvdata(dev);
3193 struct jme_adapter *jme = netdev_priv(netdev);
3194
3195 if (!netif_running(netdev))
3196 return 0;
3197
3198 atomic_dec(&jme->link_changing);
3199
3200 netif_device_detach(netdev);
3201 netif_stop_queue(netdev);
3202 jme_stop_irq(jme);
3203
3204 tasklet_disable(&jme->txclean_task);
3205 tasklet_disable(&jme->rxclean_task);
3206 tasklet_disable(&jme->rxempty_task);
3207
3208 if (netif_carrier_ok(netdev)) {
3209 if (test_bit(JME_FLAG_POLL, &jme->flags))
3210 jme_polling_mode(jme);
3211
3212 jme_stop_pcc_timer(jme);
3213 jme_disable_rx_engine(jme);
3214 jme_disable_tx_engine(jme);
3215 jme_reset_mac_processor(jme);
3216 jme_free_rx_resources(jme);
3217 jme_free_tx_resources(jme);
3218 netif_carrier_off(netdev);
3219 jme->phylink = 0;
3220 }
3221
3222 tasklet_enable(&jme->txclean_task);
3223 tasklet_enable(&jme->rxclean_task);
3224 tasklet_enable(&jme->rxempty_task);
3225
3226 jme_powersave_phy(jme);
3227
3228 return 0;
3229}
3230
3231static int
3232jme_resume(struct device *dev)
3233{
3234 struct net_device *netdev = dev_get_drvdata(dev);
3235 struct jme_adapter *jme = netdev_priv(netdev);
3236
3237 if (!netif_running(netdev))
3238 return 0;
3239
3240 jme_clear_pm_disable_wol(jme);
3241 jme_phy_on(jme);
3242 if (test_bit(JME_FLAG_SSET, &jme->flags))
3243 jme_set_link_ksettings(netdev, &jme->old_cmd);
3244 else
3245 jme_reset_phy_processor(jme);
3246 jme_phy_calibration(jme);
3247 jme_phy_setEA(jme);
3248 netif_device_attach(netdev);
3249
3250 atomic_inc(&jme->link_changing);
3251
3252 jme_reset_link(jme);
3253
3254 jme_start_irq(jme);
3255
3256 return 0;
3257}
3258
3259static SIMPLE_DEV_PM_OPS(jme_pm_ops, jme_suspend, jme_resume);
3260#define JME_PM_OPS (&jme_pm_ops)
3261
3262#else
3263
3264#define JME_PM_OPS NULL
3265#endif
3266
3267static const struct pci_device_id jme_pci_tbl[] = {
3268 { PCI_VDEVICE(JMICRON, PCI_DEVICE_ID_JMICRON_JMC250) },
3269 { PCI_VDEVICE(JMICRON, PCI_DEVICE_ID_JMICRON_JMC260) },
3270 { }
3271};
3272
3273static struct pci_driver jme_driver = {
3274 .name = DRV_NAME,
3275 .id_table = jme_pci_tbl,
3276 .probe = jme_init_one,
3277 .remove = jme_remove_one,
3278 .shutdown = jme_shutdown,
3279 .driver.pm = JME_PM_OPS,
3280};
3281
3282static int __init
3283jme_init_module(void)
3284{
3285 pr_info("JMicron JMC2XX ethernet driver version %s\n", DRV_VERSION);
3286 return pci_register_driver(&jme_driver);
3287}
3288
3289static void __exit
3290jme_cleanup_module(void)
3291{
3292 pci_unregister_driver(&jme_driver);
3293}
3294
3295module_init(jme_init_module);
3296module_exit(jme_cleanup_module);
3297
3298MODULE_AUTHOR("Guo-Fu Tseng <cooldavid@cooldavid.org>");
3299MODULE_DESCRIPTION("JMicron JMC2x0 PCI Express Ethernet driver");
3300MODULE_LICENSE("GPL");
3301MODULE_VERSION(DRV_VERSION);
3302MODULE_DEVICE_TABLE(pci, jme_pci_tbl);