b.liu | e958203 | 2025-04-17 19:18:16 +0800 | [diff] [blame^] | 1 | // SPDX-License-Identifier: GPL-2.0 |
| 2 | /* |
| 3 | * Driver for Aquantia PHY |
| 4 | * |
| 5 | * Author: Shaohui Xie <Shaohui.Xie@freescale.com> |
| 6 | * |
| 7 | * Copyright 2015 Freescale Semiconductor, Inc. |
| 8 | */ |
| 9 | |
| 10 | #include <linux/kernel.h> |
| 11 | #include <linux/module.h> |
| 12 | #include <linux/delay.h> |
| 13 | #include <linux/bitfield.h> |
| 14 | #include <linux/phy.h> |
| 15 | |
| 16 | #include "aquantia.h" |
| 17 | |
| 18 | #define PHY_ID_AQ1202 0x03a1b445 |
| 19 | #define PHY_ID_AQ2104 0x03a1b460 |
| 20 | #define PHY_ID_AQR105 0x03a1b4a2 |
| 21 | #define PHY_ID_AQR106 0x03a1b4d0 |
| 22 | #define PHY_ID_AQR107 0x03a1b4e0 |
| 23 | #define PHY_ID_AQCS109 0x03a1b5c2 |
| 24 | #define PHY_ID_AQR405 0x03a1b4b0 |
| 25 | |
| 26 | #define MDIO_PHYXS_VEND_IF_STATUS 0xe812 |
| 27 | #define MDIO_PHYXS_VEND_IF_STATUS_TYPE_MASK GENMASK(7, 3) |
| 28 | #define MDIO_PHYXS_VEND_IF_STATUS_TYPE_KR 0 |
| 29 | #define MDIO_PHYXS_VEND_IF_STATUS_TYPE_XFI 2 |
| 30 | #define MDIO_PHYXS_VEND_IF_STATUS_TYPE_USXGMII 3 |
| 31 | #define MDIO_PHYXS_VEND_IF_STATUS_TYPE_SGMII 6 |
| 32 | #define MDIO_PHYXS_VEND_IF_STATUS_TYPE_OCSGMII 10 |
| 33 | |
| 34 | #define MDIO_AN_VEND_PROV 0xc400 |
| 35 | #define MDIO_AN_VEND_PROV_1000BASET_FULL BIT(15) |
| 36 | #define MDIO_AN_VEND_PROV_1000BASET_HALF BIT(14) |
| 37 | #define MDIO_AN_VEND_PROV_5000BASET_FULL BIT(11) |
| 38 | #define MDIO_AN_VEND_PROV_2500BASET_FULL BIT(10) |
| 39 | #define MDIO_AN_VEND_PROV_DOWNSHIFT_EN BIT(4) |
| 40 | #define MDIO_AN_VEND_PROV_DOWNSHIFT_MASK GENMASK(3, 0) |
| 41 | #define MDIO_AN_VEND_PROV_DOWNSHIFT_DFLT 4 |
| 42 | |
| 43 | #define MDIO_AN_TX_VEND_STATUS1 0xc800 |
| 44 | #define MDIO_AN_TX_VEND_STATUS1_RATE_MASK GENMASK(3, 1) |
| 45 | #define MDIO_AN_TX_VEND_STATUS1_10BASET 0 |
| 46 | #define MDIO_AN_TX_VEND_STATUS1_100BASETX 1 |
| 47 | #define MDIO_AN_TX_VEND_STATUS1_1000BASET 2 |
| 48 | #define MDIO_AN_TX_VEND_STATUS1_10GBASET 3 |
| 49 | #define MDIO_AN_TX_VEND_STATUS1_2500BASET 4 |
| 50 | #define MDIO_AN_TX_VEND_STATUS1_5000BASET 5 |
| 51 | #define MDIO_AN_TX_VEND_STATUS1_FULL_DUPLEX BIT(0) |
| 52 | |
| 53 | #define MDIO_AN_TX_VEND_INT_STATUS1 0xcc00 |
| 54 | #define MDIO_AN_TX_VEND_INT_STATUS1_DOWNSHIFT BIT(1) |
| 55 | |
| 56 | #define MDIO_AN_TX_VEND_INT_STATUS2 0xcc01 |
| 57 | |
| 58 | #define MDIO_AN_TX_VEND_INT_MASK2 0xd401 |
| 59 | #define MDIO_AN_TX_VEND_INT_MASK2_LINK BIT(0) |
| 60 | |
| 61 | #define MDIO_AN_RX_LP_STAT1 0xe820 |
| 62 | #define MDIO_AN_RX_LP_STAT1_1000BASET_FULL BIT(15) |
| 63 | #define MDIO_AN_RX_LP_STAT1_1000BASET_HALF BIT(14) |
| 64 | #define MDIO_AN_RX_LP_STAT1_SHORT_REACH BIT(13) |
| 65 | #define MDIO_AN_RX_LP_STAT1_AQRATE_DOWNSHIFT BIT(12) |
| 66 | #define MDIO_AN_RX_LP_STAT1_AQ_PHY BIT(2) |
| 67 | |
| 68 | #define MDIO_AN_RX_LP_STAT4 0xe823 |
| 69 | #define MDIO_AN_RX_LP_STAT4_FW_MAJOR GENMASK(15, 8) |
| 70 | #define MDIO_AN_RX_LP_STAT4_FW_MINOR GENMASK(7, 0) |
| 71 | |
| 72 | #define MDIO_AN_RX_VEND_STAT3 0xe832 |
| 73 | #define MDIO_AN_RX_VEND_STAT3_AFR BIT(0) |
| 74 | |
| 75 | /* MDIO_MMD_C22EXT */ |
| 76 | #define MDIO_C22EXT_STAT_SGMII_RX_GOOD_FRAMES 0xd292 |
| 77 | #define MDIO_C22EXT_STAT_SGMII_RX_BAD_FRAMES 0xd294 |
| 78 | #define MDIO_C22EXT_STAT_SGMII_RX_FALSE_CARRIER 0xd297 |
| 79 | #define MDIO_C22EXT_STAT_SGMII_TX_GOOD_FRAMES 0xd313 |
| 80 | #define MDIO_C22EXT_STAT_SGMII_TX_BAD_FRAMES 0xd315 |
| 81 | #define MDIO_C22EXT_STAT_SGMII_TX_FALSE_CARRIER 0xd317 |
| 82 | #define MDIO_C22EXT_STAT_SGMII_TX_COLLISIONS 0xd318 |
| 83 | #define MDIO_C22EXT_STAT_SGMII_TX_LINE_COLLISIONS 0xd319 |
| 84 | #define MDIO_C22EXT_STAT_SGMII_TX_FRAME_ALIGN_ERR 0xd31a |
| 85 | #define MDIO_C22EXT_STAT_SGMII_TX_RUNT_FRAMES 0xd31b |
| 86 | |
| 87 | /* Vendor specific 1, MDIO_MMD_VEND1 */ |
| 88 | #define VEND1_GLOBAL_FW_ID 0x0020 |
| 89 | #define VEND1_GLOBAL_FW_ID_MAJOR GENMASK(15, 8) |
| 90 | #define VEND1_GLOBAL_FW_ID_MINOR GENMASK(7, 0) |
| 91 | |
| 92 | #define VEND1_GLOBAL_RSVD_STAT1 0xc885 |
| 93 | #define VEND1_GLOBAL_RSVD_STAT1_FW_BUILD_ID GENMASK(7, 4) |
| 94 | #define VEND1_GLOBAL_RSVD_STAT1_PROV_ID GENMASK(3, 0) |
| 95 | |
| 96 | #define VEND1_GLOBAL_RSVD_STAT9 0xc88d |
| 97 | #define VEND1_GLOBAL_RSVD_STAT9_MODE GENMASK(7, 0) |
| 98 | #define VEND1_GLOBAL_RSVD_STAT9_1000BT2 0x23 |
| 99 | |
| 100 | #define VEND1_GLOBAL_INT_STD_STATUS 0xfc00 |
| 101 | #define VEND1_GLOBAL_INT_VEND_STATUS 0xfc01 |
| 102 | |
| 103 | #define VEND1_GLOBAL_INT_STD_MASK 0xff00 |
| 104 | #define VEND1_GLOBAL_INT_STD_MASK_PMA1 BIT(15) |
| 105 | #define VEND1_GLOBAL_INT_STD_MASK_PMA2 BIT(14) |
| 106 | #define VEND1_GLOBAL_INT_STD_MASK_PCS1 BIT(13) |
| 107 | #define VEND1_GLOBAL_INT_STD_MASK_PCS2 BIT(12) |
| 108 | #define VEND1_GLOBAL_INT_STD_MASK_PCS3 BIT(11) |
| 109 | #define VEND1_GLOBAL_INT_STD_MASK_PHY_XS1 BIT(10) |
| 110 | #define VEND1_GLOBAL_INT_STD_MASK_PHY_XS2 BIT(9) |
| 111 | #define VEND1_GLOBAL_INT_STD_MASK_AN1 BIT(8) |
| 112 | #define VEND1_GLOBAL_INT_STD_MASK_AN2 BIT(7) |
| 113 | #define VEND1_GLOBAL_INT_STD_MASK_GBE BIT(6) |
| 114 | #define VEND1_GLOBAL_INT_STD_MASK_ALL BIT(0) |
| 115 | |
| 116 | #define VEND1_GLOBAL_INT_VEND_MASK 0xff01 |
| 117 | #define VEND1_GLOBAL_INT_VEND_MASK_PMA BIT(15) |
| 118 | #define VEND1_GLOBAL_INT_VEND_MASK_PCS BIT(14) |
| 119 | #define VEND1_GLOBAL_INT_VEND_MASK_PHY_XS BIT(13) |
| 120 | #define VEND1_GLOBAL_INT_VEND_MASK_AN BIT(12) |
| 121 | #define VEND1_GLOBAL_INT_VEND_MASK_GBE BIT(11) |
| 122 | #define VEND1_GLOBAL_INT_VEND_MASK_GLOBAL1 BIT(2) |
| 123 | #define VEND1_GLOBAL_INT_VEND_MASK_GLOBAL2 BIT(1) |
| 124 | #define VEND1_GLOBAL_INT_VEND_MASK_GLOBAL3 BIT(0) |
| 125 | |
| 126 | struct aqr107_hw_stat { |
| 127 | const char *name; |
| 128 | int reg; |
| 129 | int size; |
| 130 | }; |
| 131 | |
| 132 | #define SGMII_STAT(n, r, s) { n, MDIO_C22EXT_STAT_SGMII_ ## r, s } |
| 133 | static const struct aqr107_hw_stat aqr107_hw_stats[] = { |
| 134 | SGMII_STAT("sgmii_rx_good_frames", RX_GOOD_FRAMES, 26), |
| 135 | SGMII_STAT("sgmii_rx_bad_frames", RX_BAD_FRAMES, 26), |
| 136 | SGMII_STAT("sgmii_rx_false_carrier_events", RX_FALSE_CARRIER, 8), |
| 137 | SGMII_STAT("sgmii_tx_good_frames", TX_GOOD_FRAMES, 26), |
| 138 | SGMII_STAT("sgmii_tx_bad_frames", TX_BAD_FRAMES, 26), |
| 139 | SGMII_STAT("sgmii_tx_false_carrier_events", TX_FALSE_CARRIER, 8), |
| 140 | SGMII_STAT("sgmii_tx_collisions", TX_COLLISIONS, 8), |
| 141 | SGMII_STAT("sgmii_tx_line_collisions", TX_LINE_COLLISIONS, 8), |
| 142 | SGMII_STAT("sgmii_tx_frame_alignment_err", TX_FRAME_ALIGN_ERR, 16), |
| 143 | SGMII_STAT("sgmii_tx_runt_frames", TX_RUNT_FRAMES, 22), |
| 144 | }; |
| 145 | #define AQR107_SGMII_STAT_SZ ARRAY_SIZE(aqr107_hw_stats) |
| 146 | |
| 147 | struct aqr107_priv { |
| 148 | u64 sgmii_stats[AQR107_SGMII_STAT_SZ]; |
| 149 | }; |
| 150 | |
| 151 | static int aqr107_get_sset_count(struct phy_device *phydev) |
| 152 | { |
| 153 | return AQR107_SGMII_STAT_SZ; |
| 154 | } |
| 155 | |
| 156 | static void aqr107_get_strings(struct phy_device *phydev, u8 *data) |
| 157 | { |
| 158 | int i; |
| 159 | |
| 160 | for (i = 0; i < AQR107_SGMII_STAT_SZ; i++) |
| 161 | strscpy(data + i * ETH_GSTRING_LEN, aqr107_hw_stats[i].name, |
| 162 | ETH_GSTRING_LEN); |
| 163 | } |
| 164 | |
| 165 | static u64 aqr107_get_stat(struct phy_device *phydev, int index) |
| 166 | { |
| 167 | const struct aqr107_hw_stat *stat = aqr107_hw_stats + index; |
| 168 | int len_l = min(stat->size, 16); |
| 169 | int len_h = stat->size - len_l; |
| 170 | u64 ret; |
| 171 | int val; |
| 172 | |
| 173 | val = phy_read_mmd(phydev, MDIO_MMD_C22EXT, stat->reg); |
| 174 | if (val < 0) |
| 175 | return U64_MAX; |
| 176 | |
| 177 | ret = val & GENMASK(len_l - 1, 0); |
| 178 | if (len_h) { |
| 179 | val = phy_read_mmd(phydev, MDIO_MMD_C22EXT, stat->reg + 1); |
| 180 | if (val < 0) |
| 181 | return U64_MAX; |
| 182 | |
| 183 | ret += (val & GENMASK(len_h - 1, 0)) << 16; |
| 184 | } |
| 185 | |
| 186 | return ret; |
| 187 | } |
| 188 | |
| 189 | static void aqr107_get_stats(struct phy_device *phydev, |
| 190 | struct ethtool_stats *stats, u64 *data) |
| 191 | { |
| 192 | struct aqr107_priv *priv = phydev->priv; |
| 193 | u64 val; |
| 194 | int i; |
| 195 | |
| 196 | for (i = 0; i < AQR107_SGMII_STAT_SZ; i++) { |
| 197 | val = aqr107_get_stat(phydev, i); |
| 198 | if (val == U64_MAX) |
| 199 | phydev_err(phydev, "Reading HW Statistics failed for %s\n", |
| 200 | aqr107_hw_stats[i].name); |
| 201 | else |
| 202 | priv->sgmii_stats[i] += val; |
| 203 | |
| 204 | data[i] = priv->sgmii_stats[i]; |
| 205 | } |
| 206 | } |
| 207 | |
| 208 | static int aqr_config_aneg(struct phy_device *phydev) |
| 209 | { |
| 210 | bool changed = false; |
| 211 | u16 reg; |
| 212 | int ret; |
| 213 | |
| 214 | if (phydev->autoneg == AUTONEG_DISABLE) |
| 215 | return genphy_c45_pma_setup_forced(phydev); |
| 216 | |
| 217 | ret = genphy_c45_an_config_aneg(phydev); |
| 218 | if (ret < 0) |
| 219 | return ret; |
| 220 | if (ret > 0) |
| 221 | changed = true; |
| 222 | |
| 223 | /* Clause 45 has no standardized support for 1000BaseT, therefore |
| 224 | * use vendor registers for this mode. |
| 225 | */ |
| 226 | reg = 0; |
| 227 | if (linkmode_test_bit(ETHTOOL_LINK_MODE_1000baseT_Full_BIT, |
| 228 | phydev->advertising)) |
| 229 | reg |= MDIO_AN_VEND_PROV_1000BASET_FULL; |
| 230 | |
| 231 | if (linkmode_test_bit(ETHTOOL_LINK_MODE_1000baseT_Half_BIT, |
| 232 | phydev->advertising)) |
| 233 | reg |= MDIO_AN_VEND_PROV_1000BASET_HALF; |
| 234 | |
| 235 | /* Handle the case when the 2.5G and 5G speeds are not advertised */ |
| 236 | if (linkmode_test_bit(ETHTOOL_LINK_MODE_2500baseT_Full_BIT, |
| 237 | phydev->advertising)) |
| 238 | reg |= MDIO_AN_VEND_PROV_2500BASET_FULL; |
| 239 | |
| 240 | if (linkmode_test_bit(ETHTOOL_LINK_MODE_5000baseT_Full_BIT, |
| 241 | phydev->advertising)) |
| 242 | reg |= MDIO_AN_VEND_PROV_5000BASET_FULL; |
| 243 | |
| 244 | ret = phy_modify_mmd_changed(phydev, MDIO_MMD_AN, MDIO_AN_VEND_PROV, |
| 245 | MDIO_AN_VEND_PROV_1000BASET_HALF | |
| 246 | MDIO_AN_VEND_PROV_1000BASET_FULL | |
| 247 | MDIO_AN_VEND_PROV_2500BASET_FULL | |
| 248 | MDIO_AN_VEND_PROV_5000BASET_FULL, reg); |
| 249 | if (ret < 0) |
| 250 | return ret; |
| 251 | if (ret > 0) |
| 252 | changed = true; |
| 253 | |
| 254 | return genphy_c45_check_and_restart_aneg(phydev, changed); |
| 255 | } |
| 256 | |
| 257 | static int aqr_config_intr(struct phy_device *phydev) |
| 258 | { |
| 259 | bool en = phydev->interrupts == PHY_INTERRUPT_ENABLED; |
| 260 | int err; |
| 261 | |
| 262 | err = phy_write_mmd(phydev, MDIO_MMD_AN, MDIO_AN_TX_VEND_INT_MASK2, |
| 263 | en ? MDIO_AN_TX_VEND_INT_MASK2_LINK : 0); |
| 264 | if (err < 0) |
| 265 | return err; |
| 266 | |
| 267 | err = phy_write_mmd(phydev, MDIO_MMD_VEND1, VEND1_GLOBAL_INT_STD_MASK, |
| 268 | en ? VEND1_GLOBAL_INT_STD_MASK_ALL : 0); |
| 269 | if (err < 0) |
| 270 | return err; |
| 271 | |
| 272 | return phy_write_mmd(phydev, MDIO_MMD_VEND1, VEND1_GLOBAL_INT_VEND_MASK, |
| 273 | en ? VEND1_GLOBAL_INT_VEND_MASK_GLOBAL3 | |
| 274 | VEND1_GLOBAL_INT_VEND_MASK_AN : 0); |
| 275 | } |
| 276 | |
| 277 | static int aqr_ack_interrupt(struct phy_device *phydev) |
| 278 | { |
| 279 | int reg; |
| 280 | |
| 281 | reg = phy_read_mmd(phydev, MDIO_MMD_AN, |
| 282 | MDIO_AN_TX_VEND_INT_STATUS2); |
| 283 | return (reg < 0) ? reg : 0; |
| 284 | } |
| 285 | |
| 286 | static int aqr_read_status(struct phy_device *phydev) |
| 287 | { |
| 288 | int val; |
| 289 | |
| 290 | if (phydev->autoneg == AUTONEG_ENABLE) { |
| 291 | val = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_RX_LP_STAT1); |
| 292 | if (val < 0) |
| 293 | return val; |
| 294 | |
| 295 | linkmode_mod_bit(ETHTOOL_LINK_MODE_1000baseT_Full_BIT, |
| 296 | phydev->lp_advertising, |
| 297 | val & MDIO_AN_RX_LP_STAT1_1000BASET_FULL); |
| 298 | linkmode_mod_bit(ETHTOOL_LINK_MODE_1000baseT_Half_BIT, |
| 299 | phydev->lp_advertising, |
| 300 | val & MDIO_AN_RX_LP_STAT1_1000BASET_HALF); |
| 301 | } |
| 302 | |
| 303 | return genphy_c45_read_status(phydev); |
| 304 | } |
| 305 | |
| 306 | static int aqr107_read_downshift_event(struct phy_device *phydev) |
| 307 | { |
| 308 | int val; |
| 309 | |
| 310 | val = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_TX_VEND_INT_STATUS1); |
| 311 | if (val < 0) |
| 312 | return val; |
| 313 | |
| 314 | return !!(val & MDIO_AN_TX_VEND_INT_STATUS1_DOWNSHIFT); |
| 315 | } |
| 316 | |
| 317 | static int aqr107_read_rate(struct phy_device *phydev) |
| 318 | { |
| 319 | int val; |
| 320 | |
| 321 | val = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_TX_VEND_STATUS1); |
| 322 | if (val < 0) |
| 323 | return val; |
| 324 | |
| 325 | switch (FIELD_GET(MDIO_AN_TX_VEND_STATUS1_RATE_MASK, val)) { |
| 326 | case MDIO_AN_TX_VEND_STATUS1_10BASET: |
| 327 | phydev->speed = SPEED_10; |
| 328 | break; |
| 329 | case MDIO_AN_TX_VEND_STATUS1_100BASETX: |
| 330 | phydev->speed = SPEED_100; |
| 331 | break; |
| 332 | case MDIO_AN_TX_VEND_STATUS1_1000BASET: |
| 333 | phydev->speed = SPEED_1000; |
| 334 | break; |
| 335 | case MDIO_AN_TX_VEND_STATUS1_2500BASET: |
| 336 | phydev->speed = SPEED_2500; |
| 337 | break; |
| 338 | case MDIO_AN_TX_VEND_STATUS1_5000BASET: |
| 339 | phydev->speed = SPEED_5000; |
| 340 | break; |
| 341 | case MDIO_AN_TX_VEND_STATUS1_10GBASET: |
| 342 | phydev->speed = SPEED_10000; |
| 343 | break; |
| 344 | default: |
| 345 | phydev->speed = SPEED_UNKNOWN; |
| 346 | break; |
| 347 | } |
| 348 | |
| 349 | if (val & MDIO_AN_TX_VEND_STATUS1_FULL_DUPLEX) |
| 350 | phydev->duplex = DUPLEX_FULL; |
| 351 | else |
| 352 | phydev->duplex = DUPLEX_HALF; |
| 353 | |
| 354 | return 0; |
| 355 | } |
| 356 | |
| 357 | static int aqr107_read_status(struct phy_device *phydev) |
| 358 | { |
| 359 | int val, ret; |
| 360 | |
| 361 | ret = aqr_read_status(phydev); |
| 362 | if (ret) |
| 363 | return ret; |
| 364 | |
| 365 | if (!phydev->link || phydev->autoneg == AUTONEG_DISABLE) |
| 366 | return 0; |
| 367 | |
| 368 | val = phy_read_mmd(phydev, MDIO_MMD_PHYXS, MDIO_PHYXS_VEND_IF_STATUS); |
| 369 | if (val < 0) |
| 370 | return val; |
| 371 | |
| 372 | switch (FIELD_GET(MDIO_PHYXS_VEND_IF_STATUS_TYPE_MASK, val)) { |
| 373 | case MDIO_PHYXS_VEND_IF_STATUS_TYPE_KR: |
| 374 | case MDIO_PHYXS_VEND_IF_STATUS_TYPE_XFI: |
| 375 | phydev->interface = PHY_INTERFACE_MODE_10GKR; |
| 376 | break; |
| 377 | case MDIO_PHYXS_VEND_IF_STATUS_TYPE_USXGMII: |
| 378 | phydev->interface = PHY_INTERFACE_MODE_USXGMII; |
| 379 | break; |
| 380 | case MDIO_PHYXS_VEND_IF_STATUS_TYPE_SGMII: |
| 381 | phydev->interface = PHY_INTERFACE_MODE_SGMII; |
| 382 | break; |
| 383 | case MDIO_PHYXS_VEND_IF_STATUS_TYPE_OCSGMII: |
| 384 | phydev->interface = PHY_INTERFACE_MODE_2500BASEX; |
| 385 | break; |
| 386 | default: |
| 387 | phydev->interface = PHY_INTERFACE_MODE_NA; |
| 388 | break; |
| 389 | } |
| 390 | |
| 391 | val = aqr107_read_downshift_event(phydev); |
| 392 | if (val <= 0) |
| 393 | return val; |
| 394 | |
| 395 | phydev_warn(phydev, "Downshift occurred! Cabling may be defective.\n"); |
| 396 | |
| 397 | /* Read downshifted rate from vendor register */ |
| 398 | return aqr107_read_rate(phydev); |
| 399 | } |
| 400 | |
| 401 | static int aqr107_get_downshift(struct phy_device *phydev, u8 *data) |
| 402 | { |
| 403 | int val, cnt, enable; |
| 404 | |
| 405 | val = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_VEND_PROV); |
| 406 | if (val < 0) |
| 407 | return val; |
| 408 | |
| 409 | enable = FIELD_GET(MDIO_AN_VEND_PROV_DOWNSHIFT_EN, val); |
| 410 | cnt = FIELD_GET(MDIO_AN_VEND_PROV_DOWNSHIFT_MASK, val); |
| 411 | |
| 412 | *data = enable && cnt ? cnt : DOWNSHIFT_DEV_DISABLE; |
| 413 | |
| 414 | return 0; |
| 415 | } |
| 416 | |
| 417 | static int aqr107_set_downshift(struct phy_device *phydev, u8 cnt) |
| 418 | { |
| 419 | int val = 0; |
| 420 | |
| 421 | if (!FIELD_FIT(MDIO_AN_VEND_PROV_DOWNSHIFT_MASK, cnt)) |
| 422 | return -E2BIG; |
| 423 | |
| 424 | if (cnt != DOWNSHIFT_DEV_DISABLE) { |
| 425 | val = MDIO_AN_VEND_PROV_DOWNSHIFT_EN; |
| 426 | val |= FIELD_PREP(MDIO_AN_VEND_PROV_DOWNSHIFT_MASK, cnt); |
| 427 | } |
| 428 | |
| 429 | return phy_modify_mmd(phydev, MDIO_MMD_AN, MDIO_AN_VEND_PROV, |
| 430 | MDIO_AN_VEND_PROV_DOWNSHIFT_EN | |
| 431 | MDIO_AN_VEND_PROV_DOWNSHIFT_MASK, val); |
| 432 | } |
| 433 | |
| 434 | static int aqr107_get_tunable(struct phy_device *phydev, |
| 435 | struct ethtool_tunable *tuna, void *data) |
| 436 | { |
| 437 | switch (tuna->id) { |
| 438 | case ETHTOOL_PHY_DOWNSHIFT: |
| 439 | return aqr107_get_downshift(phydev, data); |
| 440 | default: |
| 441 | return -EOPNOTSUPP; |
| 442 | } |
| 443 | } |
| 444 | |
| 445 | static int aqr107_set_tunable(struct phy_device *phydev, |
| 446 | struct ethtool_tunable *tuna, const void *data) |
| 447 | { |
| 448 | switch (tuna->id) { |
| 449 | case ETHTOOL_PHY_DOWNSHIFT: |
| 450 | return aqr107_set_downshift(phydev, *(const u8 *)data); |
| 451 | default: |
| 452 | return -EOPNOTSUPP; |
| 453 | } |
| 454 | } |
| 455 | |
| 456 | /* If we configure settings whilst firmware is still initializing the chip, |
| 457 | * then these settings may be overwritten. Therefore make sure chip |
| 458 | * initialization has completed. Use presence of the firmware ID as |
| 459 | * indicator for initialization having completed. |
| 460 | * The chip also provides a "reset completed" bit, but it's cleared after |
| 461 | * read. Therefore function would time out if called again. |
| 462 | */ |
| 463 | static int aqr107_wait_reset_complete(struct phy_device *phydev) |
| 464 | { |
| 465 | int val, retries = 100; |
| 466 | |
| 467 | do { |
| 468 | val = phy_read_mmd(phydev, MDIO_MMD_VEND1, VEND1_GLOBAL_FW_ID); |
| 469 | if (val < 0) |
| 470 | return val; |
| 471 | msleep(20); |
| 472 | } while (!val && --retries); |
| 473 | |
| 474 | return val ? 0 : -ETIMEDOUT; |
| 475 | } |
| 476 | |
| 477 | static void aqr107_chip_info(struct phy_device *phydev) |
| 478 | { |
| 479 | u8 fw_major, fw_minor, build_id, prov_id; |
| 480 | int val; |
| 481 | |
| 482 | val = phy_read_mmd(phydev, MDIO_MMD_VEND1, VEND1_GLOBAL_FW_ID); |
| 483 | if (val < 0) |
| 484 | return; |
| 485 | |
| 486 | fw_major = FIELD_GET(VEND1_GLOBAL_FW_ID_MAJOR, val); |
| 487 | fw_minor = FIELD_GET(VEND1_GLOBAL_FW_ID_MINOR, val); |
| 488 | |
| 489 | val = phy_read_mmd(phydev, MDIO_MMD_VEND1, VEND1_GLOBAL_RSVD_STAT1); |
| 490 | if (val < 0) |
| 491 | return; |
| 492 | |
| 493 | build_id = FIELD_GET(VEND1_GLOBAL_RSVD_STAT1_FW_BUILD_ID, val); |
| 494 | prov_id = FIELD_GET(VEND1_GLOBAL_RSVD_STAT1_PROV_ID, val); |
| 495 | |
| 496 | phydev_dbg(phydev, "FW %u.%u, Build %u, Provisioning %u\n", |
| 497 | fw_major, fw_minor, build_id, prov_id); |
| 498 | } |
| 499 | |
| 500 | static int aqr107_config_init(struct phy_device *phydev) |
| 501 | { |
| 502 | int ret; |
| 503 | |
| 504 | /* Check that the PHY interface type is compatible */ |
| 505 | if (phydev->interface != PHY_INTERFACE_MODE_SGMII && |
| 506 | phydev->interface != PHY_INTERFACE_MODE_2500BASEX && |
| 507 | phydev->interface != PHY_INTERFACE_MODE_XGMII && |
| 508 | phydev->interface != PHY_INTERFACE_MODE_USXGMII && |
| 509 | phydev->interface != PHY_INTERFACE_MODE_10GKR) |
| 510 | return -ENODEV; |
| 511 | |
| 512 | WARN(phydev->interface == PHY_INTERFACE_MODE_XGMII, |
| 513 | "Your devicetree is out of date, please update it. The AQR107 family doesn't support XGMII, maybe you mean USXGMII.\n"); |
| 514 | |
| 515 | ret = aqr107_wait_reset_complete(phydev); |
| 516 | if (!ret) |
| 517 | aqr107_chip_info(phydev); |
| 518 | |
| 519 | /* ensure that a latched downshift event is cleared */ |
| 520 | aqr107_read_downshift_event(phydev); |
| 521 | |
| 522 | return aqr107_set_downshift(phydev, MDIO_AN_VEND_PROV_DOWNSHIFT_DFLT); |
| 523 | } |
| 524 | |
| 525 | static int aqcs109_config_init(struct phy_device *phydev) |
| 526 | { |
| 527 | int ret; |
| 528 | |
| 529 | /* Check that the PHY interface type is compatible */ |
| 530 | if (phydev->interface != PHY_INTERFACE_MODE_SGMII && |
| 531 | phydev->interface != PHY_INTERFACE_MODE_2500BASEX) |
| 532 | return -ENODEV; |
| 533 | |
| 534 | ret = aqr107_wait_reset_complete(phydev); |
| 535 | if (!ret) |
| 536 | aqr107_chip_info(phydev); |
| 537 | |
| 538 | /* AQCS109 belongs to a chip family partially supporting 10G and 5G. |
| 539 | * PMA speed ability bits are the same for all members of the family, |
| 540 | * AQCS109 however supports speeds up to 2.5G only. |
| 541 | */ |
| 542 | ret = phy_set_max_speed(phydev, SPEED_2500); |
| 543 | if (ret) |
| 544 | return ret; |
| 545 | |
| 546 | /* ensure that a latched downshift event is cleared */ |
| 547 | aqr107_read_downshift_event(phydev); |
| 548 | |
| 549 | return aqr107_set_downshift(phydev, MDIO_AN_VEND_PROV_DOWNSHIFT_DFLT); |
| 550 | } |
| 551 | |
| 552 | static void aqr107_link_change_notify(struct phy_device *phydev) |
| 553 | { |
| 554 | u8 fw_major, fw_minor; |
| 555 | bool downshift, short_reach, afr; |
| 556 | int mode, val; |
| 557 | |
| 558 | if (phydev->state != PHY_RUNNING || phydev->autoneg == AUTONEG_DISABLE) |
| 559 | return; |
| 560 | |
| 561 | val = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_RX_LP_STAT1); |
| 562 | /* call failed or link partner is no Aquantia PHY */ |
| 563 | if (val < 0 || !(val & MDIO_AN_RX_LP_STAT1_AQ_PHY)) |
| 564 | return; |
| 565 | |
| 566 | short_reach = val & MDIO_AN_RX_LP_STAT1_SHORT_REACH; |
| 567 | downshift = val & MDIO_AN_RX_LP_STAT1_AQRATE_DOWNSHIFT; |
| 568 | |
| 569 | val = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_RX_LP_STAT4); |
| 570 | if (val < 0) |
| 571 | return; |
| 572 | |
| 573 | fw_major = FIELD_GET(MDIO_AN_RX_LP_STAT4_FW_MAJOR, val); |
| 574 | fw_minor = FIELD_GET(MDIO_AN_RX_LP_STAT4_FW_MINOR, val); |
| 575 | |
| 576 | val = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_RX_VEND_STAT3); |
| 577 | if (val < 0) |
| 578 | return; |
| 579 | |
| 580 | afr = val & MDIO_AN_RX_VEND_STAT3_AFR; |
| 581 | |
| 582 | phydev_dbg(phydev, "Link partner is Aquantia PHY, FW %u.%u%s%s%s\n", |
| 583 | fw_major, fw_minor, |
| 584 | short_reach ? ", short reach mode" : "", |
| 585 | downshift ? ", fast-retrain downshift advertised" : "", |
| 586 | afr ? ", fast reframe advertised" : ""); |
| 587 | |
| 588 | val = phy_read_mmd(phydev, MDIO_MMD_VEND1, VEND1_GLOBAL_RSVD_STAT9); |
| 589 | if (val < 0) |
| 590 | return; |
| 591 | |
| 592 | mode = FIELD_GET(VEND1_GLOBAL_RSVD_STAT9_MODE, val); |
| 593 | if (mode == VEND1_GLOBAL_RSVD_STAT9_1000BT2) |
| 594 | phydev_info(phydev, "Aquantia 1000Base-T2 mode active\n"); |
| 595 | } |
| 596 | |
| 597 | static int aqr107_suspend(struct phy_device *phydev) |
| 598 | { |
| 599 | return phy_set_bits_mmd(phydev, MDIO_MMD_VEND1, MDIO_CTRL1, |
| 600 | MDIO_CTRL1_LPOWER); |
| 601 | } |
| 602 | |
| 603 | static int aqr107_resume(struct phy_device *phydev) |
| 604 | { |
| 605 | return phy_clear_bits_mmd(phydev, MDIO_MMD_VEND1, MDIO_CTRL1, |
| 606 | MDIO_CTRL1_LPOWER); |
| 607 | } |
| 608 | |
| 609 | static int aqr107_probe(struct phy_device *phydev) |
| 610 | { |
| 611 | phydev->priv = devm_kzalloc(&phydev->mdio.dev, |
| 612 | sizeof(struct aqr107_priv), GFP_KERNEL); |
| 613 | if (!phydev->priv) |
| 614 | return -ENOMEM; |
| 615 | |
| 616 | return aqr_hwmon_probe(phydev); |
| 617 | } |
| 618 | |
| 619 | static struct phy_driver aqr_driver[] = { |
| 620 | { |
| 621 | PHY_ID_MATCH_MODEL(PHY_ID_AQ1202), |
| 622 | .name = "Aquantia AQ1202", |
| 623 | .config_aneg = aqr_config_aneg, |
| 624 | .config_intr = aqr_config_intr, |
| 625 | .ack_interrupt = aqr_ack_interrupt, |
| 626 | .read_status = aqr_read_status, |
| 627 | }, |
| 628 | { |
| 629 | PHY_ID_MATCH_MODEL(PHY_ID_AQ2104), |
| 630 | .name = "Aquantia AQ2104", |
| 631 | .config_aneg = aqr_config_aneg, |
| 632 | .config_intr = aqr_config_intr, |
| 633 | .ack_interrupt = aqr_ack_interrupt, |
| 634 | .read_status = aqr_read_status, |
| 635 | }, |
| 636 | { |
| 637 | PHY_ID_MATCH_MODEL(PHY_ID_AQR105), |
| 638 | .name = "Aquantia AQR105", |
| 639 | .config_aneg = aqr_config_aneg, |
| 640 | .config_intr = aqr_config_intr, |
| 641 | .ack_interrupt = aqr_ack_interrupt, |
| 642 | .read_status = aqr_read_status, |
| 643 | .suspend = aqr107_suspend, |
| 644 | .resume = aqr107_resume, |
| 645 | }, |
| 646 | { |
| 647 | PHY_ID_MATCH_MODEL(PHY_ID_AQR106), |
| 648 | .name = "Aquantia AQR106", |
| 649 | .config_aneg = aqr_config_aneg, |
| 650 | .config_intr = aqr_config_intr, |
| 651 | .ack_interrupt = aqr_ack_interrupt, |
| 652 | .read_status = aqr_read_status, |
| 653 | }, |
| 654 | { |
| 655 | PHY_ID_MATCH_MODEL(PHY_ID_AQR107), |
| 656 | .name = "Aquantia AQR107", |
| 657 | .probe = aqr107_probe, |
| 658 | .config_init = aqr107_config_init, |
| 659 | .config_aneg = aqr_config_aneg, |
| 660 | .config_intr = aqr_config_intr, |
| 661 | .ack_interrupt = aqr_ack_interrupt, |
| 662 | .read_status = aqr107_read_status, |
| 663 | .get_tunable = aqr107_get_tunable, |
| 664 | .set_tunable = aqr107_set_tunable, |
| 665 | .suspend = aqr107_suspend, |
| 666 | .resume = aqr107_resume, |
| 667 | .get_sset_count = aqr107_get_sset_count, |
| 668 | .get_strings = aqr107_get_strings, |
| 669 | .get_stats = aqr107_get_stats, |
| 670 | .link_change_notify = aqr107_link_change_notify, |
| 671 | }, |
| 672 | { |
| 673 | PHY_ID_MATCH_MODEL(PHY_ID_AQCS109), |
| 674 | .name = "Aquantia AQCS109", |
| 675 | .probe = aqr107_probe, |
| 676 | .config_init = aqcs109_config_init, |
| 677 | .config_aneg = aqr_config_aneg, |
| 678 | .config_intr = aqr_config_intr, |
| 679 | .ack_interrupt = aqr_ack_interrupt, |
| 680 | .read_status = aqr107_read_status, |
| 681 | .get_tunable = aqr107_get_tunable, |
| 682 | .set_tunable = aqr107_set_tunable, |
| 683 | .suspend = aqr107_suspend, |
| 684 | .resume = aqr107_resume, |
| 685 | .get_sset_count = aqr107_get_sset_count, |
| 686 | .get_strings = aqr107_get_strings, |
| 687 | .get_stats = aqr107_get_stats, |
| 688 | .link_change_notify = aqr107_link_change_notify, |
| 689 | }, |
| 690 | { |
| 691 | PHY_ID_MATCH_MODEL(PHY_ID_AQR405), |
| 692 | .name = "Aquantia AQR405", |
| 693 | .config_aneg = aqr_config_aneg, |
| 694 | .config_intr = aqr_config_intr, |
| 695 | .ack_interrupt = aqr_ack_interrupt, |
| 696 | .read_status = aqr_read_status, |
| 697 | }, |
| 698 | }; |
| 699 | |
| 700 | module_phy_driver(aqr_driver); |
| 701 | |
| 702 | static struct mdio_device_id __maybe_unused aqr_tbl[] = { |
| 703 | { PHY_ID_MATCH_MODEL(PHY_ID_AQ1202) }, |
| 704 | { PHY_ID_MATCH_MODEL(PHY_ID_AQ2104) }, |
| 705 | { PHY_ID_MATCH_MODEL(PHY_ID_AQR105) }, |
| 706 | { PHY_ID_MATCH_MODEL(PHY_ID_AQR106) }, |
| 707 | { PHY_ID_MATCH_MODEL(PHY_ID_AQR107) }, |
| 708 | { PHY_ID_MATCH_MODEL(PHY_ID_AQCS109) }, |
| 709 | { PHY_ID_MATCH_MODEL(PHY_ID_AQR405) }, |
| 710 | { } |
| 711 | }; |
| 712 | |
| 713 | MODULE_DEVICE_TABLE(mdio, aqr_tbl); |
| 714 | |
| 715 | MODULE_DESCRIPTION("Aquantia PHY driver"); |
| 716 | MODULE_AUTHOR("Shaohui Xie <Shaohui.Xie@freescale.com>"); |
| 717 | MODULE_LICENSE("GPL v2"); |