b.liu | e958203 | 2025-04-17 19:18:16 +0800 | [diff] [blame^] | 1 | /* SPDX-License-Identifier: ISC */ |
| 2 | /* |
| 3 | * Copyright (c) 2005-2011 Atheros Communications Inc. |
| 4 | * Copyright (c) 2011-2017 Qualcomm Atheros, Inc. |
| 5 | * Copyright (c) 2018 The Linux Foundation. All rights reserved. |
| 6 | */ |
| 7 | |
| 8 | #ifndef _HW_H_ |
| 9 | #define _HW_H_ |
| 10 | |
| 11 | #include "targaddrs.h" |
| 12 | |
| 13 | enum ath10k_bus { |
| 14 | ATH10K_BUS_PCI, |
| 15 | ATH10K_BUS_AHB, |
| 16 | ATH10K_BUS_SDIO, |
| 17 | ATH10K_BUS_USB, |
| 18 | ATH10K_BUS_SNOC, |
| 19 | }; |
| 20 | |
| 21 | #define ATH10K_FW_DIR "ath10k" |
| 22 | |
| 23 | #define QCA988X_2_0_DEVICE_ID_UBNT (0x11ac) |
| 24 | #define QCA988X_2_0_DEVICE_ID (0x003c) |
| 25 | #define QCA6164_2_1_DEVICE_ID (0x0041) |
| 26 | #define QCA6174_2_1_DEVICE_ID (0x003e) |
| 27 | #define QCA6174_3_2_DEVICE_ID (0x0042) |
| 28 | #define QCA99X0_2_0_DEVICE_ID (0x0040) |
| 29 | #define QCA9888_2_0_DEVICE_ID (0x0056) |
| 30 | #define QCA9984_1_0_DEVICE_ID (0x0046) |
| 31 | #define QCA9377_1_0_DEVICE_ID (0x0042) |
| 32 | #define QCA9887_1_0_DEVICE_ID (0x0050) |
| 33 | |
| 34 | /* QCA988X 1.0 definitions (unsupported) */ |
| 35 | #define QCA988X_HW_1_0_CHIP_ID_REV 0x0 |
| 36 | |
| 37 | /* QCA988X 2.0 definitions */ |
| 38 | #define QCA988X_HW_2_0_VERSION 0x4100016c |
| 39 | #define QCA988X_HW_2_0_CHIP_ID_REV 0x2 |
| 40 | #define QCA988X_HW_2_0_FW_DIR ATH10K_FW_DIR "/QCA988X/hw2.0" |
| 41 | #define QCA988X_HW_2_0_BOARD_DATA_FILE "board.bin" |
| 42 | #define QCA988X_HW_2_0_PATCH_LOAD_ADDR 0x1234 |
| 43 | |
| 44 | /* QCA9887 1.0 definitions */ |
| 45 | #define QCA9887_HW_1_0_VERSION 0x4100016d |
| 46 | #define QCA9887_HW_1_0_CHIP_ID_REV 0 |
| 47 | #define QCA9887_HW_1_0_FW_DIR ATH10K_FW_DIR "/QCA9887/hw1.0" |
| 48 | #define QCA9887_HW_1_0_BOARD_DATA_FILE "board.bin" |
| 49 | #define QCA9887_HW_1_0_PATCH_LOAD_ADDR 0x1234 |
| 50 | |
| 51 | /* QCA6174 target BMI version signatures */ |
| 52 | #define QCA6174_HW_1_0_VERSION 0x05000000 |
| 53 | #define QCA6174_HW_1_1_VERSION 0x05000001 |
| 54 | #define QCA6174_HW_1_3_VERSION 0x05000003 |
| 55 | #define QCA6174_HW_2_1_VERSION 0x05010000 |
| 56 | #define QCA6174_HW_3_0_VERSION 0x05020000 |
| 57 | #define QCA6174_HW_3_2_VERSION 0x05030000 |
| 58 | |
| 59 | /* QCA9377 target BMI version signatures */ |
| 60 | #define QCA9377_HW_1_0_DEV_VERSION 0x05020000 |
| 61 | #define QCA9377_HW_1_1_DEV_VERSION 0x05020001 |
| 62 | |
| 63 | enum qca6174_pci_rev { |
| 64 | QCA6174_PCI_REV_1_1 = 0x11, |
| 65 | QCA6174_PCI_REV_1_3 = 0x13, |
| 66 | QCA6174_PCI_REV_2_0 = 0x20, |
| 67 | QCA6174_PCI_REV_3_0 = 0x30, |
| 68 | }; |
| 69 | |
| 70 | enum qca6174_chip_id_rev { |
| 71 | QCA6174_HW_1_0_CHIP_ID_REV = 0, |
| 72 | QCA6174_HW_1_1_CHIP_ID_REV = 1, |
| 73 | QCA6174_HW_1_3_CHIP_ID_REV = 2, |
| 74 | QCA6174_HW_2_1_CHIP_ID_REV = 4, |
| 75 | QCA6174_HW_2_2_CHIP_ID_REV = 5, |
| 76 | QCA6174_HW_3_0_CHIP_ID_REV = 8, |
| 77 | QCA6174_HW_3_1_CHIP_ID_REV = 9, |
| 78 | QCA6174_HW_3_2_CHIP_ID_REV = 10, |
| 79 | }; |
| 80 | |
| 81 | enum qca9377_chip_id_rev { |
| 82 | QCA9377_HW_1_0_CHIP_ID_REV = 0x0, |
| 83 | QCA9377_HW_1_1_CHIP_ID_REV = 0x1, |
| 84 | }; |
| 85 | |
| 86 | #define QCA6174_HW_2_1_FW_DIR ATH10K_FW_DIR "/QCA6174/hw2.1" |
| 87 | #define QCA6174_HW_2_1_BOARD_DATA_FILE "board.bin" |
| 88 | #define QCA6174_HW_2_1_PATCH_LOAD_ADDR 0x1234 |
| 89 | |
| 90 | #define QCA6174_HW_3_0_FW_DIR ATH10K_FW_DIR "/QCA6174/hw3.0" |
| 91 | #define QCA6174_HW_3_0_BOARD_DATA_FILE "board.bin" |
| 92 | #define QCA6174_HW_3_0_PATCH_LOAD_ADDR 0x1234 |
| 93 | |
| 94 | /* QCA99X0 1.0 definitions (unsupported) */ |
| 95 | #define QCA99X0_HW_1_0_CHIP_ID_REV 0x0 |
| 96 | |
| 97 | /* QCA99X0 2.0 definitions */ |
| 98 | #define QCA99X0_HW_2_0_DEV_VERSION 0x01000000 |
| 99 | #define QCA99X0_HW_2_0_CHIP_ID_REV 0x1 |
| 100 | #define QCA99X0_HW_2_0_FW_DIR ATH10K_FW_DIR "/QCA99X0/hw2.0" |
| 101 | #define QCA99X0_HW_2_0_BOARD_DATA_FILE "board.bin" |
| 102 | #define QCA99X0_HW_2_0_PATCH_LOAD_ADDR 0x1234 |
| 103 | |
| 104 | /* QCA9984 1.0 defines */ |
| 105 | #define QCA9984_HW_1_0_DEV_VERSION 0x1000000 |
| 106 | #define QCA9984_HW_DEV_TYPE 0xa |
| 107 | #define QCA9984_HW_1_0_CHIP_ID_REV 0x0 |
| 108 | #define QCA9984_HW_1_0_FW_DIR ATH10K_FW_DIR "/QCA9984/hw1.0" |
| 109 | #define QCA9984_HW_1_0_BOARD_DATA_FILE "board.bin" |
| 110 | #define QCA9984_HW_1_0_EBOARD_DATA_FILE "eboard.bin" |
| 111 | #define QCA9984_HW_1_0_PATCH_LOAD_ADDR 0x1234 |
| 112 | |
| 113 | /* QCA9888 2.0 defines */ |
| 114 | #define QCA9888_HW_2_0_DEV_VERSION 0x1000000 |
| 115 | #define QCA9888_HW_DEV_TYPE 0xc |
| 116 | #define QCA9888_HW_2_0_CHIP_ID_REV 0x0 |
| 117 | #define QCA9888_HW_2_0_FW_DIR ATH10K_FW_DIR "/QCA9888/hw2.0" |
| 118 | #define QCA9888_HW_2_0_BOARD_DATA_FILE "board.bin" |
| 119 | #define QCA9888_HW_2_0_PATCH_LOAD_ADDR 0x1234 |
| 120 | |
| 121 | /* QCA9377 1.0 definitions */ |
| 122 | #define QCA9377_HW_1_0_FW_DIR ATH10K_FW_DIR "/QCA9377/hw1.0" |
| 123 | #define QCA9377_HW_1_0_BOARD_DATA_FILE "board.bin" |
| 124 | #define QCA9377_HW_1_0_PATCH_LOAD_ADDR 0x1234 |
| 125 | |
| 126 | /* QCA4019 1.0 definitions */ |
| 127 | #define QCA4019_HW_1_0_DEV_VERSION 0x01000000 |
| 128 | #define QCA4019_HW_1_0_FW_DIR ATH10K_FW_DIR "/QCA4019/hw1.0" |
| 129 | #define QCA4019_HW_1_0_BOARD_DATA_FILE "board.bin" |
| 130 | #define QCA4019_HW_1_0_PATCH_LOAD_ADDR 0x1234 |
| 131 | |
| 132 | /* WCN3990 1.0 definitions */ |
| 133 | #define WCN3990_HW_1_0_DEV_VERSION ATH10K_HW_WCN3990 |
| 134 | #define WCN3990_HW_1_0_FW_DIR ATH10K_FW_DIR "/WCN3990/hw1.0" |
| 135 | #define WCN3990_HW_1_0_BOARD_DATA_FILE "board.bin" |
| 136 | |
| 137 | #define ATH10K_FW_FILE_BASE "firmware" |
| 138 | #define ATH10K_FW_API_MAX 6 |
| 139 | #define ATH10K_FW_API_MIN 2 |
| 140 | |
| 141 | #define ATH10K_FW_API2_FILE "firmware-2.bin" |
| 142 | #define ATH10K_FW_API3_FILE "firmware-3.bin" |
| 143 | |
| 144 | /* added support for ATH10K_FW_IE_WMI_OP_VERSION */ |
| 145 | #define ATH10K_FW_API4_FILE "firmware-4.bin" |
| 146 | |
| 147 | /* HTT id conflict fix for management frames over HTT */ |
| 148 | #define ATH10K_FW_API5_FILE "firmware-5.bin" |
| 149 | |
| 150 | /* the firmware-6.bin blob */ |
| 151 | #define ATH10K_FW_API6_FILE "firmware-6.bin" |
| 152 | |
| 153 | #define ATH10K_FW_UTF_FILE "utf.bin" |
| 154 | #define ATH10K_FW_UTF_API2_FILE "utf-2.bin" |
| 155 | |
| 156 | #define ATH10K_FW_UTF_FILE_BASE "utf" |
| 157 | |
| 158 | /* includes also the null byte */ |
| 159 | #define ATH10K_FIRMWARE_MAGIC "QCA-ATH10K" |
| 160 | #define ATH10K_BOARD_MAGIC "QCA-ATH10K-BOARD" |
| 161 | |
| 162 | #define ATH10K_BOARD_API2_FILE "board-2.bin" |
| 163 | |
| 164 | #define REG_DUMP_COUNT_QCA988X 60 |
| 165 | |
| 166 | struct ath10k_fw_ie { |
| 167 | __le32 id; |
| 168 | __le32 len; |
| 169 | u8 data[0]; |
| 170 | }; |
| 171 | |
| 172 | enum ath10k_fw_ie_type { |
| 173 | ATH10K_FW_IE_FW_VERSION = 0, |
| 174 | ATH10K_FW_IE_TIMESTAMP = 1, |
| 175 | ATH10K_FW_IE_FEATURES = 2, |
| 176 | ATH10K_FW_IE_FW_IMAGE = 3, |
| 177 | ATH10K_FW_IE_OTP_IMAGE = 4, |
| 178 | |
| 179 | /* WMI "operations" interface version, 32 bit value. Supported from |
| 180 | * FW API 4 and above. |
| 181 | */ |
| 182 | ATH10K_FW_IE_WMI_OP_VERSION = 5, |
| 183 | |
| 184 | /* HTT "operations" interface version, 32 bit value. Supported from |
| 185 | * FW API 5 and above. |
| 186 | */ |
| 187 | ATH10K_FW_IE_HTT_OP_VERSION = 6, |
| 188 | |
| 189 | /* Code swap image for firmware binary */ |
| 190 | ATH10K_FW_IE_FW_CODE_SWAP_IMAGE = 7, |
| 191 | }; |
| 192 | |
| 193 | enum ath10k_fw_wmi_op_version { |
| 194 | ATH10K_FW_WMI_OP_VERSION_UNSET = 0, |
| 195 | |
| 196 | ATH10K_FW_WMI_OP_VERSION_MAIN = 1, |
| 197 | ATH10K_FW_WMI_OP_VERSION_10_1 = 2, |
| 198 | ATH10K_FW_WMI_OP_VERSION_10_2 = 3, |
| 199 | ATH10K_FW_WMI_OP_VERSION_TLV = 4, |
| 200 | ATH10K_FW_WMI_OP_VERSION_10_2_4 = 5, |
| 201 | ATH10K_FW_WMI_OP_VERSION_10_4 = 6, |
| 202 | |
| 203 | /* keep last */ |
| 204 | ATH10K_FW_WMI_OP_VERSION_MAX, |
| 205 | }; |
| 206 | |
| 207 | enum ath10k_fw_htt_op_version { |
| 208 | ATH10K_FW_HTT_OP_VERSION_UNSET = 0, |
| 209 | |
| 210 | ATH10K_FW_HTT_OP_VERSION_MAIN = 1, |
| 211 | |
| 212 | /* also used in 10.2 and 10.2.4 branches */ |
| 213 | ATH10K_FW_HTT_OP_VERSION_10_1 = 2, |
| 214 | |
| 215 | ATH10K_FW_HTT_OP_VERSION_TLV = 3, |
| 216 | |
| 217 | ATH10K_FW_HTT_OP_VERSION_10_4 = 4, |
| 218 | |
| 219 | /* keep last */ |
| 220 | ATH10K_FW_HTT_OP_VERSION_MAX, |
| 221 | }; |
| 222 | |
| 223 | enum ath10k_bd_ie_type { |
| 224 | /* contains sub IEs of enum ath10k_bd_ie_board_type */ |
| 225 | ATH10K_BD_IE_BOARD = 0, |
| 226 | ATH10K_BD_IE_BOARD_EXT = 1, |
| 227 | }; |
| 228 | |
| 229 | enum ath10k_bd_ie_board_type { |
| 230 | ATH10K_BD_IE_BOARD_NAME = 0, |
| 231 | ATH10K_BD_IE_BOARD_DATA = 1, |
| 232 | }; |
| 233 | |
| 234 | enum ath10k_hw_rev { |
| 235 | ATH10K_HW_QCA988X, |
| 236 | ATH10K_HW_QCA6174, |
| 237 | ATH10K_HW_QCA99X0, |
| 238 | ATH10K_HW_QCA9888, |
| 239 | ATH10K_HW_QCA9984, |
| 240 | ATH10K_HW_QCA9377, |
| 241 | ATH10K_HW_QCA4019, |
| 242 | ATH10K_HW_QCA9887, |
| 243 | ATH10K_HW_WCN3990, |
| 244 | }; |
| 245 | |
| 246 | struct ath10k_hw_regs { |
| 247 | u32 rtc_soc_base_address; |
| 248 | u32 rtc_wmac_base_address; |
| 249 | u32 soc_core_base_address; |
| 250 | u32 wlan_mac_base_address; |
| 251 | u32 ce_wrapper_base_address; |
| 252 | u32 ce0_base_address; |
| 253 | u32 ce1_base_address; |
| 254 | u32 ce2_base_address; |
| 255 | u32 ce3_base_address; |
| 256 | u32 ce4_base_address; |
| 257 | u32 ce5_base_address; |
| 258 | u32 ce6_base_address; |
| 259 | u32 ce7_base_address; |
| 260 | u32 ce8_base_address; |
| 261 | u32 ce9_base_address; |
| 262 | u32 ce10_base_address; |
| 263 | u32 ce11_base_address; |
| 264 | u32 soc_reset_control_si0_rst_mask; |
| 265 | u32 soc_reset_control_ce_rst_mask; |
| 266 | u32 soc_chip_id_address; |
| 267 | u32 scratch_3_address; |
| 268 | u32 fw_indicator_address; |
| 269 | u32 pcie_local_base_address; |
| 270 | u32 ce_wrap_intr_sum_host_msi_lsb; |
| 271 | u32 ce_wrap_intr_sum_host_msi_mask; |
| 272 | u32 pcie_intr_fw_mask; |
| 273 | u32 pcie_intr_ce_mask_all; |
| 274 | u32 pcie_intr_clr_address; |
| 275 | u32 cpu_pll_init_address; |
| 276 | u32 cpu_speed_address; |
| 277 | u32 core_clk_div_address; |
| 278 | }; |
| 279 | |
| 280 | extern const struct ath10k_hw_regs qca988x_regs; |
| 281 | extern const struct ath10k_hw_regs qca6174_regs; |
| 282 | extern const struct ath10k_hw_regs qca99x0_regs; |
| 283 | extern const struct ath10k_hw_regs qca4019_regs; |
| 284 | extern const struct ath10k_hw_regs wcn3990_regs; |
| 285 | |
| 286 | struct ath10k_hw_ce_regs_addr_map { |
| 287 | u32 msb; |
| 288 | u32 lsb; |
| 289 | u32 mask; |
| 290 | }; |
| 291 | |
| 292 | struct ath10k_hw_ce_ctrl1 { |
| 293 | u32 addr; |
| 294 | u32 hw_mask; |
| 295 | u32 sw_mask; |
| 296 | u32 hw_wr_mask; |
| 297 | u32 sw_wr_mask; |
| 298 | u32 reset_mask; |
| 299 | u32 reset; |
| 300 | struct ath10k_hw_ce_regs_addr_map *src_ring; |
| 301 | struct ath10k_hw_ce_regs_addr_map *dst_ring; |
| 302 | struct ath10k_hw_ce_regs_addr_map *dmax; }; |
| 303 | |
| 304 | struct ath10k_hw_ce_cmd_halt { |
| 305 | u32 status_reset; |
| 306 | u32 msb; |
| 307 | u32 mask; |
| 308 | struct ath10k_hw_ce_regs_addr_map *status; }; |
| 309 | |
| 310 | struct ath10k_hw_ce_host_ie { |
| 311 | u32 copy_complete_reset; |
| 312 | struct ath10k_hw_ce_regs_addr_map *copy_complete; }; |
| 313 | |
| 314 | struct ath10k_hw_ce_host_wm_regs { |
| 315 | u32 dstr_lmask; |
| 316 | u32 dstr_hmask; |
| 317 | u32 srcr_lmask; |
| 318 | u32 srcr_hmask; |
| 319 | u32 cc_mask; |
| 320 | u32 wm_mask; |
| 321 | u32 addr; |
| 322 | }; |
| 323 | |
| 324 | struct ath10k_hw_ce_misc_regs { |
| 325 | u32 axi_err; |
| 326 | u32 dstr_add_err; |
| 327 | u32 srcr_len_err; |
| 328 | u32 dstr_mlen_vio; |
| 329 | u32 dstr_overflow; |
| 330 | u32 srcr_overflow; |
| 331 | u32 err_mask; |
| 332 | u32 addr; |
| 333 | }; |
| 334 | |
| 335 | struct ath10k_hw_ce_dst_src_wm_regs { |
| 336 | u32 addr; |
| 337 | u32 low_rst; |
| 338 | u32 high_rst; |
| 339 | struct ath10k_hw_ce_regs_addr_map *wm_low; |
| 340 | struct ath10k_hw_ce_regs_addr_map *wm_high; }; |
| 341 | |
| 342 | struct ath10k_hw_ce_ctrl1_upd { |
| 343 | u32 shift; |
| 344 | u32 mask; |
| 345 | u32 enable; |
| 346 | }; |
| 347 | |
| 348 | struct ath10k_hw_ce_regs { |
| 349 | u32 sr_base_addr_lo; |
| 350 | u32 sr_base_addr_hi; |
| 351 | u32 sr_size_addr; |
| 352 | u32 dr_base_addr_lo; |
| 353 | u32 dr_base_addr_hi; |
| 354 | u32 dr_size_addr; |
| 355 | u32 ce_cmd_addr; |
| 356 | u32 misc_ie_addr; |
| 357 | u32 sr_wr_index_addr; |
| 358 | u32 dst_wr_index_addr; |
| 359 | u32 current_srri_addr; |
| 360 | u32 current_drri_addr; |
| 361 | u32 ddr_addr_for_rri_low; |
| 362 | u32 ddr_addr_for_rri_high; |
| 363 | u32 ce_rri_low; |
| 364 | u32 ce_rri_high; |
| 365 | u32 host_ie_addr; |
| 366 | struct ath10k_hw_ce_host_wm_regs *wm_regs; |
| 367 | struct ath10k_hw_ce_misc_regs *misc_regs; |
| 368 | struct ath10k_hw_ce_ctrl1 *ctrl1_regs; |
| 369 | struct ath10k_hw_ce_cmd_halt *cmd_halt; |
| 370 | struct ath10k_hw_ce_host_ie *host_ie; |
| 371 | struct ath10k_hw_ce_dst_src_wm_regs *wm_srcr; |
| 372 | struct ath10k_hw_ce_dst_src_wm_regs *wm_dstr; |
| 373 | struct ath10k_hw_ce_ctrl1_upd *upd; |
| 374 | }; |
| 375 | |
| 376 | struct ath10k_hw_values { |
| 377 | u32 rtc_state_val_on; |
| 378 | u8 ce_count; |
| 379 | u8 msi_assign_ce_max; |
| 380 | u8 num_target_ce_config_wlan; |
| 381 | u16 ce_desc_meta_data_mask; |
| 382 | u8 ce_desc_meta_data_lsb; |
| 383 | }; |
| 384 | |
| 385 | extern const struct ath10k_hw_values qca988x_values; |
| 386 | extern const struct ath10k_hw_values qca6174_values; |
| 387 | extern const struct ath10k_hw_values qca99x0_values; |
| 388 | extern const struct ath10k_hw_values qca9888_values; |
| 389 | extern const struct ath10k_hw_values qca4019_values; |
| 390 | extern const struct ath10k_hw_values wcn3990_values; |
| 391 | extern const struct ath10k_hw_ce_regs wcn3990_ce_regs; |
| 392 | extern const struct ath10k_hw_ce_regs qcax_ce_regs; |
| 393 | |
| 394 | void ath10k_hw_fill_survey_time(struct ath10k *ar, struct survey_info *survey, |
| 395 | u32 cc, u32 rcc, u32 cc_prev, u32 rcc_prev); |
| 396 | |
| 397 | int ath10k_hw_diag_fast_download(struct ath10k *ar, |
| 398 | u32 address, |
| 399 | const void *buffer, |
| 400 | u32 length); |
| 401 | |
| 402 | #define QCA_REV_988X(ar) ((ar)->hw_rev == ATH10K_HW_QCA988X) |
| 403 | #define QCA_REV_9887(ar) ((ar)->hw_rev == ATH10K_HW_QCA9887) |
| 404 | #define QCA_REV_6174(ar) ((ar)->hw_rev == ATH10K_HW_QCA6174) |
| 405 | #define QCA_REV_99X0(ar) ((ar)->hw_rev == ATH10K_HW_QCA99X0) |
| 406 | #define QCA_REV_9888(ar) ((ar)->hw_rev == ATH10K_HW_QCA9888) |
| 407 | #define QCA_REV_9984(ar) ((ar)->hw_rev == ATH10K_HW_QCA9984) |
| 408 | #define QCA_REV_9377(ar) ((ar)->hw_rev == ATH10K_HW_QCA9377) |
| 409 | #define QCA_REV_40XX(ar) ((ar)->hw_rev == ATH10K_HW_QCA4019) |
| 410 | #define QCA_REV_WCN3990(ar) ((ar)->hw_rev == ATH10K_HW_WCN3990) |
| 411 | |
| 412 | /* Known peculiarities: |
| 413 | * - raw appears in nwifi decap, raw and nwifi appear in ethernet decap |
| 414 | * - raw have FCS, nwifi doesn't |
| 415 | * - ethernet frames have 802.11 header decapped and parts (base hdr, cipher |
| 416 | * param, llc/snap) are aligned to 4byte boundaries each |
| 417 | */ |
| 418 | enum ath10k_hw_txrx_mode { |
| 419 | ATH10K_HW_TXRX_RAW = 0, |
| 420 | |
| 421 | /* Native Wifi decap mode is used to align IP frames to 4-byte |
| 422 | * boundaries and avoid a very expensive re-alignment in mac80211. |
| 423 | */ |
| 424 | ATH10K_HW_TXRX_NATIVE_WIFI = 1, |
| 425 | ATH10K_HW_TXRX_ETHERNET = 2, |
| 426 | |
| 427 | /* Valid for HTT >= 3.0. Used for management frames in TX_FRM. */ |
| 428 | ATH10K_HW_TXRX_MGMT = 3, |
| 429 | }; |
| 430 | |
| 431 | enum ath10k_mcast2ucast_mode { |
| 432 | ATH10K_MCAST2UCAST_DISABLED = 0, |
| 433 | ATH10K_MCAST2UCAST_ENABLED = 1, |
| 434 | }; |
| 435 | |
| 436 | enum ath10k_hw_rate_ofdm { |
| 437 | ATH10K_HW_RATE_OFDM_48M = 0, |
| 438 | ATH10K_HW_RATE_OFDM_24M, |
| 439 | ATH10K_HW_RATE_OFDM_12M, |
| 440 | ATH10K_HW_RATE_OFDM_6M, |
| 441 | ATH10K_HW_RATE_OFDM_54M, |
| 442 | ATH10K_HW_RATE_OFDM_36M, |
| 443 | ATH10K_HW_RATE_OFDM_18M, |
| 444 | ATH10K_HW_RATE_OFDM_9M, |
| 445 | }; |
| 446 | |
| 447 | enum ath10k_hw_rate_cck { |
| 448 | ATH10K_HW_RATE_CCK_LP_11M = 0, |
| 449 | ATH10K_HW_RATE_CCK_LP_5_5M, |
| 450 | ATH10K_HW_RATE_CCK_LP_2M, |
| 451 | ATH10K_HW_RATE_CCK_LP_1M, |
| 452 | ATH10K_HW_RATE_CCK_SP_11M, |
| 453 | ATH10K_HW_RATE_CCK_SP_5_5M, |
| 454 | ATH10K_HW_RATE_CCK_SP_2M, |
| 455 | }; |
| 456 | |
| 457 | enum ath10k_hw_rate_rev2_cck { |
| 458 | ATH10K_HW_RATE_REV2_CCK_LP_1M = 1, |
| 459 | ATH10K_HW_RATE_REV2_CCK_LP_2M, |
| 460 | ATH10K_HW_RATE_REV2_CCK_LP_5_5M, |
| 461 | ATH10K_HW_RATE_REV2_CCK_LP_11M, |
| 462 | ATH10K_HW_RATE_REV2_CCK_SP_2M, |
| 463 | ATH10K_HW_RATE_REV2_CCK_SP_5_5M, |
| 464 | ATH10K_HW_RATE_REV2_CCK_SP_11M, |
| 465 | }; |
| 466 | |
| 467 | enum ath10k_hw_cc_wraparound_type { |
| 468 | ATH10K_HW_CC_WRAP_DISABLED = 0, |
| 469 | |
| 470 | /* This type is when the HW chip has a quirky Cycle Counter |
| 471 | * wraparound which resets to 0x7fffffff instead of 0. All |
| 472 | * other CC related counters (e.g. Rx Clear Count) are divided |
| 473 | * by 2 so they never wraparound themselves. |
| 474 | */ |
| 475 | ATH10K_HW_CC_WRAP_SHIFTED_ALL = 1, |
| 476 | |
| 477 | /* Each hw counter wrapsaround independently. When the |
| 478 | * counter overflows the repestive counter is right shifted |
| 479 | * by 1, i.e reset to 0x7fffffff, and other counters will be |
| 480 | * running unaffected. In this type of wraparound, it should |
| 481 | * be possible to report accurate Rx busy time unlike the |
| 482 | * first type. |
| 483 | */ |
| 484 | ATH10K_HW_CC_WRAP_SHIFTED_EACH = 2, |
| 485 | }; |
| 486 | |
| 487 | enum ath10k_hw_refclk_speed { |
| 488 | ATH10K_HW_REFCLK_UNKNOWN = -1, |
| 489 | ATH10K_HW_REFCLK_48_MHZ = 0, |
| 490 | ATH10K_HW_REFCLK_19_2_MHZ = 1, |
| 491 | ATH10K_HW_REFCLK_24_MHZ = 2, |
| 492 | ATH10K_HW_REFCLK_26_MHZ = 3, |
| 493 | ATH10K_HW_REFCLK_37_4_MHZ = 4, |
| 494 | ATH10K_HW_REFCLK_38_4_MHZ = 5, |
| 495 | ATH10K_HW_REFCLK_40_MHZ = 6, |
| 496 | ATH10K_HW_REFCLK_52_MHZ = 7, |
| 497 | |
| 498 | /* must be the last one */ |
| 499 | ATH10K_HW_REFCLK_COUNT, |
| 500 | }; |
| 501 | |
| 502 | struct ath10k_hw_clk_params { |
| 503 | u32 refclk; |
| 504 | u32 div; |
| 505 | u32 rnfrac; |
| 506 | u32 settle_time; |
| 507 | u32 refdiv; |
| 508 | u32 outdiv; |
| 509 | }; |
| 510 | |
| 511 | struct ath10k_hw_params { |
| 512 | u32 id; |
| 513 | u16 dev_id; |
| 514 | enum ath10k_bus bus; |
| 515 | const char *name; |
| 516 | u32 patch_load_addr; |
| 517 | int uart_pin; |
| 518 | u32 otp_exe_param; |
| 519 | |
| 520 | /* Type of hw cycle counter wraparound logic, for more info |
| 521 | * refer enum ath10k_hw_cc_wraparound_type. |
| 522 | */ |
| 523 | enum ath10k_hw_cc_wraparound_type cc_wraparound_type; |
| 524 | |
| 525 | /* Some of chip expects fragment descriptor to be continuous |
| 526 | * memory for any TX operation. Set continuous_frag_desc flag |
| 527 | * for the hardware which have such requirement. |
| 528 | */ |
| 529 | bool continuous_frag_desc; |
| 530 | |
| 531 | /* CCK hardware rate table mapping for the newer chipsets |
| 532 | * like QCA99X0, QCA4019 got revised. The CCK h/w rate values |
| 533 | * are in a proper order with respect to the rate/preamble |
| 534 | */ |
| 535 | bool cck_rate_map_rev2; |
| 536 | |
| 537 | u32 channel_counters_freq_hz; |
| 538 | |
| 539 | /* Mgmt tx descriptors threshold for limiting probe response |
| 540 | * frames. |
| 541 | */ |
| 542 | u32 max_probe_resp_desc_thres; |
| 543 | |
| 544 | u32 tx_chain_mask; |
| 545 | u32 rx_chain_mask; |
| 546 | u32 max_spatial_stream; |
| 547 | u32 cal_data_len; |
| 548 | |
| 549 | struct ath10k_hw_params_fw { |
| 550 | const char *dir; |
| 551 | const char *board; |
| 552 | size_t board_size; |
| 553 | const char *eboard; |
| 554 | size_t ext_board_size; |
| 555 | size_t board_ext_size; |
| 556 | } fw; |
| 557 | |
| 558 | /* qca99x0 family chips deliver broadcast/multicast management |
| 559 | * frames encrypted and expect software do decryption. |
| 560 | */ |
| 561 | bool sw_decrypt_mcast_mgmt; |
| 562 | |
| 563 | const struct ath10k_hw_ops *hw_ops; |
| 564 | |
| 565 | /* Number of bytes used for alignment in rx_hdr_status of rx desc. */ |
| 566 | int decap_align_bytes; |
| 567 | |
| 568 | /* hw specific clock control parameters */ |
| 569 | const struct ath10k_hw_clk_params *hw_clk; |
| 570 | int target_cpu_freq; |
| 571 | |
| 572 | /* Number of bytes to be discarded for each FFT sample */ |
| 573 | int spectral_bin_discard; |
| 574 | |
| 575 | /* The board may have a restricted NSS for 160 or 80+80 vs what it |
| 576 | * can do for 80Mhz. |
| 577 | */ |
| 578 | int vht160_mcs_rx_highest; |
| 579 | int vht160_mcs_tx_highest; |
| 580 | |
| 581 | /* Number of ciphers supported (i.e First N) in cipher_suites array */ |
| 582 | int n_cipher_suites; |
| 583 | |
| 584 | u32 num_peers; |
| 585 | u32 ast_skid_limit; |
| 586 | u32 num_wds_entries; |
| 587 | |
| 588 | /* Targets supporting physical addressing capability above 32-bits */ |
| 589 | bool target_64bit; |
| 590 | |
| 591 | /* Target rx ring fill level */ |
| 592 | u32 rx_ring_fill_level; |
| 593 | |
| 594 | /* target supporting shadow register for ce write */ |
| 595 | bool shadow_reg_support; |
| 596 | |
| 597 | /* target supporting retention restore on ddr */ |
| 598 | bool rri_on_ddr; |
| 599 | |
| 600 | /* Number of bytes to be the offset for each FFT sample */ |
| 601 | int spectral_bin_offset; |
| 602 | |
| 603 | /* targets which require hw filter reset during boot up, |
| 604 | * to avoid it sending spurious acks. |
| 605 | */ |
| 606 | bool hw_filter_reset_required; |
| 607 | |
| 608 | /* target supporting fw download via diag ce */ |
| 609 | bool fw_diag_ce_download; |
| 610 | |
| 611 | /* need to set uart pin if disable uart print, workaround for a |
| 612 | * firmware bug |
| 613 | */ |
| 614 | bool uart_pin_workaround; |
| 615 | |
| 616 | /* tx stats support over pktlog */ |
| 617 | bool tx_stats_over_pktlog; |
| 618 | }; |
| 619 | |
| 620 | struct htt_rx_desc; |
| 621 | struct htt_resp; |
| 622 | struct htt_data_tx_completion_ext; |
| 623 | |
| 624 | /* Defines needed for Rx descriptor abstraction */ |
| 625 | struct ath10k_hw_ops { |
| 626 | int (*rx_desc_get_l3_pad_bytes)(struct htt_rx_desc *rxd); |
| 627 | void (*set_coverage_class)(struct ath10k *ar, s16 value); |
| 628 | int (*enable_pll_clk)(struct ath10k *ar); |
| 629 | bool (*rx_desc_get_msdu_limit_error)(struct htt_rx_desc *rxd); |
| 630 | int (*tx_data_rssi_pad_bytes)(struct htt_resp *htt); |
| 631 | int (*is_rssi_enable)(struct htt_resp *resp); |
| 632 | }; |
| 633 | |
| 634 | extern const struct ath10k_hw_ops qca988x_ops; |
| 635 | extern const struct ath10k_hw_ops qca99x0_ops; |
| 636 | extern const struct ath10k_hw_ops qca6174_ops; |
| 637 | extern const struct ath10k_hw_ops qca6174_sdio_ops; |
| 638 | extern const struct ath10k_hw_ops wcn3990_ops; |
| 639 | |
| 640 | extern const struct ath10k_hw_clk_params qca6174_clk[]; |
| 641 | |
| 642 | static inline int |
| 643 | ath10k_rx_desc_get_l3_pad_bytes(struct ath10k_hw_params *hw, |
| 644 | struct htt_rx_desc *rxd) |
| 645 | { |
| 646 | if (hw->hw_ops->rx_desc_get_l3_pad_bytes) |
| 647 | return hw->hw_ops->rx_desc_get_l3_pad_bytes(rxd); |
| 648 | return 0; |
| 649 | } |
| 650 | |
| 651 | static inline bool |
| 652 | ath10k_rx_desc_msdu_limit_error(struct ath10k_hw_params *hw, |
| 653 | struct htt_rx_desc *rxd) |
| 654 | { |
| 655 | if (hw->hw_ops->rx_desc_get_msdu_limit_error) |
| 656 | return hw->hw_ops->rx_desc_get_msdu_limit_error(rxd); |
| 657 | return false; |
| 658 | } |
| 659 | |
| 660 | static inline int |
| 661 | ath10k_tx_data_rssi_get_pad_bytes(struct ath10k_hw_params *hw, |
| 662 | struct htt_resp *htt) |
| 663 | { |
| 664 | if (hw->hw_ops->tx_data_rssi_pad_bytes) |
| 665 | return hw->hw_ops->tx_data_rssi_pad_bytes(htt); |
| 666 | return 0; |
| 667 | } |
| 668 | |
| 669 | static inline int |
| 670 | ath10k_is_rssi_enable(struct ath10k_hw_params *hw, |
| 671 | struct htt_resp *resp) |
| 672 | { |
| 673 | if (hw->hw_ops->is_rssi_enable) |
| 674 | return hw->hw_ops->is_rssi_enable(resp); |
| 675 | return 0; |
| 676 | } |
| 677 | |
| 678 | /* Target specific defines for MAIN firmware */ |
| 679 | #define TARGET_NUM_VDEVS 8 |
| 680 | #define TARGET_NUM_PEER_AST 2 |
| 681 | #define TARGET_NUM_WDS_ENTRIES 32 |
| 682 | #define TARGET_DMA_BURST_SIZE 0 |
| 683 | #define TARGET_MAC_AGGR_DELIM 0 |
| 684 | #define TARGET_AST_SKID_LIMIT 16 |
| 685 | #define TARGET_NUM_STATIONS 16 |
| 686 | #define TARGET_NUM_PEERS ((TARGET_NUM_STATIONS) + \ |
| 687 | (TARGET_NUM_VDEVS)) |
| 688 | #define TARGET_NUM_OFFLOAD_PEERS 0 |
| 689 | #define TARGET_NUM_OFFLOAD_REORDER_BUFS 0 |
| 690 | #define TARGET_NUM_PEER_KEYS 2 |
| 691 | #define TARGET_NUM_TIDS ((TARGET_NUM_PEERS) * 2) |
| 692 | #define TARGET_TX_CHAIN_MASK (BIT(0) | BIT(1) | BIT(2)) |
| 693 | #define TARGET_RX_CHAIN_MASK (BIT(0) | BIT(1) | BIT(2)) |
| 694 | #define TARGET_RX_TIMEOUT_LO_PRI 100 |
| 695 | #define TARGET_RX_TIMEOUT_HI_PRI 40 |
| 696 | |
| 697 | #define TARGET_SCAN_MAX_PENDING_REQS 4 |
| 698 | #define TARGET_BMISS_OFFLOAD_MAX_VDEV 3 |
| 699 | #define TARGET_ROAM_OFFLOAD_MAX_VDEV 3 |
| 700 | #define TARGET_ROAM_OFFLOAD_MAX_AP_PROFILES 8 |
| 701 | #define TARGET_GTK_OFFLOAD_MAX_VDEV 3 |
| 702 | #define TARGET_NUM_MCAST_GROUPS 0 |
| 703 | #define TARGET_NUM_MCAST_TABLE_ELEMS 0 |
| 704 | #define TARGET_MCAST2UCAST_MODE ATH10K_MCAST2UCAST_DISABLED |
| 705 | #define TARGET_TX_DBG_LOG_SIZE 1024 |
| 706 | #define TARGET_RX_SKIP_DEFRAG_TIMEOUT_DUP_DETECTION_CHECK 0 |
| 707 | #define TARGET_VOW_CONFIG 0 |
| 708 | #define TARGET_NUM_MSDU_DESC (1024 + 400) |
| 709 | #define TARGET_MAX_FRAG_ENTRIES 0 |
| 710 | |
| 711 | /* Target specific defines for 10.X firmware */ |
| 712 | #define TARGET_10X_NUM_VDEVS 16 |
| 713 | #define TARGET_10X_NUM_PEER_AST 2 |
| 714 | #define TARGET_10X_NUM_WDS_ENTRIES 32 |
| 715 | #define TARGET_10X_DMA_BURST_SIZE 0 |
| 716 | #define TARGET_10X_MAC_AGGR_DELIM 0 |
| 717 | #define TARGET_10X_AST_SKID_LIMIT 128 |
| 718 | #define TARGET_10X_NUM_STATIONS 128 |
| 719 | #define TARGET_10X_TX_STATS_NUM_STATIONS 118 |
| 720 | #define TARGET_10X_NUM_PEERS ((TARGET_10X_NUM_STATIONS) + \ |
| 721 | (TARGET_10X_NUM_VDEVS)) |
| 722 | #define TARGET_10X_TX_STATS_NUM_PEERS ((TARGET_10X_TX_STATS_NUM_STATIONS) + \ |
| 723 | (TARGET_10X_NUM_VDEVS)) |
| 724 | #define TARGET_10X_NUM_OFFLOAD_PEERS 0 |
| 725 | #define TARGET_10X_NUM_OFFLOAD_REORDER_BUFS 0 |
| 726 | #define TARGET_10X_NUM_PEER_KEYS 2 |
| 727 | #define TARGET_10X_NUM_TIDS_MAX 256 |
| 728 | #define TARGET_10X_NUM_TIDS min((TARGET_10X_NUM_TIDS_MAX), \ |
| 729 | (TARGET_10X_NUM_PEERS) * 2) |
| 730 | #define TARGET_10X_TX_STATS_NUM_TIDS min((TARGET_10X_NUM_TIDS_MAX), \ |
| 731 | (TARGET_10X_TX_STATS_NUM_PEERS) * 2) |
| 732 | #define TARGET_10X_TX_CHAIN_MASK (BIT(0) | BIT(1) | BIT(2)) |
| 733 | #define TARGET_10X_RX_CHAIN_MASK (BIT(0) | BIT(1) | BIT(2)) |
| 734 | #define TARGET_10X_RX_TIMEOUT_LO_PRI 100 |
| 735 | #define TARGET_10X_RX_TIMEOUT_HI_PRI 40 |
| 736 | #define TARGET_10X_SCAN_MAX_PENDING_REQS 4 |
| 737 | #define TARGET_10X_BMISS_OFFLOAD_MAX_VDEV 2 |
| 738 | #define TARGET_10X_ROAM_OFFLOAD_MAX_VDEV 2 |
| 739 | #define TARGET_10X_ROAM_OFFLOAD_MAX_AP_PROFILES 8 |
| 740 | #define TARGET_10X_GTK_OFFLOAD_MAX_VDEV 3 |
| 741 | #define TARGET_10X_NUM_MCAST_GROUPS 0 |
| 742 | #define TARGET_10X_NUM_MCAST_TABLE_ELEMS 0 |
| 743 | #define TARGET_10X_MCAST2UCAST_MODE ATH10K_MCAST2UCAST_DISABLED |
| 744 | #define TARGET_10X_TX_DBG_LOG_SIZE 1024 |
| 745 | #define TARGET_10X_RX_SKIP_DEFRAG_TIMEOUT_DUP_DETECTION_CHECK 1 |
| 746 | #define TARGET_10X_VOW_CONFIG 0 |
| 747 | #define TARGET_10X_NUM_MSDU_DESC (1024 + 400) |
| 748 | #define TARGET_10X_MAX_FRAG_ENTRIES 0 |
| 749 | |
| 750 | /* 10.2 parameters */ |
| 751 | #define TARGET_10_2_DMA_BURST_SIZE 0 |
| 752 | |
| 753 | /* Target specific defines for WMI-TLV firmware */ |
| 754 | #define TARGET_TLV_NUM_VDEVS 4 |
| 755 | #define TARGET_TLV_NUM_STATIONS 32 |
| 756 | #define TARGET_TLV_NUM_PEERS 33 |
| 757 | #define TARGET_TLV_NUM_TDLS_VDEVS 1 |
| 758 | #define TARGET_TLV_NUM_TIDS ((TARGET_TLV_NUM_PEERS) * 2) |
| 759 | #define TARGET_TLV_NUM_MSDU_DESC (1024 + 32) |
| 760 | #define TARGET_TLV_NUM_MSDU_DESC_HL 64 |
| 761 | #define TARGET_TLV_NUM_WOW_PATTERNS 22 |
| 762 | #define TARGET_TLV_MGMT_NUM_MSDU_DESC (50) |
| 763 | |
| 764 | /* Target specific defines for WMI-HL-1.0 firmware */ |
| 765 | #define TARGET_HL_TLV_NUM_PEERS 33 |
| 766 | #define TARGET_HL_TLV_AST_SKID_LIMIT 16 |
| 767 | #define TARGET_HL_TLV_NUM_WDS_ENTRIES 2 |
| 768 | |
| 769 | /* Diagnostic Window */ |
| 770 | #define CE_DIAG_PIPE 7 |
| 771 | |
| 772 | #define NUM_TARGET_CE_CONFIG_WLAN ar->hw_values->num_target_ce_config_wlan |
| 773 | |
| 774 | /* Target specific defines for 10.4 firmware */ |
| 775 | #define TARGET_10_4_NUM_VDEVS 16 |
| 776 | #define TARGET_10_4_NUM_STATIONS 32 |
| 777 | #define TARGET_10_4_NUM_PEERS ((TARGET_10_4_NUM_STATIONS) + \ |
| 778 | (TARGET_10_4_NUM_VDEVS)) |
| 779 | #define TARGET_10_4_ACTIVE_PEERS 0 |
| 780 | |
| 781 | #define TARGET_10_4_NUM_QCACHE_PEERS_MAX 512 |
| 782 | #define TARGET_10_4_QCACHE_ACTIVE_PEERS 50 |
| 783 | #define TARGET_10_4_QCACHE_ACTIVE_PEERS_PFC 35 |
| 784 | #define TARGET_10_4_NUM_OFFLOAD_PEERS 0 |
| 785 | #define TARGET_10_4_NUM_OFFLOAD_REORDER_BUFFS 0 |
| 786 | #define TARGET_10_4_NUM_PEER_KEYS 2 |
| 787 | #define TARGET_10_4_TGT_NUM_TIDS ((TARGET_10_4_NUM_PEERS) * 2) |
| 788 | #define TARGET_10_4_NUM_MSDU_DESC (1024 + 400) |
| 789 | #define TARGET_10_4_NUM_MSDU_DESC_PFC 2500 |
| 790 | #define TARGET_10_4_AST_SKID_LIMIT 32 |
| 791 | |
| 792 | /* 100 ms for video, best-effort, and background */ |
| 793 | #define TARGET_10_4_RX_TIMEOUT_LO_PRI 100 |
| 794 | |
| 795 | /* 40 ms for voice */ |
| 796 | #define TARGET_10_4_RX_TIMEOUT_HI_PRI 40 |
| 797 | |
| 798 | #define TARGET_10_4_RX_DECAP_MODE ATH10K_HW_TXRX_NATIVE_WIFI |
| 799 | #define TARGET_10_4_SCAN_MAX_REQS 4 |
| 800 | #define TARGET_10_4_BMISS_OFFLOAD_MAX_VDEV 3 |
| 801 | #define TARGET_10_4_ROAM_OFFLOAD_MAX_VDEV 3 |
| 802 | #define TARGET_10_4_ROAM_OFFLOAD_MAX_PROFILES 8 |
| 803 | |
| 804 | /* Note: mcast to ucast is disabled by default */ |
| 805 | #define TARGET_10_4_NUM_MCAST_GROUPS 0 |
| 806 | #define TARGET_10_4_NUM_MCAST_TABLE_ELEMS 0 |
| 807 | #define TARGET_10_4_MCAST2UCAST_MODE 0 |
| 808 | |
| 809 | #define TARGET_10_4_TX_DBG_LOG_SIZE 1024 |
| 810 | #define TARGET_10_4_NUM_WDS_ENTRIES 32 |
| 811 | #define TARGET_10_4_DMA_BURST_SIZE 1 |
| 812 | #define TARGET_10_4_MAC_AGGR_DELIM 0 |
| 813 | #define TARGET_10_4_RX_SKIP_DEFRAG_TIMEOUT_DUP_DETECTION_CHECK 1 |
| 814 | #define TARGET_10_4_VOW_CONFIG 0 |
| 815 | #define TARGET_10_4_GTK_OFFLOAD_MAX_VDEV 3 |
| 816 | #define TARGET_10_4_11AC_TX_MAX_FRAGS 2 |
| 817 | #define TARGET_10_4_MAX_PEER_EXT_STATS 16 |
| 818 | #define TARGET_10_4_SMART_ANT_CAP 0 |
| 819 | #define TARGET_10_4_BK_MIN_FREE 0 |
| 820 | #define TARGET_10_4_BE_MIN_FREE 0 |
| 821 | #define TARGET_10_4_VI_MIN_FREE 0 |
| 822 | #define TARGET_10_4_VO_MIN_FREE 0 |
| 823 | #define TARGET_10_4_RX_BATCH_MODE 1 |
| 824 | #define TARGET_10_4_THERMAL_THROTTLING_CONFIG 0 |
| 825 | #define TARGET_10_4_ATF_CONFIG 0 |
| 826 | #define TARGET_10_4_IPHDR_PAD_CONFIG 1 |
| 827 | #define TARGET_10_4_QWRAP_CONFIG 0 |
| 828 | |
| 829 | /* TDLS config */ |
| 830 | #define TARGET_10_4_NUM_TDLS_VDEVS 1 |
| 831 | #define TARGET_10_4_NUM_TDLS_BUFFER_STA 1 |
| 832 | #define TARGET_10_4_NUM_TDLS_SLEEP_STA 1 |
| 833 | |
| 834 | /* Maximum number of Copy Engine's supported */ |
| 835 | #define CE_COUNT_MAX 12 |
| 836 | |
| 837 | /* Number of Copy Engines supported */ |
| 838 | #define CE_COUNT ar->hw_values->ce_count |
| 839 | |
| 840 | /* |
| 841 | * Granted MSIs are assigned as follows: |
| 842 | * Firmware uses the first |
| 843 | * Remaining MSIs, if any, are used by Copy Engines |
| 844 | * This mapping is known to both Target firmware and Host software. |
| 845 | * It may be changed as long as Host and Target are kept in sync. |
| 846 | */ |
| 847 | /* MSI for firmware (errors, etc.) */ |
| 848 | #define MSI_ASSIGN_FW 0 |
| 849 | |
| 850 | /* MSIs for Copy Engines */ |
| 851 | #define MSI_ASSIGN_CE_INITIAL 1 |
| 852 | #define MSI_ASSIGN_CE_MAX ar->hw_values->msi_assign_ce_max |
| 853 | |
| 854 | /* as of IP3.7.1 */ |
| 855 | #define RTC_STATE_V_ON ar->hw_values->rtc_state_val_on |
| 856 | |
| 857 | #define RTC_STATE_V_LSB 0 |
| 858 | #define RTC_STATE_V_MASK 0x00000007 |
| 859 | #define RTC_STATE_ADDRESS 0x0000 |
| 860 | #define PCIE_SOC_WAKE_V_MASK 0x00000001 |
| 861 | #define PCIE_SOC_WAKE_ADDRESS 0x0004 |
| 862 | #define PCIE_SOC_WAKE_RESET 0x00000000 |
| 863 | #define SOC_GLOBAL_RESET_ADDRESS 0x0008 |
| 864 | |
| 865 | #define RTC_SOC_BASE_ADDRESS ar->regs->rtc_soc_base_address |
| 866 | #define RTC_WMAC_BASE_ADDRESS ar->regs->rtc_wmac_base_address |
| 867 | #define MAC_COEX_BASE_ADDRESS 0x00006000 |
| 868 | #define BT_COEX_BASE_ADDRESS 0x00007000 |
| 869 | #define SOC_PCIE_BASE_ADDRESS 0x00008000 |
| 870 | #define SOC_CORE_BASE_ADDRESS ar->regs->soc_core_base_address |
| 871 | #define WLAN_UART_BASE_ADDRESS 0x0000c000 |
| 872 | #define WLAN_SI_BASE_ADDRESS 0x00010000 |
| 873 | #define WLAN_GPIO_BASE_ADDRESS 0x00014000 |
| 874 | #define WLAN_ANALOG_INTF_BASE_ADDRESS 0x0001c000 |
| 875 | #define WLAN_MAC_BASE_ADDRESS ar->regs->wlan_mac_base_address |
| 876 | #define EFUSE_BASE_ADDRESS 0x00030000 |
| 877 | #define FPGA_REG_BASE_ADDRESS 0x00039000 |
| 878 | #define WLAN_UART2_BASE_ADDRESS 0x00054c00 |
| 879 | #define CE_WRAPPER_BASE_ADDRESS ar->regs->ce_wrapper_base_address |
| 880 | #define CE0_BASE_ADDRESS ar->regs->ce0_base_address |
| 881 | #define CE1_BASE_ADDRESS ar->regs->ce1_base_address |
| 882 | #define CE2_BASE_ADDRESS ar->regs->ce2_base_address |
| 883 | #define CE3_BASE_ADDRESS ar->regs->ce3_base_address |
| 884 | #define CE4_BASE_ADDRESS ar->regs->ce4_base_address |
| 885 | #define CE5_BASE_ADDRESS ar->regs->ce5_base_address |
| 886 | #define CE6_BASE_ADDRESS ar->regs->ce6_base_address |
| 887 | #define CE7_BASE_ADDRESS ar->regs->ce7_base_address |
| 888 | #define DBI_BASE_ADDRESS 0x00060000 |
| 889 | #define WLAN_ANALOG_INTF_PCIE_BASE_ADDRESS 0x0006c000 |
| 890 | #define PCIE_LOCAL_BASE_ADDRESS ar->regs->pcie_local_base_address |
| 891 | |
| 892 | #define SOC_RESET_CONTROL_ADDRESS 0x00000000 |
| 893 | #define SOC_RESET_CONTROL_OFFSET 0x00000000 |
| 894 | #define SOC_RESET_CONTROL_SI0_RST_MASK ar->regs->soc_reset_control_si0_rst_mask |
| 895 | #define SOC_RESET_CONTROL_CE_RST_MASK ar->regs->soc_reset_control_ce_rst_mask |
| 896 | #define SOC_RESET_CONTROL_CPU_WARM_RST_MASK 0x00000040 |
| 897 | #define SOC_CPU_CLOCK_OFFSET 0x00000020 |
| 898 | #define SOC_CPU_CLOCK_STANDARD_LSB 0 |
| 899 | #define SOC_CPU_CLOCK_STANDARD_MASK 0x00000003 |
| 900 | #define SOC_CLOCK_CONTROL_OFFSET 0x00000028 |
| 901 | #define SOC_CLOCK_CONTROL_SI0_CLK_MASK 0x00000001 |
| 902 | #define SOC_SYSTEM_SLEEP_OFFSET 0x000000c4 |
| 903 | #define SOC_LPO_CAL_OFFSET 0x000000e0 |
| 904 | #define SOC_LPO_CAL_ENABLE_LSB 20 |
| 905 | #define SOC_LPO_CAL_ENABLE_MASK 0x00100000 |
| 906 | #define SOC_LF_TIMER_CONTROL0_ADDRESS 0x00000050 |
| 907 | #define SOC_LF_TIMER_CONTROL0_ENABLE_MASK 0x00000004 |
| 908 | |
| 909 | #define SOC_CHIP_ID_ADDRESS ar->regs->soc_chip_id_address |
| 910 | #define SOC_CHIP_ID_REV_LSB 8 |
| 911 | #define SOC_CHIP_ID_REV_MASK 0x00000f00 |
| 912 | |
| 913 | #define WLAN_RESET_CONTROL_COLD_RST_MASK 0x00000008 |
| 914 | #define WLAN_RESET_CONTROL_WARM_RST_MASK 0x00000004 |
| 915 | #define WLAN_SYSTEM_SLEEP_DISABLE_LSB 0 |
| 916 | #define WLAN_SYSTEM_SLEEP_DISABLE_MASK 0x00000001 |
| 917 | |
| 918 | #define WLAN_GPIO_PIN0_ADDRESS 0x00000028 |
| 919 | #define WLAN_GPIO_PIN0_CONFIG_LSB 11 |
| 920 | #define WLAN_GPIO_PIN0_CONFIG_MASK 0x00007800 |
| 921 | #define WLAN_GPIO_PIN0_PAD_PULL_LSB 5 |
| 922 | #define WLAN_GPIO_PIN0_PAD_PULL_MASK 0x00000060 |
| 923 | #define WLAN_GPIO_PIN1_ADDRESS 0x0000002c |
| 924 | #define WLAN_GPIO_PIN1_CONFIG_MASK 0x00007800 |
| 925 | #define WLAN_GPIO_PIN10_ADDRESS 0x00000050 |
| 926 | #define WLAN_GPIO_PIN11_ADDRESS 0x00000054 |
| 927 | #define WLAN_GPIO_PIN12_ADDRESS 0x00000058 |
| 928 | #define WLAN_GPIO_PIN13_ADDRESS 0x0000005c |
| 929 | |
| 930 | #define CLOCK_GPIO_OFFSET 0xffffffff |
| 931 | #define CLOCK_GPIO_BT_CLK_OUT_EN_LSB 0 |
| 932 | #define CLOCK_GPIO_BT_CLK_OUT_EN_MASK 0 |
| 933 | |
| 934 | #define SI_CONFIG_OFFSET 0x00000000 |
| 935 | #define SI_CONFIG_ERR_INT_LSB 19 |
| 936 | #define SI_CONFIG_ERR_INT_MASK 0x00080000 |
| 937 | #define SI_CONFIG_BIDIR_OD_DATA_LSB 18 |
| 938 | #define SI_CONFIG_BIDIR_OD_DATA_MASK 0x00040000 |
| 939 | #define SI_CONFIG_I2C_LSB 16 |
| 940 | #define SI_CONFIG_I2C_MASK 0x00010000 |
| 941 | #define SI_CONFIG_POS_SAMPLE_LSB 7 |
| 942 | #define SI_CONFIG_POS_SAMPLE_MASK 0x00000080 |
| 943 | #define SI_CONFIG_INACTIVE_DATA_LSB 5 |
| 944 | #define SI_CONFIG_INACTIVE_DATA_MASK 0x00000020 |
| 945 | #define SI_CONFIG_INACTIVE_CLK_LSB 4 |
| 946 | #define SI_CONFIG_INACTIVE_CLK_MASK 0x00000010 |
| 947 | #define SI_CONFIG_DIVIDER_LSB 0 |
| 948 | #define SI_CONFIG_DIVIDER_MASK 0x0000000f |
| 949 | #define SI_CS_OFFSET 0x00000004 |
| 950 | #define SI_CS_DONE_ERR_LSB 10 |
| 951 | #define SI_CS_DONE_ERR_MASK 0x00000400 |
| 952 | #define SI_CS_DONE_INT_LSB 9 |
| 953 | #define SI_CS_DONE_INT_MASK 0x00000200 |
| 954 | #define SI_CS_START_LSB 8 |
| 955 | #define SI_CS_START_MASK 0x00000100 |
| 956 | #define SI_CS_RX_CNT_LSB 4 |
| 957 | #define SI_CS_RX_CNT_MASK 0x000000f0 |
| 958 | #define SI_CS_TX_CNT_LSB 0 |
| 959 | #define SI_CS_TX_CNT_MASK 0x0000000f |
| 960 | |
| 961 | #define SI_TX_DATA0_OFFSET 0x00000008 |
| 962 | #define SI_TX_DATA1_OFFSET 0x0000000c |
| 963 | #define SI_RX_DATA0_OFFSET 0x00000010 |
| 964 | #define SI_RX_DATA1_OFFSET 0x00000014 |
| 965 | |
| 966 | #define CORE_CTRL_CPU_INTR_MASK 0x00002000 |
| 967 | #define CORE_CTRL_PCIE_REG_31_MASK 0x00000800 |
| 968 | #define CORE_CTRL_ADDRESS 0x0000 |
| 969 | #define PCIE_INTR_ENABLE_ADDRESS 0x0008 |
| 970 | #define PCIE_INTR_CAUSE_ADDRESS 0x000c |
| 971 | #define PCIE_INTR_CLR_ADDRESS ar->regs->pcie_intr_clr_address |
| 972 | #define SCRATCH_3_ADDRESS ar->regs->scratch_3_address |
| 973 | #define CPU_INTR_ADDRESS 0x0010 |
| 974 | #define FW_RAM_CONFIG_ADDRESS 0x0018 |
| 975 | |
| 976 | #define CCNT_TO_MSEC(ar, x) ((x) / ar->hw_params.channel_counters_freq_hz) |
| 977 | |
| 978 | /* Firmware indications to the Host via SCRATCH_3 register. */ |
| 979 | #define FW_INDICATOR_ADDRESS ar->regs->fw_indicator_address |
| 980 | #define FW_IND_EVENT_PENDING 1 |
| 981 | #define FW_IND_INITIALIZED 2 |
| 982 | #define FW_IND_HOST_READY 0x80000000 |
| 983 | |
| 984 | /* HOST_REG interrupt from firmware */ |
| 985 | #define PCIE_INTR_FIRMWARE_MASK ar->regs->pcie_intr_fw_mask |
| 986 | #define PCIE_INTR_CE_MASK_ALL ar->regs->pcie_intr_ce_mask_all |
| 987 | |
| 988 | #define DRAM_BASE_ADDRESS 0x00400000 |
| 989 | |
| 990 | #define PCIE_BAR_REG_ADDRESS 0x40030 |
| 991 | |
| 992 | #define MISSING 0 |
| 993 | |
| 994 | #define SYSTEM_SLEEP_OFFSET SOC_SYSTEM_SLEEP_OFFSET |
| 995 | #define WLAN_SYSTEM_SLEEP_OFFSET SOC_SYSTEM_SLEEP_OFFSET |
| 996 | #define WLAN_RESET_CONTROL_OFFSET SOC_RESET_CONTROL_OFFSET |
| 997 | #define CLOCK_CONTROL_OFFSET SOC_CLOCK_CONTROL_OFFSET |
| 998 | #define CLOCK_CONTROL_SI0_CLK_MASK SOC_CLOCK_CONTROL_SI0_CLK_MASK |
| 999 | #define RESET_CONTROL_MBOX_RST_MASK MISSING |
| 1000 | #define RESET_CONTROL_SI0_RST_MASK SOC_RESET_CONTROL_SI0_RST_MASK |
| 1001 | #define GPIO_BASE_ADDRESS WLAN_GPIO_BASE_ADDRESS |
| 1002 | #define GPIO_PIN0_OFFSET WLAN_GPIO_PIN0_ADDRESS |
| 1003 | #define GPIO_PIN1_OFFSET WLAN_GPIO_PIN1_ADDRESS |
| 1004 | #define GPIO_PIN0_CONFIG_LSB WLAN_GPIO_PIN0_CONFIG_LSB |
| 1005 | #define GPIO_PIN0_CONFIG_MASK WLAN_GPIO_PIN0_CONFIG_MASK |
| 1006 | #define GPIO_PIN0_PAD_PULL_LSB WLAN_GPIO_PIN0_PAD_PULL_LSB |
| 1007 | #define GPIO_PIN0_PAD_PULL_MASK WLAN_GPIO_PIN0_PAD_PULL_MASK |
| 1008 | #define GPIO_PIN1_CONFIG_MASK WLAN_GPIO_PIN1_CONFIG_MASK |
| 1009 | #define SI_BASE_ADDRESS WLAN_SI_BASE_ADDRESS |
| 1010 | #define SCRATCH_BASE_ADDRESS SOC_CORE_BASE_ADDRESS |
| 1011 | #define LOCAL_SCRATCH_OFFSET 0x18 |
| 1012 | #define CPU_CLOCK_OFFSET SOC_CPU_CLOCK_OFFSET |
| 1013 | #define LPO_CAL_OFFSET SOC_LPO_CAL_OFFSET |
| 1014 | #define GPIO_PIN10_OFFSET WLAN_GPIO_PIN10_ADDRESS |
| 1015 | #define GPIO_PIN11_OFFSET WLAN_GPIO_PIN11_ADDRESS |
| 1016 | #define GPIO_PIN12_OFFSET WLAN_GPIO_PIN12_ADDRESS |
| 1017 | #define GPIO_PIN13_OFFSET WLAN_GPIO_PIN13_ADDRESS |
| 1018 | #define CPU_CLOCK_STANDARD_LSB SOC_CPU_CLOCK_STANDARD_LSB |
| 1019 | #define CPU_CLOCK_STANDARD_MASK SOC_CPU_CLOCK_STANDARD_MASK |
| 1020 | #define LPO_CAL_ENABLE_LSB SOC_LPO_CAL_ENABLE_LSB |
| 1021 | #define LPO_CAL_ENABLE_MASK SOC_LPO_CAL_ENABLE_MASK |
| 1022 | #define ANALOG_INTF_BASE_ADDRESS WLAN_ANALOG_INTF_BASE_ADDRESS |
| 1023 | #define MBOX_BASE_ADDRESS MISSING |
| 1024 | #define INT_STATUS_ENABLE_ERROR_LSB MISSING |
| 1025 | #define INT_STATUS_ENABLE_ERROR_MASK MISSING |
| 1026 | #define INT_STATUS_ENABLE_CPU_LSB MISSING |
| 1027 | #define INT_STATUS_ENABLE_CPU_MASK MISSING |
| 1028 | #define INT_STATUS_ENABLE_COUNTER_LSB MISSING |
| 1029 | #define INT_STATUS_ENABLE_COUNTER_MASK MISSING |
| 1030 | #define INT_STATUS_ENABLE_MBOX_DATA_LSB MISSING |
| 1031 | #define INT_STATUS_ENABLE_MBOX_DATA_MASK MISSING |
| 1032 | #define ERROR_STATUS_ENABLE_RX_UNDERFLOW_LSB MISSING |
| 1033 | #define ERROR_STATUS_ENABLE_RX_UNDERFLOW_MASK MISSING |
| 1034 | #define ERROR_STATUS_ENABLE_TX_OVERFLOW_LSB MISSING |
| 1035 | #define ERROR_STATUS_ENABLE_TX_OVERFLOW_MASK MISSING |
| 1036 | #define COUNTER_INT_STATUS_ENABLE_BIT_LSB MISSING |
| 1037 | #define COUNTER_INT_STATUS_ENABLE_BIT_MASK MISSING |
| 1038 | #define INT_STATUS_ENABLE_ADDRESS MISSING |
| 1039 | #define CPU_INT_STATUS_ENABLE_BIT_LSB MISSING |
| 1040 | #define CPU_INT_STATUS_ENABLE_BIT_MASK MISSING |
| 1041 | #define HOST_INT_STATUS_ADDRESS MISSING |
| 1042 | #define CPU_INT_STATUS_ADDRESS MISSING |
| 1043 | #define ERROR_INT_STATUS_ADDRESS MISSING |
| 1044 | #define ERROR_INT_STATUS_WAKEUP_MASK MISSING |
| 1045 | #define ERROR_INT_STATUS_WAKEUP_LSB MISSING |
| 1046 | #define ERROR_INT_STATUS_RX_UNDERFLOW_MASK MISSING |
| 1047 | #define ERROR_INT_STATUS_RX_UNDERFLOW_LSB MISSING |
| 1048 | #define ERROR_INT_STATUS_TX_OVERFLOW_MASK MISSING |
| 1049 | #define ERROR_INT_STATUS_TX_OVERFLOW_LSB MISSING |
| 1050 | #define COUNT_DEC_ADDRESS MISSING |
| 1051 | #define HOST_INT_STATUS_CPU_MASK MISSING |
| 1052 | #define HOST_INT_STATUS_CPU_LSB MISSING |
| 1053 | #define HOST_INT_STATUS_ERROR_MASK MISSING |
| 1054 | #define HOST_INT_STATUS_ERROR_LSB MISSING |
| 1055 | #define HOST_INT_STATUS_COUNTER_MASK MISSING |
| 1056 | #define HOST_INT_STATUS_COUNTER_LSB MISSING |
| 1057 | #define RX_LOOKAHEAD_VALID_ADDRESS MISSING |
| 1058 | #define WINDOW_DATA_ADDRESS MISSING |
| 1059 | #define WINDOW_READ_ADDR_ADDRESS MISSING |
| 1060 | #define WINDOW_WRITE_ADDR_ADDRESS MISSING |
| 1061 | |
| 1062 | #define QCA9887_1_0_I2C_SDA_GPIO_PIN 5 |
| 1063 | #define QCA9887_1_0_I2C_SDA_PIN_CONFIG 3 |
| 1064 | #define QCA9887_1_0_SI_CLK_GPIO_PIN 17 |
| 1065 | #define QCA9887_1_0_SI_CLK_PIN_CONFIG 3 |
| 1066 | #define QCA9887_1_0_GPIO_ENABLE_W1TS_LOW_ADDRESS 0x00000010 |
| 1067 | |
| 1068 | #define QCA9887_EEPROM_SELECT_READ 0xa10000a0 |
| 1069 | #define QCA9887_EEPROM_ADDR_HI_MASK 0x0000ff00 |
| 1070 | #define QCA9887_EEPROM_ADDR_HI_LSB 8 |
| 1071 | #define QCA9887_EEPROM_ADDR_LO_MASK 0x00ff0000 |
| 1072 | #define QCA9887_EEPROM_ADDR_LO_LSB 16 |
| 1073 | |
| 1074 | #define MBOX_RESET_CONTROL_ADDRESS 0x00000000 |
| 1075 | #define MBOX_HOST_INT_STATUS_ADDRESS 0x00000800 |
| 1076 | #define MBOX_HOST_INT_STATUS_ERROR_LSB 7 |
| 1077 | #define MBOX_HOST_INT_STATUS_ERROR_MASK 0x00000080 |
| 1078 | #define MBOX_HOST_INT_STATUS_CPU_LSB 6 |
| 1079 | #define MBOX_HOST_INT_STATUS_CPU_MASK 0x00000040 |
| 1080 | #define MBOX_HOST_INT_STATUS_COUNTER_LSB 4 |
| 1081 | #define MBOX_HOST_INT_STATUS_COUNTER_MASK 0x00000010 |
| 1082 | #define MBOX_CPU_INT_STATUS_ADDRESS 0x00000801 |
| 1083 | #define MBOX_ERROR_INT_STATUS_ADDRESS 0x00000802 |
| 1084 | #define MBOX_ERROR_INT_STATUS_WAKEUP_LSB 2 |
| 1085 | #define MBOX_ERROR_INT_STATUS_WAKEUP_MASK 0x00000004 |
| 1086 | #define MBOX_ERROR_INT_STATUS_RX_UNDERFLOW_LSB 1 |
| 1087 | #define MBOX_ERROR_INT_STATUS_RX_UNDERFLOW_MASK 0x00000002 |
| 1088 | #define MBOX_ERROR_INT_STATUS_TX_OVERFLOW_LSB 0 |
| 1089 | #define MBOX_ERROR_INT_STATUS_TX_OVERFLOW_MASK 0x00000001 |
| 1090 | #define MBOX_COUNTER_INT_STATUS_ADDRESS 0x00000803 |
| 1091 | #define MBOX_COUNTER_INT_STATUS_COUNTER_LSB 0 |
| 1092 | #define MBOX_COUNTER_INT_STATUS_COUNTER_MASK 0x000000ff |
| 1093 | #define MBOX_RX_LOOKAHEAD_VALID_ADDRESS 0x00000805 |
| 1094 | #define MBOX_INT_STATUS_ENABLE_ADDRESS 0x00000828 |
| 1095 | #define MBOX_INT_STATUS_ENABLE_ERROR_LSB 7 |
| 1096 | #define MBOX_INT_STATUS_ENABLE_ERROR_MASK 0x00000080 |
| 1097 | #define MBOX_INT_STATUS_ENABLE_CPU_LSB 6 |
| 1098 | #define MBOX_INT_STATUS_ENABLE_CPU_MASK 0x00000040 |
| 1099 | #define MBOX_INT_STATUS_ENABLE_INT_LSB 5 |
| 1100 | #define MBOX_INT_STATUS_ENABLE_INT_MASK 0x00000020 |
| 1101 | #define MBOX_INT_STATUS_ENABLE_COUNTER_LSB 4 |
| 1102 | #define MBOX_INT_STATUS_ENABLE_COUNTER_MASK 0x00000010 |
| 1103 | #define MBOX_INT_STATUS_ENABLE_MBOX_DATA_LSB 0 |
| 1104 | #define MBOX_INT_STATUS_ENABLE_MBOX_DATA_MASK 0x0000000f |
| 1105 | #define MBOX_CPU_INT_STATUS_ENABLE_ADDRESS 0x00000819 |
| 1106 | #define MBOX_CPU_INT_STATUS_ENABLE_BIT_LSB 0 |
| 1107 | #define MBOX_CPU_INT_STATUS_ENABLE_BIT_MASK 0x000000ff |
| 1108 | #define MBOX_CPU_STATUS_ENABLE_ASSERT_MASK 0x00000001 |
| 1109 | #define MBOX_ERROR_STATUS_ENABLE_ADDRESS 0x0000081a |
| 1110 | #define MBOX_ERROR_STATUS_ENABLE_RX_UNDERFLOW_LSB 1 |
| 1111 | #define MBOX_ERROR_STATUS_ENABLE_RX_UNDERFLOW_MASK 0x00000002 |
| 1112 | #define MBOX_ERROR_STATUS_ENABLE_TX_OVERFLOW_LSB 0 |
| 1113 | #define MBOX_ERROR_STATUS_ENABLE_TX_OVERFLOW_MASK 0x00000001 |
| 1114 | #define MBOX_COUNTER_INT_STATUS_ENABLE_ADDRESS 0x0000081b |
| 1115 | #define MBOX_COUNTER_INT_STATUS_ENABLE_BIT_LSB 0 |
| 1116 | #define MBOX_COUNTER_INT_STATUS_ENABLE_BIT_MASK 0x000000ff |
| 1117 | #define MBOX_COUNT_ADDRESS 0x00000820 |
| 1118 | #define MBOX_COUNT_DEC_ADDRESS 0x00000840 |
| 1119 | #define MBOX_WINDOW_DATA_ADDRESS 0x00000874 |
| 1120 | #define MBOX_WINDOW_WRITE_ADDR_ADDRESS 0x00000878 |
| 1121 | #define MBOX_WINDOW_READ_ADDR_ADDRESS 0x0000087c |
| 1122 | #define MBOX_CPU_DBG_SEL_ADDRESS 0x00000883 |
| 1123 | #define MBOX_CPU_DBG_ADDRESS 0x00000884 |
| 1124 | #define MBOX_RTC_BASE_ADDRESS 0x00000000 |
| 1125 | #define MBOX_GPIO_BASE_ADDRESS 0x00005000 |
| 1126 | #define MBOX_MBOX_BASE_ADDRESS 0x00008000 |
| 1127 | |
| 1128 | #define RTC_STATE_V_GET(x) (((x) & RTC_STATE_V_MASK) >> RTC_STATE_V_LSB) |
| 1129 | |
| 1130 | /* Register definitions for first generation ath10k cards. These cards include |
| 1131 | * a mac thich has a register allocation similar to ath9k and at least some |
| 1132 | * registers including the ones relevant for modifying the coverage class are |
| 1133 | * identical to the ath9k definitions. |
| 1134 | * These registers are usually managed by the ath10k firmware. However by |
| 1135 | * overriding them it is possible to support coverage class modifications. |
| 1136 | */ |
| 1137 | #define WAVE1_PCU_ACK_CTS_TIMEOUT 0x8014 |
| 1138 | #define WAVE1_PCU_ACK_CTS_TIMEOUT_MAX 0x00003FFF |
| 1139 | #define WAVE1_PCU_ACK_CTS_TIMEOUT_ACK_MASK 0x00003FFF |
| 1140 | #define WAVE1_PCU_ACK_CTS_TIMEOUT_ACK_LSB 0 |
| 1141 | #define WAVE1_PCU_ACK_CTS_TIMEOUT_CTS_MASK 0x3FFF0000 |
| 1142 | #define WAVE1_PCU_ACK_CTS_TIMEOUT_CTS_LSB 16 |
| 1143 | |
| 1144 | #define WAVE1_PCU_GBL_IFS_SLOT 0x1070 |
| 1145 | #define WAVE1_PCU_GBL_IFS_SLOT_MASK 0x0000FFFF |
| 1146 | #define WAVE1_PCU_GBL_IFS_SLOT_MAX 0x0000FFFF |
| 1147 | #define WAVE1_PCU_GBL_IFS_SLOT_LSB 0 |
| 1148 | #define WAVE1_PCU_GBL_IFS_SLOT_RESV0 0xFFFF0000 |
| 1149 | |
| 1150 | #define WAVE1_PHYCLK 0x801C |
| 1151 | #define WAVE1_PHYCLK_USEC_MASK 0x0000007F |
| 1152 | #define WAVE1_PHYCLK_USEC_LSB 0 |
| 1153 | |
| 1154 | /* qca6174 PLL offset/mask */ |
| 1155 | #define SOC_CORE_CLK_CTRL_OFFSET 0x00000114 |
| 1156 | #define SOC_CORE_CLK_CTRL_DIV_LSB 0 |
| 1157 | #define SOC_CORE_CLK_CTRL_DIV_MASK 0x00000007 |
| 1158 | |
| 1159 | #define EFUSE_OFFSET 0x0000032c |
| 1160 | #define EFUSE_XTAL_SEL_LSB 8 |
| 1161 | #define EFUSE_XTAL_SEL_MASK 0x00000700 |
| 1162 | |
| 1163 | #define BB_PLL_CONFIG_OFFSET 0x000002f4 |
| 1164 | #define BB_PLL_CONFIG_FRAC_LSB 0 |
| 1165 | #define BB_PLL_CONFIG_FRAC_MASK 0x0003ffff |
| 1166 | #define BB_PLL_CONFIG_OUTDIV_LSB 18 |
| 1167 | #define BB_PLL_CONFIG_OUTDIV_MASK 0x001c0000 |
| 1168 | |
| 1169 | #define WLAN_PLL_SETTLE_OFFSET 0x0018 |
| 1170 | #define WLAN_PLL_SETTLE_TIME_LSB 0 |
| 1171 | #define WLAN_PLL_SETTLE_TIME_MASK 0x000007ff |
| 1172 | |
| 1173 | #define WLAN_PLL_CONTROL_OFFSET 0x0014 |
| 1174 | #define WLAN_PLL_CONTROL_DIV_LSB 0 |
| 1175 | #define WLAN_PLL_CONTROL_DIV_MASK 0x000003ff |
| 1176 | #define WLAN_PLL_CONTROL_REFDIV_LSB 10 |
| 1177 | #define WLAN_PLL_CONTROL_REFDIV_MASK 0x00003c00 |
| 1178 | #define WLAN_PLL_CONTROL_BYPASS_LSB 16 |
| 1179 | #define WLAN_PLL_CONTROL_BYPASS_MASK 0x00010000 |
| 1180 | #define WLAN_PLL_CONTROL_NOPWD_LSB 18 |
| 1181 | #define WLAN_PLL_CONTROL_NOPWD_MASK 0x00040000 |
| 1182 | |
| 1183 | #define RTC_SYNC_STATUS_OFFSET 0x0244 |
| 1184 | #define RTC_SYNC_STATUS_PLL_CHANGING_LSB 5 |
| 1185 | #define RTC_SYNC_STATUS_PLL_CHANGING_MASK 0x00000020 |
| 1186 | /* qca6174 PLL offset/mask end */ |
| 1187 | |
| 1188 | /* CPU_ADDR_MSB is a register, bit[3:0] is to specify which memory |
| 1189 | * region is accessed. The memory region size is 1M. |
| 1190 | * If host wants to access 0xX12345 at target, then CPU_ADDR_MSB[3:0] |
| 1191 | * is 0xX. |
| 1192 | * The following MACROs are defined to get the 0xX and the size limit. |
| 1193 | */ |
| 1194 | #define CPU_ADDR_MSB_REGION_MASK GENMASK(23, 20) |
| 1195 | #define CPU_ADDR_MSB_REGION_VAL(X) FIELD_GET(CPU_ADDR_MSB_REGION_MASK, X) |
| 1196 | #define REGION_ACCESS_SIZE_LIMIT 0x100000 |
| 1197 | #define REGION_ACCESS_SIZE_MASK (REGION_ACCESS_SIZE_LIMIT - 1) |
| 1198 | |
| 1199 | #endif /* _HW_H_ */ |