b.liu | e958203 | 2025-04-17 19:18:16 +0800 | [diff] [blame^] | 1 | // SPDX-License-Identifier: GPL-2.0-or-later |
| 2 | /* |
| 3 | Copyright (C) 2010 Willow Garage <http://www.willowgarage.com> |
| 4 | Copyright (C) 2010 Ivo van Doorn <IvDoorn@gmail.com> |
| 5 | Copyright (C) 2009 Bartlomiej Zolnierkiewicz <bzolnier@gmail.com> |
| 6 | Copyright (C) 2009 Gertjan van Wingerde <gwingerde@gmail.com> |
| 7 | |
| 8 | Based on the original rt2800pci.c and rt2800usb.c. |
| 9 | Copyright (C) 2009 Alban Browaeys <prahal@yahoo.com> |
| 10 | Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org> |
| 11 | Copyright (C) 2009 Luis Correia <luis.f.correia@gmail.com> |
| 12 | Copyright (C) 2009 Mattias Nissler <mattias.nissler@gmx.de> |
| 13 | Copyright (C) 2009 Mark Asselstine <asselsm@gmail.com> |
| 14 | Copyright (C) 2009 Xose Vazquez Perez <xose.vazquez@gmail.com> |
| 15 | <http://rt2x00.serialmonkey.com> |
| 16 | |
| 17 | */ |
| 18 | |
| 19 | /* |
| 20 | Module: rt2800lib |
| 21 | Abstract: rt2800 generic device routines. |
| 22 | */ |
| 23 | |
| 24 | #include <linux/crc-ccitt.h> |
| 25 | #include <linux/kernel.h> |
| 26 | #include <linux/module.h> |
| 27 | #include <linux/slab.h> |
| 28 | |
| 29 | #include "rt2x00.h" |
| 30 | #include "rt2800lib.h" |
| 31 | #include "rt2800.h" |
| 32 | |
| 33 | static bool modparam_watchdog; |
| 34 | module_param_named(watchdog, modparam_watchdog, bool, S_IRUGO); |
| 35 | MODULE_PARM_DESC(watchdog, "Enable watchdog to detect tx/rx hangs and reset hardware if detected"); |
| 36 | |
| 37 | /* |
| 38 | * Register access. |
| 39 | * All access to the CSR registers will go through the methods |
| 40 | * rt2800_register_read and rt2800_register_write. |
| 41 | * BBP and RF register require indirect register access, |
| 42 | * and use the CSR registers BBPCSR and RFCSR to achieve this. |
| 43 | * These indirect registers work with busy bits, |
| 44 | * and we will try maximal REGISTER_BUSY_COUNT times to access |
| 45 | * the register while taking a REGISTER_BUSY_DELAY us delay |
| 46 | * between each attampt. When the busy bit is still set at that time, |
| 47 | * the access attempt is considered to have failed, |
| 48 | * and we will print an error. |
| 49 | * The _lock versions must be used if you already hold the csr_mutex |
| 50 | */ |
| 51 | #define WAIT_FOR_BBP(__dev, __reg) \ |
| 52 | rt2800_regbusy_read((__dev), BBP_CSR_CFG, BBP_CSR_CFG_BUSY, (__reg)) |
| 53 | #define WAIT_FOR_RFCSR(__dev, __reg) \ |
| 54 | rt2800_regbusy_read((__dev), RF_CSR_CFG, RF_CSR_CFG_BUSY, (__reg)) |
| 55 | #define WAIT_FOR_RFCSR_MT7620(__dev, __reg) \ |
| 56 | rt2800_regbusy_read((__dev), RF_CSR_CFG, RF_CSR_CFG_BUSY_MT7620, \ |
| 57 | (__reg)) |
| 58 | #define WAIT_FOR_RF(__dev, __reg) \ |
| 59 | rt2800_regbusy_read((__dev), RF_CSR_CFG0, RF_CSR_CFG0_BUSY, (__reg)) |
| 60 | #define WAIT_FOR_MCU(__dev, __reg) \ |
| 61 | rt2800_regbusy_read((__dev), H2M_MAILBOX_CSR, \ |
| 62 | H2M_MAILBOX_CSR_OWNER, (__reg)) |
| 63 | |
| 64 | static inline bool rt2800_is_305x_soc(struct rt2x00_dev *rt2x00dev) |
| 65 | { |
| 66 | /* check for rt2872 on SoC */ |
| 67 | if (!rt2x00_is_soc(rt2x00dev) || |
| 68 | !rt2x00_rt(rt2x00dev, RT2872)) |
| 69 | return false; |
| 70 | |
| 71 | /* we know for sure that these rf chipsets are used on rt305x boards */ |
| 72 | if (rt2x00_rf(rt2x00dev, RF3020) || |
| 73 | rt2x00_rf(rt2x00dev, RF3021) || |
| 74 | rt2x00_rf(rt2x00dev, RF3022)) |
| 75 | return true; |
| 76 | |
| 77 | rt2x00_warn(rt2x00dev, "Unknown RF chipset on rt305x\n"); |
| 78 | return false; |
| 79 | } |
| 80 | |
| 81 | static void rt2800_bbp_write(struct rt2x00_dev *rt2x00dev, |
| 82 | const unsigned int word, const u8 value) |
| 83 | { |
| 84 | u32 reg; |
| 85 | |
| 86 | mutex_lock(&rt2x00dev->csr_mutex); |
| 87 | |
| 88 | /* |
| 89 | * Wait until the BBP becomes available, afterwards we |
| 90 | * can safely write the new data into the register. |
| 91 | */ |
| 92 | if (WAIT_FOR_BBP(rt2x00dev, ®)) { |
| 93 | reg = 0; |
| 94 | rt2x00_set_field32(®, BBP_CSR_CFG_VALUE, value); |
| 95 | rt2x00_set_field32(®, BBP_CSR_CFG_REGNUM, word); |
| 96 | rt2x00_set_field32(®, BBP_CSR_CFG_BUSY, 1); |
| 97 | rt2x00_set_field32(®, BBP_CSR_CFG_READ_CONTROL, 0); |
| 98 | rt2x00_set_field32(®, BBP_CSR_CFG_BBP_RW_MODE, 1); |
| 99 | |
| 100 | rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg); |
| 101 | } |
| 102 | |
| 103 | mutex_unlock(&rt2x00dev->csr_mutex); |
| 104 | } |
| 105 | |
| 106 | static u8 rt2800_bbp_read(struct rt2x00_dev *rt2x00dev, const unsigned int word) |
| 107 | { |
| 108 | u32 reg; |
| 109 | u8 value; |
| 110 | |
| 111 | mutex_lock(&rt2x00dev->csr_mutex); |
| 112 | |
| 113 | /* |
| 114 | * Wait until the BBP becomes available, afterwards we |
| 115 | * can safely write the read request into the register. |
| 116 | * After the data has been written, we wait until hardware |
| 117 | * returns the correct value, if at any time the register |
| 118 | * doesn't become available in time, reg will be 0xffffffff |
| 119 | * which means we return 0xff to the caller. |
| 120 | */ |
| 121 | if (WAIT_FOR_BBP(rt2x00dev, ®)) { |
| 122 | reg = 0; |
| 123 | rt2x00_set_field32(®, BBP_CSR_CFG_REGNUM, word); |
| 124 | rt2x00_set_field32(®, BBP_CSR_CFG_BUSY, 1); |
| 125 | rt2x00_set_field32(®, BBP_CSR_CFG_READ_CONTROL, 1); |
| 126 | rt2x00_set_field32(®, BBP_CSR_CFG_BBP_RW_MODE, 1); |
| 127 | |
| 128 | rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg); |
| 129 | |
| 130 | WAIT_FOR_BBP(rt2x00dev, ®); |
| 131 | } |
| 132 | |
| 133 | value = rt2x00_get_field32(reg, BBP_CSR_CFG_VALUE); |
| 134 | |
| 135 | mutex_unlock(&rt2x00dev->csr_mutex); |
| 136 | |
| 137 | return value; |
| 138 | } |
| 139 | |
| 140 | static void rt2800_rfcsr_write(struct rt2x00_dev *rt2x00dev, |
| 141 | const unsigned int word, const u8 value) |
| 142 | { |
| 143 | u32 reg; |
| 144 | |
| 145 | mutex_lock(&rt2x00dev->csr_mutex); |
| 146 | |
| 147 | /* |
| 148 | * Wait until the RFCSR becomes available, afterwards we |
| 149 | * can safely write the new data into the register. |
| 150 | */ |
| 151 | switch (rt2x00dev->chip.rt) { |
| 152 | case RT6352: |
| 153 | if (WAIT_FOR_RFCSR_MT7620(rt2x00dev, ®)) { |
| 154 | reg = 0; |
| 155 | rt2x00_set_field32(®, RF_CSR_CFG_DATA_MT7620, value); |
| 156 | rt2x00_set_field32(®, RF_CSR_CFG_REGNUM_MT7620, |
| 157 | word); |
| 158 | rt2x00_set_field32(®, RF_CSR_CFG_WRITE_MT7620, 1); |
| 159 | rt2x00_set_field32(®, RF_CSR_CFG_BUSY_MT7620, 1); |
| 160 | |
| 161 | rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg); |
| 162 | } |
| 163 | break; |
| 164 | |
| 165 | default: |
| 166 | if (WAIT_FOR_RFCSR(rt2x00dev, ®)) { |
| 167 | reg = 0; |
| 168 | rt2x00_set_field32(®, RF_CSR_CFG_DATA, value); |
| 169 | rt2x00_set_field32(®, RF_CSR_CFG_REGNUM, word); |
| 170 | rt2x00_set_field32(®, RF_CSR_CFG_WRITE, 1); |
| 171 | rt2x00_set_field32(®, RF_CSR_CFG_BUSY, 1); |
| 172 | |
| 173 | rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg); |
| 174 | } |
| 175 | break; |
| 176 | } |
| 177 | |
| 178 | mutex_unlock(&rt2x00dev->csr_mutex); |
| 179 | } |
| 180 | |
| 181 | static void rt2800_rfcsr_write_bank(struct rt2x00_dev *rt2x00dev, const u8 bank, |
| 182 | const unsigned int reg, const u8 value) |
| 183 | { |
| 184 | rt2800_rfcsr_write(rt2x00dev, (reg | (bank << 6)), value); |
| 185 | } |
| 186 | |
| 187 | static void rt2800_rfcsr_write_chanreg(struct rt2x00_dev *rt2x00dev, |
| 188 | const unsigned int reg, const u8 value) |
| 189 | { |
| 190 | rt2800_rfcsr_write_bank(rt2x00dev, 4, reg, value); |
| 191 | rt2800_rfcsr_write_bank(rt2x00dev, 6, reg, value); |
| 192 | } |
| 193 | |
| 194 | static void rt2800_rfcsr_write_dccal(struct rt2x00_dev *rt2x00dev, |
| 195 | const unsigned int reg, const u8 value) |
| 196 | { |
| 197 | rt2800_rfcsr_write_bank(rt2x00dev, 5, reg, value); |
| 198 | rt2800_rfcsr_write_bank(rt2x00dev, 7, reg, value); |
| 199 | } |
| 200 | |
| 201 | static u8 rt2800_rfcsr_read(struct rt2x00_dev *rt2x00dev, |
| 202 | const unsigned int word) |
| 203 | { |
| 204 | u32 reg; |
| 205 | u8 value; |
| 206 | |
| 207 | mutex_lock(&rt2x00dev->csr_mutex); |
| 208 | |
| 209 | /* |
| 210 | * Wait until the RFCSR becomes available, afterwards we |
| 211 | * can safely write the read request into the register. |
| 212 | * After the data has been written, we wait until hardware |
| 213 | * returns the correct value, if at any time the register |
| 214 | * doesn't become available in time, reg will be 0xffffffff |
| 215 | * which means we return 0xff to the caller. |
| 216 | */ |
| 217 | switch (rt2x00dev->chip.rt) { |
| 218 | case RT6352: |
| 219 | if (WAIT_FOR_RFCSR_MT7620(rt2x00dev, ®)) { |
| 220 | reg = 0; |
| 221 | rt2x00_set_field32(®, RF_CSR_CFG_REGNUM_MT7620, |
| 222 | word); |
| 223 | rt2x00_set_field32(®, RF_CSR_CFG_WRITE_MT7620, 0); |
| 224 | rt2x00_set_field32(®, RF_CSR_CFG_BUSY_MT7620, 1); |
| 225 | |
| 226 | rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg); |
| 227 | |
| 228 | WAIT_FOR_RFCSR_MT7620(rt2x00dev, ®); |
| 229 | } |
| 230 | |
| 231 | value = rt2x00_get_field32(reg, RF_CSR_CFG_DATA_MT7620); |
| 232 | break; |
| 233 | |
| 234 | default: |
| 235 | if (WAIT_FOR_RFCSR(rt2x00dev, ®)) { |
| 236 | reg = 0; |
| 237 | rt2x00_set_field32(®, RF_CSR_CFG_REGNUM, word); |
| 238 | rt2x00_set_field32(®, RF_CSR_CFG_WRITE, 0); |
| 239 | rt2x00_set_field32(®, RF_CSR_CFG_BUSY, 1); |
| 240 | |
| 241 | rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg); |
| 242 | |
| 243 | WAIT_FOR_RFCSR(rt2x00dev, ®); |
| 244 | } |
| 245 | |
| 246 | value = rt2x00_get_field32(reg, RF_CSR_CFG_DATA); |
| 247 | break; |
| 248 | } |
| 249 | |
| 250 | mutex_unlock(&rt2x00dev->csr_mutex); |
| 251 | |
| 252 | return value; |
| 253 | } |
| 254 | |
| 255 | static u8 rt2800_rfcsr_read_bank(struct rt2x00_dev *rt2x00dev, const u8 bank, |
| 256 | const unsigned int reg) |
| 257 | { |
| 258 | return rt2800_rfcsr_read(rt2x00dev, (reg | (bank << 6))); |
| 259 | } |
| 260 | |
| 261 | static void rt2800_rf_write(struct rt2x00_dev *rt2x00dev, |
| 262 | const unsigned int word, const u32 value) |
| 263 | { |
| 264 | u32 reg; |
| 265 | |
| 266 | mutex_lock(&rt2x00dev->csr_mutex); |
| 267 | |
| 268 | /* |
| 269 | * Wait until the RF becomes available, afterwards we |
| 270 | * can safely write the new data into the register. |
| 271 | */ |
| 272 | if (WAIT_FOR_RF(rt2x00dev, ®)) { |
| 273 | reg = 0; |
| 274 | rt2x00_set_field32(®, RF_CSR_CFG0_REG_VALUE_BW, value); |
| 275 | rt2x00_set_field32(®, RF_CSR_CFG0_STANDBYMODE, 0); |
| 276 | rt2x00_set_field32(®, RF_CSR_CFG0_SEL, 0); |
| 277 | rt2x00_set_field32(®, RF_CSR_CFG0_BUSY, 1); |
| 278 | |
| 279 | rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG0, reg); |
| 280 | rt2x00_rf_write(rt2x00dev, word, value); |
| 281 | } |
| 282 | |
| 283 | mutex_unlock(&rt2x00dev->csr_mutex); |
| 284 | } |
| 285 | |
| 286 | static const unsigned int rt2800_eeprom_map[EEPROM_WORD_COUNT] = { |
| 287 | [EEPROM_CHIP_ID] = 0x0000, |
| 288 | [EEPROM_VERSION] = 0x0001, |
| 289 | [EEPROM_MAC_ADDR_0] = 0x0002, |
| 290 | [EEPROM_MAC_ADDR_1] = 0x0003, |
| 291 | [EEPROM_MAC_ADDR_2] = 0x0004, |
| 292 | [EEPROM_NIC_CONF0] = 0x001a, |
| 293 | [EEPROM_NIC_CONF1] = 0x001b, |
| 294 | [EEPROM_FREQ] = 0x001d, |
| 295 | [EEPROM_LED_AG_CONF] = 0x001e, |
| 296 | [EEPROM_LED_ACT_CONF] = 0x001f, |
| 297 | [EEPROM_LED_POLARITY] = 0x0020, |
| 298 | [EEPROM_NIC_CONF2] = 0x0021, |
| 299 | [EEPROM_LNA] = 0x0022, |
| 300 | [EEPROM_RSSI_BG] = 0x0023, |
| 301 | [EEPROM_RSSI_BG2] = 0x0024, |
| 302 | [EEPROM_TXMIXER_GAIN_BG] = 0x0024, /* overlaps with RSSI_BG2 */ |
| 303 | [EEPROM_RSSI_A] = 0x0025, |
| 304 | [EEPROM_RSSI_A2] = 0x0026, |
| 305 | [EEPROM_TXMIXER_GAIN_A] = 0x0026, /* overlaps with RSSI_A2 */ |
| 306 | [EEPROM_EIRP_MAX_TX_POWER] = 0x0027, |
| 307 | [EEPROM_TXPOWER_DELTA] = 0x0028, |
| 308 | [EEPROM_TXPOWER_BG1] = 0x0029, |
| 309 | [EEPROM_TXPOWER_BG2] = 0x0030, |
| 310 | [EEPROM_TSSI_BOUND_BG1] = 0x0037, |
| 311 | [EEPROM_TSSI_BOUND_BG2] = 0x0038, |
| 312 | [EEPROM_TSSI_BOUND_BG3] = 0x0039, |
| 313 | [EEPROM_TSSI_BOUND_BG4] = 0x003a, |
| 314 | [EEPROM_TSSI_BOUND_BG5] = 0x003b, |
| 315 | [EEPROM_TXPOWER_A1] = 0x003c, |
| 316 | [EEPROM_TXPOWER_A2] = 0x0053, |
| 317 | [EEPROM_TXPOWER_INIT] = 0x0068, |
| 318 | [EEPROM_TSSI_BOUND_A1] = 0x006a, |
| 319 | [EEPROM_TSSI_BOUND_A2] = 0x006b, |
| 320 | [EEPROM_TSSI_BOUND_A3] = 0x006c, |
| 321 | [EEPROM_TSSI_BOUND_A4] = 0x006d, |
| 322 | [EEPROM_TSSI_BOUND_A5] = 0x006e, |
| 323 | [EEPROM_TXPOWER_BYRATE] = 0x006f, |
| 324 | [EEPROM_BBP_START] = 0x0078, |
| 325 | }; |
| 326 | |
| 327 | static const unsigned int rt2800_eeprom_map_ext[EEPROM_WORD_COUNT] = { |
| 328 | [EEPROM_CHIP_ID] = 0x0000, |
| 329 | [EEPROM_VERSION] = 0x0001, |
| 330 | [EEPROM_MAC_ADDR_0] = 0x0002, |
| 331 | [EEPROM_MAC_ADDR_1] = 0x0003, |
| 332 | [EEPROM_MAC_ADDR_2] = 0x0004, |
| 333 | [EEPROM_NIC_CONF0] = 0x001a, |
| 334 | [EEPROM_NIC_CONF1] = 0x001b, |
| 335 | [EEPROM_NIC_CONF2] = 0x001c, |
| 336 | [EEPROM_EIRP_MAX_TX_POWER] = 0x0020, |
| 337 | [EEPROM_FREQ] = 0x0022, |
| 338 | [EEPROM_LED_AG_CONF] = 0x0023, |
| 339 | [EEPROM_LED_ACT_CONF] = 0x0024, |
| 340 | [EEPROM_LED_POLARITY] = 0x0025, |
| 341 | [EEPROM_LNA] = 0x0026, |
| 342 | [EEPROM_EXT_LNA2] = 0x0027, |
| 343 | [EEPROM_RSSI_BG] = 0x0028, |
| 344 | [EEPROM_RSSI_BG2] = 0x0029, |
| 345 | [EEPROM_RSSI_A] = 0x002a, |
| 346 | [EEPROM_RSSI_A2] = 0x002b, |
| 347 | [EEPROM_TXPOWER_BG1] = 0x0030, |
| 348 | [EEPROM_TXPOWER_BG2] = 0x0037, |
| 349 | [EEPROM_EXT_TXPOWER_BG3] = 0x003e, |
| 350 | [EEPROM_TSSI_BOUND_BG1] = 0x0045, |
| 351 | [EEPROM_TSSI_BOUND_BG2] = 0x0046, |
| 352 | [EEPROM_TSSI_BOUND_BG3] = 0x0047, |
| 353 | [EEPROM_TSSI_BOUND_BG4] = 0x0048, |
| 354 | [EEPROM_TSSI_BOUND_BG5] = 0x0049, |
| 355 | [EEPROM_TXPOWER_A1] = 0x004b, |
| 356 | [EEPROM_TXPOWER_A2] = 0x0065, |
| 357 | [EEPROM_EXT_TXPOWER_A3] = 0x007f, |
| 358 | [EEPROM_TSSI_BOUND_A1] = 0x009a, |
| 359 | [EEPROM_TSSI_BOUND_A2] = 0x009b, |
| 360 | [EEPROM_TSSI_BOUND_A3] = 0x009c, |
| 361 | [EEPROM_TSSI_BOUND_A4] = 0x009d, |
| 362 | [EEPROM_TSSI_BOUND_A5] = 0x009e, |
| 363 | [EEPROM_TXPOWER_BYRATE] = 0x00a0, |
| 364 | }; |
| 365 | |
| 366 | static unsigned int rt2800_eeprom_word_index(struct rt2x00_dev *rt2x00dev, |
| 367 | const enum rt2800_eeprom_word word) |
| 368 | { |
| 369 | const unsigned int *map; |
| 370 | unsigned int index; |
| 371 | |
| 372 | if (WARN_ONCE(word >= EEPROM_WORD_COUNT, |
| 373 | "%s: invalid EEPROM word %d\n", |
| 374 | wiphy_name(rt2x00dev->hw->wiphy), word)) |
| 375 | return 0; |
| 376 | |
| 377 | if (rt2x00_rt(rt2x00dev, RT3593) || |
| 378 | rt2x00_rt(rt2x00dev, RT3883)) |
| 379 | map = rt2800_eeprom_map_ext; |
| 380 | else |
| 381 | map = rt2800_eeprom_map; |
| 382 | |
| 383 | index = map[word]; |
| 384 | |
| 385 | /* Index 0 is valid only for EEPROM_CHIP_ID. |
| 386 | * Otherwise it means that the offset of the |
| 387 | * given word is not initialized in the map, |
| 388 | * or that the field is not usable on the |
| 389 | * actual chipset. |
| 390 | */ |
| 391 | WARN_ONCE(word != EEPROM_CHIP_ID && index == 0, |
| 392 | "%s: invalid access of EEPROM word %d\n", |
| 393 | wiphy_name(rt2x00dev->hw->wiphy), word); |
| 394 | |
| 395 | return index; |
| 396 | } |
| 397 | |
| 398 | static void *rt2800_eeprom_addr(struct rt2x00_dev *rt2x00dev, |
| 399 | const enum rt2800_eeprom_word word) |
| 400 | { |
| 401 | unsigned int index; |
| 402 | |
| 403 | index = rt2800_eeprom_word_index(rt2x00dev, word); |
| 404 | return rt2x00_eeprom_addr(rt2x00dev, index); |
| 405 | } |
| 406 | |
| 407 | static u16 rt2800_eeprom_read(struct rt2x00_dev *rt2x00dev, |
| 408 | const enum rt2800_eeprom_word word) |
| 409 | { |
| 410 | unsigned int index; |
| 411 | |
| 412 | index = rt2800_eeprom_word_index(rt2x00dev, word); |
| 413 | return rt2x00_eeprom_read(rt2x00dev, index); |
| 414 | } |
| 415 | |
| 416 | static void rt2800_eeprom_write(struct rt2x00_dev *rt2x00dev, |
| 417 | const enum rt2800_eeprom_word word, u16 data) |
| 418 | { |
| 419 | unsigned int index; |
| 420 | |
| 421 | index = rt2800_eeprom_word_index(rt2x00dev, word); |
| 422 | rt2x00_eeprom_write(rt2x00dev, index, data); |
| 423 | } |
| 424 | |
| 425 | static u16 rt2800_eeprom_read_from_array(struct rt2x00_dev *rt2x00dev, |
| 426 | const enum rt2800_eeprom_word array, |
| 427 | unsigned int offset) |
| 428 | { |
| 429 | unsigned int index; |
| 430 | |
| 431 | index = rt2800_eeprom_word_index(rt2x00dev, array); |
| 432 | return rt2x00_eeprom_read(rt2x00dev, index + offset); |
| 433 | } |
| 434 | |
| 435 | static int rt2800_enable_wlan_rt3290(struct rt2x00_dev *rt2x00dev) |
| 436 | { |
| 437 | u32 reg; |
| 438 | int i, count; |
| 439 | |
| 440 | reg = rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL); |
| 441 | rt2x00_set_field32(®, WLAN_GPIO_OUT_OE_BIT_ALL, 0xff); |
| 442 | rt2x00_set_field32(®, FRC_WL_ANT_SET, 1); |
| 443 | rt2x00_set_field32(®, WLAN_CLK_EN, 0); |
| 444 | rt2x00_set_field32(®, WLAN_EN, 1); |
| 445 | rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg); |
| 446 | |
| 447 | udelay(REGISTER_BUSY_DELAY); |
| 448 | |
| 449 | count = 0; |
| 450 | do { |
| 451 | /* |
| 452 | * Check PLL_LD & XTAL_RDY. |
| 453 | */ |
| 454 | for (i = 0; i < REGISTER_BUSY_COUNT; i++) { |
| 455 | reg = rt2800_register_read(rt2x00dev, CMB_CTRL); |
| 456 | if (rt2x00_get_field32(reg, PLL_LD) && |
| 457 | rt2x00_get_field32(reg, XTAL_RDY)) |
| 458 | break; |
| 459 | udelay(REGISTER_BUSY_DELAY); |
| 460 | } |
| 461 | |
| 462 | if (i >= REGISTER_BUSY_COUNT) { |
| 463 | |
| 464 | if (count >= 10) |
| 465 | return -EIO; |
| 466 | |
| 467 | rt2800_register_write(rt2x00dev, 0x58, 0x018); |
| 468 | udelay(REGISTER_BUSY_DELAY); |
| 469 | rt2800_register_write(rt2x00dev, 0x58, 0x418); |
| 470 | udelay(REGISTER_BUSY_DELAY); |
| 471 | rt2800_register_write(rt2x00dev, 0x58, 0x618); |
| 472 | udelay(REGISTER_BUSY_DELAY); |
| 473 | count++; |
| 474 | } else { |
| 475 | count = 0; |
| 476 | } |
| 477 | |
| 478 | reg = rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL); |
| 479 | rt2x00_set_field32(®, PCIE_APP0_CLK_REQ, 0); |
| 480 | rt2x00_set_field32(®, WLAN_CLK_EN, 1); |
| 481 | rt2x00_set_field32(®, WLAN_RESET, 1); |
| 482 | rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg); |
| 483 | udelay(10); |
| 484 | rt2x00_set_field32(®, WLAN_RESET, 0); |
| 485 | rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg); |
| 486 | udelay(10); |
| 487 | rt2800_register_write(rt2x00dev, INT_SOURCE_CSR, 0x7fffffff); |
| 488 | } while (count != 0); |
| 489 | |
| 490 | return 0; |
| 491 | } |
| 492 | |
| 493 | void rt2800_mcu_request(struct rt2x00_dev *rt2x00dev, |
| 494 | const u8 command, const u8 token, |
| 495 | const u8 arg0, const u8 arg1) |
| 496 | { |
| 497 | u32 reg; |
| 498 | |
| 499 | /* |
| 500 | * SOC devices don't support MCU requests. |
| 501 | */ |
| 502 | if (rt2x00_is_soc(rt2x00dev)) |
| 503 | return; |
| 504 | |
| 505 | mutex_lock(&rt2x00dev->csr_mutex); |
| 506 | |
| 507 | /* |
| 508 | * Wait until the MCU becomes available, afterwards we |
| 509 | * can safely write the new data into the register. |
| 510 | */ |
| 511 | if (WAIT_FOR_MCU(rt2x00dev, ®)) { |
| 512 | rt2x00_set_field32(®, H2M_MAILBOX_CSR_OWNER, 1); |
| 513 | rt2x00_set_field32(®, H2M_MAILBOX_CSR_CMD_TOKEN, token); |
| 514 | rt2x00_set_field32(®, H2M_MAILBOX_CSR_ARG0, arg0); |
| 515 | rt2x00_set_field32(®, H2M_MAILBOX_CSR_ARG1, arg1); |
| 516 | rt2800_register_write_lock(rt2x00dev, H2M_MAILBOX_CSR, reg); |
| 517 | |
| 518 | reg = 0; |
| 519 | rt2x00_set_field32(®, HOST_CMD_CSR_HOST_COMMAND, command); |
| 520 | rt2800_register_write_lock(rt2x00dev, HOST_CMD_CSR, reg); |
| 521 | } |
| 522 | |
| 523 | mutex_unlock(&rt2x00dev->csr_mutex); |
| 524 | } |
| 525 | EXPORT_SYMBOL_GPL(rt2800_mcu_request); |
| 526 | |
| 527 | int rt2800_wait_csr_ready(struct rt2x00_dev *rt2x00dev) |
| 528 | { |
| 529 | unsigned int i = 0; |
| 530 | u32 reg; |
| 531 | |
| 532 | for (i = 0; i < REGISTER_BUSY_COUNT; i++) { |
| 533 | reg = rt2800_register_read(rt2x00dev, MAC_CSR0); |
| 534 | if (reg && reg != ~0) |
| 535 | return 0; |
| 536 | msleep(1); |
| 537 | } |
| 538 | |
| 539 | rt2x00_err(rt2x00dev, "Unstable hardware\n"); |
| 540 | return -EBUSY; |
| 541 | } |
| 542 | EXPORT_SYMBOL_GPL(rt2800_wait_csr_ready); |
| 543 | |
| 544 | int rt2800_wait_wpdma_ready(struct rt2x00_dev *rt2x00dev) |
| 545 | { |
| 546 | unsigned int i; |
| 547 | u32 reg; |
| 548 | |
| 549 | /* |
| 550 | * Some devices are really slow to respond here. Wait a whole second |
| 551 | * before timing out. |
| 552 | */ |
| 553 | for (i = 0; i < REGISTER_BUSY_COUNT; i++) { |
| 554 | reg = rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG); |
| 555 | if (!rt2x00_get_field32(reg, WPDMA_GLO_CFG_TX_DMA_BUSY) && |
| 556 | !rt2x00_get_field32(reg, WPDMA_GLO_CFG_RX_DMA_BUSY)) |
| 557 | return 0; |
| 558 | |
| 559 | msleep(10); |
| 560 | } |
| 561 | |
| 562 | rt2x00_err(rt2x00dev, "WPDMA TX/RX busy [0x%08x]\n", reg); |
| 563 | return -EACCES; |
| 564 | } |
| 565 | EXPORT_SYMBOL_GPL(rt2800_wait_wpdma_ready); |
| 566 | |
| 567 | void rt2800_disable_wpdma(struct rt2x00_dev *rt2x00dev) |
| 568 | { |
| 569 | u32 reg; |
| 570 | |
| 571 | reg = rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG); |
| 572 | rt2x00_set_field32(®, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0); |
| 573 | rt2x00_set_field32(®, WPDMA_GLO_CFG_TX_DMA_BUSY, 0); |
| 574 | rt2x00_set_field32(®, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0); |
| 575 | rt2x00_set_field32(®, WPDMA_GLO_CFG_RX_DMA_BUSY, 0); |
| 576 | rt2x00_set_field32(®, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1); |
| 577 | rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg); |
| 578 | } |
| 579 | EXPORT_SYMBOL_GPL(rt2800_disable_wpdma); |
| 580 | |
| 581 | void rt2800_get_txwi_rxwi_size(struct rt2x00_dev *rt2x00dev, |
| 582 | unsigned short *txwi_size, |
| 583 | unsigned short *rxwi_size) |
| 584 | { |
| 585 | switch (rt2x00dev->chip.rt) { |
| 586 | case RT3593: |
| 587 | case RT3883: |
| 588 | *txwi_size = TXWI_DESC_SIZE_4WORDS; |
| 589 | *rxwi_size = RXWI_DESC_SIZE_5WORDS; |
| 590 | break; |
| 591 | |
| 592 | case RT5592: |
| 593 | case RT6352: |
| 594 | *txwi_size = TXWI_DESC_SIZE_5WORDS; |
| 595 | *rxwi_size = RXWI_DESC_SIZE_6WORDS; |
| 596 | break; |
| 597 | |
| 598 | default: |
| 599 | *txwi_size = TXWI_DESC_SIZE_4WORDS; |
| 600 | *rxwi_size = RXWI_DESC_SIZE_4WORDS; |
| 601 | break; |
| 602 | } |
| 603 | } |
| 604 | EXPORT_SYMBOL_GPL(rt2800_get_txwi_rxwi_size); |
| 605 | |
| 606 | static bool rt2800_check_firmware_crc(const u8 *data, const size_t len) |
| 607 | { |
| 608 | u16 fw_crc; |
| 609 | u16 crc; |
| 610 | |
| 611 | /* |
| 612 | * The last 2 bytes in the firmware array are the crc checksum itself, |
| 613 | * this means that we should never pass those 2 bytes to the crc |
| 614 | * algorithm. |
| 615 | */ |
| 616 | fw_crc = (data[len - 2] << 8 | data[len - 1]); |
| 617 | |
| 618 | /* |
| 619 | * Use the crc ccitt algorithm. |
| 620 | * This will return the same value as the legacy driver which |
| 621 | * used bit ordering reversion on the both the firmware bytes |
| 622 | * before input input as well as on the final output. |
| 623 | * Obviously using crc ccitt directly is much more efficient. |
| 624 | */ |
| 625 | crc = crc_ccitt(~0, data, len - 2); |
| 626 | |
| 627 | /* |
| 628 | * There is a small difference between the crc-itu-t + bitrev and |
| 629 | * the crc-ccitt crc calculation. In the latter method the 2 bytes |
| 630 | * will be swapped, use swab16 to convert the crc to the correct |
| 631 | * value. |
| 632 | */ |
| 633 | crc = swab16(crc); |
| 634 | |
| 635 | return fw_crc == crc; |
| 636 | } |
| 637 | |
| 638 | int rt2800_check_firmware(struct rt2x00_dev *rt2x00dev, |
| 639 | const u8 *data, const size_t len) |
| 640 | { |
| 641 | size_t offset = 0; |
| 642 | size_t fw_len; |
| 643 | bool multiple; |
| 644 | |
| 645 | /* |
| 646 | * PCI(e) & SOC devices require firmware with a length |
| 647 | * of 8kb. USB devices require firmware files with a length |
| 648 | * of 4kb. Certain USB chipsets however require different firmware, |
| 649 | * which Ralink only provides attached to the original firmware |
| 650 | * file. Thus for USB devices, firmware files have a length |
| 651 | * which is a multiple of 4kb. The firmware for rt3290 chip also |
| 652 | * have a length which is a multiple of 4kb. |
| 653 | */ |
| 654 | if (rt2x00_is_usb(rt2x00dev) || rt2x00_rt(rt2x00dev, RT3290)) |
| 655 | fw_len = 4096; |
| 656 | else |
| 657 | fw_len = 8192; |
| 658 | |
| 659 | multiple = true; |
| 660 | /* |
| 661 | * Validate the firmware length |
| 662 | */ |
| 663 | if (len != fw_len && (!multiple || (len % fw_len) != 0)) |
| 664 | return FW_BAD_LENGTH; |
| 665 | |
| 666 | /* |
| 667 | * Check if the chipset requires one of the upper parts |
| 668 | * of the firmware. |
| 669 | */ |
| 670 | if (rt2x00_is_usb(rt2x00dev) && |
| 671 | !rt2x00_rt(rt2x00dev, RT2860) && |
| 672 | !rt2x00_rt(rt2x00dev, RT2872) && |
| 673 | !rt2x00_rt(rt2x00dev, RT3070) && |
| 674 | ((len / fw_len) == 1)) |
| 675 | return FW_BAD_VERSION; |
| 676 | |
| 677 | /* |
| 678 | * 8kb firmware files must be checked as if it were |
| 679 | * 2 separate firmware files. |
| 680 | */ |
| 681 | while (offset < len) { |
| 682 | if (!rt2800_check_firmware_crc(data + offset, fw_len)) |
| 683 | return FW_BAD_CRC; |
| 684 | |
| 685 | offset += fw_len; |
| 686 | } |
| 687 | |
| 688 | return FW_OK; |
| 689 | } |
| 690 | EXPORT_SYMBOL_GPL(rt2800_check_firmware); |
| 691 | |
| 692 | int rt2800_load_firmware(struct rt2x00_dev *rt2x00dev, |
| 693 | const u8 *data, const size_t len) |
| 694 | { |
| 695 | unsigned int i; |
| 696 | u32 reg; |
| 697 | int retval; |
| 698 | |
| 699 | if (rt2x00_rt(rt2x00dev, RT3290)) { |
| 700 | retval = rt2800_enable_wlan_rt3290(rt2x00dev); |
| 701 | if (retval) |
| 702 | return -EBUSY; |
| 703 | } |
| 704 | |
| 705 | /* |
| 706 | * If driver doesn't wake up firmware here, |
| 707 | * rt2800_load_firmware will hang forever when interface is up again. |
| 708 | */ |
| 709 | rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0x00000000); |
| 710 | |
| 711 | /* |
| 712 | * Wait for stable hardware. |
| 713 | */ |
| 714 | if (rt2800_wait_csr_ready(rt2x00dev)) |
| 715 | return -EBUSY; |
| 716 | |
| 717 | if (rt2x00_is_pci(rt2x00dev)) { |
| 718 | if (rt2x00_rt(rt2x00dev, RT3290) || |
| 719 | rt2x00_rt(rt2x00dev, RT3572) || |
| 720 | rt2x00_rt(rt2x00dev, RT5390) || |
| 721 | rt2x00_rt(rt2x00dev, RT5392)) { |
| 722 | reg = rt2800_register_read(rt2x00dev, AUX_CTRL); |
| 723 | rt2x00_set_field32(®, AUX_CTRL_FORCE_PCIE_CLK, 1); |
| 724 | rt2x00_set_field32(®, AUX_CTRL_WAKE_PCIE_EN, 1); |
| 725 | rt2800_register_write(rt2x00dev, AUX_CTRL, reg); |
| 726 | } |
| 727 | rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000002); |
| 728 | } |
| 729 | |
| 730 | rt2800_disable_wpdma(rt2x00dev); |
| 731 | |
| 732 | /* |
| 733 | * Write firmware to the device. |
| 734 | */ |
| 735 | rt2800_drv_write_firmware(rt2x00dev, data, len); |
| 736 | |
| 737 | /* |
| 738 | * Wait for device to stabilize. |
| 739 | */ |
| 740 | for (i = 0; i < REGISTER_BUSY_COUNT; i++) { |
| 741 | reg = rt2800_register_read(rt2x00dev, PBF_SYS_CTRL); |
| 742 | if (rt2x00_get_field32(reg, PBF_SYS_CTRL_READY)) |
| 743 | break; |
| 744 | msleep(1); |
| 745 | } |
| 746 | |
| 747 | if (i == REGISTER_BUSY_COUNT) { |
| 748 | rt2x00_err(rt2x00dev, "PBF system register not ready\n"); |
| 749 | return -EBUSY; |
| 750 | } |
| 751 | |
| 752 | /* |
| 753 | * Disable DMA, will be reenabled later when enabling |
| 754 | * the radio. |
| 755 | */ |
| 756 | rt2800_disable_wpdma(rt2x00dev); |
| 757 | |
| 758 | /* |
| 759 | * Initialize firmware. |
| 760 | */ |
| 761 | rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0); |
| 762 | rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0); |
| 763 | if (rt2x00_is_usb(rt2x00dev)) { |
| 764 | rt2800_register_write(rt2x00dev, H2M_INT_SRC, 0); |
| 765 | rt2800_mcu_request(rt2x00dev, MCU_BOOT_SIGNAL, 0, 0, 0); |
| 766 | } |
| 767 | msleep(1); |
| 768 | |
| 769 | return 0; |
| 770 | } |
| 771 | EXPORT_SYMBOL_GPL(rt2800_load_firmware); |
| 772 | |
| 773 | void rt2800_write_tx_data(struct queue_entry *entry, |
| 774 | struct txentry_desc *txdesc) |
| 775 | { |
| 776 | __le32 *txwi = rt2800_drv_get_txwi(entry); |
| 777 | u32 word; |
| 778 | int i; |
| 779 | |
| 780 | /* |
| 781 | * Initialize TX Info descriptor |
| 782 | */ |
| 783 | word = rt2x00_desc_read(txwi, 0); |
| 784 | rt2x00_set_field32(&word, TXWI_W0_FRAG, |
| 785 | test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags)); |
| 786 | rt2x00_set_field32(&word, TXWI_W0_MIMO_PS, |
| 787 | test_bit(ENTRY_TXD_HT_MIMO_PS, &txdesc->flags)); |
| 788 | rt2x00_set_field32(&word, TXWI_W0_CF_ACK, 0); |
| 789 | rt2x00_set_field32(&word, TXWI_W0_TS, |
| 790 | test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags)); |
| 791 | rt2x00_set_field32(&word, TXWI_W0_AMPDU, |
| 792 | test_bit(ENTRY_TXD_HT_AMPDU, &txdesc->flags)); |
| 793 | rt2x00_set_field32(&word, TXWI_W0_MPDU_DENSITY, |
| 794 | txdesc->u.ht.mpdu_density); |
| 795 | rt2x00_set_field32(&word, TXWI_W0_TX_OP, txdesc->u.ht.txop); |
| 796 | rt2x00_set_field32(&word, TXWI_W0_MCS, txdesc->u.ht.mcs); |
| 797 | rt2x00_set_field32(&word, TXWI_W0_BW, |
| 798 | test_bit(ENTRY_TXD_HT_BW_40, &txdesc->flags)); |
| 799 | rt2x00_set_field32(&word, TXWI_W0_SHORT_GI, |
| 800 | test_bit(ENTRY_TXD_HT_SHORT_GI, &txdesc->flags)); |
| 801 | rt2x00_set_field32(&word, TXWI_W0_STBC, txdesc->u.ht.stbc); |
| 802 | rt2x00_set_field32(&word, TXWI_W0_PHYMODE, txdesc->rate_mode); |
| 803 | rt2x00_desc_write(txwi, 0, word); |
| 804 | |
| 805 | word = rt2x00_desc_read(txwi, 1); |
| 806 | rt2x00_set_field32(&word, TXWI_W1_ACK, |
| 807 | test_bit(ENTRY_TXD_ACK, &txdesc->flags)); |
| 808 | rt2x00_set_field32(&word, TXWI_W1_NSEQ, |
| 809 | test_bit(ENTRY_TXD_GENERATE_SEQ, &txdesc->flags)); |
| 810 | rt2x00_set_field32(&word, TXWI_W1_BW_WIN_SIZE, txdesc->u.ht.ba_size); |
| 811 | rt2x00_set_field32(&word, TXWI_W1_WIRELESS_CLI_ID, |
| 812 | test_bit(ENTRY_TXD_ENCRYPT, &txdesc->flags) ? |
| 813 | txdesc->key_idx : txdesc->u.ht.wcid); |
| 814 | rt2x00_set_field32(&word, TXWI_W1_MPDU_TOTAL_BYTE_COUNT, |
| 815 | txdesc->length); |
| 816 | rt2x00_set_field32(&word, TXWI_W1_PACKETID_QUEUE, entry->queue->qid); |
| 817 | rt2x00_set_field32(&word, TXWI_W1_PACKETID_ENTRY, (entry->entry_idx % 3) + 1); |
| 818 | rt2x00_desc_write(txwi, 1, word); |
| 819 | |
| 820 | /* |
| 821 | * Always write 0 to IV/EIV fields (word 2 and 3), hardware will insert |
| 822 | * the IV from the IVEIV register when TXD_W3_WIV is set to 0. |
| 823 | * When TXD_W3_WIV is set to 1 it will use the IV data |
| 824 | * from the descriptor. The TXWI_W1_WIRELESS_CLI_ID indicates which |
| 825 | * crypto entry in the registers should be used to encrypt the frame. |
| 826 | * |
| 827 | * Nulify all remaining words as well, we don't know how to program them. |
| 828 | */ |
| 829 | for (i = 2; i < entry->queue->winfo_size / sizeof(__le32); i++) |
| 830 | _rt2x00_desc_write(txwi, i, 0); |
| 831 | } |
| 832 | EXPORT_SYMBOL_GPL(rt2800_write_tx_data); |
| 833 | |
| 834 | static int rt2800_agc_to_rssi(struct rt2x00_dev *rt2x00dev, u32 rxwi_w2) |
| 835 | { |
| 836 | s8 rssi0 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI0); |
| 837 | s8 rssi1 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI1); |
| 838 | s8 rssi2 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI2); |
| 839 | u16 eeprom; |
| 840 | u8 offset0; |
| 841 | u8 offset1; |
| 842 | u8 offset2; |
| 843 | |
| 844 | if (rt2x00dev->curr_band == NL80211_BAND_2GHZ) { |
| 845 | eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_BG); |
| 846 | offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET0); |
| 847 | offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET1); |
| 848 | eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2); |
| 849 | offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_OFFSET2); |
| 850 | } else { |
| 851 | eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_A); |
| 852 | offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET0); |
| 853 | offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET1); |
| 854 | eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_A2); |
| 855 | offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_OFFSET2); |
| 856 | } |
| 857 | |
| 858 | /* |
| 859 | * Convert the value from the descriptor into the RSSI value |
| 860 | * If the value in the descriptor is 0, it is considered invalid |
| 861 | * and the default (extremely low) rssi value is assumed |
| 862 | */ |
| 863 | rssi0 = (rssi0) ? (-12 - offset0 - rt2x00dev->lna_gain - rssi0) : -128; |
| 864 | rssi1 = (rssi1) ? (-12 - offset1 - rt2x00dev->lna_gain - rssi1) : -128; |
| 865 | rssi2 = (rssi2) ? (-12 - offset2 - rt2x00dev->lna_gain - rssi2) : -128; |
| 866 | |
| 867 | /* |
| 868 | * mac80211 only accepts a single RSSI value. Calculating the |
| 869 | * average doesn't deliver a fair answer either since -60:-60 would |
| 870 | * be considered equally good as -50:-70 while the second is the one |
| 871 | * which gives less energy... |
| 872 | */ |
| 873 | rssi0 = max(rssi0, rssi1); |
| 874 | return (int)max(rssi0, rssi2); |
| 875 | } |
| 876 | |
| 877 | void rt2800_process_rxwi(struct queue_entry *entry, |
| 878 | struct rxdone_entry_desc *rxdesc) |
| 879 | { |
| 880 | __le32 *rxwi = (__le32 *) entry->skb->data; |
| 881 | u32 word; |
| 882 | |
| 883 | word = rt2x00_desc_read(rxwi, 0); |
| 884 | |
| 885 | rxdesc->cipher = rt2x00_get_field32(word, RXWI_W0_UDF); |
| 886 | rxdesc->size = rt2x00_get_field32(word, RXWI_W0_MPDU_TOTAL_BYTE_COUNT); |
| 887 | |
| 888 | word = rt2x00_desc_read(rxwi, 1); |
| 889 | |
| 890 | if (rt2x00_get_field32(word, RXWI_W1_SHORT_GI)) |
| 891 | rxdesc->enc_flags |= RX_ENC_FLAG_SHORT_GI; |
| 892 | |
| 893 | if (rt2x00_get_field32(word, RXWI_W1_BW)) |
| 894 | rxdesc->bw = RATE_INFO_BW_40; |
| 895 | |
| 896 | /* |
| 897 | * Detect RX rate, always use MCS as signal type. |
| 898 | */ |
| 899 | rxdesc->dev_flags |= RXDONE_SIGNAL_MCS; |
| 900 | rxdesc->signal = rt2x00_get_field32(word, RXWI_W1_MCS); |
| 901 | rxdesc->rate_mode = rt2x00_get_field32(word, RXWI_W1_PHYMODE); |
| 902 | |
| 903 | /* |
| 904 | * Mask of 0x8 bit to remove the short preamble flag. |
| 905 | */ |
| 906 | if (rxdesc->rate_mode == RATE_MODE_CCK) |
| 907 | rxdesc->signal &= ~0x8; |
| 908 | |
| 909 | word = rt2x00_desc_read(rxwi, 2); |
| 910 | |
| 911 | /* |
| 912 | * Convert descriptor AGC value to RSSI value. |
| 913 | */ |
| 914 | rxdesc->rssi = rt2800_agc_to_rssi(entry->queue->rt2x00dev, word); |
| 915 | /* |
| 916 | * Remove RXWI descriptor from start of the buffer. |
| 917 | */ |
| 918 | skb_pull(entry->skb, entry->queue->winfo_size); |
| 919 | } |
| 920 | EXPORT_SYMBOL_GPL(rt2800_process_rxwi); |
| 921 | |
| 922 | static void rt2800_rate_from_status(struct skb_frame_desc *skbdesc, |
| 923 | u32 status, enum nl80211_band band) |
| 924 | { |
| 925 | u8 flags = 0; |
| 926 | u8 idx = rt2x00_get_field32(status, TX_STA_FIFO_MCS); |
| 927 | |
| 928 | switch (rt2x00_get_field32(status, TX_STA_FIFO_PHYMODE)) { |
| 929 | case RATE_MODE_HT_GREENFIELD: |
| 930 | flags |= IEEE80211_TX_RC_GREEN_FIELD; |
| 931 | /* fall through */ |
| 932 | case RATE_MODE_HT_MIX: |
| 933 | flags |= IEEE80211_TX_RC_MCS; |
| 934 | break; |
| 935 | case RATE_MODE_OFDM: |
| 936 | if (band == NL80211_BAND_2GHZ) |
| 937 | idx += 4; |
| 938 | break; |
| 939 | case RATE_MODE_CCK: |
| 940 | if (idx >= 8) |
| 941 | idx -= 8; |
| 942 | break; |
| 943 | } |
| 944 | |
| 945 | if (rt2x00_get_field32(status, TX_STA_FIFO_BW)) |
| 946 | flags |= IEEE80211_TX_RC_40_MHZ_WIDTH; |
| 947 | |
| 948 | if (rt2x00_get_field32(status, TX_STA_FIFO_SGI)) |
| 949 | flags |= IEEE80211_TX_RC_SHORT_GI; |
| 950 | |
| 951 | skbdesc->tx_rate_idx = idx; |
| 952 | skbdesc->tx_rate_flags = flags; |
| 953 | } |
| 954 | |
| 955 | static bool rt2800_txdone_entry_check(struct queue_entry *entry, u32 reg) |
| 956 | { |
| 957 | __le32 *txwi; |
| 958 | u32 word; |
| 959 | int wcid, ack, pid; |
| 960 | int tx_wcid, tx_ack, tx_pid, is_agg; |
| 961 | |
| 962 | /* |
| 963 | * This frames has returned with an IO error, |
| 964 | * so the status report is not intended for this |
| 965 | * frame. |
| 966 | */ |
| 967 | if (test_bit(ENTRY_DATA_IO_FAILED, &entry->flags)) |
| 968 | return false; |
| 969 | |
| 970 | wcid = rt2x00_get_field32(reg, TX_STA_FIFO_WCID); |
| 971 | ack = rt2x00_get_field32(reg, TX_STA_FIFO_TX_ACK_REQUIRED); |
| 972 | pid = rt2x00_get_field32(reg, TX_STA_FIFO_PID_TYPE); |
| 973 | is_agg = rt2x00_get_field32(reg, TX_STA_FIFO_TX_AGGRE); |
| 974 | |
| 975 | /* |
| 976 | * Validate if this TX status report is intended for |
| 977 | * this entry by comparing the WCID/ACK/PID fields. |
| 978 | */ |
| 979 | txwi = rt2800_drv_get_txwi(entry); |
| 980 | |
| 981 | word = rt2x00_desc_read(txwi, 1); |
| 982 | tx_wcid = rt2x00_get_field32(word, TXWI_W1_WIRELESS_CLI_ID); |
| 983 | tx_ack = rt2x00_get_field32(word, TXWI_W1_ACK); |
| 984 | tx_pid = rt2x00_get_field32(word, TXWI_W1_PACKETID); |
| 985 | |
| 986 | if (wcid != tx_wcid || ack != tx_ack || (!is_agg && pid != tx_pid)) { |
| 987 | rt2x00_dbg(entry->queue->rt2x00dev, |
| 988 | "TX status report missed for queue %d entry %d\n", |
| 989 | entry->queue->qid, entry->entry_idx); |
| 990 | return false; |
| 991 | } |
| 992 | |
| 993 | return true; |
| 994 | } |
| 995 | |
| 996 | void rt2800_txdone_entry(struct queue_entry *entry, u32 status, __le32 *txwi, |
| 997 | bool match) |
| 998 | { |
| 999 | struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev; |
| 1000 | struct rt2800_drv_data *drv_data = rt2x00dev->drv_data; |
| 1001 | struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb); |
| 1002 | struct txdone_entry_desc txdesc; |
| 1003 | u32 word; |
| 1004 | u16 mcs, real_mcs; |
| 1005 | int aggr, ampdu, wcid, ack_req; |
| 1006 | |
| 1007 | /* |
| 1008 | * Obtain the status about this packet. |
| 1009 | */ |
| 1010 | txdesc.flags = 0; |
| 1011 | word = rt2x00_desc_read(txwi, 0); |
| 1012 | |
| 1013 | mcs = rt2x00_get_field32(word, TXWI_W0_MCS); |
| 1014 | ampdu = rt2x00_get_field32(word, TXWI_W0_AMPDU); |
| 1015 | |
| 1016 | real_mcs = rt2x00_get_field32(status, TX_STA_FIFO_MCS); |
| 1017 | aggr = rt2x00_get_field32(status, TX_STA_FIFO_TX_AGGRE); |
| 1018 | wcid = rt2x00_get_field32(status, TX_STA_FIFO_WCID); |
| 1019 | ack_req = rt2x00_get_field32(status, TX_STA_FIFO_TX_ACK_REQUIRED); |
| 1020 | |
| 1021 | /* |
| 1022 | * If a frame was meant to be sent as a single non-aggregated MPDU |
| 1023 | * but ended up in an aggregate the used tx rate doesn't correlate |
| 1024 | * with the one specified in the TXWI as the whole aggregate is sent |
| 1025 | * with the same rate. |
| 1026 | * |
| 1027 | * For example: two frames are sent to rt2x00, the first one sets |
| 1028 | * AMPDU=1 and requests MCS7 whereas the second frame sets AMDPU=0 |
| 1029 | * and requests MCS15. If the hw aggregates both frames into one |
| 1030 | * AMDPU the tx status for both frames will contain MCS7 although |
| 1031 | * the frame was sent successfully. |
| 1032 | * |
| 1033 | * Hence, replace the requested rate with the real tx rate to not |
| 1034 | * confuse the rate control algortihm by providing clearly wrong |
| 1035 | * data. |
| 1036 | * |
| 1037 | * FIXME: if we do not find matching entry, we tell that frame was |
| 1038 | * posted without any retries. We need to find a way to fix that |
| 1039 | * and provide retry count. |
| 1040 | */ |
| 1041 | if (unlikely((aggr == 1 && ampdu == 0 && real_mcs != mcs)) || !match) { |
| 1042 | rt2800_rate_from_status(skbdesc, status, rt2x00dev->curr_band); |
| 1043 | mcs = real_mcs; |
| 1044 | } |
| 1045 | |
| 1046 | if (aggr == 1 || ampdu == 1) |
| 1047 | __set_bit(TXDONE_AMPDU, &txdesc.flags); |
| 1048 | |
| 1049 | if (!ack_req) |
| 1050 | __set_bit(TXDONE_NO_ACK_REQ, &txdesc.flags); |
| 1051 | |
| 1052 | /* |
| 1053 | * Ralink has a retry mechanism using a global fallback |
| 1054 | * table. We setup this fallback table to try the immediate |
| 1055 | * lower rate for all rates. In the TX_STA_FIFO, the MCS field |
| 1056 | * always contains the MCS used for the last transmission, be |
| 1057 | * it successful or not. |
| 1058 | */ |
| 1059 | if (rt2x00_get_field32(status, TX_STA_FIFO_TX_SUCCESS)) { |
| 1060 | /* |
| 1061 | * Transmission succeeded. The number of retries is |
| 1062 | * mcs - real_mcs |
| 1063 | */ |
| 1064 | __set_bit(TXDONE_SUCCESS, &txdesc.flags); |
| 1065 | txdesc.retry = ((mcs > real_mcs) ? mcs - real_mcs : 0); |
| 1066 | } else { |
| 1067 | /* |
| 1068 | * Transmission failed. The number of retries is |
| 1069 | * always 7 in this case (for a total number of 8 |
| 1070 | * frames sent). |
| 1071 | */ |
| 1072 | __set_bit(TXDONE_FAILURE, &txdesc.flags); |
| 1073 | txdesc.retry = rt2x00dev->long_retry; |
| 1074 | } |
| 1075 | |
| 1076 | /* |
| 1077 | * the frame was retried at least once |
| 1078 | * -> hw used fallback rates |
| 1079 | */ |
| 1080 | if (txdesc.retry) |
| 1081 | __set_bit(TXDONE_FALLBACK, &txdesc.flags); |
| 1082 | |
| 1083 | if (!match) { |
| 1084 | /* RCU assures non-null sta will not be freed by mac80211. */ |
| 1085 | rcu_read_lock(); |
| 1086 | if (likely(wcid >= WCID_START && wcid <= WCID_END)) |
| 1087 | skbdesc->sta = drv_data->wcid_to_sta[wcid - WCID_START]; |
| 1088 | else |
| 1089 | skbdesc->sta = NULL; |
| 1090 | rt2x00lib_txdone_nomatch(entry, &txdesc); |
| 1091 | rcu_read_unlock(); |
| 1092 | } else { |
| 1093 | rt2x00lib_txdone(entry, &txdesc); |
| 1094 | } |
| 1095 | } |
| 1096 | EXPORT_SYMBOL_GPL(rt2800_txdone_entry); |
| 1097 | |
| 1098 | void rt2800_txdone(struct rt2x00_dev *rt2x00dev, unsigned int quota) |
| 1099 | { |
| 1100 | struct data_queue *queue; |
| 1101 | struct queue_entry *entry; |
| 1102 | u32 reg; |
| 1103 | u8 qid; |
| 1104 | bool match; |
| 1105 | |
| 1106 | while (quota-- > 0 && kfifo_get(&rt2x00dev->txstatus_fifo, ®)) { |
| 1107 | /* |
| 1108 | * TX_STA_FIFO_PID_QUEUE is a 2-bit field, thus qid is |
| 1109 | * guaranteed to be one of the TX QIDs . |
| 1110 | */ |
| 1111 | qid = rt2x00_get_field32(reg, TX_STA_FIFO_PID_QUEUE); |
| 1112 | queue = rt2x00queue_get_tx_queue(rt2x00dev, qid); |
| 1113 | |
| 1114 | if (unlikely(rt2x00queue_empty(queue))) { |
| 1115 | rt2x00_dbg(rt2x00dev, "Got TX status for an empty queue %u, dropping\n", |
| 1116 | qid); |
| 1117 | break; |
| 1118 | } |
| 1119 | |
| 1120 | entry = rt2x00queue_get_entry(queue, Q_INDEX_DONE); |
| 1121 | |
| 1122 | if (unlikely(test_bit(ENTRY_OWNER_DEVICE_DATA, &entry->flags) || |
| 1123 | !test_bit(ENTRY_DATA_STATUS_PENDING, &entry->flags))) { |
| 1124 | rt2x00_warn(rt2x00dev, "Data pending for entry %u in queue %u\n", |
| 1125 | entry->entry_idx, qid); |
| 1126 | break; |
| 1127 | } |
| 1128 | |
| 1129 | match = rt2800_txdone_entry_check(entry, reg); |
| 1130 | rt2800_txdone_entry(entry, reg, rt2800_drv_get_txwi(entry), match); |
| 1131 | } |
| 1132 | } |
| 1133 | EXPORT_SYMBOL_GPL(rt2800_txdone); |
| 1134 | |
| 1135 | static inline bool rt2800_entry_txstatus_timeout(struct rt2x00_dev *rt2x00dev, |
| 1136 | struct queue_entry *entry) |
| 1137 | { |
| 1138 | bool ret; |
| 1139 | unsigned long tout; |
| 1140 | |
| 1141 | if (!test_bit(ENTRY_DATA_STATUS_PENDING, &entry->flags)) |
| 1142 | return false; |
| 1143 | |
| 1144 | if (test_bit(DEVICE_STATE_FLUSHING, &rt2x00dev->flags)) |
| 1145 | tout = msecs_to_jiffies(50); |
| 1146 | else |
| 1147 | tout = msecs_to_jiffies(2000); |
| 1148 | |
| 1149 | ret = time_after(jiffies, entry->last_action + tout); |
| 1150 | if (unlikely(ret)) |
| 1151 | rt2x00_dbg(entry->queue->rt2x00dev, |
| 1152 | "TX status timeout for entry %d in queue %d\n", |
| 1153 | entry->entry_idx, entry->queue->qid); |
| 1154 | return ret; |
| 1155 | } |
| 1156 | |
| 1157 | bool rt2800_txstatus_timeout(struct rt2x00_dev *rt2x00dev) |
| 1158 | { |
| 1159 | struct data_queue *queue; |
| 1160 | struct queue_entry *entry; |
| 1161 | |
| 1162 | tx_queue_for_each(rt2x00dev, queue) { |
| 1163 | entry = rt2x00queue_get_entry(queue, Q_INDEX_DONE); |
| 1164 | if (rt2800_entry_txstatus_timeout(rt2x00dev, entry)) |
| 1165 | return true; |
| 1166 | } |
| 1167 | |
| 1168 | return false; |
| 1169 | } |
| 1170 | EXPORT_SYMBOL_GPL(rt2800_txstatus_timeout); |
| 1171 | |
| 1172 | /* |
| 1173 | * test if there is an entry in any TX queue for which DMA is done |
| 1174 | * but the TX status has not been returned yet |
| 1175 | */ |
| 1176 | bool rt2800_txstatus_pending(struct rt2x00_dev *rt2x00dev) |
| 1177 | { |
| 1178 | struct data_queue *queue; |
| 1179 | |
| 1180 | tx_queue_for_each(rt2x00dev, queue) { |
| 1181 | if (rt2x00queue_get_entry(queue, Q_INDEX_DMA_DONE) != |
| 1182 | rt2x00queue_get_entry(queue, Q_INDEX_DONE)) |
| 1183 | return true; |
| 1184 | } |
| 1185 | return false; |
| 1186 | } |
| 1187 | EXPORT_SYMBOL_GPL(rt2800_txstatus_pending); |
| 1188 | |
| 1189 | void rt2800_txdone_nostatus(struct rt2x00_dev *rt2x00dev) |
| 1190 | { |
| 1191 | struct data_queue *queue; |
| 1192 | struct queue_entry *entry; |
| 1193 | |
| 1194 | /* |
| 1195 | * Process any trailing TX status reports for IO failures, |
| 1196 | * we loop until we find the first non-IO error entry. This |
| 1197 | * can either be a frame which is free, is being uploaded, |
| 1198 | * or has completed the upload but didn't have an entry |
| 1199 | * in the TX_STAT_FIFO register yet. |
| 1200 | */ |
| 1201 | tx_queue_for_each(rt2x00dev, queue) { |
| 1202 | while (!rt2x00queue_empty(queue)) { |
| 1203 | entry = rt2x00queue_get_entry(queue, Q_INDEX_DONE); |
| 1204 | |
| 1205 | if (test_bit(ENTRY_OWNER_DEVICE_DATA, &entry->flags) || |
| 1206 | !test_bit(ENTRY_DATA_STATUS_PENDING, &entry->flags)) |
| 1207 | break; |
| 1208 | |
| 1209 | if (test_bit(ENTRY_DATA_IO_FAILED, &entry->flags) || |
| 1210 | rt2800_entry_txstatus_timeout(rt2x00dev, entry)) |
| 1211 | rt2x00lib_txdone_noinfo(entry, TXDONE_FAILURE); |
| 1212 | else |
| 1213 | break; |
| 1214 | } |
| 1215 | } |
| 1216 | } |
| 1217 | EXPORT_SYMBOL_GPL(rt2800_txdone_nostatus); |
| 1218 | |
| 1219 | static int rt2800_check_hung(struct data_queue *queue) |
| 1220 | { |
| 1221 | unsigned int cur_idx = rt2800_drv_get_dma_done(queue); |
| 1222 | |
| 1223 | if (queue->wd_idx != cur_idx) |
| 1224 | queue->wd_count = 0; |
| 1225 | else |
| 1226 | queue->wd_count++; |
| 1227 | |
| 1228 | return queue->wd_count > 16; |
| 1229 | } |
| 1230 | |
| 1231 | void rt2800_watchdog(struct rt2x00_dev *rt2x00dev) |
| 1232 | { |
| 1233 | struct data_queue *queue; |
| 1234 | bool hung_tx = false; |
| 1235 | bool hung_rx = false; |
| 1236 | |
| 1237 | if (test_bit(DEVICE_STATE_SCANNING, &rt2x00dev->flags)) |
| 1238 | return; |
| 1239 | |
| 1240 | queue_for_each(rt2x00dev, queue) { |
| 1241 | switch (queue->qid) { |
| 1242 | case QID_AC_VO: |
| 1243 | case QID_AC_VI: |
| 1244 | case QID_AC_BE: |
| 1245 | case QID_AC_BK: |
| 1246 | case QID_MGMT: |
| 1247 | if (rt2x00queue_empty(queue)) |
| 1248 | continue; |
| 1249 | hung_tx = rt2800_check_hung(queue); |
| 1250 | break; |
| 1251 | case QID_RX: |
| 1252 | /* For station mode we should reactive at least |
| 1253 | * beacons. TODO: need to find good way detect |
| 1254 | * RX hung for AP mode. |
| 1255 | */ |
| 1256 | if (rt2x00dev->intf_sta_count == 0) |
| 1257 | continue; |
| 1258 | hung_rx = rt2800_check_hung(queue); |
| 1259 | break; |
| 1260 | default: |
| 1261 | break; |
| 1262 | } |
| 1263 | } |
| 1264 | |
| 1265 | if (hung_tx) |
| 1266 | rt2x00_warn(rt2x00dev, "Watchdog TX hung detected\n"); |
| 1267 | |
| 1268 | if (hung_rx) |
| 1269 | rt2x00_warn(rt2x00dev, "Watchdog RX hung detected\n"); |
| 1270 | |
| 1271 | if (hung_tx || hung_rx) |
| 1272 | ieee80211_restart_hw(rt2x00dev->hw); |
| 1273 | } |
| 1274 | EXPORT_SYMBOL_GPL(rt2800_watchdog); |
| 1275 | |
| 1276 | static unsigned int rt2800_hw_beacon_base(struct rt2x00_dev *rt2x00dev, |
| 1277 | unsigned int index) |
| 1278 | { |
| 1279 | return HW_BEACON_BASE(index); |
| 1280 | } |
| 1281 | |
| 1282 | static inline u8 rt2800_get_beacon_offset(struct rt2x00_dev *rt2x00dev, |
| 1283 | unsigned int index) |
| 1284 | { |
| 1285 | return BEACON_BASE_TO_OFFSET(rt2800_hw_beacon_base(rt2x00dev, index)); |
| 1286 | } |
| 1287 | |
| 1288 | static void rt2800_update_beacons_setup(struct rt2x00_dev *rt2x00dev) |
| 1289 | { |
| 1290 | struct data_queue *queue = rt2x00dev->bcn; |
| 1291 | struct queue_entry *entry; |
| 1292 | int i, bcn_num = 0; |
| 1293 | u64 off, reg = 0; |
| 1294 | u32 bssid_dw1; |
| 1295 | |
| 1296 | /* |
| 1297 | * Setup offsets of all active beacons in BCN_OFFSET{0,1} registers. |
| 1298 | */ |
| 1299 | for (i = 0; i < queue->limit; i++) { |
| 1300 | entry = &queue->entries[i]; |
| 1301 | if (!test_bit(ENTRY_BCN_ENABLED, &entry->flags)) |
| 1302 | continue; |
| 1303 | off = rt2800_get_beacon_offset(rt2x00dev, entry->entry_idx); |
| 1304 | reg |= off << (8 * bcn_num); |
| 1305 | bcn_num++; |
| 1306 | } |
| 1307 | |
| 1308 | rt2800_register_write(rt2x00dev, BCN_OFFSET0, (u32) reg); |
| 1309 | rt2800_register_write(rt2x00dev, BCN_OFFSET1, (u32) (reg >> 32)); |
| 1310 | |
| 1311 | /* |
| 1312 | * H/W sends up to MAC_BSSID_DW1_BSS_BCN_NUM + 1 consecutive beacons. |
| 1313 | */ |
| 1314 | bssid_dw1 = rt2800_register_read(rt2x00dev, MAC_BSSID_DW1); |
| 1315 | rt2x00_set_field32(&bssid_dw1, MAC_BSSID_DW1_BSS_BCN_NUM, |
| 1316 | bcn_num > 0 ? bcn_num - 1 : 0); |
| 1317 | rt2800_register_write(rt2x00dev, MAC_BSSID_DW1, bssid_dw1); |
| 1318 | } |
| 1319 | |
| 1320 | void rt2800_write_beacon(struct queue_entry *entry, struct txentry_desc *txdesc) |
| 1321 | { |
| 1322 | struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev; |
| 1323 | struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb); |
| 1324 | unsigned int beacon_base; |
| 1325 | unsigned int padding_len; |
| 1326 | u32 orig_reg, reg; |
| 1327 | const int txwi_desc_size = entry->queue->winfo_size; |
| 1328 | |
| 1329 | /* |
| 1330 | * Disable beaconing while we are reloading the beacon data, |
| 1331 | * otherwise we might be sending out invalid data. |
| 1332 | */ |
| 1333 | reg = rt2800_register_read(rt2x00dev, BCN_TIME_CFG); |
| 1334 | orig_reg = reg; |
| 1335 | rt2x00_set_field32(®, BCN_TIME_CFG_BEACON_GEN, 0); |
| 1336 | rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg); |
| 1337 | |
| 1338 | /* |
| 1339 | * Add space for the TXWI in front of the skb. |
| 1340 | */ |
| 1341 | memset(skb_push(entry->skb, txwi_desc_size), 0, txwi_desc_size); |
| 1342 | |
| 1343 | /* |
| 1344 | * Register descriptor details in skb frame descriptor. |
| 1345 | */ |
| 1346 | skbdesc->flags |= SKBDESC_DESC_IN_SKB; |
| 1347 | skbdesc->desc = entry->skb->data; |
| 1348 | skbdesc->desc_len = txwi_desc_size; |
| 1349 | |
| 1350 | /* |
| 1351 | * Add the TXWI for the beacon to the skb. |
| 1352 | */ |
| 1353 | rt2800_write_tx_data(entry, txdesc); |
| 1354 | |
| 1355 | /* |
| 1356 | * Dump beacon to userspace through debugfs. |
| 1357 | */ |
| 1358 | rt2x00debug_dump_frame(rt2x00dev, DUMP_FRAME_BEACON, entry); |
| 1359 | |
| 1360 | /* |
| 1361 | * Write entire beacon with TXWI and padding to register. |
| 1362 | */ |
| 1363 | padding_len = roundup(entry->skb->len, 4) - entry->skb->len; |
| 1364 | if (padding_len && skb_pad(entry->skb, padding_len)) { |
| 1365 | rt2x00_err(rt2x00dev, "Failure padding beacon, aborting\n"); |
| 1366 | /* skb freed by skb_pad() on failure */ |
| 1367 | entry->skb = NULL; |
| 1368 | rt2800_register_write(rt2x00dev, BCN_TIME_CFG, orig_reg); |
| 1369 | return; |
| 1370 | } |
| 1371 | |
| 1372 | beacon_base = rt2800_hw_beacon_base(rt2x00dev, entry->entry_idx); |
| 1373 | |
| 1374 | rt2800_register_multiwrite(rt2x00dev, beacon_base, entry->skb->data, |
| 1375 | entry->skb->len + padding_len); |
| 1376 | __set_bit(ENTRY_BCN_ENABLED, &entry->flags); |
| 1377 | |
| 1378 | /* |
| 1379 | * Change global beacons settings. |
| 1380 | */ |
| 1381 | rt2800_update_beacons_setup(rt2x00dev); |
| 1382 | |
| 1383 | /* |
| 1384 | * Restore beaconing state. |
| 1385 | */ |
| 1386 | rt2800_register_write(rt2x00dev, BCN_TIME_CFG, orig_reg); |
| 1387 | |
| 1388 | /* |
| 1389 | * Clean up beacon skb. |
| 1390 | */ |
| 1391 | dev_kfree_skb_any(entry->skb); |
| 1392 | entry->skb = NULL; |
| 1393 | } |
| 1394 | EXPORT_SYMBOL_GPL(rt2800_write_beacon); |
| 1395 | |
| 1396 | static inline void rt2800_clear_beacon_register(struct rt2x00_dev *rt2x00dev, |
| 1397 | unsigned int index) |
| 1398 | { |
| 1399 | int i; |
| 1400 | const int txwi_desc_size = rt2x00dev->bcn->winfo_size; |
| 1401 | unsigned int beacon_base; |
| 1402 | |
| 1403 | beacon_base = rt2800_hw_beacon_base(rt2x00dev, index); |
| 1404 | |
| 1405 | /* |
| 1406 | * For the Beacon base registers we only need to clear |
| 1407 | * the whole TXWI which (when set to 0) will invalidate |
| 1408 | * the entire beacon. |
| 1409 | */ |
| 1410 | for (i = 0; i < txwi_desc_size; i += sizeof(__le32)) |
| 1411 | rt2800_register_write(rt2x00dev, beacon_base + i, 0); |
| 1412 | } |
| 1413 | |
| 1414 | void rt2800_clear_beacon(struct queue_entry *entry) |
| 1415 | { |
| 1416 | struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev; |
| 1417 | u32 orig_reg, reg; |
| 1418 | |
| 1419 | /* |
| 1420 | * Disable beaconing while we are reloading the beacon data, |
| 1421 | * otherwise we might be sending out invalid data. |
| 1422 | */ |
| 1423 | orig_reg = rt2800_register_read(rt2x00dev, BCN_TIME_CFG); |
| 1424 | reg = orig_reg; |
| 1425 | rt2x00_set_field32(®, BCN_TIME_CFG_BEACON_GEN, 0); |
| 1426 | rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg); |
| 1427 | |
| 1428 | /* |
| 1429 | * Clear beacon. |
| 1430 | */ |
| 1431 | rt2800_clear_beacon_register(rt2x00dev, entry->entry_idx); |
| 1432 | __clear_bit(ENTRY_BCN_ENABLED, &entry->flags); |
| 1433 | |
| 1434 | /* |
| 1435 | * Change global beacons settings. |
| 1436 | */ |
| 1437 | rt2800_update_beacons_setup(rt2x00dev); |
| 1438 | /* |
| 1439 | * Restore beaconing state. |
| 1440 | */ |
| 1441 | rt2800_register_write(rt2x00dev, BCN_TIME_CFG, orig_reg); |
| 1442 | } |
| 1443 | EXPORT_SYMBOL_GPL(rt2800_clear_beacon); |
| 1444 | |
| 1445 | #ifdef CONFIG_RT2X00_LIB_DEBUGFS |
| 1446 | const struct rt2x00debug rt2800_rt2x00debug = { |
| 1447 | .owner = THIS_MODULE, |
| 1448 | .csr = { |
| 1449 | .read = rt2800_register_read, |
| 1450 | .write = rt2800_register_write, |
| 1451 | .flags = RT2X00DEBUGFS_OFFSET, |
| 1452 | .word_base = CSR_REG_BASE, |
| 1453 | .word_size = sizeof(u32), |
| 1454 | .word_count = CSR_REG_SIZE / sizeof(u32), |
| 1455 | }, |
| 1456 | .eeprom = { |
| 1457 | /* NOTE: The local EEPROM access functions can't |
| 1458 | * be used here, use the generic versions instead. |
| 1459 | */ |
| 1460 | .read = rt2x00_eeprom_read, |
| 1461 | .write = rt2x00_eeprom_write, |
| 1462 | .word_base = EEPROM_BASE, |
| 1463 | .word_size = sizeof(u16), |
| 1464 | .word_count = EEPROM_SIZE / sizeof(u16), |
| 1465 | }, |
| 1466 | .bbp = { |
| 1467 | .read = rt2800_bbp_read, |
| 1468 | .write = rt2800_bbp_write, |
| 1469 | .word_base = BBP_BASE, |
| 1470 | .word_size = sizeof(u8), |
| 1471 | .word_count = BBP_SIZE / sizeof(u8), |
| 1472 | }, |
| 1473 | .rf = { |
| 1474 | .read = rt2x00_rf_read, |
| 1475 | .write = rt2800_rf_write, |
| 1476 | .word_base = RF_BASE, |
| 1477 | .word_size = sizeof(u32), |
| 1478 | .word_count = RF_SIZE / sizeof(u32), |
| 1479 | }, |
| 1480 | .rfcsr = { |
| 1481 | .read = rt2800_rfcsr_read, |
| 1482 | .write = rt2800_rfcsr_write, |
| 1483 | .word_base = RFCSR_BASE, |
| 1484 | .word_size = sizeof(u8), |
| 1485 | .word_count = RFCSR_SIZE / sizeof(u8), |
| 1486 | }, |
| 1487 | }; |
| 1488 | EXPORT_SYMBOL_GPL(rt2800_rt2x00debug); |
| 1489 | #endif /* CONFIG_RT2X00_LIB_DEBUGFS */ |
| 1490 | |
| 1491 | int rt2800_rfkill_poll(struct rt2x00_dev *rt2x00dev) |
| 1492 | { |
| 1493 | u32 reg; |
| 1494 | |
| 1495 | if (rt2x00_rt(rt2x00dev, RT3290)) { |
| 1496 | reg = rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL); |
| 1497 | return rt2x00_get_field32(reg, WLAN_GPIO_IN_BIT0); |
| 1498 | } else { |
| 1499 | reg = rt2800_register_read(rt2x00dev, GPIO_CTRL); |
| 1500 | return rt2x00_get_field32(reg, GPIO_CTRL_VAL2); |
| 1501 | } |
| 1502 | } |
| 1503 | EXPORT_SYMBOL_GPL(rt2800_rfkill_poll); |
| 1504 | |
| 1505 | #ifdef CONFIG_RT2X00_LIB_LEDS |
| 1506 | static void rt2800_brightness_set(struct led_classdev *led_cdev, |
| 1507 | enum led_brightness brightness) |
| 1508 | { |
| 1509 | struct rt2x00_led *led = |
| 1510 | container_of(led_cdev, struct rt2x00_led, led_dev); |
| 1511 | unsigned int enabled = brightness != LED_OFF; |
| 1512 | unsigned int bg_mode = |
| 1513 | (enabled && led->rt2x00dev->curr_band == NL80211_BAND_2GHZ); |
| 1514 | unsigned int polarity = |
| 1515 | rt2x00_get_field16(led->rt2x00dev->led_mcu_reg, |
| 1516 | EEPROM_FREQ_LED_POLARITY); |
| 1517 | unsigned int ledmode = |
| 1518 | rt2x00_get_field16(led->rt2x00dev->led_mcu_reg, |
| 1519 | EEPROM_FREQ_LED_MODE); |
| 1520 | u32 reg; |
| 1521 | |
| 1522 | /* Check for SoC (SOC devices don't support MCU requests) */ |
| 1523 | if (rt2x00_is_soc(led->rt2x00dev)) { |
| 1524 | reg = rt2800_register_read(led->rt2x00dev, LED_CFG); |
| 1525 | |
| 1526 | /* Set LED Polarity */ |
| 1527 | rt2x00_set_field32(®, LED_CFG_LED_POLAR, polarity); |
| 1528 | |
| 1529 | /* Set LED Mode */ |
| 1530 | if (led->type == LED_TYPE_RADIO) { |
| 1531 | rt2x00_set_field32(®, LED_CFG_G_LED_MODE, |
| 1532 | enabled ? 3 : 0); |
| 1533 | } else if (led->type == LED_TYPE_ASSOC) { |
| 1534 | rt2x00_set_field32(®, LED_CFG_Y_LED_MODE, |
| 1535 | enabled ? 3 : 0); |
| 1536 | } else if (led->type == LED_TYPE_QUALITY) { |
| 1537 | rt2x00_set_field32(®, LED_CFG_R_LED_MODE, |
| 1538 | enabled ? 3 : 0); |
| 1539 | } |
| 1540 | |
| 1541 | rt2800_register_write(led->rt2x00dev, LED_CFG, reg); |
| 1542 | |
| 1543 | } else { |
| 1544 | if (led->type == LED_TYPE_RADIO) { |
| 1545 | rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode, |
| 1546 | enabled ? 0x20 : 0); |
| 1547 | } else if (led->type == LED_TYPE_ASSOC) { |
| 1548 | rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode, |
| 1549 | enabled ? (bg_mode ? 0x60 : 0xa0) : 0x20); |
| 1550 | } else if (led->type == LED_TYPE_QUALITY) { |
| 1551 | /* |
| 1552 | * The brightness is divided into 6 levels (0 - 5), |
| 1553 | * The specs tell us the following levels: |
| 1554 | * 0, 1 ,3, 7, 15, 31 |
| 1555 | * to determine the level in a simple way we can simply |
| 1556 | * work with bitshifting: |
| 1557 | * (1 << level) - 1 |
| 1558 | */ |
| 1559 | rt2800_mcu_request(led->rt2x00dev, MCU_LED_STRENGTH, 0xff, |
| 1560 | (1 << brightness / (LED_FULL / 6)) - 1, |
| 1561 | polarity); |
| 1562 | } |
| 1563 | } |
| 1564 | } |
| 1565 | |
| 1566 | static void rt2800_init_led(struct rt2x00_dev *rt2x00dev, |
| 1567 | struct rt2x00_led *led, enum led_type type) |
| 1568 | { |
| 1569 | led->rt2x00dev = rt2x00dev; |
| 1570 | led->type = type; |
| 1571 | led->led_dev.brightness_set = rt2800_brightness_set; |
| 1572 | led->flags = LED_INITIALIZED; |
| 1573 | } |
| 1574 | #endif /* CONFIG_RT2X00_LIB_LEDS */ |
| 1575 | |
| 1576 | /* |
| 1577 | * Configuration handlers. |
| 1578 | */ |
| 1579 | static void rt2800_config_wcid(struct rt2x00_dev *rt2x00dev, |
| 1580 | const u8 *address, |
| 1581 | int wcid) |
| 1582 | { |
| 1583 | struct mac_wcid_entry wcid_entry; |
| 1584 | u32 offset; |
| 1585 | |
| 1586 | offset = MAC_WCID_ENTRY(wcid); |
| 1587 | |
| 1588 | memset(&wcid_entry, 0xff, sizeof(wcid_entry)); |
| 1589 | if (address) |
| 1590 | memcpy(wcid_entry.mac, address, ETH_ALEN); |
| 1591 | |
| 1592 | rt2800_register_multiwrite(rt2x00dev, offset, |
| 1593 | &wcid_entry, sizeof(wcid_entry)); |
| 1594 | } |
| 1595 | |
| 1596 | static void rt2800_delete_wcid_attr(struct rt2x00_dev *rt2x00dev, int wcid) |
| 1597 | { |
| 1598 | u32 offset; |
| 1599 | offset = MAC_WCID_ATTR_ENTRY(wcid); |
| 1600 | rt2800_register_write(rt2x00dev, offset, 0); |
| 1601 | } |
| 1602 | |
| 1603 | static void rt2800_config_wcid_attr_bssidx(struct rt2x00_dev *rt2x00dev, |
| 1604 | int wcid, u32 bssidx) |
| 1605 | { |
| 1606 | u32 offset = MAC_WCID_ATTR_ENTRY(wcid); |
| 1607 | u32 reg; |
| 1608 | |
| 1609 | /* |
| 1610 | * The BSS Idx numbers is split in a main value of 3 bits, |
| 1611 | * and a extended field for adding one additional bit to the value. |
| 1612 | */ |
| 1613 | reg = rt2800_register_read(rt2x00dev, offset); |
| 1614 | rt2x00_set_field32(®, MAC_WCID_ATTRIBUTE_BSS_IDX, (bssidx & 0x7)); |
| 1615 | rt2x00_set_field32(®, MAC_WCID_ATTRIBUTE_BSS_IDX_EXT, |
| 1616 | (bssidx & 0x8) >> 3); |
| 1617 | rt2800_register_write(rt2x00dev, offset, reg); |
| 1618 | } |
| 1619 | |
| 1620 | static void rt2800_config_wcid_attr_cipher(struct rt2x00_dev *rt2x00dev, |
| 1621 | struct rt2x00lib_crypto *crypto, |
| 1622 | struct ieee80211_key_conf *key) |
| 1623 | { |
| 1624 | struct mac_iveiv_entry iveiv_entry; |
| 1625 | u32 offset; |
| 1626 | u32 reg; |
| 1627 | |
| 1628 | offset = MAC_WCID_ATTR_ENTRY(key->hw_key_idx); |
| 1629 | |
| 1630 | if (crypto->cmd == SET_KEY) { |
| 1631 | reg = rt2800_register_read(rt2x00dev, offset); |
| 1632 | rt2x00_set_field32(®, MAC_WCID_ATTRIBUTE_KEYTAB, |
| 1633 | !!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE)); |
| 1634 | /* |
| 1635 | * Both the cipher as the BSS Idx numbers are split in a main |
| 1636 | * value of 3 bits, and a extended field for adding one additional |
| 1637 | * bit to the value. |
| 1638 | */ |
| 1639 | rt2x00_set_field32(®, MAC_WCID_ATTRIBUTE_CIPHER, |
| 1640 | (crypto->cipher & 0x7)); |
| 1641 | rt2x00_set_field32(®, MAC_WCID_ATTRIBUTE_CIPHER_EXT, |
| 1642 | (crypto->cipher & 0x8) >> 3); |
| 1643 | rt2x00_set_field32(®, MAC_WCID_ATTRIBUTE_RX_WIUDF, crypto->cipher); |
| 1644 | rt2800_register_write(rt2x00dev, offset, reg); |
| 1645 | } else { |
| 1646 | /* Delete the cipher without touching the bssidx */ |
| 1647 | reg = rt2800_register_read(rt2x00dev, offset); |
| 1648 | rt2x00_set_field32(®, MAC_WCID_ATTRIBUTE_KEYTAB, 0); |
| 1649 | rt2x00_set_field32(®, MAC_WCID_ATTRIBUTE_CIPHER, 0); |
| 1650 | rt2x00_set_field32(®, MAC_WCID_ATTRIBUTE_CIPHER_EXT, 0); |
| 1651 | rt2x00_set_field32(®, MAC_WCID_ATTRIBUTE_RX_WIUDF, 0); |
| 1652 | rt2800_register_write(rt2x00dev, offset, reg); |
| 1653 | } |
| 1654 | |
| 1655 | offset = MAC_IVEIV_ENTRY(key->hw_key_idx); |
| 1656 | |
| 1657 | if (crypto->cmd == SET_KEY) { |
| 1658 | rt2800_register_multiread(rt2x00dev, offset, |
| 1659 | &iveiv_entry, sizeof(iveiv_entry)); |
| 1660 | if ((crypto->cipher == CIPHER_TKIP) || |
| 1661 | (crypto->cipher == CIPHER_TKIP_NO_MIC) || |
| 1662 | (crypto->cipher == CIPHER_AES)) |
| 1663 | iveiv_entry.iv[3] |= 0x20; |
| 1664 | iveiv_entry.iv[3] |= key->keyidx << 6; |
| 1665 | } else { |
| 1666 | memset(&iveiv_entry, 0, sizeof(iveiv_entry)); |
| 1667 | } |
| 1668 | |
| 1669 | rt2800_register_multiwrite(rt2x00dev, offset, |
| 1670 | &iveiv_entry, sizeof(iveiv_entry)); |
| 1671 | } |
| 1672 | |
| 1673 | int rt2800_config_shared_key(struct rt2x00_dev *rt2x00dev, |
| 1674 | struct rt2x00lib_crypto *crypto, |
| 1675 | struct ieee80211_key_conf *key) |
| 1676 | { |
| 1677 | struct hw_key_entry key_entry; |
| 1678 | struct rt2x00_field32 field; |
| 1679 | u32 offset; |
| 1680 | u32 reg; |
| 1681 | |
| 1682 | if (crypto->cmd == SET_KEY) { |
| 1683 | key->hw_key_idx = (4 * crypto->bssidx) + key->keyidx; |
| 1684 | |
| 1685 | memcpy(key_entry.key, crypto->key, |
| 1686 | sizeof(key_entry.key)); |
| 1687 | memcpy(key_entry.tx_mic, crypto->tx_mic, |
| 1688 | sizeof(key_entry.tx_mic)); |
| 1689 | memcpy(key_entry.rx_mic, crypto->rx_mic, |
| 1690 | sizeof(key_entry.rx_mic)); |
| 1691 | |
| 1692 | offset = SHARED_KEY_ENTRY(key->hw_key_idx); |
| 1693 | rt2800_register_multiwrite(rt2x00dev, offset, |
| 1694 | &key_entry, sizeof(key_entry)); |
| 1695 | } |
| 1696 | |
| 1697 | /* |
| 1698 | * The cipher types are stored over multiple registers |
| 1699 | * starting with SHARED_KEY_MODE_BASE each word will have |
| 1700 | * 32 bits and contains the cipher types for 2 bssidx each. |
| 1701 | * Using the correct defines correctly will cause overhead, |
| 1702 | * so just calculate the correct offset. |
| 1703 | */ |
| 1704 | field.bit_offset = 4 * (key->hw_key_idx % 8); |
| 1705 | field.bit_mask = 0x7 << field.bit_offset; |
| 1706 | |
| 1707 | offset = SHARED_KEY_MODE_ENTRY(key->hw_key_idx / 8); |
| 1708 | |
| 1709 | reg = rt2800_register_read(rt2x00dev, offset); |
| 1710 | rt2x00_set_field32(®, field, |
| 1711 | (crypto->cmd == SET_KEY) * crypto->cipher); |
| 1712 | rt2800_register_write(rt2x00dev, offset, reg); |
| 1713 | |
| 1714 | /* |
| 1715 | * Update WCID information |
| 1716 | */ |
| 1717 | rt2800_config_wcid(rt2x00dev, crypto->address, key->hw_key_idx); |
| 1718 | rt2800_config_wcid_attr_bssidx(rt2x00dev, key->hw_key_idx, |
| 1719 | crypto->bssidx); |
| 1720 | rt2800_config_wcid_attr_cipher(rt2x00dev, crypto, key); |
| 1721 | |
| 1722 | return 0; |
| 1723 | } |
| 1724 | EXPORT_SYMBOL_GPL(rt2800_config_shared_key); |
| 1725 | |
| 1726 | int rt2800_config_pairwise_key(struct rt2x00_dev *rt2x00dev, |
| 1727 | struct rt2x00lib_crypto *crypto, |
| 1728 | struct ieee80211_key_conf *key) |
| 1729 | { |
| 1730 | struct hw_key_entry key_entry; |
| 1731 | u32 offset; |
| 1732 | |
| 1733 | if (crypto->cmd == SET_KEY) { |
| 1734 | /* |
| 1735 | * Allow key configuration only for STAs that are |
| 1736 | * known by the hw. |
| 1737 | */ |
| 1738 | if (crypto->wcid > WCID_END) |
| 1739 | return -ENOSPC; |
| 1740 | key->hw_key_idx = crypto->wcid; |
| 1741 | |
| 1742 | memcpy(key_entry.key, crypto->key, |
| 1743 | sizeof(key_entry.key)); |
| 1744 | memcpy(key_entry.tx_mic, crypto->tx_mic, |
| 1745 | sizeof(key_entry.tx_mic)); |
| 1746 | memcpy(key_entry.rx_mic, crypto->rx_mic, |
| 1747 | sizeof(key_entry.rx_mic)); |
| 1748 | |
| 1749 | offset = PAIRWISE_KEY_ENTRY(key->hw_key_idx); |
| 1750 | rt2800_register_multiwrite(rt2x00dev, offset, |
| 1751 | &key_entry, sizeof(key_entry)); |
| 1752 | } |
| 1753 | |
| 1754 | /* |
| 1755 | * Update WCID information |
| 1756 | */ |
| 1757 | rt2800_config_wcid_attr_cipher(rt2x00dev, crypto, key); |
| 1758 | |
| 1759 | return 0; |
| 1760 | } |
| 1761 | EXPORT_SYMBOL_GPL(rt2800_config_pairwise_key); |
| 1762 | |
| 1763 | static void rt2800_set_max_psdu_len(struct rt2x00_dev *rt2x00dev) |
| 1764 | { |
| 1765 | u8 i, max_psdu; |
| 1766 | u32 reg; |
| 1767 | struct rt2800_drv_data *drv_data = rt2x00dev->drv_data; |
| 1768 | |
| 1769 | for (i = 0; i < 3; i++) |
| 1770 | if (drv_data->ampdu_factor_cnt[i] > 0) |
| 1771 | break; |
| 1772 | |
| 1773 | max_psdu = min(drv_data->max_psdu, i); |
| 1774 | |
| 1775 | reg = rt2800_register_read(rt2x00dev, MAX_LEN_CFG); |
| 1776 | rt2x00_set_field32(®, MAX_LEN_CFG_MAX_PSDU, max_psdu); |
| 1777 | rt2800_register_write(rt2x00dev, MAX_LEN_CFG, reg); |
| 1778 | } |
| 1779 | |
| 1780 | int rt2800_sta_add(struct ieee80211_hw *hw, struct ieee80211_vif *vif, |
| 1781 | struct ieee80211_sta *sta) |
| 1782 | { |
| 1783 | struct rt2x00_dev *rt2x00dev = hw->priv; |
| 1784 | struct rt2800_drv_data *drv_data = rt2x00dev->drv_data; |
| 1785 | struct rt2x00_sta *sta_priv = sta_to_rt2x00_sta(sta); |
| 1786 | int wcid; |
| 1787 | |
| 1788 | /* |
| 1789 | * Limit global maximum TX AMPDU length to smallest value of all |
| 1790 | * connected stations. In AP mode this can be suboptimal, but we |
| 1791 | * do not have a choice if some connected STA is not capable to |
| 1792 | * receive the same amount of data like the others. |
| 1793 | */ |
| 1794 | if (sta->ht_cap.ht_supported) { |
| 1795 | drv_data->ampdu_factor_cnt[sta->ht_cap.ampdu_factor & 3]++; |
| 1796 | rt2800_set_max_psdu_len(rt2x00dev); |
| 1797 | } |
| 1798 | |
| 1799 | /* |
| 1800 | * Search for the first free WCID entry and return the corresponding |
| 1801 | * index. |
| 1802 | */ |
| 1803 | wcid = find_first_zero_bit(drv_data->sta_ids, STA_IDS_SIZE) + WCID_START; |
| 1804 | |
| 1805 | /* |
| 1806 | * Store selected wcid even if it is invalid so that we can |
| 1807 | * later decide if the STA is uploaded into the hw. |
| 1808 | */ |
| 1809 | sta_priv->wcid = wcid; |
| 1810 | |
| 1811 | /* |
| 1812 | * No space left in the device, however, we can still communicate |
| 1813 | * with the STA -> No error. |
| 1814 | */ |
| 1815 | if (wcid > WCID_END) |
| 1816 | return 0; |
| 1817 | |
| 1818 | __set_bit(wcid - WCID_START, drv_data->sta_ids); |
| 1819 | drv_data->wcid_to_sta[wcid - WCID_START] = sta; |
| 1820 | |
| 1821 | /* |
| 1822 | * Clean up WCID attributes and write STA address to the device. |
| 1823 | */ |
| 1824 | rt2800_delete_wcid_attr(rt2x00dev, wcid); |
| 1825 | rt2800_config_wcid(rt2x00dev, sta->addr, wcid); |
| 1826 | rt2800_config_wcid_attr_bssidx(rt2x00dev, wcid, |
| 1827 | rt2x00lib_get_bssidx(rt2x00dev, vif)); |
| 1828 | return 0; |
| 1829 | } |
| 1830 | EXPORT_SYMBOL_GPL(rt2800_sta_add); |
| 1831 | |
| 1832 | int rt2800_sta_remove(struct ieee80211_hw *hw, struct ieee80211_vif *vif, |
| 1833 | struct ieee80211_sta *sta) |
| 1834 | { |
| 1835 | struct rt2x00_dev *rt2x00dev = hw->priv; |
| 1836 | struct rt2800_drv_data *drv_data = rt2x00dev->drv_data; |
| 1837 | struct rt2x00_sta *sta_priv = sta_to_rt2x00_sta(sta); |
| 1838 | int wcid = sta_priv->wcid; |
| 1839 | |
| 1840 | if (sta->ht_cap.ht_supported) { |
| 1841 | drv_data->ampdu_factor_cnt[sta->ht_cap.ampdu_factor & 3]--; |
| 1842 | rt2800_set_max_psdu_len(rt2x00dev); |
| 1843 | } |
| 1844 | |
| 1845 | if (wcid > WCID_END) |
| 1846 | return 0; |
| 1847 | /* |
| 1848 | * Remove WCID entry, no need to clean the attributes as they will |
| 1849 | * get renewed when the WCID is reused. |
| 1850 | */ |
| 1851 | rt2800_config_wcid(rt2x00dev, NULL, wcid); |
| 1852 | drv_data->wcid_to_sta[wcid - WCID_START] = NULL; |
| 1853 | __clear_bit(wcid - WCID_START, drv_data->sta_ids); |
| 1854 | |
| 1855 | return 0; |
| 1856 | } |
| 1857 | EXPORT_SYMBOL_GPL(rt2800_sta_remove); |
| 1858 | |
| 1859 | void rt2800_pre_reset_hw(struct rt2x00_dev *rt2x00dev) |
| 1860 | { |
| 1861 | struct rt2800_drv_data *drv_data = rt2x00dev->drv_data; |
| 1862 | struct data_queue *queue = rt2x00dev->bcn; |
| 1863 | struct queue_entry *entry; |
| 1864 | int i, wcid; |
| 1865 | |
| 1866 | for (wcid = WCID_START; wcid < WCID_END; wcid++) { |
| 1867 | drv_data->wcid_to_sta[wcid - WCID_START] = NULL; |
| 1868 | __clear_bit(wcid - WCID_START, drv_data->sta_ids); |
| 1869 | } |
| 1870 | |
| 1871 | for (i = 0; i < queue->limit; i++) { |
| 1872 | entry = &queue->entries[i]; |
| 1873 | clear_bit(ENTRY_BCN_ASSIGNED, &entry->flags); |
| 1874 | } |
| 1875 | } |
| 1876 | EXPORT_SYMBOL_GPL(rt2800_pre_reset_hw); |
| 1877 | |
| 1878 | void rt2800_config_filter(struct rt2x00_dev *rt2x00dev, |
| 1879 | const unsigned int filter_flags) |
| 1880 | { |
| 1881 | u32 reg; |
| 1882 | |
| 1883 | /* |
| 1884 | * Start configuration steps. |
| 1885 | * Note that the version error will always be dropped |
| 1886 | * and broadcast frames will always be accepted since |
| 1887 | * there is no filter for it at this time. |
| 1888 | */ |
| 1889 | reg = rt2800_register_read(rt2x00dev, RX_FILTER_CFG); |
| 1890 | rt2x00_set_field32(®, RX_FILTER_CFG_DROP_CRC_ERROR, |
| 1891 | !(filter_flags & FIF_FCSFAIL)); |
| 1892 | rt2x00_set_field32(®, RX_FILTER_CFG_DROP_PHY_ERROR, |
| 1893 | !(filter_flags & FIF_PLCPFAIL)); |
| 1894 | rt2x00_set_field32(®, RX_FILTER_CFG_DROP_NOT_TO_ME, |
| 1895 | !test_bit(CONFIG_MONITORING, &rt2x00dev->flags)); |
| 1896 | rt2x00_set_field32(®, RX_FILTER_CFG_DROP_NOT_MY_BSSD, 0); |
| 1897 | rt2x00_set_field32(®, RX_FILTER_CFG_DROP_VER_ERROR, 1); |
| 1898 | rt2x00_set_field32(®, RX_FILTER_CFG_DROP_MULTICAST, |
| 1899 | !(filter_flags & FIF_ALLMULTI)); |
| 1900 | rt2x00_set_field32(®, RX_FILTER_CFG_DROP_BROADCAST, 0); |
| 1901 | rt2x00_set_field32(®, RX_FILTER_CFG_DROP_DUPLICATE, 1); |
| 1902 | rt2x00_set_field32(®, RX_FILTER_CFG_DROP_CF_END_ACK, |
| 1903 | !(filter_flags & FIF_CONTROL)); |
| 1904 | rt2x00_set_field32(®, RX_FILTER_CFG_DROP_CF_END, |
| 1905 | !(filter_flags & FIF_CONTROL)); |
| 1906 | rt2x00_set_field32(®, RX_FILTER_CFG_DROP_ACK, |
| 1907 | !(filter_flags & FIF_CONTROL)); |
| 1908 | rt2x00_set_field32(®, RX_FILTER_CFG_DROP_CTS, |
| 1909 | !(filter_flags & FIF_CONTROL)); |
| 1910 | rt2x00_set_field32(®, RX_FILTER_CFG_DROP_RTS, |
| 1911 | !(filter_flags & FIF_CONTROL)); |
| 1912 | rt2x00_set_field32(®, RX_FILTER_CFG_DROP_PSPOLL, |
| 1913 | !(filter_flags & FIF_PSPOLL)); |
| 1914 | rt2x00_set_field32(®, RX_FILTER_CFG_DROP_BA, 0); |
| 1915 | rt2x00_set_field32(®, RX_FILTER_CFG_DROP_BAR, |
| 1916 | !(filter_flags & FIF_CONTROL)); |
| 1917 | rt2x00_set_field32(®, RX_FILTER_CFG_DROP_CNTL, |
| 1918 | !(filter_flags & FIF_CONTROL)); |
| 1919 | rt2800_register_write(rt2x00dev, RX_FILTER_CFG, reg); |
| 1920 | } |
| 1921 | EXPORT_SYMBOL_GPL(rt2800_config_filter); |
| 1922 | |
| 1923 | void rt2800_config_intf(struct rt2x00_dev *rt2x00dev, struct rt2x00_intf *intf, |
| 1924 | struct rt2x00intf_conf *conf, const unsigned int flags) |
| 1925 | { |
| 1926 | u32 reg; |
| 1927 | bool update_bssid = false; |
| 1928 | |
| 1929 | if (flags & CONFIG_UPDATE_TYPE) { |
| 1930 | /* |
| 1931 | * Enable synchronisation. |
| 1932 | */ |
| 1933 | reg = rt2800_register_read(rt2x00dev, BCN_TIME_CFG); |
| 1934 | rt2x00_set_field32(®, BCN_TIME_CFG_TSF_SYNC, conf->sync); |
| 1935 | rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg); |
| 1936 | |
| 1937 | if (conf->sync == TSF_SYNC_AP_NONE) { |
| 1938 | /* |
| 1939 | * Tune beacon queue transmit parameters for AP mode |
| 1940 | */ |
| 1941 | reg = rt2800_register_read(rt2x00dev, TBTT_SYNC_CFG); |
| 1942 | rt2x00_set_field32(®, TBTT_SYNC_CFG_BCN_CWMIN, 0); |
| 1943 | rt2x00_set_field32(®, TBTT_SYNC_CFG_BCN_AIFSN, 1); |
| 1944 | rt2x00_set_field32(®, TBTT_SYNC_CFG_BCN_EXP_WIN, 32); |
| 1945 | rt2x00_set_field32(®, TBTT_SYNC_CFG_TBTT_ADJUST, 0); |
| 1946 | rt2800_register_write(rt2x00dev, TBTT_SYNC_CFG, reg); |
| 1947 | } else { |
| 1948 | reg = rt2800_register_read(rt2x00dev, TBTT_SYNC_CFG); |
| 1949 | rt2x00_set_field32(®, TBTT_SYNC_CFG_BCN_CWMIN, 4); |
| 1950 | rt2x00_set_field32(®, TBTT_SYNC_CFG_BCN_AIFSN, 2); |
| 1951 | rt2x00_set_field32(®, TBTT_SYNC_CFG_BCN_EXP_WIN, 32); |
| 1952 | rt2x00_set_field32(®, TBTT_SYNC_CFG_TBTT_ADJUST, 16); |
| 1953 | rt2800_register_write(rt2x00dev, TBTT_SYNC_CFG, reg); |
| 1954 | } |
| 1955 | } |
| 1956 | |
| 1957 | if (flags & CONFIG_UPDATE_MAC) { |
| 1958 | if (flags & CONFIG_UPDATE_TYPE && |
| 1959 | conf->sync == TSF_SYNC_AP_NONE) { |
| 1960 | /* |
| 1961 | * The BSSID register has to be set to our own mac |
| 1962 | * address in AP mode. |
| 1963 | */ |
| 1964 | memcpy(conf->bssid, conf->mac, sizeof(conf->mac)); |
| 1965 | update_bssid = true; |
| 1966 | } |
| 1967 | |
| 1968 | if (!is_zero_ether_addr((const u8 *)conf->mac)) { |
| 1969 | reg = le32_to_cpu(conf->mac[1]); |
| 1970 | rt2x00_set_field32(®, MAC_ADDR_DW1_UNICAST_TO_ME_MASK, 0xff); |
| 1971 | conf->mac[1] = cpu_to_le32(reg); |
| 1972 | } |
| 1973 | |
| 1974 | rt2800_register_multiwrite(rt2x00dev, MAC_ADDR_DW0, |
| 1975 | conf->mac, sizeof(conf->mac)); |
| 1976 | } |
| 1977 | |
| 1978 | if ((flags & CONFIG_UPDATE_BSSID) || update_bssid) { |
| 1979 | if (!is_zero_ether_addr((const u8 *)conf->bssid)) { |
| 1980 | reg = le32_to_cpu(conf->bssid[1]); |
| 1981 | rt2x00_set_field32(®, MAC_BSSID_DW1_BSS_ID_MASK, 3); |
| 1982 | rt2x00_set_field32(®, MAC_BSSID_DW1_BSS_BCN_NUM, 0); |
| 1983 | conf->bssid[1] = cpu_to_le32(reg); |
| 1984 | } |
| 1985 | |
| 1986 | rt2800_register_multiwrite(rt2x00dev, MAC_BSSID_DW0, |
| 1987 | conf->bssid, sizeof(conf->bssid)); |
| 1988 | } |
| 1989 | } |
| 1990 | EXPORT_SYMBOL_GPL(rt2800_config_intf); |
| 1991 | |
| 1992 | static void rt2800_config_ht_opmode(struct rt2x00_dev *rt2x00dev, |
| 1993 | struct rt2x00lib_erp *erp) |
| 1994 | { |
| 1995 | bool any_sta_nongf = !!(erp->ht_opmode & |
| 1996 | IEEE80211_HT_OP_MODE_NON_GF_STA_PRSNT); |
| 1997 | u8 protection = erp->ht_opmode & IEEE80211_HT_OP_MODE_PROTECTION; |
| 1998 | u8 mm20_mode, mm40_mode, gf20_mode, gf40_mode; |
| 1999 | u16 mm20_rate, mm40_rate, gf20_rate, gf40_rate; |
| 2000 | u32 reg; |
| 2001 | |
| 2002 | /* default protection rate for HT20: OFDM 24M */ |
| 2003 | mm20_rate = gf20_rate = 0x4004; |
| 2004 | |
| 2005 | /* default protection rate for HT40: duplicate OFDM 24M */ |
| 2006 | mm40_rate = gf40_rate = 0x4084; |
| 2007 | |
| 2008 | switch (protection) { |
| 2009 | case IEEE80211_HT_OP_MODE_PROTECTION_NONE: |
| 2010 | /* |
| 2011 | * All STAs in this BSS are HT20/40 but there might be |
| 2012 | * STAs not supporting greenfield mode. |
| 2013 | * => Disable protection for HT transmissions. |
| 2014 | */ |
| 2015 | mm20_mode = mm40_mode = gf20_mode = gf40_mode = 0; |
| 2016 | |
| 2017 | break; |
| 2018 | case IEEE80211_HT_OP_MODE_PROTECTION_20MHZ: |
| 2019 | /* |
| 2020 | * All STAs in this BSS are HT20 or HT20/40 but there |
| 2021 | * might be STAs not supporting greenfield mode. |
| 2022 | * => Protect all HT40 transmissions. |
| 2023 | */ |
| 2024 | mm20_mode = gf20_mode = 0; |
| 2025 | mm40_mode = gf40_mode = 1; |
| 2026 | |
| 2027 | break; |
| 2028 | case IEEE80211_HT_OP_MODE_PROTECTION_NONMEMBER: |
| 2029 | /* |
| 2030 | * Nonmember protection: |
| 2031 | * According to 802.11n we _should_ protect all |
| 2032 | * HT transmissions (but we don't have to). |
| 2033 | * |
| 2034 | * But if cts_protection is enabled we _shall_ protect |
| 2035 | * all HT transmissions using a CCK rate. |
| 2036 | * |
| 2037 | * And if any station is non GF we _shall_ protect |
| 2038 | * GF transmissions. |
| 2039 | * |
| 2040 | * We decide to protect everything |
| 2041 | * -> fall through to mixed mode. |
| 2042 | */ |
| 2043 | case IEEE80211_HT_OP_MODE_PROTECTION_NONHT_MIXED: |
| 2044 | /* |
| 2045 | * Legacy STAs are present |
| 2046 | * => Protect all HT transmissions. |
| 2047 | */ |
| 2048 | mm20_mode = mm40_mode = gf20_mode = gf40_mode = 1; |
| 2049 | |
| 2050 | /* |
| 2051 | * If erp protection is needed we have to protect HT |
| 2052 | * transmissions with CCK 11M long preamble. |
| 2053 | */ |
| 2054 | if (erp->cts_protection) { |
| 2055 | /* don't duplicate RTS/CTS in CCK mode */ |
| 2056 | mm20_rate = mm40_rate = 0x0003; |
| 2057 | gf20_rate = gf40_rate = 0x0003; |
| 2058 | } |
| 2059 | break; |
| 2060 | } |
| 2061 | |
| 2062 | /* check for STAs not supporting greenfield mode */ |
| 2063 | if (any_sta_nongf) |
| 2064 | gf20_mode = gf40_mode = 1; |
| 2065 | |
| 2066 | /* Update HT protection config */ |
| 2067 | reg = rt2800_register_read(rt2x00dev, MM20_PROT_CFG); |
| 2068 | rt2x00_set_field32(®, MM20_PROT_CFG_PROTECT_RATE, mm20_rate); |
| 2069 | rt2x00_set_field32(®, MM20_PROT_CFG_PROTECT_CTRL, mm20_mode); |
| 2070 | rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg); |
| 2071 | |
| 2072 | reg = rt2800_register_read(rt2x00dev, MM40_PROT_CFG); |
| 2073 | rt2x00_set_field32(®, MM40_PROT_CFG_PROTECT_RATE, mm40_rate); |
| 2074 | rt2x00_set_field32(®, MM40_PROT_CFG_PROTECT_CTRL, mm40_mode); |
| 2075 | rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg); |
| 2076 | |
| 2077 | reg = rt2800_register_read(rt2x00dev, GF20_PROT_CFG); |
| 2078 | rt2x00_set_field32(®, GF20_PROT_CFG_PROTECT_RATE, gf20_rate); |
| 2079 | rt2x00_set_field32(®, GF20_PROT_CFG_PROTECT_CTRL, gf20_mode); |
| 2080 | rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg); |
| 2081 | |
| 2082 | reg = rt2800_register_read(rt2x00dev, GF40_PROT_CFG); |
| 2083 | rt2x00_set_field32(®, GF40_PROT_CFG_PROTECT_RATE, gf40_rate); |
| 2084 | rt2x00_set_field32(®, GF40_PROT_CFG_PROTECT_CTRL, gf40_mode); |
| 2085 | rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg); |
| 2086 | } |
| 2087 | |
| 2088 | void rt2800_config_erp(struct rt2x00_dev *rt2x00dev, struct rt2x00lib_erp *erp, |
| 2089 | u32 changed) |
| 2090 | { |
| 2091 | u32 reg; |
| 2092 | |
| 2093 | if (changed & BSS_CHANGED_ERP_PREAMBLE) { |
| 2094 | reg = rt2800_register_read(rt2x00dev, AUTO_RSP_CFG); |
| 2095 | rt2x00_set_field32(®, AUTO_RSP_CFG_AR_PREAMBLE, |
| 2096 | !!erp->short_preamble); |
| 2097 | rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg); |
| 2098 | } |
| 2099 | |
| 2100 | if (changed & BSS_CHANGED_ERP_CTS_PROT) { |
| 2101 | reg = rt2800_register_read(rt2x00dev, OFDM_PROT_CFG); |
| 2102 | rt2x00_set_field32(®, OFDM_PROT_CFG_PROTECT_CTRL, |
| 2103 | erp->cts_protection ? 2 : 0); |
| 2104 | rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg); |
| 2105 | } |
| 2106 | |
| 2107 | if (changed & BSS_CHANGED_BASIC_RATES) { |
| 2108 | rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE, |
| 2109 | 0xff0 | erp->basic_rates); |
| 2110 | rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003); |
| 2111 | } |
| 2112 | |
| 2113 | if (changed & BSS_CHANGED_ERP_SLOT) { |
| 2114 | reg = rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG); |
| 2115 | rt2x00_set_field32(®, BKOFF_SLOT_CFG_SLOT_TIME, |
| 2116 | erp->slot_time); |
| 2117 | rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg); |
| 2118 | |
| 2119 | reg = rt2800_register_read(rt2x00dev, XIFS_TIME_CFG); |
| 2120 | rt2x00_set_field32(®, XIFS_TIME_CFG_EIFS, erp->eifs); |
| 2121 | rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg); |
| 2122 | } |
| 2123 | |
| 2124 | if (changed & BSS_CHANGED_BEACON_INT) { |
| 2125 | reg = rt2800_register_read(rt2x00dev, BCN_TIME_CFG); |
| 2126 | rt2x00_set_field32(®, BCN_TIME_CFG_BEACON_INTERVAL, |
| 2127 | erp->beacon_int * 16); |
| 2128 | rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg); |
| 2129 | } |
| 2130 | |
| 2131 | if (changed & BSS_CHANGED_HT) |
| 2132 | rt2800_config_ht_opmode(rt2x00dev, erp); |
| 2133 | } |
| 2134 | EXPORT_SYMBOL_GPL(rt2800_config_erp); |
| 2135 | |
| 2136 | static void rt2800_config_3572bt_ant(struct rt2x00_dev *rt2x00dev) |
| 2137 | { |
| 2138 | u32 reg; |
| 2139 | u16 eeprom; |
| 2140 | u8 led_ctrl, led_g_mode, led_r_mode; |
| 2141 | |
| 2142 | reg = rt2800_register_read(rt2x00dev, GPIO_SWITCH); |
| 2143 | if (rt2x00dev->curr_band == NL80211_BAND_5GHZ) { |
| 2144 | rt2x00_set_field32(®, GPIO_SWITCH_0, 1); |
| 2145 | rt2x00_set_field32(®, GPIO_SWITCH_1, 1); |
| 2146 | } else { |
| 2147 | rt2x00_set_field32(®, GPIO_SWITCH_0, 0); |
| 2148 | rt2x00_set_field32(®, GPIO_SWITCH_1, 0); |
| 2149 | } |
| 2150 | rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg); |
| 2151 | |
| 2152 | reg = rt2800_register_read(rt2x00dev, LED_CFG); |
| 2153 | led_g_mode = rt2x00_get_field32(reg, LED_CFG_LED_POLAR) ? 3 : 0; |
| 2154 | led_r_mode = rt2x00_get_field32(reg, LED_CFG_LED_POLAR) ? 0 : 3; |
| 2155 | if (led_g_mode != rt2x00_get_field32(reg, LED_CFG_G_LED_MODE) || |
| 2156 | led_r_mode != rt2x00_get_field32(reg, LED_CFG_R_LED_MODE)) { |
| 2157 | eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_FREQ); |
| 2158 | led_ctrl = rt2x00_get_field16(eeprom, EEPROM_FREQ_LED_MODE); |
| 2159 | if (led_ctrl == 0 || led_ctrl > 0x40) { |
| 2160 | rt2x00_set_field32(®, LED_CFG_G_LED_MODE, led_g_mode); |
| 2161 | rt2x00_set_field32(®, LED_CFG_R_LED_MODE, led_r_mode); |
| 2162 | rt2800_register_write(rt2x00dev, LED_CFG, reg); |
| 2163 | } else { |
| 2164 | rt2800_mcu_request(rt2x00dev, MCU_BAND_SELECT, 0xff, |
| 2165 | (led_g_mode << 2) | led_r_mode, 1); |
| 2166 | } |
| 2167 | } |
| 2168 | } |
| 2169 | |
| 2170 | static void rt2800_set_ant_diversity(struct rt2x00_dev *rt2x00dev, |
| 2171 | enum antenna ant) |
| 2172 | { |
| 2173 | u32 reg; |
| 2174 | u8 eesk_pin = (ant == ANTENNA_A) ? 1 : 0; |
| 2175 | u8 gpio_bit3 = (ant == ANTENNA_A) ? 0 : 1; |
| 2176 | |
| 2177 | if (rt2x00_is_pci(rt2x00dev)) { |
| 2178 | reg = rt2800_register_read(rt2x00dev, E2PROM_CSR); |
| 2179 | rt2x00_set_field32(®, E2PROM_CSR_DATA_CLOCK, eesk_pin); |
| 2180 | rt2800_register_write(rt2x00dev, E2PROM_CSR, reg); |
| 2181 | } else if (rt2x00_is_usb(rt2x00dev)) |
| 2182 | rt2800_mcu_request(rt2x00dev, MCU_ANT_SELECT, 0xff, |
| 2183 | eesk_pin, 0); |
| 2184 | |
| 2185 | reg = rt2800_register_read(rt2x00dev, GPIO_CTRL); |
| 2186 | rt2x00_set_field32(®, GPIO_CTRL_DIR3, 0); |
| 2187 | rt2x00_set_field32(®, GPIO_CTRL_VAL3, gpio_bit3); |
| 2188 | rt2800_register_write(rt2x00dev, GPIO_CTRL, reg); |
| 2189 | } |
| 2190 | |
| 2191 | void rt2800_config_ant(struct rt2x00_dev *rt2x00dev, struct antenna_setup *ant) |
| 2192 | { |
| 2193 | u8 r1; |
| 2194 | u8 r3; |
| 2195 | u16 eeprom; |
| 2196 | |
| 2197 | r1 = rt2800_bbp_read(rt2x00dev, 1); |
| 2198 | r3 = rt2800_bbp_read(rt2x00dev, 3); |
| 2199 | |
| 2200 | if (rt2x00_rt(rt2x00dev, RT3572) && |
| 2201 | rt2x00_has_cap_bt_coexist(rt2x00dev)) |
| 2202 | rt2800_config_3572bt_ant(rt2x00dev); |
| 2203 | |
| 2204 | /* |
| 2205 | * Configure the TX antenna. |
| 2206 | */ |
| 2207 | switch (ant->tx_chain_num) { |
| 2208 | case 1: |
| 2209 | rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0); |
| 2210 | break; |
| 2211 | case 2: |
| 2212 | if (rt2x00_rt(rt2x00dev, RT3572) && |
| 2213 | rt2x00_has_cap_bt_coexist(rt2x00dev)) |
| 2214 | rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 1); |
| 2215 | else |
| 2216 | rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 2); |
| 2217 | break; |
| 2218 | case 3: |
| 2219 | rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 2); |
| 2220 | break; |
| 2221 | } |
| 2222 | |
| 2223 | /* |
| 2224 | * Configure the RX antenna. |
| 2225 | */ |
| 2226 | switch (ant->rx_chain_num) { |
| 2227 | case 1: |
| 2228 | if (rt2x00_rt(rt2x00dev, RT3070) || |
| 2229 | rt2x00_rt(rt2x00dev, RT3090) || |
| 2230 | rt2x00_rt(rt2x00dev, RT3352) || |
| 2231 | rt2x00_rt(rt2x00dev, RT3390)) { |
| 2232 | eeprom = rt2800_eeprom_read(rt2x00dev, |
| 2233 | EEPROM_NIC_CONF1); |
| 2234 | if (rt2x00_get_field16(eeprom, |
| 2235 | EEPROM_NIC_CONF1_ANT_DIVERSITY)) |
| 2236 | rt2800_set_ant_diversity(rt2x00dev, |
| 2237 | rt2x00dev->default_ant.rx); |
| 2238 | } |
| 2239 | rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 0); |
| 2240 | break; |
| 2241 | case 2: |
| 2242 | if (rt2x00_rt(rt2x00dev, RT3572) && |
| 2243 | rt2x00_has_cap_bt_coexist(rt2x00dev)) { |
| 2244 | rt2x00_set_field8(&r3, BBP3_RX_ADC, 1); |
| 2245 | rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, |
| 2246 | rt2x00dev->curr_band == NL80211_BAND_5GHZ); |
| 2247 | rt2800_set_ant_diversity(rt2x00dev, ANTENNA_B); |
| 2248 | } else { |
| 2249 | rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 1); |
| 2250 | } |
| 2251 | break; |
| 2252 | case 3: |
| 2253 | rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 2); |
| 2254 | break; |
| 2255 | } |
| 2256 | |
| 2257 | rt2800_bbp_write(rt2x00dev, 3, r3); |
| 2258 | rt2800_bbp_write(rt2x00dev, 1, r1); |
| 2259 | |
| 2260 | if (rt2x00_rt(rt2x00dev, RT3593) || |
| 2261 | rt2x00_rt(rt2x00dev, RT3883)) { |
| 2262 | if (ant->rx_chain_num == 1) |
| 2263 | rt2800_bbp_write(rt2x00dev, 86, 0x00); |
| 2264 | else |
| 2265 | rt2800_bbp_write(rt2x00dev, 86, 0x46); |
| 2266 | } |
| 2267 | } |
| 2268 | EXPORT_SYMBOL_GPL(rt2800_config_ant); |
| 2269 | |
| 2270 | static void rt2800_config_lna_gain(struct rt2x00_dev *rt2x00dev, |
| 2271 | struct rt2x00lib_conf *libconf) |
| 2272 | { |
| 2273 | u16 eeprom; |
| 2274 | short lna_gain; |
| 2275 | |
| 2276 | if (libconf->rf.channel <= 14) { |
| 2277 | eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_LNA); |
| 2278 | lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_BG); |
| 2279 | } else if (libconf->rf.channel <= 64) { |
| 2280 | eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_LNA); |
| 2281 | lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_A0); |
| 2282 | } else if (libconf->rf.channel <= 128) { |
| 2283 | if (rt2x00_rt(rt2x00dev, RT3593) || |
| 2284 | rt2x00_rt(rt2x00dev, RT3883)) { |
| 2285 | eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_EXT_LNA2); |
| 2286 | lna_gain = rt2x00_get_field16(eeprom, |
| 2287 | EEPROM_EXT_LNA2_A1); |
| 2288 | } else { |
| 2289 | eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2); |
| 2290 | lna_gain = rt2x00_get_field16(eeprom, |
| 2291 | EEPROM_RSSI_BG2_LNA_A1); |
| 2292 | } |
| 2293 | } else { |
| 2294 | if (rt2x00_rt(rt2x00dev, RT3593) || |
| 2295 | rt2x00_rt(rt2x00dev, RT3883)) { |
| 2296 | eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_EXT_LNA2); |
| 2297 | lna_gain = rt2x00_get_field16(eeprom, |
| 2298 | EEPROM_EXT_LNA2_A2); |
| 2299 | } else { |
| 2300 | eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_A2); |
| 2301 | lna_gain = rt2x00_get_field16(eeprom, |
| 2302 | EEPROM_RSSI_A2_LNA_A2); |
| 2303 | } |
| 2304 | } |
| 2305 | |
| 2306 | rt2x00dev->lna_gain = lna_gain; |
| 2307 | } |
| 2308 | |
| 2309 | static inline bool rt2800_clk_is_20mhz(struct rt2x00_dev *rt2x00dev) |
| 2310 | { |
| 2311 | return clk_get_rate(rt2x00dev->clk) == 20000000; |
| 2312 | } |
| 2313 | |
| 2314 | #define FREQ_OFFSET_BOUND 0x5f |
| 2315 | |
| 2316 | static void rt2800_freq_cal_mode1(struct rt2x00_dev *rt2x00dev) |
| 2317 | { |
| 2318 | u8 freq_offset, prev_freq_offset; |
| 2319 | u8 rfcsr, prev_rfcsr; |
| 2320 | |
| 2321 | freq_offset = rt2x00_get_field8(rt2x00dev->freq_offset, RFCSR17_CODE); |
| 2322 | freq_offset = min_t(u8, freq_offset, FREQ_OFFSET_BOUND); |
| 2323 | |
| 2324 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 17); |
| 2325 | prev_rfcsr = rfcsr; |
| 2326 | |
| 2327 | rt2x00_set_field8(&rfcsr, RFCSR17_CODE, freq_offset); |
| 2328 | if (rfcsr == prev_rfcsr) |
| 2329 | return; |
| 2330 | |
| 2331 | if (rt2x00_is_usb(rt2x00dev)) { |
| 2332 | rt2800_mcu_request(rt2x00dev, MCU_FREQ_OFFSET, 0xff, |
| 2333 | freq_offset, prev_rfcsr); |
| 2334 | return; |
| 2335 | } |
| 2336 | |
| 2337 | prev_freq_offset = rt2x00_get_field8(prev_rfcsr, RFCSR17_CODE); |
| 2338 | while (prev_freq_offset != freq_offset) { |
| 2339 | if (prev_freq_offset < freq_offset) |
| 2340 | prev_freq_offset++; |
| 2341 | else |
| 2342 | prev_freq_offset--; |
| 2343 | |
| 2344 | rt2x00_set_field8(&rfcsr, RFCSR17_CODE, prev_freq_offset); |
| 2345 | rt2800_rfcsr_write(rt2x00dev, 17, rfcsr); |
| 2346 | |
| 2347 | usleep_range(1000, 1500); |
| 2348 | } |
| 2349 | } |
| 2350 | |
| 2351 | static void rt2800_config_channel_rf2xxx(struct rt2x00_dev *rt2x00dev, |
| 2352 | struct ieee80211_conf *conf, |
| 2353 | struct rf_channel *rf, |
| 2354 | struct channel_info *info) |
| 2355 | { |
| 2356 | rt2x00_set_field32(&rf->rf4, RF4_FREQ_OFFSET, rt2x00dev->freq_offset); |
| 2357 | |
| 2358 | if (rt2x00dev->default_ant.tx_chain_num == 1) |
| 2359 | rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_TX1, 1); |
| 2360 | |
| 2361 | if (rt2x00dev->default_ant.rx_chain_num == 1) { |
| 2362 | rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX1, 1); |
| 2363 | rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1); |
| 2364 | } else if (rt2x00dev->default_ant.rx_chain_num == 2) |
| 2365 | rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1); |
| 2366 | |
| 2367 | if (rf->channel > 14) { |
| 2368 | /* |
| 2369 | * When TX power is below 0, we should increase it by 7 to |
| 2370 | * make it a positive value (Minimum value is -7). |
| 2371 | * However this means that values between 0 and 7 have |
| 2372 | * double meaning, and we should set a 7DBm boost flag. |
| 2373 | */ |
| 2374 | rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A_7DBM_BOOST, |
| 2375 | (info->default_power1 >= 0)); |
| 2376 | |
| 2377 | if (info->default_power1 < 0) |
| 2378 | info->default_power1 += 7; |
| 2379 | |
| 2380 | rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A, info->default_power1); |
| 2381 | |
| 2382 | rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A_7DBM_BOOST, |
| 2383 | (info->default_power2 >= 0)); |
| 2384 | |
| 2385 | if (info->default_power2 < 0) |
| 2386 | info->default_power2 += 7; |
| 2387 | |
| 2388 | rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A, info->default_power2); |
| 2389 | } else { |
| 2390 | rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_G, info->default_power1); |
| 2391 | rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_G, info->default_power2); |
| 2392 | } |
| 2393 | |
| 2394 | rt2x00_set_field32(&rf->rf4, RF4_HT40, conf_is_ht40(conf)); |
| 2395 | |
| 2396 | rt2800_rf_write(rt2x00dev, 1, rf->rf1); |
| 2397 | rt2800_rf_write(rt2x00dev, 2, rf->rf2); |
| 2398 | rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004); |
| 2399 | rt2800_rf_write(rt2x00dev, 4, rf->rf4); |
| 2400 | |
| 2401 | udelay(200); |
| 2402 | |
| 2403 | rt2800_rf_write(rt2x00dev, 1, rf->rf1); |
| 2404 | rt2800_rf_write(rt2x00dev, 2, rf->rf2); |
| 2405 | rt2800_rf_write(rt2x00dev, 3, rf->rf3 | 0x00000004); |
| 2406 | rt2800_rf_write(rt2x00dev, 4, rf->rf4); |
| 2407 | |
| 2408 | udelay(200); |
| 2409 | |
| 2410 | rt2800_rf_write(rt2x00dev, 1, rf->rf1); |
| 2411 | rt2800_rf_write(rt2x00dev, 2, rf->rf2); |
| 2412 | rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004); |
| 2413 | rt2800_rf_write(rt2x00dev, 4, rf->rf4); |
| 2414 | } |
| 2415 | |
| 2416 | static void rt2800_config_channel_rf3xxx(struct rt2x00_dev *rt2x00dev, |
| 2417 | struct ieee80211_conf *conf, |
| 2418 | struct rf_channel *rf, |
| 2419 | struct channel_info *info) |
| 2420 | { |
| 2421 | struct rt2800_drv_data *drv_data = rt2x00dev->drv_data; |
| 2422 | u8 rfcsr, calib_tx, calib_rx; |
| 2423 | |
| 2424 | rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1); |
| 2425 | |
| 2426 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 3); |
| 2427 | rt2x00_set_field8(&rfcsr, RFCSR3_K, rf->rf3); |
| 2428 | rt2800_rfcsr_write(rt2x00dev, 3, rfcsr); |
| 2429 | |
| 2430 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 6); |
| 2431 | rt2x00_set_field8(&rfcsr, RFCSR6_R1, rf->rf2); |
| 2432 | rt2800_rfcsr_write(rt2x00dev, 6, rfcsr); |
| 2433 | |
| 2434 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 12); |
| 2435 | rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER, info->default_power1); |
| 2436 | rt2800_rfcsr_write(rt2x00dev, 12, rfcsr); |
| 2437 | |
| 2438 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 13); |
| 2439 | rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER, info->default_power2); |
| 2440 | rt2800_rfcsr_write(rt2x00dev, 13, rfcsr); |
| 2441 | |
| 2442 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 1); |
| 2443 | rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0); |
| 2444 | rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, |
| 2445 | rt2x00dev->default_ant.rx_chain_num <= 1); |
| 2446 | rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, |
| 2447 | rt2x00dev->default_ant.rx_chain_num <= 2); |
| 2448 | rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0); |
| 2449 | rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, |
| 2450 | rt2x00dev->default_ant.tx_chain_num <= 1); |
| 2451 | rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, |
| 2452 | rt2x00dev->default_ant.tx_chain_num <= 2); |
| 2453 | rt2800_rfcsr_write(rt2x00dev, 1, rfcsr); |
| 2454 | |
| 2455 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 23); |
| 2456 | rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset); |
| 2457 | rt2800_rfcsr_write(rt2x00dev, 23, rfcsr); |
| 2458 | |
| 2459 | if (rt2x00_rt(rt2x00dev, RT3390)) { |
| 2460 | calib_tx = conf_is_ht40(conf) ? 0x68 : 0x4f; |
| 2461 | calib_rx = conf_is_ht40(conf) ? 0x6f : 0x4f; |
| 2462 | } else { |
| 2463 | if (conf_is_ht40(conf)) { |
| 2464 | calib_tx = drv_data->calibration_bw40; |
| 2465 | calib_rx = drv_data->calibration_bw40; |
| 2466 | } else { |
| 2467 | calib_tx = drv_data->calibration_bw20; |
| 2468 | calib_rx = drv_data->calibration_bw20; |
| 2469 | } |
| 2470 | } |
| 2471 | |
| 2472 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 24); |
| 2473 | rt2x00_set_field8(&rfcsr, RFCSR24_TX_CALIB, calib_tx); |
| 2474 | rt2800_rfcsr_write(rt2x00dev, 24, rfcsr); |
| 2475 | |
| 2476 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 31); |
| 2477 | rt2x00_set_field8(&rfcsr, RFCSR31_RX_CALIB, calib_rx); |
| 2478 | rt2800_rfcsr_write(rt2x00dev, 31, rfcsr); |
| 2479 | |
| 2480 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 7); |
| 2481 | rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1); |
| 2482 | rt2800_rfcsr_write(rt2x00dev, 7, rfcsr); |
| 2483 | |
| 2484 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 30); |
| 2485 | rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1); |
| 2486 | rt2800_rfcsr_write(rt2x00dev, 30, rfcsr); |
| 2487 | |
| 2488 | usleep_range(1000, 1500); |
| 2489 | |
| 2490 | rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 0); |
| 2491 | rt2800_rfcsr_write(rt2x00dev, 30, rfcsr); |
| 2492 | } |
| 2493 | |
| 2494 | static void rt2800_config_channel_rf3052(struct rt2x00_dev *rt2x00dev, |
| 2495 | struct ieee80211_conf *conf, |
| 2496 | struct rf_channel *rf, |
| 2497 | struct channel_info *info) |
| 2498 | { |
| 2499 | struct rt2800_drv_data *drv_data = rt2x00dev->drv_data; |
| 2500 | u8 rfcsr; |
| 2501 | u32 reg; |
| 2502 | |
| 2503 | if (rf->channel <= 14) { |
| 2504 | rt2800_bbp_write(rt2x00dev, 25, drv_data->bbp25); |
| 2505 | rt2800_bbp_write(rt2x00dev, 26, drv_data->bbp26); |
| 2506 | } else { |
| 2507 | rt2800_bbp_write(rt2x00dev, 25, 0x09); |
| 2508 | rt2800_bbp_write(rt2x00dev, 26, 0xff); |
| 2509 | } |
| 2510 | |
| 2511 | rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1); |
| 2512 | rt2800_rfcsr_write(rt2x00dev, 3, rf->rf3); |
| 2513 | |
| 2514 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 6); |
| 2515 | rt2x00_set_field8(&rfcsr, RFCSR6_R1, rf->rf2); |
| 2516 | if (rf->channel <= 14) |
| 2517 | rt2x00_set_field8(&rfcsr, RFCSR6_TXDIV, 2); |
| 2518 | else |
| 2519 | rt2x00_set_field8(&rfcsr, RFCSR6_TXDIV, 1); |
| 2520 | rt2800_rfcsr_write(rt2x00dev, 6, rfcsr); |
| 2521 | |
| 2522 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 5); |
| 2523 | if (rf->channel <= 14) |
| 2524 | rt2x00_set_field8(&rfcsr, RFCSR5_R1, 1); |
| 2525 | else |
| 2526 | rt2x00_set_field8(&rfcsr, RFCSR5_R1, 2); |
| 2527 | rt2800_rfcsr_write(rt2x00dev, 5, rfcsr); |
| 2528 | |
| 2529 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 12); |
| 2530 | if (rf->channel <= 14) { |
| 2531 | rt2x00_set_field8(&rfcsr, RFCSR12_DR0, 3); |
| 2532 | rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER, |
| 2533 | info->default_power1); |
| 2534 | } else { |
| 2535 | rt2x00_set_field8(&rfcsr, RFCSR12_DR0, 7); |
| 2536 | rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER, |
| 2537 | (info->default_power1 & 0x3) | |
| 2538 | ((info->default_power1 & 0xC) << 1)); |
| 2539 | } |
| 2540 | rt2800_rfcsr_write(rt2x00dev, 12, rfcsr); |
| 2541 | |
| 2542 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 13); |
| 2543 | if (rf->channel <= 14) { |
| 2544 | rt2x00_set_field8(&rfcsr, RFCSR13_DR0, 3); |
| 2545 | rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER, |
| 2546 | info->default_power2); |
| 2547 | } else { |
| 2548 | rt2x00_set_field8(&rfcsr, RFCSR13_DR0, 7); |
| 2549 | rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER, |
| 2550 | (info->default_power2 & 0x3) | |
| 2551 | ((info->default_power2 & 0xC) << 1)); |
| 2552 | } |
| 2553 | rt2800_rfcsr_write(rt2x00dev, 13, rfcsr); |
| 2554 | |
| 2555 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 1); |
| 2556 | rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0); |
| 2557 | rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0); |
| 2558 | rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 0); |
| 2559 | rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 0); |
| 2560 | rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0); |
| 2561 | rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0); |
| 2562 | if (rt2x00_has_cap_bt_coexist(rt2x00dev)) { |
| 2563 | if (rf->channel <= 14) { |
| 2564 | rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1); |
| 2565 | rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1); |
| 2566 | } |
| 2567 | rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 1); |
| 2568 | rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 1); |
| 2569 | } else { |
| 2570 | switch (rt2x00dev->default_ant.tx_chain_num) { |
| 2571 | case 1: |
| 2572 | rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1); |
| 2573 | /* fall through */ |
| 2574 | case 2: |
| 2575 | rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 1); |
| 2576 | break; |
| 2577 | } |
| 2578 | |
| 2579 | switch (rt2x00dev->default_ant.rx_chain_num) { |
| 2580 | case 1: |
| 2581 | rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1); |
| 2582 | /* fall through */ |
| 2583 | case 2: |
| 2584 | rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 1); |
| 2585 | break; |
| 2586 | } |
| 2587 | } |
| 2588 | rt2800_rfcsr_write(rt2x00dev, 1, rfcsr); |
| 2589 | |
| 2590 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 23); |
| 2591 | rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset); |
| 2592 | rt2800_rfcsr_write(rt2x00dev, 23, rfcsr); |
| 2593 | |
| 2594 | if (conf_is_ht40(conf)) { |
| 2595 | rt2800_rfcsr_write(rt2x00dev, 24, drv_data->calibration_bw40); |
| 2596 | rt2800_rfcsr_write(rt2x00dev, 31, drv_data->calibration_bw40); |
| 2597 | } else { |
| 2598 | rt2800_rfcsr_write(rt2x00dev, 24, drv_data->calibration_bw20); |
| 2599 | rt2800_rfcsr_write(rt2x00dev, 31, drv_data->calibration_bw20); |
| 2600 | } |
| 2601 | |
| 2602 | if (rf->channel <= 14) { |
| 2603 | rt2800_rfcsr_write(rt2x00dev, 7, 0xd8); |
| 2604 | rt2800_rfcsr_write(rt2x00dev, 9, 0xc3); |
| 2605 | rt2800_rfcsr_write(rt2x00dev, 10, 0xf1); |
| 2606 | rt2800_rfcsr_write(rt2x00dev, 11, 0xb9); |
| 2607 | rt2800_rfcsr_write(rt2x00dev, 15, 0x53); |
| 2608 | rfcsr = 0x4c; |
| 2609 | rt2x00_set_field8(&rfcsr, RFCSR16_TXMIXER_GAIN, |
| 2610 | drv_data->txmixer_gain_24g); |
| 2611 | rt2800_rfcsr_write(rt2x00dev, 16, rfcsr); |
| 2612 | rt2800_rfcsr_write(rt2x00dev, 17, 0x23); |
| 2613 | rt2800_rfcsr_write(rt2x00dev, 19, 0x93); |
| 2614 | rt2800_rfcsr_write(rt2x00dev, 20, 0xb3); |
| 2615 | rt2800_rfcsr_write(rt2x00dev, 25, 0x15); |
| 2616 | rt2800_rfcsr_write(rt2x00dev, 26, 0x85); |
| 2617 | rt2800_rfcsr_write(rt2x00dev, 27, 0x00); |
| 2618 | rt2800_rfcsr_write(rt2x00dev, 29, 0x9b); |
| 2619 | } else { |
| 2620 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 7); |
| 2621 | rt2x00_set_field8(&rfcsr, RFCSR7_BIT2, 1); |
| 2622 | rt2x00_set_field8(&rfcsr, RFCSR7_BIT3, 0); |
| 2623 | rt2x00_set_field8(&rfcsr, RFCSR7_BIT4, 1); |
| 2624 | rt2x00_set_field8(&rfcsr, RFCSR7_BITS67, 0); |
| 2625 | rt2800_rfcsr_write(rt2x00dev, 7, rfcsr); |
| 2626 | rt2800_rfcsr_write(rt2x00dev, 9, 0xc0); |
| 2627 | rt2800_rfcsr_write(rt2x00dev, 10, 0xf1); |
| 2628 | rt2800_rfcsr_write(rt2x00dev, 11, 0x00); |
| 2629 | rt2800_rfcsr_write(rt2x00dev, 15, 0x43); |
| 2630 | rfcsr = 0x7a; |
| 2631 | rt2x00_set_field8(&rfcsr, RFCSR16_TXMIXER_GAIN, |
| 2632 | drv_data->txmixer_gain_5g); |
| 2633 | rt2800_rfcsr_write(rt2x00dev, 16, rfcsr); |
| 2634 | rt2800_rfcsr_write(rt2x00dev, 17, 0x23); |
| 2635 | if (rf->channel <= 64) { |
| 2636 | rt2800_rfcsr_write(rt2x00dev, 19, 0xb7); |
| 2637 | rt2800_rfcsr_write(rt2x00dev, 20, 0xf6); |
| 2638 | rt2800_rfcsr_write(rt2x00dev, 25, 0x3d); |
| 2639 | } else if (rf->channel <= 128) { |
| 2640 | rt2800_rfcsr_write(rt2x00dev, 19, 0x74); |
| 2641 | rt2800_rfcsr_write(rt2x00dev, 20, 0xf4); |
| 2642 | rt2800_rfcsr_write(rt2x00dev, 25, 0x01); |
| 2643 | } else { |
| 2644 | rt2800_rfcsr_write(rt2x00dev, 19, 0x72); |
| 2645 | rt2800_rfcsr_write(rt2x00dev, 20, 0xf3); |
| 2646 | rt2800_rfcsr_write(rt2x00dev, 25, 0x01); |
| 2647 | } |
| 2648 | rt2800_rfcsr_write(rt2x00dev, 26, 0x87); |
| 2649 | rt2800_rfcsr_write(rt2x00dev, 27, 0x01); |
| 2650 | rt2800_rfcsr_write(rt2x00dev, 29, 0x9f); |
| 2651 | } |
| 2652 | |
| 2653 | reg = rt2800_register_read(rt2x00dev, GPIO_CTRL); |
| 2654 | rt2x00_set_field32(®, GPIO_CTRL_DIR7, 0); |
| 2655 | if (rf->channel <= 14) |
| 2656 | rt2x00_set_field32(®, GPIO_CTRL_VAL7, 1); |
| 2657 | else |
| 2658 | rt2x00_set_field32(®, GPIO_CTRL_VAL7, 0); |
| 2659 | rt2800_register_write(rt2x00dev, GPIO_CTRL, reg); |
| 2660 | |
| 2661 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 7); |
| 2662 | rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1); |
| 2663 | rt2800_rfcsr_write(rt2x00dev, 7, rfcsr); |
| 2664 | } |
| 2665 | |
| 2666 | static void rt2800_config_channel_rf3053(struct rt2x00_dev *rt2x00dev, |
| 2667 | struct ieee80211_conf *conf, |
| 2668 | struct rf_channel *rf, |
| 2669 | struct channel_info *info) |
| 2670 | { |
| 2671 | struct rt2800_drv_data *drv_data = rt2x00dev->drv_data; |
| 2672 | u8 txrx_agc_fc; |
| 2673 | u8 txrx_h20m; |
| 2674 | u8 rfcsr; |
| 2675 | u8 bbp; |
| 2676 | const bool txbf_enabled = false; /* TODO */ |
| 2677 | |
| 2678 | /* TODO: use TX{0,1,2}FinePowerControl values from EEPROM */ |
| 2679 | bbp = rt2800_bbp_read(rt2x00dev, 109); |
| 2680 | rt2x00_set_field8(&bbp, BBP109_TX0_POWER, 0); |
| 2681 | rt2x00_set_field8(&bbp, BBP109_TX1_POWER, 0); |
| 2682 | rt2800_bbp_write(rt2x00dev, 109, bbp); |
| 2683 | |
| 2684 | bbp = rt2800_bbp_read(rt2x00dev, 110); |
| 2685 | rt2x00_set_field8(&bbp, BBP110_TX2_POWER, 0); |
| 2686 | rt2800_bbp_write(rt2x00dev, 110, bbp); |
| 2687 | |
| 2688 | if (rf->channel <= 14) { |
| 2689 | /* Restore BBP 25 & 26 for 2.4 GHz */ |
| 2690 | rt2800_bbp_write(rt2x00dev, 25, drv_data->bbp25); |
| 2691 | rt2800_bbp_write(rt2x00dev, 26, drv_data->bbp26); |
| 2692 | } else { |
| 2693 | /* Hard code BBP 25 & 26 for 5GHz */ |
| 2694 | |
| 2695 | /* Enable IQ Phase correction */ |
| 2696 | rt2800_bbp_write(rt2x00dev, 25, 0x09); |
| 2697 | /* Setup IQ Phase correction value */ |
| 2698 | rt2800_bbp_write(rt2x00dev, 26, 0xff); |
| 2699 | } |
| 2700 | |
| 2701 | rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1); |
| 2702 | rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3 & 0xf); |
| 2703 | |
| 2704 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 11); |
| 2705 | rt2x00_set_field8(&rfcsr, RFCSR11_R, (rf->rf2 & 0x3)); |
| 2706 | rt2800_rfcsr_write(rt2x00dev, 11, rfcsr); |
| 2707 | |
| 2708 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 11); |
| 2709 | rt2x00_set_field8(&rfcsr, RFCSR11_PLL_IDOH, 1); |
| 2710 | if (rf->channel <= 14) |
| 2711 | rt2x00_set_field8(&rfcsr, RFCSR11_PLL_MOD, 1); |
| 2712 | else |
| 2713 | rt2x00_set_field8(&rfcsr, RFCSR11_PLL_MOD, 2); |
| 2714 | rt2800_rfcsr_write(rt2x00dev, 11, rfcsr); |
| 2715 | |
| 2716 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 53); |
| 2717 | if (rf->channel <= 14) { |
| 2718 | rfcsr = 0; |
| 2719 | rt2x00_set_field8(&rfcsr, RFCSR53_TX_POWER, |
| 2720 | info->default_power1 & 0x1f); |
| 2721 | } else { |
| 2722 | if (rt2x00_is_usb(rt2x00dev)) |
| 2723 | rfcsr = 0x40; |
| 2724 | |
| 2725 | rt2x00_set_field8(&rfcsr, RFCSR53_TX_POWER, |
| 2726 | ((info->default_power1 & 0x18) << 1) | |
| 2727 | (info->default_power1 & 7)); |
| 2728 | } |
| 2729 | rt2800_rfcsr_write(rt2x00dev, 53, rfcsr); |
| 2730 | |
| 2731 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 55); |
| 2732 | if (rf->channel <= 14) { |
| 2733 | rfcsr = 0; |
| 2734 | rt2x00_set_field8(&rfcsr, RFCSR55_TX_POWER, |
| 2735 | info->default_power2 & 0x1f); |
| 2736 | } else { |
| 2737 | if (rt2x00_is_usb(rt2x00dev)) |
| 2738 | rfcsr = 0x40; |
| 2739 | |
| 2740 | rt2x00_set_field8(&rfcsr, RFCSR55_TX_POWER, |
| 2741 | ((info->default_power2 & 0x18) << 1) | |
| 2742 | (info->default_power2 & 7)); |
| 2743 | } |
| 2744 | rt2800_rfcsr_write(rt2x00dev, 55, rfcsr); |
| 2745 | |
| 2746 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 54); |
| 2747 | if (rf->channel <= 14) { |
| 2748 | rfcsr = 0; |
| 2749 | rt2x00_set_field8(&rfcsr, RFCSR54_TX_POWER, |
| 2750 | info->default_power3 & 0x1f); |
| 2751 | } else { |
| 2752 | if (rt2x00_is_usb(rt2x00dev)) |
| 2753 | rfcsr = 0x40; |
| 2754 | |
| 2755 | rt2x00_set_field8(&rfcsr, RFCSR54_TX_POWER, |
| 2756 | ((info->default_power3 & 0x18) << 1) | |
| 2757 | (info->default_power3 & 7)); |
| 2758 | } |
| 2759 | rt2800_rfcsr_write(rt2x00dev, 54, rfcsr); |
| 2760 | |
| 2761 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 1); |
| 2762 | rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0); |
| 2763 | rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0); |
| 2764 | rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 0); |
| 2765 | rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 0); |
| 2766 | rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0); |
| 2767 | rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0); |
| 2768 | rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1); |
| 2769 | rt2x00_set_field8(&rfcsr, RFCSR1_PLL_PD, 1); |
| 2770 | |
| 2771 | switch (rt2x00dev->default_ant.tx_chain_num) { |
| 2772 | case 3: |
| 2773 | rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 1); |
| 2774 | /* fallthrough */ |
| 2775 | case 2: |
| 2776 | rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1); |
| 2777 | /* fallthrough */ |
| 2778 | case 1: |
| 2779 | rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1); |
| 2780 | break; |
| 2781 | } |
| 2782 | |
| 2783 | switch (rt2x00dev->default_ant.rx_chain_num) { |
| 2784 | case 3: |
| 2785 | rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 1); |
| 2786 | /* fallthrough */ |
| 2787 | case 2: |
| 2788 | rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1); |
| 2789 | /* fallthrough */ |
| 2790 | case 1: |
| 2791 | rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1); |
| 2792 | break; |
| 2793 | } |
| 2794 | rt2800_rfcsr_write(rt2x00dev, 1, rfcsr); |
| 2795 | |
| 2796 | rt2800_freq_cal_mode1(rt2x00dev); |
| 2797 | |
| 2798 | if (conf_is_ht40(conf)) { |
| 2799 | txrx_agc_fc = rt2x00_get_field8(drv_data->calibration_bw40, |
| 2800 | RFCSR24_TX_AGC_FC); |
| 2801 | txrx_h20m = rt2x00_get_field8(drv_data->calibration_bw40, |
| 2802 | RFCSR24_TX_H20M); |
| 2803 | } else { |
| 2804 | txrx_agc_fc = rt2x00_get_field8(drv_data->calibration_bw20, |
| 2805 | RFCSR24_TX_AGC_FC); |
| 2806 | txrx_h20m = rt2x00_get_field8(drv_data->calibration_bw20, |
| 2807 | RFCSR24_TX_H20M); |
| 2808 | } |
| 2809 | |
| 2810 | /* NOTE: the reference driver does not writes the new value |
| 2811 | * back to RFCSR 32 |
| 2812 | */ |
| 2813 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 32); |
| 2814 | rt2x00_set_field8(&rfcsr, RFCSR32_TX_AGC_FC, txrx_agc_fc); |
| 2815 | |
| 2816 | if (rf->channel <= 14) |
| 2817 | rfcsr = 0xa0; |
| 2818 | else |
| 2819 | rfcsr = 0x80; |
| 2820 | rt2800_rfcsr_write(rt2x00dev, 31, rfcsr); |
| 2821 | |
| 2822 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 30); |
| 2823 | rt2x00_set_field8(&rfcsr, RFCSR30_TX_H20M, txrx_h20m); |
| 2824 | rt2x00_set_field8(&rfcsr, RFCSR30_RX_H20M, txrx_h20m); |
| 2825 | rt2800_rfcsr_write(rt2x00dev, 30, rfcsr); |
| 2826 | |
| 2827 | /* Band selection */ |
| 2828 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 36); |
| 2829 | if (rf->channel <= 14) |
| 2830 | rt2x00_set_field8(&rfcsr, RFCSR36_RF_BS, 1); |
| 2831 | else |
| 2832 | rt2x00_set_field8(&rfcsr, RFCSR36_RF_BS, 0); |
| 2833 | rt2800_rfcsr_write(rt2x00dev, 36, rfcsr); |
| 2834 | |
| 2835 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 34); |
| 2836 | if (rf->channel <= 14) |
| 2837 | rfcsr = 0x3c; |
| 2838 | else |
| 2839 | rfcsr = 0x20; |
| 2840 | rt2800_rfcsr_write(rt2x00dev, 34, rfcsr); |
| 2841 | |
| 2842 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 12); |
| 2843 | if (rf->channel <= 14) |
| 2844 | rfcsr = 0x1a; |
| 2845 | else |
| 2846 | rfcsr = 0x12; |
| 2847 | rt2800_rfcsr_write(rt2x00dev, 12, rfcsr); |
| 2848 | |
| 2849 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 6); |
| 2850 | if (rf->channel >= 1 && rf->channel <= 14) |
| 2851 | rt2x00_set_field8(&rfcsr, RFCSR6_VCO_IC, 1); |
| 2852 | else if (rf->channel >= 36 && rf->channel <= 64) |
| 2853 | rt2x00_set_field8(&rfcsr, RFCSR6_VCO_IC, 2); |
| 2854 | else if (rf->channel >= 100 && rf->channel <= 128) |
| 2855 | rt2x00_set_field8(&rfcsr, RFCSR6_VCO_IC, 2); |
| 2856 | else |
| 2857 | rt2x00_set_field8(&rfcsr, RFCSR6_VCO_IC, 1); |
| 2858 | rt2800_rfcsr_write(rt2x00dev, 6, rfcsr); |
| 2859 | |
| 2860 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 30); |
| 2861 | rt2x00_set_field8(&rfcsr, RFCSR30_RX_VCM, 2); |
| 2862 | rt2800_rfcsr_write(rt2x00dev, 30, rfcsr); |
| 2863 | |
| 2864 | rt2800_rfcsr_write(rt2x00dev, 46, 0x60); |
| 2865 | |
| 2866 | if (rf->channel <= 14) { |
| 2867 | rt2800_rfcsr_write(rt2x00dev, 10, 0xd3); |
| 2868 | rt2800_rfcsr_write(rt2x00dev, 13, 0x12); |
| 2869 | } else { |
| 2870 | rt2800_rfcsr_write(rt2x00dev, 10, 0xd8); |
| 2871 | rt2800_rfcsr_write(rt2x00dev, 13, 0x23); |
| 2872 | } |
| 2873 | |
| 2874 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 51); |
| 2875 | rt2x00_set_field8(&rfcsr, RFCSR51_BITS01, 1); |
| 2876 | rt2800_rfcsr_write(rt2x00dev, 51, rfcsr); |
| 2877 | |
| 2878 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 51); |
| 2879 | if (rf->channel <= 14) { |
| 2880 | rt2x00_set_field8(&rfcsr, RFCSR51_BITS24, 5); |
| 2881 | rt2x00_set_field8(&rfcsr, RFCSR51_BITS57, 3); |
| 2882 | } else { |
| 2883 | rt2x00_set_field8(&rfcsr, RFCSR51_BITS24, 4); |
| 2884 | rt2x00_set_field8(&rfcsr, RFCSR51_BITS57, 2); |
| 2885 | } |
| 2886 | rt2800_rfcsr_write(rt2x00dev, 51, rfcsr); |
| 2887 | |
| 2888 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 49); |
| 2889 | if (rf->channel <= 14) |
| 2890 | rt2x00_set_field8(&rfcsr, RFCSR49_TX_LO1_IC, 3); |
| 2891 | else |
| 2892 | rt2x00_set_field8(&rfcsr, RFCSR49_TX_LO1_IC, 2); |
| 2893 | |
| 2894 | if (txbf_enabled) |
| 2895 | rt2x00_set_field8(&rfcsr, RFCSR49_TX_DIV, 1); |
| 2896 | |
| 2897 | rt2800_rfcsr_write(rt2x00dev, 49, rfcsr); |
| 2898 | |
| 2899 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 50); |
| 2900 | rt2x00_set_field8(&rfcsr, RFCSR50_TX_LO1_EN, 0); |
| 2901 | rt2800_rfcsr_write(rt2x00dev, 50, rfcsr); |
| 2902 | |
| 2903 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 57); |
| 2904 | if (rf->channel <= 14) |
| 2905 | rt2x00_set_field8(&rfcsr, RFCSR57_DRV_CC, 0x1b); |
| 2906 | else |
| 2907 | rt2x00_set_field8(&rfcsr, RFCSR57_DRV_CC, 0x0f); |
| 2908 | rt2800_rfcsr_write(rt2x00dev, 57, rfcsr); |
| 2909 | |
| 2910 | if (rf->channel <= 14) { |
| 2911 | rt2800_rfcsr_write(rt2x00dev, 44, 0x93); |
| 2912 | rt2800_rfcsr_write(rt2x00dev, 52, 0x45); |
| 2913 | } else { |
| 2914 | rt2800_rfcsr_write(rt2x00dev, 44, 0x9b); |
| 2915 | rt2800_rfcsr_write(rt2x00dev, 52, 0x05); |
| 2916 | } |
| 2917 | |
| 2918 | /* Initiate VCO calibration */ |
| 2919 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 3); |
| 2920 | if (rf->channel <= 14) { |
| 2921 | rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1); |
| 2922 | } else { |
| 2923 | rt2x00_set_field8(&rfcsr, RFCSR3_BIT1, 1); |
| 2924 | rt2x00_set_field8(&rfcsr, RFCSR3_BIT2, 1); |
| 2925 | rt2x00_set_field8(&rfcsr, RFCSR3_BIT3, 1); |
| 2926 | rt2x00_set_field8(&rfcsr, RFCSR3_BIT4, 1); |
| 2927 | rt2x00_set_field8(&rfcsr, RFCSR3_BIT5, 1); |
| 2928 | rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1); |
| 2929 | } |
| 2930 | rt2800_rfcsr_write(rt2x00dev, 3, rfcsr); |
| 2931 | |
| 2932 | if (rf->channel >= 1 && rf->channel <= 14) { |
| 2933 | rfcsr = 0x23; |
| 2934 | if (txbf_enabled) |
| 2935 | rt2x00_set_field8(&rfcsr, RFCSR39_RX_DIV, 1); |
| 2936 | rt2800_rfcsr_write(rt2x00dev, 39, rfcsr); |
| 2937 | |
| 2938 | rt2800_rfcsr_write(rt2x00dev, 45, 0xbb); |
| 2939 | } else if (rf->channel >= 36 && rf->channel <= 64) { |
| 2940 | rfcsr = 0x36; |
| 2941 | if (txbf_enabled) |
| 2942 | rt2x00_set_field8(&rfcsr, RFCSR39_RX_DIV, 1); |
| 2943 | rt2800_rfcsr_write(rt2x00dev, 39, 0x36); |
| 2944 | |
| 2945 | rt2800_rfcsr_write(rt2x00dev, 45, 0xeb); |
| 2946 | } else if (rf->channel >= 100 && rf->channel <= 128) { |
| 2947 | rfcsr = 0x32; |
| 2948 | if (txbf_enabled) |
| 2949 | rt2x00_set_field8(&rfcsr, RFCSR39_RX_DIV, 1); |
| 2950 | rt2800_rfcsr_write(rt2x00dev, 39, rfcsr); |
| 2951 | |
| 2952 | rt2800_rfcsr_write(rt2x00dev, 45, 0xb3); |
| 2953 | } else { |
| 2954 | rfcsr = 0x30; |
| 2955 | if (txbf_enabled) |
| 2956 | rt2x00_set_field8(&rfcsr, RFCSR39_RX_DIV, 1); |
| 2957 | rt2800_rfcsr_write(rt2x00dev, 39, rfcsr); |
| 2958 | |
| 2959 | rt2800_rfcsr_write(rt2x00dev, 45, 0x9b); |
| 2960 | } |
| 2961 | } |
| 2962 | |
| 2963 | static void rt2800_config_channel_rf3853(struct rt2x00_dev *rt2x00dev, |
| 2964 | struct ieee80211_conf *conf, |
| 2965 | struct rf_channel *rf, |
| 2966 | struct channel_info *info) |
| 2967 | { |
| 2968 | u8 rfcsr; |
| 2969 | u8 bbp; |
| 2970 | u8 pwr1, pwr2, pwr3; |
| 2971 | |
| 2972 | const bool txbf_enabled = false; /* TODO */ |
| 2973 | |
| 2974 | /* TODO: add band selection */ |
| 2975 | |
| 2976 | if (rf->channel <= 14) |
| 2977 | rt2800_rfcsr_write(rt2x00dev, 6, 0x40); |
| 2978 | else if (rf->channel < 132) |
| 2979 | rt2800_rfcsr_write(rt2x00dev, 6, 0x80); |
| 2980 | else |
| 2981 | rt2800_rfcsr_write(rt2x00dev, 6, 0x40); |
| 2982 | |
| 2983 | rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1); |
| 2984 | rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3); |
| 2985 | |
| 2986 | if (rf->channel <= 14) |
| 2987 | rt2800_rfcsr_write(rt2x00dev, 11, 0x46); |
| 2988 | else |
| 2989 | rt2800_rfcsr_write(rt2x00dev, 11, 0x48); |
| 2990 | |
| 2991 | if (rf->channel <= 14) |
| 2992 | rt2800_rfcsr_write(rt2x00dev, 12, 0x1a); |
| 2993 | else |
| 2994 | rt2800_rfcsr_write(rt2x00dev, 12, 0x52); |
| 2995 | |
| 2996 | rt2800_rfcsr_write(rt2x00dev, 13, 0x12); |
| 2997 | |
| 2998 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 1); |
| 2999 | rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0); |
| 3000 | rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0); |
| 3001 | rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 0); |
| 3002 | rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 0); |
| 3003 | rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0); |
| 3004 | rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0); |
| 3005 | rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1); |
| 3006 | rt2x00_set_field8(&rfcsr, RFCSR1_PLL_PD, 1); |
| 3007 | |
| 3008 | switch (rt2x00dev->default_ant.tx_chain_num) { |
| 3009 | case 3: |
| 3010 | rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 1); |
| 3011 | /* fallthrough */ |
| 3012 | case 2: |
| 3013 | rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1); |
| 3014 | /* fallthrough */ |
| 3015 | case 1: |
| 3016 | rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1); |
| 3017 | break; |
| 3018 | } |
| 3019 | |
| 3020 | switch (rt2x00dev->default_ant.rx_chain_num) { |
| 3021 | case 3: |
| 3022 | rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 1); |
| 3023 | /* fallthrough */ |
| 3024 | case 2: |
| 3025 | rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1); |
| 3026 | /* fallthrough */ |
| 3027 | case 1: |
| 3028 | rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1); |
| 3029 | break; |
| 3030 | } |
| 3031 | rt2800_rfcsr_write(rt2x00dev, 1, rfcsr); |
| 3032 | |
| 3033 | rt2800_freq_cal_mode1(rt2x00dev); |
| 3034 | |
| 3035 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 30); |
| 3036 | if (!conf_is_ht40(conf)) |
| 3037 | rfcsr &= ~(0x06); |
| 3038 | else |
| 3039 | rfcsr |= 0x06; |
| 3040 | rt2800_rfcsr_write(rt2x00dev, 30, rfcsr); |
| 3041 | |
| 3042 | if (rf->channel <= 14) |
| 3043 | rt2800_rfcsr_write(rt2x00dev, 31, 0xa0); |
| 3044 | else |
| 3045 | rt2800_rfcsr_write(rt2x00dev, 31, 0x80); |
| 3046 | |
| 3047 | if (conf_is_ht40(conf)) |
| 3048 | rt2800_rfcsr_write(rt2x00dev, 32, 0x80); |
| 3049 | else |
| 3050 | rt2800_rfcsr_write(rt2x00dev, 32, 0xd8); |
| 3051 | |
| 3052 | if (rf->channel <= 14) |
| 3053 | rt2800_rfcsr_write(rt2x00dev, 34, 0x3c); |
| 3054 | else |
| 3055 | rt2800_rfcsr_write(rt2x00dev, 34, 0x20); |
| 3056 | |
| 3057 | /* loopback RF_BS */ |
| 3058 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 36); |
| 3059 | if (rf->channel <= 14) |
| 3060 | rt2x00_set_field8(&rfcsr, RFCSR36_RF_BS, 1); |
| 3061 | else |
| 3062 | rt2x00_set_field8(&rfcsr, RFCSR36_RF_BS, 0); |
| 3063 | rt2800_rfcsr_write(rt2x00dev, 36, rfcsr); |
| 3064 | |
| 3065 | if (rf->channel <= 14) |
| 3066 | rfcsr = 0x23; |
| 3067 | else if (rf->channel < 100) |
| 3068 | rfcsr = 0x36; |
| 3069 | else if (rf->channel < 132) |
| 3070 | rfcsr = 0x32; |
| 3071 | else |
| 3072 | rfcsr = 0x30; |
| 3073 | |
| 3074 | if (txbf_enabled) |
| 3075 | rfcsr |= 0x40; |
| 3076 | |
| 3077 | rt2800_rfcsr_write(rt2x00dev, 39, rfcsr); |
| 3078 | |
| 3079 | if (rf->channel <= 14) |
| 3080 | rt2800_rfcsr_write(rt2x00dev, 44, 0x93); |
| 3081 | else |
| 3082 | rt2800_rfcsr_write(rt2x00dev, 44, 0x9b); |
| 3083 | |
| 3084 | if (rf->channel <= 14) |
| 3085 | rfcsr = 0xbb; |
| 3086 | else if (rf->channel < 100) |
| 3087 | rfcsr = 0xeb; |
| 3088 | else if (rf->channel < 132) |
| 3089 | rfcsr = 0xb3; |
| 3090 | else |
| 3091 | rfcsr = 0x9b; |
| 3092 | rt2800_rfcsr_write(rt2x00dev, 45, rfcsr); |
| 3093 | |
| 3094 | if (rf->channel <= 14) |
| 3095 | rfcsr = 0x8e; |
| 3096 | else |
| 3097 | rfcsr = 0x8a; |
| 3098 | |
| 3099 | if (txbf_enabled) |
| 3100 | rfcsr |= 0x20; |
| 3101 | |
| 3102 | rt2800_rfcsr_write(rt2x00dev, 49, rfcsr); |
| 3103 | |
| 3104 | rt2800_rfcsr_write(rt2x00dev, 50, 0x86); |
| 3105 | |
| 3106 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 51); |
| 3107 | if (rf->channel <= 14) |
| 3108 | rt2800_rfcsr_write(rt2x00dev, 51, 0x75); |
| 3109 | else |
| 3110 | rt2800_rfcsr_write(rt2x00dev, 51, 0x51); |
| 3111 | |
| 3112 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 52); |
| 3113 | if (rf->channel <= 14) |
| 3114 | rt2800_rfcsr_write(rt2x00dev, 52, 0x45); |
| 3115 | else |
| 3116 | rt2800_rfcsr_write(rt2x00dev, 52, 0x05); |
| 3117 | |
| 3118 | if (rf->channel <= 14) { |
| 3119 | pwr1 = info->default_power1 & 0x1f; |
| 3120 | pwr2 = info->default_power2 & 0x1f; |
| 3121 | pwr3 = info->default_power3 & 0x1f; |
| 3122 | } else { |
| 3123 | pwr1 = 0x48 | ((info->default_power1 & 0x18) << 1) | |
| 3124 | (info->default_power1 & 0x7); |
| 3125 | pwr2 = 0x48 | ((info->default_power2 & 0x18) << 1) | |
| 3126 | (info->default_power2 & 0x7); |
| 3127 | pwr3 = 0x48 | ((info->default_power3 & 0x18) << 1) | |
| 3128 | (info->default_power3 & 0x7); |
| 3129 | } |
| 3130 | |
| 3131 | rt2800_rfcsr_write(rt2x00dev, 53, pwr1); |
| 3132 | rt2800_rfcsr_write(rt2x00dev, 54, pwr2); |
| 3133 | rt2800_rfcsr_write(rt2x00dev, 55, pwr3); |
| 3134 | |
| 3135 | rt2x00_dbg(rt2x00dev, "Channel:%d, pwr1:%02x, pwr2:%02x, pwr3:%02x\n", |
| 3136 | rf->channel, pwr1, pwr2, pwr3); |
| 3137 | |
| 3138 | bbp = (info->default_power1 >> 5) | |
| 3139 | ((info->default_power2 & 0xe0) >> 1); |
| 3140 | rt2800_bbp_write(rt2x00dev, 109, bbp); |
| 3141 | |
| 3142 | bbp = rt2800_bbp_read(rt2x00dev, 110); |
| 3143 | bbp &= 0x0f; |
| 3144 | bbp |= (info->default_power3 & 0xe0) >> 1; |
| 3145 | rt2800_bbp_write(rt2x00dev, 110, bbp); |
| 3146 | |
| 3147 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 57); |
| 3148 | if (rf->channel <= 14) |
| 3149 | rt2800_rfcsr_write(rt2x00dev, 57, 0x6e); |
| 3150 | else |
| 3151 | rt2800_rfcsr_write(rt2x00dev, 57, 0x3e); |
| 3152 | |
| 3153 | /* Enable RF tuning */ |
| 3154 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 3); |
| 3155 | rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1); |
| 3156 | rt2800_rfcsr_write(rt2x00dev, 3, rfcsr); |
| 3157 | |
| 3158 | udelay(2000); |
| 3159 | |
| 3160 | bbp = rt2800_bbp_read(rt2x00dev, 49); |
| 3161 | /* clear update flag */ |
| 3162 | rt2800_bbp_write(rt2x00dev, 49, bbp & 0xfe); |
| 3163 | rt2800_bbp_write(rt2x00dev, 49, bbp); |
| 3164 | |
| 3165 | /* TODO: add calibration for TxBF */ |
| 3166 | } |
| 3167 | |
| 3168 | #define POWER_BOUND 0x27 |
| 3169 | #define POWER_BOUND_5G 0x2b |
| 3170 | |
| 3171 | static void rt2800_config_channel_rf3290(struct rt2x00_dev *rt2x00dev, |
| 3172 | struct ieee80211_conf *conf, |
| 3173 | struct rf_channel *rf, |
| 3174 | struct channel_info *info) |
| 3175 | { |
| 3176 | u8 rfcsr; |
| 3177 | |
| 3178 | rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1); |
| 3179 | rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3); |
| 3180 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 11); |
| 3181 | rt2x00_set_field8(&rfcsr, RFCSR11_R, rf->rf2); |
| 3182 | rt2800_rfcsr_write(rt2x00dev, 11, rfcsr); |
| 3183 | |
| 3184 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 49); |
| 3185 | if (info->default_power1 > POWER_BOUND) |
| 3186 | rt2x00_set_field8(&rfcsr, RFCSR49_TX, POWER_BOUND); |
| 3187 | else |
| 3188 | rt2x00_set_field8(&rfcsr, RFCSR49_TX, info->default_power1); |
| 3189 | rt2800_rfcsr_write(rt2x00dev, 49, rfcsr); |
| 3190 | |
| 3191 | rt2800_freq_cal_mode1(rt2x00dev); |
| 3192 | |
| 3193 | if (rf->channel <= 14) { |
| 3194 | if (rf->channel == 6) |
| 3195 | rt2800_bbp_write(rt2x00dev, 68, 0x0c); |
| 3196 | else |
| 3197 | rt2800_bbp_write(rt2x00dev, 68, 0x0b); |
| 3198 | |
| 3199 | if (rf->channel >= 1 && rf->channel <= 6) |
| 3200 | rt2800_bbp_write(rt2x00dev, 59, 0x0f); |
| 3201 | else if (rf->channel >= 7 && rf->channel <= 11) |
| 3202 | rt2800_bbp_write(rt2x00dev, 59, 0x0e); |
| 3203 | else if (rf->channel >= 12 && rf->channel <= 14) |
| 3204 | rt2800_bbp_write(rt2x00dev, 59, 0x0d); |
| 3205 | } |
| 3206 | } |
| 3207 | |
| 3208 | static void rt2800_config_channel_rf3322(struct rt2x00_dev *rt2x00dev, |
| 3209 | struct ieee80211_conf *conf, |
| 3210 | struct rf_channel *rf, |
| 3211 | struct channel_info *info) |
| 3212 | { |
| 3213 | u8 rfcsr; |
| 3214 | |
| 3215 | rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1); |
| 3216 | rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3); |
| 3217 | |
| 3218 | rt2800_rfcsr_write(rt2x00dev, 11, 0x42); |
| 3219 | rt2800_rfcsr_write(rt2x00dev, 12, 0x1c); |
| 3220 | rt2800_rfcsr_write(rt2x00dev, 13, 0x00); |
| 3221 | |
| 3222 | if (info->default_power1 > POWER_BOUND) |
| 3223 | rt2800_rfcsr_write(rt2x00dev, 47, POWER_BOUND); |
| 3224 | else |
| 3225 | rt2800_rfcsr_write(rt2x00dev, 47, info->default_power1); |
| 3226 | |
| 3227 | if (info->default_power2 > POWER_BOUND) |
| 3228 | rt2800_rfcsr_write(rt2x00dev, 48, POWER_BOUND); |
| 3229 | else |
| 3230 | rt2800_rfcsr_write(rt2x00dev, 48, info->default_power2); |
| 3231 | |
| 3232 | rt2800_freq_cal_mode1(rt2x00dev); |
| 3233 | |
| 3234 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 1); |
| 3235 | rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1); |
| 3236 | rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1); |
| 3237 | |
| 3238 | if ( rt2x00dev->default_ant.tx_chain_num == 2 ) |
| 3239 | rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1); |
| 3240 | else |
| 3241 | rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 0); |
| 3242 | |
| 3243 | if ( rt2x00dev->default_ant.rx_chain_num == 2 ) |
| 3244 | rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1); |
| 3245 | else |
| 3246 | rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 0); |
| 3247 | |
| 3248 | rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0); |
| 3249 | rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0); |
| 3250 | |
| 3251 | rt2800_rfcsr_write(rt2x00dev, 1, rfcsr); |
| 3252 | |
| 3253 | rt2800_rfcsr_write(rt2x00dev, 31, 80); |
| 3254 | } |
| 3255 | |
| 3256 | static void rt2800_config_channel_rf53xx(struct rt2x00_dev *rt2x00dev, |
| 3257 | struct ieee80211_conf *conf, |
| 3258 | struct rf_channel *rf, |
| 3259 | struct channel_info *info) |
| 3260 | { |
| 3261 | u8 rfcsr; |
| 3262 | int idx = rf->channel-1; |
| 3263 | |
| 3264 | rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1); |
| 3265 | rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3); |
| 3266 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 11); |
| 3267 | rt2x00_set_field8(&rfcsr, RFCSR11_R, rf->rf2); |
| 3268 | rt2800_rfcsr_write(rt2x00dev, 11, rfcsr); |
| 3269 | |
| 3270 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 49); |
| 3271 | if (info->default_power1 > POWER_BOUND) |
| 3272 | rt2x00_set_field8(&rfcsr, RFCSR49_TX, POWER_BOUND); |
| 3273 | else |
| 3274 | rt2x00_set_field8(&rfcsr, RFCSR49_TX, info->default_power1); |
| 3275 | rt2800_rfcsr_write(rt2x00dev, 49, rfcsr); |
| 3276 | |
| 3277 | if (rt2x00_rt(rt2x00dev, RT5392)) { |
| 3278 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 50); |
| 3279 | if (info->default_power2 > POWER_BOUND) |
| 3280 | rt2x00_set_field8(&rfcsr, RFCSR50_TX, POWER_BOUND); |
| 3281 | else |
| 3282 | rt2x00_set_field8(&rfcsr, RFCSR50_TX, |
| 3283 | info->default_power2); |
| 3284 | rt2800_rfcsr_write(rt2x00dev, 50, rfcsr); |
| 3285 | } |
| 3286 | |
| 3287 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 1); |
| 3288 | if (rt2x00_rt(rt2x00dev, RT5392)) { |
| 3289 | rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1); |
| 3290 | rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1); |
| 3291 | } |
| 3292 | rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1); |
| 3293 | rt2x00_set_field8(&rfcsr, RFCSR1_PLL_PD, 1); |
| 3294 | rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1); |
| 3295 | rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1); |
| 3296 | rt2800_rfcsr_write(rt2x00dev, 1, rfcsr); |
| 3297 | |
| 3298 | rt2800_freq_cal_mode1(rt2x00dev); |
| 3299 | |
| 3300 | if (rt2x00_has_cap_bt_coexist(rt2x00dev)) { |
| 3301 | if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F)) { |
| 3302 | /* r55/r59 value array of channel 1~14 */ |
| 3303 | static const char r55_bt_rev[] = {0x83, 0x83, |
| 3304 | 0x83, 0x73, 0x73, 0x63, 0x53, 0x53, |
| 3305 | 0x53, 0x43, 0x43, 0x43, 0x43, 0x43}; |
| 3306 | static const char r59_bt_rev[] = {0x0e, 0x0e, |
| 3307 | 0x0e, 0x0e, 0x0e, 0x0b, 0x0a, 0x09, |
| 3308 | 0x07, 0x07, 0x07, 0x07, 0x07, 0x07}; |
| 3309 | |
| 3310 | rt2800_rfcsr_write(rt2x00dev, 55, |
| 3311 | r55_bt_rev[idx]); |
| 3312 | rt2800_rfcsr_write(rt2x00dev, 59, |
| 3313 | r59_bt_rev[idx]); |
| 3314 | } else { |
| 3315 | static const char r59_bt[] = {0x8b, 0x8b, 0x8b, |
| 3316 | 0x8b, 0x8b, 0x8b, 0x8b, 0x8a, 0x89, |
| 3317 | 0x88, 0x88, 0x86, 0x85, 0x84}; |
| 3318 | |
| 3319 | rt2800_rfcsr_write(rt2x00dev, 59, r59_bt[idx]); |
| 3320 | } |
| 3321 | } else { |
| 3322 | if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F)) { |
| 3323 | static const char r55_nonbt_rev[] = {0x23, 0x23, |
| 3324 | 0x23, 0x23, 0x13, 0x13, 0x03, 0x03, |
| 3325 | 0x03, 0x03, 0x03, 0x03, 0x03, 0x03}; |
| 3326 | static const char r59_nonbt_rev[] = {0x07, 0x07, |
| 3327 | 0x07, 0x07, 0x07, 0x07, 0x07, 0x07, |
| 3328 | 0x07, 0x07, 0x06, 0x05, 0x04, 0x04}; |
| 3329 | |
| 3330 | rt2800_rfcsr_write(rt2x00dev, 55, |
| 3331 | r55_nonbt_rev[idx]); |
| 3332 | rt2800_rfcsr_write(rt2x00dev, 59, |
| 3333 | r59_nonbt_rev[idx]); |
| 3334 | } else if (rt2x00_rt(rt2x00dev, RT5390) || |
| 3335 | rt2x00_rt(rt2x00dev, RT5392) || |
| 3336 | rt2x00_rt(rt2x00dev, RT6352)) { |
| 3337 | static const char r59_non_bt[] = {0x8f, 0x8f, |
| 3338 | 0x8f, 0x8f, 0x8f, 0x8f, 0x8f, 0x8d, |
| 3339 | 0x8a, 0x88, 0x88, 0x87, 0x87, 0x86}; |
| 3340 | |
| 3341 | rt2800_rfcsr_write(rt2x00dev, 59, |
| 3342 | r59_non_bt[idx]); |
| 3343 | } else if (rt2x00_rt(rt2x00dev, RT5350)) { |
| 3344 | static const char r59_non_bt[] = {0x0b, 0x0b, |
| 3345 | 0x0b, 0x0b, 0x0b, 0x0b, 0x0b, 0x0a, |
| 3346 | 0x0a, 0x09, 0x08, 0x07, 0x07, 0x06}; |
| 3347 | |
| 3348 | rt2800_rfcsr_write(rt2x00dev, 59, |
| 3349 | r59_non_bt[idx]); |
| 3350 | } |
| 3351 | } |
| 3352 | } |
| 3353 | |
| 3354 | static void rt2800_config_channel_rf55xx(struct rt2x00_dev *rt2x00dev, |
| 3355 | struct ieee80211_conf *conf, |
| 3356 | struct rf_channel *rf, |
| 3357 | struct channel_info *info) |
| 3358 | { |
| 3359 | u8 rfcsr, ep_reg; |
| 3360 | u32 reg; |
| 3361 | int power_bound; |
| 3362 | |
| 3363 | /* TODO */ |
| 3364 | const bool is_11b = false; |
| 3365 | const bool is_type_ep = false; |
| 3366 | |
| 3367 | reg = rt2800_register_read(rt2x00dev, LDO_CFG0); |
| 3368 | rt2x00_set_field32(®, LDO_CFG0_LDO_CORE_VLEVEL, |
| 3369 | (rf->channel > 14 || conf_is_ht40(conf)) ? 5 : 0); |
| 3370 | rt2800_register_write(rt2x00dev, LDO_CFG0, reg); |
| 3371 | |
| 3372 | /* Order of values on rf_channel entry: N, K, mod, R */ |
| 3373 | rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1 & 0xff); |
| 3374 | |
| 3375 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 9); |
| 3376 | rt2x00_set_field8(&rfcsr, RFCSR9_K, rf->rf2 & 0xf); |
| 3377 | rt2x00_set_field8(&rfcsr, RFCSR9_N, (rf->rf1 & 0x100) >> 8); |
| 3378 | rt2x00_set_field8(&rfcsr, RFCSR9_MOD, ((rf->rf3 - 8) & 0x4) >> 2); |
| 3379 | rt2800_rfcsr_write(rt2x00dev, 9, rfcsr); |
| 3380 | |
| 3381 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 11); |
| 3382 | rt2x00_set_field8(&rfcsr, RFCSR11_R, rf->rf4 - 1); |
| 3383 | rt2x00_set_field8(&rfcsr, RFCSR11_MOD, (rf->rf3 - 8) & 0x3); |
| 3384 | rt2800_rfcsr_write(rt2x00dev, 11, rfcsr); |
| 3385 | |
| 3386 | if (rf->channel <= 14) { |
| 3387 | rt2800_rfcsr_write(rt2x00dev, 10, 0x90); |
| 3388 | /* FIXME: RF11 owerwrite ? */ |
| 3389 | rt2800_rfcsr_write(rt2x00dev, 11, 0x4A); |
| 3390 | rt2800_rfcsr_write(rt2x00dev, 12, 0x52); |
| 3391 | rt2800_rfcsr_write(rt2x00dev, 13, 0x42); |
| 3392 | rt2800_rfcsr_write(rt2x00dev, 22, 0x40); |
| 3393 | rt2800_rfcsr_write(rt2x00dev, 24, 0x4A); |
| 3394 | rt2800_rfcsr_write(rt2x00dev, 25, 0x80); |
| 3395 | rt2800_rfcsr_write(rt2x00dev, 27, 0x42); |
| 3396 | rt2800_rfcsr_write(rt2x00dev, 36, 0x80); |
| 3397 | rt2800_rfcsr_write(rt2x00dev, 37, 0x08); |
| 3398 | rt2800_rfcsr_write(rt2x00dev, 38, 0x89); |
| 3399 | rt2800_rfcsr_write(rt2x00dev, 39, 0x1B); |
| 3400 | rt2800_rfcsr_write(rt2x00dev, 40, 0x0D); |
| 3401 | rt2800_rfcsr_write(rt2x00dev, 41, 0x9B); |
| 3402 | rt2800_rfcsr_write(rt2x00dev, 42, 0xD5); |
| 3403 | rt2800_rfcsr_write(rt2x00dev, 43, 0x72); |
| 3404 | rt2800_rfcsr_write(rt2x00dev, 44, 0x0E); |
| 3405 | rt2800_rfcsr_write(rt2x00dev, 45, 0xA2); |
| 3406 | rt2800_rfcsr_write(rt2x00dev, 46, 0x6B); |
| 3407 | rt2800_rfcsr_write(rt2x00dev, 48, 0x10); |
| 3408 | rt2800_rfcsr_write(rt2x00dev, 51, 0x3E); |
| 3409 | rt2800_rfcsr_write(rt2x00dev, 52, 0x48); |
| 3410 | rt2800_rfcsr_write(rt2x00dev, 54, 0x38); |
| 3411 | rt2800_rfcsr_write(rt2x00dev, 56, 0xA1); |
| 3412 | rt2800_rfcsr_write(rt2x00dev, 57, 0x00); |
| 3413 | rt2800_rfcsr_write(rt2x00dev, 58, 0x39); |
| 3414 | rt2800_rfcsr_write(rt2x00dev, 60, 0x45); |
| 3415 | rt2800_rfcsr_write(rt2x00dev, 61, 0x91); |
| 3416 | rt2800_rfcsr_write(rt2x00dev, 62, 0x39); |
| 3417 | |
| 3418 | /* TODO RF27 <- tssi */ |
| 3419 | |
| 3420 | rfcsr = rf->channel <= 10 ? 0x07 : 0x06; |
| 3421 | rt2800_rfcsr_write(rt2x00dev, 23, rfcsr); |
| 3422 | rt2800_rfcsr_write(rt2x00dev, 59, rfcsr); |
| 3423 | |
| 3424 | if (is_11b) { |
| 3425 | /* CCK */ |
| 3426 | rt2800_rfcsr_write(rt2x00dev, 31, 0xF8); |
| 3427 | rt2800_rfcsr_write(rt2x00dev, 32, 0xC0); |
| 3428 | if (is_type_ep) |
| 3429 | rt2800_rfcsr_write(rt2x00dev, 55, 0x06); |
| 3430 | else |
| 3431 | rt2800_rfcsr_write(rt2x00dev, 55, 0x47); |
| 3432 | } else { |
| 3433 | /* OFDM */ |
| 3434 | if (is_type_ep) |
| 3435 | rt2800_rfcsr_write(rt2x00dev, 55, 0x03); |
| 3436 | else |
| 3437 | rt2800_rfcsr_write(rt2x00dev, 55, 0x43); |
| 3438 | } |
| 3439 | |
| 3440 | power_bound = POWER_BOUND; |
| 3441 | ep_reg = 0x2; |
| 3442 | } else { |
| 3443 | rt2800_rfcsr_write(rt2x00dev, 10, 0x97); |
| 3444 | /* FIMXE: RF11 overwrite */ |
| 3445 | rt2800_rfcsr_write(rt2x00dev, 11, 0x40); |
| 3446 | rt2800_rfcsr_write(rt2x00dev, 25, 0xBF); |
| 3447 | rt2800_rfcsr_write(rt2x00dev, 27, 0x42); |
| 3448 | rt2800_rfcsr_write(rt2x00dev, 36, 0x00); |
| 3449 | rt2800_rfcsr_write(rt2x00dev, 37, 0x04); |
| 3450 | rt2800_rfcsr_write(rt2x00dev, 38, 0x85); |
| 3451 | rt2800_rfcsr_write(rt2x00dev, 40, 0x42); |
| 3452 | rt2800_rfcsr_write(rt2x00dev, 41, 0xBB); |
| 3453 | rt2800_rfcsr_write(rt2x00dev, 42, 0xD7); |
| 3454 | rt2800_rfcsr_write(rt2x00dev, 45, 0x41); |
| 3455 | rt2800_rfcsr_write(rt2x00dev, 48, 0x00); |
| 3456 | rt2800_rfcsr_write(rt2x00dev, 57, 0x77); |
| 3457 | rt2800_rfcsr_write(rt2x00dev, 60, 0x05); |
| 3458 | rt2800_rfcsr_write(rt2x00dev, 61, 0x01); |
| 3459 | |
| 3460 | /* TODO RF27 <- tssi */ |
| 3461 | |
| 3462 | if (rf->channel >= 36 && rf->channel <= 64) { |
| 3463 | |
| 3464 | rt2800_rfcsr_write(rt2x00dev, 12, 0x2E); |
| 3465 | rt2800_rfcsr_write(rt2x00dev, 13, 0x22); |
| 3466 | rt2800_rfcsr_write(rt2x00dev, 22, 0x60); |
| 3467 | rt2800_rfcsr_write(rt2x00dev, 23, 0x7F); |
| 3468 | if (rf->channel <= 50) |
| 3469 | rt2800_rfcsr_write(rt2x00dev, 24, 0x09); |
| 3470 | else if (rf->channel >= 52) |
| 3471 | rt2800_rfcsr_write(rt2x00dev, 24, 0x07); |
| 3472 | rt2800_rfcsr_write(rt2x00dev, 39, 0x1C); |
| 3473 | rt2800_rfcsr_write(rt2x00dev, 43, 0x5B); |
| 3474 | rt2800_rfcsr_write(rt2x00dev, 44, 0X40); |
| 3475 | rt2800_rfcsr_write(rt2x00dev, 46, 0X00); |
| 3476 | rt2800_rfcsr_write(rt2x00dev, 51, 0xFE); |
| 3477 | rt2800_rfcsr_write(rt2x00dev, 52, 0x0C); |
| 3478 | rt2800_rfcsr_write(rt2x00dev, 54, 0xF8); |
| 3479 | if (rf->channel <= 50) { |
| 3480 | rt2800_rfcsr_write(rt2x00dev, 55, 0x06), |
| 3481 | rt2800_rfcsr_write(rt2x00dev, 56, 0xD3); |
| 3482 | } else if (rf->channel >= 52) { |
| 3483 | rt2800_rfcsr_write(rt2x00dev, 55, 0x04); |
| 3484 | rt2800_rfcsr_write(rt2x00dev, 56, 0xBB); |
| 3485 | } |
| 3486 | |
| 3487 | rt2800_rfcsr_write(rt2x00dev, 58, 0x15); |
| 3488 | rt2800_rfcsr_write(rt2x00dev, 59, 0x7F); |
| 3489 | rt2800_rfcsr_write(rt2x00dev, 62, 0x15); |
| 3490 | |
| 3491 | } else if (rf->channel >= 100 && rf->channel <= 165) { |
| 3492 | |
| 3493 | rt2800_rfcsr_write(rt2x00dev, 12, 0x0E); |
| 3494 | rt2800_rfcsr_write(rt2x00dev, 13, 0x42); |
| 3495 | rt2800_rfcsr_write(rt2x00dev, 22, 0x40); |
| 3496 | if (rf->channel <= 153) { |
| 3497 | rt2800_rfcsr_write(rt2x00dev, 23, 0x3C); |
| 3498 | rt2800_rfcsr_write(rt2x00dev, 24, 0x06); |
| 3499 | } else if (rf->channel >= 155) { |
| 3500 | rt2800_rfcsr_write(rt2x00dev, 23, 0x38); |
| 3501 | rt2800_rfcsr_write(rt2x00dev, 24, 0x05); |
| 3502 | } |
| 3503 | if (rf->channel <= 138) { |
| 3504 | rt2800_rfcsr_write(rt2x00dev, 39, 0x1A); |
| 3505 | rt2800_rfcsr_write(rt2x00dev, 43, 0x3B); |
| 3506 | rt2800_rfcsr_write(rt2x00dev, 44, 0x20); |
| 3507 | rt2800_rfcsr_write(rt2x00dev, 46, 0x18); |
| 3508 | } else if (rf->channel >= 140) { |
| 3509 | rt2800_rfcsr_write(rt2x00dev, 39, 0x18); |
| 3510 | rt2800_rfcsr_write(rt2x00dev, 43, 0x1B); |
| 3511 | rt2800_rfcsr_write(rt2x00dev, 44, 0x10); |
| 3512 | rt2800_rfcsr_write(rt2x00dev, 46, 0X08); |
| 3513 | } |
| 3514 | if (rf->channel <= 124) |
| 3515 | rt2800_rfcsr_write(rt2x00dev, 51, 0xFC); |
| 3516 | else if (rf->channel >= 126) |
| 3517 | rt2800_rfcsr_write(rt2x00dev, 51, 0xEC); |
| 3518 | if (rf->channel <= 138) |
| 3519 | rt2800_rfcsr_write(rt2x00dev, 52, 0x06); |
| 3520 | else if (rf->channel >= 140) |
| 3521 | rt2800_rfcsr_write(rt2x00dev, 52, 0x06); |
| 3522 | rt2800_rfcsr_write(rt2x00dev, 54, 0xEB); |
| 3523 | if (rf->channel <= 138) |
| 3524 | rt2800_rfcsr_write(rt2x00dev, 55, 0x01); |
| 3525 | else if (rf->channel >= 140) |
| 3526 | rt2800_rfcsr_write(rt2x00dev, 55, 0x00); |
| 3527 | if (rf->channel <= 128) |
| 3528 | rt2800_rfcsr_write(rt2x00dev, 56, 0xBB); |
| 3529 | else if (rf->channel >= 130) |
| 3530 | rt2800_rfcsr_write(rt2x00dev, 56, 0xAB); |
| 3531 | if (rf->channel <= 116) |
| 3532 | rt2800_rfcsr_write(rt2x00dev, 58, 0x1D); |
| 3533 | else if (rf->channel >= 118) |
| 3534 | rt2800_rfcsr_write(rt2x00dev, 58, 0x15); |
| 3535 | if (rf->channel <= 138) |
| 3536 | rt2800_rfcsr_write(rt2x00dev, 59, 0x3F); |
| 3537 | else if (rf->channel >= 140) |
| 3538 | rt2800_rfcsr_write(rt2x00dev, 59, 0x7C); |
| 3539 | if (rf->channel <= 116) |
| 3540 | rt2800_rfcsr_write(rt2x00dev, 62, 0x1D); |
| 3541 | else if (rf->channel >= 118) |
| 3542 | rt2800_rfcsr_write(rt2x00dev, 62, 0x15); |
| 3543 | } |
| 3544 | |
| 3545 | power_bound = POWER_BOUND_5G; |
| 3546 | ep_reg = 0x3; |
| 3547 | } |
| 3548 | |
| 3549 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 49); |
| 3550 | if (info->default_power1 > power_bound) |
| 3551 | rt2x00_set_field8(&rfcsr, RFCSR49_TX, power_bound); |
| 3552 | else |
| 3553 | rt2x00_set_field8(&rfcsr, RFCSR49_TX, info->default_power1); |
| 3554 | if (is_type_ep) |
| 3555 | rt2x00_set_field8(&rfcsr, RFCSR49_EP, ep_reg); |
| 3556 | rt2800_rfcsr_write(rt2x00dev, 49, rfcsr); |
| 3557 | |
| 3558 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 50); |
| 3559 | if (info->default_power2 > power_bound) |
| 3560 | rt2x00_set_field8(&rfcsr, RFCSR50_TX, power_bound); |
| 3561 | else |
| 3562 | rt2x00_set_field8(&rfcsr, RFCSR50_TX, info->default_power2); |
| 3563 | if (is_type_ep) |
| 3564 | rt2x00_set_field8(&rfcsr, RFCSR50_EP, ep_reg); |
| 3565 | rt2800_rfcsr_write(rt2x00dev, 50, rfcsr); |
| 3566 | |
| 3567 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 1); |
| 3568 | rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1); |
| 3569 | rt2x00_set_field8(&rfcsr, RFCSR1_PLL_PD, 1); |
| 3570 | |
| 3571 | rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, |
| 3572 | rt2x00dev->default_ant.tx_chain_num >= 1); |
| 3573 | rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, |
| 3574 | rt2x00dev->default_ant.tx_chain_num == 2); |
| 3575 | rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0); |
| 3576 | |
| 3577 | rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, |
| 3578 | rt2x00dev->default_ant.rx_chain_num >= 1); |
| 3579 | rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, |
| 3580 | rt2x00dev->default_ant.rx_chain_num == 2); |
| 3581 | rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0); |
| 3582 | |
| 3583 | rt2800_rfcsr_write(rt2x00dev, 1, rfcsr); |
| 3584 | rt2800_rfcsr_write(rt2x00dev, 6, 0xe4); |
| 3585 | |
| 3586 | if (conf_is_ht40(conf)) |
| 3587 | rt2800_rfcsr_write(rt2x00dev, 30, 0x16); |
| 3588 | else |
| 3589 | rt2800_rfcsr_write(rt2x00dev, 30, 0x10); |
| 3590 | |
| 3591 | if (!is_11b) { |
| 3592 | rt2800_rfcsr_write(rt2x00dev, 31, 0x80); |
| 3593 | rt2800_rfcsr_write(rt2x00dev, 32, 0x80); |
| 3594 | } |
| 3595 | |
| 3596 | /* TODO proper frequency adjustment */ |
| 3597 | rt2800_freq_cal_mode1(rt2x00dev); |
| 3598 | |
| 3599 | /* TODO merge with others */ |
| 3600 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 3); |
| 3601 | rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1); |
| 3602 | rt2800_rfcsr_write(rt2x00dev, 3, rfcsr); |
| 3603 | |
| 3604 | /* BBP settings */ |
| 3605 | rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain); |
| 3606 | rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain); |
| 3607 | rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain); |
| 3608 | |
| 3609 | rt2800_bbp_write(rt2x00dev, 79, (rf->channel <= 14) ? 0x1C : 0x18); |
| 3610 | rt2800_bbp_write(rt2x00dev, 80, (rf->channel <= 14) ? 0x0E : 0x08); |
| 3611 | rt2800_bbp_write(rt2x00dev, 81, (rf->channel <= 14) ? 0x3A : 0x38); |
| 3612 | rt2800_bbp_write(rt2x00dev, 82, (rf->channel <= 14) ? 0x62 : 0x92); |
| 3613 | |
| 3614 | /* GLRT band configuration */ |
| 3615 | rt2800_bbp_write(rt2x00dev, 195, 128); |
| 3616 | rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0xE0 : 0xF0); |
| 3617 | rt2800_bbp_write(rt2x00dev, 195, 129); |
| 3618 | rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x1F : 0x1E); |
| 3619 | rt2800_bbp_write(rt2x00dev, 195, 130); |
| 3620 | rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x38 : 0x28); |
| 3621 | rt2800_bbp_write(rt2x00dev, 195, 131); |
| 3622 | rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x32 : 0x20); |
| 3623 | rt2800_bbp_write(rt2x00dev, 195, 133); |
| 3624 | rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x28 : 0x7F); |
| 3625 | rt2800_bbp_write(rt2x00dev, 195, 124); |
| 3626 | rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x19 : 0x7F); |
| 3627 | } |
| 3628 | |
| 3629 | static void rt2800_config_channel_rf7620(struct rt2x00_dev *rt2x00dev, |
| 3630 | struct ieee80211_conf *conf, |
| 3631 | struct rf_channel *rf, |
| 3632 | struct channel_info *info) |
| 3633 | { |
| 3634 | struct rt2800_drv_data *drv_data = rt2x00dev->drv_data; |
| 3635 | u8 rx_agc_fc, tx_agc_fc; |
| 3636 | u8 rfcsr; |
| 3637 | |
| 3638 | /* Frequeny plan setting */ |
| 3639 | /* Rdiv setting (set 0x03 if Xtal==20) |
| 3640 | * R13[1:0] |
| 3641 | */ |
| 3642 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 13); |
| 3643 | rt2x00_set_field8(&rfcsr, RFCSR13_RDIV_MT7620, |
| 3644 | rt2800_clk_is_20mhz(rt2x00dev) ? 3 : 0); |
| 3645 | rt2800_rfcsr_write(rt2x00dev, 13, rfcsr); |
| 3646 | |
| 3647 | /* N setting |
| 3648 | * R20[7:0] in rf->rf1 |
| 3649 | * R21[0] always 0 |
| 3650 | */ |
| 3651 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 20); |
| 3652 | rfcsr = (rf->rf1 & 0x00ff); |
| 3653 | rt2800_rfcsr_write(rt2x00dev, 20, rfcsr); |
| 3654 | |
| 3655 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 21); |
| 3656 | rt2x00_set_field8(&rfcsr, RFCSR21_BIT1, 0); |
| 3657 | rt2800_rfcsr_write(rt2x00dev, 21, rfcsr); |
| 3658 | |
| 3659 | /* K setting (always 0) |
| 3660 | * R16[3:0] (RF PLL freq selection) |
| 3661 | */ |
| 3662 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 16); |
| 3663 | rt2x00_set_field8(&rfcsr, RFCSR16_RF_PLL_FREQ_SEL_MT7620, 0); |
| 3664 | rt2800_rfcsr_write(rt2x00dev, 16, rfcsr); |
| 3665 | |
| 3666 | /* D setting (always 0) |
| 3667 | * R22[2:0] (D=15, R22[2:0]=<111>) |
| 3668 | */ |
| 3669 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 22); |
| 3670 | rt2x00_set_field8(&rfcsr, RFCSR22_FREQPLAN_D_MT7620, 0); |
| 3671 | rt2800_rfcsr_write(rt2x00dev, 22, rfcsr); |
| 3672 | |
| 3673 | /* Ksd setting |
| 3674 | * Ksd: R17<7:0> in rf->rf2 |
| 3675 | * R18<7:0> in rf->rf3 |
| 3676 | * R19<1:0> in rf->rf4 |
| 3677 | */ |
| 3678 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 17); |
| 3679 | rfcsr = rf->rf2; |
| 3680 | rt2800_rfcsr_write(rt2x00dev, 17, rfcsr); |
| 3681 | |
| 3682 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 18); |
| 3683 | rfcsr = rf->rf3; |
| 3684 | rt2800_rfcsr_write(rt2x00dev, 18, rfcsr); |
| 3685 | |
| 3686 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 19); |
| 3687 | rt2x00_set_field8(&rfcsr, RFCSR19_K, rf->rf4); |
| 3688 | rt2800_rfcsr_write(rt2x00dev, 19, rfcsr); |
| 3689 | |
| 3690 | /* Default: XO=20MHz , SDM mode */ |
| 3691 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 16); |
| 3692 | rt2x00_set_field8(&rfcsr, RFCSR16_SDM_MODE_MT7620, 0x80); |
| 3693 | rt2800_rfcsr_write(rt2x00dev, 16, rfcsr); |
| 3694 | |
| 3695 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 21); |
| 3696 | rt2x00_set_field8(&rfcsr, RFCSR21_BIT8, 1); |
| 3697 | rt2800_rfcsr_write(rt2x00dev, 21, rfcsr); |
| 3698 | |
| 3699 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 1); |
| 3700 | rt2x00_set_field8(&rfcsr, RFCSR1_TX2_EN_MT7620, |
| 3701 | rt2x00dev->default_ant.tx_chain_num != 1); |
| 3702 | rt2800_rfcsr_write(rt2x00dev, 1, rfcsr); |
| 3703 | |
| 3704 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 2); |
| 3705 | rt2x00_set_field8(&rfcsr, RFCSR2_TX2_EN_MT7620, |
| 3706 | rt2x00dev->default_ant.tx_chain_num != 1); |
| 3707 | rt2x00_set_field8(&rfcsr, RFCSR2_RX2_EN_MT7620, |
| 3708 | rt2x00dev->default_ant.rx_chain_num != 1); |
| 3709 | rt2800_rfcsr_write(rt2x00dev, 2, rfcsr); |
| 3710 | |
| 3711 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 42); |
| 3712 | rt2x00_set_field8(&rfcsr, RFCSR42_TX2_EN_MT7620, |
| 3713 | rt2x00dev->default_ant.tx_chain_num != 1); |
| 3714 | rt2800_rfcsr_write(rt2x00dev, 42, rfcsr); |
| 3715 | |
| 3716 | /* RF for DC Cal BW */ |
| 3717 | if (conf_is_ht40(conf)) { |
| 3718 | rt2800_rfcsr_write_dccal(rt2x00dev, 6, 0x10); |
| 3719 | rt2800_rfcsr_write_dccal(rt2x00dev, 7, 0x10); |
| 3720 | rt2800_rfcsr_write_dccal(rt2x00dev, 8, 0x04); |
| 3721 | rt2800_rfcsr_write_dccal(rt2x00dev, 58, 0x10); |
| 3722 | rt2800_rfcsr_write_dccal(rt2x00dev, 59, 0x10); |
| 3723 | } else { |
| 3724 | rt2800_rfcsr_write_dccal(rt2x00dev, 6, 0x20); |
| 3725 | rt2800_rfcsr_write_dccal(rt2x00dev, 7, 0x20); |
| 3726 | rt2800_rfcsr_write_dccal(rt2x00dev, 8, 0x00); |
| 3727 | rt2800_rfcsr_write_dccal(rt2x00dev, 58, 0x20); |
| 3728 | rt2800_rfcsr_write_dccal(rt2x00dev, 59, 0x20); |
| 3729 | } |
| 3730 | |
| 3731 | if (conf_is_ht40(conf)) { |
| 3732 | rt2800_rfcsr_write_dccal(rt2x00dev, 58, 0x08); |
| 3733 | rt2800_rfcsr_write_dccal(rt2x00dev, 59, 0x08); |
| 3734 | } else { |
| 3735 | rt2800_rfcsr_write_dccal(rt2x00dev, 58, 0x28); |
| 3736 | rt2800_rfcsr_write_dccal(rt2x00dev, 59, 0x28); |
| 3737 | } |
| 3738 | |
| 3739 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 28); |
| 3740 | rt2x00_set_field8(&rfcsr, RFCSR28_CH11_HT40, |
| 3741 | conf_is_ht40(conf) && (rf->channel == 11)); |
| 3742 | rt2800_rfcsr_write(rt2x00dev, 28, rfcsr); |
| 3743 | |
| 3744 | if (!test_bit(DEVICE_STATE_SCANNING, &rt2x00dev->flags)) { |
| 3745 | if (conf_is_ht40(conf)) { |
| 3746 | rx_agc_fc = drv_data->rx_calibration_bw40; |
| 3747 | tx_agc_fc = drv_data->tx_calibration_bw40; |
| 3748 | } else { |
| 3749 | rx_agc_fc = drv_data->rx_calibration_bw20; |
| 3750 | tx_agc_fc = drv_data->tx_calibration_bw20; |
| 3751 | } |
| 3752 | rfcsr = rt2800_rfcsr_read_bank(rt2x00dev, 5, 6); |
| 3753 | rfcsr &= (~0x3F); |
| 3754 | rfcsr |= rx_agc_fc; |
| 3755 | rt2800_rfcsr_write_bank(rt2x00dev, 5, 6, rfcsr); |
| 3756 | rfcsr = rt2800_rfcsr_read_bank(rt2x00dev, 5, 7); |
| 3757 | rfcsr &= (~0x3F); |
| 3758 | rfcsr |= rx_agc_fc; |
| 3759 | rt2800_rfcsr_write_bank(rt2x00dev, 5, 7, rfcsr); |
| 3760 | rfcsr = rt2800_rfcsr_read_bank(rt2x00dev, 7, 6); |
| 3761 | rfcsr &= (~0x3F); |
| 3762 | rfcsr |= rx_agc_fc; |
| 3763 | rt2800_rfcsr_write_bank(rt2x00dev, 7, 6, rfcsr); |
| 3764 | rfcsr = rt2800_rfcsr_read_bank(rt2x00dev, 7, 7); |
| 3765 | rfcsr &= (~0x3F); |
| 3766 | rfcsr |= rx_agc_fc; |
| 3767 | rt2800_rfcsr_write_bank(rt2x00dev, 7, 7, rfcsr); |
| 3768 | |
| 3769 | rfcsr = rt2800_rfcsr_read_bank(rt2x00dev, 5, 58); |
| 3770 | rfcsr &= (~0x3F); |
| 3771 | rfcsr |= tx_agc_fc; |
| 3772 | rt2800_rfcsr_write_bank(rt2x00dev, 5, 58, rfcsr); |
| 3773 | rfcsr = rt2800_rfcsr_read_bank(rt2x00dev, 5, 59); |
| 3774 | rfcsr &= (~0x3F); |
| 3775 | rfcsr |= tx_agc_fc; |
| 3776 | rt2800_rfcsr_write_bank(rt2x00dev, 5, 59, rfcsr); |
| 3777 | rfcsr = rt2800_rfcsr_read_bank(rt2x00dev, 7, 58); |
| 3778 | rfcsr &= (~0x3F); |
| 3779 | rfcsr |= tx_agc_fc; |
| 3780 | rt2800_rfcsr_write_bank(rt2x00dev, 7, 58, rfcsr); |
| 3781 | rfcsr = rt2800_rfcsr_read_bank(rt2x00dev, 7, 59); |
| 3782 | rfcsr &= (~0x3F); |
| 3783 | rfcsr |= tx_agc_fc; |
| 3784 | rt2800_rfcsr_write_bank(rt2x00dev, 7, 59, rfcsr); |
| 3785 | } |
| 3786 | } |
| 3787 | |
| 3788 | static void rt2800_config_alc(struct rt2x00_dev *rt2x00dev, |
| 3789 | struct ieee80211_channel *chan, |
| 3790 | int power_level) { |
| 3791 | u16 eeprom, target_power, max_power; |
| 3792 | u32 mac_sys_ctrl, mac_status; |
| 3793 | u32 reg; |
| 3794 | u8 bbp; |
| 3795 | int i; |
| 3796 | |
| 3797 | /* hardware unit is 0.5dBm, limited to 23.5dBm */ |
| 3798 | power_level *= 2; |
| 3799 | if (power_level > 0x2f) |
| 3800 | power_level = 0x2f; |
| 3801 | |
| 3802 | max_power = chan->max_power * 2; |
| 3803 | if (max_power > 0x2f) |
| 3804 | max_power = 0x2f; |
| 3805 | |
| 3806 | reg = rt2800_register_read(rt2x00dev, TX_ALC_CFG_0); |
| 3807 | rt2x00_set_field32(®, TX_ALC_CFG_0_CH_INIT_0, power_level); |
| 3808 | rt2x00_set_field32(®, TX_ALC_CFG_0_CH_INIT_1, power_level); |
| 3809 | rt2x00_set_field32(®, TX_ALC_CFG_0_LIMIT_0, max_power); |
| 3810 | rt2x00_set_field32(®, TX_ALC_CFG_0_LIMIT_1, max_power); |
| 3811 | |
| 3812 | eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1); |
| 3813 | if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_INTERNAL_TX_ALC)) { |
| 3814 | /* init base power by eeprom target power */ |
| 3815 | target_power = rt2800_eeprom_read(rt2x00dev, |
| 3816 | EEPROM_TXPOWER_INIT); |
| 3817 | rt2x00_set_field32(®, TX_ALC_CFG_0_CH_INIT_0, target_power); |
| 3818 | rt2x00_set_field32(®, TX_ALC_CFG_0_CH_INIT_1, target_power); |
| 3819 | } |
| 3820 | rt2800_register_write(rt2x00dev, TX_ALC_CFG_0, reg); |
| 3821 | |
| 3822 | reg = rt2800_register_read(rt2x00dev, TX_ALC_CFG_1); |
| 3823 | rt2x00_set_field32(®, TX_ALC_CFG_1_TX_TEMP_COMP, 0); |
| 3824 | rt2800_register_write(rt2x00dev, TX_ALC_CFG_1, reg); |
| 3825 | |
| 3826 | /* Save MAC SYS CTRL registers */ |
| 3827 | mac_sys_ctrl = rt2800_register_read(rt2x00dev, MAC_SYS_CTRL); |
| 3828 | /* Disable Tx/Rx */ |
| 3829 | rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0); |
| 3830 | /* Check MAC Tx/Rx idle */ |
| 3831 | for (i = 0; i < 10000; i++) { |
| 3832 | mac_status = rt2800_register_read(rt2x00dev, MAC_STATUS_CFG); |
| 3833 | if (mac_status & 0x3) |
| 3834 | usleep_range(50, 200); |
| 3835 | else |
| 3836 | break; |
| 3837 | } |
| 3838 | |
| 3839 | if (i == 10000) |
| 3840 | rt2x00_warn(rt2x00dev, "Wait MAC Status to MAX !!!\n"); |
| 3841 | |
| 3842 | if (chan->center_freq > 2457) { |
| 3843 | bbp = rt2800_bbp_read(rt2x00dev, 30); |
| 3844 | bbp = 0x40; |
| 3845 | rt2800_bbp_write(rt2x00dev, 30, bbp); |
| 3846 | rt2800_rfcsr_write(rt2x00dev, 39, 0); |
| 3847 | if (rt2x00_has_cap_external_lna_bg(rt2x00dev)) |
| 3848 | rt2800_rfcsr_write(rt2x00dev, 42, 0xfb); |
| 3849 | else |
| 3850 | rt2800_rfcsr_write(rt2x00dev, 42, 0x7b); |
| 3851 | } else { |
| 3852 | bbp = rt2800_bbp_read(rt2x00dev, 30); |
| 3853 | bbp = 0x1f; |
| 3854 | rt2800_bbp_write(rt2x00dev, 30, bbp); |
| 3855 | rt2800_rfcsr_write(rt2x00dev, 39, 0x80); |
| 3856 | if (rt2x00_has_cap_external_lna_bg(rt2x00dev)) |
| 3857 | rt2800_rfcsr_write(rt2x00dev, 42, 0xdb); |
| 3858 | else |
| 3859 | rt2800_rfcsr_write(rt2x00dev, 42, 0x5b); |
| 3860 | } |
| 3861 | rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, mac_sys_ctrl); |
| 3862 | |
| 3863 | rt2800_vco_calibration(rt2x00dev); |
| 3864 | } |
| 3865 | |
| 3866 | static void rt2800_bbp_write_with_rx_chain(struct rt2x00_dev *rt2x00dev, |
| 3867 | const unsigned int word, |
| 3868 | const u8 value) |
| 3869 | { |
| 3870 | u8 chain, reg; |
| 3871 | |
| 3872 | for (chain = 0; chain < rt2x00dev->default_ant.rx_chain_num; chain++) { |
| 3873 | reg = rt2800_bbp_read(rt2x00dev, 27); |
| 3874 | rt2x00_set_field8(®, BBP27_RX_CHAIN_SEL, chain); |
| 3875 | rt2800_bbp_write(rt2x00dev, 27, reg); |
| 3876 | |
| 3877 | rt2800_bbp_write(rt2x00dev, word, value); |
| 3878 | } |
| 3879 | } |
| 3880 | |
| 3881 | static void rt2800_iq_calibrate(struct rt2x00_dev *rt2x00dev, int channel) |
| 3882 | { |
| 3883 | u8 cal; |
| 3884 | |
| 3885 | /* TX0 IQ Gain */ |
| 3886 | rt2800_bbp_write(rt2x00dev, 158, 0x2c); |
| 3887 | if (channel <= 14) |
| 3888 | cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_IQ_GAIN_CAL_TX0_2G); |
| 3889 | else if (channel >= 36 && channel <= 64) |
| 3890 | cal = rt2x00_eeprom_byte(rt2x00dev, |
| 3891 | EEPROM_IQ_GAIN_CAL_TX0_CH36_TO_CH64_5G); |
| 3892 | else if (channel >= 100 && channel <= 138) |
| 3893 | cal = rt2x00_eeprom_byte(rt2x00dev, |
| 3894 | EEPROM_IQ_GAIN_CAL_TX0_CH100_TO_CH138_5G); |
| 3895 | else if (channel >= 140 && channel <= 165) |
| 3896 | cal = rt2x00_eeprom_byte(rt2x00dev, |
| 3897 | EEPROM_IQ_GAIN_CAL_TX0_CH140_TO_CH165_5G); |
| 3898 | else |
| 3899 | cal = 0; |
| 3900 | rt2800_bbp_write(rt2x00dev, 159, cal); |
| 3901 | |
| 3902 | /* TX0 IQ Phase */ |
| 3903 | rt2800_bbp_write(rt2x00dev, 158, 0x2d); |
| 3904 | if (channel <= 14) |
| 3905 | cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_IQ_PHASE_CAL_TX0_2G); |
| 3906 | else if (channel >= 36 && channel <= 64) |
| 3907 | cal = rt2x00_eeprom_byte(rt2x00dev, |
| 3908 | EEPROM_IQ_PHASE_CAL_TX0_CH36_TO_CH64_5G); |
| 3909 | else if (channel >= 100 && channel <= 138) |
| 3910 | cal = rt2x00_eeprom_byte(rt2x00dev, |
| 3911 | EEPROM_IQ_PHASE_CAL_TX0_CH100_TO_CH138_5G); |
| 3912 | else if (channel >= 140 && channel <= 165) |
| 3913 | cal = rt2x00_eeprom_byte(rt2x00dev, |
| 3914 | EEPROM_IQ_PHASE_CAL_TX0_CH140_TO_CH165_5G); |
| 3915 | else |
| 3916 | cal = 0; |
| 3917 | rt2800_bbp_write(rt2x00dev, 159, cal); |
| 3918 | |
| 3919 | /* TX1 IQ Gain */ |
| 3920 | rt2800_bbp_write(rt2x00dev, 158, 0x4a); |
| 3921 | if (channel <= 14) |
| 3922 | cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_IQ_GAIN_CAL_TX1_2G); |
| 3923 | else if (channel >= 36 && channel <= 64) |
| 3924 | cal = rt2x00_eeprom_byte(rt2x00dev, |
| 3925 | EEPROM_IQ_GAIN_CAL_TX1_CH36_TO_CH64_5G); |
| 3926 | else if (channel >= 100 && channel <= 138) |
| 3927 | cal = rt2x00_eeprom_byte(rt2x00dev, |
| 3928 | EEPROM_IQ_GAIN_CAL_TX1_CH100_TO_CH138_5G); |
| 3929 | else if (channel >= 140 && channel <= 165) |
| 3930 | cal = rt2x00_eeprom_byte(rt2x00dev, |
| 3931 | EEPROM_IQ_GAIN_CAL_TX1_CH140_TO_CH165_5G); |
| 3932 | else |
| 3933 | cal = 0; |
| 3934 | rt2800_bbp_write(rt2x00dev, 159, cal); |
| 3935 | |
| 3936 | /* TX1 IQ Phase */ |
| 3937 | rt2800_bbp_write(rt2x00dev, 158, 0x4b); |
| 3938 | if (channel <= 14) |
| 3939 | cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_IQ_PHASE_CAL_TX1_2G); |
| 3940 | else if (channel >= 36 && channel <= 64) |
| 3941 | cal = rt2x00_eeprom_byte(rt2x00dev, |
| 3942 | EEPROM_IQ_PHASE_CAL_TX1_CH36_TO_CH64_5G); |
| 3943 | else if (channel >= 100 && channel <= 138) |
| 3944 | cal = rt2x00_eeprom_byte(rt2x00dev, |
| 3945 | EEPROM_IQ_PHASE_CAL_TX1_CH100_TO_CH138_5G); |
| 3946 | else if (channel >= 140 && channel <= 165) |
| 3947 | cal = rt2x00_eeprom_byte(rt2x00dev, |
| 3948 | EEPROM_IQ_PHASE_CAL_TX1_CH140_TO_CH165_5G); |
| 3949 | else |
| 3950 | cal = 0; |
| 3951 | rt2800_bbp_write(rt2x00dev, 159, cal); |
| 3952 | |
| 3953 | /* FIXME: possible RX0, RX1 callibration ? */ |
| 3954 | |
| 3955 | /* RF IQ compensation control */ |
| 3956 | rt2800_bbp_write(rt2x00dev, 158, 0x04); |
| 3957 | cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_RF_IQ_COMPENSATION_CONTROL); |
| 3958 | rt2800_bbp_write(rt2x00dev, 159, cal != 0xff ? cal : 0); |
| 3959 | |
| 3960 | /* RF IQ imbalance compensation control */ |
| 3961 | rt2800_bbp_write(rt2x00dev, 158, 0x03); |
| 3962 | cal = rt2x00_eeprom_byte(rt2x00dev, |
| 3963 | EEPROM_RF_IQ_IMBALANCE_COMPENSATION_CONTROL); |
| 3964 | rt2800_bbp_write(rt2x00dev, 159, cal != 0xff ? cal : 0); |
| 3965 | } |
| 3966 | |
| 3967 | static char rt2800_txpower_to_dev(struct rt2x00_dev *rt2x00dev, |
| 3968 | unsigned int channel, |
| 3969 | char txpower) |
| 3970 | { |
| 3971 | if (rt2x00_rt(rt2x00dev, RT3593) || |
| 3972 | rt2x00_rt(rt2x00dev, RT3883)) |
| 3973 | txpower = rt2x00_get_field8(txpower, EEPROM_TXPOWER_ALC); |
| 3974 | |
| 3975 | if (channel <= 14) |
| 3976 | return clamp_t(char, txpower, MIN_G_TXPOWER, MAX_G_TXPOWER); |
| 3977 | |
| 3978 | if (rt2x00_rt(rt2x00dev, RT3593) || |
| 3979 | rt2x00_rt(rt2x00dev, RT3883)) |
| 3980 | return clamp_t(char, txpower, MIN_A_TXPOWER_3593, |
| 3981 | MAX_A_TXPOWER_3593); |
| 3982 | else |
| 3983 | return clamp_t(char, txpower, MIN_A_TXPOWER, MAX_A_TXPOWER); |
| 3984 | } |
| 3985 | |
| 3986 | static void rt3883_bbp_adjust(struct rt2x00_dev *rt2x00dev, |
| 3987 | struct rf_channel *rf) |
| 3988 | { |
| 3989 | u8 bbp; |
| 3990 | |
| 3991 | bbp = (rf->channel > 14) ? 0x48 : 0x38; |
| 3992 | rt2800_bbp_write_with_rx_chain(rt2x00dev, 66, bbp); |
| 3993 | |
| 3994 | rt2800_bbp_write(rt2x00dev, 69, 0x12); |
| 3995 | |
| 3996 | if (rf->channel <= 14) { |
| 3997 | rt2800_bbp_write(rt2x00dev, 70, 0x0a); |
| 3998 | } else { |
| 3999 | /* Disable CCK packet detection */ |
| 4000 | rt2800_bbp_write(rt2x00dev, 70, 0x00); |
| 4001 | } |
| 4002 | |
| 4003 | rt2800_bbp_write(rt2x00dev, 73, 0x10); |
| 4004 | |
| 4005 | if (rf->channel > 14) { |
| 4006 | rt2800_bbp_write(rt2x00dev, 62, 0x1d); |
| 4007 | rt2800_bbp_write(rt2x00dev, 63, 0x1d); |
| 4008 | rt2800_bbp_write(rt2x00dev, 64, 0x1d); |
| 4009 | } else { |
| 4010 | rt2800_bbp_write(rt2x00dev, 62, 0x2d); |
| 4011 | rt2800_bbp_write(rt2x00dev, 63, 0x2d); |
| 4012 | rt2800_bbp_write(rt2x00dev, 64, 0x2d); |
| 4013 | } |
| 4014 | } |
| 4015 | |
| 4016 | static void rt2800_config_channel(struct rt2x00_dev *rt2x00dev, |
| 4017 | struct ieee80211_conf *conf, |
| 4018 | struct rf_channel *rf, |
| 4019 | struct channel_info *info) |
| 4020 | { |
| 4021 | u32 reg; |
| 4022 | u32 tx_pin; |
| 4023 | u8 bbp, rfcsr; |
| 4024 | |
| 4025 | info->default_power1 = rt2800_txpower_to_dev(rt2x00dev, rf->channel, |
| 4026 | info->default_power1); |
| 4027 | info->default_power2 = rt2800_txpower_to_dev(rt2x00dev, rf->channel, |
| 4028 | info->default_power2); |
| 4029 | if (rt2x00dev->default_ant.tx_chain_num > 2) |
| 4030 | info->default_power3 = |
| 4031 | rt2800_txpower_to_dev(rt2x00dev, rf->channel, |
| 4032 | info->default_power3); |
| 4033 | |
| 4034 | switch (rt2x00dev->chip.rt) { |
| 4035 | case RT3883: |
| 4036 | rt3883_bbp_adjust(rt2x00dev, rf); |
| 4037 | break; |
| 4038 | } |
| 4039 | |
| 4040 | switch (rt2x00dev->chip.rf) { |
| 4041 | case RF2020: |
| 4042 | case RF3020: |
| 4043 | case RF3021: |
| 4044 | case RF3022: |
| 4045 | case RF3320: |
| 4046 | rt2800_config_channel_rf3xxx(rt2x00dev, conf, rf, info); |
| 4047 | break; |
| 4048 | case RF3052: |
| 4049 | rt2800_config_channel_rf3052(rt2x00dev, conf, rf, info); |
| 4050 | break; |
| 4051 | case RF3053: |
| 4052 | rt2800_config_channel_rf3053(rt2x00dev, conf, rf, info); |
| 4053 | break; |
| 4054 | case RF3290: |
| 4055 | rt2800_config_channel_rf3290(rt2x00dev, conf, rf, info); |
| 4056 | break; |
| 4057 | case RF3322: |
| 4058 | rt2800_config_channel_rf3322(rt2x00dev, conf, rf, info); |
| 4059 | break; |
| 4060 | case RF3853: |
| 4061 | rt2800_config_channel_rf3853(rt2x00dev, conf, rf, info); |
| 4062 | break; |
| 4063 | case RF3070: |
| 4064 | case RF5350: |
| 4065 | case RF5360: |
| 4066 | case RF5362: |
| 4067 | case RF5370: |
| 4068 | case RF5372: |
| 4069 | case RF5390: |
| 4070 | case RF5392: |
| 4071 | rt2800_config_channel_rf53xx(rt2x00dev, conf, rf, info); |
| 4072 | break; |
| 4073 | case RF5592: |
| 4074 | rt2800_config_channel_rf55xx(rt2x00dev, conf, rf, info); |
| 4075 | break; |
| 4076 | case RF7620: |
| 4077 | rt2800_config_channel_rf7620(rt2x00dev, conf, rf, info); |
| 4078 | break; |
| 4079 | default: |
| 4080 | rt2800_config_channel_rf2xxx(rt2x00dev, conf, rf, info); |
| 4081 | } |
| 4082 | |
| 4083 | if (rt2x00_rf(rt2x00dev, RF3070) || |
| 4084 | rt2x00_rf(rt2x00dev, RF3290) || |
| 4085 | rt2x00_rf(rt2x00dev, RF3322) || |
| 4086 | rt2x00_rf(rt2x00dev, RF5350) || |
| 4087 | rt2x00_rf(rt2x00dev, RF5360) || |
| 4088 | rt2x00_rf(rt2x00dev, RF5362) || |
| 4089 | rt2x00_rf(rt2x00dev, RF5370) || |
| 4090 | rt2x00_rf(rt2x00dev, RF5372) || |
| 4091 | rt2x00_rf(rt2x00dev, RF5390) || |
| 4092 | rt2x00_rf(rt2x00dev, RF5392)) { |
| 4093 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 30); |
| 4094 | if (rt2x00_rf(rt2x00dev, RF3322)) { |
| 4095 | rt2x00_set_field8(&rfcsr, RF3322_RFCSR30_TX_H20M, |
| 4096 | conf_is_ht40(conf)); |
| 4097 | rt2x00_set_field8(&rfcsr, RF3322_RFCSR30_RX_H20M, |
| 4098 | conf_is_ht40(conf)); |
| 4099 | } else { |
| 4100 | rt2x00_set_field8(&rfcsr, RFCSR30_TX_H20M, |
| 4101 | conf_is_ht40(conf)); |
| 4102 | rt2x00_set_field8(&rfcsr, RFCSR30_RX_H20M, |
| 4103 | conf_is_ht40(conf)); |
| 4104 | } |
| 4105 | rt2800_rfcsr_write(rt2x00dev, 30, rfcsr); |
| 4106 | |
| 4107 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 3); |
| 4108 | rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1); |
| 4109 | rt2800_rfcsr_write(rt2x00dev, 3, rfcsr); |
| 4110 | } |
| 4111 | |
| 4112 | /* |
| 4113 | * Change BBP settings |
| 4114 | */ |
| 4115 | |
| 4116 | if (rt2x00_rt(rt2x00dev, RT3352)) { |
| 4117 | rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain); |
| 4118 | rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain); |
| 4119 | rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain); |
| 4120 | |
| 4121 | rt2800_bbp_write(rt2x00dev, 27, 0x0); |
| 4122 | rt2800_bbp_write(rt2x00dev, 66, 0x26 + rt2x00dev->lna_gain); |
| 4123 | rt2800_bbp_write(rt2x00dev, 27, 0x20); |
| 4124 | rt2800_bbp_write(rt2x00dev, 66, 0x26 + rt2x00dev->lna_gain); |
| 4125 | rt2800_bbp_write(rt2x00dev, 86, 0x38); |
| 4126 | rt2800_bbp_write(rt2x00dev, 83, 0x6a); |
| 4127 | } else if (rt2x00_rt(rt2x00dev, RT3593)) { |
| 4128 | if (rf->channel > 14) { |
| 4129 | /* Disable CCK Packet detection on 5GHz */ |
| 4130 | rt2800_bbp_write(rt2x00dev, 70, 0x00); |
| 4131 | } else { |
| 4132 | rt2800_bbp_write(rt2x00dev, 70, 0x0a); |
| 4133 | } |
| 4134 | |
| 4135 | if (conf_is_ht40(conf)) |
| 4136 | rt2800_bbp_write(rt2x00dev, 105, 0x04); |
| 4137 | else |
| 4138 | rt2800_bbp_write(rt2x00dev, 105, 0x34); |
| 4139 | |
| 4140 | rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain); |
| 4141 | rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain); |
| 4142 | rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain); |
| 4143 | rt2800_bbp_write(rt2x00dev, 77, 0x98); |
| 4144 | } else if (rt2x00_rt(rt2x00dev, RT3883)) { |
| 4145 | rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain); |
| 4146 | rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain); |
| 4147 | rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain); |
| 4148 | |
| 4149 | if (rt2x00dev->default_ant.rx_chain_num > 1) |
| 4150 | rt2800_bbp_write(rt2x00dev, 86, 0x46); |
| 4151 | else |
| 4152 | rt2800_bbp_write(rt2x00dev, 86, 0); |
| 4153 | } else { |
| 4154 | rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain); |
| 4155 | rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain); |
| 4156 | rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain); |
| 4157 | if (rt2x00_rt(rt2x00dev, RT6352)) |
| 4158 | rt2800_bbp_write(rt2x00dev, 86, 0x38); |
| 4159 | else |
| 4160 | rt2800_bbp_write(rt2x00dev, 86, 0); |
| 4161 | } |
| 4162 | |
| 4163 | if (rf->channel <= 14) { |
| 4164 | if (!rt2x00_rt(rt2x00dev, RT5390) && |
| 4165 | !rt2x00_rt(rt2x00dev, RT5392) && |
| 4166 | !rt2x00_rt(rt2x00dev, RT6352)) { |
| 4167 | if (rt2x00_has_cap_external_lna_bg(rt2x00dev)) { |
| 4168 | rt2800_bbp_write(rt2x00dev, 82, 0x62); |
| 4169 | rt2800_bbp_write(rt2x00dev, 82, 0x62); |
| 4170 | rt2800_bbp_write(rt2x00dev, 75, 0x46); |
| 4171 | } else { |
| 4172 | if (rt2x00_rt(rt2x00dev, RT3593)) |
| 4173 | rt2800_bbp_write(rt2x00dev, 82, 0x62); |
| 4174 | else |
| 4175 | rt2800_bbp_write(rt2x00dev, 82, 0x84); |
| 4176 | rt2800_bbp_write(rt2x00dev, 75, 0x50); |
| 4177 | } |
| 4178 | if (rt2x00_rt(rt2x00dev, RT3593) || |
| 4179 | rt2x00_rt(rt2x00dev, RT3883)) |
| 4180 | rt2800_bbp_write(rt2x00dev, 83, 0x8a); |
| 4181 | } |
| 4182 | |
| 4183 | } else { |
| 4184 | if (rt2x00_rt(rt2x00dev, RT3572)) |
| 4185 | rt2800_bbp_write(rt2x00dev, 82, 0x94); |
| 4186 | else if (rt2x00_rt(rt2x00dev, RT3593) || |
| 4187 | rt2x00_rt(rt2x00dev, RT3883)) |
| 4188 | rt2800_bbp_write(rt2x00dev, 82, 0x82); |
| 4189 | else if (!rt2x00_rt(rt2x00dev, RT6352)) |
| 4190 | rt2800_bbp_write(rt2x00dev, 82, 0xf2); |
| 4191 | |
| 4192 | if (rt2x00_rt(rt2x00dev, RT3593) || |
| 4193 | rt2x00_rt(rt2x00dev, RT3883)) |
| 4194 | rt2800_bbp_write(rt2x00dev, 83, 0x9a); |
| 4195 | |
| 4196 | if (rt2x00_has_cap_external_lna_a(rt2x00dev)) |
| 4197 | rt2800_bbp_write(rt2x00dev, 75, 0x46); |
| 4198 | else |
| 4199 | rt2800_bbp_write(rt2x00dev, 75, 0x50); |
| 4200 | } |
| 4201 | |
| 4202 | reg = rt2800_register_read(rt2x00dev, TX_BAND_CFG); |
| 4203 | rt2x00_set_field32(®, TX_BAND_CFG_HT40_MINUS, conf_is_ht40_minus(conf)); |
| 4204 | rt2x00_set_field32(®, TX_BAND_CFG_A, rf->channel > 14); |
| 4205 | rt2x00_set_field32(®, TX_BAND_CFG_BG, rf->channel <= 14); |
| 4206 | rt2800_register_write(rt2x00dev, TX_BAND_CFG, reg); |
| 4207 | |
| 4208 | if (rt2x00_rt(rt2x00dev, RT3572)) |
| 4209 | rt2800_rfcsr_write(rt2x00dev, 8, 0); |
| 4210 | |
| 4211 | if (rt2x00_rt(rt2x00dev, RT6352)) { |
| 4212 | tx_pin = rt2800_register_read(rt2x00dev, TX_PIN_CFG); |
| 4213 | rt2x00_set_field32(&tx_pin, TX_PIN_CFG_RFRX_EN, 1); |
| 4214 | } else { |
| 4215 | tx_pin = 0; |
| 4216 | } |
| 4217 | |
| 4218 | switch (rt2x00dev->default_ant.tx_chain_num) { |
| 4219 | case 3: |
| 4220 | /* Turn on tertiary PAs */ |
| 4221 | rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A2_EN, |
| 4222 | rf->channel > 14); |
| 4223 | rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G2_EN, |
| 4224 | rf->channel <= 14); |
| 4225 | /* fall-through */ |
| 4226 | case 2: |
| 4227 | /* Turn on secondary PAs */ |
| 4228 | rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN, |
| 4229 | rf->channel > 14); |
| 4230 | rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN, |
| 4231 | rf->channel <= 14); |
| 4232 | /* fall-through */ |
| 4233 | case 1: |
| 4234 | /* Turn on primary PAs */ |
| 4235 | rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN, |
| 4236 | rf->channel > 14); |
| 4237 | if (rt2x00_has_cap_bt_coexist(rt2x00dev)) |
| 4238 | rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, 1); |
| 4239 | else |
| 4240 | rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, |
| 4241 | rf->channel <= 14); |
| 4242 | break; |
| 4243 | } |
| 4244 | |
| 4245 | switch (rt2x00dev->default_ant.rx_chain_num) { |
| 4246 | case 3: |
| 4247 | /* Turn on tertiary LNAs */ |
| 4248 | rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A2_EN, 1); |
| 4249 | rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G2_EN, 1); |
| 4250 | /* fall-through */ |
| 4251 | case 2: |
| 4252 | /* Turn on secondary LNAs */ |
| 4253 | rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A1_EN, 1); |
| 4254 | rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G1_EN, 1); |
| 4255 | /* fall-through */ |
| 4256 | case 1: |
| 4257 | /* Turn on primary LNAs */ |
| 4258 | rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A0_EN, 1); |
| 4259 | rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G0_EN, 1); |
| 4260 | break; |
| 4261 | } |
| 4262 | |
| 4263 | rt2x00_set_field32(&tx_pin, TX_PIN_CFG_RFTR_EN, 1); |
| 4264 | rt2x00_set_field32(&tx_pin, TX_PIN_CFG_TRSW_EN, 1); |
| 4265 | |
| 4266 | rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin); |
| 4267 | |
| 4268 | if (rt2x00_rt(rt2x00dev, RT3572)) { |
| 4269 | rt2800_rfcsr_write(rt2x00dev, 8, 0x80); |
| 4270 | |
| 4271 | /* AGC init */ |
| 4272 | if (rf->channel <= 14) |
| 4273 | reg = 0x1c + (2 * rt2x00dev->lna_gain); |
| 4274 | else |
| 4275 | reg = 0x22 + ((rt2x00dev->lna_gain * 5) / 3); |
| 4276 | |
| 4277 | rt2800_bbp_write_with_rx_chain(rt2x00dev, 66, reg); |
| 4278 | } |
| 4279 | |
| 4280 | if (rt2x00_rt(rt2x00dev, RT3593)) { |
| 4281 | reg = rt2800_register_read(rt2x00dev, GPIO_CTRL); |
| 4282 | |
| 4283 | /* Band selection */ |
| 4284 | if (rt2x00_is_usb(rt2x00dev) || |
| 4285 | rt2x00_is_pcie(rt2x00dev)) { |
| 4286 | /* GPIO #8 controls all paths */ |
| 4287 | rt2x00_set_field32(®, GPIO_CTRL_DIR8, 0); |
| 4288 | if (rf->channel <= 14) |
| 4289 | rt2x00_set_field32(®, GPIO_CTRL_VAL8, 1); |
| 4290 | else |
| 4291 | rt2x00_set_field32(®, GPIO_CTRL_VAL8, 0); |
| 4292 | } |
| 4293 | |
| 4294 | /* LNA PE control. */ |
| 4295 | if (rt2x00_is_usb(rt2x00dev)) { |
| 4296 | /* GPIO #4 controls PE0 and PE1, |
| 4297 | * GPIO #7 controls PE2 |
| 4298 | */ |
| 4299 | rt2x00_set_field32(®, GPIO_CTRL_DIR4, 0); |
| 4300 | rt2x00_set_field32(®, GPIO_CTRL_DIR7, 0); |
| 4301 | |
| 4302 | rt2x00_set_field32(®, GPIO_CTRL_VAL4, 1); |
| 4303 | rt2x00_set_field32(®, GPIO_CTRL_VAL7, 1); |
| 4304 | } else if (rt2x00_is_pcie(rt2x00dev)) { |
| 4305 | /* GPIO #4 controls PE0, PE1 and PE2 */ |
| 4306 | rt2x00_set_field32(®, GPIO_CTRL_DIR4, 0); |
| 4307 | rt2x00_set_field32(®, GPIO_CTRL_VAL4, 1); |
| 4308 | } |
| 4309 | |
| 4310 | rt2800_register_write(rt2x00dev, GPIO_CTRL, reg); |
| 4311 | |
| 4312 | /* AGC init */ |
| 4313 | if (rf->channel <= 14) |
| 4314 | reg = 0x1c + 2 * rt2x00dev->lna_gain; |
| 4315 | else |
| 4316 | reg = 0x22 + ((rt2x00dev->lna_gain * 5) / 3); |
| 4317 | |
| 4318 | rt2800_bbp_write_with_rx_chain(rt2x00dev, 66, reg); |
| 4319 | |
| 4320 | usleep_range(1000, 1500); |
| 4321 | } |
| 4322 | |
| 4323 | if (rt2x00_rt(rt2x00dev, RT3883)) { |
| 4324 | if (!conf_is_ht40(conf)) |
| 4325 | rt2800_bbp_write(rt2x00dev, 105, 0x34); |
| 4326 | else |
| 4327 | rt2800_bbp_write(rt2x00dev, 105, 0x04); |
| 4328 | |
| 4329 | /* AGC init */ |
| 4330 | if (rf->channel <= 14) |
| 4331 | reg = 0x2e + rt2x00dev->lna_gain; |
| 4332 | else |
| 4333 | reg = 0x20 + ((rt2x00dev->lna_gain * 5) / 3); |
| 4334 | |
| 4335 | rt2800_bbp_write_with_rx_chain(rt2x00dev, 66, reg); |
| 4336 | |
| 4337 | usleep_range(1000, 1500); |
| 4338 | } |
| 4339 | |
| 4340 | if (rt2x00_rt(rt2x00dev, RT5592) || rt2x00_rt(rt2x00dev, RT6352)) { |
| 4341 | reg = 0x10; |
| 4342 | if (!conf_is_ht40(conf)) { |
| 4343 | if (rt2x00_rt(rt2x00dev, RT6352) && |
| 4344 | rt2x00_has_cap_external_lna_bg(rt2x00dev)) { |
| 4345 | reg |= 0x5; |
| 4346 | } else { |
| 4347 | reg |= 0xa; |
| 4348 | } |
| 4349 | } |
| 4350 | rt2800_bbp_write(rt2x00dev, 195, 141); |
| 4351 | rt2800_bbp_write(rt2x00dev, 196, reg); |
| 4352 | |
| 4353 | /* AGC init. |
| 4354 | * Despite the vendor driver using different values here for |
| 4355 | * RT6352 chip, we use 0x1c for now. This may have to be changed |
| 4356 | * once TSSI got implemented. |
| 4357 | */ |
| 4358 | reg = (rf->channel <= 14 ? 0x1c : 0x24) + 2*rt2x00dev->lna_gain; |
| 4359 | rt2800_bbp_write_with_rx_chain(rt2x00dev, 66, reg); |
| 4360 | |
| 4361 | if (rt2x00_rt(rt2x00dev, RT5592)) |
| 4362 | rt2800_iq_calibrate(rt2x00dev, rf->channel); |
| 4363 | } |
| 4364 | |
| 4365 | bbp = rt2800_bbp_read(rt2x00dev, 4); |
| 4366 | rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * conf_is_ht40(conf)); |
| 4367 | rt2800_bbp_write(rt2x00dev, 4, bbp); |
| 4368 | |
| 4369 | bbp = rt2800_bbp_read(rt2x00dev, 3); |
| 4370 | rt2x00_set_field8(&bbp, BBP3_HT40_MINUS, conf_is_ht40_minus(conf)); |
| 4371 | rt2800_bbp_write(rt2x00dev, 3, bbp); |
| 4372 | |
| 4373 | if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) { |
| 4374 | if (conf_is_ht40(conf)) { |
| 4375 | rt2800_bbp_write(rt2x00dev, 69, 0x1a); |
| 4376 | rt2800_bbp_write(rt2x00dev, 70, 0x0a); |
| 4377 | rt2800_bbp_write(rt2x00dev, 73, 0x16); |
| 4378 | } else { |
| 4379 | rt2800_bbp_write(rt2x00dev, 69, 0x16); |
| 4380 | rt2800_bbp_write(rt2x00dev, 70, 0x08); |
| 4381 | rt2800_bbp_write(rt2x00dev, 73, 0x11); |
| 4382 | } |
| 4383 | } |
| 4384 | |
| 4385 | usleep_range(1000, 1500); |
| 4386 | |
| 4387 | /* |
| 4388 | * Clear channel statistic counters |
| 4389 | */ |
| 4390 | reg = rt2800_register_read(rt2x00dev, CH_IDLE_STA); |
| 4391 | reg = rt2800_register_read(rt2x00dev, CH_BUSY_STA); |
| 4392 | reg = rt2800_register_read(rt2x00dev, CH_BUSY_STA_SEC); |
| 4393 | |
| 4394 | /* |
| 4395 | * Clear update flag |
| 4396 | */ |
| 4397 | if (rt2x00_rt(rt2x00dev, RT3352) || |
| 4398 | rt2x00_rt(rt2x00dev, RT5350)) { |
| 4399 | bbp = rt2800_bbp_read(rt2x00dev, 49); |
| 4400 | rt2x00_set_field8(&bbp, BBP49_UPDATE_FLAG, 0); |
| 4401 | rt2800_bbp_write(rt2x00dev, 49, bbp); |
| 4402 | } |
| 4403 | } |
| 4404 | |
| 4405 | static int rt2800_get_gain_calibration_delta(struct rt2x00_dev *rt2x00dev) |
| 4406 | { |
| 4407 | u8 tssi_bounds[9]; |
| 4408 | u8 current_tssi; |
| 4409 | u16 eeprom; |
| 4410 | u8 step; |
| 4411 | int i; |
| 4412 | |
| 4413 | /* |
| 4414 | * First check if temperature compensation is supported. |
| 4415 | */ |
| 4416 | eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1); |
| 4417 | if (!rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_EXTERNAL_TX_ALC)) |
| 4418 | return 0; |
| 4419 | |
| 4420 | /* |
| 4421 | * Read TSSI boundaries for temperature compensation from |
| 4422 | * the EEPROM. |
| 4423 | * |
| 4424 | * Array idx 0 1 2 3 4 5 6 7 8 |
| 4425 | * Matching Delta value -4 -3 -2 -1 0 +1 +2 +3 +4 |
| 4426 | * Example TSSI bounds 0xF0 0xD0 0xB5 0xA0 0x88 0x45 0x25 0x15 0x00 |
| 4427 | */ |
| 4428 | if (rt2x00dev->curr_band == NL80211_BAND_2GHZ) { |
| 4429 | eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG1); |
| 4430 | tssi_bounds[0] = rt2x00_get_field16(eeprom, |
| 4431 | EEPROM_TSSI_BOUND_BG1_MINUS4); |
| 4432 | tssi_bounds[1] = rt2x00_get_field16(eeprom, |
| 4433 | EEPROM_TSSI_BOUND_BG1_MINUS3); |
| 4434 | |
| 4435 | eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG2); |
| 4436 | tssi_bounds[2] = rt2x00_get_field16(eeprom, |
| 4437 | EEPROM_TSSI_BOUND_BG2_MINUS2); |
| 4438 | tssi_bounds[3] = rt2x00_get_field16(eeprom, |
| 4439 | EEPROM_TSSI_BOUND_BG2_MINUS1); |
| 4440 | |
| 4441 | eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG3); |
| 4442 | tssi_bounds[4] = rt2x00_get_field16(eeprom, |
| 4443 | EEPROM_TSSI_BOUND_BG3_REF); |
| 4444 | tssi_bounds[5] = rt2x00_get_field16(eeprom, |
| 4445 | EEPROM_TSSI_BOUND_BG3_PLUS1); |
| 4446 | |
| 4447 | eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG4); |
| 4448 | tssi_bounds[6] = rt2x00_get_field16(eeprom, |
| 4449 | EEPROM_TSSI_BOUND_BG4_PLUS2); |
| 4450 | tssi_bounds[7] = rt2x00_get_field16(eeprom, |
| 4451 | EEPROM_TSSI_BOUND_BG4_PLUS3); |
| 4452 | |
| 4453 | eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG5); |
| 4454 | tssi_bounds[8] = rt2x00_get_field16(eeprom, |
| 4455 | EEPROM_TSSI_BOUND_BG5_PLUS4); |
| 4456 | |
| 4457 | step = rt2x00_get_field16(eeprom, |
| 4458 | EEPROM_TSSI_BOUND_BG5_AGC_STEP); |
| 4459 | } else { |
| 4460 | eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A1); |
| 4461 | tssi_bounds[0] = rt2x00_get_field16(eeprom, |
| 4462 | EEPROM_TSSI_BOUND_A1_MINUS4); |
| 4463 | tssi_bounds[1] = rt2x00_get_field16(eeprom, |
| 4464 | EEPROM_TSSI_BOUND_A1_MINUS3); |
| 4465 | |
| 4466 | eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A2); |
| 4467 | tssi_bounds[2] = rt2x00_get_field16(eeprom, |
| 4468 | EEPROM_TSSI_BOUND_A2_MINUS2); |
| 4469 | tssi_bounds[3] = rt2x00_get_field16(eeprom, |
| 4470 | EEPROM_TSSI_BOUND_A2_MINUS1); |
| 4471 | |
| 4472 | eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A3); |
| 4473 | tssi_bounds[4] = rt2x00_get_field16(eeprom, |
| 4474 | EEPROM_TSSI_BOUND_A3_REF); |
| 4475 | tssi_bounds[5] = rt2x00_get_field16(eeprom, |
| 4476 | EEPROM_TSSI_BOUND_A3_PLUS1); |
| 4477 | |
| 4478 | eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A4); |
| 4479 | tssi_bounds[6] = rt2x00_get_field16(eeprom, |
| 4480 | EEPROM_TSSI_BOUND_A4_PLUS2); |
| 4481 | tssi_bounds[7] = rt2x00_get_field16(eeprom, |
| 4482 | EEPROM_TSSI_BOUND_A4_PLUS3); |
| 4483 | |
| 4484 | eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A5); |
| 4485 | tssi_bounds[8] = rt2x00_get_field16(eeprom, |
| 4486 | EEPROM_TSSI_BOUND_A5_PLUS4); |
| 4487 | |
| 4488 | step = rt2x00_get_field16(eeprom, |
| 4489 | EEPROM_TSSI_BOUND_A5_AGC_STEP); |
| 4490 | } |
| 4491 | |
| 4492 | /* |
| 4493 | * Check if temperature compensation is supported. |
| 4494 | */ |
| 4495 | if (tssi_bounds[4] == 0xff || step == 0xff) |
| 4496 | return 0; |
| 4497 | |
| 4498 | /* |
| 4499 | * Read current TSSI (BBP 49). |
| 4500 | */ |
| 4501 | current_tssi = rt2800_bbp_read(rt2x00dev, 49); |
| 4502 | |
| 4503 | /* |
| 4504 | * Compare TSSI value (BBP49) with the compensation boundaries |
| 4505 | * from the EEPROM and increase or decrease tx power. |
| 4506 | */ |
| 4507 | for (i = 0; i <= 3; i++) { |
| 4508 | if (current_tssi > tssi_bounds[i]) |
| 4509 | break; |
| 4510 | } |
| 4511 | |
| 4512 | if (i == 4) { |
| 4513 | for (i = 8; i >= 5; i--) { |
| 4514 | if (current_tssi < tssi_bounds[i]) |
| 4515 | break; |
| 4516 | } |
| 4517 | } |
| 4518 | |
| 4519 | return (i - 4) * step; |
| 4520 | } |
| 4521 | |
| 4522 | static int rt2800_get_txpower_bw_comp(struct rt2x00_dev *rt2x00dev, |
| 4523 | enum nl80211_band band) |
| 4524 | { |
| 4525 | u16 eeprom; |
| 4526 | u8 comp_en; |
| 4527 | u8 comp_type; |
| 4528 | int comp_value = 0; |
| 4529 | |
| 4530 | eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_TXPOWER_DELTA); |
| 4531 | |
| 4532 | /* |
| 4533 | * HT40 compensation not required. |
| 4534 | */ |
| 4535 | if (eeprom == 0xffff || |
| 4536 | !test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags)) |
| 4537 | return 0; |
| 4538 | |
| 4539 | if (band == NL80211_BAND_2GHZ) { |
| 4540 | comp_en = rt2x00_get_field16(eeprom, |
| 4541 | EEPROM_TXPOWER_DELTA_ENABLE_2G); |
| 4542 | if (comp_en) { |
| 4543 | comp_type = rt2x00_get_field16(eeprom, |
| 4544 | EEPROM_TXPOWER_DELTA_TYPE_2G); |
| 4545 | comp_value = rt2x00_get_field16(eeprom, |
| 4546 | EEPROM_TXPOWER_DELTA_VALUE_2G); |
| 4547 | if (!comp_type) |
| 4548 | comp_value = -comp_value; |
| 4549 | } |
| 4550 | } else { |
| 4551 | comp_en = rt2x00_get_field16(eeprom, |
| 4552 | EEPROM_TXPOWER_DELTA_ENABLE_5G); |
| 4553 | if (comp_en) { |
| 4554 | comp_type = rt2x00_get_field16(eeprom, |
| 4555 | EEPROM_TXPOWER_DELTA_TYPE_5G); |
| 4556 | comp_value = rt2x00_get_field16(eeprom, |
| 4557 | EEPROM_TXPOWER_DELTA_VALUE_5G); |
| 4558 | if (!comp_type) |
| 4559 | comp_value = -comp_value; |
| 4560 | } |
| 4561 | } |
| 4562 | |
| 4563 | return comp_value; |
| 4564 | } |
| 4565 | |
| 4566 | static int rt2800_get_txpower_reg_delta(struct rt2x00_dev *rt2x00dev, |
| 4567 | int power_level, int max_power) |
| 4568 | { |
| 4569 | int delta; |
| 4570 | |
| 4571 | if (rt2x00_has_cap_power_limit(rt2x00dev)) |
| 4572 | return 0; |
| 4573 | |
| 4574 | /* |
| 4575 | * XXX: We don't know the maximum transmit power of our hardware since |
| 4576 | * the EEPROM doesn't expose it. We only know that we are calibrated |
| 4577 | * to 100% tx power. |
| 4578 | * |
| 4579 | * Hence, we assume the regulatory limit that cfg80211 calulated for |
| 4580 | * the current channel is our maximum and if we are requested to lower |
| 4581 | * the value we just reduce our tx power accordingly. |
| 4582 | */ |
| 4583 | delta = power_level - max_power; |
| 4584 | return min(delta, 0); |
| 4585 | } |
| 4586 | |
| 4587 | static u8 rt2800_compensate_txpower(struct rt2x00_dev *rt2x00dev, int is_rate_b, |
| 4588 | enum nl80211_band band, int power_level, |
| 4589 | u8 txpower, int delta) |
| 4590 | { |
| 4591 | u16 eeprom; |
| 4592 | u8 criterion; |
| 4593 | u8 eirp_txpower; |
| 4594 | u8 eirp_txpower_criterion; |
| 4595 | u8 reg_limit; |
| 4596 | |
| 4597 | if (rt2x00_rt(rt2x00dev, RT3593)) |
| 4598 | return min_t(u8, txpower, 0xc); |
| 4599 | |
| 4600 | if (rt2x00_rt(rt2x00dev, RT3883)) |
| 4601 | return min_t(u8, txpower, 0xf); |
| 4602 | |
| 4603 | if (rt2x00_has_cap_power_limit(rt2x00dev)) { |
| 4604 | /* |
| 4605 | * Check if eirp txpower exceed txpower_limit. |
| 4606 | * We use OFDM 6M as criterion and its eirp txpower |
| 4607 | * is stored at EEPROM_EIRP_MAX_TX_POWER. |
| 4608 | * .11b data rate need add additional 4dbm |
| 4609 | * when calculating eirp txpower. |
| 4610 | */ |
| 4611 | eeprom = rt2800_eeprom_read_from_array(rt2x00dev, |
| 4612 | EEPROM_TXPOWER_BYRATE, |
| 4613 | 1); |
| 4614 | criterion = rt2x00_get_field16(eeprom, |
| 4615 | EEPROM_TXPOWER_BYRATE_RATE0); |
| 4616 | |
| 4617 | eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_EIRP_MAX_TX_POWER); |
| 4618 | |
| 4619 | if (band == NL80211_BAND_2GHZ) |
| 4620 | eirp_txpower_criterion = rt2x00_get_field16(eeprom, |
| 4621 | EEPROM_EIRP_MAX_TX_POWER_2GHZ); |
| 4622 | else |
| 4623 | eirp_txpower_criterion = rt2x00_get_field16(eeprom, |
| 4624 | EEPROM_EIRP_MAX_TX_POWER_5GHZ); |
| 4625 | |
| 4626 | eirp_txpower = eirp_txpower_criterion + (txpower - criterion) + |
| 4627 | (is_rate_b ? 4 : 0) + delta; |
| 4628 | |
| 4629 | reg_limit = (eirp_txpower > power_level) ? |
| 4630 | (eirp_txpower - power_level) : 0; |
| 4631 | } else |
| 4632 | reg_limit = 0; |
| 4633 | |
| 4634 | txpower = max(0, txpower + delta - reg_limit); |
| 4635 | return min_t(u8, txpower, 0xc); |
| 4636 | } |
| 4637 | |
| 4638 | |
| 4639 | enum { |
| 4640 | TX_PWR_CFG_0_IDX, |
| 4641 | TX_PWR_CFG_1_IDX, |
| 4642 | TX_PWR_CFG_2_IDX, |
| 4643 | TX_PWR_CFG_3_IDX, |
| 4644 | TX_PWR_CFG_4_IDX, |
| 4645 | TX_PWR_CFG_5_IDX, |
| 4646 | TX_PWR_CFG_6_IDX, |
| 4647 | TX_PWR_CFG_7_IDX, |
| 4648 | TX_PWR_CFG_8_IDX, |
| 4649 | TX_PWR_CFG_9_IDX, |
| 4650 | TX_PWR_CFG_0_EXT_IDX, |
| 4651 | TX_PWR_CFG_1_EXT_IDX, |
| 4652 | TX_PWR_CFG_2_EXT_IDX, |
| 4653 | TX_PWR_CFG_3_EXT_IDX, |
| 4654 | TX_PWR_CFG_4_EXT_IDX, |
| 4655 | TX_PWR_CFG_IDX_COUNT, |
| 4656 | }; |
| 4657 | |
| 4658 | static void rt2800_config_txpower_rt3593(struct rt2x00_dev *rt2x00dev, |
| 4659 | struct ieee80211_channel *chan, |
| 4660 | int power_level) |
| 4661 | { |
| 4662 | u8 txpower; |
| 4663 | u16 eeprom; |
| 4664 | u32 regs[TX_PWR_CFG_IDX_COUNT]; |
| 4665 | unsigned int offset; |
| 4666 | enum nl80211_band band = chan->band; |
| 4667 | int delta; |
| 4668 | int i; |
| 4669 | |
| 4670 | memset(regs, '\0', sizeof(regs)); |
| 4671 | |
| 4672 | /* TODO: adapt TX power reduction from the rt28xx code */ |
| 4673 | |
| 4674 | /* calculate temperature compensation delta */ |
| 4675 | delta = rt2800_get_gain_calibration_delta(rt2x00dev); |
| 4676 | |
| 4677 | if (band == NL80211_BAND_5GHZ) |
| 4678 | offset = 16; |
| 4679 | else |
| 4680 | offset = 0; |
| 4681 | |
| 4682 | if (test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags)) |
| 4683 | offset += 8; |
| 4684 | |
| 4685 | /* read the next four txpower values */ |
| 4686 | eeprom = rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE, |
| 4687 | offset); |
| 4688 | |
| 4689 | /* CCK 1MBS,2MBS */ |
| 4690 | txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0); |
| 4691 | txpower = rt2800_compensate_txpower(rt2x00dev, 1, band, power_level, |
| 4692 | txpower, delta); |
| 4693 | rt2x00_set_field32(®s[TX_PWR_CFG_0_IDX], |
| 4694 | TX_PWR_CFG_0_CCK1_CH0, txpower); |
| 4695 | rt2x00_set_field32(®s[TX_PWR_CFG_0_IDX], |
| 4696 | TX_PWR_CFG_0_CCK1_CH1, txpower); |
| 4697 | rt2x00_set_field32(®s[TX_PWR_CFG_0_EXT_IDX], |
| 4698 | TX_PWR_CFG_0_EXT_CCK1_CH2, txpower); |
| 4699 | |
| 4700 | /* CCK 5.5MBS,11MBS */ |
| 4701 | txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1); |
| 4702 | txpower = rt2800_compensate_txpower(rt2x00dev, 1, band, power_level, |
| 4703 | txpower, delta); |
| 4704 | rt2x00_set_field32(®s[TX_PWR_CFG_0_IDX], |
| 4705 | TX_PWR_CFG_0_CCK5_CH0, txpower); |
| 4706 | rt2x00_set_field32(®s[TX_PWR_CFG_0_IDX], |
| 4707 | TX_PWR_CFG_0_CCK5_CH1, txpower); |
| 4708 | rt2x00_set_field32(®s[TX_PWR_CFG_0_EXT_IDX], |
| 4709 | TX_PWR_CFG_0_EXT_CCK5_CH2, txpower); |
| 4710 | |
| 4711 | /* OFDM 6MBS,9MBS */ |
| 4712 | txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2); |
| 4713 | txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level, |
| 4714 | txpower, delta); |
| 4715 | rt2x00_set_field32(®s[TX_PWR_CFG_0_IDX], |
| 4716 | TX_PWR_CFG_0_OFDM6_CH0, txpower); |
| 4717 | rt2x00_set_field32(®s[TX_PWR_CFG_0_IDX], |
| 4718 | TX_PWR_CFG_0_OFDM6_CH1, txpower); |
| 4719 | rt2x00_set_field32(®s[TX_PWR_CFG_0_EXT_IDX], |
| 4720 | TX_PWR_CFG_0_EXT_OFDM6_CH2, txpower); |
| 4721 | |
| 4722 | /* OFDM 12MBS,18MBS */ |
| 4723 | txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE3); |
| 4724 | txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level, |
| 4725 | txpower, delta); |
| 4726 | rt2x00_set_field32(®s[TX_PWR_CFG_0_IDX], |
| 4727 | TX_PWR_CFG_0_OFDM12_CH0, txpower); |
| 4728 | rt2x00_set_field32(®s[TX_PWR_CFG_0_IDX], |
| 4729 | TX_PWR_CFG_0_OFDM12_CH1, txpower); |
| 4730 | rt2x00_set_field32(®s[TX_PWR_CFG_0_EXT_IDX], |
| 4731 | TX_PWR_CFG_0_EXT_OFDM12_CH2, txpower); |
| 4732 | |
| 4733 | /* read the next four txpower values */ |
| 4734 | eeprom = rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE, |
| 4735 | offset + 1); |
| 4736 | |
| 4737 | /* OFDM 24MBS,36MBS */ |
| 4738 | txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0); |
| 4739 | txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level, |
| 4740 | txpower, delta); |
| 4741 | rt2x00_set_field32(®s[TX_PWR_CFG_1_IDX], |
| 4742 | TX_PWR_CFG_1_OFDM24_CH0, txpower); |
| 4743 | rt2x00_set_field32(®s[TX_PWR_CFG_1_IDX], |
| 4744 | TX_PWR_CFG_1_OFDM24_CH1, txpower); |
| 4745 | rt2x00_set_field32(®s[TX_PWR_CFG_1_EXT_IDX], |
| 4746 | TX_PWR_CFG_1_EXT_OFDM24_CH2, txpower); |
| 4747 | |
| 4748 | /* OFDM 48MBS */ |
| 4749 | txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1); |
| 4750 | txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level, |
| 4751 | txpower, delta); |
| 4752 | rt2x00_set_field32(®s[TX_PWR_CFG_1_IDX], |
| 4753 | TX_PWR_CFG_1_OFDM48_CH0, txpower); |
| 4754 | rt2x00_set_field32(®s[TX_PWR_CFG_1_IDX], |
| 4755 | TX_PWR_CFG_1_OFDM48_CH1, txpower); |
| 4756 | rt2x00_set_field32(®s[TX_PWR_CFG_1_EXT_IDX], |
| 4757 | TX_PWR_CFG_1_EXT_OFDM48_CH2, txpower); |
| 4758 | |
| 4759 | /* OFDM 54MBS */ |
| 4760 | txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2); |
| 4761 | txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level, |
| 4762 | txpower, delta); |
| 4763 | rt2x00_set_field32(®s[TX_PWR_CFG_7_IDX], |
| 4764 | TX_PWR_CFG_7_OFDM54_CH0, txpower); |
| 4765 | rt2x00_set_field32(®s[TX_PWR_CFG_7_IDX], |
| 4766 | TX_PWR_CFG_7_OFDM54_CH1, txpower); |
| 4767 | rt2x00_set_field32(®s[TX_PWR_CFG_7_IDX], |
| 4768 | TX_PWR_CFG_7_OFDM54_CH2, txpower); |
| 4769 | |
| 4770 | /* read the next four txpower values */ |
| 4771 | eeprom = rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE, |
| 4772 | offset + 2); |
| 4773 | |
| 4774 | /* MCS 0,1 */ |
| 4775 | txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0); |
| 4776 | txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level, |
| 4777 | txpower, delta); |
| 4778 | rt2x00_set_field32(®s[TX_PWR_CFG_1_IDX], |
| 4779 | TX_PWR_CFG_1_MCS0_CH0, txpower); |
| 4780 | rt2x00_set_field32(®s[TX_PWR_CFG_1_IDX], |
| 4781 | TX_PWR_CFG_1_MCS0_CH1, txpower); |
| 4782 | rt2x00_set_field32(®s[TX_PWR_CFG_1_EXT_IDX], |
| 4783 | TX_PWR_CFG_1_EXT_MCS0_CH2, txpower); |
| 4784 | |
| 4785 | /* MCS 2,3 */ |
| 4786 | txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1); |
| 4787 | txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level, |
| 4788 | txpower, delta); |
| 4789 | rt2x00_set_field32(®s[TX_PWR_CFG_1_IDX], |
| 4790 | TX_PWR_CFG_1_MCS2_CH0, txpower); |
| 4791 | rt2x00_set_field32(®s[TX_PWR_CFG_1_IDX], |
| 4792 | TX_PWR_CFG_1_MCS2_CH1, txpower); |
| 4793 | rt2x00_set_field32(®s[TX_PWR_CFG_1_EXT_IDX], |
| 4794 | TX_PWR_CFG_1_EXT_MCS2_CH2, txpower); |
| 4795 | |
| 4796 | /* MCS 4,5 */ |
| 4797 | txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2); |
| 4798 | txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level, |
| 4799 | txpower, delta); |
| 4800 | rt2x00_set_field32(®s[TX_PWR_CFG_2_IDX], |
| 4801 | TX_PWR_CFG_2_MCS4_CH0, txpower); |
| 4802 | rt2x00_set_field32(®s[TX_PWR_CFG_2_IDX], |
| 4803 | TX_PWR_CFG_2_MCS4_CH1, txpower); |
| 4804 | rt2x00_set_field32(®s[TX_PWR_CFG_2_EXT_IDX], |
| 4805 | TX_PWR_CFG_2_EXT_MCS4_CH2, txpower); |
| 4806 | |
| 4807 | /* MCS 6 */ |
| 4808 | txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE3); |
| 4809 | txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level, |
| 4810 | txpower, delta); |
| 4811 | rt2x00_set_field32(®s[TX_PWR_CFG_2_IDX], |
| 4812 | TX_PWR_CFG_2_MCS6_CH0, txpower); |
| 4813 | rt2x00_set_field32(®s[TX_PWR_CFG_2_IDX], |
| 4814 | TX_PWR_CFG_2_MCS6_CH1, txpower); |
| 4815 | rt2x00_set_field32(®s[TX_PWR_CFG_2_EXT_IDX], |
| 4816 | TX_PWR_CFG_2_EXT_MCS6_CH2, txpower); |
| 4817 | |
| 4818 | /* read the next four txpower values */ |
| 4819 | eeprom = rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE, |
| 4820 | offset + 3); |
| 4821 | |
| 4822 | /* MCS 7 */ |
| 4823 | txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0); |
| 4824 | txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level, |
| 4825 | txpower, delta); |
| 4826 | rt2x00_set_field32(®s[TX_PWR_CFG_7_IDX], |
| 4827 | TX_PWR_CFG_7_MCS7_CH0, txpower); |
| 4828 | rt2x00_set_field32(®s[TX_PWR_CFG_7_IDX], |
| 4829 | TX_PWR_CFG_7_MCS7_CH1, txpower); |
| 4830 | rt2x00_set_field32(®s[TX_PWR_CFG_7_IDX], |
| 4831 | TX_PWR_CFG_7_MCS7_CH2, txpower); |
| 4832 | |
| 4833 | /* MCS 8,9 */ |
| 4834 | txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1); |
| 4835 | txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level, |
| 4836 | txpower, delta); |
| 4837 | rt2x00_set_field32(®s[TX_PWR_CFG_2_IDX], |
| 4838 | TX_PWR_CFG_2_MCS8_CH0, txpower); |
| 4839 | rt2x00_set_field32(®s[TX_PWR_CFG_2_IDX], |
| 4840 | TX_PWR_CFG_2_MCS8_CH1, txpower); |
| 4841 | rt2x00_set_field32(®s[TX_PWR_CFG_2_EXT_IDX], |
| 4842 | TX_PWR_CFG_2_EXT_MCS8_CH2, txpower); |
| 4843 | |
| 4844 | /* MCS 10,11 */ |
| 4845 | txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2); |
| 4846 | txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level, |
| 4847 | txpower, delta); |
| 4848 | rt2x00_set_field32(®s[TX_PWR_CFG_2_IDX], |
| 4849 | TX_PWR_CFG_2_MCS10_CH0, txpower); |
| 4850 | rt2x00_set_field32(®s[TX_PWR_CFG_2_IDX], |
| 4851 | TX_PWR_CFG_2_MCS10_CH1, txpower); |
| 4852 | rt2x00_set_field32(®s[TX_PWR_CFG_2_EXT_IDX], |
| 4853 | TX_PWR_CFG_2_EXT_MCS10_CH2, txpower); |
| 4854 | |
| 4855 | /* MCS 12,13 */ |
| 4856 | txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE3); |
| 4857 | txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level, |
| 4858 | txpower, delta); |
| 4859 | rt2x00_set_field32(®s[TX_PWR_CFG_3_IDX], |
| 4860 | TX_PWR_CFG_3_MCS12_CH0, txpower); |
| 4861 | rt2x00_set_field32(®s[TX_PWR_CFG_3_IDX], |
| 4862 | TX_PWR_CFG_3_MCS12_CH1, txpower); |
| 4863 | rt2x00_set_field32(®s[TX_PWR_CFG_3_EXT_IDX], |
| 4864 | TX_PWR_CFG_3_EXT_MCS12_CH2, txpower); |
| 4865 | |
| 4866 | /* read the next four txpower values */ |
| 4867 | eeprom = rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE, |
| 4868 | offset + 4); |
| 4869 | |
| 4870 | /* MCS 14 */ |
| 4871 | txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0); |
| 4872 | txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level, |
| 4873 | txpower, delta); |
| 4874 | rt2x00_set_field32(®s[TX_PWR_CFG_3_IDX], |
| 4875 | TX_PWR_CFG_3_MCS14_CH0, txpower); |
| 4876 | rt2x00_set_field32(®s[TX_PWR_CFG_3_IDX], |
| 4877 | TX_PWR_CFG_3_MCS14_CH1, txpower); |
| 4878 | rt2x00_set_field32(®s[TX_PWR_CFG_3_EXT_IDX], |
| 4879 | TX_PWR_CFG_3_EXT_MCS14_CH2, txpower); |
| 4880 | |
| 4881 | /* MCS 15 */ |
| 4882 | txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1); |
| 4883 | txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level, |
| 4884 | txpower, delta); |
| 4885 | rt2x00_set_field32(®s[TX_PWR_CFG_8_IDX], |
| 4886 | TX_PWR_CFG_8_MCS15_CH0, txpower); |
| 4887 | rt2x00_set_field32(®s[TX_PWR_CFG_8_IDX], |
| 4888 | TX_PWR_CFG_8_MCS15_CH1, txpower); |
| 4889 | rt2x00_set_field32(®s[TX_PWR_CFG_8_IDX], |
| 4890 | TX_PWR_CFG_8_MCS15_CH2, txpower); |
| 4891 | |
| 4892 | /* MCS 16,17 */ |
| 4893 | txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2); |
| 4894 | txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level, |
| 4895 | txpower, delta); |
| 4896 | rt2x00_set_field32(®s[TX_PWR_CFG_5_IDX], |
| 4897 | TX_PWR_CFG_5_MCS16_CH0, txpower); |
| 4898 | rt2x00_set_field32(®s[TX_PWR_CFG_5_IDX], |
| 4899 | TX_PWR_CFG_5_MCS16_CH1, txpower); |
| 4900 | rt2x00_set_field32(®s[TX_PWR_CFG_5_IDX], |
| 4901 | TX_PWR_CFG_5_MCS16_CH2, txpower); |
| 4902 | |
| 4903 | /* MCS 18,19 */ |
| 4904 | txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE3); |
| 4905 | txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level, |
| 4906 | txpower, delta); |
| 4907 | rt2x00_set_field32(®s[TX_PWR_CFG_5_IDX], |
| 4908 | TX_PWR_CFG_5_MCS18_CH0, txpower); |
| 4909 | rt2x00_set_field32(®s[TX_PWR_CFG_5_IDX], |
| 4910 | TX_PWR_CFG_5_MCS18_CH1, txpower); |
| 4911 | rt2x00_set_field32(®s[TX_PWR_CFG_5_IDX], |
| 4912 | TX_PWR_CFG_5_MCS18_CH2, txpower); |
| 4913 | |
| 4914 | /* read the next four txpower values */ |
| 4915 | eeprom = rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE, |
| 4916 | offset + 5); |
| 4917 | |
| 4918 | /* MCS 20,21 */ |
| 4919 | txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0); |
| 4920 | txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level, |
| 4921 | txpower, delta); |
| 4922 | rt2x00_set_field32(®s[TX_PWR_CFG_6_IDX], |
| 4923 | TX_PWR_CFG_6_MCS20_CH0, txpower); |
| 4924 | rt2x00_set_field32(®s[TX_PWR_CFG_6_IDX], |
| 4925 | TX_PWR_CFG_6_MCS20_CH1, txpower); |
| 4926 | rt2x00_set_field32(®s[TX_PWR_CFG_6_IDX], |
| 4927 | TX_PWR_CFG_6_MCS20_CH2, txpower); |
| 4928 | |
| 4929 | /* MCS 22 */ |
| 4930 | txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1); |
| 4931 | txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level, |
| 4932 | txpower, delta); |
| 4933 | rt2x00_set_field32(®s[TX_PWR_CFG_6_IDX], |
| 4934 | TX_PWR_CFG_6_MCS22_CH0, txpower); |
| 4935 | rt2x00_set_field32(®s[TX_PWR_CFG_6_IDX], |
| 4936 | TX_PWR_CFG_6_MCS22_CH1, txpower); |
| 4937 | rt2x00_set_field32(®s[TX_PWR_CFG_6_IDX], |
| 4938 | TX_PWR_CFG_6_MCS22_CH2, txpower); |
| 4939 | |
| 4940 | /* MCS 23 */ |
| 4941 | txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2); |
| 4942 | txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level, |
| 4943 | txpower, delta); |
| 4944 | rt2x00_set_field32(®s[TX_PWR_CFG_8_IDX], |
| 4945 | TX_PWR_CFG_8_MCS23_CH0, txpower); |
| 4946 | rt2x00_set_field32(®s[TX_PWR_CFG_8_IDX], |
| 4947 | TX_PWR_CFG_8_MCS23_CH1, txpower); |
| 4948 | rt2x00_set_field32(®s[TX_PWR_CFG_8_IDX], |
| 4949 | TX_PWR_CFG_8_MCS23_CH2, txpower); |
| 4950 | |
| 4951 | /* read the next four txpower values */ |
| 4952 | eeprom = rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE, |
| 4953 | offset + 6); |
| 4954 | |
| 4955 | /* STBC, MCS 0,1 */ |
| 4956 | txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0); |
| 4957 | txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level, |
| 4958 | txpower, delta); |
| 4959 | rt2x00_set_field32(®s[TX_PWR_CFG_3_IDX], |
| 4960 | TX_PWR_CFG_3_STBC0_CH0, txpower); |
| 4961 | rt2x00_set_field32(®s[TX_PWR_CFG_3_IDX], |
| 4962 | TX_PWR_CFG_3_STBC0_CH1, txpower); |
| 4963 | rt2x00_set_field32(®s[TX_PWR_CFG_3_EXT_IDX], |
| 4964 | TX_PWR_CFG_3_EXT_STBC0_CH2, txpower); |
| 4965 | |
| 4966 | /* STBC, MCS 2,3 */ |
| 4967 | txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1); |
| 4968 | txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level, |
| 4969 | txpower, delta); |
| 4970 | rt2x00_set_field32(®s[TX_PWR_CFG_3_IDX], |
| 4971 | TX_PWR_CFG_3_STBC2_CH0, txpower); |
| 4972 | rt2x00_set_field32(®s[TX_PWR_CFG_3_IDX], |
| 4973 | TX_PWR_CFG_3_STBC2_CH1, txpower); |
| 4974 | rt2x00_set_field32(®s[TX_PWR_CFG_3_EXT_IDX], |
| 4975 | TX_PWR_CFG_3_EXT_STBC2_CH2, txpower); |
| 4976 | |
| 4977 | /* STBC, MCS 4,5 */ |
| 4978 | txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2); |
| 4979 | txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level, |
| 4980 | txpower, delta); |
| 4981 | rt2x00_set_field32(®s[TX_PWR_CFG_4_IDX], TX_PWR_CFG_RATE0, txpower); |
| 4982 | rt2x00_set_field32(®s[TX_PWR_CFG_4_IDX], TX_PWR_CFG_RATE1, txpower); |
| 4983 | rt2x00_set_field32(®s[TX_PWR_CFG_4_EXT_IDX], TX_PWR_CFG_RATE0, |
| 4984 | txpower); |
| 4985 | |
| 4986 | /* STBC, MCS 6 */ |
| 4987 | txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE3); |
| 4988 | txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level, |
| 4989 | txpower, delta); |
| 4990 | rt2x00_set_field32(®s[TX_PWR_CFG_4_IDX], TX_PWR_CFG_RATE2, txpower); |
| 4991 | rt2x00_set_field32(®s[TX_PWR_CFG_4_IDX], TX_PWR_CFG_RATE3, txpower); |
| 4992 | rt2x00_set_field32(®s[TX_PWR_CFG_4_EXT_IDX], TX_PWR_CFG_RATE2, |
| 4993 | txpower); |
| 4994 | |
| 4995 | /* read the next four txpower values */ |
| 4996 | eeprom = rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE, |
| 4997 | offset + 7); |
| 4998 | |
| 4999 | /* STBC, MCS 7 */ |
| 5000 | txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0); |
| 5001 | txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level, |
| 5002 | txpower, delta); |
| 5003 | rt2x00_set_field32(®s[TX_PWR_CFG_9_IDX], |
| 5004 | TX_PWR_CFG_9_STBC7_CH0, txpower); |
| 5005 | rt2x00_set_field32(®s[TX_PWR_CFG_9_IDX], |
| 5006 | TX_PWR_CFG_9_STBC7_CH1, txpower); |
| 5007 | rt2x00_set_field32(®s[TX_PWR_CFG_9_IDX], |
| 5008 | TX_PWR_CFG_9_STBC7_CH2, txpower); |
| 5009 | |
| 5010 | rt2800_register_write(rt2x00dev, TX_PWR_CFG_0, regs[TX_PWR_CFG_0_IDX]); |
| 5011 | rt2800_register_write(rt2x00dev, TX_PWR_CFG_1, regs[TX_PWR_CFG_1_IDX]); |
| 5012 | rt2800_register_write(rt2x00dev, TX_PWR_CFG_2, regs[TX_PWR_CFG_2_IDX]); |
| 5013 | rt2800_register_write(rt2x00dev, TX_PWR_CFG_3, regs[TX_PWR_CFG_3_IDX]); |
| 5014 | rt2800_register_write(rt2x00dev, TX_PWR_CFG_4, regs[TX_PWR_CFG_4_IDX]); |
| 5015 | rt2800_register_write(rt2x00dev, TX_PWR_CFG_5, regs[TX_PWR_CFG_5_IDX]); |
| 5016 | rt2800_register_write(rt2x00dev, TX_PWR_CFG_6, regs[TX_PWR_CFG_6_IDX]); |
| 5017 | rt2800_register_write(rt2x00dev, TX_PWR_CFG_7, regs[TX_PWR_CFG_7_IDX]); |
| 5018 | rt2800_register_write(rt2x00dev, TX_PWR_CFG_8, regs[TX_PWR_CFG_8_IDX]); |
| 5019 | rt2800_register_write(rt2x00dev, TX_PWR_CFG_9, regs[TX_PWR_CFG_9_IDX]); |
| 5020 | |
| 5021 | rt2800_register_write(rt2x00dev, TX_PWR_CFG_0_EXT, |
| 5022 | regs[TX_PWR_CFG_0_EXT_IDX]); |
| 5023 | rt2800_register_write(rt2x00dev, TX_PWR_CFG_1_EXT, |
| 5024 | regs[TX_PWR_CFG_1_EXT_IDX]); |
| 5025 | rt2800_register_write(rt2x00dev, TX_PWR_CFG_2_EXT, |
| 5026 | regs[TX_PWR_CFG_2_EXT_IDX]); |
| 5027 | rt2800_register_write(rt2x00dev, TX_PWR_CFG_3_EXT, |
| 5028 | regs[TX_PWR_CFG_3_EXT_IDX]); |
| 5029 | rt2800_register_write(rt2x00dev, TX_PWR_CFG_4_EXT, |
| 5030 | regs[TX_PWR_CFG_4_EXT_IDX]); |
| 5031 | |
| 5032 | for (i = 0; i < TX_PWR_CFG_IDX_COUNT; i++) |
| 5033 | rt2x00_dbg(rt2x00dev, |
| 5034 | "band:%cGHz, BW:%c0MHz, TX_PWR_CFG_%d%s = %08lx\n", |
| 5035 | (band == NL80211_BAND_5GHZ) ? '5' : '2', |
| 5036 | (test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags)) ? |
| 5037 | '4' : '2', |
| 5038 | (i > TX_PWR_CFG_9_IDX) ? |
| 5039 | (i - TX_PWR_CFG_9_IDX - 1) : i, |
| 5040 | (i > TX_PWR_CFG_9_IDX) ? "_EXT" : "", |
| 5041 | (unsigned long) regs[i]); |
| 5042 | } |
| 5043 | |
| 5044 | static void rt2800_config_txpower_rt6352(struct rt2x00_dev *rt2x00dev, |
| 5045 | struct ieee80211_channel *chan, |
| 5046 | int power_level) |
| 5047 | { |
| 5048 | u32 reg, pwreg; |
| 5049 | u16 eeprom; |
| 5050 | u32 data, gdata; |
| 5051 | u8 t, i; |
| 5052 | enum nl80211_band band = chan->band; |
| 5053 | int delta; |
| 5054 | |
| 5055 | /* Warn user if bw_comp is set in EEPROM */ |
| 5056 | delta = rt2800_get_txpower_bw_comp(rt2x00dev, band); |
| 5057 | |
| 5058 | if (delta) |
| 5059 | rt2x00_warn(rt2x00dev, "ignoring EEPROM HT40 power delta: %d\n", |
| 5060 | delta); |
| 5061 | |
| 5062 | /* populate TX_PWR_CFG_0 up to TX_PWR_CFG_4 from EEPROM for HT20, limit |
| 5063 | * value to 0x3f and replace 0x20 by 0x21 as this is what the vendor |
| 5064 | * driver does as well, though it looks kinda wrong. |
| 5065 | * Maybe some misunderstanding of what a signed 8-bit value is? Maybe |
| 5066 | * the hardware has a problem handling 0x20, and as the code initially |
| 5067 | * used a fixed offset between HT20 and HT40 rates they had to work- |
| 5068 | * around that issue and most likely just forgot about it later on. |
| 5069 | * Maybe we should use rt2800_get_txpower_bw_comp() here as well, |
| 5070 | * however, the corresponding EEPROM value is not respected by the |
| 5071 | * vendor driver, so maybe this is rather being taken care of the |
| 5072 | * TXALC and the driver doesn't need to handle it...? |
| 5073 | * Though this is all very awkward, just do as they did, as that's what |
| 5074 | * board vendors expected when they populated the EEPROM... |
| 5075 | */ |
| 5076 | for (i = 0; i < 5; i++) { |
| 5077 | eeprom = rt2800_eeprom_read_from_array(rt2x00dev, |
| 5078 | EEPROM_TXPOWER_BYRATE, |
| 5079 | i * 2); |
| 5080 | |
| 5081 | data = eeprom; |
| 5082 | |
| 5083 | t = eeprom & 0x3f; |
| 5084 | if (t == 32) |
| 5085 | t++; |
| 5086 | |
| 5087 | gdata = t; |
| 5088 | |
| 5089 | t = (eeprom & 0x3f00) >> 8; |
| 5090 | if (t == 32) |
| 5091 | t++; |
| 5092 | |
| 5093 | gdata |= (t << 8); |
| 5094 | |
| 5095 | eeprom = rt2800_eeprom_read_from_array(rt2x00dev, |
| 5096 | EEPROM_TXPOWER_BYRATE, |
| 5097 | (i * 2) + 1); |
| 5098 | |
| 5099 | t = eeprom & 0x3f; |
| 5100 | if (t == 32) |
| 5101 | t++; |
| 5102 | |
| 5103 | gdata |= (t << 16); |
| 5104 | |
| 5105 | t = (eeprom & 0x3f00) >> 8; |
| 5106 | if (t == 32) |
| 5107 | t++; |
| 5108 | |
| 5109 | gdata |= (t << 24); |
| 5110 | data |= (eeprom << 16); |
| 5111 | |
| 5112 | if (!test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags)) { |
| 5113 | /* HT20 */ |
| 5114 | if (data != 0xffffffff) |
| 5115 | rt2800_register_write(rt2x00dev, |
| 5116 | TX_PWR_CFG_0 + (i * 4), |
| 5117 | data); |
| 5118 | } else { |
| 5119 | /* HT40 */ |
| 5120 | if (gdata != 0xffffffff) |
| 5121 | rt2800_register_write(rt2x00dev, |
| 5122 | TX_PWR_CFG_0 + (i * 4), |
| 5123 | gdata); |
| 5124 | } |
| 5125 | } |
| 5126 | |
| 5127 | /* Aparently Ralink ran out of space in the BYRATE calibration section |
| 5128 | * of the EERPOM which is copied to the corresponding TX_PWR_CFG_x |
| 5129 | * registers. As recent 2T chips use 8-bit instead of 4-bit values for |
| 5130 | * power-offsets more space would be needed. Ralink decided to keep the |
| 5131 | * EEPROM layout untouched and rather have some shared values covering |
| 5132 | * multiple bitrates. |
| 5133 | * Populate the registers not covered by the EEPROM in the same way the |
| 5134 | * vendor driver does. |
| 5135 | */ |
| 5136 | |
| 5137 | /* For OFDM 54MBS use value from OFDM 48MBS */ |
| 5138 | pwreg = 0; |
| 5139 | reg = rt2800_register_read(rt2x00dev, TX_PWR_CFG_1); |
| 5140 | t = rt2x00_get_field32(reg, TX_PWR_CFG_1B_48MBS); |
| 5141 | rt2x00_set_field32(&pwreg, TX_PWR_CFG_7B_54MBS, t); |
| 5142 | |
| 5143 | /* For MCS 7 use value from MCS 6 */ |
| 5144 | reg = rt2800_register_read(rt2x00dev, TX_PWR_CFG_2); |
| 5145 | t = rt2x00_get_field32(reg, TX_PWR_CFG_2B_MCS6_MCS7); |
| 5146 | rt2x00_set_field32(&pwreg, TX_PWR_CFG_7B_MCS7, t); |
| 5147 | rt2800_register_write(rt2x00dev, TX_PWR_CFG_7, pwreg); |
| 5148 | |
| 5149 | /* For MCS 15 use value from MCS 14 */ |
| 5150 | pwreg = 0; |
| 5151 | reg = rt2800_register_read(rt2x00dev, TX_PWR_CFG_3); |
| 5152 | t = rt2x00_get_field32(reg, TX_PWR_CFG_3B_MCS14); |
| 5153 | rt2x00_set_field32(&pwreg, TX_PWR_CFG_8B_MCS15, t); |
| 5154 | rt2800_register_write(rt2x00dev, TX_PWR_CFG_8, pwreg); |
| 5155 | |
| 5156 | /* For STBC MCS 7 use value from STBC MCS 6 */ |
| 5157 | pwreg = 0; |
| 5158 | reg = rt2800_register_read(rt2x00dev, TX_PWR_CFG_4); |
| 5159 | t = rt2x00_get_field32(reg, TX_PWR_CFG_4B_STBC_MCS6); |
| 5160 | rt2x00_set_field32(&pwreg, TX_PWR_CFG_9B_STBC_MCS7, t); |
| 5161 | rt2800_register_write(rt2x00dev, TX_PWR_CFG_9, pwreg); |
| 5162 | |
| 5163 | rt2800_config_alc(rt2x00dev, chan, power_level); |
| 5164 | |
| 5165 | /* TODO: temperature compensation code! */ |
| 5166 | } |
| 5167 | |
| 5168 | /* |
| 5169 | * We configure transmit power using MAC TX_PWR_CFG_{0,...,N} registers and |
| 5170 | * BBP R1 register. TX_PWR_CFG_X allow to configure per rate TX power values, |
| 5171 | * 4 bits for each rate (tune from 0 to 15 dBm). BBP_R1 controls transmit power |
| 5172 | * for all rates, but allow to set only 4 discrete values: -12, -6, 0 and 6 dBm. |
| 5173 | * Reference per rate transmit power values are located in the EEPROM at |
| 5174 | * EEPROM_TXPOWER_BYRATE offset. We adjust them and BBP R1 settings according to |
| 5175 | * current conditions (i.e. band, bandwidth, temperature, user settings). |
| 5176 | */ |
| 5177 | static void rt2800_config_txpower_rt28xx(struct rt2x00_dev *rt2x00dev, |
| 5178 | struct ieee80211_channel *chan, |
| 5179 | int power_level) |
| 5180 | { |
| 5181 | u8 txpower, r1; |
| 5182 | u16 eeprom; |
| 5183 | u32 reg, offset; |
| 5184 | int i, is_rate_b, delta, power_ctrl; |
| 5185 | enum nl80211_band band = chan->band; |
| 5186 | |
| 5187 | /* |
| 5188 | * Calculate HT40 compensation. For 40MHz we need to add or subtract |
| 5189 | * value read from EEPROM (different for 2GHz and for 5GHz). |
| 5190 | */ |
| 5191 | delta = rt2800_get_txpower_bw_comp(rt2x00dev, band); |
| 5192 | |
| 5193 | /* |
| 5194 | * Calculate temperature compensation. Depends on measurement of current |
| 5195 | * TSSI (Transmitter Signal Strength Indication) we know TX power (due |
| 5196 | * to temperature or maybe other factors) is smaller or bigger than |
| 5197 | * expected. We adjust it, based on TSSI reference and boundaries values |
| 5198 | * provided in EEPROM. |
| 5199 | */ |
| 5200 | switch (rt2x00dev->chip.rt) { |
| 5201 | case RT2860: |
| 5202 | case RT2872: |
| 5203 | case RT2883: |
| 5204 | case RT3070: |
| 5205 | case RT3071: |
| 5206 | case RT3090: |
| 5207 | case RT3572: |
| 5208 | delta += rt2800_get_gain_calibration_delta(rt2x00dev); |
| 5209 | break; |
| 5210 | default: |
| 5211 | /* TODO: temperature compensation code for other chips. */ |
| 5212 | break; |
| 5213 | } |
| 5214 | |
| 5215 | /* |
| 5216 | * Decrease power according to user settings, on devices with unknown |
| 5217 | * maximum tx power. For other devices we take user power_level into |
| 5218 | * consideration on rt2800_compensate_txpower(). |
| 5219 | */ |
| 5220 | delta += rt2800_get_txpower_reg_delta(rt2x00dev, power_level, |
| 5221 | chan->max_power); |
| 5222 | |
| 5223 | /* |
| 5224 | * BBP_R1 controls TX power for all rates, it allow to set the following |
| 5225 | * gains -12, -6, 0, +6 dBm by setting values 2, 1, 0, 3 respectively. |
| 5226 | * |
| 5227 | * TODO: we do not use +6 dBm option to do not increase power beyond |
| 5228 | * regulatory limit, however this could be utilized for devices with |
| 5229 | * CAPABILITY_POWER_LIMIT. |
| 5230 | */ |
| 5231 | if (delta <= -12) { |
| 5232 | power_ctrl = 2; |
| 5233 | delta += 12; |
| 5234 | } else if (delta <= -6) { |
| 5235 | power_ctrl = 1; |
| 5236 | delta += 6; |
| 5237 | } else { |
| 5238 | power_ctrl = 0; |
| 5239 | } |
| 5240 | r1 = rt2800_bbp_read(rt2x00dev, 1); |
| 5241 | rt2x00_set_field8(&r1, BBP1_TX_POWER_CTRL, power_ctrl); |
| 5242 | rt2800_bbp_write(rt2x00dev, 1, r1); |
| 5243 | |
| 5244 | offset = TX_PWR_CFG_0; |
| 5245 | |
| 5246 | for (i = 0; i < EEPROM_TXPOWER_BYRATE_SIZE; i += 2) { |
| 5247 | /* just to be safe */ |
| 5248 | if (offset > TX_PWR_CFG_4) |
| 5249 | break; |
| 5250 | |
| 5251 | reg = rt2800_register_read(rt2x00dev, offset); |
| 5252 | |
| 5253 | /* read the next four txpower values */ |
| 5254 | eeprom = rt2800_eeprom_read_from_array(rt2x00dev, |
| 5255 | EEPROM_TXPOWER_BYRATE, |
| 5256 | i); |
| 5257 | |
| 5258 | is_rate_b = i ? 0 : 1; |
| 5259 | /* |
| 5260 | * TX_PWR_CFG_0: 1MBS, TX_PWR_CFG_1: 24MBS, |
| 5261 | * TX_PWR_CFG_2: MCS4, TX_PWR_CFG_3: MCS12, |
| 5262 | * TX_PWR_CFG_4: unknown |
| 5263 | */ |
| 5264 | txpower = rt2x00_get_field16(eeprom, |
| 5265 | EEPROM_TXPOWER_BYRATE_RATE0); |
| 5266 | txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band, |
| 5267 | power_level, txpower, delta); |
| 5268 | rt2x00_set_field32(®, TX_PWR_CFG_RATE0, txpower); |
| 5269 | |
| 5270 | /* |
| 5271 | * TX_PWR_CFG_0: 2MBS, TX_PWR_CFG_1: 36MBS, |
| 5272 | * TX_PWR_CFG_2: MCS5, TX_PWR_CFG_3: MCS13, |
| 5273 | * TX_PWR_CFG_4: unknown |
| 5274 | */ |
| 5275 | txpower = rt2x00_get_field16(eeprom, |
| 5276 | EEPROM_TXPOWER_BYRATE_RATE1); |
| 5277 | txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band, |
| 5278 | power_level, txpower, delta); |
| 5279 | rt2x00_set_field32(®, TX_PWR_CFG_RATE1, txpower); |
| 5280 | |
| 5281 | /* |
| 5282 | * TX_PWR_CFG_0: 5.5MBS, TX_PWR_CFG_1: 48MBS, |
| 5283 | * TX_PWR_CFG_2: MCS6, TX_PWR_CFG_3: MCS14, |
| 5284 | * TX_PWR_CFG_4: unknown |
| 5285 | */ |
| 5286 | txpower = rt2x00_get_field16(eeprom, |
| 5287 | EEPROM_TXPOWER_BYRATE_RATE2); |
| 5288 | txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band, |
| 5289 | power_level, txpower, delta); |
| 5290 | rt2x00_set_field32(®, TX_PWR_CFG_RATE2, txpower); |
| 5291 | |
| 5292 | /* |
| 5293 | * TX_PWR_CFG_0: 11MBS, TX_PWR_CFG_1: 54MBS, |
| 5294 | * TX_PWR_CFG_2: MCS7, TX_PWR_CFG_3: MCS15, |
| 5295 | * TX_PWR_CFG_4: unknown |
| 5296 | */ |
| 5297 | txpower = rt2x00_get_field16(eeprom, |
| 5298 | EEPROM_TXPOWER_BYRATE_RATE3); |
| 5299 | txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band, |
| 5300 | power_level, txpower, delta); |
| 5301 | rt2x00_set_field32(®, TX_PWR_CFG_RATE3, txpower); |
| 5302 | |
| 5303 | /* read the next four txpower values */ |
| 5304 | eeprom = rt2800_eeprom_read_from_array(rt2x00dev, |
| 5305 | EEPROM_TXPOWER_BYRATE, |
| 5306 | i + 1); |
| 5307 | |
| 5308 | is_rate_b = 0; |
| 5309 | /* |
| 5310 | * TX_PWR_CFG_0: 6MBS, TX_PWR_CFG_1: MCS0, |
| 5311 | * TX_PWR_CFG_2: MCS8, TX_PWR_CFG_3: unknown, |
| 5312 | * TX_PWR_CFG_4: unknown |
| 5313 | */ |
| 5314 | txpower = rt2x00_get_field16(eeprom, |
| 5315 | EEPROM_TXPOWER_BYRATE_RATE0); |
| 5316 | txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band, |
| 5317 | power_level, txpower, delta); |
| 5318 | rt2x00_set_field32(®, TX_PWR_CFG_RATE4, txpower); |
| 5319 | |
| 5320 | /* |
| 5321 | * TX_PWR_CFG_0: 9MBS, TX_PWR_CFG_1: MCS1, |
| 5322 | * TX_PWR_CFG_2: MCS9, TX_PWR_CFG_3: unknown, |
| 5323 | * TX_PWR_CFG_4: unknown |
| 5324 | */ |
| 5325 | txpower = rt2x00_get_field16(eeprom, |
| 5326 | EEPROM_TXPOWER_BYRATE_RATE1); |
| 5327 | txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band, |
| 5328 | power_level, txpower, delta); |
| 5329 | rt2x00_set_field32(®, TX_PWR_CFG_RATE5, txpower); |
| 5330 | |
| 5331 | /* |
| 5332 | * TX_PWR_CFG_0: 12MBS, TX_PWR_CFG_1: MCS2, |
| 5333 | * TX_PWR_CFG_2: MCS10, TX_PWR_CFG_3: unknown, |
| 5334 | * TX_PWR_CFG_4: unknown |
| 5335 | */ |
| 5336 | txpower = rt2x00_get_field16(eeprom, |
| 5337 | EEPROM_TXPOWER_BYRATE_RATE2); |
| 5338 | txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band, |
| 5339 | power_level, txpower, delta); |
| 5340 | rt2x00_set_field32(®, TX_PWR_CFG_RATE6, txpower); |
| 5341 | |
| 5342 | /* |
| 5343 | * TX_PWR_CFG_0: 18MBS, TX_PWR_CFG_1: MCS3, |
| 5344 | * TX_PWR_CFG_2: MCS11, TX_PWR_CFG_3: unknown, |
| 5345 | * TX_PWR_CFG_4: unknown |
| 5346 | */ |
| 5347 | txpower = rt2x00_get_field16(eeprom, |
| 5348 | EEPROM_TXPOWER_BYRATE_RATE3); |
| 5349 | txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band, |
| 5350 | power_level, txpower, delta); |
| 5351 | rt2x00_set_field32(®, TX_PWR_CFG_RATE7, txpower); |
| 5352 | |
| 5353 | rt2800_register_write(rt2x00dev, offset, reg); |
| 5354 | |
| 5355 | /* next TX_PWR_CFG register */ |
| 5356 | offset += 4; |
| 5357 | } |
| 5358 | } |
| 5359 | |
| 5360 | static void rt2800_config_txpower(struct rt2x00_dev *rt2x00dev, |
| 5361 | struct ieee80211_channel *chan, |
| 5362 | int power_level) |
| 5363 | { |
| 5364 | if (rt2x00_rt(rt2x00dev, RT3593) || |
| 5365 | rt2x00_rt(rt2x00dev, RT3883)) |
| 5366 | rt2800_config_txpower_rt3593(rt2x00dev, chan, power_level); |
| 5367 | else if (rt2x00_rt(rt2x00dev, RT6352)) |
| 5368 | rt2800_config_txpower_rt6352(rt2x00dev, chan, power_level); |
| 5369 | else |
| 5370 | rt2800_config_txpower_rt28xx(rt2x00dev, chan, power_level); |
| 5371 | } |
| 5372 | |
| 5373 | void rt2800_gain_calibration(struct rt2x00_dev *rt2x00dev) |
| 5374 | { |
| 5375 | rt2800_config_txpower(rt2x00dev, rt2x00dev->hw->conf.chandef.chan, |
| 5376 | rt2x00dev->tx_power); |
| 5377 | } |
| 5378 | EXPORT_SYMBOL_GPL(rt2800_gain_calibration); |
| 5379 | |
| 5380 | void rt2800_vco_calibration(struct rt2x00_dev *rt2x00dev) |
| 5381 | { |
| 5382 | u32 tx_pin; |
| 5383 | u8 rfcsr; |
| 5384 | unsigned long min_sleep = 0; |
| 5385 | |
| 5386 | /* |
| 5387 | * A voltage-controlled oscillator(VCO) is an electronic oscillator |
| 5388 | * designed to be controlled in oscillation frequency by a voltage |
| 5389 | * input. Maybe the temperature will affect the frequency of |
| 5390 | * oscillation to be shifted. The VCO calibration will be called |
| 5391 | * periodically to adjust the frequency to be precision. |
| 5392 | */ |
| 5393 | |
| 5394 | tx_pin = rt2800_register_read(rt2x00dev, TX_PIN_CFG); |
| 5395 | tx_pin &= TX_PIN_CFG_PA_PE_DISABLE; |
| 5396 | rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin); |
| 5397 | |
| 5398 | switch (rt2x00dev->chip.rf) { |
| 5399 | case RF2020: |
| 5400 | case RF3020: |
| 5401 | case RF3021: |
| 5402 | case RF3022: |
| 5403 | case RF3320: |
| 5404 | case RF3052: |
| 5405 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 7); |
| 5406 | rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1); |
| 5407 | rt2800_rfcsr_write(rt2x00dev, 7, rfcsr); |
| 5408 | break; |
| 5409 | case RF3053: |
| 5410 | case RF3070: |
| 5411 | case RF3290: |
| 5412 | case RF3853: |
| 5413 | case RF5350: |
| 5414 | case RF5360: |
| 5415 | case RF5362: |
| 5416 | case RF5370: |
| 5417 | case RF5372: |
| 5418 | case RF5390: |
| 5419 | case RF5392: |
| 5420 | case RF5592: |
| 5421 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 3); |
| 5422 | rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1); |
| 5423 | rt2800_rfcsr_write(rt2x00dev, 3, rfcsr); |
| 5424 | min_sleep = 1000; |
| 5425 | break; |
| 5426 | case RF7620: |
| 5427 | rt2800_rfcsr_write(rt2x00dev, 5, 0x40); |
| 5428 | rt2800_rfcsr_write(rt2x00dev, 4, 0x0C); |
| 5429 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 4); |
| 5430 | rt2x00_set_field8(&rfcsr, RFCSR4_VCOCAL_EN, 1); |
| 5431 | rt2800_rfcsr_write(rt2x00dev, 4, rfcsr); |
| 5432 | min_sleep = 2000; |
| 5433 | break; |
| 5434 | default: |
| 5435 | WARN_ONCE(1, "Not supported RF chipset %x for VCO recalibration", |
| 5436 | rt2x00dev->chip.rf); |
| 5437 | return; |
| 5438 | } |
| 5439 | |
| 5440 | if (min_sleep > 0) |
| 5441 | usleep_range(min_sleep, min_sleep * 2); |
| 5442 | |
| 5443 | tx_pin = rt2800_register_read(rt2x00dev, TX_PIN_CFG); |
| 5444 | if (rt2x00dev->rf_channel <= 14) { |
| 5445 | switch (rt2x00dev->default_ant.tx_chain_num) { |
| 5446 | case 3: |
| 5447 | rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G2_EN, 1); |
| 5448 | /* fall through */ |
| 5449 | case 2: |
| 5450 | rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN, 1); |
| 5451 | /* fall through */ |
| 5452 | case 1: |
| 5453 | default: |
| 5454 | rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, 1); |
| 5455 | break; |
| 5456 | } |
| 5457 | } else { |
| 5458 | switch (rt2x00dev->default_ant.tx_chain_num) { |
| 5459 | case 3: |
| 5460 | rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A2_EN, 1); |
| 5461 | /* fall through */ |
| 5462 | case 2: |
| 5463 | rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN, 1); |
| 5464 | /* fall through */ |
| 5465 | case 1: |
| 5466 | default: |
| 5467 | rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN, 1); |
| 5468 | break; |
| 5469 | } |
| 5470 | } |
| 5471 | rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin); |
| 5472 | |
| 5473 | if (rt2x00_rt(rt2x00dev, RT6352)) { |
| 5474 | if (rt2x00dev->default_ant.rx_chain_num == 1) { |
| 5475 | rt2800_bbp_write(rt2x00dev, 91, 0x07); |
| 5476 | rt2800_bbp_write(rt2x00dev, 95, 0x1A); |
| 5477 | rt2800_bbp_write(rt2x00dev, 195, 128); |
| 5478 | rt2800_bbp_write(rt2x00dev, 196, 0xA0); |
| 5479 | rt2800_bbp_write(rt2x00dev, 195, 170); |
| 5480 | rt2800_bbp_write(rt2x00dev, 196, 0x12); |
| 5481 | rt2800_bbp_write(rt2x00dev, 195, 171); |
| 5482 | rt2800_bbp_write(rt2x00dev, 196, 0x10); |
| 5483 | } else { |
| 5484 | rt2800_bbp_write(rt2x00dev, 91, 0x06); |
| 5485 | rt2800_bbp_write(rt2x00dev, 95, 0x9A); |
| 5486 | rt2800_bbp_write(rt2x00dev, 195, 128); |
| 5487 | rt2800_bbp_write(rt2x00dev, 196, 0xE0); |
| 5488 | rt2800_bbp_write(rt2x00dev, 195, 170); |
| 5489 | rt2800_bbp_write(rt2x00dev, 196, 0x30); |
| 5490 | rt2800_bbp_write(rt2x00dev, 195, 171); |
| 5491 | rt2800_bbp_write(rt2x00dev, 196, 0x30); |
| 5492 | } |
| 5493 | |
| 5494 | if (rt2x00_has_cap_external_lna_bg(rt2x00dev)) { |
| 5495 | rt2800_bbp_write(rt2x00dev, 75, 0x68); |
| 5496 | rt2800_bbp_write(rt2x00dev, 76, 0x4C); |
| 5497 | rt2800_bbp_write(rt2x00dev, 79, 0x1C); |
| 5498 | rt2800_bbp_write(rt2x00dev, 80, 0x0C); |
| 5499 | rt2800_bbp_write(rt2x00dev, 82, 0xB6); |
| 5500 | } |
| 5501 | |
| 5502 | /* On 11A, We should delay and wait RF/BBP to be stable |
| 5503 | * and the appropriate time should be 1000 micro seconds |
| 5504 | * 2005/06/05 - On 11G, we also need this delay time. |
| 5505 | * Otherwise it's difficult to pass the WHQL. |
| 5506 | */ |
| 5507 | usleep_range(1000, 1500); |
| 5508 | } |
| 5509 | } |
| 5510 | EXPORT_SYMBOL_GPL(rt2800_vco_calibration); |
| 5511 | |
| 5512 | static void rt2800_config_retry_limit(struct rt2x00_dev *rt2x00dev, |
| 5513 | struct rt2x00lib_conf *libconf) |
| 5514 | { |
| 5515 | u32 reg; |
| 5516 | |
| 5517 | reg = rt2800_register_read(rt2x00dev, TX_RTY_CFG); |
| 5518 | rt2x00_set_field32(®, TX_RTY_CFG_SHORT_RTY_LIMIT, |
| 5519 | libconf->conf->short_frame_max_tx_count); |
| 5520 | rt2x00_set_field32(®, TX_RTY_CFG_LONG_RTY_LIMIT, |
| 5521 | libconf->conf->long_frame_max_tx_count); |
| 5522 | rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg); |
| 5523 | } |
| 5524 | |
| 5525 | static void rt2800_config_ps(struct rt2x00_dev *rt2x00dev, |
| 5526 | struct rt2x00lib_conf *libconf) |
| 5527 | { |
| 5528 | enum dev_state state = |
| 5529 | (libconf->conf->flags & IEEE80211_CONF_PS) ? |
| 5530 | STATE_SLEEP : STATE_AWAKE; |
| 5531 | u32 reg; |
| 5532 | |
| 5533 | if (state == STATE_SLEEP) { |
| 5534 | rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0); |
| 5535 | |
| 5536 | reg = rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG); |
| 5537 | rt2x00_set_field32(®, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 5); |
| 5538 | rt2x00_set_field32(®, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE, |
| 5539 | libconf->conf->listen_interval - 1); |
| 5540 | rt2x00_set_field32(®, AUTOWAKEUP_CFG_AUTOWAKE, 1); |
| 5541 | rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg); |
| 5542 | |
| 5543 | rt2x00dev->ops->lib->set_device_state(rt2x00dev, state); |
| 5544 | } else { |
| 5545 | reg = rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG); |
| 5546 | rt2x00_set_field32(®, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 0); |
| 5547 | rt2x00_set_field32(®, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE, 0); |
| 5548 | rt2x00_set_field32(®, AUTOWAKEUP_CFG_AUTOWAKE, 0); |
| 5549 | rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg); |
| 5550 | |
| 5551 | rt2x00dev->ops->lib->set_device_state(rt2x00dev, state); |
| 5552 | } |
| 5553 | } |
| 5554 | |
| 5555 | void rt2800_config(struct rt2x00_dev *rt2x00dev, |
| 5556 | struct rt2x00lib_conf *libconf, |
| 5557 | const unsigned int flags) |
| 5558 | { |
| 5559 | /* Always recalculate LNA gain before changing configuration */ |
| 5560 | rt2800_config_lna_gain(rt2x00dev, libconf); |
| 5561 | |
| 5562 | if (flags & IEEE80211_CONF_CHANGE_CHANNEL) { |
| 5563 | rt2800_config_channel(rt2x00dev, libconf->conf, |
| 5564 | &libconf->rf, &libconf->channel); |
| 5565 | rt2800_config_txpower(rt2x00dev, libconf->conf->chandef.chan, |
| 5566 | libconf->conf->power_level); |
| 5567 | } |
| 5568 | if (flags & IEEE80211_CONF_CHANGE_POWER) |
| 5569 | rt2800_config_txpower(rt2x00dev, libconf->conf->chandef.chan, |
| 5570 | libconf->conf->power_level); |
| 5571 | if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS) |
| 5572 | rt2800_config_retry_limit(rt2x00dev, libconf); |
| 5573 | if (flags & IEEE80211_CONF_CHANGE_PS) |
| 5574 | rt2800_config_ps(rt2x00dev, libconf); |
| 5575 | } |
| 5576 | EXPORT_SYMBOL_GPL(rt2800_config); |
| 5577 | |
| 5578 | /* |
| 5579 | * Link tuning |
| 5580 | */ |
| 5581 | void rt2800_link_stats(struct rt2x00_dev *rt2x00dev, struct link_qual *qual) |
| 5582 | { |
| 5583 | u32 reg; |
| 5584 | |
| 5585 | /* |
| 5586 | * Update FCS error count from register. |
| 5587 | */ |
| 5588 | reg = rt2800_register_read(rt2x00dev, RX_STA_CNT0); |
| 5589 | qual->rx_failed = rt2x00_get_field32(reg, RX_STA_CNT0_CRC_ERR); |
| 5590 | } |
| 5591 | EXPORT_SYMBOL_GPL(rt2800_link_stats); |
| 5592 | |
| 5593 | static u8 rt2800_get_default_vgc(struct rt2x00_dev *rt2x00dev) |
| 5594 | { |
| 5595 | u8 vgc; |
| 5596 | |
| 5597 | if (rt2x00dev->curr_band == NL80211_BAND_2GHZ) { |
| 5598 | if (rt2x00_rt(rt2x00dev, RT3070) || |
| 5599 | rt2x00_rt(rt2x00dev, RT3071) || |
| 5600 | rt2x00_rt(rt2x00dev, RT3090) || |
| 5601 | rt2x00_rt(rt2x00dev, RT3290) || |
| 5602 | rt2x00_rt(rt2x00dev, RT3390) || |
| 5603 | rt2x00_rt(rt2x00dev, RT3572) || |
| 5604 | rt2x00_rt(rt2x00dev, RT3593) || |
| 5605 | rt2x00_rt(rt2x00dev, RT5390) || |
| 5606 | rt2x00_rt(rt2x00dev, RT5392) || |
| 5607 | rt2x00_rt(rt2x00dev, RT5592) || |
| 5608 | rt2x00_rt(rt2x00dev, RT6352)) |
| 5609 | vgc = 0x1c + (2 * rt2x00dev->lna_gain); |
| 5610 | else |
| 5611 | vgc = 0x2e + rt2x00dev->lna_gain; |
| 5612 | } else { /* 5GHZ band */ |
| 5613 | if (rt2x00_rt(rt2x00dev, RT3593) || |
| 5614 | rt2x00_rt(rt2x00dev, RT3883)) |
| 5615 | vgc = 0x20 + (rt2x00dev->lna_gain * 5) / 3; |
| 5616 | else if (rt2x00_rt(rt2x00dev, RT5592)) |
| 5617 | vgc = 0x24 + (2 * rt2x00dev->lna_gain); |
| 5618 | else { |
| 5619 | if (!test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags)) |
| 5620 | vgc = 0x32 + (rt2x00dev->lna_gain * 5) / 3; |
| 5621 | else |
| 5622 | vgc = 0x3a + (rt2x00dev->lna_gain * 5) / 3; |
| 5623 | } |
| 5624 | } |
| 5625 | |
| 5626 | return vgc; |
| 5627 | } |
| 5628 | |
| 5629 | static inline void rt2800_set_vgc(struct rt2x00_dev *rt2x00dev, |
| 5630 | struct link_qual *qual, u8 vgc_level) |
| 5631 | { |
| 5632 | if (qual->vgc_level != vgc_level) { |
| 5633 | if (rt2x00_rt(rt2x00dev, RT3572) || |
| 5634 | rt2x00_rt(rt2x00dev, RT3593) || |
| 5635 | rt2x00_rt(rt2x00dev, RT3883) || |
| 5636 | rt2x00_rt(rt2x00dev, RT6352)) { |
| 5637 | rt2800_bbp_write_with_rx_chain(rt2x00dev, 66, |
| 5638 | vgc_level); |
| 5639 | } else if (rt2x00_rt(rt2x00dev, RT5592)) { |
| 5640 | rt2800_bbp_write(rt2x00dev, 83, qual->rssi > -65 ? 0x4a : 0x7a); |
| 5641 | rt2800_bbp_write_with_rx_chain(rt2x00dev, 66, vgc_level); |
| 5642 | } else { |
| 5643 | rt2800_bbp_write(rt2x00dev, 66, vgc_level); |
| 5644 | } |
| 5645 | |
| 5646 | qual->vgc_level = vgc_level; |
| 5647 | qual->vgc_level_reg = vgc_level; |
| 5648 | } |
| 5649 | } |
| 5650 | |
| 5651 | void rt2800_reset_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual) |
| 5652 | { |
| 5653 | rt2800_set_vgc(rt2x00dev, qual, rt2800_get_default_vgc(rt2x00dev)); |
| 5654 | } |
| 5655 | EXPORT_SYMBOL_GPL(rt2800_reset_tuner); |
| 5656 | |
| 5657 | void rt2800_link_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual, |
| 5658 | const u32 count) |
| 5659 | { |
| 5660 | u8 vgc; |
| 5661 | |
| 5662 | if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) |
| 5663 | return; |
| 5664 | |
| 5665 | /* When RSSI is better than a certain threshold, increase VGC |
| 5666 | * with a chip specific value in order to improve the balance |
| 5667 | * between sensibility and noise isolation. |
| 5668 | */ |
| 5669 | |
| 5670 | vgc = rt2800_get_default_vgc(rt2x00dev); |
| 5671 | |
| 5672 | switch (rt2x00dev->chip.rt) { |
| 5673 | case RT3572: |
| 5674 | case RT3593: |
| 5675 | if (qual->rssi > -65) { |
| 5676 | if (rt2x00dev->curr_band == NL80211_BAND_2GHZ) |
| 5677 | vgc += 0x20; |
| 5678 | else |
| 5679 | vgc += 0x10; |
| 5680 | } |
| 5681 | break; |
| 5682 | |
| 5683 | case RT3883: |
| 5684 | if (qual->rssi > -65) |
| 5685 | vgc += 0x10; |
| 5686 | break; |
| 5687 | |
| 5688 | case RT5592: |
| 5689 | if (qual->rssi > -65) |
| 5690 | vgc += 0x20; |
| 5691 | break; |
| 5692 | |
| 5693 | default: |
| 5694 | if (qual->rssi > -80) |
| 5695 | vgc += 0x10; |
| 5696 | break; |
| 5697 | } |
| 5698 | |
| 5699 | rt2800_set_vgc(rt2x00dev, qual, vgc); |
| 5700 | } |
| 5701 | EXPORT_SYMBOL_GPL(rt2800_link_tuner); |
| 5702 | |
| 5703 | /* |
| 5704 | * Initialization functions. |
| 5705 | */ |
| 5706 | static int rt2800_init_registers(struct rt2x00_dev *rt2x00dev) |
| 5707 | { |
| 5708 | struct rt2800_drv_data *drv_data = rt2x00dev->drv_data; |
| 5709 | u32 reg; |
| 5710 | u16 eeprom; |
| 5711 | unsigned int i; |
| 5712 | int ret; |
| 5713 | |
| 5714 | rt2800_disable_wpdma(rt2x00dev); |
| 5715 | |
| 5716 | ret = rt2800_drv_init_registers(rt2x00dev); |
| 5717 | if (ret) |
| 5718 | return ret; |
| 5719 | |
| 5720 | rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE, 0x0000013f); |
| 5721 | rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003); |
| 5722 | |
| 5723 | rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000); |
| 5724 | |
| 5725 | reg = rt2800_register_read(rt2x00dev, BCN_TIME_CFG); |
| 5726 | rt2x00_set_field32(®, BCN_TIME_CFG_BEACON_INTERVAL, 1600); |
| 5727 | rt2x00_set_field32(®, BCN_TIME_CFG_TSF_TICKING, 0); |
| 5728 | rt2x00_set_field32(®, BCN_TIME_CFG_TSF_SYNC, 0); |
| 5729 | rt2x00_set_field32(®, BCN_TIME_CFG_TBTT_ENABLE, 0); |
| 5730 | rt2x00_set_field32(®, BCN_TIME_CFG_BEACON_GEN, 0); |
| 5731 | rt2x00_set_field32(®, BCN_TIME_CFG_TX_TIME_COMPENSATE, 0); |
| 5732 | rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg); |
| 5733 | |
| 5734 | rt2800_config_filter(rt2x00dev, FIF_ALLMULTI); |
| 5735 | |
| 5736 | reg = rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG); |
| 5737 | rt2x00_set_field32(®, BKOFF_SLOT_CFG_SLOT_TIME, 9); |
| 5738 | rt2x00_set_field32(®, BKOFF_SLOT_CFG_CC_DELAY_TIME, 2); |
| 5739 | rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg); |
| 5740 | |
| 5741 | if (rt2x00_rt(rt2x00dev, RT3290)) { |
| 5742 | reg = rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL); |
| 5743 | if (rt2x00_get_field32(reg, WLAN_EN) == 1) { |
| 5744 | rt2x00_set_field32(®, PCIE_APP0_CLK_REQ, 1); |
| 5745 | rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg); |
| 5746 | } |
| 5747 | |
| 5748 | reg = rt2800_register_read(rt2x00dev, CMB_CTRL); |
| 5749 | if (!(rt2x00_get_field32(reg, LDO0_EN) == 1)) { |
| 5750 | rt2x00_set_field32(®, LDO0_EN, 1); |
| 5751 | rt2x00_set_field32(®, LDO_BGSEL, 3); |
| 5752 | rt2800_register_write(rt2x00dev, CMB_CTRL, reg); |
| 5753 | } |
| 5754 | |
| 5755 | reg = rt2800_register_read(rt2x00dev, OSC_CTRL); |
| 5756 | rt2x00_set_field32(®, OSC_ROSC_EN, 1); |
| 5757 | rt2x00_set_field32(®, OSC_CAL_REQ, 1); |
| 5758 | rt2x00_set_field32(®, OSC_REF_CYCLE, 0x27); |
| 5759 | rt2800_register_write(rt2x00dev, OSC_CTRL, reg); |
| 5760 | |
| 5761 | reg = rt2800_register_read(rt2x00dev, COEX_CFG0); |
| 5762 | rt2x00_set_field32(®, COEX_CFG_ANT, 0x5e); |
| 5763 | rt2800_register_write(rt2x00dev, COEX_CFG0, reg); |
| 5764 | |
| 5765 | reg = rt2800_register_read(rt2x00dev, COEX_CFG2); |
| 5766 | rt2x00_set_field32(®, BT_COEX_CFG1, 0x00); |
| 5767 | rt2x00_set_field32(®, BT_COEX_CFG0, 0x17); |
| 5768 | rt2x00_set_field32(®, WL_COEX_CFG1, 0x93); |
| 5769 | rt2x00_set_field32(®, WL_COEX_CFG0, 0x7f); |
| 5770 | rt2800_register_write(rt2x00dev, COEX_CFG2, reg); |
| 5771 | |
| 5772 | reg = rt2800_register_read(rt2x00dev, PLL_CTRL); |
| 5773 | rt2x00_set_field32(®, PLL_CONTROL, 1); |
| 5774 | rt2800_register_write(rt2x00dev, PLL_CTRL, reg); |
| 5775 | } |
| 5776 | |
| 5777 | if (rt2x00_rt(rt2x00dev, RT3071) || |
| 5778 | rt2x00_rt(rt2x00dev, RT3090) || |
| 5779 | rt2x00_rt(rt2x00dev, RT3290) || |
| 5780 | rt2x00_rt(rt2x00dev, RT3390)) { |
| 5781 | |
| 5782 | if (rt2x00_rt(rt2x00dev, RT3290)) |
| 5783 | rt2800_register_write(rt2x00dev, TX_SW_CFG0, |
| 5784 | 0x00000404); |
| 5785 | else |
| 5786 | rt2800_register_write(rt2x00dev, TX_SW_CFG0, |
| 5787 | 0x00000400); |
| 5788 | |
| 5789 | rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000); |
| 5790 | if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) || |
| 5791 | rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) || |
| 5792 | rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) { |
| 5793 | eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1); |
| 5794 | if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_DAC_TEST)) |
| 5795 | rt2800_register_write(rt2x00dev, TX_SW_CFG2, |
| 5796 | 0x0000002c); |
| 5797 | else |
| 5798 | rt2800_register_write(rt2x00dev, TX_SW_CFG2, |
| 5799 | 0x0000000f); |
| 5800 | } else { |
| 5801 | rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000); |
| 5802 | } |
| 5803 | } else if (rt2x00_rt(rt2x00dev, RT3070)) { |
| 5804 | rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400); |
| 5805 | |
| 5806 | if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) { |
| 5807 | rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000); |
| 5808 | rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x0000002c); |
| 5809 | } else { |
| 5810 | rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606); |
| 5811 | rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000); |
| 5812 | } |
| 5813 | } else if (rt2800_is_305x_soc(rt2x00dev)) { |
| 5814 | rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400); |
| 5815 | rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000); |
| 5816 | rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000030); |
| 5817 | } else if (rt2x00_rt(rt2x00dev, RT3352)) { |
| 5818 | rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000402); |
| 5819 | rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606); |
| 5820 | rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000); |
| 5821 | } else if (rt2x00_rt(rt2x00dev, RT3572)) { |
| 5822 | rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400); |
| 5823 | rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606); |
| 5824 | } else if (rt2x00_rt(rt2x00dev, RT3593)) { |
| 5825 | rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000402); |
| 5826 | rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000); |
| 5827 | if (rt2x00_rt_rev_lt(rt2x00dev, RT3593, REV_RT3593E)) { |
| 5828 | eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1); |
| 5829 | if (rt2x00_get_field16(eeprom, |
| 5830 | EEPROM_NIC_CONF1_DAC_TEST)) |
| 5831 | rt2800_register_write(rt2x00dev, TX_SW_CFG2, |
| 5832 | 0x0000001f); |
| 5833 | else |
| 5834 | rt2800_register_write(rt2x00dev, TX_SW_CFG2, |
| 5835 | 0x0000000f); |
| 5836 | } else { |
| 5837 | rt2800_register_write(rt2x00dev, TX_SW_CFG2, |
| 5838 | 0x00000000); |
| 5839 | } |
| 5840 | } else if (rt2x00_rt(rt2x00dev, RT3883)) { |
| 5841 | rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000402); |
| 5842 | rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000); |
| 5843 | rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00040000); |
| 5844 | rt2800_register_write(rt2x00dev, TX_TXBF_CFG_0, 0x8000fc21); |
| 5845 | rt2800_register_write(rt2x00dev, TX_TXBF_CFG_3, 0x00009c40); |
| 5846 | } else if (rt2x00_rt(rt2x00dev, RT5390) || |
| 5847 | rt2x00_rt(rt2x00dev, RT5392)) { |
| 5848 | rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000404); |
| 5849 | rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606); |
| 5850 | rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000); |
| 5851 | } else if (rt2x00_rt(rt2x00dev, RT5592)) { |
| 5852 | rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000404); |
| 5853 | rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000); |
| 5854 | rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000); |
| 5855 | } else if (rt2x00_rt(rt2x00dev, RT5350)) { |
| 5856 | rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000404); |
| 5857 | } else if (rt2x00_rt(rt2x00dev, RT6352)) { |
| 5858 | rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000401); |
| 5859 | rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x000C0001); |
| 5860 | rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000); |
| 5861 | rt2800_register_write(rt2x00dev, TX_ALC_VGA3, 0x00000000); |
| 5862 | rt2800_register_write(rt2x00dev, TX0_BB_GAIN_ATTEN, 0x0); |
| 5863 | rt2800_register_write(rt2x00dev, TX1_BB_GAIN_ATTEN, 0x0); |
| 5864 | rt2800_register_write(rt2x00dev, TX0_RF_GAIN_ATTEN, 0x6C6C666C); |
| 5865 | rt2800_register_write(rt2x00dev, TX1_RF_GAIN_ATTEN, 0x6C6C666C); |
| 5866 | rt2800_register_write(rt2x00dev, TX0_RF_GAIN_CORRECT, |
| 5867 | 0x3630363A); |
| 5868 | rt2800_register_write(rt2x00dev, TX1_RF_GAIN_CORRECT, |
| 5869 | 0x3630363A); |
| 5870 | reg = rt2800_register_read(rt2x00dev, TX_ALC_CFG_1); |
| 5871 | rt2x00_set_field32(®, TX_ALC_CFG_1_ROS_BUSY_EN, 0); |
| 5872 | rt2800_register_write(rt2x00dev, TX_ALC_CFG_1, reg); |
| 5873 | } else { |
| 5874 | rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000000); |
| 5875 | rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606); |
| 5876 | } |
| 5877 | |
| 5878 | reg = rt2800_register_read(rt2x00dev, TX_LINK_CFG); |
| 5879 | rt2x00_set_field32(®, TX_LINK_CFG_REMOTE_MFB_LIFETIME, 32); |
| 5880 | rt2x00_set_field32(®, TX_LINK_CFG_MFB_ENABLE, 0); |
| 5881 | rt2x00_set_field32(®, TX_LINK_CFG_REMOTE_UMFS_ENABLE, 0); |
| 5882 | rt2x00_set_field32(®, TX_LINK_CFG_TX_MRQ_EN, 0); |
| 5883 | rt2x00_set_field32(®, TX_LINK_CFG_TX_RDG_EN, 0); |
| 5884 | rt2x00_set_field32(®, TX_LINK_CFG_TX_CF_ACK_EN, 1); |
| 5885 | rt2x00_set_field32(®, TX_LINK_CFG_REMOTE_MFB, 0); |
| 5886 | rt2x00_set_field32(®, TX_LINK_CFG_REMOTE_MFS, 0); |
| 5887 | rt2800_register_write(rt2x00dev, TX_LINK_CFG, reg); |
| 5888 | |
| 5889 | reg = rt2800_register_read(rt2x00dev, TX_TIMEOUT_CFG); |
| 5890 | rt2x00_set_field32(®, TX_TIMEOUT_CFG_MPDU_LIFETIME, 9); |
| 5891 | rt2x00_set_field32(®, TX_TIMEOUT_CFG_RX_ACK_TIMEOUT, 32); |
| 5892 | rt2x00_set_field32(®, TX_TIMEOUT_CFG_TX_OP_TIMEOUT, 10); |
| 5893 | rt2800_register_write(rt2x00dev, TX_TIMEOUT_CFG, reg); |
| 5894 | |
| 5895 | reg = rt2800_register_read(rt2x00dev, MAX_LEN_CFG); |
| 5896 | rt2x00_set_field32(®, MAX_LEN_CFG_MAX_MPDU, AGGREGATION_SIZE); |
| 5897 | if (rt2x00_is_usb(rt2x00dev)) { |
| 5898 | drv_data->max_psdu = 3; |
| 5899 | } else if (rt2x00_rt_rev_gte(rt2x00dev, RT2872, REV_RT2872E) || |
| 5900 | rt2x00_rt(rt2x00dev, RT2883) || |
| 5901 | rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070E)) { |
| 5902 | drv_data->max_psdu = 2; |
| 5903 | } else { |
| 5904 | drv_data->max_psdu = 1; |
| 5905 | } |
| 5906 | rt2x00_set_field32(®, MAX_LEN_CFG_MAX_PSDU, drv_data->max_psdu); |
| 5907 | rt2x00_set_field32(®, MAX_LEN_CFG_MIN_PSDU, 10); |
| 5908 | rt2x00_set_field32(®, MAX_LEN_CFG_MIN_MPDU, 10); |
| 5909 | rt2800_register_write(rt2x00dev, MAX_LEN_CFG, reg); |
| 5910 | |
| 5911 | reg = rt2800_register_read(rt2x00dev, LED_CFG); |
| 5912 | rt2x00_set_field32(®, LED_CFG_ON_PERIOD, 70); |
| 5913 | rt2x00_set_field32(®, LED_CFG_OFF_PERIOD, 30); |
| 5914 | rt2x00_set_field32(®, LED_CFG_SLOW_BLINK_PERIOD, 3); |
| 5915 | rt2x00_set_field32(®, LED_CFG_R_LED_MODE, 3); |
| 5916 | rt2x00_set_field32(®, LED_CFG_G_LED_MODE, 3); |
| 5917 | rt2x00_set_field32(®, LED_CFG_Y_LED_MODE, 3); |
| 5918 | rt2x00_set_field32(®, LED_CFG_LED_POLAR, 1); |
| 5919 | rt2800_register_write(rt2x00dev, LED_CFG, reg); |
| 5920 | |
| 5921 | rt2800_register_write(rt2x00dev, PBF_MAX_PCNT, 0x1f3fbf9f); |
| 5922 | |
| 5923 | reg = rt2800_register_read(rt2x00dev, TX_RTY_CFG); |
| 5924 | rt2x00_set_field32(®, TX_RTY_CFG_SHORT_RTY_LIMIT, 2); |
| 5925 | rt2x00_set_field32(®, TX_RTY_CFG_LONG_RTY_LIMIT, 2); |
| 5926 | rt2x00_set_field32(®, TX_RTY_CFG_LONG_RTY_THRE, 2000); |
| 5927 | rt2x00_set_field32(®, TX_RTY_CFG_NON_AGG_RTY_MODE, 0); |
| 5928 | rt2x00_set_field32(®, TX_RTY_CFG_AGG_RTY_MODE, 0); |
| 5929 | rt2x00_set_field32(®, TX_RTY_CFG_TX_AUTO_FB_ENABLE, 1); |
| 5930 | rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg); |
| 5931 | |
| 5932 | reg = rt2800_register_read(rt2x00dev, AUTO_RSP_CFG); |
| 5933 | rt2x00_set_field32(®, AUTO_RSP_CFG_AUTORESPONDER, 1); |
| 5934 | rt2x00_set_field32(®, AUTO_RSP_CFG_BAC_ACK_POLICY, 1); |
| 5935 | rt2x00_set_field32(®, AUTO_RSP_CFG_CTS_40_MMODE, 1); |
| 5936 | rt2x00_set_field32(®, AUTO_RSP_CFG_CTS_40_MREF, 0); |
| 5937 | rt2x00_set_field32(®, AUTO_RSP_CFG_AR_PREAMBLE, 0); |
| 5938 | rt2x00_set_field32(®, AUTO_RSP_CFG_DUAL_CTS_EN, 0); |
| 5939 | rt2x00_set_field32(®, AUTO_RSP_CFG_ACK_CTS_PSM_BIT, 0); |
| 5940 | rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg); |
| 5941 | |
| 5942 | reg = rt2800_register_read(rt2x00dev, CCK_PROT_CFG); |
| 5943 | rt2x00_set_field32(®, CCK_PROT_CFG_PROTECT_RATE, 3); |
| 5944 | rt2x00_set_field32(®, CCK_PROT_CFG_PROTECT_CTRL, 0); |
| 5945 | rt2x00_set_field32(®, CCK_PROT_CFG_PROTECT_NAV_SHORT, 1); |
| 5946 | rt2x00_set_field32(®, CCK_PROT_CFG_TX_OP_ALLOW_CCK, 1); |
| 5947 | rt2x00_set_field32(®, CCK_PROT_CFG_TX_OP_ALLOW_OFDM, 1); |
| 5948 | rt2x00_set_field32(®, CCK_PROT_CFG_TX_OP_ALLOW_MM20, 1); |
| 5949 | rt2x00_set_field32(®, CCK_PROT_CFG_TX_OP_ALLOW_MM40, 0); |
| 5950 | rt2x00_set_field32(®, CCK_PROT_CFG_TX_OP_ALLOW_GF20, 1); |
| 5951 | rt2x00_set_field32(®, CCK_PROT_CFG_TX_OP_ALLOW_GF40, 0); |
| 5952 | rt2x00_set_field32(®, CCK_PROT_CFG_RTS_TH_EN, 1); |
| 5953 | rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg); |
| 5954 | |
| 5955 | reg = rt2800_register_read(rt2x00dev, OFDM_PROT_CFG); |
| 5956 | rt2x00_set_field32(®, OFDM_PROT_CFG_PROTECT_RATE, 3); |
| 5957 | rt2x00_set_field32(®, OFDM_PROT_CFG_PROTECT_CTRL, 0); |
| 5958 | rt2x00_set_field32(®, OFDM_PROT_CFG_PROTECT_NAV_SHORT, 1); |
| 5959 | rt2x00_set_field32(®, OFDM_PROT_CFG_TX_OP_ALLOW_CCK, 1); |
| 5960 | rt2x00_set_field32(®, OFDM_PROT_CFG_TX_OP_ALLOW_OFDM, 1); |
| 5961 | rt2x00_set_field32(®, OFDM_PROT_CFG_TX_OP_ALLOW_MM20, 1); |
| 5962 | rt2x00_set_field32(®, OFDM_PROT_CFG_TX_OP_ALLOW_MM40, 0); |
| 5963 | rt2x00_set_field32(®, OFDM_PROT_CFG_TX_OP_ALLOW_GF20, 1); |
| 5964 | rt2x00_set_field32(®, OFDM_PROT_CFG_TX_OP_ALLOW_GF40, 0); |
| 5965 | rt2x00_set_field32(®, OFDM_PROT_CFG_RTS_TH_EN, 1); |
| 5966 | rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg); |
| 5967 | |
| 5968 | reg = rt2800_register_read(rt2x00dev, MM20_PROT_CFG); |
| 5969 | rt2x00_set_field32(®, MM20_PROT_CFG_PROTECT_RATE, 0x4004); |
| 5970 | rt2x00_set_field32(®, MM20_PROT_CFG_PROTECT_CTRL, 1); |
| 5971 | rt2x00_set_field32(®, MM20_PROT_CFG_PROTECT_NAV_SHORT, 1); |
| 5972 | rt2x00_set_field32(®, MM20_PROT_CFG_TX_OP_ALLOW_CCK, 0); |
| 5973 | rt2x00_set_field32(®, MM20_PROT_CFG_TX_OP_ALLOW_OFDM, 1); |
| 5974 | rt2x00_set_field32(®, MM20_PROT_CFG_TX_OP_ALLOW_MM20, 1); |
| 5975 | rt2x00_set_field32(®, MM20_PROT_CFG_TX_OP_ALLOW_MM40, 0); |
| 5976 | rt2x00_set_field32(®, MM20_PROT_CFG_TX_OP_ALLOW_GF20, 1); |
| 5977 | rt2x00_set_field32(®, MM20_PROT_CFG_TX_OP_ALLOW_GF40, 0); |
| 5978 | rt2x00_set_field32(®, MM20_PROT_CFG_RTS_TH_EN, 0); |
| 5979 | rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg); |
| 5980 | |
| 5981 | reg = rt2800_register_read(rt2x00dev, MM40_PROT_CFG); |
| 5982 | rt2x00_set_field32(®, MM40_PROT_CFG_PROTECT_RATE, 0x4084); |
| 5983 | rt2x00_set_field32(®, MM40_PROT_CFG_PROTECT_CTRL, 1); |
| 5984 | rt2x00_set_field32(®, MM40_PROT_CFG_PROTECT_NAV_SHORT, 1); |
| 5985 | rt2x00_set_field32(®, MM40_PROT_CFG_TX_OP_ALLOW_CCK, 0); |
| 5986 | rt2x00_set_field32(®, MM40_PROT_CFG_TX_OP_ALLOW_OFDM, 1); |
| 5987 | rt2x00_set_field32(®, MM40_PROT_CFG_TX_OP_ALLOW_MM20, 1); |
| 5988 | rt2x00_set_field32(®, MM40_PROT_CFG_TX_OP_ALLOW_MM40, 1); |
| 5989 | rt2x00_set_field32(®, MM40_PROT_CFG_TX_OP_ALLOW_GF20, 1); |
| 5990 | rt2x00_set_field32(®, MM40_PROT_CFG_TX_OP_ALLOW_GF40, 1); |
| 5991 | rt2x00_set_field32(®, MM40_PROT_CFG_RTS_TH_EN, 0); |
| 5992 | rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg); |
| 5993 | |
| 5994 | reg = rt2800_register_read(rt2x00dev, GF20_PROT_CFG); |
| 5995 | rt2x00_set_field32(®, GF20_PROT_CFG_PROTECT_RATE, 0x4004); |
| 5996 | rt2x00_set_field32(®, GF20_PROT_CFG_PROTECT_CTRL, 1); |
| 5997 | rt2x00_set_field32(®, GF20_PROT_CFG_PROTECT_NAV_SHORT, 1); |
| 5998 | rt2x00_set_field32(®, GF20_PROT_CFG_TX_OP_ALLOW_CCK, 0); |
| 5999 | rt2x00_set_field32(®, GF20_PROT_CFG_TX_OP_ALLOW_OFDM, 1); |
| 6000 | rt2x00_set_field32(®, GF20_PROT_CFG_TX_OP_ALLOW_MM20, 1); |
| 6001 | rt2x00_set_field32(®, GF20_PROT_CFG_TX_OP_ALLOW_MM40, 0); |
| 6002 | rt2x00_set_field32(®, GF20_PROT_CFG_TX_OP_ALLOW_GF20, 1); |
| 6003 | rt2x00_set_field32(®, GF20_PROT_CFG_TX_OP_ALLOW_GF40, 0); |
| 6004 | rt2x00_set_field32(®, GF20_PROT_CFG_RTS_TH_EN, 0); |
| 6005 | rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg); |
| 6006 | |
| 6007 | reg = rt2800_register_read(rt2x00dev, GF40_PROT_CFG); |
| 6008 | rt2x00_set_field32(®, GF40_PROT_CFG_PROTECT_RATE, 0x4084); |
| 6009 | rt2x00_set_field32(®, GF40_PROT_CFG_PROTECT_CTRL, 1); |
| 6010 | rt2x00_set_field32(®, GF40_PROT_CFG_PROTECT_NAV_SHORT, 1); |
| 6011 | rt2x00_set_field32(®, GF40_PROT_CFG_TX_OP_ALLOW_CCK, 0); |
| 6012 | rt2x00_set_field32(®, GF40_PROT_CFG_TX_OP_ALLOW_OFDM, 1); |
| 6013 | rt2x00_set_field32(®, GF40_PROT_CFG_TX_OP_ALLOW_MM20, 1); |
| 6014 | rt2x00_set_field32(®, GF40_PROT_CFG_TX_OP_ALLOW_MM40, 1); |
| 6015 | rt2x00_set_field32(®, GF40_PROT_CFG_TX_OP_ALLOW_GF20, 1); |
| 6016 | rt2x00_set_field32(®, GF40_PROT_CFG_TX_OP_ALLOW_GF40, 1); |
| 6017 | rt2x00_set_field32(®, GF40_PROT_CFG_RTS_TH_EN, 0); |
| 6018 | rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg); |
| 6019 | |
| 6020 | if (rt2x00_is_usb(rt2x00dev)) { |
| 6021 | rt2800_register_write(rt2x00dev, PBF_CFG, 0xf40006); |
| 6022 | |
| 6023 | reg = rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG); |
| 6024 | rt2x00_set_field32(®, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0); |
| 6025 | rt2x00_set_field32(®, WPDMA_GLO_CFG_TX_DMA_BUSY, 0); |
| 6026 | rt2x00_set_field32(®, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0); |
| 6027 | rt2x00_set_field32(®, WPDMA_GLO_CFG_RX_DMA_BUSY, 0); |
| 6028 | rt2x00_set_field32(®, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 3); |
| 6029 | rt2x00_set_field32(®, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 0); |
| 6030 | rt2x00_set_field32(®, WPDMA_GLO_CFG_BIG_ENDIAN, 0); |
| 6031 | rt2x00_set_field32(®, WPDMA_GLO_CFG_RX_HDR_SCATTER, 0); |
| 6032 | rt2x00_set_field32(®, WPDMA_GLO_CFG_HDR_SEG_LEN, 0); |
| 6033 | rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg); |
| 6034 | } |
| 6035 | |
| 6036 | /* |
| 6037 | * The legacy driver also sets TXOP_CTRL_CFG_RESERVED_TRUN_EN to 1 |
| 6038 | * although it is reserved. |
| 6039 | */ |
| 6040 | reg = rt2800_register_read(rt2x00dev, TXOP_CTRL_CFG); |
| 6041 | rt2x00_set_field32(®, TXOP_CTRL_CFG_TIMEOUT_TRUN_EN, 1); |
| 6042 | rt2x00_set_field32(®, TXOP_CTRL_CFG_AC_TRUN_EN, 1); |
| 6043 | rt2x00_set_field32(®, TXOP_CTRL_CFG_TXRATEGRP_TRUN_EN, 1); |
| 6044 | rt2x00_set_field32(®, TXOP_CTRL_CFG_USER_MODE_TRUN_EN, 1); |
| 6045 | rt2x00_set_field32(®, TXOP_CTRL_CFG_MIMO_PS_TRUN_EN, 1); |
| 6046 | rt2x00_set_field32(®, TXOP_CTRL_CFG_RESERVED_TRUN_EN, 1); |
| 6047 | rt2x00_set_field32(®, TXOP_CTRL_CFG_LSIG_TXOP_EN, 0); |
| 6048 | rt2x00_set_field32(®, TXOP_CTRL_CFG_EXT_CCA_EN, 0); |
| 6049 | rt2x00_set_field32(®, TXOP_CTRL_CFG_EXT_CCA_DLY, 88); |
| 6050 | rt2x00_set_field32(®, TXOP_CTRL_CFG_EXT_CWMIN, 0); |
| 6051 | rt2800_register_write(rt2x00dev, TXOP_CTRL_CFG, reg); |
| 6052 | |
| 6053 | reg = rt2x00_rt(rt2x00dev, RT5592) ? 0x00000082 : 0x00000002; |
| 6054 | rt2800_register_write(rt2x00dev, TXOP_HLDR_ET, reg); |
| 6055 | |
| 6056 | if (rt2x00_rt(rt2x00dev, RT3883)) { |
| 6057 | rt2800_register_write(rt2x00dev, TX_FBK_CFG_3S_0, 0x12111008); |
| 6058 | rt2800_register_write(rt2x00dev, TX_FBK_CFG_3S_1, 0x16151413); |
| 6059 | } |
| 6060 | |
| 6061 | reg = rt2800_register_read(rt2x00dev, TX_RTS_CFG); |
| 6062 | rt2x00_set_field32(®, TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT, 7); |
| 6063 | rt2x00_set_field32(®, TX_RTS_CFG_RTS_THRES, |
| 6064 | IEEE80211_MAX_RTS_THRESHOLD); |
| 6065 | rt2x00_set_field32(®, TX_RTS_CFG_RTS_FBK_EN, 1); |
| 6066 | rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg); |
| 6067 | |
| 6068 | rt2800_register_write(rt2x00dev, EXP_ACK_TIME, 0x002400ca); |
| 6069 | |
| 6070 | /* |
| 6071 | * Usually the CCK SIFS time should be set to 10 and the OFDM SIFS |
| 6072 | * time should be set to 16. However, the original Ralink driver uses |
| 6073 | * 16 for both and indeed using a value of 10 for CCK SIFS results in |
| 6074 | * connection problems with 11g + CTS protection. Hence, use the same |
| 6075 | * defaults as the Ralink driver: 16 for both, CCK and OFDM SIFS. |
| 6076 | */ |
| 6077 | reg = rt2800_register_read(rt2x00dev, XIFS_TIME_CFG); |
| 6078 | rt2x00_set_field32(®, XIFS_TIME_CFG_CCKM_SIFS_TIME, 16); |
| 6079 | rt2x00_set_field32(®, XIFS_TIME_CFG_OFDM_SIFS_TIME, 16); |
| 6080 | rt2x00_set_field32(®, XIFS_TIME_CFG_OFDM_XIFS_TIME, 4); |
| 6081 | rt2x00_set_field32(®, XIFS_TIME_CFG_EIFS, 314); |
| 6082 | rt2x00_set_field32(®, XIFS_TIME_CFG_BB_RXEND_ENABLE, 1); |
| 6083 | rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg); |
| 6084 | |
| 6085 | rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000003); |
| 6086 | |
| 6087 | /* |
| 6088 | * ASIC will keep garbage value after boot, clear encryption keys. |
| 6089 | */ |
| 6090 | for (i = 0; i < 4; i++) |
| 6091 | rt2800_register_write(rt2x00dev, SHARED_KEY_MODE_ENTRY(i), 0); |
| 6092 | |
| 6093 | for (i = 0; i < 256; i++) { |
| 6094 | rt2800_config_wcid(rt2x00dev, NULL, i); |
| 6095 | rt2800_delete_wcid_attr(rt2x00dev, i); |
| 6096 | } |
| 6097 | |
| 6098 | /* |
| 6099 | * Clear encryption initialization vectors on start, but keep them |
| 6100 | * for watchdog reset. Otherwise we will have wrong IVs and not be |
| 6101 | * able to keep connections after reset. |
| 6102 | */ |
| 6103 | if (!test_bit(DEVICE_STATE_RESET, &rt2x00dev->flags)) |
| 6104 | for (i = 0; i < 256; i++) |
| 6105 | rt2800_register_write(rt2x00dev, MAC_IVEIV_ENTRY(i), 0); |
| 6106 | |
| 6107 | /* |
| 6108 | * Clear all beacons |
| 6109 | */ |
| 6110 | for (i = 0; i < 8; i++) |
| 6111 | rt2800_clear_beacon_register(rt2x00dev, i); |
| 6112 | |
| 6113 | if (rt2x00_is_usb(rt2x00dev)) { |
| 6114 | reg = rt2800_register_read(rt2x00dev, US_CYC_CNT); |
| 6115 | rt2x00_set_field32(®, US_CYC_CNT_CLOCK_CYCLE, 30); |
| 6116 | rt2800_register_write(rt2x00dev, US_CYC_CNT, reg); |
| 6117 | } else if (rt2x00_is_pcie(rt2x00dev)) { |
| 6118 | reg = rt2800_register_read(rt2x00dev, US_CYC_CNT); |
| 6119 | rt2x00_set_field32(®, US_CYC_CNT_CLOCK_CYCLE, 125); |
| 6120 | rt2800_register_write(rt2x00dev, US_CYC_CNT, reg); |
| 6121 | } else if (rt2x00_is_soc(rt2x00dev)) { |
| 6122 | struct clk *clk = clk_get_sys("bus", NULL); |
| 6123 | int rate; |
| 6124 | |
| 6125 | if (IS_ERR(clk)) { |
| 6126 | clk = clk_get_sys("cpu", NULL); |
| 6127 | |
| 6128 | if (IS_ERR(clk)) { |
| 6129 | rate = 125; |
| 6130 | } else { |
| 6131 | rate = clk_get_rate(clk) / 3000000; |
| 6132 | clk_put(clk); |
| 6133 | } |
| 6134 | } else { |
| 6135 | rate = clk_get_rate(clk) / 1000000; |
| 6136 | clk_put(clk); |
| 6137 | } |
| 6138 | |
| 6139 | reg = rt2800_register_read(rt2x00dev, US_CYC_CNT); |
| 6140 | rt2x00_set_field32(®, US_CYC_CNT_CLOCK_CYCLE, rate); |
| 6141 | rt2800_register_write(rt2x00dev, US_CYC_CNT, reg); |
| 6142 | } |
| 6143 | |
| 6144 | reg = rt2800_register_read(rt2x00dev, HT_FBK_CFG0); |
| 6145 | rt2x00_set_field32(®, HT_FBK_CFG0_HTMCS0FBK, 0); |
| 6146 | rt2x00_set_field32(®, HT_FBK_CFG0_HTMCS1FBK, 0); |
| 6147 | rt2x00_set_field32(®, HT_FBK_CFG0_HTMCS2FBK, 1); |
| 6148 | rt2x00_set_field32(®, HT_FBK_CFG0_HTMCS3FBK, 2); |
| 6149 | rt2x00_set_field32(®, HT_FBK_CFG0_HTMCS4FBK, 3); |
| 6150 | rt2x00_set_field32(®, HT_FBK_CFG0_HTMCS5FBK, 4); |
| 6151 | rt2x00_set_field32(®, HT_FBK_CFG0_HTMCS6FBK, 5); |
| 6152 | rt2x00_set_field32(®, HT_FBK_CFG0_HTMCS7FBK, 6); |
| 6153 | rt2800_register_write(rt2x00dev, HT_FBK_CFG0, reg); |
| 6154 | |
| 6155 | reg = rt2800_register_read(rt2x00dev, HT_FBK_CFG1); |
| 6156 | rt2x00_set_field32(®, HT_FBK_CFG1_HTMCS8FBK, 8); |
| 6157 | rt2x00_set_field32(®, HT_FBK_CFG1_HTMCS9FBK, 8); |
| 6158 | rt2x00_set_field32(®, HT_FBK_CFG1_HTMCS10FBK, 9); |
| 6159 | rt2x00_set_field32(®, HT_FBK_CFG1_HTMCS11FBK, 10); |
| 6160 | rt2x00_set_field32(®, HT_FBK_CFG1_HTMCS12FBK, 11); |
| 6161 | rt2x00_set_field32(®, HT_FBK_CFG1_HTMCS13FBK, 12); |
| 6162 | rt2x00_set_field32(®, HT_FBK_CFG1_HTMCS14FBK, 13); |
| 6163 | rt2x00_set_field32(®, HT_FBK_CFG1_HTMCS15FBK, 14); |
| 6164 | rt2800_register_write(rt2x00dev, HT_FBK_CFG1, reg); |
| 6165 | |
| 6166 | reg = rt2800_register_read(rt2x00dev, LG_FBK_CFG0); |
| 6167 | rt2x00_set_field32(®, LG_FBK_CFG0_OFDMMCS0FBK, 8); |
| 6168 | rt2x00_set_field32(®, LG_FBK_CFG0_OFDMMCS1FBK, 8); |
| 6169 | rt2x00_set_field32(®, LG_FBK_CFG0_OFDMMCS2FBK, 9); |
| 6170 | rt2x00_set_field32(®, LG_FBK_CFG0_OFDMMCS3FBK, 10); |
| 6171 | rt2x00_set_field32(®, LG_FBK_CFG0_OFDMMCS4FBK, 11); |
| 6172 | rt2x00_set_field32(®, LG_FBK_CFG0_OFDMMCS5FBK, 12); |
| 6173 | rt2x00_set_field32(®, LG_FBK_CFG0_OFDMMCS6FBK, 13); |
| 6174 | rt2x00_set_field32(®, LG_FBK_CFG0_OFDMMCS7FBK, 14); |
| 6175 | rt2800_register_write(rt2x00dev, LG_FBK_CFG0, reg); |
| 6176 | |
| 6177 | reg = rt2800_register_read(rt2x00dev, LG_FBK_CFG1); |
| 6178 | rt2x00_set_field32(®, LG_FBK_CFG0_CCKMCS0FBK, 0); |
| 6179 | rt2x00_set_field32(®, LG_FBK_CFG0_CCKMCS1FBK, 0); |
| 6180 | rt2x00_set_field32(®, LG_FBK_CFG0_CCKMCS2FBK, 1); |
| 6181 | rt2x00_set_field32(®, LG_FBK_CFG0_CCKMCS3FBK, 2); |
| 6182 | rt2800_register_write(rt2x00dev, LG_FBK_CFG1, reg); |
| 6183 | |
| 6184 | /* |
| 6185 | * Do not force the BA window size, we use the TXWI to set it |
| 6186 | */ |
| 6187 | reg = rt2800_register_read(rt2x00dev, AMPDU_BA_WINSIZE); |
| 6188 | rt2x00_set_field32(®, AMPDU_BA_WINSIZE_FORCE_WINSIZE_ENABLE, 0); |
| 6189 | rt2x00_set_field32(®, AMPDU_BA_WINSIZE_FORCE_WINSIZE, 0); |
| 6190 | rt2800_register_write(rt2x00dev, AMPDU_BA_WINSIZE, reg); |
| 6191 | |
| 6192 | /* |
| 6193 | * We must clear the error counters. |
| 6194 | * These registers are cleared on read, |
| 6195 | * so we may pass a useless variable to store the value. |
| 6196 | */ |
| 6197 | reg = rt2800_register_read(rt2x00dev, RX_STA_CNT0); |
| 6198 | reg = rt2800_register_read(rt2x00dev, RX_STA_CNT1); |
| 6199 | reg = rt2800_register_read(rt2x00dev, RX_STA_CNT2); |
| 6200 | reg = rt2800_register_read(rt2x00dev, TX_STA_CNT0); |
| 6201 | reg = rt2800_register_read(rt2x00dev, TX_STA_CNT1); |
| 6202 | reg = rt2800_register_read(rt2x00dev, TX_STA_CNT2); |
| 6203 | |
| 6204 | /* |
| 6205 | * Setup leadtime for pre tbtt interrupt to 6ms |
| 6206 | */ |
| 6207 | reg = rt2800_register_read(rt2x00dev, INT_TIMER_CFG); |
| 6208 | rt2x00_set_field32(®, INT_TIMER_CFG_PRE_TBTT_TIMER, 6 << 4); |
| 6209 | rt2800_register_write(rt2x00dev, INT_TIMER_CFG, reg); |
| 6210 | |
| 6211 | /* |
| 6212 | * Set up channel statistics timer |
| 6213 | */ |
| 6214 | reg = rt2800_register_read(rt2x00dev, CH_TIME_CFG); |
| 6215 | rt2x00_set_field32(®, CH_TIME_CFG_EIFS_BUSY, 1); |
| 6216 | rt2x00_set_field32(®, CH_TIME_CFG_NAV_BUSY, 1); |
| 6217 | rt2x00_set_field32(®, CH_TIME_CFG_RX_BUSY, 1); |
| 6218 | rt2x00_set_field32(®, CH_TIME_CFG_TX_BUSY, 1); |
| 6219 | rt2x00_set_field32(®, CH_TIME_CFG_TMR_EN, 1); |
| 6220 | rt2800_register_write(rt2x00dev, CH_TIME_CFG, reg); |
| 6221 | |
| 6222 | return 0; |
| 6223 | } |
| 6224 | |
| 6225 | static int rt2800_wait_bbp_rf_ready(struct rt2x00_dev *rt2x00dev) |
| 6226 | { |
| 6227 | unsigned int i; |
| 6228 | u32 reg; |
| 6229 | |
| 6230 | for (i = 0; i < REGISTER_BUSY_COUNT; i++) { |
| 6231 | reg = rt2800_register_read(rt2x00dev, MAC_STATUS_CFG); |
| 6232 | if (!rt2x00_get_field32(reg, MAC_STATUS_CFG_BBP_RF_BUSY)) |
| 6233 | return 0; |
| 6234 | |
| 6235 | udelay(REGISTER_BUSY_DELAY); |
| 6236 | } |
| 6237 | |
| 6238 | rt2x00_err(rt2x00dev, "BBP/RF register access failed, aborting\n"); |
| 6239 | return -EACCES; |
| 6240 | } |
| 6241 | |
| 6242 | static int rt2800_wait_bbp_ready(struct rt2x00_dev *rt2x00dev) |
| 6243 | { |
| 6244 | unsigned int i; |
| 6245 | u8 value; |
| 6246 | |
| 6247 | /* |
| 6248 | * BBP was enabled after firmware was loaded, |
| 6249 | * but we need to reactivate it now. |
| 6250 | */ |
| 6251 | rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0); |
| 6252 | rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0); |
| 6253 | msleep(1); |
| 6254 | |
| 6255 | for (i = 0; i < REGISTER_BUSY_COUNT; i++) { |
| 6256 | value = rt2800_bbp_read(rt2x00dev, 0); |
| 6257 | if ((value != 0xff) && (value != 0x00)) |
| 6258 | return 0; |
| 6259 | udelay(REGISTER_BUSY_DELAY); |
| 6260 | } |
| 6261 | |
| 6262 | rt2x00_err(rt2x00dev, "BBP register access failed, aborting\n"); |
| 6263 | return -EACCES; |
| 6264 | } |
| 6265 | |
| 6266 | static void rt2800_bbp4_mac_if_ctrl(struct rt2x00_dev *rt2x00dev) |
| 6267 | { |
| 6268 | u8 value; |
| 6269 | |
| 6270 | value = rt2800_bbp_read(rt2x00dev, 4); |
| 6271 | rt2x00_set_field8(&value, BBP4_MAC_IF_CTRL, 1); |
| 6272 | rt2800_bbp_write(rt2x00dev, 4, value); |
| 6273 | } |
| 6274 | |
| 6275 | static void rt2800_init_freq_calibration(struct rt2x00_dev *rt2x00dev) |
| 6276 | { |
| 6277 | rt2800_bbp_write(rt2x00dev, 142, 1); |
| 6278 | rt2800_bbp_write(rt2x00dev, 143, 57); |
| 6279 | } |
| 6280 | |
| 6281 | static void rt2800_init_bbp_5592_glrt(struct rt2x00_dev *rt2x00dev) |
| 6282 | { |
| 6283 | static const u8 glrt_table[] = { |
| 6284 | 0xE0, 0x1F, 0X38, 0x32, 0x08, 0x28, 0x19, 0x0A, 0xFF, 0x00, /* 128 ~ 137 */ |
| 6285 | 0x16, 0x10, 0x10, 0x0B, 0x36, 0x2C, 0x26, 0x24, 0x42, 0x36, /* 138 ~ 147 */ |
| 6286 | 0x30, 0x2D, 0x4C, 0x46, 0x3D, 0x40, 0x3E, 0x42, 0x3D, 0x40, /* 148 ~ 157 */ |
| 6287 | 0X3C, 0x34, 0x2C, 0x2F, 0x3C, 0x35, 0x2E, 0x2A, 0x49, 0x41, /* 158 ~ 167 */ |
| 6288 | 0x36, 0x31, 0x30, 0x30, 0x0E, 0x0D, 0x28, 0x21, 0x1C, 0x16, /* 168 ~ 177 */ |
| 6289 | 0x50, 0x4A, 0x43, 0x40, 0x10, 0x10, 0x10, 0x10, 0x00, 0x00, /* 178 ~ 187 */ |
| 6290 | 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, /* 188 ~ 197 */ |
| 6291 | 0x00, 0x00, 0x7D, 0x14, 0x32, 0x2C, 0x36, 0x4C, 0x43, 0x2C, /* 198 ~ 207 */ |
| 6292 | 0x2E, 0x36, 0x30, 0x6E, /* 208 ~ 211 */ |
| 6293 | }; |
| 6294 | int i; |
| 6295 | |
| 6296 | for (i = 0; i < ARRAY_SIZE(glrt_table); i++) { |
| 6297 | rt2800_bbp_write(rt2x00dev, 195, 128 + i); |
| 6298 | rt2800_bbp_write(rt2x00dev, 196, glrt_table[i]); |
| 6299 | } |
| 6300 | }; |
| 6301 | |
| 6302 | static void rt2800_init_bbp_early(struct rt2x00_dev *rt2x00dev) |
| 6303 | { |
| 6304 | rt2800_bbp_write(rt2x00dev, 65, 0x2C); |
| 6305 | rt2800_bbp_write(rt2x00dev, 66, 0x38); |
| 6306 | rt2800_bbp_write(rt2x00dev, 68, 0x0B); |
| 6307 | rt2800_bbp_write(rt2x00dev, 69, 0x12); |
| 6308 | rt2800_bbp_write(rt2x00dev, 70, 0x0a); |
| 6309 | rt2800_bbp_write(rt2x00dev, 73, 0x10); |
| 6310 | rt2800_bbp_write(rt2x00dev, 81, 0x37); |
| 6311 | rt2800_bbp_write(rt2x00dev, 82, 0x62); |
| 6312 | rt2800_bbp_write(rt2x00dev, 83, 0x6A); |
| 6313 | rt2800_bbp_write(rt2x00dev, 84, 0x99); |
| 6314 | rt2800_bbp_write(rt2x00dev, 86, 0x00); |
| 6315 | rt2800_bbp_write(rt2x00dev, 91, 0x04); |
| 6316 | rt2800_bbp_write(rt2x00dev, 92, 0x00); |
| 6317 | rt2800_bbp_write(rt2x00dev, 103, 0x00); |
| 6318 | rt2800_bbp_write(rt2x00dev, 105, 0x05); |
| 6319 | rt2800_bbp_write(rt2x00dev, 106, 0x35); |
| 6320 | } |
| 6321 | |
| 6322 | static void rt2800_disable_unused_dac_adc(struct rt2x00_dev *rt2x00dev) |
| 6323 | { |
| 6324 | u16 eeprom; |
| 6325 | u8 value; |
| 6326 | |
| 6327 | value = rt2800_bbp_read(rt2x00dev, 138); |
| 6328 | eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0); |
| 6329 | if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) == 1) |
| 6330 | value |= 0x20; |
| 6331 | if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) == 1) |
| 6332 | value &= ~0x02; |
| 6333 | rt2800_bbp_write(rt2x00dev, 138, value); |
| 6334 | } |
| 6335 | |
| 6336 | static void rt2800_init_bbp_305x_soc(struct rt2x00_dev *rt2x00dev) |
| 6337 | { |
| 6338 | rt2800_bbp_write(rt2x00dev, 31, 0x08); |
| 6339 | |
| 6340 | rt2800_bbp_write(rt2x00dev, 65, 0x2c); |
| 6341 | rt2800_bbp_write(rt2x00dev, 66, 0x38); |
| 6342 | |
| 6343 | rt2800_bbp_write(rt2x00dev, 69, 0x12); |
| 6344 | rt2800_bbp_write(rt2x00dev, 73, 0x10); |
| 6345 | |
| 6346 | rt2800_bbp_write(rt2x00dev, 70, 0x0a); |
| 6347 | |
| 6348 | rt2800_bbp_write(rt2x00dev, 78, 0x0e); |
| 6349 | rt2800_bbp_write(rt2x00dev, 80, 0x08); |
| 6350 | |
| 6351 | rt2800_bbp_write(rt2x00dev, 82, 0x62); |
| 6352 | |
| 6353 | rt2800_bbp_write(rt2x00dev, 83, 0x6a); |
| 6354 | |
| 6355 | rt2800_bbp_write(rt2x00dev, 84, 0x99); |
| 6356 | |
| 6357 | rt2800_bbp_write(rt2x00dev, 86, 0x00); |
| 6358 | |
| 6359 | rt2800_bbp_write(rt2x00dev, 91, 0x04); |
| 6360 | |
| 6361 | rt2800_bbp_write(rt2x00dev, 92, 0x00); |
| 6362 | |
| 6363 | rt2800_bbp_write(rt2x00dev, 103, 0xc0); |
| 6364 | |
| 6365 | rt2800_bbp_write(rt2x00dev, 105, 0x01); |
| 6366 | |
| 6367 | rt2800_bbp_write(rt2x00dev, 106, 0x35); |
| 6368 | } |
| 6369 | |
| 6370 | static void rt2800_init_bbp_28xx(struct rt2x00_dev *rt2x00dev) |
| 6371 | { |
| 6372 | rt2800_bbp_write(rt2x00dev, 65, 0x2c); |
| 6373 | rt2800_bbp_write(rt2x00dev, 66, 0x38); |
| 6374 | |
| 6375 | if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) { |
| 6376 | rt2800_bbp_write(rt2x00dev, 69, 0x16); |
| 6377 | rt2800_bbp_write(rt2x00dev, 73, 0x12); |
| 6378 | } else { |
| 6379 | rt2800_bbp_write(rt2x00dev, 69, 0x12); |
| 6380 | rt2800_bbp_write(rt2x00dev, 73, 0x10); |
| 6381 | } |
| 6382 | |
| 6383 | rt2800_bbp_write(rt2x00dev, 70, 0x0a); |
| 6384 | |
| 6385 | rt2800_bbp_write(rt2x00dev, 81, 0x37); |
| 6386 | |
| 6387 | rt2800_bbp_write(rt2x00dev, 82, 0x62); |
| 6388 | |
| 6389 | rt2800_bbp_write(rt2x00dev, 83, 0x6a); |
| 6390 | |
| 6391 | if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860D)) |
| 6392 | rt2800_bbp_write(rt2x00dev, 84, 0x19); |
| 6393 | else |
| 6394 | rt2800_bbp_write(rt2x00dev, 84, 0x99); |
| 6395 | |
| 6396 | rt2800_bbp_write(rt2x00dev, 86, 0x00); |
| 6397 | |
| 6398 | rt2800_bbp_write(rt2x00dev, 91, 0x04); |
| 6399 | |
| 6400 | rt2800_bbp_write(rt2x00dev, 92, 0x00); |
| 6401 | |
| 6402 | rt2800_bbp_write(rt2x00dev, 103, 0x00); |
| 6403 | |
| 6404 | rt2800_bbp_write(rt2x00dev, 105, 0x05); |
| 6405 | |
| 6406 | rt2800_bbp_write(rt2x00dev, 106, 0x35); |
| 6407 | } |
| 6408 | |
| 6409 | static void rt2800_init_bbp_30xx(struct rt2x00_dev *rt2x00dev) |
| 6410 | { |
| 6411 | rt2800_bbp_write(rt2x00dev, 65, 0x2c); |
| 6412 | rt2800_bbp_write(rt2x00dev, 66, 0x38); |
| 6413 | |
| 6414 | rt2800_bbp_write(rt2x00dev, 69, 0x12); |
| 6415 | rt2800_bbp_write(rt2x00dev, 73, 0x10); |
| 6416 | |
| 6417 | rt2800_bbp_write(rt2x00dev, 70, 0x0a); |
| 6418 | |
| 6419 | rt2800_bbp_write(rt2x00dev, 79, 0x13); |
| 6420 | rt2800_bbp_write(rt2x00dev, 80, 0x05); |
| 6421 | rt2800_bbp_write(rt2x00dev, 81, 0x33); |
| 6422 | |
| 6423 | rt2800_bbp_write(rt2x00dev, 82, 0x62); |
| 6424 | |
| 6425 | rt2800_bbp_write(rt2x00dev, 83, 0x6a); |
| 6426 | |
| 6427 | rt2800_bbp_write(rt2x00dev, 84, 0x99); |
| 6428 | |
| 6429 | rt2800_bbp_write(rt2x00dev, 86, 0x00); |
| 6430 | |
| 6431 | rt2800_bbp_write(rt2x00dev, 91, 0x04); |
| 6432 | |
| 6433 | rt2800_bbp_write(rt2x00dev, 92, 0x00); |
| 6434 | |
| 6435 | if (rt2x00_rt_rev_gte(rt2x00dev, RT3070, REV_RT3070F) || |
| 6436 | rt2x00_rt_rev_gte(rt2x00dev, RT3071, REV_RT3071E) || |
| 6437 | rt2x00_rt_rev_gte(rt2x00dev, RT3090, REV_RT3090E)) |
| 6438 | rt2800_bbp_write(rt2x00dev, 103, 0xc0); |
| 6439 | else |
| 6440 | rt2800_bbp_write(rt2x00dev, 103, 0x00); |
| 6441 | |
| 6442 | rt2800_bbp_write(rt2x00dev, 105, 0x05); |
| 6443 | |
| 6444 | rt2800_bbp_write(rt2x00dev, 106, 0x35); |
| 6445 | |
| 6446 | if (rt2x00_rt(rt2x00dev, RT3071) || |
| 6447 | rt2x00_rt(rt2x00dev, RT3090)) |
| 6448 | rt2800_disable_unused_dac_adc(rt2x00dev); |
| 6449 | } |
| 6450 | |
| 6451 | static void rt2800_init_bbp_3290(struct rt2x00_dev *rt2x00dev) |
| 6452 | { |
| 6453 | u8 value; |
| 6454 | |
| 6455 | rt2800_bbp4_mac_if_ctrl(rt2x00dev); |
| 6456 | |
| 6457 | rt2800_bbp_write(rt2x00dev, 31, 0x08); |
| 6458 | |
| 6459 | rt2800_bbp_write(rt2x00dev, 65, 0x2c); |
| 6460 | rt2800_bbp_write(rt2x00dev, 66, 0x38); |
| 6461 | |
| 6462 | rt2800_bbp_write(rt2x00dev, 68, 0x0b); |
| 6463 | |
| 6464 | rt2800_bbp_write(rt2x00dev, 69, 0x12); |
| 6465 | rt2800_bbp_write(rt2x00dev, 73, 0x13); |
| 6466 | rt2800_bbp_write(rt2x00dev, 75, 0x46); |
| 6467 | rt2800_bbp_write(rt2x00dev, 76, 0x28); |
| 6468 | |
| 6469 | rt2800_bbp_write(rt2x00dev, 77, 0x58); |
| 6470 | |
| 6471 | rt2800_bbp_write(rt2x00dev, 70, 0x0a); |
| 6472 | |
| 6473 | rt2800_bbp_write(rt2x00dev, 74, 0x0b); |
| 6474 | rt2800_bbp_write(rt2x00dev, 79, 0x18); |
| 6475 | rt2800_bbp_write(rt2x00dev, 80, 0x09); |
| 6476 | rt2800_bbp_write(rt2x00dev, 81, 0x33); |
| 6477 | |
| 6478 | rt2800_bbp_write(rt2x00dev, 82, 0x62); |
| 6479 | |
| 6480 | rt2800_bbp_write(rt2x00dev, 83, 0x7a); |
| 6481 | |
| 6482 | rt2800_bbp_write(rt2x00dev, 84, 0x9a); |
| 6483 | |
| 6484 | rt2800_bbp_write(rt2x00dev, 86, 0x38); |
| 6485 | |
| 6486 | rt2800_bbp_write(rt2x00dev, 91, 0x04); |
| 6487 | |
| 6488 | rt2800_bbp_write(rt2x00dev, 92, 0x02); |
| 6489 | |
| 6490 | rt2800_bbp_write(rt2x00dev, 103, 0xc0); |
| 6491 | |
| 6492 | rt2800_bbp_write(rt2x00dev, 104, 0x92); |
| 6493 | |
| 6494 | rt2800_bbp_write(rt2x00dev, 105, 0x1c); |
| 6495 | |
| 6496 | rt2800_bbp_write(rt2x00dev, 106, 0x03); |
| 6497 | |
| 6498 | rt2800_bbp_write(rt2x00dev, 128, 0x12); |
| 6499 | |
| 6500 | rt2800_bbp_write(rt2x00dev, 67, 0x24); |
| 6501 | rt2800_bbp_write(rt2x00dev, 143, 0x04); |
| 6502 | rt2800_bbp_write(rt2x00dev, 142, 0x99); |
| 6503 | rt2800_bbp_write(rt2x00dev, 150, 0x30); |
| 6504 | rt2800_bbp_write(rt2x00dev, 151, 0x2e); |
| 6505 | rt2800_bbp_write(rt2x00dev, 152, 0x20); |
| 6506 | rt2800_bbp_write(rt2x00dev, 153, 0x34); |
| 6507 | rt2800_bbp_write(rt2x00dev, 154, 0x40); |
| 6508 | rt2800_bbp_write(rt2x00dev, 155, 0x3b); |
| 6509 | rt2800_bbp_write(rt2x00dev, 253, 0x04); |
| 6510 | |
| 6511 | value = rt2800_bbp_read(rt2x00dev, 47); |
| 6512 | rt2x00_set_field8(&value, BBP47_TSSI_ADC6, 1); |
| 6513 | rt2800_bbp_write(rt2x00dev, 47, value); |
| 6514 | |
| 6515 | /* Use 5-bit ADC for Acquisition and 8-bit ADC for data */ |
| 6516 | value = rt2800_bbp_read(rt2x00dev, 3); |
| 6517 | rt2x00_set_field8(&value, BBP3_ADC_MODE_SWITCH, 1); |
| 6518 | rt2x00_set_field8(&value, BBP3_ADC_INIT_MODE, 1); |
| 6519 | rt2800_bbp_write(rt2x00dev, 3, value); |
| 6520 | } |
| 6521 | |
| 6522 | static void rt2800_init_bbp_3352(struct rt2x00_dev *rt2x00dev) |
| 6523 | { |
| 6524 | rt2800_bbp_write(rt2x00dev, 3, 0x00); |
| 6525 | rt2800_bbp_write(rt2x00dev, 4, 0x50); |
| 6526 | |
| 6527 | rt2800_bbp_write(rt2x00dev, 31, 0x08); |
| 6528 | |
| 6529 | rt2800_bbp_write(rt2x00dev, 47, 0x48); |
| 6530 | |
| 6531 | rt2800_bbp_write(rt2x00dev, 65, 0x2c); |
| 6532 | rt2800_bbp_write(rt2x00dev, 66, 0x38); |
| 6533 | |
| 6534 | rt2800_bbp_write(rt2x00dev, 68, 0x0b); |
| 6535 | |
| 6536 | rt2800_bbp_write(rt2x00dev, 69, 0x12); |
| 6537 | rt2800_bbp_write(rt2x00dev, 73, 0x13); |
| 6538 | rt2800_bbp_write(rt2x00dev, 75, 0x46); |
| 6539 | rt2800_bbp_write(rt2x00dev, 76, 0x28); |
| 6540 | |
| 6541 | rt2800_bbp_write(rt2x00dev, 77, 0x59); |
| 6542 | |
| 6543 | rt2800_bbp_write(rt2x00dev, 70, 0x0a); |
| 6544 | |
| 6545 | rt2800_bbp_write(rt2x00dev, 78, 0x0e); |
| 6546 | rt2800_bbp_write(rt2x00dev, 80, 0x08); |
| 6547 | rt2800_bbp_write(rt2x00dev, 81, 0x37); |
| 6548 | |
| 6549 | rt2800_bbp_write(rt2x00dev, 82, 0x62); |
| 6550 | |
| 6551 | if (rt2x00_rt(rt2x00dev, RT5350)) { |
| 6552 | rt2800_bbp_write(rt2x00dev, 83, 0x7a); |
| 6553 | rt2800_bbp_write(rt2x00dev, 84, 0x9a); |
| 6554 | } else { |
| 6555 | rt2800_bbp_write(rt2x00dev, 83, 0x6a); |
| 6556 | rt2800_bbp_write(rt2x00dev, 84, 0x99); |
| 6557 | } |
| 6558 | |
| 6559 | rt2800_bbp_write(rt2x00dev, 86, 0x38); |
| 6560 | |
| 6561 | rt2800_bbp_write(rt2x00dev, 88, 0x90); |
| 6562 | |
| 6563 | rt2800_bbp_write(rt2x00dev, 91, 0x04); |
| 6564 | |
| 6565 | rt2800_bbp_write(rt2x00dev, 92, 0x02); |
| 6566 | |
| 6567 | rt2800_bbp_write(rt2x00dev, 103, 0xc0); |
| 6568 | |
| 6569 | rt2800_bbp_write(rt2x00dev, 104, 0x92); |
| 6570 | |
| 6571 | if (rt2x00_rt(rt2x00dev, RT5350)) { |
| 6572 | rt2800_bbp_write(rt2x00dev, 105, 0x3c); |
| 6573 | rt2800_bbp_write(rt2x00dev, 106, 0x03); |
| 6574 | } else { |
| 6575 | rt2800_bbp_write(rt2x00dev, 105, 0x34); |
| 6576 | rt2800_bbp_write(rt2x00dev, 106, 0x05); |
| 6577 | } |
| 6578 | |
| 6579 | rt2800_bbp_write(rt2x00dev, 120, 0x50); |
| 6580 | |
| 6581 | rt2800_bbp_write(rt2x00dev, 137, 0x0f); |
| 6582 | |
| 6583 | rt2800_bbp_write(rt2x00dev, 163, 0xbd); |
| 6584 | /* Set ITxBF timeout to 0x9c40=1000msec */ |
| 6585 | rt2800_bbp_write(rt2x00dev, 179, 0x02); |
| 6586 | rt2800_bbp_write(rt2x00dev, 180, 0x00); |
| 6587 | rt2800_bbp_write(rt2x00dev, 182, 0x40); |
| 6588 | rt2800_bbp_write(rt2x00dev, 180, 0x01); |
| 6589 | rt2800_bbp_write(rt2x00dev, 182, 0x9c); |
| 6590 | rt2800_bbp_write(rt2x00dev, 179, 0x00); |
| 6591 | /* Reprogram the inband interface to put right values in RXWI */ |
| 6592 | rt2800_bbp_write(rt2x00dev, 142, 0x04); |
| 6593 | rt2800_bbp_write(rt2x00dev, 143, 0x3b); |
| 6594 | rt2800_bbp_write(rt2x00dev, 142, 0x06); |
| 6595 | rt2800_bbp_write(rt2x00dev, 143, 0xa0); |
| 6596 | rt2800_bbp_write(rt2x00dev, 142, 0x07); |
| 6597 | rt2800_bbp_write(rt2x00dev, 143, 0xa1); |
| 6598 | rt2800_bbp_write(rt2x00dev, 142, 0x08); |
| 6599 | rt2800_bbp_write(rt2x00dev, 143, 0xa2); |
| 6600 | |
| 6601 | rt2800_bbp_write(rt2x00dev, 148, 0xc8); |
| 6602 | |
| 6603 | if (rt2x00_rt(rt2x00dev, RT5350)) { |
| 6604 | /* Antenna Software OFDM */ |
| 6605 | rt2800_bbp_write(rt2x00dev, 150, 0x40); |
| 6606 | /* Antenna Software CCK */ |
| 6607 | rt2800_bbp_write(rt2x00dev, 151, 0x30); |
| 6608 | rt2800_bbp_write(rt2x00dev, 152, 0xa3); |
| 6609 | /* Clear previously selected antenna */ |
| 6610 | rt2800_bbp_write(rt2x00dev, 154, 0); |
| 6611 | } |
| 6612 | } |
| 6613 | |
| 6614 | static void rt2800_init_bbp_3390(struct rt2x00_dev *rt2x00dev) |
| 6615 | { |
| 6616 | rt2800_bbp_write(rt2x00dev, 65, 0x2c); |
| 6617 | rt2800_bbp_write(rt2x00dev, 66, 0x38); |
| 6618 | |
| 6619 | rt2800_bbp_write(rt2x00dev, 69, 0x12); |
| 6620 | rt2800_bbp_write(rt2x00dev, 73, 0x10); |
| 6621 | |
| 6622 | rt2800_bbp_write(rt2x00dev, 70, 0x0a); |
| 6623 | |
| 6624 | rt2800_bbp_write(rt2x00dev, 79, 0x13); |
| 6625 | rt2800_bbp_write(rt2x00dev, 80, 0x05); |
| 6626 | rt2800_bbp_write(rt2x00dev, 81, 0x33); |
| 6627 | |
| 6628 | rt2800_bbp_write(rt2x00dev, 82, 0x62); |
| 6629 | |
| 6630 | rt2800_bbp_write(rt2x00dev, 83, 0x6a); |
| 6631 | |
| 6632 | rt2800_bbp_write(rt2x00dev, 84, 0x99); |
| 6633 | |
| 6634 | rt2800_bbp_write(rt2x00dev, 86, 0x00); |
| 6635 | |
| 6636 | rt2800_bbp_write(rt2x00dev, 91, 0x04); |
| 6637 | |
| 6638 | rt2800_bbp_write(rt2x00dev, 92, 0x00); |
| 6639 | |
| 6640 | if (rt2x00_rt_rev_gte(rt2x00dev, RT3390, REV_RT3390E)) |
| 6641 | rt2800_bbp_write(rt2x00dev, 103, 0xc0); |
| 6642 | else |
| 6643 | rt2800_bbp_write(rt2x00dev, 103, 0x00); |
| 6644 | |
| 6645 | rt2800_bbp_write(rt2x00dev, 105, 0x05); |
| 6646 | |
| 6647 | rt2800_bbp_write(rt2x00dev, 106, 0x35); |
| 6648 | |
| 6649 | rt2800_disable_unused_dac_adc(rt2x00dev); |
| 6650 | } |
| 6651 | |
| 6652 | static void rt2800_init_bbp_3572(struct rt2x00_dev *rt2x00dev) |
| 6653 | { |
| 6654 | rt2800_bbp_write(rt2x00dev, 31, 0x08); |
| 6655 | |
| 6656 | rt2800_bbp_write(rt2x00dev, 65, 0x2c); |
| 6657 | rt2800_bbp_write(rt2x00dev, 66, 0x38); |
| 6658 | |
| 6659 | rt2800_bbp_write(rt2x00dev, 69, 0x12); |
| 6660 | rt2800_bbp_write(rt2x00dev, 73, 0x10); |
| 6661 | |
| 6662 | rt2800_bbp_write(rt2x00dev, 70, 0x0a); |
| 6663 | |
| 6664 | rt2800_bbp_write(rt2x00dev, 79, 0x13); |
| 6665 | rt2800_bbp_write(rt2x00dev, 80, 0x05); |
| 6666 | rt2800_bbp_write(rt2x00dev, 81, 0x33); |
| 6667 | |
| 6668 | rt2800_bbp_write(rt2x00dev, 82, 0x62); |
| 6669 | |
| 6670 | rt2800_bbp_write(rt2x00dev, 83, 0x6a); |
| 6671 | |
| 6672 | rt2800_bbp_write(rt2x00dev, 84, 0x99); |
| 6673 | |
| 6674 | rt2800_bbp_write(rt2x00dev, 86, 0x00); |
| 6675 | |
| 6676 | rt2800_bbp_write(rt2x00dev, 91, 0x04); |
| 6677 | |
| 6678 | rt2800_bbp_write(rt2x00dev, 92, 0x00); |
| 6679 | |
| 6680 | rt2800_bbp_write(rt2x00dev, 103, 0xc0); |
| 6681 | |
| 6682 | rt2800_bbp_write(rt2x00dev, 105, 0x05); |
| 6683 | |
| 6684 | rt2800_bbp_write(rt2x00dev, 106, 0x35); |
| 6685 | |
| 6686 | rt2800_disable_unused_dac_adc(rt2x00dev); |
| 6687 | } |
| 6688 | |
| 6689 | static void rt2800_init_bbp_3593(struct rt2x00_dev *rt2x00dev) |
| 6690 | { |
| 6691 | rt2800_init_bbp_early(rt2x00dev); |
| 6692 | |
| 6693 | rt2800_bbp_write(rt2x00dev, 79, 0x13); |
| 6694 | rt2800_bbp_write(rt2x00dev, 80, 0x05); |
| 6695 | rt2800_bbp_write(rt2x00dev, 81, 0x33); |
| 6696 | rt2800_bbp_write(rt2x00dev, 137, 0x0f); |
| 6697 | |
| 6698 | rt2800_bbp_write(rt2x00dev, 84, 0x19); |
| 6699 | |
| 6700 | /* Enable DC filter */ |
| 6701 | if (rt2x00_rt_rev_gte(rt2x00dev, RT3593, REV_RT3593E)) |
| 6702 | rt2800_bbp_write(rt2x00dev, 103, 0xc0); |
| 6703 | } |
| 6704 | |
| 6705 | static void rt2800_init_bbp_3883(struct rt2x00_dev *rt2x00dev) |
| 6706 | { |
| 6707 | rt2800_init_bbp_early(rt2x00dev); |
| 6708 | |
| 6709 | rt2800_bbp_write(rt2x00dev, 4, 0x50); |
| 6710 | rt2800_bbp_write(rt2x00dev, 47, 0x48); |
| 6711 | |
| 6712 | rt2800_bbp_write(rt2x00dev, 86, 0x46); |
| 6713 | rt2800_bbp_write(rt2x00dev, 88, 0x90); |
| 6714 | |
| 6715 | rt2800_bbp_write(rt2x00dev, 92, 0x02); |
| 6716 | |
| 6717 | rt2800_bbp_write(rt2x00dev, 103, 0xc0); |
| 6718 | rt2800_bbp_write(rt2x00dev, 104, 0x92); |
| 6719 | rt2800_bbp_write(rt2x00dev, 105, 0x34); |
| 6720 | rt2800_bbp_write(rt2x00dev, 106, 0x12); |
| 6721 | rt2800_bbp_write(rt2x00dev, 120, 0x50); |
| 6722 | rt2800_bbp_write(rt2x00dev, 137, 0x0f); |
| 6723 | rt2800_bbp_write(rt2x00dev, 163, 0x9d); |
| 6724 | |
| 6725 | /* Set ITxBF timeout to 0x9C40=1000msec */ |
| 6726 | rt2800_bbp_write(rt2x00dev, 179, 0x02); |
| 6727 | rt2800_bbp_write(rt2x00dev, 180, 0x00); |
| 6728 | rt2800_bbp_write(rt2x00dev, 182, 0x40); |
| 6729 | rt2800_bbp_write(rt2x00dev, 180, 0x01); |
| 6730 | rt2800_bbp_write(rt2x00dev, 182, 0x9c); |
| 6731 | |
| 6732 | rt2800_bbp_write(rt2x00dev, 179, 0x00); |
| 6733 | |
| 6734 | /* Reprogram the inband interface to put right values in RXWI */ |
| 6735 | rt2800_bbp_write(rt2x00dev, 142, 0x04); |
| 6736 | rt2800_bbp_write(rt2x00dev, 143, 0x3b); |
| 6737 | rt2800_bbp_write(rt2x00dev, 142, 0x06); |
| 6738 | rt2800_bbp_write(rt2x00dev, 143, 0xa0); |
| 6739 | rt2800_bbp_write(rt2x00dev, 142, 0x07); |
| 6740 | rt2800_bbp_write(rt2x00dev, 143, 0xa1); |
| 6741 | rt2800_bbp_write(rt2x00dev, 142, 0x08); |
| 6742 | rt2800_bbp_write(rt2x00dev, 143, 0xa2); |
| 6743 | rt2800_bbp_write(rt2x00dev, 148, 0xc8); |
| 6744 | } |
| 6745 | |
| 6746 | static void rt2800_init_bbp_53xx(struct rt2x00_dev *rt2x00dev) |
| 6747 | { |
| 6748 | int ant, div_mode; |
| 6749 | u16 eeprom; |
| 6750 | u8 value; |
| 6751 | |
| 6752 | rt2800_bbp4_mac_if_ctrl(rt2x00dev); |
| 6753 | |
| 6754 | rt2800_bbp_write(rt2x00dev, 31, 0x08); |
| 6755 | |
| 6756 | rt2800_bbp_write(rt2x00dev, 65, 0x2c); |
| 6757 | rt2800_bbp_write(rt2x00dev, 66, 0x38); |
| 6758 | |
| 6759 | rt2800_bbp_write(rt2x00dev, 68, 0x0b); |
| 6760 | |
| 6761 | rt2800_bbp_write(rt2x00dev, 69, 0x12); |
| 6762 | rt2800_bbp_write(rt2x00dev, 73, 0x13); |
| 6763 | rt2800_bbp_write(rt2x00dev, 75, 0x46); |
| 6764 | rt2800_bbp_write(rt2x00dev, 76, 0x28); |
| 6765 | |
| 6766 | rt2800_bbp_write(rt2x00dev, 77, 0x59); |
| 6767 | |
| 6768 | rt2800_bbp_write(rt2x00dev, 70, 0x0a); |
| 6769 | |
| 6770 | rt2800_bbp_write(rt2x00dev, 79, 0x13); |
| 6771 | rt2800_bbp_write(rt2x00dev, 80, 0x05); |
| 6772 | rt2800_bbp_write(rt2x00dev, 81, 0x33); |
| 6773 | |
| 6774 | rt2800_bbp_write(rt2x00dev, 82, 0x62); |
| 6775 | |
| 6776 | rt2800_bbp_write(rt2x00dev, 83, 0x7a); |
| 6777 | |
| 6778 | rt2800_bbp_write(rt2x00dev, 84, 0x9a); |
| 6779 | |
| 6780 | rt2800_bbp_write(rt2x00dev, 86, 0x38); |
| 6781 | |
| 6782 | if (rt2x00_rt(rt2x00dev, RT5392)) |
| 6783 | rt2800_bbp_write(rt2x00dev, 88, 0x90); |
| 6784 | |
| 6785 | rt2800_bbp_write(rt2x00dev, 91, 0x04); |
| 6786 | |
| 6787 | rt2800_bbp_write(rt2x00dev, 92, 0x02); |
| 6788 | |
| 6789 | if (rt2x00_rt(rt2x00dev, RT5392)) { |
| 6790 | rt2800_bbp_write(rt2x00dev, 95, 0x9a); |
| 6791 | rt2800_bbp_write(rt2x00dev, 98, 0x12); |
| 6792 | } |
| 6793 | |
| 6794 | rt2800_bbp_write(rt2x00dev, 103, 0xc0); |
| 6795 | |
| 6796 | rt2800_bbp_write(rt2x00dev, 104, 0x92); |
| 6797 | |
| 6798 | rt2800_bbp_write(rt2x00dev, 105, 0x3c); |
| 6799 | |
| 6800 | if (rt2x00_rt(rt2x00dev, RT5390)) |
| 6801 | rt2800_bbp_write(rt2x00dev, 106, 0x03); |
| 6802 | else if (rt2x00_rt(rt2x00dev, RT5392)) |
| 6803 | rt2800_bbp_write(rt2x00dev, 106, 0x12); |
| 6804 | else |
| 6805 | WARN_ON(1); |
| 6806 | |
| 6807 | rt2800_bbp_write(rt2x00dev, 128, 0x12); |
| 6808 | |
| 6809 | if (rt2x00_rt(rt2x00dev, RT5392)) { |
| 6810 | rt2800_bbp_write(rt2x00dev, 134, 0xd0); |
| 6811 | rt2800_bbp_write(rt2x00dev, 135, 0xf6); |
| 6812 | } |
| 6813 | |
| 6814 | rt2800_disable_unused_dac_adc(rt2x00dev); |
| 6815 | |
| 6816 | eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1); |
| 6817 | div_mode = rt2x00_get_field16(eeprom, |
| 6818 | EEPROM_NIC_CONF1_ANT_DIVERSITY); |
| 6819 | ant = (div_mode == 3) ? 1 : 0; |
| 6820 | |
| 6821 | /* check if this is a Bluetooth combo card */ |
| 6822 | if (rt2x00_has_cap_bt_coexist(rt2x00dev)) { |
| 6823 | u32 reg; |
| 6824 | |
| 6825 | reg = rt2800_register_read(rt2x00dev, GPIO_CTRL); |
| 6826 | rt2x00_set_field32(®, GPIO_CTRL_DIR3, 0); |
| 6827 | rt2x00_set_field32(®, GPIO_CTRL_DIR6, 0); |
| 6828 | rt2x00_set_field32(®, GPIO_CTRL_VAL3, 0); |
| 6829 | rt2x00_set_field32(®, GPIO_CTRL_VAL6, 0); |
| 6830 | if (ant == 0) |
| 6831 | rt2x00_set_field32(®, GPIO_CTRL_VAL3, 1); |
| 6832 | else if (ant == 1) |
| 6833 | rt2x00_set_field32(®, GPIO_CTRL_VAL6, 1); |
| 6834 | rt2800_register_write(rt2x00dev, GPIO_CTRL, reg); |
| 6835 | } |
| 6836 | |
| 6837 | /* These chips have hardware RX antenna diversity */ |
| 6838 | if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390R) || |
| 6839 | rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5370G)) { |
| 6840 | rt2800_bbp_write(rt2x00dev, 150, 0); /* Disable Antenna Software OFDM */ |
| 6841 | rt2800_bbp_write(rt2x00dev, 151, 0); /* Disable Antenna Software CCK */ |
| 6842 | rt2800_bbp_write(rt2x00dev, 154, 0); /* Clear previously selected antenna */ |
| 6843 | } |
| 6844 | |
| 6845 | value = rt2800_bbp_read(rt2x00dev, 152); |
| 6846 | if (ant == 0) |
| 6847 | rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 1); |
| 6848 | else |
| 6849 | rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 0); |
| 6850 | rt2800_bbp_write(rt2x00dev, 152, value); |
| 6851 | |
| 6852 | rt2800_init_freq_calibration(rt2x00dev); |
| 6853 | } |
| 6854 | |
| 6855 | static void rt2800_init_bbp_5592(struct rt2x00_dev *rt2x00dev) |
| 6856 | { |
| 6857 | int ant, div_mode; |
| 6858 | u16 eeprom; |
| 6859 | u8 value; |
| 6860 | |
| 6861 | rt2800_init_bbp_early(rt2x00dev); |
| 6862 | |
| 6863 | value = rt2800_bbp_read(rt2x00dev, 105); |
| 6864 | rt2x00_set_field8(&value, BBP105_MLD, |
| 6865 | rt2x00dev->default_ant.rx_chain_num == 2); |
| 6866 | rt2800_bbp_write(rt2x00dev, 105, value); |
| 6867 | |
| 6868 | rt2800_bbp4_mac_if_ctrl(rt2x00dev); |
| 6869 | |
| 6870 | rt2800_bbp_write(rt2x00dev, 20, 0x06); |
| 6871 | rt2800_bbp_write(rt2x00dev, 31, 0x08); |
| 6872 | rt2800_bbp_write(rt2x00dev, 65, 0x2C); |
| 6873 | rt2800_bbp_write(rt2x00dev, 68, 0xDD); |
| 6874 | rt2800_bbp_write(rt2x00dev, 69, 0x1A); |
| 6875 | rt2800_bbp_write(rt2x00dev, 70, 0x05); |
| 6876 | rt2800_bbp_write(rt2x00dev, 73, 0x13); |
| 6877 | rt2800_bbp_write(rt2x00dev, 74, 0x0F); |
| 6878 | rt2800_bbp_write(rt2x00dev, 75, 0x4F); |
| 6879 | rt2800_bbp_write(rt2x00dev, 76, 0x28); |
| 6880 | rt2800_bbp_write(rt2x00dev, 77, 0x59); |
| 6881 | rt2800_bbp_write(rt2x00dev, 84, 0x9A); |
| 6882 | rt2800_bbp_write(rt2x00dev, 86, 0x38); |
| 6883 | rt2800_bbp_write(rt2x00dev, 88, 0x90); |
| 6884 | rt2800_bbp_write(rt2x00dev, 91, 0x04); |
| 6885 | rt2800_bbp_write(rt2x00dev, 92, 0x02); |
| 6886 | rt2800_bbp_write(rt2x00dev, 95, 0x9a); |
| 6887 | rt2800_bbp_write(rt2x00dev, 98, 0x12); |
| 6888 | rt2800_bbp_write(rt2x00dev, 103, 0xC0); |
| 6889 | rt2800_bbp_write(rt2x00dev, 104, 0x92); |
| 6890 | /* FIXME BBP105 owerwrite */ |
| 6891 | rt2800_bbp_write(rt2x00dev, 105, 0x3C); |
| 6892 | rt2800_bbp_write(rt2x00dev, 106, 0x35); |
| 6893 | rt2800_bbp_write(rt2x00dev, 128, 0x12); |
| 6894 | rt2800_bbp_write(rt2x00dev, 134, 0xD0); |
| 6895 | rt2800_bbp_write(rt2x00dev, 135, 0xF6); |
| 6896 | rt2800_bbp_write(rt2x00dev, 137, 0x0F); |
| 6897 | |
| 6898 | /* Initialize GLRT (Generalized Likehood Radio Test) */ |
| 6899 | rt2800_init_bbp_5592_glrt(rt2x00dev); |
| 6900 | |
| 6901 | rt2800_bbp4_mac_if_ctrl(rt2x00dev); |
| 6902 | |
| 6903 | eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1); |
| 6904 | div_mode = rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_ANT_DIVERSITY); |
| 6905 | ant = (div_mode == 3) ? 1 : 0; |
| 6906 | value = rt2800_bbp_read(rt2x00dev, 152); |
| 6907 | if (ant == 0) { |
| 6908 | /* Main antenna */ |
| 6909 | rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 1); |
| 6910 | } else { |
| 6911 | /* Auxiliary antenna */ |
| 6912 | rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 0); |
| 6913 | } |
| 6914 | rt2800_bbp_write(rt2x00dev, 152, value); |
| 6915 | |
| 6916 | if (rt2x00_rt_rev_gte(rt2x00dev, RT5592, REV_RT5592C)) { |
| 6917 | value = rt2800_bbp_read(rt2x00dev, 254); |
| 6918 | rt2x00_set_field8(&value, BBP254_BIT7, 1); |
| 6919 | rt2800_bbp_write(rt2x00dev, 254, value); |
| 6920 | } |
| 6921 | |
| 6922 | rt2800_init_freq_calibration(rt2x00dev); |
| 6923 | |
| 6924 | rt2800_bbp_write(rt2x00dev, 84, 0x19); |
| 6925 | if (rt2x00_rt_rev_gte(rt2x00dev, RT5592, REV_RT5592C)) |
| 6926 | rt2800_bbp_write(rt2x00dev, 103, 0xc0); |
| 6927 | } |
| 6928 | |
| 6929 | static void rt2800_bbp_glrt_write(struct rt2x00_dev *rt2x00dev, |
| 6930 | const u8 reg, const u8 value) |
| 6931 | { |
| 6932 | rt2800_bbp_write(rt2x00dev, 195, reg); |
| 6933 | rt2800_bbp_write(rt2x00dev, 196, value); |
| 6934 | } |
| 6935 | |
| 6936 | static void rt2800_bbp_dcoc_write(struct rt2x00_dev *rt2x00dev, |
| 6937 | const u8 reg, const u8 value) |
| 6938 | { |
| 6939 | rt2800_bbp_write(rt2x00dev, 158, reg); |
| 6940 | rt2800_bbp_write(rt2x00dev, 159, value); |
| 6941 | } |
| 6942 | |
| 6943 | static u8 rt2800_bbp_dcoc_read(struct rt2x00_dev *rt2x00dev, const u8 reg) |
| 6944 | { |
| 6945 | rt2800_bbp_write(rt2x00dev, 158, reg); |
| 6946 | return rt2800_bbp_read(rt2x00dev, 159); |
| 6947 | } |
| 6948 | |
| 6949 | static void rt2800_init_bbp_6352(struct rt2x00_dev *rt2x00dev) |
| 6950 | { |
| 6951 | u8 bbp; |
| 6952 | |
| 6953 | /* Apply Maximum Likelihood Detection (MLD) for 2 stream case */ |
| 6954 | bbp = rt2800_bbp_read(rt2x00dev, 105); |
| 6955 | rt2x00_set_field8(&bbp, BBP105_MLD, |
| 6956 | rt2x00dev->default_ant.rx_chain_num == 2); |
| 6957 | rt2800_bbp_write(rt2x00dev, 105, bbp); |
| 6958 | |
| 6959 | /* Avoid data loss and CRC errors */ |
| 6960 | rt2800_bbp4_mac_if_ctrl(rt2x00dev); |
| 6961 | |
| 6962 | /* Fix I/Q swap issue */ |
| 6963 | bbp = rt2800_bbp_read(rt2x00dev, 1); |
| 6964 | bbp |= 0x04; |
| 6965 | rt2800_bbp_write(rt2x00dev, 1, bbp); |
| 6966 | |
| 6967 | /* BBP for G band */ |
| 6968 | rt2800_bbp_write(rt2x00dev, 3, 0x08); |
| 6969 | rt2800_bbp_write(rt2x00dev, 4, 0x00); /* rt2800_bbp4_mac_if_ctrl? */ |
| 6970 | rt2800_bbp_write(rt2x00dev, 6, 0x08); |
| 6971 | rt2800_bbp_write(rt2x00dev, 14, 0x09); |
| 6972 | rt2800_bbp_write(rt2x00dev, 15, 0xFF); |
| 6973 | rt2800_bbp_write(rt2x00dev, 16, 0x01); |
| 6974 | rt2800_bbp_write(rt2x00dev, 20, 0x06); |
| 6975 | rt2800_bbp_write(rt2x00dev, 21, 0x00); |
| 6976 | rt2800_bbp_write(rt2x00dev, 22, 0x00); |
| 6977 | rt2800_bbp_write(rt2x00dev, 27, 0x00); |
| 6978 | rt2800_bbp_write(rt2x00dev, 28, 0x00); |
| 6979 | rt2800_bbp_write(rt2x00dev, 30, 0x00); |
| 6980 | rt2800_bbp_write(rt2x00dev, 31, 0x48); |
| 6981 | rt2800_bbp_write(rt2x00dev, 47, 0x40); |
| 6982 | rt2800_bbp_write(rt2x00dev, 62, 0x00); |
| 6983 | rt2800_bbp_write(rt2x00dev, 63, 0x00); |
| 6984 | rt2800_bbp_write(rt2x00dev, 64, 0x00); |
| 6985 | rt2800_bbp_write(rt2x00dev, 65, 0x2C); |
| 6986 | rt2800_bbp_write(rt2x00dev, 66, 0x1C); |
| 6987 | rt2800_bbp_write(rt2x00dev, 67, 0x20); |
| 6988 | rt2800_bbp_write(rt2x00dev, 68, 0xDD); |
| 6989 | rt2800_bbp_write(rt2x00dev, 69, 0x10); |
| 6990 | rt2800_bbp_write(rt2x00dev, 70, 0x05); |
| 6991 | rt2800_bbp_write(rt2x00dev, 73, 0x18); |
| 6992 | rt2800_bbp_write(rt2x00dev, 74, 0x0F); |
| 6993 | rt2800_bbp_write(rt2x00dev, 75, 0x60); |
| 6994 | rt2800_bbp_write(rt2x00dev, 76, 0x44); |
| 6995 | rt2800_bbp_write(rt2x00dev, 77, 0x59); |
| 6996 | rt2800_bbp_write(rt2x00dev, 78, 0x1E); |
| 6997 | rt2800_bbp_write(rt2x00dev, 79, 0x1C); |
| 6998 | rt2800_bbp_write(rt2x00dev, 80, 0x0C); |
| 6999 | rt2800_bbp_write(rt2x00dev, 81, 0x3A); |
| 7000 | rt2800_bbp_write(rt2x00dev, 82, 0xB6); |
| 7001 | rt2800_bbp_write(rt2x00dev, 83, 0x9A); |
| 7002 | rt2800_bbp_write(rt2x00dev, 84, 0x9A); |
| 7003 | rt2800_bbp_write(rt2x00dev, 86, 0x38); |
| 7004 | rt2800_bbp_write(rt2x00dev, 88, 0x90); |
| 7005 | rt2800_bbp_write(rt2x00dev, 91, 0x04); |
| 7006 | rt2800_bbp_write(rt2x00dev, 92, 0x02); |
| 7007 | rt2800_bbp_write(rt2x00dev, 95, 0x9A); |
| 7008 | rt2800_bbp_write(rt2x00dev, 96, 0x00); |
| 7009 | rt2800_bbp_write(rt2x00dev, 103, 0xC0); |
| 7010 | rt2800_bbp_write(rt2x00dev, 104, 0x92); |
| 7011 | /* FIXME BBP105 owerwrite */ |
| 7012 | rt2800_bbp_write(rt2x00dev, 105, 0x3C); |
| 7013 | rt2800_bbp_write(rt2x00dev, 106, 0x12); |
| 7014 | rt2800_bbp_write(rt2x00dev, 109, 0x00); |
| 7015 | rt2800_bbp_write(rt2x00dev, 134, 0x10); |
| 7016 | rt2800_bbp_write(rt2x00dev, 135, 0xA6); |
| 7017 | rt2800_bbp_write(rt2x00dev, 137, 0x04); |
| 7018 | rt2800_bbp_write(rt2x00dev, 142, 0x30); |
| 7019 | rt2800_bbp_write(rt2x00dev, 143, 0xF7); |
| 7020 | rt2800_bbp_write(rt2x00dev, 160, 0xEC); |
| 7021 | rt2800_bbp_write(rt2x00dev, 161, 0xC4); |
| 7022 | rt2800_bbp_write(rt2x00dev, 162, 0x77); |
| 7023 | rt2800_bbp_write(rt2x00dev, 163, 0xF9); |
| 7024 | rt2800_bbp_write(rt2x00dev, 164, 0x00); |
| 7025 | rt2800_bbp_write(rt2x00dev, 165, 0x00); |
| 7026 | rt2800_bbp_write(rt2x00dev, 186, 0x00); |
| 7027 | rt2800_bbp_write(rt2x00dev, 187, 0x00); |
| 7028 | rt2800_bbp_write(rt2x00dev, 188, 0x00); |
| 7029 | rt2800_bbp_write(rt2x00dev, 186, 0x00); |
| 7030 | rt2800_bbp_write(rt2x00dev, 187, 0x01); |
| 7031 | rt2800_bbp_write(rt2x00dev, 188, 0x00); |
| 7032 | rt2800_bbp_write(rt2x00dev, 189, 0x00); |
| 7033 | |
| 7034 | rt2800_bbp_write(rt2x00dev, 91, 0x06); |
| 7035 | rt2800_bbp_write(rt2x00dev, 92, 0x04); |
| 7036 | rt2800_bbp_write(rt2x00dev, 93, 0x54); |
| 7037 | rt2800_bbp_write(rt2x00dev, 99, 0x50); |
| 7038 | rt2800_bbp_write(rt2x00dev, 148, 0x84); |
| 7039 | rt2800_bbp_write(rt2x00dev, 167, 0x80); |
| 7040 | rt2800_bbp_write(rt2x00dev, 178, 0xFF); |
| 7041 | rt2800_bbp_write(rt2x00dev, 106, 0x13); |
| 7042 | |
| 7043 | /* BBP for G band GLRT function (BBP_128 ~ BBP_221) */ |
| 7044 | rt2800_bbp_glrt_write(rt2x00dev, 0, 0x00); |
| 7045 | rt2800_bbp_glrt_write(rt2x00dev, 1, 0x14); |
| 7046 | rt2800_bbp_glrt_write(rt2x00dev, 2, 0x20); |
| 7047 | rt2800_bbp_glrt_write(rt2x00dev, 3, 0x0A); |
| 7048 | rt2800_bbp_glrt_write(rt2x00dev, 10, 0x16); |
| 7049 | rt2800_bbp_glrt_write(rt2x00dev, 11, 0x06); |
| 7050 | rt2800_bbp_glrt_write(rt2x00dev, 12, 0x02); |
| 7051 | rt2800_bbp_glrt_write(rt2x00dev, 13, 0x07); |
| 7052 | rt2800_bbp_glrt_write(rt2x00dev, 14, 0x05); |
| 7053 | rt2800_bbp_glrt_write(rt2x00dev, 15, 0x09); |
| 7054 | rt2800_bbp_glrt_write(rt2x00dev, 16, 0x20); |
| 7055 | rt2800_bbp_glrt_write(rt2x00dev, 17, 0x08); |
| 7056 | rt2800_bbp_glrt_write(rt2x00dev, 18, 0x4A); |
| 7057 | rt2800_bbp_glrt_write(rt2x00dev, 19, 0x00); |
| 7058 | rt2800_bbp_glrt_write(rt2x00dev, 20, 0x00); |
| 7059 | rt2800_bbp_glrt_write(rt2x00dev, 128, 0xE0); |
| 7060 | rt2800_bbp_glrt_write(rt2x00dev, 129, 0x1F); |
| 7061 | rt2800_bbp_glrt_write(rt2x00dev, 130, 0x4F); |
| 7062 | rt2800_bbp_glrt_write(rt2x00dev, 131, 0x32); |
| 7063 | rt2800_bbp_glrt_write(rt2x00dev, 132, 0x08); |
| 7064 | rt2800_bbp_glrt_write(rt2x00dev, 133, 0x28); |
| 7065 | rt2800_bbp_glrt_write(rt2x00dev, 134, 0x19); |
| 7066 | rt2800_bbp_glrt_write(rt2x00dev, 135, 0x0A); |
| 7067 | rt2800_bbp_glrt_write(rt2x00dev, 138, 0x16); |
| 7068 | rt2800_bbp_glrt_write(rt2x00dev, 139, 0x10); |
| 7069 | rt2800_bbp_glrt_write(rt2x00dev, 140, 0x10); |
| 7070 | rt2800_bbp_glrt_write(rt2x00dev, 141, 0x1A); |
| 7071 | rt2800_bbp_glrt_write(rt2x00dev, 142, 0x36); |
| 7072 | rt2800_bbp_glrt_write(rt2x00dev, 143, 0x2C); |
| 7073 | rt2800_bbp_glrt_write(rt2x00dev, 144, 0x26); |
| 7074 | rt2800_bbp_glrt_write(rt2x00dev, 145, 0x24); |
| 7075 | rt2800_bbp_glrt_write(rt2x00dev, 146, 0x42); |
| 7076 | rt2800_bbp_glrt_write(rt2x00dev, 147, 0x40); |
| 7077 | rt2800_bbp_glrt_write(rt2x00dev, 148, 0x30); |
| 7078 | rt2800_bbp_glrt_write(rt2x00dev, 149, 0x29); |
| 7079 | rt2800_bbp_glrt_write(rt2x00dev, 150, 0x4C); |
| 7080 | rt2800_bbp_glrt_write(rt2x00dev, 151, 0x46); |
| 7081 | rt2800_bbp_glrt_write(rt2x00dev, 152, 0x3D); |
| 7082 | rt2800_bbp_glrt_write(rt2x00dev, 153, 0x40); |
| 7083 | rt2800_bbp_glrt_write(rt2x00dev, 154, 0x3E); |
| 7084 | rt2800_bbp_glrt_write(rt2x00dev, 155, 0x38); |
| 7085 | rt2800_bbp_glrt_write(rt2x00dev, 156, 0x3D); |
| 7086 | rt2800_bbp_glrt_write(rt2x00dev, 157, 0x2F); |
| 7087 | rt2800_bbp_glrt_write(rt2x00dev, 158, 0x3C); |
| 7088 | rt2800_bbp_glrt_write(rt2x00dev, 159, 0x34); |
| 7089 | rt2800_bbp_glrt_write(rt2x00dev, 160, 0x2C); |
| 7090 | rt2800_bbp_glrt_write(rt2x00dev, 161, 0x2F); |
| 7091 | rt2800_bbp_glrt_write(rt2x00dev, 162, 0x3C); |
| 7092 | rt2800_bbp_glrt_write(rt2x00dev, 163, 0x35); |
| 7093 | rt2800_bbp_glrt_write(rt2x00dev, 164, 0x2E); |
| 7094 | rt2800_bbp_glrt_write(rt2x00dev, 165, 0x2F); |
| 7095 | rt2800_bbp_glrt_write(rt2x00dev, 166, 0x49); |
| 7096 | rt2800_bbp_glrt_write(rt2x00dev, 167, 0x41); |
| 7097 | rt2800_bbp_glrt_write(rt2x00dev, 168, 0x36); |
| 7098 | rt2800_bbp_glrt_write(rt2x00dev, 169, 0x39); |
| 7099 | rt2800_bbp_glrt_write(rt2x00dev, 170, 0x30); |
| 7100 | rt2800_bbp_glrt_write(rt2x00dev, 171, 0x30); |
| 7101 | rt2800_bbp_glrt_write(rt2x00dev, 172, 0x0E); |
| 7102 | rt2800_bbp_glrt_write(rt2x00dev, 173, 0x0D); |
| 7103 | rt2800_bbp_glrt_write(rt2x00dev, 174, 0x28); |
| 7104 | rt2800_bbp_glrt_write(rt2x00dev, 175, 0x21); |
| 7105 | rt2800_bbp_glrt_write(rt2x00dev, 176, 0x1C); |
| 7106 | rt2800_bbp_glrt_write(rt2x00dev, 177, 0x16); |
| 7107 | rt2800_bbp_glrt_write(rt2x00dev, 178, 0x50); |
| 7108 | rt2800_bbp_glrt_write(rt2x00dev, 179, 0x4A); |
| 7109 | rt2800_bbp_glrt_write(rt2x00dev, 180, 0x43); |
| 7110 | rt2800_bbp_glrt_write(rt2x00dev, 181, 0x50); |
| 7111 | rt2800_bbp_glrt_write(rt2x00dev, 182, 0x10); |
| 7112 | rt2800_bbp_glrt_write(rt2x00dev, 183, 0x10); |
| 7113 | rt2800_bbp_glrt_write(rt2x00dev, 184, 0x10); |
| 7114 | rt2800_bbp_glrt_write(rt2x00dev, 185, 0x10); |
| 7115 | rt2800_bbp_glrt_write(rt2x00dev, 200, 0x7D); |
| 7116 | rt2800_bbp_glrt_write(rt2x00dev, 201, 0x14); |
| 7117 | rt2800_bbp_glrt_write(rt2x00dev, 202, 0x32); |
| 7118 | rt2800_bbp_glrt_write(rt2x00dev, 203, 0x2C); |
| 7119 | rt2800_bbp_glrt_write(rt2x00dev, 204, 0x36); |
| 7120 | rt2800_bbp_glrt_write(rt2x00dev, 205, 0x4C); |
| 7121 | rt2800_bbp_glrt_write(rt2x00dev, 206, 0x43); |
| 7122 | rt2800_bbp_glrt_write(rt2x00dev, 207, 0x2C); |
| 7123 | rt2800_bbp_glrt_write(rt2x00dev, 208, 0x2E); |
| 7124 | rt2800_bbp_glrt_write(rt2x00dev, 209, 0x36); |
| 7125 | rt2800_bbp_glrt_write(rt2x00dev, 210, 0x30); |
| 7126 | rt2800_bbp_glrt_write(rt2x00dev, 211, 0x6E); |
| 7127 | |
| 7128 | /* BBP for G band DCOC function */ |
| 7129 | rt2800_bbp_dcoc_write(rt2x00dev, 140, 0x0C); |
| 7130 | rt2800_bbp_dcoc_write(rt2x00dev, 141, 0x00); |
| 7131 | rt2800_bbp_dcoc_write(rt2x00dev, 142, 0x10); |
| 7132 | rt2800_bbp_dcoc_write(rt2x00dev, 143, 0x10); |
| 7133 | rt2800_bbp_dcoc_write(rt2x00dev, 144, 0x10); |
| 7134 | rt2800_bbp_dcoc_write(rt2x00dev, 145, 0x10); |
| 7135 | rt2800_bbp_dcoc_write(rt2x00dev, 146, 0x08); |
| 7136 | rt2800_bbp_dcoc_write(rt2x00dev, 147, 0x40); |
| 7137 | rt2800_bbp_dcoc_write(rt2x00dev, 148, 0x04); |
| 7138 | rt2800_bbp_dcoc_write(rt2x00dev, 149, 0x04); |
| 7139 | rt2800_bbp_dcoc_write(rt2x00dev, 150, 0x08); |
| 7140 | rt2800_bbp_dcoc_write(rt2x00dev, 151, 0x08); |
| 7141 | rt2800_bbp_dcoc_write(rt2x00dev, 152, 0x03); |
| 7142 | rt2800_bbp_dcoc_write(rt2x00dev, 153, 0x03); |
| 7143 | rt2800_bbp_dcoc_write(rt2x00dev, 154, 0x03); |
| 7144 | rt2800_bbp_dcoc_write(rt2x00dev, 155, 0x02); |
| 7145 | rt2800_bbp_dcoc_write(rt2x00dev, 156, 0x40); |
| 7146 | rt2800_bbp_dcoc_write(rt2x00dev, 157, 0x40); |
| 7147 | rt2800_bbp_dcoc_write(rt2x00dev, 158, 0x64); |
| 7148 | rt2800_bbp_dcoc_write(rt2x00dev, 159, 0x64); |
| 7149 | |
| 7150 | rt2800_bbp4_mac_if_ctrl(rt2x00dev); |
| 7151 | } |
| 7152 | |
| 7153 | static void rt2800_init_bbp(struct rt2x00_dev *rt2x00dev) |
| 7154 | { |
| 7155 | unsigned int i; |
| 7156 | u16 eeprom; |
| 7157 | u8 reg_id; |
| 7158 | u8 value; |
| 7159 | |
| 7160 | if (rt2800_is_305x_soc(rt2x00dev)) |
| 7161 | rt2800_init_bbp_305x_soc(rt2x00dev); |
| 7162 | |
| 7163 | switch (rt2x00dev->chip.rt) { |
| 7164 | case RT2860: |
| 7165 | case RT2872: |
| 7166 | case RT2883: |
| 7167 | rt2800_init_bbp_28xx(rt2x00dev); |
| 7168 | break; |
| 7169 | case RT3070: |
| 7170 | case RT3071: |
| 7171 | case RT3090: |
| 7172 | rt2800_init_bbp_30xx(rt2x00dev); |
| 7173 | break; |
| 7174 | case RT3290: |
| 7175 | rt2800_init_bbp_3290(rt2x00dev); |
| 7176 | break; |
| 7177 | case RT3352: |
| 7178 | case RT5350: |
| 7179 | rt2800_init_bbp_3352(rt2x00dev); |
| 7180 | break; |
| 7181 | case RT3390: |
| 7182 | rt2800_init_bbp_3390(rt2x00dev); |
| 7183 | break; |
| 7184 | case RT3572: |
| 7185 | rt2800_init_bbp_3572(rt2x00dev); |
| 7186 | break; |
| 7187 | case RT3593: |
| 7188 | rt2800_init_bbp_3593(rt2x00dev); |
| 7189 | return; |
| 7190 | case RT3883: |
| 7191 | rt2800_init_bbp_3883(rt2x00dev); |
| 7192 | return; |
| 7193 | case RT5390: |
| 7194 | case RT5392: |
| 7195 | rt2800_init_bbp_53xx(rt2x00dev); |
| 7196 | break; |
| 7197 | case RT5592: |
| 7198 | rt2800_init_bbp_5592(rt2x00dev); |
| 7199 | return; |
| 7200 | case RT6352: |
| 7201 | rt2800_init_bbp_6352(rt2x00dev); |
| 7202 | break; |
| 7203 | } |
| 7204 | |
| 7205 | for (i = 0; i < EEPROM_BBP_SIZE; i++) { |
| 7206 | eeprom = rt2800_eeprom_read_from_array(rt2x00dev, |
| 7207 | EEPROM_BBP_START, i); |
| 7208 | |
| 7209 | if (eeprom != 0xffff && eeprom != 0x0000) { |
| 7210 | reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID); |
| 7211 | value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE); |
| 7212 | rt2800_bbp_write(rt2x00dev, reg_id, value); |
| 7213 | } |
| 7214 | } |
| 7215 | } |
| 7216 | |
| 7217 | static void rt2800_led_open_drain_enable(struct rt2x00_dev *rt2x00dev) |
| 7218 | { |
| 7219 | u32 reg; |
| 7220 | |
| 7221 | reg = rt2800_register_read(rt2x00dev, OPT_14_CSR); |
| 7222 | rt2x00_set_field32(®, OPT_14_CSR_BIT0, 1); |
| 7223 | rt2800_register_write(rt2x00dev, OPT_14_CSR, reg); |
| 7224 | } |
| 7225 | |
| 7226 | static u8 rt2800_init_rx_filter(struct rt2x00_dev *rt2x00dev, bool bw40, |
| 7227 | u8 filter_target) |
| 7228 | { |
| 7229 | unsigned int i; |
| 7230 | u8 bbp; |
| 7231 | u8 rfcsr; |
| 7232 | u8 passband; |
| 7233 | u8 stopband; |
| 7234 | u8 overtuned = 0; |
| 7235 | u8 rfcsr24 = (bw40) ? 0x27 : 0x07; |
| 7236 | |
| 7237 | rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24); |
| 7238 | |
| 7239 | bbp = rt2800_bbp_read(rt2x00dev, 4); |
| 7240 | rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * bw40); |
| 7241 | rt2800_bbp_write(rt2x00dev, 4, bbp); |
| 7242 | |
| 7243 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 31); |
| 7244 | rt2x00_set_field8(&rfcsr, RFCSR31_RX_H20M, bw40); |
| 7245 | rt2800_rfcsr_write(rt2x00dev, 31, rfcsr); |
| 7246 | |
| 7247 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 22); |
| 7248 | rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 1); |
| 7249 | rt2800_rfcsr_write(rt2x00dev, 22, rfcsr); |
| 7250 | |
| 7251 | /* |
| 7252 | * Set power & frequency of passband test tone |
| 7253 | */ |
| 7254 | rt2800_bbp_write(rt2x00dev, 24, 0); |
| 7255 | |
| 7256 | for (i = 0; i < 100; i++) { |
| 7257 | rt2800_bbp_write(rt2x00dev, 25, 0x90); |
| 7258 | msleep(1); |
| 7259 | |
| 7260 | passband = rt2800_bbp_read(rt2x00dev, 55); |
| 7261 | if (passband) |
| 7262 | break; |
| 7263 | } |
| 7264 | |
| 7265 | /* |
| 7266 | * Set power & frequency of stopband test tone |
| 7267 | */ |
| 7268 | rt2800_bbp_write(rt2x00dev, 24, 0x06); |
| 7269 | |
| 7270 | for (i = 0; i < 100; i++) { |
| 7271 | rt2800_bbp_write(rt2x00dev, 25, 0x90); |
| 7272 | msleep(1); |
| 7273 | |
| 7274 | stopband = rt2800_bbp_read(rt2x00dev, 55); |
| 7275 | |
| 7276 | if ((passband - stopband) <= filter_target) { |
| 7277 | rfcsr24++; |
| 7278 | overtuned += ((passband - stopband) == filter_target); |
| 7279 | } else |
| 7280 | break; |
| 7281 | |
| 7282 | rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24); |
| 7283 | } |
| 7284 | |
| 7285 | rfcsr24 -= !!overtuned; |
| 7286 | |
| 7287 | rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24); |
| 7288 | return rfcsr24; |
| 7289 | } |
| 7290 | |
| 7291 | static void rt2800_rf_init_calibration(struct rt2x00_dev *rt2x00dev, |
| 7292 | const unsigned int rf_reg) |
| 7293 | { |
| 7294 | u8 rfcsr; |
| 7295 | |
| 7296 | rfcsr = rt2800_rfcsr_read(rt2x00dev, rf_reg); |
| 7297 | rt2x00_set_field8(&rfcsr, FIELD8(0x80), 1); |
| 7298 | rt2800_rfcsr_write(rt2x00dev, rf_reg, rfcsr); |
| 7299 | msleep(1); |
| 7300 | rt2x00_set_field8(&rfcsr, FIELD8(0x80), 0); |
| 7301 | rt2800_rfcsr_write(rt2x00dev, rf_reg, rfcsr); |
| 7302 | } |
| 7303 | |
| 7304 | static void rt2800_rx_filter_calibration(struct rt2x00_dev *rt2x00dev) |
| 7305 | { |
| 7306 | struct rt2800_drv_data *drv_data = rt2x00dev->drv_data; |
| 7307 | u8 filter_tgt_bw20; |
| 7308 | u8 filter_tgt_bw40; |
| 7309 | u8 rfcsr, bbp; |
| 7310 | |
| 7311 | /* |
| 7312 | * TODO: sync filter_tgt values with vendor driver |
| 7313 | */ |
| 7314 | if (rt2x00_rt(rt2x00dev, RT3070)) { |
| 7315 | filter_tgt_bw20 = 0x16; |
| 7316 | filter_tgt_bw40 = 0x19; |
| 7317 | } else { |
| 7318 | filter_tgt_bw20 = 0x13; |
| 7319 | filter_tgt_bw40 = 0x15; |
| 7320 | } |
| 7321 | |
| 7322 | drv_data->calibration_bw20 = |
| 7323 | rt2800_init_rx_filter(rt2x00dev, false, filter_tgt_bw20); |
| 7324 | drv_data->calibration_bw40 = |
| 7325 | rt2800_init_rx_filter(rt2x00dev, true, filter_tgt_bw40); |
| 7326 | |
| 7327 | /* |
| 7328 | * Save BBP 25 & 26 values for later use in channel switching (for 3052) |
| 7329 | */ |
| 7330 | drv_data->bbp25 = rt2800_bbp_read(rt2x00dev, 25); |
| 7331 | drv_data->bbp26 = rt2800_bbp_read(rt2x00dev, 26); |
| 7332 | |
| 7333 | /* |
| 7334 | * Set back to initial state |
| 7335 | */ |
| 7336 | rt2800_bbp_write(rt2x00dev, 24, 0); |
| 7337 | |
| 7338 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 22); |
| 7339 | rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 0); |
| 7340 | rt2800_rfcsr_write(rt2x00dev, 22, rfcsr); |
| 7341 | |
| 7342 | /* |
| 7343 | * Set BBP back to BW20 |
| 7344 | */ |
| 7345 | bbp = rt2800_bbp_read(rt2x00dev, 4); |
| 7346 | rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 0); |
| 7347 | rt2800_bbp_write(rt2x00dev, 4, bbp); |
| 7348 | } |
| 7349 | |
| 7350 | static void rt2800_normal_mode_setup_3xxx(struct rt2x00_dev *rt2x00dev) |
| 7351 | { |
| 7352 | struct rt2800_drv_data *drv_data = rt2x00dev->drv_data; |
| 7353 | u8 min_gain, rfcsr, bbp; |
| 7354 | u16 eeprom; |
| 7355 | |
| 7356 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 17); |
| 7357 | |
| 7358 | rt2x00_set_field8(&rfcsr, RFCSR17_TX_LO1_EN, 0); |
| 7359 | if (rt2x00_rt(rt2x00dev, RT3070) || |
| 7360 | rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) || |
| 7361 | rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) || |
| 7362 | rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) { |
| 7363 | if (!rt2x00_has_cap_external_lna_bg(rt2x00dev)) |
| 7364 | rt2x00_set_field8(&rfcsr, RFCSR17_R, 1); |
| 7365 | } |
| 7366 | |
| 7367 | min_gain = rt2x00_rt(rt2x00dev, RT3070) ? 1 : 2; |
| 7368 | if (drv_data->txmixer_gain_24g >= min_gain) { |
| 7369 | rt2x00_set_field8(&rfcsr, RFCSR17_TXMIXER_GAIN, |
| 7370 | drv_data->txmixer_gain_24g); |
| 7371 | } |
| 7372 | |
| 7373 | rt2800_rfcsr_write(rt2x00dev, 17, rfcsr); |
| 7374 | |
| 7375 | if (rt2x00_rt(rt2x00dev, RT3090)) { |
| 7376 | /* Turn off unused DAC1 and ADC1 to reduce power consumption */ |
| 7377 | bbp = rt2800_bbp_read(rt2x00dev, 138); |
| 7378 | eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0); |
| 7379 | if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) == 1) |
| 7380 | rt2x00_set_field8(&bbp, BBP138_RX_ADC1, 0); |
| 7381 | if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) == 1) |
| 7382 | rt2x00_set_field8(&bbp, BBP138_TX_DAC1, 1); |
| 7383 | rt2800_bbp_write(rt2x00dev, 138, bbp); |
| 7384 | } |
| 7385 | |
| 7386 | if (rt2x00_rt(rt2x00dev, RT3070)) { |
| 7387 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 27); |
| 7388 | if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) |
| 7389 | rt2x00_set_field8(&rfcsr, RFCSR27_R1, 3); |
| 7390 | else |
| 7391 | rt2x00_set_field8(&rfcsr, RFCSR27_R1, 0); |
| 7392 | rt2x00_set_field8(&rfcsr, RFCSR27_R2, 0); |
| 7393 | rt2x00_set_field8(&rfcsr, RFCSR27_R3, 0); |
| 7394 | rt2x00_set_field8(&rfcsr, RFCSR27_R4, 0); |
| 7395 | rt2800_rfcsr_write(rt2x00dev, 27, rfcsr); |
| 7396 | } else if (rt2x00_rt(rt2x00dev, RT3071) || |
| 7397 | rt2x00_rt(rt2x00dev, RT3090) || |
| 7398 | rt2x00_rt(rt2x00dev, RT3390)) { |
| 7399 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 1); |
| 7400 | rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1); |
| 7401 | rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0); |
| 7402 | rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0); |
| 7403 | rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1); |
| 7404 | rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1); |
| 7405 | rt2800_rfcsr_write(rt2x00dev, 1, rfcsr); |
| 7406 | |
| 7407 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 15); |
| 7408 | rt2x00_set_field8(&rfcsr, RFCSR15_TX_LO2_EN, 0); |
| 7409 | rt2800_rfcsr_write(rt2x00dev, 15, rfcsr); |
| 7410 | |
| 7411 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 20); |
| 7412 | rt2x00_set_field8(&rfcsr, RFCSR20_RX_LO1_EN, 0); |
| 7413 | rt2800_rfcsr_write(rt2x00dev, 20, rfcsr); |
| 7414 | |
| 7415 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 21); |
| 7416 | rt2x00_set_field8(&rfcsr, RFCSR21_RX_LO2_EN, 0); |
| 7417 | rt2800_rfcsr_write(rt2x00dev, 21, rfcsr); |
| 7418 | } |
| 7419 | } |
| 7420 | |
| 7421 | static void rt2800_normal_mode_setup_3593(struct rt2x00_dev *rt2x00dev) |
| 7422 | { |
| 7423 | struct rt2800_drv_data *drv_data = rt2x00dev->drv_data; |
| 7424 | u8 rfcsr; |
| 7425 | u8 tx_gain; |
| 7426 | |
| 7427 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 50); |
| 7428 | rt2x00_set_field8(&rfcsr, RFCSR50_TX_LO2_EN, 0); |
| 7429 | rt2800_rfcsr_write(rt2x00dev, 50, rfcsr); |
| 7430 | |
| 7431 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 51); |
| 7432 | tx_gain = rt2x00_get_field8(drv_data->txmixer_gain_24g, |
| 7433 | RFCSR17_TXMIXER_GAIN); |
| 7434 | rt2x00_set_field8(&rfcsr, RFCSR51_BITS24, tx_gain); |
| 7435 | rt2800_rfcsr_write(rt2x00dev, 51, rfcsr); |
| 7436 | |
| 7437 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 38); |
| 7438 | rt2x00_set_field8(&rfcsr, RFCSR38_RX_LO1_EN, 0); |
| 7439 | rt2800_rfcsr_write(rt2x00dev, 38, rfcsr); |
| 7440 | |
| 7441 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 39); |
| 7442 | rt2x00_set_field8(&rfcsr, RFCSR39_RX_LO2_EN, 0); |
| 7443 | rt2800_rfcsr_write(rt2x00dev, 39, rfcsr); |
| 7444 | |
| 7445 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 1); |
| 7446 | rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1); |
| 7447 | rt2x00_set_field8(&rfcsr, RFCSR1_PLL_PD, 1); |
| 7448 | rt2800_rfcsr_write(rt2x00dev, 1, rfcsr); |
| 7449 | |
| 7450 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 30); |
| 7451 | rt2x00_set_field8(&rfcsr, RFCSR30_RX_VCM, 2); |
| 7452 | rt2800_rfcsr_write(rt2x00dev, 30, rfcsr); |
| 7453 | |
| 7454 | /* TODO: enable stream mode */ |
| 7455 | } |
| 7456 | |
| 7457 | static void rt2800_normal_mode_setup_5xxx(struct rt2x00_dev *rt2x00dev) |
| 7458 | { |
| 7459 | u8 reg; |
| 7460 | u16 eeprom; |
| 7461 | |
| 7462 | /* Turn off unused DAC1 and ADC1 to reduce power consumption */ |
| 7463 | reg = rt2800_bbp_read(rt2x00dev, 138); |
| 7464 | eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0); |
| 7465 | if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) == 1) |
| 7466 | rt2x00_set_field8(®, BBP138_RX_ADC1, 0); |
| 7467 | if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) == 1) |
| 7468 | rt2x00_set_field8(®, BBP138_TX_DAC1, 1); |
| 7469 | rt2800_bbp_write(rt2x00dev, 138, reg); |
| 7470 | |
| 7471 | reg = rt2800_rfcsr_read(rt2x00dev, 38); |
| 7472 | rt2x00_set_field8(®, RFCSR38_RX_LO1_EN, 0); |
| 7473 | rt2800_rfcsr_write(rt2x00dev, 38, reg); |
| 7474 | |
| 7475 | reg = rt2800_rfcsr_read(rt2x00dev, 39); |
| 7476 | rt2x00_set_field8(®, RFCSR39_RX_LO2_EN, 0); |
| 7477 | rt2800_rfcsr_write(rt2x00dev, 39, reg); |
| 7478 | |
| 7479 | rt2800_bbp4_mac_if_ctrl(rt2x00dev); |
| 7480 | |
| 7481 | reg = rt2800_rfcsr_read(rt2x00dev, 30); |
| 7482 | rt2x00_set_field8(®, RFCSR30_RX_VCM, 2); |
| 7483 | rt2800_rfcsr_write(rt2x00dev, 30, reg); |
| 7484 | } |
| 7485 | |
| 7486 | static void rt2800_init_rfcsr_305x_soc(struct rt2x00_dev *rt2x00dev) |
| 7487 | { |
| 7488 | rt2800_rf_init_calibration(rt2x00dev, 30); |
| 7489 | |
| 7490 | rt2800_rfcsr_write(rt2x00dev, 0, 0x50); |
| 7491 | rt2800_rfcsr_write(rt2x00dev, 1, 0x01); |
| 7492 | rt2800_rfcsr_write(rt2x00dev, 2, 0xf7); |
| 7493 | rt2800_rfcsr_write(rt2x00dev, 3, 0x75); |
| 7494 | rt2800_rfcsr_write(rt2x00dev, 4, 0x40); |
| 7495 | rt2800_rfcsr_write(rt2x00dev, 5, 0x03); |
| 7496 | rt2800_rfcsr_write(rt2x00dev, 6, 0x02); |
| 7497 | rt2800_rfcsr_write(rt2x00dev, 7, 0x50); |
| 7498 | rt2800_rfcsr_write(rt2x00dev, 8, 0x39); |
| 7499 | rt2800_rfcsr_write(rt2x00dev, 9, 0x0f); |
| 7500 | rt2800_rfcsr_write(rt2x00dev, 10, 0x60); |
| 7501 | rt2800_rfcsr_write(rt2x00dev, 11, 0x21); |
| 7502 | rt2800_rfcsr_write(rt2x00dev, 12, 0x75); |
| 7503 | rt2800_rfcsr_write(rt2x00dev, 13, 0x75); |
| 7504 | rt2800_rfcsr_write(rt2x00dev, 14, 0x90); |
| 7505 | rt2800_rfcsr_write(rt2x00dev, 15, 0x58); |
| 7506 | rt2800_rfcsr_write(rt2x00dev, 16, 0xb3); |
| 7507 | rt2800_rfcsr_write(rt2x00dev, 17, 0x92); |
| 7508 | rt2800_rfcsr_write(rt2x00dev, 18, 0x2c); |
| 7509 | rt2800_rfcsr_write(rt2x00dev, 19, 0x02); |
| 7510 | rt2800_rfcsr_write(rt2x00dev, 20, 0xba); |
| 7511 | rt2800_rfcsr_write(rt2x00dev, 21, 0xdb); |
| 7512 | rt2800_rfcsr_write(rt2x00dev, 22, 0x00); |
| 7513 | rt2800_rfcsr_write(rt2x00dev, 23, 0x31); |
| 7514 | rt2800_rfcsr_write(rt2x00dev, 24, 0x08); |
| 7515 | rt2800_rfcsr_write(rt2x00dev, 25, 0x01); |
| 7516 | rt2800_rfcsr_write(rt2x00dev, 26, 0x25); |
| 7517 | rt2800_rfcsr_write(rt2x00dev, 27, 0x23); |
| 7518 | rt2800_rfcsr_write(rt2x00dev, 28, 0x13); |
| 7519 | rt2800_rfcsr_write(rt2x00dev, 29, 0x83); |
| 7520 | rt2800_rfcsr_write(rt2x00dev, 30, 0x00); |
| 7521 | rt2800_rfcsr_write(rt2x00dev, 31, 0x00); |
| 7522 | } |
| 7523 | |
| 7524 | static void rt2800_init_rfcsr_30xx(struct rt2x00_dev *rt2x00dev) |
| 7525 | { |
| 7526 | u8 rfcsr; |
| 7527 | u16 eeprom; |
| 7528 | u32 reg; |
| 7529 | |
| 7530 | /* XXX vendor driver do this only for 3070 */ |
| 7531 | rt2800_rf_init_calibration(rt2x00dev, 30); |
| 7532 | |
| 7533 | rt2800_rfcsr_write(rt2x00dev, 4, 0x40); |
| 7534 | rt2800_rfcsr_write(rt2x00dev, 5, 0x03); |
| 7535 | rt2800_rfcsr_write(rt2x00dev, 6, 0x02); |
| 7536 | rt2800_rfcsr_write(rt2x00dev, 7, 0x60); |
| 7537 | rt2800_rfcsr_write(rt2x00dev, 9, 0x0f); |
| 7538 | rt2800_rfcsr_write(rt2x00dev, 10, 0x41); |
| 7539 | rt2800_rfcsr_write(rt2x00dev, 11, 0x21); |
| 7540 | rt2800_rfcsr_write(rt2x00dev, 12, 0x7b); |
| 7541 | rt2800_rfcsr_write(rt2x00dev, 14, 0x90); |
| 7542 | rt2800_rfcsr_write(rt2x00dev, 15, 0x58); |
| 7543 | rt2800_rfcsr_write(rt2x00dev, 16, 0xb3); |
| 7544 | rt2800_rfcsr_write(rt2x00dev, 17, 0x92); |
| 7545 | rt2800_rfcsr_write(rt2x00dev, 18, 0x2c); |
| 7546 | rt2800_rfcsr_write(rt2x00dev, 19, 0x02); |
| 7547 | rt2800_rfcsr_write(rt2x00dev, 20, 0xba); |
| 7548 | rt2800_rfcsr_write(rt2x00dev, 21, 0xdb); |
| 7549 | rt2800_rfcsr_write(rt2x00dev, 24, 0x16); |
| 7550 | rt2800_rfcsr_write(rt2x00dev, 25, 0x03); |
| 7551 | rt2800_rfcsr_write(rt2x00dev, 29, 0x1f); |
| 7552 | |
| 7553 | if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) { |
| 7554 | reg = rt2800_register_read(rt2x00dev, LDO_CFG0); |
| 7555 | rt2x00_set_field32(®, LDO_CFG0_BGSEL, 1); |
| 7556 | rt2x00_set_field32(®, LDO_CFG0_LDO_CORE_VLEVEL, 3); |
| 7557 | rt2800_register_write(rt2x00dev, LDO_CFG0, reg); |
| 7558 | } else if (rt2x00_rt(rt2x00dev, RT3071) || |
| 7559 | rt2x00_rt(rt2x00dev, RT3090)) { |
| 7560 | rt2800_rfcsr_write(rt2x00dev, 31, 0x14); |
| 7561 | |
| 7562 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 6); |
| 7563 | rt2x00_set_field8(&rfcsr, RFCSR6_R2, 1); |
| 7564 | rt2800_rfcsr_write(rt2x00dev, 6, rfcsr); |
| 7565 | |
| 7566 | reg = rt2800_register_read(rt2x00dev, LDO_CFG0); |
| 7567 | rt2x00_set_field32(®, LDO_CFG0_BGSEL, 1); |
| 7568 | if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) || |
| 7569 | rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E)) { |
| 7570 | eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1); |
| 7571 | if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_DAC_TEST)) |
| 7572 | rt2x00_set_field32(®, LDO_CFG0_LDO_CORE_VLEVEL, 3); |
| 7573 | else |
| 7574 | rt2x00_set_field32(®, LDO_CFG0_LDO_CORE_VLEVEL, 0); |
| 7575 | } |
| 7576 | rt2800_register_write(rt2x00dev, LDO_CFG0, reg); |
| 7577 | |
| 7578 | reg = rt2800_register_read(rt2x00dev, GPIO_SWITCH); |
| 7579 | rt2x00_set_field32(®, GPIO_SWITCH_5, 0); |
| 7580 | rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg); |
| 7581 | } |
| 7582 | |
| 7583 | rt2800_rx_filter_calibration(rt2x00dev); |
| 7584 | |
| 7585 | if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F) || |
| 7586 | rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) || |
| 7587 | rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E)) |
| 7588 | rt2800_rfcsr_write(rt2x00dev, 27, 0x03); |
| 7589 | |
| 7590 | rt2800_led_open_drain_enable(rt2x00dev); |
| 7591 | rt2800_normal_mode_setup_3xxx(rt2x00dev); |
| 7592 | } |
| 7593 | |
| 7594 | static void rt2800_init_rfcsr_3290(struct rt2x00_dev *rt2x00dev) |
| 7595 | { |
| 7596 | u8 rfcsr; |
| 7597 | |
| 7598 | rt2800_rf_init_calibration(rt2x00dev, 2); |
| 7599 | |
| 7600 | rt2800_rfcsr_write(rt2x00dev, 1, 0x0f); |
| 7601 | rt2800_rfcsr_write(rt2x00dev, 2, 0x80); |
| 7602 | rt2800_rfcsr_write(rt2x00dev, 3, 0x08); |
| 7603 | rt2800_rfcsr_write(rt2x00dev, 4, 0x00); |
| 7604 | rt2800_rfcsr_write(rt2x00dev, 6, 0xa0); |
| 7605 | rt2800_rfcsr_write(rt2x00dev, 8, 0xf3); |
| 7606 | rt2800_rfcsr_write(rt2x00dev, 9, 0x02); |
| 7607 | rt2800_rfcsr_write(rt2x00dev, 10, 0x53); |
| 7608 | rt2800_rfcsr_write(rt2x00dev, 11, 0x4a); |
| 7609 | rt2800_rfcsr_write(rt2x00dev, 12, 0x46); |
| 7610 | rt2800_rfcsr_write(rt2x00dev, 13, 0x9f); |
| 7611 | rt2800_rfcsr_write(rt2x00dev, 18, 0x02); |
| 7612 | rt2800_rfcsr_write(rt2x00dev, 22, 0x20); |
| 7613 | rt2800_rfcsr_write(rt2x00dev, 25, 0x83); |
| 7614 | rt2800_rfcsr_write(rt2x00dev, 26, 0x82); |
| 7615 | rt2800_rfcsr_write(rt2x00dev, 27, 0x09); |
| 7616 | rt2800_rfcsr_write(rt2x00dev, 29, 0x10); |
| 7617 | rt2800_rfcsr_write(rt2x00dev, 30, 0x10); |
| 7618 | rt2800_rfcsr_write(rt2x00dev, 31, 0x80); |
| 7619 | rt2800_rfcsr_write(rt2x00dev, 32, 0x80); |
| 7620 | rt2800_rfcsr_write(rt2x00dev, 33, 0x00); |
| 7621 | rt2800_rfcsr_write(rt2x00dev, 34, 0x05); |
| 7622 | rt2800_rfcsr_write(rt2x00dev, 35, 0x12); |
| 7623 | rt2800_rfcsr_write(rt2x00dev, 36, 0x00); |
| 7624 | rt2800_rfcsr_write(rt2x00dev, 38, 0x85); |
| 7625 | rt2800_rfcsr_write(rt2x00dev, 39, 0x1b); |
| 7626 | rt2800_rfcsr_write(rt2x00dev, 40, 0x0b); |
| 7627 | rt2800_rfcsr_write(rt2x00dev, 41, 0xbb); |
| 7628 | rt2800_rfcsr_write(rt2x00dev, 42, 0xd5); |
| 7629 | rt2800_rfcsr_write(rt2x00dev, 43, 0x7b); |
| 7630 | rt2800_rfcsr_write(rt2x00dev, 44, 0x0e); |
| 7631 | rt2800_rfcsr_write(rt2x00dev, 45, 0xa2); |
| 7632 | rt2800_rfcsr_write(rt2x00dev, 46, 0x73); |
| 7633 | rt2800_rfcsr_write(rt2x00dev, 47, 0x00); |
| 7634 | rt2800_rfcsr_write(rt2x00dev, 48, 0x10); |
| 7635 | rt2800_rfcsr_write(rt2x00dev, 49, 0x98); |
| 7636 | rt2800_rfcsr_write(rt2x00dev, 52, 0x38); |
| 7637 | rt2800_rfcsr_write(rt2x00dev, 53, 0x00); |
| 7638 | rt2800_rfcsr_write(rt2x00dev, 54, 0x78); |
| 7639 | rt2800_rfcsr_write(rt2x00dev, 55, 0x43); |
| 7640 | rt2800_rfcsr_write(rt2x00dev, 56, 0x02); |
| 7641 | rt2800_rfcsr_write(rt2x00dev, 57, 0x80); |
| 7642 | rt2800_rfcsr_write(rt2x00dev, 58, 0x7f); |
| 7643 | rt2800_rfcsr_write(rt2x00dev, 59, 0x09); |
| 7644 | rt2800_rfcsr_write(rt2x00dev, 60, 0x45); |
| 7645 | rt2800_rfcsr_write(rt2x00dev, 61, 0xc1); |
| 7646 | |
| 7647 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 29); |
| 7648 | rt2x00_set_field8(&rfcsr, RFCSR29_RSSI_GAIN, 3); |
| 7649 | rt2800_rfcsr_write(rt2x00dev, 29, rfcsr); |
| 7650 | |
| 7651 | rt2800_led_open_drain_enable(rt2x00dev); |
| 7652 | rt2800_normal_mode_setup_3xxx(rt2x00dev); |
| 7653 | } |
| 7654 | |
| 7655 | static void rt2800_init_rfcsr_3352(struct rt2x00_dev *rt2x00dev) |
| 7656 | { |
| 7657 | int tx0_ext_pa = test_bit(CAPABILITY_EXTERNAL_PA_TX0, |
| 7658 | &rt2x00dev->cap_flags); |
| 7659 | int tx1_ext_pa = test_bit(CAPABILITY_EXTERNAL_PA_TX1, |
| 7660 | &rt2x00dev->cap_flags); |
| 7661 | u8 rfcsr; |
| 7662 | |
| 7663 | rt2800_rf_init_calibration(rt2x00dev, 30); |
| 7664 | |
| 7665 | rt2800_rfcsr_write(rt2x00dev, 0, 0xf0); |
| 7666 | rt2800_rfcsr_write(rt2x00dev, 1, 0x23); |
| 7667 | rt2800_rfcsr_write(rt2x00dev, 2, 0x50); |
| 7668 | rt2800_rfcsr_write(rt2x00dev, 3, 0x18); |
| 7669 | rt2800_rfcsr_write(rt2x00dev, 4, 0x00); |
| 7670 | rt2800_rfcsr_write(rt2x00dev, 5, 0x00); |
| 7671 | rt2800_rfcsr_write(rt2x00dev, 6, 0x33); |
| 7672 | rt2800_rfcsr_write(rt2x00dev, 7, 0x00); |
| 7673 | rt2800_rfcsr_write(rt2x00dev, 8, 0xf1); |
| 7674 | rt2800_rfcsr_write(rt2x00dev, 9, 0x02); |
| 7675 | rt2800_rfcsr_write(rt2x00dev, 10, 0xd2); |
| 7676 | rt2800_rfcsr_write(rt2x00dev, 11, 0x42); |
| 7677 | rt2800_rfcsr_write(rt2x00dev, 12, 0x1c); |
| 7678 | rt2800_rfcsr_write(rt2x00dev, 13, 0x00); |
| 7679 | rt2800_rfcsr_write(rt2x00dev, 14, 0x5a); |
| 7680 | rt2800_rfcsr_write(rt2x00dev, 15, 0x00); |
| 7681 | rt2800_rfcsr_write(rt2x00dev, 16, 0x01); |
| 7682 | rt2800_rfcsr_write(rt2x00dev, 18, 0x45); |
| 7683 | rt2800_rfcsr_write(rt2x00dev, 19, 0x02); |
| 7684 | rt2800_rfcsr_write(rt2x00dev, 20, 0x00); |
| 7685 | rt2800_rfcsr_write(rt2x00dev, 21, 0x00); |
| 7686 | rt2800_rfcsr_write(rt2x00dev, 22, 0x00); |
| 7687 | rt2800_rfcsr_write(rt2x00dev, 23, 0x00); |
| 7688 | rt2800_rfcsr_write(rt2x00dev, 24, 0x00); |
| 7689 | rt2800_rfcsr_write(rt2x00dev, 25, 0x80); |
| 7690 | rt2800_rfcsr_write(rt2x00dev, 26, 0x00); |
| 7691 | rt2800_rfcsr_write(rt2x00dev, 27, 0x03); |
| 7692 | rt2800_rfcsr_write(rt2x00dev, 28, 0x03); |
| 7693 | rt2800_rfcsr_write(rt2x00dev, 29, 0x00); |
| 7694 | rt2800_rfcsr_write(rt2x00dev, 30, 0x10); |
| 7695 | rt2800_rfcsr_write(rt2x00dev, 31, 0x80); |
| 7696 | rt2800_rfcsr_write(rt2x00dev, 32, 0x80); |
| 7697 | rt2800_rfcsr_write(rt2x00dev, 33, 0x00); |
| 7698 | rfcsr = 0x01; |
| 7699 | if (tx0_ext_pa) |
| 7700 | rt2x00_set_field8(&rfcsr, RFCSR34_TX0_EXT_PA, 1); |
| 7701 | if (tx1_ext_pa) |
| 7702 | rt2x00_set_field8(&rfcsr, RFCSR34_TX1_EXT_PA, 1); |
| 7703 | rt2800_rfcsr_write(rt2x00dev, 34, rfcsr); |
| 7704 | rt2800_rfcsr_write(rt2x00dev, 35, 0x03); |
| 7705 | rt2800_rfcsr_write(rt2x00dev, 36, 0xbd); |
| 7706 | rt2800_rfcsr_write(rt2x00dev, 37, 0x3c); |
| 7707 | rt2800_rfcsr_write(rt2x00dev, 38, 0x5f); |
| 7708 | rt2800_rfcsr_write(rt2x00dev, 39, 0xc5); |
| 7709 | rt2800_rfcsr_write(rt2x00dev, 40, 0x33); |
| 7710 | rfcsr = 0x52; |
| 7711 | if (!tx0_ext_pa) { |
| 7712 | rt2x00_set_field8(&rfcsr, RFCSR41_BIT1, 1); |
| 7713 | rt2x00_set_field8(&rfcsr, RFCSR41_BIT4, 1); |
| 7714 | } |
| 7715 | rt2800_rfcsr_write(rt2x00dev, 41, rfcsr); |
| 7716 | rfcsr = 0x52; |
| 7717 | if (!tx1_ext_pa) { |
| 7718 | rt2x00_set_field8(&rfcsr, RFCSR42_BIT1, 1); |
| 7719 | rt2x00_set_field8(&rfcsr, RFCSR42_BIT4, 1); |
| 7720 | } |
| 7721 | rt2800_rfcsr_write(rt2x00dev, 42, rfcsr); |
| 7722 | rt2800_rfcsr_write(rt2x00dev, 43, 0xdb); |
| 7723 | rt2800_rfcsr_write(rt2x00dev, 44, 0xdb); |
| 7724 | rt2800_rfcsr_write(rt2x00dev, 45, 0xdb); |
| 7725 | rt2800_rfcsr_write(rt2x00dev, 46, 0xdd); |
| 7726 | rt2800_rfcsr_write(rt2x00dev, 47, 0x0d); |
| 7727 | rt2800_rfcsr_write(rt2x00dev, 48, 0x14); |
| 7728 | rt2800_rfcsr_write(rt2x00dev, 49, 0x00); |
| 7729 | rfcsr = 0x2d; |
| 7730 | if (tx0_ext_pa) |
| 7731 | rt2x00_set_field8(&rfcsr, RFCSR50_TX0_EXT_PA, 1); |
| 7732 | if (tx1_ext_pa) |
| 7733 | rt2x00_set_field8(&rfcsr, RFCSR50_TX1_EXT_PA, 1); |
| 7734 | rt2800_rfcsr_write(rt2x00dev, 50, rfcsr); |
| 7735 | rt2800_rfcsr_write(rt2x00dev, 51, (tx0_ext_pa ? 0x52 : 0x7f)); |
| 7736 | rt2800_rfcsr_write(rt2x00dev, 52, (tx0_ext_pa ? 0xc0 : 0x00)); |
| 7737 | rt2800_rfcsr_write(rt2x00dev, 53, (tx0_ext_pa ? 0xd2 : 0x52)); |
| 7738 | rt2800_rfcsr_write(rt2x00dev, 54, (tx0_ext_pa ? 0xc0 : 0x1b)); |
| 7739 | rt2800_rfcsr_write(rt2x00dev, 55, (tx1_ext_pa ? 0x52 : 0x7f)); |
| 7740 | rt2800_rfcsr_write(rt2x00dev, 56, (tx1_ext_pa ? 0xc0 : 0x00)); |
| 7741 | rt2800_rfcsr_write(rt2x00dev, 57, (tx0_ext_pa ? 0x49 : 0x52)); |
| 7742 | rt2800_rfcsr_write(rt2x00dev, 58, (tx1_ext_pa ? 0xc0 : 0x1b)); |
| 7743 | rt2800_rfcsr_write(rt2x00dev, 59, 0x00); |
| 7744 | rt2800_rfcsr_write(rt2x00dev, 60, 0x00); |
| 7745 | rt2800_rfcsr_write(rt2x00dev, 61, 0x00); |
| 7746 | rt2800_rfcsr_write(rt2x00dev, 62, 0x00); |
| 7747 | rt2800_rfcsr_write(rt2x00dev, 63, 0x00); |
| 7748 | |
| 7749 | rt2800_rx_filter_calibration(rt2x00dev); |
| 7750 | rt2800_led_open_drain_enable(rt2x00dev); |
| 7751 | rt2800_normal_mode_setup_3xxx(rt2x00dev); |
| 7752 | } |
| 7753 | |
| 7754 | static void rt2800_init_rfcsr_3390(struct rt2x00_dev *rt2x00dev) |
| 7755 | { |
| 7756 | u32 reg; |
| 7757 | |
| 7758 | rt2800_rf_init_calibration(rt2x00dev, 30); |
| 7759 | |
| 7760 | rt2800_rfcsr_write(rt2x00dev, 0, 0xa0); |
| 7761 | rt2800_rfcsr_write(rt2x00dev, 1, 0xe1); |
| 7762 | rt2800_rfcsr_write(rt2x00dev, 2, 0xf1); |
| 7763 | rt2800_rfcsr_write(rt2x00dev, 3, 0x62); |
| 7764 | rt2800_rfcsr_write(rt2x00dev, 4, 0x40); |
| 7765 | rt2800_rfcsr_write(rt2x00dev, 5, 0x8b); |
| 7766 | rt2800_rfcsr_write(rt2x00dev, 6, 0x42); |
| 7767 | rt2800_rfcsr_write(rt2x00dev, 7, 0x34); |
| 7768 | rt2800_rfcsr_write(rt2x00dev, 8, 0x00); |
| 7769 | rt2800_rfcsr_write(rt2x00dev, 9, 0xc0); |
| 7770 | rt2800_rfcsr_write(rt2x00dev, 10, 0x61); |
| 7771 | rt2800_rfcsr_write(rt2x00dev, 11, 0x21); |
| 7772 | rt2800_rfcsr_write(rt2x00dev, 12, 0x3b); |
| 7773 | rt2800_rfcsr_write(rt2x00dev, 13, 0xe0); |
| 7774 | rt2800_rfcsr_write(rt2x00dev, 14, 0x90); |
| 7775 | rt2800_rfcsr_write(rt2x00dev, 15, 0x53); |
| 7776 | rt2800_rfcsr_write(rt2x00dev, 16, 0xe0); |
| 7777 | rt2800_rfcsr_write(rt2x00dev, 17, 0x94); |
| 7778 | rt2800_rfcsr_write(rt2x00dev, 18, 0x5c); |
| 7779 | rt2800_rfcsr_write(rt2x00dev, 19, 0x4a); |
| 7780 | rt2800_rfcsr_write(rt2x00dev, 20, 0xb2); |
| 7781 | rt2800_rfcsr_write(rt2x00dev, 21, 0xf6); |
| 7782 | rt2800_rfcsr_write(rt2x00dev, 22, 0x00); |
| 7783 | rt2800_rfcsr_write(rt2x00dev, 23, 0x14); |
| 7784 | rt2800_rfcsr_write(rt2x00dev, 24, 0x08); |
| 7785 | rt2800_rfcsr_write(rt2x00dev, 25, 0x3d); |
| 7786 | rt2800_rfcsr_write(rt2x00dev, 26, 0x85); |
| 7787 | rt2800_rfcsr_write(rt2x00dev, 27, 0x00); |
| 7788 | rt2800_rfcsr_write(rt2x00dev, 28, 0x41); |
| 7789 | rt2800_rfcsr_write(rt2x00dev, 29, 0x8f); |
| 7790 | rt2800_rfcsr_write(rt2x00dev, 30, 0x20); |
| 7791 | rt2800_rfcsr_write(rt2x00dev, 31, 0x0f); |
| 7792 | |
| 7793 | reg = rt2800_register_read(rt2x00dev, GPIO_SWITCH); |
| 7794 | rt2x00_set_field32(®, GPIO_SWITCH_5, 0); |
| 7795 | rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg); |
| 7796 | |
| 7797 | rt2800_rx_filter_calibration(rt2x00dev); |
| 7798 | |
| 7799 | if (rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) |
| 7800 | rt2800_rfcsr_write(rt2x00dev, 27, 0x03); |
| 7801 | |
| 7802 | rt2800_led_open_drain_enable(rt2x00dev); |
| 7803 | rt2800_normal_mode_setup_3xxx(rt2x00dev); |
| 7804 | } |
| 7805 | |
| 7806 | static void rt2800_init_rfcsr_3572(struct rt2x00_dev *rt2x00dev) |
| 7807 | { |
| 7808 | u8 rfcsr; |
| 7809 | u32 reg; |
| 7810 | |
| 7811 | rt2800_rf_init_calibration(rt2x00dev, 30); |
| 7812 | |
| 7813 | rt2800_rfcsr_write(rt2x00dev, 0, 0x70); |
| 7814 | rt2800_rfcsr_write(rt2x00dev, 1, 0x81); |
| 7815 | rt2800_rfcsr_write(rt2x00dev, 2, 0xf1); |
| 7816 | rt2800_rfcsr_write(rt2x00dev, 3, 0x02); |
| 7817 | rt2800_rfcsr_write(rt2x00dev, 4, 0x4c); |
| 7818 | rt2800_rfcsr_write(rt2x00dev, 5, 0x05); |
| 7819 | rt2800_rfcsr_write(rt2x00dev, 6, 0x4a); |
| 7820 | rt2800_rfcsr_write(rt2x00dev, 7, 0xd8); |
| 7821 | rt2800_rfcsr_write(rt2x00dev, 9, 0xc3); |
| 7822 | rt2800_rfcsr_write(rt2x00dev, 10, 0xf1); |
| 7823 | rt2800_rfcsr_write(rt2x00dev, 11, 0xb9); |
| 7824 | rt2800_rfcsr_write(rt2x00dev, 12, 0x70); |
| 7825 | rt2800_rfcsr_write(rt2x00dev, 13, 0x65); |
| 7826 | rt2800_rfcsr_write(rt2x00dev, 14, 0xa0); |
| 7827 | rt2800_rfcsr_write(rt2x00dev, 15, 0x53); |
| 7828 | rt2800_rfcsr_write(rt2x00dev, 16, 0x4c); |
| 7829 | rt2800_rfcsr_write(rt2x00dev, 17, 0x23); |
| 7830 | rt2800_rfcsr_write(rt2x00dev, 18, 0xac); |
| 7831 | rt2800_rfcsr_write(rt2x00dev, 19, 0x93); |
| 7832 | rt2800_rfcsr_write(rt2x00dev, 20, 0xb3); |
| 7833 | rt2800_rfcsr_write(rt2x00dev, 21, 0xd0); |
| 7834 | rt2800_rfcsr_write(rt2x00dev, 22, 0x00); |
| 7835 | rt2800_rfcsr_write(rt2x00dev, 23, 0x3c); |
| 7836 | rt2800_rfcsr_write(rt2x00dev, 24, 0x16); |
| 7837 | rt2800_rfcsr_write(rt2x00dev, 25, 0x15); |
| 7838 | rt2800_rfcsr_write(rt2x00dev, 26, 0x85); |
| 7839 | rt2800_rfcsr_write(rt2x00dev, 27, 0x00); |
| 7840 | rt2800_rfcsr_write(rt2x00dev, 28, 0x00); |
| 7841 | rt2800_rfcsr_write(rt2x00dev, 29, 0x9b); |
| 7842 | rt2800_rfcsr_write(rt2x00dev, 30, 0x09); |
| 7843 | rt2800_rfcsr_write(rt2x00dev, 31, 0x10); |
| 7844 | |
| 7845 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 6); |
| 7846 | rt2x00_set_field8(&rfcsr, RFCSR6_R2, 1); |
| 7847 | rt2800_rfcsr_write(rt2x00dev, 6, rfcsr); |
| 7848 | |
| 7849 | reg = rt2800_register_read(rt2x00dev, LDO_CFG0); |
| 7850 | rt2x00_set_field32(®, LDO_CFG0_LDO_CORE_VLEVEL, 3); |
| 7851 | rt2x00_set_field32(®, LDO_CFG0_BGSEL, 1); |
| 7852 | rt2800_register_write(rt2x00dev, LDO_CFG0, reg); |
| 7853 | msleep(1); |
| 7854 | reg = rt2800_register_read(rt2x00dev, LDO_CFG0); |
| 7855 | rt2x00_set_field32(®, LDO_CFG0_LDO_CORE_VLEVEL, 0); |
| 7856 | rt2x00_set_field32(®, LDO_CFG0_BGSEL, 1); |
| 7857 | rt2800_register_write(rt2x00dev, LDO_CFG0, reg); |
| 7858 | |
| 7859 | rt2800_rx_filter_calibration(rt2x00dev); |
| 7860 | rt2800_led_open_drain_enable(rt2x00dev); |
| 7861 | rt2800_normal_mode_setup_3xxx(rt2x00dev); |
| 7862 | } |
| 7863 | |
| 7864 | static void rt3593_post_bbp_init(struct rt2x00_dev *rt2x00dev) |
| 7865 | { |
| 7866 | u8 bbp; |
| 7867 | bool txbf_enabled = false; /* FIXME */ |
| 7868 | |
| 7869 | bbp = rt2800_bbp_read(rt2x00dev, 105); |
| 7870 | if (rt2x00dev->default_ant.rx_chain_num == 1) |
| 7871 | rt2x00_set_field8(&bbp, BBP105_MLD, 0); |
| 7872 | else |
| 7873 | rt2x00_set_field8(&bbp, BBP105_MLD, 1); |
| 7874 | rt2800_bbp_write(rt2x00dev, 105, bbp); |
| 7875 | |
| 7876 | rt2800_bbp4_mac_if_ctrl(rt2x00dev); |
| 7877 | |
| 7878 | rt2800_bbp_write(rt2x00dev, 92, 0x02); |
| 7879 | rt2800_bbp_write(rt2x00dev, 82, 0x82); |
| 7880 | rt2800_bbp_write(rt2x00dev, 106, 0x05); |
| 7881 | rt2800_bbp_write(rt2x00dev, 104, 0x92); |
| 7882 | rt2800_bbp_write(rt2x00dev, 88, 0x90); |
| 7883 | rt2800_bbp_write(rt2x00dev, 148, 0xc8); |
| 7884 | rt2800_bbp_write(rt2x00dev, 47, 0x48); |
| 7885 | rt2800_bbp_write(rt2x00dev, 120, 0x50); |
| 7886 | |
| 7887 | if (txbf_enabled) |
| 7888 | rt2800_bbp_write(rt2x00dev, 163, 0xbd); |
| 7889 | else |
| 7890 | rt2800_bbp_write(rt2x00dev, 163, 0x9d); |
| 7891 | |
| 7892 | /* SNR mapping */ |
| 7893 | rt2800_bbp_write(rt2x00dev, 142, 6); |
| 7894 | rt2800_bbp_write(rt2x00dev, 143, 160); |
| 7895 | rt2800_bbp_write(rt2x00dev, 142, 7); |
| 7896 | rt2800_bbp_write(rt2x00dev, 143, 161); |
| 7897 | rt2800_bbp_write(rt2x00dev, 142, 8); |
| 7898 | rt2800_bbp_write(rt2x00dev, 143, 162); |
| 7899 | |
| 7900 | /* ADC/DAC control */ |
| 7901 | rt2800_bbp_write(rt2x00dev, 31, 0x08); |
| 7902 | |
| 7903 | /* RX AGC energy lower bound in log2 */ |
| 7904 | rt2800_bbp_write(rt2x00dev, 68, 0x0b); |
| 7905 | |
| 7906 | /* FIXME: BBP 105 owerwrite? */ |
| 7907 | rt2800_bbp_write(rt2x00dev, 105, 0x04); |
| 7908 | |
| 7909 | } |
| 7910 | |
| 7911 | static void rt2800_init_rfcsr_3593(struct rt2x00_dev *rt2x00dev) |
| 7912 | { |
| 7913 | struct rt2800_drv_data *drv_data = rt2x00dev->drv_data; |
| 7914 | u32 reg; |
| 7915 | u8 rfcsr; |
| 7916 | |
| 7917 | /* Disable GPIO #4 and #7 function for LAN PE control */ |
| 7918 | reg = rt2800_register_read(rt2x00dev, GPIO_SWITCH); |
| 7919 | rt2x00_set_field32(®, GPIO_SWITCH_4, 0); |
| 7920 | rt2x00_set_field32(®, GPIO_SWITCH_7, 0); |
| 7921 | rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg); |
| 7922 | |
| 7923 | /* Initialize default register values */ |
| 7924 | rt2800_rfcsr_write(rt2x00dev, 1, 0x03); |
| 7925 | rt2800_rfcsr_write(rt2x00dev, 3, 0x80); |
| 7926 | rt2800_rfcsr_write(rt2x00dev, 5, 0x00); |
| 7927 | rt2800_rfcsr_write(rt2x00dev, 6, 0x40); |
| 7928 | rt2800_rfcsr_write(rt2x00dev, 8, 0xf1); |
| 7929 | rt2800_rfcsr_write(rt2x00dev, 9, 0x02); |
| 7930 | rt2800_rfcsr_write(rt2x00dev, 10, 0xd3); |
| 7931 | rt2800_rfcsr_write(rt2x00dev, 11, 0x40); |
| 7932 | rt2800_rfcsr_write(rt2x00dev, 12, 0x4e); |
| 7933 | rt2800_rfcsr_write(rt2x00dev, 13, 0x12); |
| 7934 | rt2800_rfcsr_write(rt2x00dev, 18, 0x40); |
| 7935 | rt2800_rfcsr_write(rt2x00dev, 22, 0x20); |
| 7936 | rt2800_rfcsr_write(rt2x00dev, 30, 0x10); |
| 7937 | rt2800_rfcsr_write(rt2x00dev, 31, 0x80); |
| 7938 | rt2800_rfcsr_write(rt2x00dev, 32, 0x78); |
| 7939 | rt2800_rfcsr_write(rt2x00dev, 33, 0x3b); |
| 7940 | rt2800_rfcsr_write(rt2x00dev, 34, 0x3c); |
| 7941 | rt2800_rfcsr_write(rt2x00dev, 35, 0xe0); |
| 7942 | rt2800_rfcsr_write(rt2x00dev, 38, 0x86); |
| 7943 | rt2800_rfcsr_write(rt2x00dev, 39, 0x23); |
| 7944 | rt2800_rfcsr_write(rt2x00dev, 44, 0xd3); |
| 7945 | rt2800_rfcsr_write(rt2x00dev, 45, 0xbb); |
| 7946 | rt2800_rfcsr_write(rt2x00dev, 46, 0x60); |
| 7947 | rt2800_rfcsr_write(rt2x00dev, 49, 0x8e); |
| 7948 | rt2800_rfcsr_write(rt2x00dev, 50, 0x86); |
| 7949 | rt2800_rfcsr_write(rt2x00dev, 51, 0x75); |
| 7950 | rt2800_rfcsr_write(rt2x00dev, 52, 0x45); |
| 7951 | rt2800_rfcsr_write(rt2x00dev, 53, 0x18); |
| 7952 | rt2800_rfcsr_write(rt2x00dev, 54, 0x18); |
| 7953 | rt2800_rfcsr_write(rt2x00dev, 55, 0x18); |
| 7954 | rt2800_rfcsr_write(rt2x00dev, 56, 0xdb); |
| 7955 | rt2800_rfcsr_write(rt2x00dev, 57, 0x6e); |
| 7956 | |
| 7957 | /* Initiate calibration */ |
| 7958 | /* TODO: use rt2800_rf_init_calibration ? */ |
| 7959 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 2); |
| 7960 | rt2x00_set_field8(&rfcsr, RFCSR2_RESCAL_EN, 1); |
| 7961 | rt2800_rfcsr_write(rt2x00dev, 2, rfcsr); |
| 7962 | |
| 7963 | rt2800_freq_cal_mode1(rt2x00dev); |
| 7964 | |
| 7965 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 18); |
| 7966 | rt2x00_set_field8(&rfcsr, RFCSR18_XO_TUNE_BYPASS, 1); |
| 7967 | rt2800_rfcsr_write(rt2x00dev, 18, rfcsr); |
| 7968 | |
| 7969 | reg = rt2800_register_read(rt2x00dev, LDO_CFG0); |
| 7970 | rt2x00_set_field32(®, LDO_CFG0_LDO_CORE_VLEVEL, 3); |
| 7971 | rt2x00_set_field32(®, LDO_CFG0_BGSEL, 1); |
| 7972 | rt2800_register_write(rt2x00dev, LDO_CFG0, reg); |
| 7973 | usleep_range(1000, 1500); |
| 7974 | reg = rt2800_register_read(rt2x00dev, LDO_CFG0); |
| 7975 | rt2x00_set_field32(®, LDO_CFG0_LDO_CORE_VLEVEL, 0); |
| 7976 | rt2800_register_write(rt2x00dev, LDO_CFG0, reg); |
| 7977 | |
| 7978 | /* Set initial values for RX filter calibration */ |
| 7979 | drv_data->calibration_bw20 = 0x1f; |
| 7980 | drv_data->calibration_bw40 = 0x2f; |
| 7981 | |
| 7982 | /* Save BBP 25 & 26 values for later use in channel switching */ |
| 7983 | drv_data->bbp25 = rt2800_bbp_read(rt2x00dev, 25); |
| 7984 | drv_data->bbp26 = rt2800_bbp_read(rt2x00dev, 26); |
| 7985 | |
| 7986 | rt2800_led_open_drain_enable(rt2x00dev); |
| 7987 | rt2800_normal_mode_setup_3593(rt2x00dev); |
| 7988 | |
| 7989 | rt3593_post_bbp_init(rt2x00dev); |
| 7990 | |
| 7991 | /* TODO: enable stream mode support */ |
| 7992 | } |
| 7993 | |
| 7994 | static void rt2800_init_rfcsr_5350(struct rt2x00_dev *rt2x00dev) |
| 7995 | { |
| 7996 | rt2800_rfcsr_write(rt2x00dev, 0, 0xf0); |
| 7997 | rt2800_rfcsr_write(rt2x00dev, 1, 0x23); |
| 7998 | rt2800_rfcsr_write(rt2x00dev, 2, 0x50); |
| 7999 | rt2800_rfcsr_write(rt2x00dev, 3, 0x08); |
| 8000 | rt2800_rfcsr_write(rt2x00dev, 4, 0x49); |
| 8001 | rt2800_rfcsr_write(rt2x00dev, 5, 0x10); |
| 8002 | rt2800_rfcsr_write(rt2x00dev, 6, 0xe0); |
| 8003 | rt2800_rfcsr_write(rt2x00dev, 7, 0x00); |
| 8004 | rt2800_rfcsr_write(rt2x00dev, 8, 0xf1); |
| 8005 | rt2800_rfcsr_write(rt2x00dev, 9, 0x02); |
| 8006 | rt2800_rfcsr_write(rt2x00dev, 10, 0x53); |
| 8007 | rt2800_rfcsr_write(rt2x00dev, 11, 0x4a); |
| 8008 | rt2800_rfcsr_write(rt2x00dev, 12, 0x46); |
| 8009 | if (rt2800_clk_is_20mhz(rt2x00dev)) |
| 8010 | rt2800_rfcsr_write(rt2x00dev, 13, 0x1f); |
| 8011 | else |
| 8012 | rt2800_rfcsr_write(rt2x00dev, 13, 0x9f); |
| 8013 | rt2800_rfcsr_write(rt2x00dev, 14, 0x00); |
| 8014 | rt2800_rfcsr_write(rt2x00dev, 15, 0x00); |
| 8015 | rt2800_rfcsr_write(rt2x00dev, 16, 0xc0); |
| 8016 | rt2800_rfcsr_write(rt2x00dev, 18, 0x03); |
| 8017 | rt2800_rfcsr_write(rt2x00dev, 19, 0x00); |
| 8018 | rt2800_rfcsr_write(rt2x00dev, 20, 0x00); |
| 8019 | rt2800_rfcsr_write(rt2x00dev, 21, 0x00); |
| 8020 | rt2800_rfcsr_write(rt2x00dev, 22, 0x20); |
| 8021 | rt2800_rfcsr_write(rt2x00dev, 23, 0x00); |
| 8022 | rt2800_rfcsr_write(rt2x00dev, 24, 0x00); |
| 8023 | rt2800_rfcsr_write(rt2x00dev, 25, 0x80); |
| 8024 | rt2800_rfcsr_write(rt2x00dev, 26, 0x00); |
| 8025 | rt2800_rfcsr_write(rt2x00dev, 27, 0x03); |
| 8026 | rt2800_rfcsr_write(rt2x00dev, 28, 0x00); |
| 8027 | rt2800_rfcsr_write(rt2x00dev, 29, 0xd0); |
| 8028 | rt2800_rfcsr_write(rt2x00dev, 30, 0x10); |
| 8029 | rt2800_rfcsr_write(rt2x00dev, 31, 0x80); |
| 8030 | rt2800_rfcsr_write(rt2x00dev, 32, 0x80); |
| 8031 | rt2800_rfcsr_write(rt2x00dev, 33, 0x00); |
| 8032 | rt2800_rfcsr_write(rt2x00dev, 34, 0x07); |
| 8033 | rt2800_rfcsr_write(rt2x00dev, 35, 0x12); |
| 8034 | rt2800_rfcsr_write(rt2x00dev, 36, 0x00); |
| 8035 | rt2800_rfcsr_write(rt2x00dev, 37, 0x08); |
| 8036 | rt2800_rfcsr_write(rt2x00dev, 38, 0x85); |
| 8037 | rt2800_rfcsr_write(rt2x00dev, 39, 0x1b); |
| 8038 | rt2800_rfcsr_write(rt2x00dev, 40, 0x0b); |
| 8039 | rt2800_rfcsr_write(rt2x00dev, 41, 0xbb); |
| 8040 | rt2800_rfcsr_write(rt2x00dev, 42, 0xd5); |
| 8041 | rt2800_rfcsr_write(rt2x00dev, 43, 0x9b); |
| 8042 | rt2800_rfcsr_write(rt2x00dev, 44, 0x0c); |
| 8043 | rt2800_rfcsr_write(rt2x00dev, 45, 0xa6); |
| 8044 | rt2800_rfcsr_write(rt2x00dev, 46, 0x73); |
| 8045 | rt2800_rfcsr_write(rt2x00dev, 47, 0x00); |
| 8046 | rt2800_rfcsr_write(rt2x00dev, 48, 0x10); |
| 8047 | rt2800_rfcsr_write(rt2x00dev, 49, 0x80); |
| 8048 | rt2800_rfcsr_write(rt2x00dev, 50, 0x00); |
| 8049 | rt2800_rfcsr_write(rt2x00dev, 51, 0x00); |
| 8050 | rt2800_rfcsr_write(rt2x00dev, 52, 0x38); |
| 8051 | rt2800_rfcsr_write(rt2x00dev, 53, 0x00); |
| 8052 | rt2800_rfcsr_write(rt2x00dev, 54, 0x38); |
| 8053 | rt2800_rfcsr_write(rt2x00dev, 55, 0x43); |
| 8054 | rt2800_rfcsr_write(rt2x00dev, 56, 0x82); |
| 8055 | rt2800_rfcsr_write(rt2x00dev, 57, 0x00); |
| 8056 | rt2800_rfcsr_write(rt2x00dev, 58, 0x39); |
| 8057 | rt2800_rfcsr_write(rt2x00dev, 59, 0x0b); |
| 8058 | rt2800_rfcsr_write(rt2x00dev, 60, 0x45); |
| 8059 | rt2800_rfcsr_write(rt2x00dev, 61, 0xd1); |
| 8060 | rt2800_rfcsr_write(rt2x00dev, 62, 0x00); |
| 8061 | rt2800_rfcsr_write(rt2x00dev, 63, 0x00); |
| 8062 | } |
| 8063 | |
| 8064 | static void rt2800_init_rfcsr_3883(struct rt2x00_dev *rt2x00dev) |
| 8065 | { |
| 8066 | u8 rfcsr; |
| 8067 | |
| 8068 | /* TODO: get the actual ECO value from the SoC */ |
| 8069 | const unsigned int eco = 5; |
| 8070 | |
| 8071 | rt2800_rf_init_calibration(rt2x00dev, 2); |
| 8072 | |
| 8073 | rt2800_rfcsr_write(rt2x00dev, 0, 0xe0); |
| 8074 | rt2800_rfcsr_write(rt2x00dev, 1, 0x03); |
| 8075 | rt2800_rfcsr_write(rt2x00dev, 2, 0x50); |
| 8076 | rt2800_rfcsr_write(rt2x00dev, 3, 0x20); |
| 8077 | rt2800_rfcsr_write(rt2x00dev, 4, 0x00); |
| 8078 | rt2800_rfcsr_write(rt2x00dev, 5, 0x00); |
| 8079 | rt2800_rfcsr_write(rt2x00dev, 6, 0x40); |
| 8080 | rt2800_rfcsr_write(rt2x00dev, 7, 0x00); |
| 8081 | rt2800_rfcsr_write(rt2x00dev, 8, 0x5b); |
| 8082 | rt2800_rfcsr_write(rt2x00dev, 9, 0x08); |
| 8083 | rt2800_rfcsr_write(rt2x00dev, 10, 0xd3); |
| 8084 | rt2800_rfcsr_write(rt2x00dev, 11, 0x48); |
| 8085 | rt2800_rfcsr_write(rt2x00dev, 12, 0x1a); |
| 8086 | rt2800_rfcsr_write(rt2x00dev, 13, 0x12); |
| 8087 | rt2800_rfcsr_write(rt2x00dev, 14, 0x00); |
| 8088 | rt2800_rfcsr_write(rt2x00dev, 15, 0x00); |
| 8089 | rt2800_rfcsr_write(rt2x00dev, 16, 0x00); |
| 8090 | |
| 8091 | /* RFCSR 17 will be initialized later based on the |
| 8092 | * frequency offset stored in the EEPROM |
| 8093 | */ |
| 8094 | |
| 8095 | rt2800_rfcsr_write(rt2x00dev, 18, 0x40); |
| 8096 | rt2800_rfcsr_write(rt2x00dev, 19, 0x00); |
| 8097 | rt2800_rfcsr_write(rt2x00dev, 20, 0x00); |
| 8098 | rt2800_rfcsr_write(rt2x00dev, 21, 0x00); |
| 8099 | rt2800_rfcsr_write(rt2x00dev, 22, 0x20); |
| 8100 | rt2800_rfcsr_write(rt2x00dev, 23, 0xc0); |
| 8101 | rt2800_rfcsr_write(rt2x00dev, 24, 0x00); |
| 8102 | rt2800_rfcsr_write(rt2x00dev, 25, 0x00); |
| 8103 | rt2800_rfcsr_write(rt2x00dev, 26, 0x00); |
| 8104 | rt2800_rfcsr_write(rt2x00dev, 27, 0x00); |
| 8105 | rt2800_rfcsr_write(rt2x00dev, 28, 0x00); |
| 8106 | rt2800_rfcsr_write(rt2x00dev, 29, 0x00); |
| 8107 | rt2800_rfcsr_write(rt2x00dev, 30, 0x10); |
| 8108 | rt2800_rfcsr_write(rt2x00dev, 31, 0x80); |
| 8109 | rt2800_rfcsr_write(rt2x00dev, 32, 0x80); |
| 8110 | rt2800_rfcsr_write(rt2x00dev, 33, 0x00); |
| 8111 | rt2800_rfcsr_write(rt2x00dev, 34, 0x20); |
| 8112 | rt2800_rfcsr_write(rt2x00dev, 35, 0x00); |
| 8113 | rt2800_rfcsr_write(rt2x00dev, 36, 0x00); |
| 8114 | rt2800_rfcsr_write(rt2x00dev, 37, 0x00); |
| 8115 | rt2800_rfcsr_write(rt2x00dev, 38, 0x86); |
| 8116 | rt2800_rfcsr_write(rt2x00dev, 39, 0x23); |
| 8117 | rt2800_rfcsr_write(rt2x00dev, 40, 0x00); |
| 8118 | rt2800_rfcsr_write(rt2x00dev, 41, 0x00); |
| 8119 | rt2800_rfcsr_write(rt2x00dev, 42, 0x00); |
| 8120 | rt2800_rfcsr_write(rt2x00dev, 43, 0x00); |
| 8121 | rt2800_rfcsr_write(rt2x00dev, 44, 0x93); |
| 8122 | rt2800_rfcsr_write(rt2x00dev, 45, 0xbb); |
| 8123 | rt2800_rfcsr_write(rt2x00dev, 46, 0x60); |
| 8124 | rt2800_rfcsr_write(rt2x00dev, 47, 0x00); |
| 8125 | rt2800_rfcsr_write(rt2x00dev, 48, 0x00); |
| 8126 | rt2800_rfcsr_write(rt2x00dev, 49, 0x8e); |
| 8127 | rt2800_rfcsr_write(rt2x00dev, 50, 0x86); |
| 8128 | rt2800_rfcsr_write(rt2x00dev, 51, 0x51); |
| 8129 | rt2800_rfcsr_write(rt2x00dev, 52, 0x05); |
| 8130 | rt2800_rfcsr_write(rt2x00dev, 53, 0x76); |
| 8131 | rt2800_rfcsr_write(rt2x00dev, 54, 0x76); |
| 8132 | rt2800_rfcsr_write(rt2x00dev, 55, 0x76); |
| 8133 | rt2800_rfcsr_write(rt2x00dev, 56, 0xdb); |
| 8134 | rt2800_rfcsr_write(rt2x00dev, 57, 0x3e); |
| 8135 | rt2800_rfcsr_write(rt2x00dev, 58, 0x00); |
| 8136 | rt2800_rfcsr_write(rt2x00dev, 59, 0x00); |
| 8137 | rt2800_rfcsr_write(rt2x00dev, 60, 0x00); |
| 8138 | rt2800_rfcsr_write(rt2x00dev, 61, 0x00); |
| 8139 | rt2800_rfcsr_write(rt2x00dev, 62, 0x00); |
| 8140 | rt2800_rfcsr_write(rt2x00dev, 63, 0x00); |
| 8141 | |
| 8142 | /* TODO: rx filter calibration? */ |
| 8143 | |
| 8144 | rt2800_bbp_write(rt2x00dev, 137, 0x0f); |
| 8145 | |
| 8146 | rt2800_bbp_write(rt2x00dev, 163, 0x9d); |
| 8147 | |
| 8148 | rt2800_bbp_write(rt2x00dev, 105, 0x05); |
| 8149 | |
| 8150 | rt2800_bbp_write(rt2x00dev, 179, 0x02); |
| 8151 | rt2800_bbp_write(rt2x00dev, 180, 0x00); |
| 8152 | rt2800_bbp_write(rt2x00dev, 182, 0x40); |
| 8153 | rt2800_bbp_write(rt2x00dev, 180, 0x01); |
| 8154 | rt2800_bbp_write(rt2x00dev, 182, 0x9c); |
| 8155 | |
| 8156 | rt2800_bbp_write(rt2x00dev, 179, 0x00); |
| 8157 | |
| 8158 | rt2800_bbp_write(rt2x00dev, 142, 0x04); |
| 8159 | rt2800_bbp_write(rt2x00dev, 143, 0x3b); |
| 8160 | rt2800_bbp_write(rt2x00dev, 142, 0x06); |
| 8161 | rt2800_bbp_write(rt2x00dev, 143, 0xa0); |
| 8162 | rt2800_bbp_write(rt2x00dev, 142, 0x07); |
| 8163 | rt2800_bbp_write(rt2x00dev, 143, 0xa1); |
| 8164 | rt2800_bbp_write(rt2x00dev, 142, 0x08); |
| 8165 | rt2800_bbp_write(rt2x00dev, 143, 0xa2); |
| 8166 | rt2800_bbp_write(rt2x00dev, 148, 0xc8); |
| 8167 | |
| 8168 | if (eco == 5) { |
| 8169 | rt2800_rfcsr_write(rt2x00dev, 32, 0xd8); |
| 8170 | rt2800_rfcsr_write(rt2x00dev, 33, 0x32); |
| 8171 | } |
| 8172 | |
| 8173 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 2); |
| 8174 | rt2x00_set_field8(&rfcsr, RFCSR2_RESCAL_BP, 0); |
| 8175 | rt2x00_set_field8(&rfcsr, RFCSR2_RESCAL_EN, 1); |
| 8176 | rt2800_rfcsr_write(rt2x00dev, 2, rfcsr); |
| 8177 | msleep(1); |
| 8178 | rt2x00_set_field8(&rfcsr, RFCSR2_RESCAL_EN, 0); |
| 8179 | rt2800_rfcsr_write(rt2x00dev, 2, rfcsr); |
| 8180 | |
| 8181 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 1); |
| 8182 | rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1); |
| 8183 | rt2800_rfcsr_write(rt2x00dev, 1, rfcsr); |
| 8184 | |
| 8185 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 6); |
| 8186 | rfcsr |= 0xc0; |
| 8187 | rt2800_rfcsr_write(rt2x00dev, 6, rfcsr); |
| 8188 | |
| 8189 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 22); |
| 8190 | rfcsr |= 0x20; |
| 8191 | rt2800_rfcsr_write(rt2x00dev, 22, rfcsr); |
| 8192 | |
| 8193 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 46); |
| 8194 | rfcsr |= 0x20; |
| 8195 | rt2800_rfcsr_write(rt2x00dev, 46, rfcsr); |
| 8196 | |
| 8197 | rfcsr = rt2800_rfcsr_read(rt2x00dev, 20); |
| 8198 | rfcsr &= ~0xee; |
| 8199 | rt2800_rfcsr_write(rt2x00dev, 20, rfcsr); |
| 8200 | } |
| 8201 | |
| 8202 | static void rt2800_init_rfcsr_5390(struct rt2x00_dev *rt2x00dev) |
| 8203 | { |
| 8204 | rt2800_rf_init_calibration(rt2x00dev, 2); |
| 8205 | |
| 8206 | rt2800_rfcsr_write(rt2x00dev, 1, 0x0f); |
| 8207 | rt2800_rfcsr_write(rt2x00dev, 2, 0x80); |
| 8208 | rt2800_rfcsr_write(rt2x00dev, 3, 0x88); |
| 8209 | rt2800_rfcsr_write(rt2x00dev, 5, 0x10); |
| 8210 | if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F)) |
| 8211 | rt2800_rfcsr_write(rt2x00dev, 6, 0xe0); |
| 8212 | else |
| 8213 | rt2800_rfcsr_write(rt2x00dev, 6, 0xa0); |
| 8214 | rt2800_rfcsr_write(rt2x00dev, 7, 0x00); |
| 8215 | rt2800_rfcsr_write(rt2x00dev, 10, 0x53); |
| 8216 | rt2800_rfcsr_write(rt2x00dev, 11, 0x4a); |
| 8217 | rt2800_rfcsr_write(rt2x00dev, 12, 0x46); |
| 8218 | rt2800_rfcsr_write(rt2x00dev, 13, 0x9f); |
| 8219 | rt2800_rfcsr_write(rt2x00dev, 14, 0x00); |
| 8220 | rt2800_rfcsr_write(rt2x00dev, 15, 0x00); |
| 8221 | rt2800_rfcsr_write(rt2x00dev, 16, 0x00); |
| 8222 | rt2800_rfcsr_write(rt2x00dev, 18, 0x03); |
| 8223 | rt2800_rfcsr_write(rt2x00dev, 19, 0x00); |
| 8224 | |
| 8225 | rt2800_rfcsr_write(rt2x00dev, 20, 0x00); |
| 8226 | rt2800_rfcsr_write(rt2x00dev, 21, 0x00); |
| 8227 | rt2800_rfcsr_write(rt2x00dev, 22, 0x20); |
| 8228 | rt2800_rfcsr_write(rt2x00dev, 23, 0x00); |
| 8229 | rt2800_rfcsr_write(rt2x00dev, 24, 0x00); |
| 8230 | if (rt2x00_is_usb(rt2x00dev) && |
| 8231 | rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F)) |
| 8232 | rt2800_rfcsr_write(rt2x00dev, 25, 0x80); |
| 8233 | else |
| 8234 | rt2800_rfcsr_write(rt2x00dev, 25, 0xc0); |
| 8235 | rt2800_rfcsr_write(rt2x00dev, 26, 0x00); |
| 8236 | rt2800_rfcsr_write(rt2x00dev, 27, 0x09); |
| 8237 | rt2800_rfcsr_write(rt2x00dev, 28, 0x00); |
| 8238 | rt2800_rfcsr_write(rt2x00dev, 29, 0x10); |
| 8239 | |
| 8240 | rt2800_rfcsr_write(rt2x00dev, 30, 0x10); |
| 8241 | rt2800_rfcsr_write(rt2x00dev, 31, 0x80); |
| 8242 | rt2800_rfcsr_write(rt2x00dev, 32, 0x80); |
| 8243 | rt2800_rfcsr_write(rt2x00dev, 33, 0x00); |
| 8244 | rt2800_rfcsr_write(rt2x00dev, 34, 0x07); |
| 8245 | rt2800_rfcsr_write(rt2x00dev, 35, 0x12); |
| 8246 | rt2800_rfcsr_write(rt2x00dev, 36, 0x00); |
| 8247 | rt2800_rfcsr_write(rt2x00dev, 37, 0x08); |
| 8248 | rt2800_rfcsr_write(rt2x00dev, 38, 0x85); |
| 8249 | rt2800_rfcsr_write(rt2x00dev, 39, 0x1b); |
| 8250 | |
| 8251 | rt2800_rfcsr_write(rt2x00dev, 40, 0x0b); |
| 8252 | rt2800_rfcsr_write(rt2x00dev, 41, 0xbb); |
| 8253 | rt2800_rfcsr_write(rt2x00dev, 42, 0xd2); |
| 8254 | rt2800_rfcsr_write(rt2x00dev, 43, 0x9a); |
| 8255 | rt2800_rfcsr_write(rt2x00dev, 44, 0x0e); |
| 8256 | rt2800_rfcsr_write(rt2x00dev, 45, 0xa2); |
| 8257 | if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F)) |
| 8258 | rt2800_rfcsr_write(rt2x00dev, 46, 0x73); |
| 8259 | else |
| 8260 | rt2800_rfcsr_write(rt2x00dev, 46, 0x7b); |
| 8261 | rt2800_rfcsr_write(rt2x00dev, 47, 0x00); |
| 8262 | rt2800_rfcsr_write(rt2x00dev, 48, 0x10); |
| 8263 | rt2800_rfcsr_write(rt2x00dev, 49, 0x94); |
| 8264 | |
| 8265 | rt2800_rfcsr_write(rt2x00dev, 52, 0x38); |
| 8266 | if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F)) |
| 8267 | rt2800_rfcsr_write(rt2x00dev, 53, 0x00); |
| 8268 | else |
| 8269 | rt2800_rfcsr_write(rt2x00dev, 53, 0x84); |
| 8270 | rt2800_rfcsr_write(rt2x00dev, 54, 0x78); |
| 8271 | rt2800_rfcsr_write(rt2x00dev, 55, 0x44); |
| 8272 | if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F)) |
| 8273 | rt2800_rfcsr_write(rt2x00dev, 56, 0x42); |
| 8274 | else |
| 8275 | rt2800_rfcsr_write(rt2x00dev, 56, 0x22); |
| 8276 | rt2800_rfcsr_write(rt2x00dev, 57, 0x80); |
| 8277 | rt2800_rfcsr_write(rt2x00dev, 58, 0x7f); |
| 8278 | rt2800_rfcsr_write(rt2x00dev, 59, 0x8f); |
| 8279 | |
| 8280 | rt2800_rfcsr_write(rt2x00dev, 60, 0x45); |
| 8281 | if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F)) { |
| 8282 | if (rt2x00_is_usb(rt2x00dev)) |
| 8283 | rt2800_rfcsr_write(rt2x00dev, 61, 0xd1); |
| 8284 | else |
| 8285 | rt2800_rfcsr_write(rt2x00dev, 61, 0xd5); |
| 8286 | } else { |
| 8287 | if (rt2x00_is_usb(rt2x00dev)) |
| 8288 | rt2800_rfcsr_write(rt2x00dev, 61, 0xdd); |
| 8289 | else |
| 8290 | rt2800_rfcsr_write(rt2x00dev, 61, 0xb5); |
| 8291 | } |
| 8292 | rt2800_rfcsr_write(rt2x00dev, 62, 0x00); |
| 8293 | rt2800_rfcsr_write(rt2x00dev, 63, 0x00); |
| 8294 | |
| 8295 | rt2800_normal_mode_setup_5xxx(rt2x00dev); |
| 8296 | |
| 8297 | rt2800_led_open_drain_enable(rt2x00dev); |
| 8298 | } |
| 8299 | |
| 8300 | static void rt2800_init_rfcsr_5392(struct rt2x00_dev *rt2x00dev) |
| 8301 | { |
| 8302 | rt2800_rf_init_calibration(rt2x00dev, 2); |
| 8303 | |
| 8304 | rt2800_rfcsr_write(rt2x00dev, 1, 0x17); |
| 8305 | rt2800_rfcsr_write(rt2x00dev, 3, 0x88); |
| 8306 | rt2800_rfcsr_write(rt2x00dev, 5, 0x10); |
| 8307 | rt2800_rfcsr_write(rt2x00dev, 6, 0xe0); |
| 8308 | rt2800_rfcsr_write(rt2x00dev, 7, 0x00); |
| 8309 | rt2800_rfcsr_write(rt2x00dev, 10, 0x53); |
| 8310 | rt2800_rfcsr_write(rt2x00dev, 11, 0x4a); |
| 8311 | rt2800_rfcsr_write(rt2x00dev, 12, 0x46); |
| 8312 | rt2800_rfcsr_write(rt2x00dev, 13, 0x9f); |
| 8313 | rt2800_rfcsr_write(rt2x00dev, 14, 0x00); |
| 8314 | rt2800_rfcsr_write(rt2x00dev, 15, 0x00); |
| 8315 | rt2800_rfcsr_write(rt2x00dev, 16, 0x00); |
| 8316 | rt2800_rfcsr_write(rt2x00dev, 18, 0x03); |
| 8317 | rt2800_rfcsr_write(rt2x00dev, 19, 0x4d); |
| 8318 | rt2800_rfcsr_write(rt2x00dev, 20, 0x00); |
| 8319 | rt2800_rfcsr_write(rt2x00dev, 21, 0x8d); |
| 8320 | rt2800_rfcsr_write(rt2x00dev, 22, 0x20); |
| 8321 | rt2800_rfcsr_write(rt2x00dev, 23, 0x0b); |
| 8322 | rt2800_rfcsr_write(rt2x00dev, 24, 0x44); |
| 8323 | rt2800_rfcsr_write(rt2x00dev, 25, 0x80); |
| 8324 | rt2800_rfcsr_write(rt2x00dev, 26, 0x82); |
| 8325 | rt2800_rfcsr_write(rt2x00dev, 27, 0x09); |
| 8326 | rt2800_rfcsr_write(rt2x00dev, 28, 0x00); |
| 8327 | rt2800_rfcsr_write(rt2x00dev, 29, 0x10); |
| 8328 | rt2800_rfcsr_write(rt2x00dev, 30, 0x10); |
| 8329 | rt2800_rfcsr_write(rt2x00dev, 31, 0x80); |
| 8330 | rt2800_rfcsr_write(rt2x00dev, 32, 0x20); |
| 8331 | rt2800_rfcsr_write(rt2x00dev, 33, 0xC0); |
| 8332 | rt2800_rfcsr_write(rt2x00dev, 34, 0x07); |
| 8333 | rt2800_rfcsr_write(rt2x00dev, 35, 0x12); |
| 8334 | rt2800_rfcsr_write(rt2x00dev, 36, 0x00); |
| 8335 | rt2800_rfcsr_write(rt2x00dev, 37, 0x08); |
| 8336 | rt2800_rfcsr_write(rt2x00dev, 38, 0x89); |
| 8337 | rt2800_rfcsr_write(rt2x00dev, 39, 0x1b); |
| 8338 | rt2800_rfcsr_write(rt2x00dev, 40, 0x0f); |
| 8339 | rt2800_rfcsr_write(rt2x00dev, 41, 0xbb); |
| 8340 | rt2800_rfcsr_write(rt2x00dev, 42, 0xd5); |
| 8341 | rt2800_rfcsr_write(rt2x00dev, 43, 0x9b); |
| 8342 | rt2800_rfcsr_write(rt2x00dev, 44, 0x0e); |
| 8343 | rt2800_rfcsr_write(rt2x00dev, 45, 0xa2); |
| 8344 | rt2800_rfcsr_write(rt2x00dev, 46, 0x73); |
| 8345 | rt2800_rfcsr_write(rt2x00dev, 47, 0x0c); |
| 8346 | rt2800_rfcsr_write(rt2x00dev, 48, 0x10); |
| 8347 | rt2800_rfcsr_write(rt2x00dev, 49, 0x94); |
| 8348 | rt2800_rfcsr_write(rt2x00dev, 50, 0x94); |
| 8349 | rt2800_rfcsr_write(rt2x00dev, 51, 0x3a); |
| 8350 | rt2800_rfcsr_write(rt2x00dev, 52, 0x48); |
| 8351 | rt2800_rfcsr_write(rt2x00dev, 53, 0x44); |
| 8352 | rt2800_rfcsr_write(rt2x00dev, 54, 0x38); |
| 8353 | rt2800_rfcsr_write(rt2x00dev, 55, 0x43); |
| 8354 | rt2800_rfcsr_write(rt2x00dev, 56, 0xa1); |
| 8355 | rt2800_rfcsr_write(rt2x00dev, 57, 0x00); |
| 8356 | rt2800_rfcsr_write(rt2x00dev, 58, 0x39); |
| 8357 | rt2800_rfcsr_write(rt2x00dev, 59, 0x07); |
| 8358 | rt2800_rfcsr_write(rt2x00dev, 60, 0x45); |
| 8359 | rt2800_rfcsr_write(rt2x00dev, 61, 0x91); |
| 8360 | rt2800_rfcsr_write(rt2x00dev, 62, 0x39); |
| 8361 | rt2800_rfcsr_write(rt2x00dev, 63, 0x07); |
| 8362 | |
| 8363 | rt2800_normal_mode_setup_5xxx(rt2x00dev); |
| 8364 | |
| 8365 | rt2800_led_open_drain_enable(rt2x00dev); |
| 8366 | } |
| 8367 | |
| 8368 | static void rt2800_init_rfcsr_5592(struct rt2x00_dev *rt2x00dev) |
| 8369 | { |
| 8370 | rt2800_rf_init_calibration(rt2x00dev, 30); |
| 8371 | |
| 8372 | rt2800_rfcsr_write(rt2x00dev, 1, 0x3F); |
| 8373 | rt2800_rfcsr_write(rt2x00dev, 3, 0x08); |
| 8374 | rt2800_rfcsr_write(rt2x00dev, 5, 0x10); |
| 8375 | rt2800_rfcsr_write(rt2x00dev, 6, 0xE4); |
| 8376 | rt2800_rfcsr_write(rt2x00dev, 7, 0x00); |
| 8377 | rt2800_rfcsr_write(rt2x00dev, 14, 0x00); |
| 8378 | rt2800_rfcsr_write(rt2x00dev, 15, 0x00); |
| 8379 | rt2800_rfcsr_write(rt2x00dev, 16, 0x00); |
| 8380 | rt2800_rfcsr_write(rt2x00dev, 18, 0x03); |
| 8381 | rt2800_rfcsr_write(rt2x00dev, 19, 0x4D); |
| 8382 | rt2800_rfcsr_write(rt2x00dev, 20, 0x10); |
| 8383 | rt2800_rfcsr_write(rt2x00dev, 21, 0x8D); |
| 8384 | rt2800_rfcsr_write(rt2x00dev, 26, 0x82); |
| 8385 | rt2800_rfcsr_write(rt2x00dev, 28, 0x00); |
| 8386 | rt2800_rfcsr_write(rt2x00dev, 29, 0x10); |
| 8387 | rt2800_rfcsr_write(rt2x00dev, 33, 0xC0); |
| 8388 | rt2800_rfcsr_write(rt2x00dev, 34, 0x07); |
| 8389 | rt2800_rfcsr_write(rt2x00dev, 35, 0x12); |
| 8390 | rt2800_rfcsr_write(rt2x00dev, 47, 0x0C); |
| 8391 | rt2800_rfcsr_write(rt2x00dev, 53, 0x22); |
| 8392 | rt2800_rfcsr_write(rt2x00dev, 63, 0x07); |
| 8393 | |
| 8394 | rt2800_rfcsr_write(rt2x00dev, 2, 0x80); |
| 8395 | msleep(1); |
| 8396 | |
| 8397 | rt2800_freq_cal_mode1(rt2x00dev); |
| 8398 | |
| 8399 | /* Enable DC filter */ |
| 8400 | if (rt2x00_rt_rev_gte(rt2x00dev, RT5592, REV_RT5592C)) |
| 8401 | rt2800_bbp_write(rt2x00dev, 103, 0xc0); |
| 8402 | |
| 8403 | rt2800_normal_mode_setup_5xxx(rt2x00dev); |
| 8404 | |
| 8405 | if (rt2x00_rt_rev_lt(rt2x00dev, RT5592, REV_RT5592C)) |
| 8406 | rt2800_rfcsr_write(rt2x00dev, 27, 0x03); |
| 8407 | |
| 8408 | rt2800_led_open_drain_enable(rt2x00dev); |
| 8409 | } |
| 8410 | |
| 8411 | static void rt2800_bbp_core_soft_reset(struct rt2x00_dev *rt2x00dev, |
| 8412 | bool set_bw, bool is_ht40) |
| 8413 | { |
| 8414 | u8 bbp_val; |
| 8415 | |
| 8416 | bbp_val = rt2800_bbp_read(rt2x00dev, 21); |
| 8417 | bbp_val |= 0x1; |
| 8418 | rt2800_bbp_write(rt2x00dev, 21, bbp_val); |
| 8419 | usleep_range(100, 200); |
| 8420 | |
| 8421 | if (set_bw) { |
| 8422 | bbp_val = rt2800_bbp_read(rt2x00dev, 4); |
| 8423 | rt2x00_set_field8(&bbp_val, BBP4_BANDWIDTH, 2 * is_ht40); |
| 8424 | rt2800_bbp_write(rt2x00dev, 4, bbp_val); |
| 8425 | usleep_range(100, 200); |
| 8426 | } |
| 8427 | |
| 8428 | bbp_val = rt2800_bbp_read(rt2x00dev, 21); |
| 8429 | bbp_val &= (~0x1); |
| 8430 | rt2800_bbp_write(rt2x00dev, 21, bbp_val); |
| 8431 | usleep_range(100, 200); |
| 8432 | } |
| 8433 | |
| 8434 | static int rt2800_rf_lp_config(struct rt2x00_dev *rt2x00dev, bool btxcal) |
| 8435 | { |
| 8436 | u8 rf_val; |
| 8437 | |
| 8438 | if (btxcal) |
| 8439 | rt2800_register_write(rt2x00dev, RF_CONTROL0, 0x04); |
| 8440 | else |
| 8441 | rt2800_register_write(rt2x00dev, RF_CONTROL0, 0x02); |
| 8442 | |
| 8443 | rt2800_register_write(rt2x00dev, RF_BYPASS0, 0x06); |
| 8444 | |
| 8445 | rf_val = rt2800_rfcsr_read_bank(rt2x00dev, 5, 17); |
| 8446 | rf_val |= 0x80; |
| 8447 | rt2800_rfcsr_write_bank(rt2x00dev, 5, 17, rf_val); |
| 8448 | |
| 8449 | if (btxcal) { |
| 8450 | rt2800_rfcsr_write_bank(rt2x00dev, 5, 18, 0xC1); |
| 8451 | rt2800_rfcsr_write_bank(rt2x00dev, 5, 19, 0x20); |
| 8452 | rt2800_rfcsr_write_bank(rt2x00dev, 5, 20, 0x02); |
| 8453 | rf_val = rt2800_rfcsr_read_bank(rt2x00dev, 5, 3); |
| 8454 | rf_val &= (~0x3F); |
| 8455 | rf_val |= 0x3F; |
| 8456 | rt2800_rfcsr_write_bank(rt2x00dev, 5, 3, rf_val); |
| 8457 | rf_val = rt2800_rfcsr_read_bank(rt2x00dev, 5, 4); |
| 8458 | rf_val &= (~0x3F); |
| 8459 | rf_val |= 0x3F; |
| 8460 | rt2800_rfcsr_write_bank(rt2x00dev, 5, 4, rf_val); |
| 8461 | rt2800_rfcsr_write_bank(rt2x00dev, 5, 5, 0x31); |
| 8462 | } else { |
| 8463 | rt2800_rfcsr_write_bank(rt2x00dev, 5, 18, 0xF1); |
| 8464 | rt2800_rfcsr_write_bank(rt2x00dev, 5, 19, 0x18); |
| 8465 | rt2800_rfcsr_write_bank(rt2x00dev, 5, 20, 0x02); |
| 8466 | rf_val = rt2800_rfcsr_read_bank(rt2x00dev, 5, 3); |
| 8467 | rf_val &= (~0x3F); |
| 8468 | rf_val |= 0x34; |
| 8469 | rt2800_rfcsr_write_bank(rt2x00dev, 5, 3, rf_val); |
| 8470 | rf_val = rt2800_rfcsr_read_bank(rt2x00dev, 5, 4); |
| 8471 | rf_val &= (~0x3F); |
| 8472 | rf_val |= 0x34; |
| 8473 | rt2800_rfcsr_write_bank(rt2x00dev, 5, 4, rf_val); |
| 8474 | } |
| 8475 | |
| 8476 | return 0; |
| 8477 | } |
| 8478 | |
| 8479 | static char rt2800_lp_tx_filter_bw_cal(struct rt2x00_dev *rt2x00dev) |
| 8480 | { |
| 8481 | unsigned int cnt; |
| 8482 | u8 bbp_val; |
| 8483 | char cal_val; |
| 8484 | |
| 8485 | rt2800_bbp_dcoc_write(rt2x00dev, 0, 0x82); |
| 8486 | |
| 8487 | cnt = 0; |
| 8488 | do { |
| 8489 | usleep_range(500, 2000); |
| 8490 | bbp_val = rt2800_bbp_read(rt2x00dev, 159); |
| 8491 | if (bbp_val == 0x02 || cnt == 20) |
| 8492 | break; |
| 8493 | |
| 8494 | cnt++; |
| 8495 | } while (cnt < 20); |
| 8496 | |
| 8497 | bbp_val = rt2800_bbp_dcoc_read(rt2x00dev, 0x39); |
| 8498 | cal_val = bbp_val & 0x7F; |
| 8499 | if (cal_val >= 0x40) |
| 8500 | cal_val -= 128; |
| 8501 | |
| 8502 | return cal_val; |
| 8503 | } |
| 8504 | |
| 8505 | static void rt2800_bw_filter_calibration(struct rt2x00_dev *rt2x00dev, |
| 8506 | bool btxcal) |
| 8507 | { |
| 8508 | struct rt2800_drv_data *drv_data = rt2x00dev->drv_data; |
| 8509 | u8 tx_agc_fc = 0, rx_agc_fc = 0, cmm_agc_fc; |
| 8510 | u8 filter_target; |
| 8511 | u8 tx_filter_target_20m = 0x09, tx_filter_target_40m = 0x02; |
| 8512 | u8 rx_filter_target_20m = 0x27, rx_filter_target_40m = 0x31; |
| 8513 | int loop = 0, is_ht40, cnt; |
| 8514 | u8 bbp_val, rf_val; |
| 8515 | char cal_r32_init, cal_r32_val, cal_diff; |
| 8516 | u8 saverfb5r00, saverfb5r01, saverfb5r03, saverfb5r04, saverfb5r05; |
| 8517 | u8 saverfb5r06, saverfb5r07; |
| 8518 | u8 saverfb5r08, saverfb5r17, saverfb5r18, saverfb5r19, saverfb5r20; |
| 8519 | u8 saverfb5r37, saverfb5r38, saverfb5r39, saverfb5r40, saverfb5r41; |
| 8520 | u8 saverfb5r42, saverfb5r43, saverfb5r44, saverfb5r45, saverfb5r46; |
| 8521 | u8 saverfb5r58, saverfb5r59; |
| 8522 | u8 savebbp159r0, savebbp159r2, savebbpr23; |
| 8523 | u32 MAC_RF_CONTROL0, MAC_RF_BYPASS0; |
| 8524 | |
| 8525 | /* Save MAC registers */ |
| 8526 | MAC_RF_CONTROL0 = rt2800_register_read(rt2x00dev, RF_CONTROL0); |
| 8527 | MAC_RF_BYPASS0 = rt2800_register_read(rt2x00dev, RF_BYPASS0); |
| 8528 | |
| 8529 | /* save BBP registers */ |
| 8530 | savebbpr23 = rt2800_bbp_read(rt2x00dev, 23); |
| 8531 | |
| 8532 | savebbp159r0 = rt2800_bbp_dcoc_read(rt2x00dev, 0); |
| 8533 | savebbp159r2 = rt2800_bbp_dcoc_read(rt2x00dev, 2); |
| 8534 | |
| 8535 | /* Save RF registers */ |
| 8536 | saverfb5r00 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 0); |
| 8537 | saverfb5r01 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 1); |
| 8538 | saverfb5r03 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 3); |
| 8539 | saverfb5r04 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 4); |
| 8540 | saverfb5r05 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 5); |
| 8541 | saverfb5r06 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 6); |
| 8542 | saverfb5r07 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 7); |
| 8543 | saverfb5r08 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 8); |
| 8544 | saverfb5r17 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 17); |
| 8545 | saverfb5r18 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 18); |
| 8546 | saverfb5r19 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 19); |
| 8547 | saverfb5r20 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 20); |
| 8548 | |
| 8549 | saverfb5r37 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 37); |
| 8550 | saverfb5r38 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 38); |
| 8551 | saverfb5r39 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 39); |
| 8552 | saverfb5r40 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 40); |
| 8553 | saverfb5r41 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 41); |
| 8554 | saverfb5r42 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 42); |
| 8555 | saverfb5r43 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 43); |
| 8556 | saverfb5r44 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 44); |
| 8557 | saverfb5r45 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 45); |
| 8558 | saverfb5r46 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 46); |
| 8559 | |
| 8560 | saverfb5r58 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 58); |
| 8561 | saverfb5r59 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 59); |
| 8562 | |
| 8563 | rf_val = rt2800_rfcsr_read_bank(rt2x00dev, 5, 0); |
| 8564 | rf_val |= 0x3; |
| 8565 | rt2800_rfcsr_write_bank(rt2x00dev, 5, 0, rf_val); |
| 8566 | |
| 8567 | rf_val = rt2800_rfcsr_read_bank(rt2x00dev, 5, 1); |
| 8568 | rf_val |= 0x1; |
| 8569 | rt2800_rfcsr_write_bank(rt2x00dev, 5, 1, rf_val); |
| 8570 | |
| 8571 | cnt = 0; |
| 8572 | do { |
| 8573 | usleep_range(500, 2000); |
| 8574 | rf_val = rt2800_rfcsr_read_bank(rt2x00dev, 5, 1); |
| 8575 | if (((rf_val & 0x1) == 0x00) || (cnt == 40)) |
| 8576 | break; |
| 8577 | cnt++; |
| 8578 | } while (cnt < 40); |
| 8579 | |
| 8580 | rf_val = rt2800_rfcsr_read_bank(rt2x00dev, 5, 0); |
| 8581 | rf_val &= (~0x3); |
| 8582 | rf_val |= 0x1; |
| 8583 | rt2800_rfcsr_write_bank(rt2x00dev, 5, 0, rf_val); |
| 8584 | |
| 8585 | /* I-3 */ |
| 8586 | bbp_val = rt2800_bbp_read(rt2x00dev, 23); |
| 8587 | bbp_val &= (~0x1F); |
| 8588 | bbp_val |= 0x10; |
| 8589 | rt2800_bbp_write(rt2x00dev, 23, bbp_val); |
| 8590 | |
| 8591 | do { |
| 8592 | /* I-4,5,6,7,8,9 */ |
| 8593 | if (loop == 0) { |
| 8594 | is_ht40 = false; |
| 8595 | |
| 8596 | if (btxcal) |
| 8597 | filter_target = tx_filter_target_20m; |
| 8598 | else |
| 8599 | filter_target = rx_filter_target_20m; |
| 8600 | } else { |
| 8601 | is_ht40 = true; |
| 8602 | |
| 8603 | if (btxcal) |
| 8604 | filter_target = tx_filter_target_40m; |
| 8605 | else |
| 8606 | filter_target = rx_filter_target_40m; |
| 8607 | } |
| 8608 | |
| 8609 | rf_val = rt2800_rfcsr_read_bank(rt2x00dev, 5, 8); |
| 8610 | rf_val &= (~0x04); |
| 8611 | if (loop == 1) |
| 8612 | rf_val |= 0x4; |
| 8613 | |
| 8614 | rt2800_rfcsr_write_bank(rt2x00dev, 5, 8, rf_val); |
| 8615 | |
| 8616 | rt2800_bbp_core_soft_reset(rt2x00dev, true, is_ht40); |
| 8617 | |
| 8618 | rt2800_rf_lp_config(rt2x00dev, btxcal); |
| 8619 | if (btxcal) { |
| 8620 | tx_agc_fc = 0; |
| 8621 | rf_val = rt2800_rfcsr_read_bank(rt2x00dev, 5, 58); |
| 8622 | rf_val &= (~0x7F); |
| 8623 | rt2800_rfcsr_write_bank(rt2x00dev, 5, 58, rf_val); |
| 8624 | rf_val = rt2800_rfcsr_read_bank(rt2x00dev, 5, 59); |
| 8625 | rf_val &= (~0x7F); |
| 8626 | rt2800_rfcsr_write_bank(rt2x00dev, 5, 59, rf_val); |
| 8627 | } else { |
| 8628 | rx_agc_fc = 0; |
| 8629 | rf_val = rt2800_rfcsr_read_bank(rt2x00dev, 5, 6); |
| 8630 | rf_val &= (~0x7F); |
| 8631 | rt2800_rfcsr_write_bank(rt2x00dev, 5, 6, rf_val); |
| 8632 | rf_val = rt2800_rfcsr_read_bank(rt2x00dev, 5, 7); |
| 8633 | rf_val &= (~0x7F); |
| 8634 | rt2800_rfcsr_write_bank(rt2x00dev, 5, 7, rf_val); |
| 8635 | } |
| 8636 | |
| 8637 | usleep_range(1000, 2000); |
| 8638 | |
| 8639 | bbp_val = rt2800_bbp_dcoc_read(rt2x00dev, 2); |
| 8640 | bbp_val &= (~0x6); |
| 8641 | rt2800_bbp_dcoc_write(rt2x00dev, 2, bbp_val); |
| 8642 | |
| 8643 | rt2800_bbp_core_soft_reset(rt2x00dev, false, is_ht40); |
| 8644 | |
| 8645 | cal_r32_init = rt2800_lp_tx_filter_bw_cal(rt2x00dev); |
| 8646 | |
| 8647 | bbp_val = rt2800_bbp_dcoc_read(rt2x00dev, 2); |
| 8648 | bbp_val |= 0x6; |
| 8649 | rt2800_bbp_dcoc_write(rt2x00dev, 2, bbp_val); |
| 8650 | do_cal: |
| 8651 | if (btxcal) { |
| 8652 | rf_val = rt2800_rfcsr_read_bank(rt2x00dev, 5, 58); |
| 8653 | rf_val &= (~0x7F); |
| 8654 | rf_val |= tx_agc_fc; |
| 8655 | rt2800_rfcsr_write_bank(rt2x00dev, 5, 58, rf_val); |
| 8656 | rf_val = rt2800_rfcsr_read_bank(rt2x00dev, 5, 59); |
| 8657 | rf_val &= (~0x7F); |
| 8658 | rf_val |= tx_agc_fc; |
| 8659 | rt2800_rfcsr_write_bank(rt2x00dev, 5, 59, rf_val); |
| 8660 | } else { |
| 8661 | rf_val = rt2800_rfcsr_read_bank(rt2x00dev, 5, 6); |
| 8662 | rf_val &= (~0x7F); |
| 8663 | rf_val |= rx_agc_fc; |
| 8664 | rt2800_rfcsr_write_bank(rt2x00dev, 5, 6, rf_val); |
| 8665 | rf_val = rt2800_rfcsr_read_bank(rt2x00dev, 5, 7); |
| 8666 | rf_val &= (~0x7F); |
| 8667 | rf_val |= rx_agc_fc; |
| 8668 | rt2800_rfcsr_write_bank(rt2x00dev, 5, 7, rf_val); |
| 8669 | } |
| 8670 | |
| 8671 | usleep_range(500, 1000); |
| 8672 | |
| 8673 | rt2800_bbp_core_soft_reset(rt2x00dev, false, is_ht40); |
| 8674 | |
| 8675 | cal_r32_val = rt2800_lp_tx_filter_bw_cal(rt2x00dev); |
| 8676 | |
| 8677 | cal_diff = cal_r32_init - cal_r32_val; |
| 8678 | |
| 8679 | if (btxcal) |
| 8680 | cmm_agc_fc = tx_agc_fc; |
| 8681 | else |
| 8682 | cmm_agc_fc = rx_agc_fc; |
| 8683 | |
| 8684 | if (((cal_diff > filter_target) && (cmm_agc_fc == 0)) || |
| 8685 | ((cal_diff < filter_target) && (cmm_agc_fc == 0x3f))) { |
| 8686 | if (btxcal) |
| 8687 | tx_agc_fc = 0; |
| 8688 | else |
| 8689 | rx_agc_fc = 0; |
| 8690 | } else if ((cal_diff <= filter_target) && (cmm_agc_fc < 0x3f)) { |
| 8691 | if (btxcal) |
| 8692 | tx_agc_fc++; |
| 8693 | else |
| 8694 | rx_agc_fc++; |
| 8695 | goto do_cal; |
| 8696 | } |
| 8697 | |
| 8698 | if (btxcal) { |
| 8699 | if (loop == 0) |
| 8700 | drv_data->tx_calibration_bw20 = tx_agc_fc; |
| 8701 | else |
| 8702 | drv_data->tx_calibration_bw40 = tx_agc_fc; |
| 8703 | } else { |
| 8704 | if (loop == 0) |
| 8705 | drv_data->rx_calibration_bw20 = rx_agc_fc; |
| 8706 | else |
| 8707 | drv_data->rx_calibration_bw40 = rx_agc_fc; |
| 8708 | } |
| 8709 | |
| 8710 | loop++; |
| 8711 | } while (loop <= 1); |
| 8712 | |
| 8713 | rt2800_rfcsr_write_bank(rt2x00dev, 5, 0, saverfb5r00); |
| 8714 | rt2800_rfcsr_write_bank(rt2x00dev, 5, 1, saverfb5r01); |
| 8715 | rt2800_rfcsr_write_bank(rt2x00dev, 5, 3, saverfb5r03); |
| 8716 | rt2800_rfcsr_write_bank(rt2x00dev, 5, 4, saverfb5r04); |
| 8717 | rt2800_rfcsr_write_bank(rt2x00dev, 5, 5, saverfb5r05); |
| 8718 | rt2800_rfcsr_write_bank(rt2x00dev, 5, 6, saverfb5r06); |
| 8719 | rt2800_rfcsr_write_bank(rt2x00dev, 5, 7, saverfb5r07); |
| 8720 | rt2800_rfcsr_write_bank(rt2x00dev, 5, 8, saverfb5r08); |
| 8721 | rt2800_rfcsr_write_bank(rt2x00dev, 5, 17, saverfb5r17); |
| 8722 | rt2800_rfcsr_write_bank(rt2x00dev, 5, 18, saverfb5r18); |
| 8723 | rt2800_rfcsr_write_bank(rt2x00dev, 5, 19, saverfb5r19); |
| 8724 | rt2800_rfcsr_write_bank(rt2x00dev, 5, 20, saverfb5r20); |
| 8725 | |
| 8726 | rt2800_rfcsr_write_bank(rt2x00dev, 5, 37, saverfb5r37); |
| 8727 | rt2800_rfcsr_write_bank(rt2x00dev, 5, 38, saverfb5r38); |
| 8728 | rt2800_rfcsr_write_bank(rt2x00dev, 5, 39, saverfb5r39); |
| 8729 | rt2800_rfcsr_write_bank(rt2x00dev, 5, 40, saverfb5r40); |
| 8730 | rt2800_rfcsr_write_bank(rt2x00dev, 5, 41, saverfb5r41); |
| 8731 | rt2800_rfcsr_write_bank(rt2x00dev, 5, 42, saverfb5r42); |
| 8732 | rt2800_rfcsr_write_bank(rt2x00dev, 5, 43, saverfb5r43); |
| 8733 | rt2800_rfcsr_write_bank(rt2x00dev, 5, 44, saverfb5r44); |
| 8734 | rt2800_rfcsr_write_bank(rt2x00dev, 5, 45, saverfb5r45); |
| 8735 | rt2800_rfcsr_write_bank(rt2x00dev, 5, 46, saverfb5r46); |
| 8736 | |
| 8737 | rt2800_rfcsr_write_bank(rt2x00dev, 5, 58, saverfb5r58); |
| 8738 | rt2800_rfcsr_write_bank(rt2x00dev, 5, 59, saverfb5r59); |
| 8739 | |
| 8740 | rt2800_bbp_write(rt2x00dev, 23, savebbpr23); |
| 8741 | |
| 8742 | rt2800_bbp_dcoc_write(rt2x00dev, 0, savebbp159r0); |
| 8743 | rt2800_bbp_dcoc_write(rt2x00dev, 2, savebbp159r2); |
| 8744 | |
| 8745 | bbp_val = rt2800_bbp_read(rt2x00dev, 4); |
| 8746 | rt2x00_set_field8(&bbp_val, BBP4_BANDWIDTH, |
| 8747 | 2 * test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags)); |
| 8748 | rt2800_bbp_write(rt2x00dev, 4, bbp_val); |
| 8749 | |
| 8750 | rt2800_register_write(rt2x00dev, RF_CONTROL0, MAC_RF_CONTROL0); |
| 8751 | rt2800_register_write(rt2x00dev, RF_BYPASS0, MAC_RF_BYPASS0); |
| 8752 | } |
| 8753 | |
| 8754 | static void rt2800_init_rfcsr_6352(struct rt2x00_dev *rt2x00dev) |
| 8755 | { |
| 8756 | /* Initialize RF central register to default value */ |
| 8757 | rt2800_rfcsr_write(rt2x00dev, 0, 0x02); |
| 8758 | rt2800_rfcsr_write(rt2x00dev, 1, 0x03); |
| 8759 | rt2800_rfcsr_write(rt2x00dev, 2, 0x33); |
| 8760 | rt2800_rfcsr_write(rt2x00dev, 3, 0xFF); |
| 8761 | rt2800_rfcsr_write(rt2x00dev, 4, 0x0C); |
| 8762 | rt2800_rfcsr_write(rt2x00dev, 5, 0x40); |
| 8763 | rt2800_rfcsr_write(rt2x00dev, 6, 0x00); |
| 8764 | rt2800_rfcsr_write(rt2x00dev, 7, 0x00); |
| 8765 | rt2800_rfcsr_write(rt2x00dev, 8, 0x00); |
| 8766 | rt2800_rfcsr_write(rt2x00dev, 9, 0x00); |
| 8767 | rt2800_rfcsr_write(rt2x00dev, 10, 0x00); |
| 8768 | rt2800_rfcsr_write(rt2x00dev, 11, 0x00); |
| 8769 | rt2800_rfcsr_write(rt2x00dev, 12, rt2x00dev->freq_offset); |
| 8770 | rt2800_rfcsr_write(rt2x00dev, 13, 0x00); |
| 8771 | rt2800_rfcsr_write(rt2x00dev, 14, 0x40); |
| 8772 | rt2800_rfcsr_write(rt2x00dev, 15, 0x22); |
| 8773 | rt2800_rfcsr_write(rt2x00dev, 16, 0x4C); |
| 8774 | rt2800_rfcsr_write(rt2x00dev, 17, 0x00); |
| 8775 | rt2800_rfcsr_write(rt2x00dev, 18, 0x00); |
| 8776 | rt2800_rfcsr_write(rt2x00dev, 19, 0x00); |
| 8777 | rt2800_rfcsr_write(rt2x00dev, 20, 0xA0); |
| 8778 | rt2800_rfcsr_write(rt2x00dev, 21, 0x12); |
| 8779 | rt2800_rfcsr_write(rt2x00dev, 22, 0x07); |
| 8780 | rt2800_rfcsr_write(rt2x00dev, 23, 0x13); |
| 8781 | rt2800_rfcsr_write(rt2x00dev, 24, 0xFE); |
| 8782 | rt2800_rfcsr_write(rt2x00dev, 25, 0x24); |
| 8783 | rt2800_rfcsr_write(rt2x00dev, 26, 0x7A); |
| 8784 | rt2800_rfcsr_write(rt2x00dev, 27, 0x00); |
| 8785 | rt2800_rfcsr_write(rt2x00dev, 28, 0x00); |
| 8786 | rt2800_rfcsr_write(rt2x00dev, 29, 0x05); |
| 8787 | rt2800_rfcsr_write(rt2x00dev, 30, 0x00); |
| 8788 | rt2800_rfcsr_write(rt2x00dev, 31, 0x00); |
| 8789 | rt2800_rfcsr_write(rt2x00dev, 32, 0x00); |
| 8790 | rt2800_rfcsr_write(rt2x00dev, 33, 0x00); |
| 8791 | rt2800_rfcsr_write(rt2x00dev, 34, 0x00); |
| 8792 | rt2800_rfcsr_write(rt2x00dev, 35, 0x00); |
| 8793 | rt2800_rfcsr_write(rt2x00dev, 36, 0x00); |
| 8794 | rt2800_rfcsr_write(rt2x00dev, 37, 0x00); |
| 8795 | rt2800_rfcsr_write(rt2x00dev, 38, 0x00); |
| 8796 | rt2800_rfcsr_write(rt2x00dev, 39, 0x00); |
| 8797 | rt2800_rfcsr_write(rt2x00dev, 40, 0x00); |
| 8798 | rt2800_rfcsr_write(rt2x00dev, 41, 0xD0); |
| 8799 | rt2800_rfcsr_write(rt2x00dev, 42, 0x5B); |
| 8800 | rt2800_rfcsr_write(rt2x00dev, 43, 0x00); |
| 8801 | |
| 8802 | rt2800_rfcsr_write(rt2x00dev, 11, 0x21); |
| 8803 | if (rt2800_clk_is_20mhz(rt2x00dev)) |
| 8804 | rt2800_rfcsr_write(rt2x00dev, 13, 0x03); |
| 8805 | else |
| 8806 | rt2800_rfcsr_write(rt2x00dev, 13, 0x00); |
| 8807 | rt2800_rfcsr_write(rt2x00dev, 14, 0x7C); |
| 8808 | rt2800_rfcsr_write(rt2x00dev, 16, 0x80); |
| 8809 | rt2800_rfcsr_write(rt2x00dev, 17, 0x99); |
| 8810 | rt2800_rfcsr_write(rt2x00dev, 18, 0x99); |
| 8811 | rt2800_rfcsr_write(rt2x00dev, 19, 0x09); |
| 8812 | rt2800_rfcsr_write(rt2x00dev, 20, 0x50); |
| 8813 | rt2800_rfcsr_write(rt2x00dev, 21, 0xB0); |
| 8814 | rt2800_rfcsr_write(rt2x00dev, 22, 0x00); |
| 8815 | rt2800_rfcsr_write(rt2x00dev, 23, 0x06); |
| 8816 | rt2800_rfcsr_write(rt2x00dev, 24, 0x00); |
| 8817 | rt2800_rfcsr_write(rt2x00dev, 25, 0x00); |
| 8818 | rt2800_rfcsr_write(rt2x00dev, 26, 0x5D); |
| 8819 | rt2800_rfcsr_write(rt2x00dev, 27, 0x00); |
| 8820 | rt2800_rfcsr_write(rt2x00dev, 28, 0x61); |
| 8821 | rt2800_rfcsr_write(rt2x00dev, 29, 0xB5); |
| 8822 | rt2800_rfcsr_write(rt2x00dev, 43, 0x02); |
| 8823 | |
| 8824 | rt2800_rfcsr_write(rt2x00dev, 28, 0x62); |
| 8825 | rt2800_rfcsr_write(rt2x00dev, 29, 0xAD); |
| 8826 | rt2800_rfcsr_write(rt2x00dev, 39, 0x80); |
| 8827 | |
| 8828 | /* Initialize RF channel register to default value */ |
| 8829 | rt2800_rfcsr_write_chanreg(rt2x00dev, 0, 0x03); |
| 8830 | rt2800_rfcsr_write_chanreg(rt2x00dev, 1, 0x00); |
| 8831 | rt2800_rfcsr_write_chanreg(rt2x00dev, 2, 0x00); |
| 8832 | rt2800_rfcsr_write_chanreg(rt2x00dev, 3, 0x00); |
| 8833 | rt2800_rfcsr_write_chanreg(rt2x00dev, 4, 0x00); |
| 8834 | rt2800_rfcsr_write_chanreg(rt2x00dev, 5, 0x08); |
| 8835 | rt2800_rfcsr_write_chanreg(rt2x00dev, 6, 0x00); |
| 8836 | rt2800_rfcsr_write_chanreg(rt2x00dev, 7, 0x51); |
| 8837 | rt2800_rfcsr_write_chanreg(rt2x00dev, 8, 0x53); |
| 8838 | rt2800_rfcsr_write_chanreg(rt2x00dev, 9, 0x16); |
| 8839 | rt2800_rfcsr_write_chanreg(rt2x00dev, 10, 0x61); |
| 8840 | rt2800_rfcsr_write_chanreg(rt2x00dev, 11, 0x53); |
| 8841 | rt2800_rfcsr_write_chanreg(rt2x00dev, 12, 0x22); |
| 8842 | rt2800_rfcsr_write_chanreg(rt2x00dev, 13, 0x3D); |
| 8843 | rt2800_rfcsr_write_chanreg(rt2x00dev, 14, 0x06); |
| 8844 | rt2800_rfcsr_write_chanreg(rt2x00dev, 15, 0x13); |
| 8845 | rt2800_rfcsr_write_chanreg(rt2x00dev, 16, 0x22); |
| 8846 | rt2800_rfcsr_write_chanreg(rt2x00dev, 17, 0x27); |
| 8847 | rt2800_rfcsr_write_chanreg(rt2x00dev, 18, 0x02); |
| 8848 | rt2800_rfcsr_write_chanreg(rt2x00dev, 19, 0xA7); |
| 8849 | rt2800_rfcsr_write_chanreg(rt2x00dev, 20, 0x01); |
| 8850 | rt2800_rfcsr_write_chanreg(rt2x00dev, 21, 0x52); |
| 8851 | rt2800_rfcsr_write_chanreg(rt2x00dev, 22, 0x80); |
| 8852 | rt2800_rfcsr_write_chanreg(rt2x00dev, 23, 0xB3); |
| 8853 | rt2800_rfcsr_write_chanreg(rt2x00dev, 24, 0x00); |
| 8854 | rt2800_rfcsr_write_chanreg(rt2x00dev, 25, 0x00); |
| 8855 | rt2800_rfcsr_write_chanreg(rt2x00dev, 26, 0x00); |
| 8856 | rt2800_rfcsr_write_chanreg(rt2x00dev, 27, 0x00); |
| 8857 | rt2800_rfcsr_write_chanreg(rt2x00dev, 28, 0x5C); |
| 8858 | rt2800_rfcsr_write_chanreg(rt2x00dev, 29, 0x6B); |
| 8859 | rt2800_rfcsr_write_chanreg(rt2x00dev, 30, 0x6B); |
| 8860 | rt2800_rfcsr_write_chanreg(rt2x00dev, 31, 0x31); |
| 8861 | rt2800_rfcsr_write_chanreg(rt2x00dev, 32, 0x5D); |
| 8862 | rt2800_rfcsr_write_chanreg(rt2x00dev, 33, 0x00); |
| 8863 | rt2800_rfcsr_write_chanreg(rt2x00dev, 34, 0xE6); |
| 8864 | rt2800_rfcsr_write_chanreg(rt2x00dev, 35, 0x55); |
| 8865 | rt2800_rfcsr_write_chanreg(rt2x00dev, 36, 0x00); |
| 8866 | rt2800_rfcsr_write_chanreg(rt2x00dev, 37, 0xBB); |
| 8867 | rt2800_rfcsr_write_chanreg(rt2x00dev, 38, 0xB3); |
| 8868 | rt2800_rfcsr_write_chanreg(rt2x00dev, 39, 0xB3); |
| 8869 | rt2800_rfcsr_write_chanreg(rt2x00dev, 40, 0x03); |
| 8870 | rt2800_rfcsr_write_chanreg(rt2x00dev, 41, 0x00); |
| 8871 | rt2800_rfcsr_write_chanreg(rt2x00dev, 42, 0x00); |
| 8872 | rt2800_rfcsr_write_chanreg(rt2x00dev, 43, 0xB3); |
| 8873 | rt2800_rfcsr_write_chanreg(rt2x00dev, 44, 0xD3); |
| 8874 | rt2800_rfcsr_write_chanreg(rt2x00dev, 45, 0xD5); |
| 8875 | rt2800_rfcsr_write_chanreg(rt2x00dev, 46, 0x07); |
| 8876 | rt2800_rfcsr_write_chanreg(rt2x00dev, 47, 0x68); |
| 8877 | rt2800_rfcsr_write_chanreg(rt2x00dev, 48, 0xEF); |
| 8878 | rt2800_rfcsr_write_chanreg(rt2x00dev, 49, 0x1C); |
| 8879 | rt2800_rfcsr_write_chanreg(rt2x00dev, 54, 0x07); |
| 8880 | rt2800_rfcsr_write_chanreg(rt2x00dev, 55, 0xA8); |
| 8881 | rt2800_rfcsr_write_chanreg(rt2x00dev, 56, 0x85); |
| 8882 | rt2800_rfcsr_write_chanreg(rt2x00dev, 57, 0x10); |
| 8883 | rt2800_rfcsr_write_chanreg(rt2x00dev, 58, 0x07); |
| 8884 | rt2800_rfcsr_write_chanreg(rt2x00dev, 59, 0x6A); |
| 8885 | rt2800_rfcsr_write_chanreg(rt2x00dev, 60, 0x85); |
| 8886 | rt2800_rfcsr_write_chanreg(rt2x00dev, 61, 0x10); |
| 8887 | rt2800_rfcsr_write_chanreg(rt2x00dev, 62, 0x1C); |
| 8888 | rt2800_rfcsr_write_chanreg(rt2x00dev, 63, 0x00); |
| 8889 | |
| 8890 | rt2800_rfcsr_write_bank(rt2x00dev, 6, 45, 0xC5); |
| 8891 | |
| 8892 | rt2800_rfcsr_write_chanreg(rt2x00dev, 9, 0x47); |
| 8893 | rt2800_rfcsr_write_chanreg(rt2x00dev, 10, 0x71); |
| 8894 | rt2800_rfcsr_write_chanreg(rt2x00dev, 11, 0x33); |
| 8895 | rt2800_rfcsr_write_chanreg(rt2x00dev, 14, 0x0E); |
| 8896 | rt2800_rfcsr_write_chanreg(rt2x00dev, 17, 0x23); |
| 8897 | rt2800_rfcsr_write_chanreg(rt2x00dev, 19, 0xA4); |
| 8898 | rt2800_rfcsr_write_chanreg(rt2x00dev, 20, 0x02); |
| 8899 | rt2800_rfcsr_write_chanreg(rt2x00dev, 21, 0x12); |
| 8900 | rt2800_rfcsr_write_chanreg(rt2x00dev, 28, 0x1C); |
| 8901 | rt2800_rfcsr_write_chanreg(rt2x00dev, 29, 0xEB); |
| 8902 | rt2800_rfcsr_write_chanreg(rt2x00dev, 32, 0x7D); |
| 8903 | rt2800_rfcsr_write_chanreg(rt2x00dev, 34, 0xD6); |
| 8904 | rt2800_rfcsr_write_chanreg(rt2x00dev, 36, 0x08); |
| 8905 | rt2800_rfcsr_write_chanreg(rt2x00dev, 38, 0xB4); |
| 8906 | rt2800_rfcsr_write_chanreg(rt2x00dev, 43, 0xD3); |
| 8907 | rt2800_rfcsr_write_chanreg(rt2x00dev, 44, 0xB3); |
| 8908 | rt2800_rfcsr_write_chanreg(rt2x00dev, 45, 0xD5); |
| 8909 | rt2800_rfcsr_write_chanreg(rt2x00dev, 46, 0x27); |
| 8910 | rt2800_rfcsr_write_bank(rt2x00dev, 4, 47, 0x67); |
| 8911 | rt2800_rfcsr_write_bank(rt2x00dev, 6, 47, 0x69); |
| 8912 | rt2800_rfcsr_write_chanreg(rt2x00dev, 48, 0xFF); |
| 8913 | rt2800_rfcsr_write_bank(rt2x00dev, 4, 54, 0x27); |
| 8914 | rt2800_rfcsr_write_bank(rt2x00dev, 6, 54, 0x20); |
| 8915 | rt2800_rfcsr_write_chanreg(rt2x00dev, 55, 0x66); |
| 8916 | rt2800_rfcsr_write_chanreg(rt2x00dev, 56, 0xFF); |
| 8917 | rt2800_rfcsr_write_chanreg(rt2x00dev, 57, 0x1C); |
| 8918 | rt2800_rfcsr_write_chanreg(rt2x00dev, 58, 0x20); |
| 8919 | rt2800_rfcsr_write_chanreg(rt2x00dev, 59, 0x6B); |
| 8920 | rt2800_rfcsr_write_chanreg(rt2x00dev, 60, 0xF7); |
| 8921 | rt2800_rfcsr_write_chanreg(rt2x00dev, 61, 0x09); |
| 8922 | |
| 8923 | rt2800_rfcsr_write_chanreg(rt2x00dev, 10, 0x51); |
| 8924 | rt2800_rfcsr_write_chanreg(rt2x00dev, 14, 0x06); |
| 8925 | rt2800_rfcsr_write_chanreg(rt2x00dev, 19, 0xA7); |
| 8926 | rt2800_rfcsr_write_chanreg(rt2x00dev, 28, 0x2C); |
| 8927 | rt2800_rfcsr_write_chanreg(rt2x00dev, 55, 0x64); |
| 8928 | rt2800_rfcsr_write_chanreg(rt2x00dev, 8, 0x51); |
| 8929 | rt2800_rfcsr_write_chanreg(rt2x00dev, 9, 0x36); |
| 8930 | rt2800_rfcsr_write_chanreg(rt2x00dev, 11, 0x53); |
| 8931 | rt2800_rfcsr_write_chanreg(rt2x00dev, 14, 0x16); |
| 8932 | |
| 8933 | rt2800_rfcsr_write_chanreg(rt2x00dev, 47, 0x6C); |
| 8934 | rt2800_rfcsr_write_chanreg(rt2x00dev, 48, 0xFC); |
| 8935 | rt2800_rfcsr_write_chanreg(rt2x00dev, 49, 0x1F); |
| 8936 | rt2800_rfcsr_write_chanreg(rt2x00dev, 54, 0x27); |
| 8937 | rt2800_rfcsr_write_chanreg(rt2x00dev, 55, 0x66); |
| 8938 | rt2800_rfcsr_write_chanreg(rt2x00dev, 59, 0x6B); |
| 8939 | |
| 8940 | /* Initialize RF channel register for DRQFN */ |
| 8941 | rt2800_rfcsr_write_chanreg(rt2x00dev, 43, 0xD3); |
| 8942 | rt2800_rfcsr_write_chanreg(rt2x00dev, 44, 0xE3); |
| 8943 | rt2800_rfcsr_write_chanreg(rt2x00dev, 45, 0xE5); |
| 8944 | rt2800_rfcsr_write_chanreg(rt2x00dev, 47, 0x28); |
| 8945 | rt2800_rfcsr_write_chanreg(rt2x00dev, 55, 0x68); |
| 8946 | rt2800_rfcsr_write_chanreg(rt2x00dev, 56, 0xF7); |
| 8947 | rt2800_rfcsr_write_chanreg(rt2x00dev, 58, 0x02); |
| 8948 | rt2800_rfcsr_write_chanreg(rt2x00dev, 60, 0xC7); |
| 8949 | |
| 8950 | /* Initialize RF DC calibration register to default value */ |
| 8951 | rt2800_rfcsr_write_dccal(rt2x00dev, 0, 0x47); |
| 8952 | rt2800_rfcsr_write_dccal(rt2x00dev, 1, 0x00); |
| 8953 | rt2800_rfcsr_write_dccal(rt2x00dev, 2, 0x00); |
| 8954 | rt2800_rfcsr_write_dccal(rt2x00dev, 3, 0x00); |
| 8955 | rt2800_rfcsr_write_dccal(rt2x00dev, 4, 0x00); |
| 8956 | rt2800_rfcsr_write_dccal(rt2x00dev, 5, 0x00); |
| 8957 | rt2800_rfcsr_write_dccal(rt2x00dev, 6, 0x10); |
| 8958 | rt2800_rfcsr_write_dccal(rt2x00dev, 7, 0x10); |
| 8959 | rt2800_rfcsr_write_dccal(rt2x00dev, 8, 0x04); |
| 8960 | rt2800_rfcsr_write_dccal(rt2x00dev, 9, 0x00); |
| 8961 | rt2800_rfcsr_write_dccal(rt2x00dev, 10, 0x07); |
| 8962 | rt2800_rfcsr_write_dccal(rt2x00dev, 11, 0x01); |
| 8963 | rt2800_rfcsr_write_dccal(rt2x00dev, 12, 0x07); |
| 8964 | rt2800_rfcsr_write_dccal(rt2x00dev, 13, 0x07); |
| 8965 | rt2800_rfcsr_write_dccal(rt2x00dev, 14, 0x07); |
| 8966 | rt2800_rfcsr_write_dccal(rt2x00dev, 15, 0x20); |
| 8967 | rt2800_rfcsr_write_dccal(rt2x00dev, 16, 0x22); |
| 8968 | rt2800_rfcsr_write_dccal(rt2x00dev, 17, 0x00); |
| 8969 | rt2800_rfcsr_write_dccal(rt2x00dev, 18, 0x00); |
| 8970 | rt2800_rfcsr_write_dccal(rt2x00dev, 19, 0x00); |
| 8971 | rt2800_rfcsr_write_dccal(rt2x00dev, 20, 0x00); |
| 8972 | rt2800_rfcsr_write_dccal(rt2x00dev, 21, 0xF1); |
| 8973 | rt2800_rfcsr_write_dccal(rt2x00dev, 22, 0x11); |
| 8974 | rt2800_rfcsr_write_dccal(rt2x00dev, 23, 0x02); |
| 8975 | rt2800_rfcsr_write_dccal(rt2x00dev, 24, 0x41); |
| 8976 | rt2800_rfcsr_write_dccal(rt2x00dev, 25, 0x20); |
| 8977 | rt2800_rfcsr_write_dccal(rt2x00dev, 26, 0x00); |
| 8978 | rt2800_rfcsr_write_dccal(rt2x00dev, 27, 0xD7); |
| 8979 | rt2800_rfcsr_write_dccal(rt2x00dev, 28, 0xA2); |
| 8980 | rt2800_rfcsr_write_dccal(rt2x00dev, 29, 0x20); |
| 8981 | rt2800_rfcsr_write_dccal(rt2x00dev, 30, 0x49); |
| 8982 | rt2800_rfcsr_write_dccal(rt2x00dev, 31, 0x20); |
| 8983 | rt2800_rfcsr_write_dccal(rt2x00dev, 32, 0x04); |
| 8984 | rt2800_rfcsr_write_dccal(rt2x00dev, 33, 0xF1); |
| 8985 | rt2800_rfcsr_write_dccal(rt2x00dev, 34, 0xA1); |
| 8986 | rt2800_rfcsr_write_dccal(rt2x00dev, 35, 0x01); |
| 8987 | rt2800_rfcsr_write_dccal(rt2x00dev, 41, 0x00); |
| 8988 | rt2800_rfcsr_write_dccal(rt2x00dev, 42, 0x00); |
| 8989 | rt2800_rfcsr_write_dccal(rt2x00dev, 43, 0x00); |
| 8990 | rt2800_rfcsr_write_dccal(rt2x00dev, 44, 0x00); |
| 8991 | rt2800_rfcsr_write_dccal(rt2x00dev, 45, 0x00); |
| 8992 | rt2800_rfcsr_write_dccal(rt2x00dev, 46, 0x00); |
| 8993 | rt2800_rfcsr_write_dccal(rt2x00dev, 47, 0x3E); |
| 8994 | rt2800_rfcsr_write_dccal(rt2x00dev, 48, 0x3D); |
| 8995 | rt2800_rfcsr_write_dccal(rt2x00dev, 49, 0x3E); |
| 8996 | rt2800_rfcsr_write_dccal(rt2x00dev, 50, 0x3D); |
| 8997 | rt2800_rfcsr_write_dccal(rt2x00dev, 51, 0x3E); |
| 8998 | rt2800_rfcsr_write_dccal(rt2x00dev, 52, 0x3D); |
| 8999 | rt2800_rfcsr_write_dccal(rt2x00dev, 53, 0x00); |
| 9000 | rt2800_rfcsr_write_dccal(rt2x00dev, 54, 0x00); |
| 9001 | rt2800_rfcsr_write_dccal(rt2x00dev, 55, 0x00); |
| 9002 | rt2800_rfcsr_write_dccal(rt2x00dev, 56, 0x00); |
| 9003 | rt2800_rfcsr_write_dccal(rt2x00dev, 57, 0x00); |
| 9004 | rt2800_rfcsr_write_dccal(rt2x00dev, 58, 0x10); |
| 9005 | rt2800_rfcsr_write_dccal(rt2x00dev, 59, 0x10); |
| 9006 | rt2800_rfcsr_write_dccal(rt2x00dev, 60, 0x0A); |
| 9007 | rt2800_rfcsr_write_dccal(rt2x00dev, 61, 0x00); |
| 9008 | rt2800_rfcsr_write_dccal(rt2x00dev, 62, 0x00); |
| 9009 | rt2800_rfcsr_write_dccal(rt2x00dev, 63, 0x00); |
| 9010 | |
| 9011 | rt2800_rfcsr_write_dccal(rt2x00dev, 3, 0x08); |
| 9012 | rt2800_rfcsr_write_dccal(rt2x00dev, 4, 0x04); |
| 9013 | rt2800_rfcsr_write_dccal(rt2x00dev, 5, 0x20); |
| 9014 | |
| 9015 | rt2800_rfcsr_write_dccal(rt2x00dev, 5, 0x00); |
| 9016 | rt2800_rfcsr_write_dccal(rt2x00dev, 17, 0x7C); |
| 9017 | |
| 9018 | rt2800_bw_filter_calibration(rt2x00dev, true); |
| 9019 | rt2800_bw_filter_calibration(rt2x00dev, false); |
| 9020 | } |
| 9021 | |
| 9022 | static void rt2800_init_rfcsr(struct rt2x00_dev *rt2x00dev) |
| 9023 | { |
| 9024 | if (rt2800_is_305x_soc(rt2x00dev)) { |
| 9025 | rt2800_init_rfcsr_305x_soc(rt2x00dev); |
| 9026 | return; |
| 9027 | } |
| 9028 | |
| 9029 | switch (rt2x00dev->chip.rt) { |
| 9030 | case RT3070: |
| 9031 | case RT3071: |
| 9032 | case RT3090: |
| 9033 | rt2800_init_rfcsr_30xx(rt2x00dev); |
| 9034 | break; |
| 9035 | case RT3290: |
| 9036 | rt2800_init_rfcsr_3290(rt2x00dev); |
| 9037 | break; |
| 9038 | case RT3352: |
| 9039 | rt2800_init_rfcsr_3352(rt2x00dev); |
| 9040 | break; |
| 9041 | case RT3390: |
| 9042 | rt2800_init_rfcsr_3390(rt2x00dev); |
| 9043 | break; |
| 9044 | case RT3883: |
| 9045 | rt2800_init_rfcsr_3883(rt2x00dev); |
| 9046 | break; |
| 9047 | case RT3572: |
| 9048 | rt2800_init_rfcsr_3572(rt2x00dev); |
| 9049 | break; |
| 9050 | case RT3593: |
| 9051 | rt2800_init_rfcsr_3593(rt2x00dev); |
| 9052 | break; |
| 9053 | case RT5350: |
| 9054 | rt2800_init_rfcsr_5350(rt2x00dev); |
| 9055 | break; |
| 9056 | case RT5390: |
| 9057 | rt2800_init_rfcsr_5390(rt2x00dev); |
| 9058 | break; |
| 9059 | case RT5392: |
| 9060 | rt2800_init_rfcsr_5392(rt2x00dev); |
| 9061 | break; |
| 9062 | case RT5592: |
| 9063 | rt2800_init_rfcsr_5592(rt2x00dev); |
| 9064 | break; |
| 9065 | case RT6352: |
| 9066 | rt2800_init_rfcsr_6352(rt2x00dev); |
| 9067 | break; |
| 9068 | } |
| 9069 | } |
| 9070 | |
| 9071 | int rt2800_enable_radio(struct rt2x00_dev *rt2x00dev) |
| 9072 | { |
| 9073 | u32 reg; |
| 9074 | u16 word; |
| 9075 | |
| 9076 | /* |
| 9077 | * Initialize MAC registers. |
| 9078 | */ |
| 9079 | if (unlikely(rt2800_wait_wpdma_ready(rt2x00dev) || |
| 9080 | rt2800_init_registers(rt2x00dev))) |
| 9081 | return -EIO; |
| 9082 | |
| 9083 | /* |
| 9084 | * Wait BBP/RF to wake up. |
| 9085 | */ |
| 9086 | if (unlikely(rt2800_wait_bbp_rf_ready(rt2x00dev))) |
| 9087 | return -EIO; |
| 9088 | |
| 9089 | /* |
| 9090 | * Send signal during boot time to initialize firmware. |
| 9091 | */ |
| 9092 | rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0); |
| 9093 | rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0); |
| 9094 | if (rt2x00_is_usb(rt2x00dev)) |
| 9095 | rt2800_register_write(rt2x00dev, H2M_INT_SRC, 0); |
| 9096 | rt2800_mcu_request(rt2x00dev, MCU_BOOT_SIGNAL, 0, 0, 0); |
| 9097 | msleep(1); |
| 9098 | |
| 9099 | /* |
| 9100 | * Make sure BBP is up and running. |
| 9101 | */ |
| 9102 | if (unlikely(rt2800_wait_bbp_ready(rt2x00dev))) |
| 9103 | return -EIO; |
| 9104 | |
| 9105 | /* |
| 9106 | * Initialize BBP/RF registers. |
| 9107 | */ |
| 9108 | rt2800_init_bbp(rt2x00dev); |
| 9109 | rt2800_init_rfcsr(rt2x00dev); |
| 9110 | |
| 9111 | if (rt2x00_is_usb(rt2x00dev) && |
| 9112 | (rt2x00_rt(rt2x00dev, RT3070) || |
| 9113 | rt2x00_rt(rt2x00dev, RT3071) || |
| 9114 | rt2x00_rt(rt2x00dev, RT3572))) { |
| 9115 | udelay(200); |
| 9116 | rt2800_mcu_request(rt2x00dev, MCU_CURRENT, 0, 0, 0); |
| 9117 | udelay(10); |
| 9118 | } |
| 9119 | |
| 9120 | /* |
| 9121 | * Enable RX. |
| 9122 | */ |
| 9123 | reg = rt2800_register_read(rt2x00dev, MAC_SYS_CTRL); |
| 9124 | rt2x00_set_field32(®, MAC_SYS_CTRL_ENABLE_TX, 1); |
| 9125 | rt2x00_set_field32(®, MAC_SYS_CTRL_ENABLE_RX, 0); |
| 9126 | rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg); |
| 9127 | |
| 9128 | udelay(50); |
| 9129 | |
| 9130 | reg = rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG); |
| 9131 | rt2x00_set_field32(®, WPDMA_GLO_CFG_ENABLE_TX_DMA, 1); |
| 9132 | rt2x00_set_field32(®, WPDMA_GLO_CFG_ENABLE_RX_DMA, 1); |
| 9133 | rt2x00_set_field32(®, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1); |
| 9134 | rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg); |
| 9135 | |
| 9136 | reg = rt2800_register_read(rt2x00dev, MAC_SYS_CTRL); |
| 9137 | rt2x00_set_field32(®, MAC_SYS_CTRL_ENABLE_TX, 1); |
| 9138 | rt2x00_set_field32(®, MAC_SYS_CTRL_ENABLE_RX, 1); |
| 9139 | rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg); |
| 9140 | |
| 9141 | /* |
| 9142 | * Initialize LED control |
| 9143 | */ |
| 9144 | word = rt2800_eeprom_read(rt2x00dev, EEPROM_LED_AG_CONF); |
| 9145 | rt2800_mcu_request(rt2x00dev, MCU_LED_AG_CONF, 0xff, |
| 9146 | word & 0xff, (word >> 8) & 0xff); |
| 9147 | |
| 9148 | word = rt2800_eeprom_read(rt2x00dev, EEPROM_LED_ACT_CONF); |
| 9149 | rt2800_mcu_request(rt2x00dev, MCU_LED_ACT_CONF, 0xff, |
| 9150 | word & 0xff, (word >> 8) & 0xff); |
| 9151 | |
| 9152 | word = rt2800_eeprom_read(rt2x00dev, EEPROM_LED_POLARITY); |
| 9153 | rt2800_mcu_request(rt2x00dev, MCU_LED_LED_POLARITY, 0xff, |
| 9154 | word & 0xff, (word >> 8) & 0xff); |
| 9155 | |
| 9156 | return 0; |
| 9157 | } |
| 9158 | EXPORT_SYMBOL_GPL(rt2800_enable_radio); |
| 9159 | |
| 9160 | void rt2800_disable_radio(struct rt2x00_dev *rt2x00dev) |
| 9161 | { |
| 9162 | u32 reg; |
| 9163 | |
| 9164 | rt2800_disable_wpdma(rt2x00dev); |
| 9165 | |
| 9166 | /* Wait for DMA, ignore error */ |
| 9167 | rt2800_wait_wpdma_ready(rt2x00dev); |
| 9168 | |
| 9169 | reg = rt2800_register_read(rt2x00dev, MAC_SYS_CTRL); |
| 9170 | rt2x00_set_field32(®, MAC_SYS_CTRL_ENABLE_TX, 0); |
| 9171 | rt2x00_set_field32(®, MAC_SYS_CTRL_ENABLE_RX, 0); |
| 9172 | rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg); |
| 9173 | } |
| 9174 | EXPORT_SYMBOL_GPL(rt2800_disable_radio); |
| 9175 | |
| 9176 | int rt2800_efuse_detect(struct rt2x00_dev *rt2x00dev) |
| 9177 | { |
| 9178 | u32 reg; |
| 9179 | u16 efuse_ctrl_reg; |
| 9180 | |
| 9181 | if (rt2x00_rt(rt2x00dev, RT3290)) |
| 9182 | efuse_ctrl_reg = EFUSE_CTRL_3290; |
| 9183 | else |
| 9184 | efuse_ctrl_reg = EFUSE_CTRL; |
| 9185 | |
| 9186 | reg = rt2800_register_read(rt2x00dev, efuse_ctrl_reg); |
| 9187 | return rt2x00_get_field32(reg, EFUSE_CTRL_PRESENT); |
| 9188 | } |
| 9189 | EXPORT_SYMBOL_GPL(rt2800_efuse_detect); |
| 9190 | |
| 9191 | static void rt2800_efuse_read(struct rt2x00_dev *rt2x00dev, unsigned int i) |
| 9192 | { |
| 9193 | u32 reg; |
| 9194 | u16 efuse_ctrl_reg; |
| 9195 | u16 efuse_data0_reg; |
| 9196 | u16 efuse_data1_reg; |
| 9197 | u16 efuse_data2_reg; |
| 9198 | u16 efuse_data3_reg; |
| 9199 | |
| 9200 | if (rt2x00_rt(rt2x00dev, RT3290)) { |
| 9201 | efuse_ctrl_reg = EFUSE_CTRL_3290; |
| 9202 | efuse_data0_reg = EFUSE_DATA0_3290; |
| 9203 | efuse_data1_reg = EFUSE_DATA1_3290; |
| 9204 | efuse_data2_reg = EFUSE_DATA2_3290; |
| 9205 | efuse_data3_reg = EFUSE_DATA3_3290; |
| 9206 | } else { |
| 9207 | efuse_ctrl_reg = EFUSE_CTRL; |
| 9208 | efuse_data0_reg = EFUSE_DATA0; |
| 9209 | efuse_data1_reg = EFUSE_DATA1; |
| 9210 | efuse_data2_reg = EFUSE_DATA2; |
| 9211 | efuse_data3_reg = EFUSE_DATA3; |
| 9212 | } |
| 9213 | mutex_lock(&rt2x00dev->csr_mutex); |
| 9214 | |
| 9215 | reg = rt2800_register_read_lock(rt2x00dev, efuse_ctrl_reg); |
| 9216 | rt2x00_set_field32(®, EFUSE_CTRL_ADDRESS_IN, i); |
| 9217 | rt2x00_set_field32(®, EFUSE_CTRL_MODE, 0); |
| 9218 | rt2x00_set_field32(®, EFUSE_CTRL_KICK, 1); |
| 9219 | rt2800_register_write_lock(rt2x00dev, efuse_ctrl_reg, reg); |
| 9220 | |
| 9221 | /* Wait until the EEPROM has been loaded */ |
| 9222 | rt2800_regbusy_read(rt2x00dev, efuse_ctrl_reg, EFUSE_CTRL_KICK, ®); |
| 9223 | /* Apparently the data is read from end to start */ |
| 9224 | reg = rt2800_register_read_lock(rt2x00dev, efuse_data3_reg); |
| 9225 | /* The returned value is in CPU order, but eeprom is le */ |
| 9226 | *(u32 *)&rt2x00dev->eeprom[i] = cpu_to_le32(reg); |
| 9227 | reg = rt2800_register_read_lock(rt2x00dev, efuse_data2_reg); |
| 9228 | *(u32 *)&rt2x00dev->eeprom[i + 2] = cpu_to_le32(reg); |
| 9229 | reg = rt2800_register_read_lock(rt2x00dev, efuse_data1_reg); |
| 9230 | *(u32 *)&rt2x00dev->eeprom[i + 4] = cpu_to_le32(reg); |
| 9231 | reg = rt2800_register_read_lock(rt2x00dev, efuse_data0_reg); |
| 9232 | *(u32 *)&rt2x00dev->eeprom[i + 6] = cpu_to_le32(reg); |
| 9233 | |
| 9234 | mutex_unlock(&rt2x00dev->csr_mutex); |
| 9235 | } |
| 9236 | |
| 9237 | int rt2800_read_eeprom_efuse(struct rt2x00_dev *rt2x00dev) |
| 9238 | { |
| 9239 | unsigned int i; |
| 9240 | |
| 9241 | for (i = 0; i < EEPROM_SIZE / sizeof(u16); i += 8) |
| 9242 | rt2800_efuse_read(rt2x00dev, i); |
| 9243 | |
| 9244 | return 0; |
| 9245 | } |
| 9246 | EXPORT_SYMBOL_GPL(rt2800_read_eeprom_efuse); |
| 9247 | |
| 9248 | static u8 rt2800_get_txmixer_gain_24g(struct rt2x00_dev *rt2x00dev) |
| 9249 | { |
| 9250 | u16 word; |
| 9251 | |
| 9252 | if (rt2x00_rt(rt2x00dev, RT3593) || |
| 9253 | rt2x00_rt(rt2x00dev, RT3883)) |
| 9254 | return 0; |
| 9255 | |
| 9256 | word = rt2800_eeprom_read(rt2x00dev, EEPROM_TXMIXER_GAIN_BG); |
| 9257 | if ((word & 0x00ff) != 0x00ff) |
| 9258 | return rt2x00_get_field16(word, EEPROM_TXMIXER_GAIN_BG_VAL); |
| 9259 | |
| 9260 | return 0; |
| 9261 | } |
| 9262 | |
| 9263 | static u8 rt2800_get_txmixer_gain_5g(struct rt2x00_dev *rt2x00dev) |
| 9264 | { |
| 9265 | u16 word; |
| 9266 | |
| 9267 | if (rt2x00_rt(rt2x00dev, RT3593) || |
| 9268 | rt2x00_rt(rt2x00dev, RT3883)) |
| 9269 | return 0; |
| 9270 | |
| 9271 | word = rt2800_eeprom_read(rt2x00dev, EEPROM_TXMIXER_GAIN_A); |
| 9272 | if ((word & 0x00ff) != 0x00ff) |
| 9273 | return rt2x00_get_field16(word, EEPROM_TXMIXER_GAIN_A_VAL); |
| 9274 | |
| 9275 | return 0; |
| 9276 | } |
| 9277 | |
| 9278 | static int rt2800_validate_eeprom(struct rt2x00_dev *rt2x00dev) |
| 9279 | { |
| 9280 | struct rt2800_drv_data *drv_data = rt2x00dev->drv_data; |
| 9281 | u16 word; |
| 9282 | u8 *mac; |
| 9283 | u8 default_lna_gain; |
| 9284 | int retval; |
| 9285 | |
| 9286 | /* |
| 9287 | * Read the EEPROM. |
| 9288 | */ |
| 9289 | retval = rt2800_read_eeprom(rt2x00dev); |
| 9290 | if (retval) |
| 9291 | return retval; |
| 9292 | |
| 9293 | /* |
| 9294 | * Start validation of the data that has been read. |
| 9295 | */ |
| 9296 | mac = rt2800_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0); |
| 9297 | rt2x00lib_set_mac_address(rt2x00dev, mac); |
| 9298 | |
| 9299 | word = rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0); |
| 9300 | if (word == 0xffff) { |
| 9301 | rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RXPATH, 2); |
| 9302 | rt2x00_set_field16(&word, EEPROM_NIC_CONF0_TXPATH, 1); |
| 9303 | rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RF_TYPE, RF2820); |
| 9304 | rt2800_eeprom_write(rt2x00dev, EEPROM_NIC_CONF0, word); |
| 9305 | rt2x00_eeprom_dbg(rt2x00dev, "Antenna: 0x%04x\n", word); |
| 9306 | } else if (rt2x00_rt(rt2x00dev, RT2860) || |
| 9307 | rt2x00_rt(rt2x00dev, RT2872)) { |
| 9308 | /* |
| 9309 | * There is a max of 2 RX streams for RT28x0 series |
| 9310 | */ |
| 9311 | if (rt2x00_get_field16(word, EEPROM_NIC_CONF0_RXPATH) > 2) |
| 9312 | rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RXPATH, 2); |
| 9313 | rt2800_eeprom_write(rt2x00dev, EEPROM_NIC_CONF0, word); |
| 9314 | } |
| 9315 | |
| 9316 | word = rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1); |
| 9317 | if (word == 0xffff) { |
| 9318 | rt2x00_set_field16(&word, EEPROM_NIC_CONF1_HW_RADIO, 0); |
| 9319 | rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_TX_ALC, 0); |
| 9320 | rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_LNA_2G, 0); |
| 9321 | rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_LNA_5G, 0); |
| 9322 | rt2x00_set_field16(&word, EEPROM_NIC_CONF1_CARDBUS_ACCEL, 0); |
| 9323 | rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_SB_2G, 0); |
| 9324 | rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_SB_5G, 0); |
| 9325 | rt2x00_set_field16(&word, EEPROM_NIC_CONF1_WPS_PBC, 0); |
| 9326 | rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_2G, 0); |
| 9327 | rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_5G, 0); |
| 9328 | rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BROADBAND_EXT_LNA, 0); |
| 9329 | rt2x00_set_field16(&word, EEPROM_NIC_CONF1_ANT_DIVERSITY, 0); |
| 9330 | rt2x00_set_field16(&word, EEPROM_NIC_CONF1_INTERNAL_TX_ALC, 0); |
| 9331 | rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BT_COEXIST, 0); |
| 9332 | rt2x00_set_field16(&word, EEPROM_NIC_CONF1_DAC_TEST, 0); |
| 9333 | rt2800_eeprom_write(rt2x00dev, EEPROM_NIC_CONF1, word); |
| 9334 | rt2x00_eeprom_dbg(rt2x00dev, "NIC: 0x%04x\n", word); |
| 9335 | } |
| 9336 | |
| 9337 | word = rt2800_eeprom_read(rt2x00dev, EEPROM_FREQ); |
| 9338 | if ((word & 0x00ff) == 0x00ff) { |
| 9339 | rt2x00_set_field16(&word, EEPROM_FREQ_OFFSET, 0); |
| 9340 | rt2800_eeprom_write(rt2x00dev, EEPROM_FREQ, word); |
| 9341 | rt2x00_eeprom_dbg(rt2x00dev, "Freq: 0x%04x\n", word); |
| 9342 | } |
| 9343 | if ((word & 0xff00) == 0xff00) { |
| 9344 | rt2x00_set_field16(&word, EEPROM_FREQ_LED_MODE, |
| 9345 | LED_MODE_TXRX_ACTIVITY); |
| 9346 | rt2x00_set_field16(&word, EEPROM_FREQ_LED_POLARITY, 0); |
| 9347 | rt2800_eeprom_write(rt2x00dev, EEPROM_FREQ, word); |
| 9348 | rt2800_eeprom_write(rt2x00dev, EEPROM_LED_AG_CONF, 0x5555); |
| 9349 | rt2800_eeprom_write(rt2x00dev, EEPROM_LED_ACT_CONF, 0x2221); |
| 9350 | rt2800_eeprom_write(rt2x00dev, EEPROM_LED_POLARITY, 0xa9f8); |
| 9351 | rt2x00_eeprom_dbg(rt2x00dev, "Led Mode: 0x%04x\n", word); |
| 9352 | } |
| 9353 | |
| 9354 | /* |
| 9355 | * During the LNA validation we are going to use |
| 9356 | * lna0 as correct value. Note that EEPROM_LNA |
| 9357 | * is never validated. |
| 9358 | */ |
| 9359 | word = rt2800_eeprom_read(rt2x00dev, EEPROM_LNA); |
| 9360 | default_lna_gain = rt2x00_get_field16(word, EEPROM_LNA_A0); |
| 9361 | |
| 9362 | word = rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_BG); |
| 9363 | if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET0)) > 10) |
| 9364 | rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET0, 0); |
| 9365 | if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET1)) > 10) |
| 9366 | rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET1, 0); |
| 9367 | rt2800_eeprom_write(rt2x00dev, EEPROM_RSSI_BG, word); |
| 9368 | |
| 9369 | drv_data->txmixer_gain_24g = rt2800_get_txmixer_gain_24g(rt2x00dev); |
| 9370 | |
| 9371 | word = rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2); |
| 9372 | if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG2_OFFSET2)) > 10) |
| 9373 | rt2x00_set_field16(&word, EEPROM_RSSI_BG2_OFFSET2, 0); |
| 9374 | if (!rt2x00_rt(rt2x00dev, RT3593) && |
| 9375 | !rt2x00_rt(rt2x00dev, RT3883)) { |
| 9376 | if (rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0x00 || |
| 9377 | rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0xff) |
| 9378 | rt2x00_set_field16(&word, EEPROM_RSSI_BG2_LNA_A1, |
| 9379 | default_lna_gain); |
| 9380 | } |
| 9381 | rt2800_eeprom_write(rt2x00dev, EEPROM_RSSI_BG2, word); |
| 9382 | |
| 9383 | drv_data->txmixer_gain_5g = rt2800_get_txmixer_gain_5g(rt2x00dev); |
| 9384 | |
| 9385 | word = rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_A); |
| 9386 | if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET0)) > 10) |
| 9387 | rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET0, 0); |
| 9388 | if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET1)) > 10) |
| 9389 | rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET1, 0); |
| 9390 | rt2800_eeprom_write(rt2x00dev, EEPROM_RSSI_A, word); |
| 9391 | |
| 9392 | word = rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_A2); |
| 9393 | if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A2_OFFSET2)) > 10) |
| 9394 | rt2x00_set_field16(&word, EEPROM_RSSI_A2_OFFSET2, 0); |
| 9395 | if (!rt2x00_rt(rt2x00dev, RT3593) && |
| 9396 | !rt2x00_rt(rt2x00dev, RT3883)) { |
| 9397 | if (rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0x00 || |
| 9398 | rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0xff) |
| 9399 | rt2x00_set_field16(&word, EEPROM_RSSI_A2_LNA_A2, |
| 9400 | default_lna_gain); |
| 9401 | } |
| 9402 | rt2800_eeprom_write(rt2x00dev, EEPROM_RSSI_A2, word); |
| 9403 | |
| 9404 | if (rt2x00_rt(rt2x00dev, RT3593) || |
| 9405 | rt2x00_rt(rt2x00dev, RT3883)) { |
| 9406 | word = rt2800_eeprom_read(rt2x00dev, EEPROM_EXT_LNA2); |
| 9407 | if (rt2x00_get_field16(word, EEPROM_EXT_LNA2_A1) == 0x00 || |
| 9408 | rt2x00_get_field16(word, EEPROM_EXT_LNA2_A1) == 0xff) |
| 9409 | rt2x00_set_field16(&word, EEPROM_EXT_LNA2_A1, |
| 9410 | default_lna_gain); |
| 9411 | if (rt2x00_get_field16(word, EEPROM_EXT_LNA2_A2) == 0x00 || |
| 9412 | rt2x00_get_field16(word, EEPROM_EXT_LNA2_A2) == 0xff) |
| 9413 | rt2x00_set_field16(&word, EEPROM_EXT_LNA2_A1, |
| 9414 | default_lna_gain); |
| 9415 | rt2800_eeprom_write(rt2x00dev, EEPROM_EXT_LNA2, word); |
| 9416 | } |
| 9417 | |
| 9418 | return 0; |
| 9419 | } |
| 9420 | |
| 9421 | static int rt2800_init_eeprom(struct rt2x00_dev *rt2x00dev) |
| 9422 | { |
| 9423 | u16 value; |
| 9424 | u16 eeprom; |
| 9425 | u16 rf; |
| 9426 | |
| 9427 | /* |
| 9428 | * Read EEPROM word for configuration. |
| 9429 | */ |
| 9430 | eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0); |
| 9431 | |
| 9432 | /* |
| 9433 | * Identify RF chipset by EEPROM value |
| 9434 | * RT28xx/RT30xx: defined in "EEPROM_NIC_CONF0_RF_TYPE" field |
| 9435 | * RT53xx: defined in "EEPROM_CHIP_ID" field |
| 9436 | */ |
| 9437 | if (rt2x00_rt(rt2x00dev, RT3290) || |
| 9438 | rt2x00_rt(rt2x00dev, RT5390) || |
| 9439 | rt2x00_rt(rt2x00dev, RT5392) || |
| 9440 | rt2x00_rt(rt2x00dev, RT6352)) |
| 9441 | rf = rt2800_eeprom_read(rt2x00dev, EEPROM_CHIP_ID); |
| 9442 | else if (rt2x00_rt(rt2x00dev, RT3352)) |
| 9443 | rf = RF3322; |
| 9444 | else if (rt2x00_rt(rt2x00dev, RT3883)) |
| 9445 | rf = RF3853; |
| 9446 | else if (rt2x00_rt(rt2x00dev, RT5350)) |
| 9447 | rf = RF5350; |
| 9448 | else |
| 9449 | rf = rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RF_TYPE); |
| 9450 | |
| 9451 | switch (rf) { |
| 9452 | case RF2820: |
| 9453 | case RF2850: |
| 9454 | case RF2720: |
| 9455 | case RF2750: |
| 9456 | case RF3020: |
| 9457 | case RF2020: |
| 9458 | case RF3021: |
| 9459 | case RF3022: |
| 9460 | case RF3052: |
| 9461 | case RF3053: |
| 9462 | case RF3070: |
| 9463 | case RF3290: |
| 9464 | case RF3320: |
| 9465 | case RF3322: |
| 9466 | case RF3853: |
| 9467 | case RF5350: |
| 9468 | case RF5360: |
| 9469 | case RF5362: |
| 9470 | case RF5370: |
| 9471 | case RF5372: |
| 9472 | case RF5390: |
| 9473 | case RF5392: |
| 9474 | case RF5592: |
| 9475 | case RF7620: |
| 9476 | break; |
| 9477 | default: |
| 9478 | rt2x00_err(rt2x00dev, "Invalid RF chipset 0x%04x detected\n", |
| 9479 | rf); |
| 9480 | return -ENODEV; |
| 9481 | } |
| 9482 | |
| 9483 | rt2x00_set_rf(rt2x00dev, rf); |
| 9484 | |
| 9485 | /* |
| 9486 | * Identify default antenna configuration. |
| 9487 | */ |
| 9488 | rt2x00dev->default_ant.tx_chain_num = |
| 9489 | rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH); |
| 9490 | rt2x00dev->default_ant.rx_chain_num = |
| 9491 | rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH); |
| 9492 | |
| 9493 | eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1); |
| 9494 | |
| 9495 | if (rt2x00_rt(rt2x00dev, RT3070) || |
| 9496 | rt2x00_rt(rt2x00dev, RT3090) || |
| 9497 | rt2x00_rt(rt2x00dev, RT3352) || |
| 9498 | rt2x00_rt(rt2x00dev, RT3390)) { |
| 9499 | value = rt2x00_get_field16(eeprom, |
| 9500 | EEPROM_NIC_CONF1_ANT_DIVERSITY); |
| 9501 | switch (value) { |
| 9502 | case 0: |
| 9503 | case 1: |
| 9504 | case 2: |
| 9505 | rt2x00dev->default_ant.tx = ANTENNA_A; |
| 9506 | rt2x00dev->default_ant.rx = ANTENNA_A; |
| 9507 | break; |
| 9508 | case 3: |
| 9509 | rt2x00dev->default_ant.tx = ANTENNA_A; |
| 9510 | rt2x00dev->default_ant.rx = ANTENNA_B; |
| 9511 | break; |
| 9512 | } |
| 9513 | } else { |
| 9514 | rt2x00dev->default_ant.tx = ANTENNA_A; |
| 9515 | rt2x00dev->default_ant.rx = ANTENNA_A; |
| 9516 | } |
| 9517 | |
| 9518 | /* These chips have hardware RX antenna diversity */ |
| 9519 | if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390R) || |
| 9520 | rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5370G)) { |
| 9521 | rt2x00dev->default_ant.tx = ANTENNA_HW_DIVERSITY; /* Unused */ |
| 9522 | rt2x00dev->default_ant.rx = ANTENNA_HW_DIVERSITY; /* Unused */ |
| 9523 | } |
| 9524 | |
| 9525 | /* |
| 9526 | * Determine external LNA informations. |
| 9527 | */ |
| 9528 | if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_EXTERNAL_LNA_5G)) |
| 9529 | __set_bit(CAPABILITY_EXTERNAL_LNA_A, &rt2x00dev->cap_flags); |
| 9530 | if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_EXTERNAL_LNA_2G)) |
| 9531 | __set_bit(CAPABILITY_EXTERNAL_LNA_BG, &rt2x00dev->cap_flags); |
| 9532 | |
| 9533 | /* |
| 9534 | * Detect if this device has an hardware controlled radio. |
| 9535 | */ |
| 9536 | if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_HW_RADIO)) |
| 9537 | __set_bit(CAPABILITY_HW_BUTTON, &rt2x00dev->cap_flags); |
| 9538 | |
| 9539 | /* |
| 9540 | * Detect if this device has Bluetooth co-existence. |
| 9541 | */ |
| 9542 | if (!rt2x00_rt(rt2x00dev, RT3352) && |
| 9543 | rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_BT_COEXIST)) |
| 9544 | __set_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags); |
| 9545 | |
| 9546 | /* |
| 9547 | * Read frequency offset and RF programming sequence. |
| 9548 | */ |
| 9549 | eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_FREQ); |
| 9550 | rt2x00dev->freq_offset = rt2x00_get_field16(eeprom, EEPROM_FREQ_OFFSET); |
| 9551 | |
| 9552 | /* |
| 9553 | * Store led settings, for correct led behaviour. |
| 9554 | */ |
| 9555 | #ifdef CONFIG_RT2X00_LIB_LEDS |
| 9556 | rt2800_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO); |
| 9557 | rt2800_init_led(rt2x00dev, &rt2x00dev->led_assoc, LED_TYPE_ASSOC); |
| 9558 | rt2800_init_led(rt2x00dev, &rt2x00dev->led_qual, LED_TYPE_QUALITY); |
| 9559 | |
| 9560 | rt2x00dev->led_mcu_reg = eeprom; |
| 9561 | #endif /* CONFIG_RT2X00_LIB_LEDS */ |
| 9562 | |
| 9563 | /* |
| 9564 | * Check if support EIRP tx power limit feature. |
| 9565 | */ |
| 9566 | eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_EIRP_MAX_TX_POWER); |
| 9567 | |
| 9568 | if (rt2x00_get_field16(eeprom, EEPROM_EIRP_MAX_TX_POWER_2GHZ) < |
| 9569 | EIRP_MAX_TX_POWER_LIMIT) |
| 9570 | __set_bit(CAPABILITY_POWER_LIMIT, &rt2x00dev->cap_flags); |
| 9571 | |
| 9572 | /* |
| 9573 | * Detect if device uses internal or external PA |
| 9574 | */ |
| 9575 | eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1); |
| 9576 | |
| 9577 | if (rt2x00_rt(rt2x00dev, RT3352)) { |
| 9578 | if (rt2x00_get_field16(eeprom, |
| 9579 | EEPROM_NIC_CONF1_EXTERNAL_TX0_PA_3352)) |
| 9580 | __set_bit(CAPABILITY_EXTERNAL_PA_TX0, |
| 9581 | &rt2x00dev->cap_flags); |
| 9582 | if (rt2x00_get_field16(eeprom, |
| 9583 | EEPROM_NIC_CONF1_EXTERNAL_TX1_PA_3352)) |
| 9584 | __set_bit(CAPABILITY_EXTERNAL_PA_TX1, |
| 9585 | &rt2x00dev->cap_flags); |
| 9586 | } |
| 9587 | |
| 9588 | return 0; |
| 9589 | } |
| 9590 | |
| 9591 | /* |
| 9592 | * RF value list for rt28xx |
| 9593 | * Supports: 2.4 GHz (all) & 5.2 GHz (RF2850 & RF2750) |
| 9594 | */ |
| 9595 | static const struct rf_channel rf_vals[] = { |
| 9596 | { 1, 0x18402ecc, 0x184c0786, 0x1816b455, 0x1800510b }, |
| 9597 | { 2, 0x18402ecc, 0x184c0786, 0x18168a55, 0x1800519f }, |
| 9598 | { 3, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800518b }, |
| 9599 | { 4, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800519f }, |
| 9600 | { 5, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800518b }, |
| 9601 | { 6, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800519f }, |
| 9602 | { 7, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800518b }, |
| 9603 | { 8, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800519f }, |
| 9604 | { 9, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800518b }, |
| 9605 | { 10, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800519f }, |
| 9606 | { 11, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800518b }, |
| 9607 | { 12, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800519f }, |
| 9608 | { 13, 0x18402ecc, 0x184c079e, 0x18168a55, 0x1800518b }, |
| 9609 | { 14, 0x18402ecc, 0x184c07a2, 0x18168a55, 0x18005193 }, |
| 9610 | |
| 9611 | /* 802.11 UNI / HyperLan 2 */ |
| 9612 | { 36, 0x18402ecc, 0x184c099a, 0x18158a55, 0x180ed1a3 }, |
| 9613 | { 38, 0x18402ecc, 0x184c099e, 0x18158a55, 0x180ed193 }, |
| 9614 | { 40, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed183 }, |
| 9615 | { 44, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed1a3 }, |
| 9616 | { 46, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed18b }, |
| 9617 | { 48, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed19b }, |
| 9618 | { 52, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed193 }, |
| 9619 | { 54, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed1a3 }, |
| 9620 | { 56, 0x18402ec8, 0x184c068e, 0x18158a55, 0x180ed18b }, |
| 9621 | { 60, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed183 }, |
| 9622 | { 62, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed193 }, |
| 9623 | { 64, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed1a3 }, |
| 9624 | |
| 9625 | /* 802.11 HyperLan 2 */ |
| 9626 | { 100, 0x18402ec8, 0x184c06b2, 0x18178a55, 0x180ed783 }, |
| 9627 | { 102, 0x18402ec8, 0x184c06b2, 0x18578a55, 0x180ed793 }, |
| 9628 | { 104, 0x18402ec8, 0x185c06b2, 0x18578a55, 0x180ed1a3 }, |
| 9629 | { 108, 0x18402ecc, 0x185c0a32, 0x18578a55, 0x180ed193 }, |
| 9630 | { 110, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed183 }, |
| 9631 | { 112, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed19b }, |
| 9632 | { 116, 0x18402ecc, 0x184c0a3a, 0x18178a55, 0x180ed1a3 }, |
| 9633 | { 118, 0x18402ecc, 0x184c0a3e, 0x18178a55, 0x180ed193 }, |
| 9634 | { 120, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed183 }, |
| 9635 | { 124, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed193 }, |
| 9636 | { 126, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed15b }, |
| 9637 | { 128, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed1a3 }, |
| 9638 | { 132, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed18b }, |
| 9639 | { 134, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed193 }, |
| 9640 | { 136, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed19b }, |
| 9641 | { 140, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed183 }, |
| 9642 | |
| 9643 | /* 802.11 UNII */ |
| 9644 | { 149, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed1a7 }, |
| 9645 | { 151, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed187 }, |
| 9646 | { 153, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed18f }, |
| 9647 | { 157, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed19f }, |
| 9648 | { 159, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed1a7 }, |
| 9649 | { 161, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed187 }, |
| 9650 | { 165, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed197 }, |
| 9651 | { 167, 0x18402ec4, 0x184c03d2, 0x18179855, 0x1815531f }, |
| 9652 | { 169, 0x18402ec4, 0x184c03d2, 0x18179855, 0x18155327 }, |
| 9653 | { 171, 0x18402ec4, 0x184c03d6, 0x18179855, 0x18155307 }, |
| 9654 | { 173, 0x18402ec4, 0x184c03d6, 0x18179855, 0x1815530f }, |
| 9655 | |
| 9656 | /* 802.11 Japan */ |
| 9657 | { 184, 0x15002ccc, 0x1500491e, 0x1509be55, 0x150c0a0b }, |
| 9658 | { 188, 0x15002ccc, 0x15004922, 0x1509be55, 0x150c0a13 }, |
| 9659 | { 192, 0x15002ccc, 0x15004926, 0x1509be55, 0x150c0a1b }, |
| 9660 | { 196, 0x15002ccc, 0x1500492a, 0x1509be55, 0x150c0a23 }, |
| 9661 | { 208, 0x15002ccc, 0x1500493a, 0x1509be55, 0x150c0a13 }, |
| 9662 | { 212, 0x15002ccc, 0x1500493e, 0x1509be55, 0x150c0a1b }, |
| 9663 | { 216, 0x15002ccc, 0x15004982, 0x1509be55, 0x150c0a23 }, |
| 9664 | }; |
| 9665 | |
| 9666 | /* |
| 9667 | * RF value list for rt3xxx |
| 9668 | * Supports: 2.4 GHz (all) & 5.2 GHz (RF3052 & RF3053) |
| 9669 | */ |
| 9670 | static const struct rf_channel rf_vals_3x[] = { |
| 9671 | {1, 241, 2, 2 }, |
| 9672 | {2, 241, 2, 7 }, |
| 9673 | {3, 242, 2, 2 }, |
| 9674 | {4, 242, 2, 7 }, |
| 9675 | {5, 243, 2, 2 }, |
| 9676 | {6, 243, 2, 7 }, |
| 9677 | {7, 244, 2, 2 }, |
| 9678 | {8, 244, 2, 7 }, |
| 9679 | {9, 245, 2, 2 }, |
| 9680 | {10, 245, 2, 7 }, |
| 9681 | {11, 246, 2, 2 }, |
| 9682 | {12, 246, 2, 7 }, |
| 9683 | {13, 247, 2, 2 }, |
| 9684 | {14, 248, 2, 4 }, |
| 9685 | |
| 9686 | /* 802.11 UNI / HyperLan 2 */ |
| 9687 | {36, 0x56, 0, 4}, |
| 9688 | {38, 0x56, 0, 6}, |
| 9689 | {40, 0x56, 0, 8}, |
| 9690 | {44, 0x57, 0, 0}, |
| 9691 | {46, 0x57, 0, 2}, |
| 9692 | {48, 0x57, 0, 4}, |
| 9693 | {52, 0x57, 0, 8}, |
| 9694 | {54, 0x57, 0, 10}, |
| 9695 | {56, 0x58, 0, 0}, |
| 9696 | {60, 0x58, 0, 4}, |
| 9697 | {62, 0x58, 0, 6}, |
| 9698 | {64, 0x58, 0, 8}, |
| 9699 | |
| 9700 | /* 802.11 HyperLan 2 */ |
| 9701 | {100, 0x5b, 0, 8}, |
| 9702 | {102, 0x5b, 0, 10}, |
| 9703 | {104, 0x5c, 0, 0}, |
| 9704 | {108, 0x5c, 0, 4}, |
| 9705 | {110, 0x5c, 0, 6}, |
| 9706 | {112, 0x5c, 0, 8}, |
| 9707 | {116, 0x5d, 0, 0}, |
| 9708 | {118, 0x5d, 0, 2}, |
| 9709 | {120, 0x5d, 0, 4}, |
| 9710 | {124, 0x5d, 0, 8}, |
| 9711 | {126, 0x5d, 0, 10}, |
| 9712 | {128, 0x5e, 0, 0}, |
| 9713 | {132, 0x5e, 0, 4}, |
| 9714 | {134, 0x5e, 0, 6}, |
| 9715 | {136, 0x5e, 0, 8}, |
| 9716 | {140, 0x5f, 0, 0}, |
| 9717 | |
| 9718 | /* 802.11 UNII */ |
| 9719 | {149, 0x5f, 0, 9}, |
| 9720 | {151, 0x5f, 0, 11}, |
| 9721 | {153, 0x60, 0, 1}, |
| 9722 | {157, 0x60, 0, 5}, |
| 9723 | {159, 0x60, 0, 7}, |
| 9724 | {161, 0x60, 0, 9}, |
| 9725 | {165, 0x61, 0, 1}, |
| 9726 | {167, 0x61, 0, 3}, |
| 9727 | {169, 0x61, 0, 5}, |
| 9728 | {171, 0x61, 0, 7}, |
| 9729 | {173, 0x61, 0, 9}, |
| 9730 | }; |
| 9731 | |
| 9732 | /* |
| 9733 | * RF value list for rt3xxx with Xtal20MHz |
| 9734 | * Supports: 2.4 GHz (all) (RF3322) |
| 9735 | */ |
| 9736 | static const struct rf_channel rf_vals_3x_xtal20[] = { |
| 9737 | {1, 0xE2, 2, 0x14}, |
| 9738 | {2, 0xE3, 2, 0x14}, |
| 9739 | {3, 0xE4, 2, 0x14}, |
| 9740 | {4, 0xE5, 2, 0x14}, |
| 9741 | {5, 0xE6, 2, 0x14}, |
| 9742 | {6, 0xE7, 2, 0x14}, |
| 9743 | {7, 0xE8, 2, 0x14}, |
| 9744 | {8, 0xE9, 2, 0x14}, |
| 9745 | {9, 0xEA, 2, 0x14}, |
| 9746 | {10, 0xEB, 2, 0x14}, |
| 9747 | {11, 0xEC, 2, 0x14}, |
| 9748 | {12, 0xED, 2, 0x14}, |
| 9749 | {13, 0xEE, 2, 0x14}, |
| 9750 | {14, 0xF0, 2, 0x18}, |
| 9751 | }; |
| 9752 | |
| 9753 | static const struct rf_channel rf_vals_3853[] = { |
| 9754 | {1, 241, 6, 2}, |
| 9755 | {2, 241, 6, 7}, |
| 9756 | {3, 242, 6, 2}, |
| 9757 | {4, 242, 6, 7}, |
| 9758 | {5, 243, 6, 2}, |
| 9759 | {6, 243, 6, 7}, |
| 9760 | {7, 244, 6, 2}, |
| 9761 | {8, 244, 6, 7}, |
| 9762 | {9, 245, 6, 2}, |
| 9763 | {10, 245, 6, 7}, |
| 9764 | {11, 246, 6, 2}, |
| 9765 | {12, 246, 6, 7}, |
| 9766 | {13, 247, 6, 2}, |
| 9767 | {14, 248, 6, 4}, |
| 9768 | |
| 9769 | {36, 0x56, 8, 4}, |
| 9770 | {38, 0x56, 8, 6}, |
| 9771 | {40, 0x56, 8, 8}, |
| 9772 | {44, 0x57, 8, 0}, |
| 9773 | {46, 0x57, 8, 2}, |
| 9774 | {48, 0x57, 8, 4}, |
| 9775 | {52, 0x57, 8, 8}, |
| 9776 | {54, 0x57, 8, 10}, |
| 9777 | {56, 0x58, 8, 0}, |
| 9778 | {60, 0x58, 8, 4}, |
| 9779 | {62, 0x58, 8, 6}, |
| 9780 | {64, 0x58, 8, 8}, |
| 9781 | |
| 9782 | {100, 0x5b, 8, 8}, |
| 9783 | {102, 0x5b, 8, 10}, |
| 9784 | {104, 0x5c, 8, 0}, |
| 9785 | {108, 0x5c, 8, 4}, |
| 9786 | {110, 0x5c, 8, 6}, |
| 9787 | {112, 0x5c, 8, 8}, |
| 9788 | {114, 0x5c, 8, 10}, |
| 9789 | {116, 0x5d, 8, 0}, |
| 9790 | {118, 0x5d, 8, 2}, |
| 9791 | {120, 0x5d, 8, 4}, |
| 9792 | {124, 0x5d, 8, 8}, |
| 9793 | {126, 0x5d, 8, 10}, |
| 9794 | {128, 0x5e, 8, 0}, |
| 9795 | {132, 0x5e, 8, 4}, |
| 9796 | {134, 0x5e, 8, 6}, |
| 9797 | {136, 0x5e, 8, 8}, |
| 9798 | {140, 0x5f, 8, 0}, |
| 9799 | |
| 9800 | {149, 0x5f, 8, 9}, |
| 9801 | {151, 0x5f, 8, 11}, |
| 9802 | {153, 0x60, 8, 1}, |
| 9803 | {157, 0x60, 8, 5}, |
| 9804 | {159, 0x60, 8, 7}, |
| 9805 | {161, 0x60, 8, 9}, |
| 9806 | {165, 0x61, 8, 1}, |
| 9807 | {167, 0x61, 8, 3}, |
| 9808 | {169, 0x61, 8, 5}, |
| 9809 | {171, 0x61, 8, 7}, |
| 9810 | {173, 0x61, 8, 9}, |
| 9811 | }; |
| 9812 | |
| 9813 | static const struct rf_channel rf_vals_5592_xtal20[] = { |
| 9814 | /* Channel, N, K, mod, R */ |
| 9815 | {1, 482, 4, 10, 3}, |
| 9816 | {2, 483, 4, 10, 3}, |
| 9817 | {3, 484, 4, 10, 3}, |
| 9818 | {4, 485, 4, 10, 3}, |
| 9819 | {5, 486, 4, 10, 3}, |
| 9820 | {6, 487, 4, 10, 3}, |
| 9821 | {7, 488, 4, 10, 3}, |
| 9822 | {8, 489, 4, 10, 3}, |
| 9823 | {9, 490, 4, 10, 3}, |
| 9824 | {10, 491, 4, 10, 3}, |
| 9825 | {11, 492, 4, 10, 3}, |
| 9826 | {12, 493, 4, 10, 3}, |
| 9827 | {13, 494, 4, 10, 3}, |
| 9828 | {14, 496, 8, 10, 3}, |
| 9829 | {36, 172, 8, 12, 1}, |
| 9830 | {38, 173, 0, 12, 1}, |
| 9831 | {40, 173, 4, 12, 1}, |
| 9832 | {42, 173, 8, 12, 1}, |
| 9833 | {44, 174, 0, 12, 1}, |
| 9834 | {46, 174, 4, 12, 1}, |
| 9835 | {48, 174, 8, 12, 1}, |
| 9836 | {50, 175, 0, 12, 1}, |
| 9837 | {52, 175, 4, 12, 1}, |
| 9838 | {54, 175, 8, 12, 1}, |
| 9839 | {56, 176, 0, 12, 1}, |
| 9840 | {58, 176, 4, 12, 1}, |
| 9841 | {60, 176, 8, 12, 1}, |
| 9842 | {62, 177, 0, 12, 1}, |
| 9843 | {64, 177, 4, 12, 1}, |
| 9844 | {100, 183, 4, 12, 1}, |
| 9845 | {102, 183, 8, 12, 1}, |
| 9846 | {104, 184, 0, 12, 1}, |
| 9847 | {106, 184, 4, 12, 1}, |
| 9848 | {108, 184, 8, 12, 1}, |
| 9849 | {110, 185, 0, 12, 1}, |
| 9850 | {112, 185, 4, 12, 1}, |
| 9851 | {114, 185, 8, 12, 1}, |
| 9852 | {116, 186, 0, 12, 1}, |
| 9853 | {118, 186, 4, 12, 1}, |
| 9854 | {120, 186, 8, 12, 1}, |
| 9855 | {122, 187, 0, 12, 1}, |
| 9856 | {124, 187, 4, 12, 1}, |
| 9857 | {126, 187, 8, 12, 1}, |
| 9858 | {128, 188, 0, 12, 1}, |
| 9859 | {130, 188, 4, 12, 1}, |
| 9860 | {132, 188, 8, 12, 1}, |
| 9861 | {134, 189, 0, 12, 1}, |
| 9862 | {136, 189, 4, 12, 1}, |
| 9863 | {138, 189, 8, 12, 1}, |
| 9864 | {140, 190, 0, 12, 1}, |
| 9865 | {149, 191, 6, 12, 1}, |
| 9866 | {151, 191, 10, 12, 1}, |
| 9867 | {153, 192, 2, 12, 1}, |
| 9868 | {155, 192, 6, 12, 1}, |
| 9869 | {157, 192, 10, 12, 1}, |
| 9870 | {159, 193, 2, 12, 1}, |
| 9871 | {161, 193, 6, 12, 1}, |
| 9872 | {165, 194, 2, 12, 1}, |
| 9873 | {184, 164, 0, 12, 1}, |
| 9874 | {188, 164, 4, 12, 1}, |
| 9875 | {192, 165, 8, 12, 1}, |
| 9876 | {196, 166, 0, 12, 1}, |
| 9877 | }; |
| 9878 | |
| 9879 | static const struct rf_channel rf_vals_5592_xtal40[] = { |
| 9880 | /* Channel, N, K, mod, R */ |
| 9881 | {1, 241, 2, 10, 3}, |
| 9882 | {2, 241, 7, 10, 3}, |
| 9883 | {3, 242, 2, 10, 3}, |
| 9884 | {4, 242, 7, 10, 3}, |
| 9885 | {5, 243, 2, 10, 3}, |
| 9886 | {6, 243, 7, 10, 3}, |
| 9887 | {7, 244, 2, 10, 3}, |
| 9888 | {8, 244, 7, 10, 3}, |
| 9889 | {9, 245, 2, 10, 3}, |
| 9890 | {10, 245, 7, 10, 3}, |
| 9891 | {11, 246, 2, 10, 3}, |
| 9892 | {12, 246, 7, 10, 3}, |
| 9893 | {13, 247, 2, 10, 3}, |
| 9894 | {14, 248, 4, 10, 3}, |
| 9895 | {36, 86, 4, 12, 1}, |
| 9896 | {38, 86, 6, 12, 1}, |
| 9897 | {40, 86, 8, 12, 1}, |
| 9898 | {42, 86, 10, 12, 1}, |
| 9899 | {44, 87, 0, 12, 1}, |
| 9900 | {46, 87, 2, 12, 1}, |
| 9901 | {48, 87, 4, 12, 1}, |
| 9902 | {50, 87, 6, 12, 1}, |
| 9903 | {52, 87, 8, 12, 1}, |
| 9904 | {54, 87, 10, 12, 1}, |
| 9905 | {56, 88, 0, 12, 1}, |
| 9906 | {58, 88, 2, 12, 1}, |
| 9907 | {60, 88, 4, 12, 1}, |
| 9908 | {62, 88, 6, 12, 1}, |
| 9909 | {64, 88, 8, 12, 1}, |
| 9910 | {100, 91, 8, 12, 1}, |
| 9911 | {102, 91, 10, 12, 1}, |
| 9912 | {104, 92, 0, 12, 1}, |
| 9913 | {106, 92, 2, 12, 1}, |
| 9914 | {108, 92, 4, 12, 1}, |
| 9915 | {110, 92, 6, 12, 1}, |
| 9916 | {112, 92, 8, 12, 1}, |
| 9917 | {114, 92, 10, 12, 1}, |
| 9918 | {116, 93, 0, 12, 1}, |
| 9919 | {118, 93, 2, 12, 1}, |
| 9920 | {120, 93, 4, 12, 1}, |
| 9921 | {122, 93, 6, 12, 1}, |
| 9922 | {124, 93, 8, 12, 1}, |
| 9923 | {126, 93, 10, 12, 1}, |
| 9924 | {128, 94, 0, 12, 1}, |
| 9925 | {130, 94, 2, 12, 1}, |
| 9926 | {132, 94, 4, 12, 1}, |
| 9927 | {134, 94, 6, 12, 1}, |
| 9928 | {136, 94, 8, 12, 1}, |
| 9929 | {138, 94, 10, 12, 1}, |
| 9930 | {140, 95, 0, 12, 1}, |
| 9931 | {149, 95, 9, 12, 1}, |
| 9932 | {151, 95, 11, 12, 1}, |
| 9933 | {153, 96, 1, 12, 1}, |
| 9934 | {155, 96, 3, 12, 1}, |
| 9935 | {157, 96, 5, 12, 1}, |
| 9936 | {159, 96, 7, 12, 1}, |
| 9937 | {161, 96, 9, 12, 1}, |
| 9938 | {165, 97, 1, 12, 1}, |
| 9939 | {184, 82, 0, 12, 1}, |
| 9940 | {188, 82, 4, 12, 1}, |
| 9941 | {192, 82, 8, 12, 1}, |
| 9942 | {196, 83, 0, 12, 1}, |
| 9943 | }; |
| 9944 | |
| 9945 | static const struct rf_channel rf_vals_7620[] = { |
| 9946 | {1, 0x50, 0x99, 0x99, 1}, |
| 9947 | {2, 0x50, 0x44, 0x44, 2}, |
| 9948 | {3, 0x50, 0xEE, 0xEE, 2}, |
| 9949 | {4, 0x50, 0x99, 0x99, 3}, |
| 9950 | {5, 0x51, 0x44, 0x44, 0}, |
| 9951 | {6, 0x51, 0xEE, 0xEE, 0}, |
| 9952 | {7, 0x51, 0x99, 0x99, 1}, |
| 9953 | {8, 0x51, 0x44, 0x44, 2}, |
| 9954 | {9, 0x51, 0xEE, 0xEE, 2}, |
| 9955 | {10, 0x51, 0x99, 0x99, 3}, |
| 9956 | {11, 0x52, 0x44, 0x44, 0}, |
| 9957 | {12, 0x52, 0xEE, 0xEE, 0}, |
| 9958 | {13, 0x52, 0x99, 0x99, 1}, |
| 9959 | {14, 0x52, 0x33, 0x33, 3}, |
| 9960 | }; |
| 9961 | |
| 9962 | static int rt2800_probe_hw_mode(struct rt2x00_dev *rt2x00dev) |
| 9963 | { |
| 9964 | struct hw_mode_spec *spec = &rt2x00dev->spec; |
| 9965 | struct channel_info *info; |
| 9966 | char *default_power1; |
| 9967 | char *default_power2; |
| 9968 | char *default_power3; |
| 9969 | unsigned int i, tx_chains, rx_chains; |
| 9970 | u32 reg; |
| 9971 | |
| 9972 | /* |
| 9973 | * Disable powersaving as default. |
| 9974 | */ |
| 9975 | rt2x00dev->hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT; |
| 9976 | |
| 9977 | /* |
| 9978 | * Change default retry settings to values corresponding more closely |
| 9979 | * to rate[0].count setting of minstrel rate control algorithm. |
| 9980 | */ |
| 9981 | rt2x00dev->hw->wiphy->retry_short = 2; |
| 9982 | rt2x00dev->hw->wiphy->retry_long = 2; |
| 9983 | |
| 9984 | /* |
| 9985 | * Initialize all hw fields. |
| 9986 | */ |
| 9987 | ieee80211_hw_set(rt2x00dev->hw, REPORTS_TX_ACK_STATUS); |
| 9988 | ieee80211_hw_set(rt2x00dev->hw, AMPDU_AGGREGATION); |
| 9989 | ieee80211_hw_set(rt2x00dev->hw, PS_NULLFUNC_STACK); |
| 9990 | ieee80211_hw_set(rt2x00dev->hw, SIGNAL_DBM); |
| 9991 | ieee80211_hw_set(rt2x00dev->hw, SUPPORTS_PS); |
| 9992 | |
| 9993 | /* |
| 9994 | * Don't set IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING for USB devices |
| 9995 | * unless we are capable of sending the buffered frames out after the |
| 9996 | * DTIM transmission using rt2x00lib_beacondone. This will send out |
| 9997 | * multicast and broadcast traffic immediately instead of buffering it |
| 9998 | * infinitly and thus dropping it after some time. |
| 9999 | */ |
| 10000 | if (!rt2x00_is_usb(rt2x00dev)) |
| 10001 | ieee80211_hw_set(rt2x00dev->hw, HOST_BROADCAST_PS_BUFFERING); |
| 10002 | |
| 10003 | /* Set MFP if HW crypto is disabled. */ |
| 10004 | if (rt2800_hwcrypt_disabled(rt2x00dev)) |
| 10005 | ieee80211_hw_set(rt2x00dev->hw, MFP_CAPABLE); |
| 10006 | |
| 10007 | SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev); |
| 10008 | SET_IEEE80211_PERM_ADDR(rt2x00dev->hw, |
| 10009 | rt2800_eeprom_addr(rt2x00dev, |
| 10010 | EEPROM_MAC_ADDR_0)); |
| 10011 | |
| 10012 | /* |
| 10013 | * As rt2800 has a global fallback table we cannot specify |
| 10014 | * more then one tx rate per frame but since the hw will |
| 10015 | * try several rates (based on the fallback table) we should |
| 10016 | * initialize max_report_rates to the maximum number of rates |
| 10017 | * we are going to try. Otherwise mac80211 will truncate our |
| 10018 | * reported tx rates and the rc algortihm will end up with |
| 10019 | * incorrect data. |
| 10020 | */ |
| 10021 | rt2x00dev->hw->max_rates = 1; |
| 10022 | rt2x00dev->hw->max_report_rates = 7; |
| 10023 | rt2x00dev->hw->max_rate_tries = 1; |
| 10024 | |
| 10025 | /* |
| 10026 | * Initialize hw_mode information. |
| 10027 | */ |
| 10028 | spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM; |
| 10029 | |
| 10030 | switch (rt2x00dev->chip.rf) { |
| 10031 | case RF2720: |
| 10032 | case RF2820: |
| 10033 | spec->num_channels = 14; |
| 10034 | spec->channels = rf_vals; |
| 10035 | break; |
| 10036 | |
| 10037 | case RF2750: |
| 10038 | case RF2850: |
| 10039 | spec->num_channels = ARRAY_SIZE(rf_vals); |
| 10040 | spec->channels = rf_vals; |
| 10041 | break; |
| 10042 | |
| 10043 | case RF2020: |
| 10044 | case RF3020: |
| 10045 | case RF3021: |
| 10046 | case RF3022: |
| 10047 | case RF3070: |
| 10048 | case RF3290: |
| 10049 | case RF3320: |
| 10050 | case RF3322: |
| 10051 | case RF5350: |
| 10052 | case RF5360: |
| 10053 | case RF5362: |
| 10054 | case RF5370: |
| 10055 | case RF5372: |
| 10056 | case RF5390: |
| 10057 | case RF5392: |
| 10058 | spec->num_channels = 14; |
| 10059 | if (rt2800_clk_is_20mhz(rt2x00dev)) |
| 10060 | spec->channels = rf_vals_3x_xtal20; |
| 10061 | else |
| 10062 | spec->channels = rf_vals_3x; |
| 10063 | break; |
| 10064 | |
| 10065 | case RF7620: |
| 10066 | spec->num_channels = ARRAY_SIZE(rf_vals_7620); |
| 10067 | spec->channels = rf_vals_7620; |
| 10068 | break; |
| 10069 | |
| 10070 | case RF3052: |
| 10071 | case RF3053: |
| 10072 | spec->num_channels = ARRAY_SIZE(rf_vals_3x); |
| 10073 | spec->channels = rf_vals_3x; |
| 10074 | break; |
| 10075 | |
| 10076 | case RF3853: |
| 10077 | spec->num_channels = ARRAY_SIZE(rf_vals_3853); |
| 10078 | spec->channels = rf_vals_3853; |
| 10079 | break; |
| 10080 | |
| 10081 | case RF5592: |
| 10082 | reg = rt2800_register_read(rt2x00dev, MAC_DEBUG_INDEX); |
| 10083 | if (rt2x00_get_field32(reg, MAC_DEBUG_INDEX_XTAL)) { |
| 10084 | spec->num_channels = ARRAY_SIZE(rf_vals_5592_xtal40); |
| 10085 | spec->channels = rf_vals_5592_xtal40; |
| 10086 | } else { |
| 10087 | spec->num_channels = ARRAY_SIZE(rf_vals_5592_xtal20); |
| 10088 | spec->channels = rf_vals_5592_xtal20; |
| 10089 | } |
| 10090 | break; |
| 10091 | } |
| 10092 | |
| 10093 | if (WARN_ON_ONCE(!spec->channels)) |
| 10094 | return -ENODEV; |
| 10095 | |
| 10096 | spec->supported_bands = SUPPORT_BAND_2GHZ; |
| 10097 | if (spec->num_channels > 14) |
| 10098 | spec->supported_bands |= SUPPORT_BAND_5GHZ; |
| 10099 | |
| 10100 | /* |
| 10101 | * Initialize HT information. |
| 10102 | */ |
| 10103 | if (!rt2x00_rf(rt2x00dev, RF2020)) |
| 10104 | spec->ht.ht_supported = true; |
| 10105 | else |
| 10106 | spec->ht.ht_supported = false; |
| 10107 | |
| 10108 | spec->ht.cap = |
| 10109 | IEEE80211_HT_CAP_SUP_WIDTH_20_40 | |
| 10110 | IEEE80211_HT_CAP_GRN_FLD | |
| 10111 | IEEE80211_HT_CAP_SGI_20 | |
| 10112 | IEEE80211_HT_CAP_SGI_40; |
| 10113 | |
| 10114 | tx_chains = rt2x00dev->default_ant.tx_chain_num; |
| 10115 | rx_chains = rt2x00dev->default_ant.rx_chain_num; |
| 10116 | |
| 10117 | if (tx_chains >= 2) |
| 10118 | spec->ht.cap |= IEEE80211_HT_CAP_TX_STBC; |
| 10119 | |
| 10120 | spec->ht.cap |= rx_chains << IEEE80211_HT_CAP_RX_STBC_SHIFT; |
| 10121 | |
| 10122 | spec->ht.ampdu_factor = (rx_chains > 1) ? 3 : 2; |
| 10123 | spec->ht.ampdu_density = 4; |
| 10124 | spec->ht.mcs.tx_params = IEEE80211_HT_MCS_TX_DEFINED; |
| 10125 | if (tx_chains != rx_chains) { |
| 10126 | spec->ht.mcs.tx_params |= IEEE80211_HT_MCS_TX_RX_DIFF; |
| 10127 | spec->ht.mcs.tx_params |= |
| 10128 | (tx_chains - 1) << IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT; |
| 10129 | } |
| 10130 | |
| 10131 | switch (rx_chains) { |
| 10132 | case 3: |
| 10133 | spec->ht.mcs.rx_mask[2] = 0xff; |
| 10134 | /* fall through */ |
| 10135 | case 2: |
| 10136 | spec->ht.mcs.rx_mask[1] = 0xff; |
| 10137 | /* fall through */ |
| 10138 | case 1: |
| 10139 | spec->ht.mcs.rx_mask[0] = 0xff; |
| 10140 | spec->ht.mcs.rx_mask[4] = 0x1; /* MCS32 */ |
| 10141 | break; |
| 10142 | } |
| 10143 | |
| 10144 | /* |
| 10145 | * Create channel information array |
| 10146 | */ |
| 10147 | info = kcalloc(spec->num_channels, sizeof(*info), GFP_KERNEL); |
| 10148 | if (!info) |
| 10149 | return -ENOMEM; |
| 10150 | |
| 10151 | spec->channels_info = info; |
| 10152 | |
| 10153 | default_power1 = rt2800_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG1); |
| 10154 | default_power2 = rt2800_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG2); |
| 10155 | |
| 10156 | if (rt2x00dev->default_ant.tx_chain_num > 2) |
| 10157 | default_power3 = rt2800_eeprom_addr(rt2x00dev, |
| 10158 | EEPROM_EXT_TXPOWER_BG3); |
| 10159 | else |
| 10160 | default_power3 = NULL; |
| 10161 | |
| 10162 | for (i = 0; i < 14; i++) { |
| 10163 | info[i].default_power1 = default_power1[i]; |
| 10164 | info[i].default_power2 = default_power2[i]; |
| 10165 | if (default_power3) |
| 10166 | info[i].default_power3 = default_power3[i]; |
| 10167 | } |
| 10168 | |
| 10169 | if (spec->num_channels > 14) { |
| 10170 | default_power1 = rt2800_eeprom_addr(rt2x00dev, |
| 10171 | EEPROM_TXPOWER_A1); |
| 10172 | default_power2 = rt2800_eeprom_addr(rt2x00dev, |
| 10173 | EEPROM_TXPOWER_A2); |
| 10174 | |
| 10175 | if (rt2x00dev->default_ant.tx_chain_num > 2) |
| 10176 | default_power3 = |
| 10177 | rt2800_eeprom_addr(rt2x00dev, |
| 10178 | EEPROM_EXT_TXPOWER_A3); |
| 10179 | else |
| 10180 | default_power3 = NULL; |
| 10181 | |
| 10182 | for (i = 14; i < spec->num_channels; i++) { |
| 10183 | info[i].default_power1 = default_power1[i - 14]; |
| 10184 | info[i].default_power2 = default_power2[i - 14]; |
| 10185 | if (default_power3) |
| 10186 | info[i].default_power3 = default_power3[i - 14]; |
| 10187 | } |
| 10188 | } |
| 10189 | |
| 10190 | switch (rt2x00dev->chip.rf) { |
| 10191 | case RF2020: |
| 10192 | case RF3020: |
| 10193 | case RF3021: |
| 10194 | case RF3022: |
| 10195 | case RF3320: |
| 10196 | case RF3052: |
| 10197 | case RF3053: |
| 10198 | case RF3070: |
| 10199 | case RF3290: |
| 10200 | case RF3853: |
| 10201 | case RF5350: |
| 10202 | case RF5360: |
| 10203 | case RF5362: |
| 10204 | case RF5370: |
| 10205 | case RF5372: |
| 10206 | case RF5390: |
| 10207 | case RF5392: |
| 10208 | case RF5592: |
| 10209 | case RF7620: |
| 10210 | __set_bit(CAPABILITY_VCO_RECALIBRATION, &rt2x00dev->cap_flags); |
| 10211 | break; |
| 10212 | } |
| 10213 | |
| 10214 | return 0; |
| 10215 | } |
| 10216 | |
| 10217 | static int rt2800_probe_rt(struct rt2x00_dev *rt2x00dev) |
| 10218 | { |
| 10219 | u32 reg; |
| 10220 | u32 rt; |
| 10221 | u32 rev; |
| 10222 | |
| 10223 | if (rt2x00_rt(rt2x00dev, RT3290)) |
| 10224 | reg = rt2800_register_read(rt2x00dev, MAC_CSR0_3290); |
| 10225 | else |
| 10226 | reg = rt2800_register_read(rt2x00dev, MAC_CSR0); |
| 10227 | |
| 10228 | rt = rt2x00_get_field32(reg, MAC_CSR0_CHIPSET); |
| 10229 | rev = rt2x00_get_field32(reg, MAC_CSR0_REVISION); |
| 10230 | |
| 10231 | switch (rt) { |
| 10232 | case RT2860: |
| 10233 | case RT2872: |
| 10234 | case RT2883: |
| 10235 | case RT3070: |
| 10236 | case RT3071: |
| 10237 | case RT3090: |
| 10238 | case RT3290: |
| 10239 | case RT3352: |
| 10240 | case RT3390: |
| 10241 | case RT3572: |
| 10242 | case RT3593: |
| 10243 | case RT3883: |
| 10244 | case RT5350: |
| 10245 | case RT5390: |
| 10246 | case RT5392: |
| 10247 | case RT5592: |
| 10248 | break; |
| 10249 | default: |
| 10250 | rt2x00_err(rt2x00dev, "Invalid RT chipset 0x%04x, rev %04x detected\n", |
| 10251 | rt, rev); |
| 10252 | return -ENODEV; |
| 10253 | } |
| 10254 | |
| 10255 | if (rt == RT5390 && rt2x00_is_soc(rt2x00dev)) |
| 10256 | rt = RT6352; |
| 10257 | |
| 10258 | rt2x00_set_rt(rt2x00dev, rt, rev); |
| 10259 | |
| 10260 | return 0; |
| 10261 | } |
| 10262 | |
| 10263 | int rt2800_probe_hw(struct rt2x00_dev *rt2x00dev) |
| 10264 | { |
| 10265 | int retval; |
| 10266 | u32 reg; |
| 10267 | |
| 10268 | retval = rt2800_probe_rt(rt2x00dev); |
| 10269 | if (retval) |
| 10270 | return retval; |
| 10271 | |
| 10272 | /* |
| 10273 | * Allocate eeprom data. |
| 10274 | */ |
| 10275 | retval = rt2800_validate_eeprom(rt2x00dev); |
| 10276 | if (retval) |
| 10277 | return retval; |
| 10278 | |
| 10279 | retval = rt2800_init_eeprom(rt2x00dev); |
| 10280 | if (retval) |
| 10281 | return retval; |
| 10282 | |
| 10283 | /* |
| 10284 | * Enable rfkill polling by setting GPIO direction of the |
| 10285 | * rfkill switch GPIO pin correctly. |
| 10286 | */ |
| 10287 | reg = rt2800_register_read(rt2x00dev, GPIO_CTRL); |
| 10288 | rt2x00_set_field32(®, GPIO_CTRL_DIR2, 1); |
| 10289 | rt2800_register_write(rt2x00dev, GPIO_CTRL, reg); |
| 10290 | |
| 10291 | /* |
| 10292 | * Initialize hw specifications. |
| 10293 | */ |
| 10294 | retval = rt2800_probe_hw_mode(rt2x00dev); |
| 10295 | if (retval) |
| 10296 | return retval; |
| 10297 | |
| 10298 | /* |
| 10299 | * Set device capabilities. |
| 10300 | */ |
| 10301 | __set_bit(CAPABILITY_CONTROL_FILTERS, &rt2x00dev->cap_flags); |
| 10302 | __set_bit(CAPABILITY_CONTROL_FILTER_PSPOLL, &rt2x00dev->cap_flags); |
| 10303 | if (!rt2x00_is_usb(rt2x00dev)) |
| 10304 | __set_bit(CAPABILITY_PRE_TBTT_INTERRUPT, &rt2x00dev->cap_flags); |
| 10305 | |
| 10306 | /* |
| 10307 | * Set device requirements. |
| 10308 | */ |
| 10309 | if (!rt2x00_is_soc(rt2x00dev)) |
| 10310 | __set_bit(REQUIRE_FIRMWARE, &rt2x00dev->cap_flags); |
| 10311 | __set_bit(REQUIRE_L2PAD, &rt2x00dev->cap_flags); |
| 10312 | __set_bit(REQUIRE_TXSTATUS_FIFO, &rt2x00dev->cap_flags); |
| 10313 | if (!rt2800_hwcrypt_disabled(rt2x00dev)) |
| 10314 | __set_bit(CAPABILITY_HW_CRYPTO, &rt2x00dev->cap_flags); |
| 10315 | __set_bit(CAPABILITY_LINK_TUNING, &rt2x00dev->cap_flags); |
| 10316 | __set_bit(REQUIRE_HT_TX_DESC, &rt2x00dev->cap_flags); |
| 10317 | if (rt2x00_is_usb(rt2x00dev)) |
| 10318 | __set_bit(REQUIRE_PS_AUTOWAKE, &rt2x00dev->cap_flags); |
| 10319 | else { |
| 10320 | __set_bit(REQUIRE_DMA, &rt2x00dev->cap_flags); |
| 10321 | __set_bit(REQUIRE_TASKLET_CONTEXT, &rt2x00dev->cap_flags); |
| 10322 | } |
| 10323 | |
| 10324 | if (modparam_watchdog) { |
| 10325 | __set_bit(CAPABILITY_RESTART_HW, &rt2x00dev->cap_flags); |
| 10326 | rt2x00dev->link.watchdog_interval = msecs_to_jiffies(100); |
| 10327 | } else { |
| 10328 | rt2x00dev->link.watchdog_disabled = true; |
| 10329 | } |
| 10330 | |
| 10331 | /* |
| 10332 | * Set the rssi offset. |
| 10333 | */ |
| 10334 | rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET; |
| 10335 | |
| 10336 | return 0; |
| 10337 | } |
| 10338 | EXPORT_SYMBOL_GPL(rt2800_probe_hw); |
| 10339 | |
| 10340 | /* |
| 10341 | * IEEE80211 stack callback functions. |
| 10342 | */ |
| 10343 | void rt2800_get_key_seq(struct ieee80211_hw *hw, |
| 10344 | struct ieee80211_key_conf *key, |
| 10345 | struct ieee80211_key_seq *seq) |
| 10346 | { |
| 10347 | struct rt2x00_dev *rt2x00dev = hw->priv; |
| 10348 | struct mac_iveiv_entry iveiv_entry; |
| 10349 | u32 offset; |
| 10350 | |
| 10351 | if (key->cipher != WLAN_CIPHER_SUITE_TKIP) |
| 10352 | return; |
| 10353 | |
| 10354 | offset = MAC_IVEIV_ENTRY(key->hw_key_idx); |
| 10355 | rt2800_register_multiread(rt2x00dev, offset, |
| 10356 | &iveiv_entry, sizeof(iveiv_entry)); |
| 10357 | |
| 10358 | memcpy(&seq->tkip.iv16, &iveiv_entry.iv[0], 2); |
| 10359 | memcpy(&seq->tkip.iv32, &iveiv_entry.iv[4], 4); |
| 10360 | } |
| 10361 | EXPORT_SYMBOL_GPL(rt2800_get_key_seq); |
| 10362 | |
| 10363 | int rt2800_set_rts_threshold(struct ieee80211_hw *hw, u32 value) |
| 10364 | { |
| 10365 | struct rt2x00_dev *rt2x00dev = hw->priv; |
| 10366 | u32 reg; |
| 10367 | bool enabled = (value < IEEE80211_MAX_RTS_THRESHOLD); |
| 10368 | |
| 10369 | reg = rt2800_register_read(rt2x00dev, TX_RTS_CFG); |
| 10370 | rt2x00_set_field32(®, TX_RTS_CFG_RTS_THRES, value); |
| 10371 | rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg); |
| 10372 | |
| 10373 | reg = rt2800_register_read(rt2x00dev, CCK_PROT_CFG); |
| 10374 | rt2x00_set_field32(®, CCK_PROT_CFG_RTS_TH_EN, enabled); |
| 10375 | rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg); |
| 10376 | |
| 10377 | reg = rt2800_register_read(rt2x00dev, OFDM_PROT_CFG); |
| 10378 | rt2x00_set_field32(®, OFDM_PROT_CFG_RTS_TH_EN, enabled); |
| 10379 | rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg); |
| 10380 | |
| 10381 | reg = rt2800_register_read(rt2x00dev, MM20_PROT_CFG); |
| 10382 | rt2x00_set_field32(®, MM20_PROT_CFG_RTS_TH_EN, enabled); |
| 10383 | rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg); |
| 10384 | |
| 10385 | reg = rt2800_register_read(rt2x00dev, MM40_PROT_CFG); |
| 10386 | rt2x00_set_field32(®, MM40_PROT_CFG_RTS_TH_EN, enabled); |
| 10387 | rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg); |
| 10388 | |
| 10389 | reg = rt2800_register_read(rt2x00dev, GF20_PROT_CFG); |
| 10390 | rt2x00_set_field32(®, GF20_PROT_CFG_RTS_TH_EN, enabled); |
| 10391 | rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg); |
| 10392 | |
| 10393 | reg = rt2800_register_read(rt2x00dev, GF40_PROT_CFG); |
| 10394 | rt2x00_set_field32(®, GF40_PROT_CFG_RTS_TH_EN, enabled); |
| 10395 | rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg); |
| 10396 | |
| 10397 | return 0; |
| 10398 | } |
| 10399 | EXPORT_SYMBOL_GPL(rt2800_set_rts_threshold); |
| 10400 | |
| 10401 | int rt2800_conf_tx(struct ieee80211_hw *hw, |
| 10402 | struct ieee80211_vif *vif, u16 queue_idx, |
| 10403 | const struct ieee80211_tx_queue_params *params) |
| 10404 | { |
| 10405 | struct rt2x00_dev *rt2x00dev = hw->priv; |
| 10406 | struct data_queue *queue; |
| 10407 | struct rt2x00_field32 field; |
| 10408 | int retval; |
| 10409 | u32 reg; |
| 10410 | u32 offset; |
| 10411 | |
| 10412 | /* |
| 10413 | * First pass the configuration through rt2x00lib, that will |
| 10414 | * update the queue settings and validate the input. After that |
| 10415 | * we are free to update the registers based on the value |
| 10416 | * in the queue parameter. |
| 10417 | */ |
| 10418 | retval = rt2x00mac_conf_tx(hw, vif, queue_idx, params); |
| 10419 | if (retval) |
| 10420 | return retval; |
| 10421 | |
| 10422 | /* |
| 10423 | * We only need to perform additional register initialization |
| 10424 | * for WMM queues/ |
| 10425 | */ |
| 10426 | if (queue_idx >= 4) |
| 10427 | return 0; |
| 10428 | |
| 10429 | queue = rt2x00queue_get_tx_queue(rt2x00dev, queue_idx); |
| 10430 | |
| 10431 | /* Update WMM TXOP register */ |
| 10432 | offset = WMM_TXOP0_CFG + (sizeof(u32) * (!!(queue_idx & 2))); |
| 10433 | field.bit_offset = (queue_idx & 1) * 16; |
| 10434 | field.bit_mask = 0xffff << field.bit_offset; |
| 10435 | |
| 10436 | reg = rt2800_register_read(rt2x00dev, offset); |
| 10437 | rt2x00_set_field32(®, field, queue->txop); |
| 10438 | rt2800_register_write(rt2x00dev, offset, reg); |
| 10439 | |
| 10440 | /* Update WMM registers */ |
| 10441 | field.bit_offset = queue_idx * 4; |
| 10442 | field.bit_mask = 0xf << field.bit_offset; |
| 10443 | |
| 10444 | reg = rt2800_register_read(rt2x00dev, WMM_AIFSN_CFG); |
| 10445 | rt2x00_set_field32(®, field, queue->aifs); |
| 10446 | rt2800_register_write(rt2x00dev, WMM_AIFSN_CFG, reg); |
| 10447 | |
| 10448 | reg = rt2800_register_read(rt2x00dev, WMM_CWMIN_CFG); |
| 10449 | rt2x00_set_field32(®, field, queue->cw_min); |
| 10450 | rt2800_register_write(rt2x00dev, WMM_CWMIN_CFG, reg); |
| 10451 | |
| 10452 | reg = rt2800_register_read(rt2x00dev, WMM_CWMAX_CFG); |
| 10453 | rt2x00_set_field32(®, field, queue->cw_max); |
| 10454 | rt2800_register_write(rt2x00dev, WMM_CWMAX_CFG, reg); |
| 10455 | |
| 10456 | /* Update EDCA registers */ |
| 10457 | offset = EDCA_AC0_CFG + (sizeof(u32) * queue_idx); |
| 10458 | |
| 10459 | reg = rt2800_register_read(rt2x00dev, offset); |
| 10460 | rt2x00_set_field32(®, EDCA_AC0_CFG_TX_OP, queue->txop); |
| 10461 | rt2x00_set_field32(®, EDCA_AC0_CFG_AIFSN, queue->aifs); |
| 10462 | rt2x00_set_field32(®, EDCA_AC0_CFG_CWMIN, queue->cw_min); |
| 10463 | rt2x00_set_field32(®, EDCA_AC0_CFG_CWMAX, queue->cw_max); |
| 10464 | rt2800_register_write(rt2x00dev, offset, reg); |
| 10465 | |
| 10466 | return 0; |
| 10467 | } |
| 10468 | EXPORT_SYMBOL_GPL(rt2800_conf_tx); |
| 10469 | |
| 10470 | u64 rt2800_get_tsf(struct ieee80211_hw *hw, struct ieee80211_vif *vif) |
| 10471 | { |
| 10472 | struct rt2x00_dev *rt2x00dev = hw->priv; |
| 10473 | u64 tsf; |
| 10474 | u32 reg; |
| 10475 | |
| 10476 | reg = rt2800_register_read(rt2x00dev, TSF_TIMER_DW1); |
| 10477 | tsf = (u64) rt2x00_get_field32(reg, TSF_TIMER_DW1_HIGH_WORD) << 32; |
| 10478 | reg = rt2800_register_read(rt2x00dev, TSF_TIMER_DW0); |
| 10479 | tsf |= rt2x00_get_field32(reg, TSF_TIMER_DW0_LOW_WORD); |
| 10480 | |
| 10481 | return tsf; |
| 10482 | } |
| 10483 | EXPORT_SYMBOL_GPL(rt2800_get_tsf); |
| 10484 | |
| 10485 | int rt2800_ampdu_action(struct ieee80211_hw *hw, struct ieee80211_vif *vif, |
| 10486 | struct ieee80211_ampdu_params *params) |
| 10487 | { |
| 10488 | struct ieee80211_sta *sta = params->sta; |
| 10489 | enum ieee80211_ampdu_mlme_action action = params->action; |
| 10490 | u16 tid = params->tid; |
| 10491 | struct rt2x00_sta *sta_priv = (struct rt2x00_sta *)sta->drv_priv; |
| 10492 | int ret = 0; |
| 10493 | |
| 10494 | /* |
| 10495 | * Don't allow aggregation for stations the hardware isn't aware |
| 10496 | * of because tx status reports for frames to an unknown station |
| 10497 | * always contain wcid=WCID_END+1 and thus we can't distinguish |
| 10498 | * between multiple stations which leads to unwanted situations |
| 10499 | * when the hw reorders frames due to aggregation. |
| 10500 | */ |
| 10501 | if (sta_priv->wcid > WCID_END) |
| 10502 | return 1; |
| 10503 | |
| 10504 | switch (action) { |
| 10505 | case IEEE80211_AMPDU_RX_START: |
| 10506 | case IEEE80211_AMPDU_RX_STOP: |
| 10507 | /* |
| 10508 | * The hw itself takes care of setting up BlockAck mechanisms. |
| 10509 | * So, we only have to allow mac80211 to nagotiate a BlockAck |
| 10510 | * agreement. Once that is done, the hw will BlockAck incoming |
| 10511 | * AMPDUs without further setup. |
| 10512 | */ |
| 10513 | break; |
| 10514 | case IEEE80211_AMPDU_TX_START: |
| 10515 | ieee80211_start_tx_ba_cb_irqsafe(vif, sta->addr, tid); |
| 10516 | break; |
| 10517 | case IEEE80211_AMPDU_TX_STOP_CONT: |
| 10518 | case IEEE80211_AMPDU_TX_STOP_FLUSH: |
| 10519 | case IEEE80211_AMPDU_TX_STOP_FLUSH_CONT: |
| 10520 | ieee80211_stop_tx_ba_cb_irqsafe(vif, sta->addr, tid); |
| 10521 | break; |
| 10522 | case IEEE80211_AMPDU_TX_OPERATIONAL: |
| 10523 | break; |
| 10524 | default: |
| 10525 | rt2x00_warn((struct rt2x00_dev *)hw->priv, |
| 10526 | "Unknown AMPDU action\n"); |
| 10527 | } |
| 10528 | |
| 10529 | return ret; |
| 10530 | } |
| 10531 | EXPORT_SYMBOL_GPL(rt2800_ampdu_action); |
| 10532 | |
| 10533 | int rt2800_get_survey(struct ieee80211_hw *hw, int idx, |
| 10534 | struct survey_info *survey) |
| 10535 | { |
| 10536 | struct rt2x00_dev *rt2x00dev = hw->priv; |
| 10537 | struct ieee80211_conf *conf = &hw->conf; |
| 10538 | u32 idle, busy, busy_ext; |
| 10539 | |
| 10540 | if (idx != 0) |
| 10541 | return -ENOENT; |
| 10542 | |
| 10543 | survey->channel = conf->chandef.chan; |
| 10544 | |
| 10545 | idle = rt2800_register_read(rt2x00dev, CH_IDLE_STA); |
| 10546 | busy = rt2800_register_read(rt2x00dev, CH_BUSY_STA); |
| 10547 | busy_ext = rt2800_register_read(rt2x00dev, CH_BUSY_STA_SEC); |
| 10548 | |
| 10549 | if (idle || busy) { |
| 10550 | survey->filled = SURVEY_INFO_TIME | |
| 10551 | SURVEY_INFO_TIME_BUSY | |
| 10552 | SURVEY_INFO_TIME_EXT_BUSY; |
| 10553 | |
| 10554 | survey->time = (idle + busy) / 1000; |
| 10555 | survey->time_busy = busy / 1000; |
| 10556 | survey->time_ext_busy = busy_ext / 1000; |
| 10557 | } |
| 10558 | |
| 10559 | if (!(hw->conf.flags & IEEE80211_CONF_OFFCHANNEL)) |
| 10560 | survey->filled |= SURVEY_INFO_IN_USE; |
| 10561 | |
| 10562 | return 0; |
| 10563 | |
| 10564 | } |
| 10565 | EXPORT_SYMBOL_GPL(rt2800_get_survey); |
| 10566 | |
| 10567 | MODULE_AUTHOR(DRV_PROJECT ", Bartlomiej Zolnierkiewicz"); |
| 10568 | MODULE_VERSION(DRV_VERSION); |
| 10569 | MODULE_DESCRIPTION("Ralink RT2800 library"); |
| 10570 | MODULE_LICENSE("GPL"); |