blob: 1c77b3b2173c899c71ed09f78fd87a35d120b869 [file] [log] [blame]
b.liue9582032025-04-17 19:18:16 +08001// SPDX-License-Identifier: GPL-2.0
2/* Copyright(c) 2009-2012 Realtek Corporation.*/
3
4#include "wifi.h"
5#include "core.h"
6#include "pci.h"
7#include "base.h"
8#include "ps.h"
9#include "efuse.h"
10#include <linux/interrupt.h>
11#include <linux/export.h>
12#include <linux/module.h>
13
14MODULE_AUTHOR("lizhaoming <chaoming_li@realsil.com.cn>");
15MODULE_AUTHOR("Realtek WlanFAE <wlanfae@realtek.com>");
16MODULE_AUTHOR("Larry Finger <Larry.FInger@lwfinger.net>");
17MODULE_LICENSE("GPL");
18MODULE_DESCRIPTION("PCI basic driver for rtlwifi");
19
20static const u16 pcibridge_vendors[PCI_BRIDGE_VENDOR_MAX] = {
21 INTEL_VENDOR_ID,
22 ATI_VENDOR_ID,
23 AMD_VENDOR_ID,
24 SIS_VENDOR_ID
25};
26
27static const u8 ac_to_hwq[] = {
28 VO_QUEUE,
29 VI_QUEUE,
30 BE_QUEUE,
31 BK_QUEUE
32};
33
34static u8 _rtl_mac_to_hwqueue(struct ieee80211_hw *hw, struct sk_buff *skb)
35{
36 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
37 __le16 fc = rtl_get_fc(skb);
38 u8 queue_index = skb_get_queue_mapping(skb);
39 struct ieee80211_hdr *hdr;
40
41 if (unlikely(ieee80211_is_beacon(fc)))
42 return BEACON_QUEUE;
43 if (ieee80211_is_mgmt(fc) || ieee80211_is_ctl(fc))
44 return MGNT_QUEUE;
45 if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192SE)
46 if (ieee80211_is_nullfunc(fc))
47 return HIGH_QUEUE;
48 if (rtlhal->hw_type == HARDWARE_TYPE_RTL8822BE) {
49 hdr = rtl_get_hdr(skb);
50
51 if (is_multicast_ether_addr(hdr->addr1) ||
52 is_broadcast_ether_addr(hdr->addr1))
53 return HIGH_QUEUE;
54 }
55
56 return ac_to_hwq[queue_index];
57}
58
59/* Update PCI dependent default settings*/
60static void _rtl_pci_update_default_setting(struct ieee80211_hw *hw)
61{
62 struct rtl_priv *rtlpriv = rtl_priv(hw);
63 struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
64 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
65 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
66 u8 pcibridge_vendor = pcipriv->ndis_adapter.pcibridge_vendor;
67 u8 init_aspm;
68
69 ppsc->reg_rfps_level = 0;
70 ppsc->support_aspm = false;
71
72 /*Update PCI ASPM setting */
73 ppsc->const_amdpci_aspm = rtlpci->const_amdpci_aspm;
74 switch (rtlpci->const_pci_aspm) {
75 case 0:
76 /*No ASPM */
77 break;
78
79 case 1:
80 /*ASPM dynamically enabled/disable. */
81 ppsc->reg_rfps_level |= RT_RF_LPS_LEVEL_ASPM;
82 break;
83
84 case 2:
85 /*ASPM with Clock Req dynamically enabled/disable. */
86 ppsc->reg_rfps_level |= (RT_RF_LPS_LEVEL_ASPM |
87 RT_RF_OFF_LEVL_CLK_REQ);
88 break;
89
90 case 3:
91 /* Always enable ASPM and Clock Req
92 * from initialization to halt.
93 */
94 ppsc->reg_rfps_level &= ~(RT_RF_LPS_LEVEL_ASPM);
95 ppsc->reg_rfps_level |= (RT_RF_PS_LEVEL_ALWAYS_ASPM |
96 RT_RF_OFF_LEVL_CLK_REQ);
97 break;
98
99 case 4:
100 /* Always enable ASPM without Clock Req
101 * from initialization to halt.
102 */
103 ppsc->reg_rfps_level &= ~(RT_RF_LPS_LEVEL_ASPM |
104 RT_RF_OFF_LEVL_CLK_REQ);
105 ppsc->reg_rfps_level |= RT_RF_PS_LEVEL_ALWAYS_ASPM;
106 break;
107 }
108
109 ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_HALT_NIC;
110
111 /*Update Radio OFF setting */
112 switch (rtlpci->const_hwsw_rfoff_d3) {
113 case 1:
114 if (ppsc->reg_rfps_level & RT_RF_LPS_LEVEL_ASPM)
115 ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_ASPM;
116 break;
117
118 case 2:
119 if (ppsc->reg_rfps_level & RT_RF_LPS_LEVEL_ASPM)
120 ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_ASPM;
121 ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_HALT_NIC;
122 break;
123
124 case 3:
125 ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_PCI_D3;
126 break;
127 }
128
129 /*Set HW definition to determine if it supports ASPM. */
130 switch (rtlpci->const_support_pciaspm) {
131 case 0:
132 /*Not support ASPM. */
133 ppsc->support_aspm = false;
134 break;
135 case 1:
136 /*Support ASPM. */
137 ppsc->support_aspm = true;
138 ppsc->support_backdoor = true;
139 break;
140 case 2:
141 /*ASPM value set by chipset. */
142 if (pcibridge_vendor == PCI_BRIDGE_VENDOR_INTEL)
143 ppsc->support_aspm = true;
144 break;
145 default:
146 pr_err("switch case %#x not processed\n",
147 rtlpci->const_support_pciaspm);
148 break;
149 }
150
151 /* toshiba aspm issue, toshiba will set aspm selfly
152 * so we should not set aspm in driver
153 */
154 pci_read_config_byte(rtlpci->pdev, 0x80, &init_aspm);
155 if (rtlpriv->rtlhal.hw_type == HARDWARE_TYPE_RTL8192SE &&
156 init_aspm == 0x43)
157 ppsc->support_aspm = false;
158}
159
160static bool _rtl_pci_platform_switch_device_pci_aspm(
161 struct ieee80211_hw *hw,
162 u8 value)
163{
164 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
165 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
166
167 value &= PCI_EXP_LNKCTL_ASPMC;
168
169 if (rtlhal->hw_type != HARDWARE_TYPE_RTL8192SE)
170 value |= PCI_EXP_LNKCTL_CCC;
171
172 pcie_capability_clear_and_set_word(rtlpci->pdev, PCI_EXP_LNKCTL,
173 PCI_EXP_LNKCTL_ASPMC | value,
174 value);
175
176 return false;
177}
178
179/* @value is PCI_EXP_LNKCTL_CLKREQ_EN or 0 to enable/disable clk request. */
180static void _rtl_pci_switch_clk_req(struct ieee80211_hw *hw, u16 value)
181{
182 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
183 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
184
185 value &= PCI_EXP_LNKCTL_CLKREQ_EN;
186
187 pcie_capability_clear_and_set_word(rtlpci->pdev, PCI_EXP_LNKCTL,
188 PCI_EXP_LNKCTL_CLKREQ_EN,
189 value);
190
191 if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192SE)
192 udelay(100);
193}
194
195/*Disable RTL8192SE ASPM & Disable Pci Bridge ASPM*/
196static void rtl_pci_disable_aspm(struct ieee80211_hw *hw)
197{
198 struct rtl_priv *rtlpriv = rtl_priv(hw);
199 struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
200 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
201 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
202 u8 pcibridge_vendor = pcipriv->ndis_adapter.pcibridge_vendor;
203 /*Retrieve original configuration settings. */
204 u8 linkctrl_reg = pcipriv->ndis_adapter.linkctrl_reg;
205 u16 aspmlevel = 0;
206 u8 tmp_u1b = 0;
207
208 if (!ppsc->support_aspm)
209 return;
210
211 if (pcibridge_vendor == PCI_BRIDGE_VENDOR_UNKNOWN) {
212 rtl_dbg(rtlpriv, COMP_POWER, DBG_TRACE,
213 "PCI(Bridge) UNKNOWN\n");
214
215 return;
216 }
217
218 if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_CLK_REQ) {
219 RT_CLEAR_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_CLK_REQ);
220 _rtl_pci_switch_clk_req(hw, 0x0);
221 }
222
223 /*for promising device will in L0 state after an I/O. */
224 pci_read_config_byte(rtlpci->pdev, 0x80, &tmp_u1b);
225
226 /*Set corresponding value. */
227 aspmlevel |= BIT(0) | BIT(1);
228 linkctrl_reg &= ~aspmlevel;
229
230 _rtl_pci_platform_switch_device_pci_aspm(hw, linkctrl_reg);
231}
232
233/*Enable RTL8192SE ASPM & Enable Pci Bridge ASPM for
234 *power saving We should follow the sequence to enable
235 *RTL8192SE first then enable Pci Bridge ASPM
236 *or the system will show bluescreen.
237 */
238static void rtl_pci_enable_aspm(struct ieee80211_hw *hw)
239{
240 struct rtl_priv *rtlpriv = rtl_priv(hw);
241 struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
242 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
243 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
244 u8 pcibridge_vendor = pcipriv->ndis_adapter.pcibridge_vendor;
245 u16 aspmlevel;
246 u8 u_device_aspmsetting;
247
248 if (!ppsc->support_aspm)
249 return;
250
251 if (pcibridge_vendor == PCI_BRIDGE_VENDOR_UNKNOWN) {
252 rtl_dbg(rtlpriv, COMP_POWER, DBG_TRACE,
253 "PCI(Bridge) UNKNOWN\n");
254 return;
255 }
256
257 /*Get ASPM level (with/without Clock Req) */
258 aspmlevel = rtlpci->const_devicepci_aspm_setting;
259 u_device_aspmsetting = pcipriv->ndis_adapter.linkctrl_reg;
260
261 /*_rtl_pci_platform_switch_device_pci_aspm(dev,*/
262 /*(priv->ndis_adapter.linkctrl_reg | ASPMLevel)); */
263
264 u_device_aspmsetting |= aspmlevel;
265
266 _rtl_pci_platform_switch_device_pci_aspm(hw, u_device_aspmsetting);
267
268 if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_CLK_REQ) {
269 _rtl_pci_switch_clk_req(hw, (ppsc->reg_rfps_level &
270 RT_RF_OFF_LEVL_CLK_REQ) ?
271 PCI_EXP_LNKCTL_CLKREQ_EN : 0);
272 RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_CLK_REQ);
273 }
274 udelay(100);
275}
276
277static bool rtl_pci_get_amd_l1_patch(struct ieee80211_hw *hw)
278{
279 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
280
281 bool status = false;
282 u8 offset_e0;
283 unsigned int offset_e4;
284
285 pci_write_config_byte(rtlpci->pdev, 0xe0, 0xa0);
286
287 pci_read_config_byte(rtlpci->pdev, 0xe0, &offset_e0);
288
289 if (offset_e0 == 0xA0) {
290 pci_read_config_dword(rtlpci->pdev, 0xe4, &offset_e4);
291 if (offset_e4 & BIT(23))
292 status = true;
293 }
294
295 return status;
296}
297
298static bool rtl_pci_check_buddy_priv(struct ieee80211_hw *hw,
299 struct rtl_priv **buddy_priv)
300{
301 struct rtl_priv *rtlpriv = rtl_priv(hw);
302 struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
303 bool find_buddy_priv = false;
304 struct rtl_priv *tpriv;
305 struct rtl_pci_priv *tpcipriv = NULL;
306
307 if (!list_empty(&rtlpriv->glb_var->glb_priv_list)) {
308 list_for_each_entry(tpriv, &rtlpriv->glb_var->glb_priv_list,
309 list) {
310 tpcipriv = (struct rtl_pci_priv *)tpriv->priv;
311 rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
312 "pcipriv->ndis_adapter.funcnumber %x\n",
313 pcipriv->ndis_adapter.funcnumber);
314 rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
315 "tpcipriv->ndis_adapter.funcnumber %x\n",
316 tpcipriv->ndis_adapter.funcnumber);
317
318 if (pcipriv->ndis_adapter.busnumber ==
319 tpcipriv->ndis_adapter.busnumber &&
320 pcipriv->ndis_adapter.devnumber ==
321 tpcipriv->ndis_adapter.devnumber &&
322 pcipriv->ndis_adapter.funcnumber !=
323 tpcipriv->ndis_adapter.funcnumber) {
324 find_buddy_priv = true;
325 break;
326 }
327 }
328 }
329
330 rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
331 "find_buddy_priv %d\n", find_buddy_priv);
332
333 if (find_buddy_priv)
334 *buddy_priv = tpriv;
335
336 return find_buddy_priv;
337}
338
339static void rtl_pci_parse_configuration(struct pci_dev *pdev,
340 struct ieee80211_hw *hw)
341{
342 struct rtl_priv *rtlpriv = rtl_priv(hw);
343 struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
344
345 u8 tmp;
346 u16 linkctrl_reg;
347
348 /*Link Control Register */
349 pcie_capability_read_word(pdev, PCI_EXP_LNKCTL, &linkctrl_reg);
350 pcipriv->ndis_adapter.linkctrl_reg = (u8)linkctrl_reg;
351
352 rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE, "Link Control Register =%x\n",
353 pcipriv->ndis_adapter.linkctrl_reg);
354
355 pci_read_config_byte(pdev, 0x98, &tmp);
356 tmp |= BIT(4);
357 pci_write_config_byte(pdev, 0x98, tmp);
358
359 tmp = 0x17;
360 pci_write_config_byte(pdev, 0x70f, tmp);
361}
362
363static void rtl_pci_init_aspm(struct ieee80211_hw *hw)
364{
365 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
366
367 _rtl_pci_update_default_setting(hw);
368
369 if (ppsc->reg_rfps_level & RT_RF_PS_LEVEL_ALWAYS_ASPM) {
370 /*Always enable ASPM & Clock Req. */
371 rtl_pci_enable_aspm(hw);
372 RT_SET_PS_LEVEL(ppsc, RT_RF_PS_LEVEL_ALWAYS_ASPM);
373 }
374}
375
376static void _rtl_pci_io_handler_init(struct device *dev,
377 struct ieee80211_hw *hw)
378{
379 struct rtl_priv *rtlpriv = rtl_priv(hw);
380
381 rtlpriv->io.dev = dev;
382
383 rtlpriv->io.write8_async = pci_write8_async;
384 rtlpriv->io.write16_async = pci_write16_async;
385 rtlpriv->io.write32_async = pci_write32_async;
386
387 rtlpriv->io.read8_sync = pci_read8_sync;
388 rtlpriv->io.read16_sync = pci_read16_sync;
389 rtlpriv->io.read32_sync = pci_read32_sync;
390}
391
392static bool _rtl_update_earlymode_info(struct ieee80211_hw *hw,
393 struct sk_buff *skb,
394 struct rtl_tcb_desc *tcb_desc, u8 tid)
395{
396 struct rtl_priv *rtlpriv = rtl_priv(hw);
397 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
398 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
399 struct sk_buff *next_skb;
400 u8 additionlen = FCS_LEN;
401
402 /* here open is 4, wep/tkip is 8, aes is 12*/
403 if (info->control.hw_key)
404 additionlen += info->control.hw_key->icv_len;
405
406 /* The most skb num is 6 */
407 tcb_desc->empkt_num = 0;
408 spin_lock_bh(&rtlpriv->locks.waitq_lock);
409 skb_queue_walk(&rtlpriv->mac80211.skb_waitq[tid], next_skb) {
410 struct ieee80211_tx_info *next_info;
411
412 next_info = IEEE80211_SKB_CB(next_skb);
413 if (next_info->flags & IEEE80211_TX_CTL_AMPDU) {
414 tcb_desc->empkt_len[tcb_desc->empkt_num] =
415 next_skb->len + additionlen;
416 tcb_desc->empkt_num++;
417 } else {
418 break;
419 }
420
421 if (skb_queue_is_last(&rtlpriv->mac80211.skb_waitq[tid],
422 next_skb))
423 break;
424
425 if (tcb_desc->empkt_num >= rtlhal->max_earlymode_num)
426 break;
427 }
428 spin_unlock_bh(&rtlpriv->locks.waitq_lock);
429
430 return true;
431}
432
433/* just for early mode now */
434static void _rtl_pci_tx_chk_waitq(struct ieee80211_hw *hw)
435{
436 struct rtl_priv *rtlpriv = rtl_priv(hw);
437 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
438 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
439 struct sk_buff *skb = NULL;
440 struct ieee80211_tx_info *info = NULL;
441 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
442 int tid;
443
444 if (!rtlpriv->rtlhal.earlymode_enable)
445 return;
446
447 if (rtlpriv->dm.supp_phymode_switch &&
448 (rtlpriv->easy_concurrent_ctl.switch_in_process ||
449 (rtlpriv->buddy_priv &&
450 rtlpriv->buddy_priv->easy_concurrent_ctl.switch_in_process)))
451 return;
452 /* we just use em for BE/BK/VI/VO */
453 for (tid = 7; tid >= 0; tid--) {
454 u8 hw_queue = ac_to_hwq[rtl_tid_to_ac(tid)];
455 struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[hw_queue];
456
457 while (!mac->act_scanning &&
458 rtlpriv->psc.rfpwr_state == ERFON) {
459 struct rtl_tcb_desc tcb_desc;
460
461 memset(&tcb_desc, 0, sizeof(struct rtl_tcb_desc));
462
463 spin_lock(&rtlpriv->locks.waitq_lock);
464 if (!skb_queue_empty(&mac->skb_waitq[tid]) &&
465 (ring->entries - skb_queue_len(&ring->queue) >
466 rtlhal->max_earlymode_num)) {
467 skb = skb_dequeue(&mac->skb_waitq[tid]);
468 } else {
469 spin_unlock(&rtlpriv->locks.waitq_lock);
470 break;
471 }
472 spin_unlock(&rtlpriv->locks.waitq_lock);
473
474 /* Some macaddr can't do early mode. like
475 * multicast/broadcast/no_qos data
476 */
477 info = IEEE80211_SKB_CB(skb);
478 if (info->flags & IEEE80211_TX_CTL_AMPDU)
479 _rtl_update_earlymode_info(hw, skb,
480 &tcb_desc, tid);
481
482 rtlpriv->intf_ops->adapter_tx(hw, NULL, skb, &tcb_desc);
483 }
484 }
485}
486
487static void _rtl_pci_tx_isr(struct ieee80211_hw *hw, int prio)
488{
489 struct rtl_priv *rtlpriv = rtl_priv(hw);
490 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
491
492 struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[prio];
493
494 while (skb_queue_len(&ring->queue)) {
495 struct sk_buff *skb;
496 struct ieee80211_tx_info *info;
497 __le16 fc;
498 u8 tid;
499 u8 *entry;
500
501 if (rtlpriv->use_new_trx_flow)
502 entry = (u8 *)(&ring->buffer_desc[ring->idx]);
503 else
504 entry = (u8 *)(&ring->desc[ring->idx]);
505
506 if (!rtlpriv->cfg->ops->is_tx_desc_closed(hw, prio, ring->idx))
507 return;
508 ring->idx = (ring->idx + 1) % ring->entries;
509
510 skb = __skb_dequeue(&ring->queue);
511 pci_unmap_single(rtlpci->pdev,
512 rtlpriv->cfg->ops->
513 get_desc(hw, (u8 *)entry, true,
514 HW_DESC_TXBUFF_ADDR),
515 skb->len, PCI_DMA_TODEVICE);
516
517 /* remove early mode header */
518 if (rtlpriv->rtlhal.earlymode_enable)
519 skb_pull(skb, EM_HDR_LEN);
520
521 rtl_dbg(rtlpriv, (COMP_INTR | COMP_SEND), DBG_TRACE,
522 "new ring->idx:%d, free: skb_queue_len:%d, free: seq:%x\n",
523 ring->idx,
524 skb_queue_len(&ring->queue),
525 *(u16 *)(skb->data + 22));
526
527 if (prio == TXCMD_QUEUE) {
528 dev_kfree_skb(skb);
529 goto tx_status_ok;
530 }
531
532 /* for sw LPS, just after NULL skb send out, we can
533 * sure AP knows we are sleeping, we should not let
534 * rf sleep
535 */
536 fc = rtl_get_fc(skb);
537 if (ieee80211_is_nullfunc(fc)) {
538 if (ieee80211_has_pm(fc)) {
539 rtlpriv->mac80211.offchan_delay = true;
540 rtlpriv->psc.state_inap = true;
541 } else {
542 rtlpriv->psc.state_inap = false;
543 }
544 }
545 if (ieee80211_is_action(fc)) {
546 struct ieee80211_mgmt *action_frame =
547 (struct ieee80211_mgmt *)skb->data;
548 if (action_frame->u.action.u.ht_smps.action ==
549 WLAN_HT_ACTION_SMPS) {
550 dev_kfree_skb(skb);
551 goto tx_status_ok;
552 }
553 }
554
555 /* update tid tx pkt num */
556 tid = rtl_get_tid(skb);
557 if (tid <= 7)
558 rtlpriv->link_info.tidtx_inperiod[tid]++;
559
560 info = IEEE80211_SKB_CB(skb);
561
562 if (likely(!ieee80211_is_nullfunc(fc))) {
563 ieee80211_tx_info_clear_status(info);
564 info->flags |= IEEE80211_TX_STAT_ACK;
565 /*info->status.rates[0].count = 1; */
566 ieee80211_tx_status_irqsafe(hw, skb);
567 } else {
568 rtl_tx_ackqueue(hw, skb);
569 }
570
571 if ((ring->entries - skb_queue_len(&ring->queue)) <= 4) {
572 rtl_dbg(rtlpriv, COMP_ERR, DBG_DMESG,
573 "more desc left, wake skb_queue@%d, ring->idx = %d, skb_queue_len = 0x%x\n",
574 prio, ring->idx,
575 skb_queue_len(&ring->queue));
576
577 ieee80211_wake_queue(hw, skb_get_queue_mapping(skb));
578 }
579tx_status_ok:
580 skb = NULL;
581 }
582
583 if (((rtlpriv->link_info.num_rx_inperiod +
584 rtlpriv->link_info.num_tx_inperiod) > 8) ||
585 rtlpriv->link_info.num_rx_inperiod > 2)
586 rtl_lps_leave(hw);
587}
588
589static int _rtl_pci_init_one_rxdesc(struct ieee80211_hw *hw,
590 struct sk_buff *new_skb, u8 *entry,
591 int rxring_idx, int desc_idx)
592{
593 struct rtl_priv *rtlpriv = rtl_priv(hw);
594 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
595 u32 bufferaddress;
596 u8 tmp_one = 1;
597 struct sk_buff *skb;
598
599 if (likely(new_skb)) {
600 skb = new_skb;
601 goto remap;
602 }
603 skb = dev_alloc_skb(rtlpci->rxbuffersize);
604 if (!skb)
605 return 0;
606
607remap:
608 /* just set skb->cb to mapping addr for pci_unmap_single use */
609 *((dma_addr_t *)skb->cb) =
610 pci_map_single(rtlpci->pdev, skb_tail_pointer(skb),
611 rtlpci->rxbuffersize, PCI_DMA_FROMDEVICE);
612 bufferaddress = *((dma_addr_t *)skb->cb);
613 if (pci_dma_mapping_error(rtlpci->pdev, bufferaddress))
614 return 0;
615 rtlpci->rx_ring[rxring_idx].rx_buf[desc_idx] = skb;
616 if (rtlpriv->use_new_trx_flow) {
617 /* skb->cb may be 64 bit address */
618 rtlpriv->cfg->ops->set_desc(hw, (u8 *)entry, false,
619 HW_DESC_RX_PREPARE,
620 (u8 *)(dma_addr_t *)skb->cb);
621 } else {
622 rtlpriv->cfg->ops->set_desc(hw, (u8 *)entry, false,
623 HW_DESC_RXBUFF_ADDR,
624 (u8 *)&bufferaddress);
625 rtlpriv->cfg->ops->set_desc(hw, (u8 *)entry, false,
626 HW_DESC_RXPKT_LEN,
627 (u8 *)&rtlpci->rxbuffersize);
628 rtlpriv->cfg->ops->set_desc(hw, (u8 *)entry, false,
629 HW_DESC_RXOWN,
630 (u8 *)&tmp_one);
631 }
632 return 1;
633}
634
635/* inorder to receive 8K AMSDU we have set skb to
636 * 9100bytes in init rx ring, but if this packet is
637 * not a AMSDU, this large packet will be sent to
638 * TCP/IP directly, this cause big packet ping fail
639 * like: "ping -s 65507", so here we will realloc skb
640 * based on the true size of packet, Mac80211
641 * Probably will do it better, but does not yet.
642 *
643 * Some platform will fail when alloc skb sometimes.
644 * in this condition, we will send the old skb to
645 * mac80211 directly, this will not cause any other
646 * issues, but only this packet will be lost by TCP/IP
647 */
648static void _rtl_pci_rx_to_mac80211(struct ieee80211_hw *hw,
649 struct sk_buff *skb,
650 struct ieee80211_rx_status rx_status)
651{
652 if (unlikely(!rtl_action_proc(hw, skb, false))) {
653 dev_kfree_skb_any(skb);
654 } else {
655 struct sk_buff *uskb = NULL;
656
657 uskb = dev_alloc_skb(skb->len + 128);
658 if (likely(uskb)) {
659 memcpy(IEEE80211_SKB_RXCB(uskb), &rx_status,
660 sizeof(rx_status));
661 skb_put_data(uskb, skb->data, skb->len);
662 dev_kfree_skb_any(skb);
663 ieee80211_rx_irqsafe(hw, uskb);
664 } else {
665 ieee80211_rx_irqsafe(hw, skb);
666 }
667 }
668}
669
670/*hsisr interrupt handler*/
671static void _rtl_pci_hs_interrupt(struct ieee80211_hw *hw)
672{
673 struct rtl_priv *rtlpriv = rtl_priv(hw);
674 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
675
676 rtl_write_byte(rtlpriv, rtlpriv->cfg->maps[MAC_HSISR],
677 rtl_read_byte(rtlpriv, rtlpriv->cfg->maps[MAC_HSISR]) |
678 rtlpci->sys_irq_mask);
679}
680
681static void _rtl_pci_rx_interrupt(struct ieee80211_hw *hw)
682{
683 struct rtl_priv *rtlpriv = rtl_priv(hw);
684 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
685 int rxring_idx = RTL_PCI_RX_MPDU_QUEUE;
686 struct ieee80211_rx_status rx_status = { 0 };
687 unsigned int count = rtlpci->rxringcount;
688 u8 own;
689 u8 tmp_one;
690 bool unicast = false;
691 u8 hw_queue = 0;
692 unsigned int rx_remained_cnt = 0;
693 struct rtl_stats stats = {
694 .signal = 0,
695 .rate = 0,
696 };
697
698 /*RX NORMAL PKT */
699 while (count--) {
700 struct ieee80211_hdr *hdr;
701 __le16 fc;
702 u16 len;
703 /*rx buffer descriptor */
704 struct rtl_rx_buffer_desc *buffer_desc = NULL;
705 /*if use new trx flow, it means wifi info */
706 struct rtl_rx_desc *pdesc = NULL;
707 /*rx pkt */
708 struct sk_buff *skb = rtlpci->rx_ring[rxring_idx].rx_buf[
709 rtlpci->rx_ring[rxring_idx].idx];
710 struct sk_buff *new_skb;
711
712 if (rtlpriv->use_new_trx_flow) {
713 if (rx_remained_cnt == 0)
714 rx_remained_cnt =
715 rtlpriv->cfg->ops->rx_desc_buff_remained_cnt(hw,
716 hw_queue);
717 if (rx_remained_cnt == 0)
718 return;
719 buffer_desc = &rtlpci->rx_ring[rxring_idx].buffer_desc[
720 rtlpci->rx_ring[rxring_idx].idx];
721 pdesc = (struct rtl_rx_desc *)skb->data;
722 } else { /* rx descriptor */
723 pdesc = &rtlpci->rx_ring[rxring_idx].desc[
724 rtlpci->rx_ring[rxring_idx].idx];
725
726 own = (u8)rtlpriv->cfg->ops->get_desc(hw, (u8 *)pdesc,
727 false,
728 HW_DESC_OWN);
729 if (own) /* wait data to be filled by hardware */
730 return;
731 }
732
733 /* Reaching this point means: data is filled already
734 * AAAAAAttention !!!
735 * We can NOT access 'skb' before 'pci_unmap_single'
736 */
737 pci_unmap_single(rtlpci->pdev, *((dma_addr_t *)skb->cb),
738 rtlpci->rxbuffersize, PCI_DMA_FROMDEVICE);
739
740 /* get a new skb - if fail, old one will be reused */
741 new_skb = dev_alloc_skb(rtlpci->rxbuffersize);
742 if (unlikely(!new_skb))
743 goto no_new;
744 memset(&rx_status, 0, sizeof(rx_status));
745 rtlpriv->cfg->ops->query_rx_desc(hw, &stats,
746 &rx_status, (u8 *)pdesc, skb);
747
748 if (rtlpriv->use_new_trx_flow)
749 rtlpriv->cfg->ops->rx_check_dma_ok(hw,
750 (u8 *)buffer_desc,
751 hw_queue);
752
753 len = rtlpriv->cfg->ops->get_desc(hw, (u8 *)pdesc, false,
754 HW_DESC_RXPKT_LEN);
755
756 if (skb->end - skb->tail > len) {
757 skb_put(skb, len);
758 if (rtlpriv->use_new_trx_flow)
759 skb_reserve(skb, stats.rx_drvinfo_size +
760 stats.rx_bufshift + 24);
761 else
762 skb_reserve(skb, stats.rx_drvinfo_size +
763 stats.rx_bufshift);
764 } else {
765 rtl_dbg(rtlpriv, COMP_ERR, DBG_WARNING,
766 "skb->end - skb->tail = %d, len is %d\n",
767 skb->end - skb->tail, len);
768 dev_kfree_skb_any(skb);
769 goto new_trx_end;
770 }
771 /* handle command packet here */
772 if (stats.packet_report_type == C2H_PACKET) {
773 rtl_c2hcmd_enqueue(hw, skb);
774 goto new_trx_end;
775 }
776
777 /* NOTICE This can not be use for mac80211,
778 * this is done in mac80211 code,
779 * if done here sec DHCP will fail
780 * skb_trim(skb, skb->len - 4);
781 */
782
783 hdr = rtl_get_hdr(skb);
784 fc = rtl_get_fc(skb);
785
786 if (!stats.crc && !stats.hwerror && (skb->len > FCS_LEN)) {
787 memcpy(IEEE80211_SKB_RXCB(skb), &rx_status,
788 sizeof(rx_status));
789
790 if (is_broadcast_ether_addr(hdr->addr1)) {
791 ;/*TODO*/
792 } else if (is_multicast_ether_addr(hdr->addr1)) {
793 ;/*TODO*/
794 } else {
795 unicast = true;
796 rtlpriv->stats.rxbytesunicast += skb->len;
797 }
798 rtl_is_special_data(hw, skb, false, true);
799
800 if (ieee80211_is_data(fc)) {
801 rtlpriv->cfg->ops->led_control(hw, LED_CTL_RX);
802 if (unicast)
803 rtlpriv->link_info.num_rx_inperiod++;
804 }
805
806 rtl_collect_scan_list(hw, skb);
807
808 /* static bcn for roaming */
809 rtl_beacon_statistic(hw, skb);
810 rtl_p2p_info(hw, (void *)skb->data, skb->len);
811 /* for sw lps */
812 rtl_swlps_beacon(hw, (void *)skb->data, skb->len);
813 rtl_recognize_peer(hw, (void *)skb->data, skb->len);
814 if (rtlpriv->mac80211.opmode == NL80211_IFTYPE_AP &&
815 rtlpriv->rtlhal.current_bandtype == BAND_ON_2_4G &&
816 (ieee80211_is_beacon(fc) ||
817 ieee80211_is_probe_resp(fc))) {
818 dev_kfree_skb_any(skb);
819 } else {
820 _rtl_pci_rx_to_mac80211(hw, skb, rx_status);
821 }
822 } else {
823 /* drop packets with errors or those too short */
824 dev_kfree_skb_any(skb);
825 }
826new_trx_end:
827 if (rtlpriv->use_new_trx_flow) {
828 rtlpci->rx_ring[hw_queue].next_rx_rp += 1;
829 rtlpci->rx_ring[hw_queue].next_rx_rp %=
830 RTL_PCI_MAX_RX_COUNT;
831
832 rx_remained_cnt--;
833 rtl_write_word(rtlpriv, 0x3B4,
834 rtlpci->rx_ring[hw_queue].next_rx_rp);
835 }
836 if (((rtlpriv->link_info.num_rx_inperiod +
837 rtlpriv->link_info.num_tx_inperiod) > 8) ||
838 rtlpriv->link_info.num_rx_inperiod > 2)
839 rtl_lps_leave(hw);
840 skb = new_skb;
841no_new:
842 if (rtlpriv->use_new_trx_flow) {
843 _rtl_pci_init_one_rxdesc(hw, skb, (u8 *)buffer_desc,
844 rxring_idx,
845 rtlpci->rx_ring[rxring_idx].idx);
846 } else {
847 _rtl_pci_init_one_rxdesc(hw, skb, (u8 *)pdesc,
848 rxring_idx,
849 rtlpci->rx_ring[rxring_idx].idx);
850 if (rtlpci->rx_ring[rxring_idx].idx ==
851 rtlpci->rxringcount - 1)
852 rtlpriv->cfg->ops->set_desc(hw, (u8 *)pdesc,
853 false,
854 HW_DESC_RXERO,
855 (u8 *)&tmp_one);
856 }
857 rtlpci->rx_ring[rxring_idx].idx =
858 (rtlpci->rx_ring[rxring_idx].idx + 1) %
859 rtlpci->rxringcount;
860 }
861}
862
863static irqreturn_t _rtl_pci_interrupt(int irq, void *dev_id)
864{
865 struct ieee80211_hw *hw = dev_id;
866 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
867 struct rtl_priv *rtlpriv = rtl_priv(hw);
868 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
869 unsigned long flags;
870 struct rtl_int intvec = {0};
871
872 irqreturn_t ret = IRQ_HANDLED;
873
874 if (rtlpci->irq_enabled == 0)
875 return ret;
876
877 spin_lock_irqsave(&rtlpriv->locks.irq_th_lock, flags);
878 rtlpriv->cfg->ops->disable_interrupt(hw);
879
880 /*read ISR: 4/8bytes */
881 rtlpriv->cfg->ops->interrupt_recognized(hw, &intvec);
882
883 /*Shared IRQ or HW disappeared */
884 if (!intvec.inta || intvec.inta == 0xffff)
885 goto done;
886
887 /*<1> beacon related */
888 if (intvec.inta & rtlpriv->cfg->maps[RTL_IMR_TBDOK])
889 rtl_dbg(rtlpriv, COMP_INTR, DBG_TRACE,
890 "beacon ok interrupt!\n");
891
892 if (unlikely(intvec.inta & rtlpriv->cfg->maps[RTL_IMR_TBDER]))
893 rtl_dbg(rtlpriv, COMP_INTR, DBG_TRACE,
894 "beacon err interrupt!\n");
895
896 if (intvec.inta & rtlpriv->cfg->maps[RTL_IMR_BDOK])
897 rtl_dbg(rtlpriv, COMP_INTR, DBG_TRACE, "beacon interrupt!\n");
898
899 if (intvec.inta & rtlpriv->cfg->maps[RTL_IMR_BCNINT]) {
900 rtl_dbg(rtlpriv, COMP_INTR, DBG_TRACE,
901 "prepare beacon for interrupt!\n");
902 tasklet_schedule(&rtlpriv->works.irq_prepare_bcn_tasklet);
903 }
904
905 /*<2> Tx related */
906 if (unlikely(intvec.intb & rtlpriv->cfg->maps[RTL_IMR_TXFOVW]))
907 rtl_dbg(rtlpriv, COMP_ERR, DBG_WARNING, "IMR_TXFOVW!\n");
908
909 if (intvec.inta & rtlpriv->cfg->maps[RTL_IMR_MGNTDOK]) {
910 rtl_dbg(rtlpriv, COMP_INTR, DBG_TRACE,
911 "Manage ok interrupt!\n");
912 _rtl_pci_tx_isr(hw, MGNT_QUEUE);
913 }
914
915 if (intvec.inta & rtlpriv->cfg->maps[RTL_IMR_HIGHDOK]) {
916 rtl_dbg(rtlpriv, COMP_INTR, DBG_TRACE,
917 "HIGH_QUEUE ok interrupt!\n");
918 _rtl_pci_tx_isr(hw, HIGH_QUEUE);
919 }
920
921 if (intvec.inta & rtlpriv->cfg->maps[RTL_IMR_BKDOK]) {
922 rtlpriv->link_info.num_tx_inperiod++;
923
924 rtl_dbg(rtlpriv, COMP_INTR, DBG_TRACE,
925 "BK Tx OK interrupt!\n");
926 _rtl_pci_tx_isr(hw, BK_QUEUE);
927 }
928
929 if (intvec.inta & rtlpriv->cfg->maps[RTL_IMR_BEDOK]) {
930 rtlpriv->link_info.num_tx_inperiod++;
931
932 rtl_dbg(rtlpriv, COMP_INTR, DBG_TRACE,
933 "BE TX OK interrupt!\n");
934 _rtl_pci_tx_isr(hw, BE_QUEUE);
935 }
936
937 if (intvec.inta & rtlpriv->cfg->maps[RTL_IMR_VIDOK]) {
938 rtlpriv->link_info.num_tx_inperiod++;
939
940 rtl_dbg(rtlpriv, COMP_INTR, DBG_TRACE,
941 "VI TX OK interrupt!\n");
942 _rtl_pci_tx_isr(hw, VI_QUEUE);
943 }
944
945 if (intvec.inta & rtlpriv->cfg->maps[RTL_IMR_VODOK]) {
946 rtlpriv->link_info.num_tx_inperiod++;
947
948 rtl_dbg(rtlpriv, COMP_INTR, DBG_TRACE,
949 "Vo TX OK interrupt!\n");
950 _rtl_pci_tx_isr(hw, VO_QUEUE);
951 }
952
953 if (rtlhal->hw_type == HARDWARE_TYPE_RTL8822BE) {
954 if (intvec.intd & rtlpriv->cfg->maps[RTL_IMR_H2CDOK]) {
955 rtlpriv->link_info.num_tx_inperiod++;
956
957 rtl_dbg(rtlpriv, COMP_INTR, DBG_TRACE,
958 "H2C TX OK interrupt!\n");
959 _rtl_pci_tx_isr(hw, H2C_QUEUE);
960 }
961 }
962
963 if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192SE) {
964 if (intvec.inta & rtlpriv->cfg->maps[RTL_IMR_COMDOK]) {
965 rtlpriv->link_info.num_tx_inperiod++;
966
967 rtl_dbg(rtlpriv, COMP_INTR, DBG_TRACE,
968 "CMD TX OK interrupt!\n");
969 _rtl_pci_tx_isr(hw, TXCMD_QUEUE);
970 }
971 }
972
973 /*<3> Rx related */
974 if (intvec.inta & rtlpriv->cfg->maps[RTL_IMR_ROK]) {
975 rtl_dbg(rtlpriv, COMP_INTR, DBG_TRACE, "Rx ok interrupt!\n");
976 _rtl_pci_rx_interrupt(hw);
977 }
978
979 if (unlikely(intvec.inta & rtlpriv->cfg->maps[RTL_IMR_RDU])) {
980 rtl_dbg(rtlpriv, COMP_ERR, DBG_WARNING,
981 "rx descriptor unavailable!\n");
982 _rtl_pci_rx_interrupt(hw);
983 }
984
985 if (unlikely(intvec.intb & rtlpriv->cfg->maps[RTL_IMR_RXFOVW])) {
986 rtl_dbg(rtlpriv, COMP_ERR, DBG_WARNING, "rx overflow !\n");
987 _rtl_pci_rx_interrupt(hw);
988 }
989
990 /*<4> fw related*/
991 if (rtlhal->hw_type == HARDWARE_TYPE_RTL8723AE) {
992 if (intvec.inta & rtlpriv->cfg->maps[RTL_IMR_C2HCMD]) {
993 rtl_dbg(rtlpriv, COMP_INTR, DBG_TRACE,
994 "firmware interrupt!\n");
995 queue_delayed_work(rtlpriv->works.rtl_wq,
996 &rtlpriv->works.fwevt_wq, 0);
997 }
998 }
999
1000 /*<5> hsisr related*/
1001 /* Only 8188EE & 8723BE Supported.
1002 * If Other ICs Come in, System will corrupt,
1003 * because maps[RTL_IMR_HSISR_IND] & maps[MAC_HSISR]
1004 * are not initialized
1005 */
1006 if (rtlhal->hw_type == HARDWARE_TYPE_RTL8188EE ||
1007 rtlhal->hw_type == HARDWARE_TYPE_RTL8723BE) {
1008 if (unlikely(intvec.inta &
1009 rtlpriv->cfg->maps[RTL_IMR_HSISR_IND])) {
1010 rtl_dbg(rtlpriv, COMP_INTR, DBG_TRACE,
1011 "hsisr interrupt!\n");
1012 _rtl_pci_hs_interrupt(hw);
1013 }
1014 }
1015
1016 if (rtlpriv->rtlhal.earlymode_enable)
1017 tasklet_schedule(&rtlpriv->works.irq_tasklet);
1018
1019done:
1020 rtlpriv->cfg->ops->enable_interrupt(hw);
1021 spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
1022 return ret;
1023}
1024
1025static void _rtl_pci_irq_tasklet(unsigned long data)
1026{
1027 struct ieee80211_hw *hw = (struct ieee80211_hw *)data;
1028 _rtl_pci_tx_chk_waitq(hw);
1029}
1030
1031static void _rtl_pci_prepare_bcn_tasklet(unsigned long data)
1032{
1033 struct ieee80211_hw *hw = (struct ieee80211_hw *)data;
1034 struct rtl_priv *rtlpriv = rtl_priv(hw);
1035 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1036 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1037 struct rtl8192_tx_ring *ring = NULL;
1038 struct ieee80211_hdr *hdr = NULL;
1039 struct ieee80211_tx_info *info = NULL;
1040 struct sk_buff *pskb = NULL;
1041 struct rtl_tx_desc *pdesc = NULL;
1042 struct rtl_tcb_desc tcb_desc;
1043 /*This is for new trx flow*/
1044 struct rtl_tx_buffer_desc *pbuffer_desc = NULL;
1045 u8 temp_one = 1;
1046 u8 *entry;
1047
1048 memset(&tcb_desc, 0, sizeof(struct rtl_tcb_desc));
1049 ring = &rtlpci->tx_ring[BEACON_QUEUE];
1050 pskb = __skb_dequeue(&ring->queue);
1051 if (rtlpriv->use_new_trx_flow)
1052 entry = (u8 *)(&ring->buffer_desc[ring->idx]);
1053 else
1054 entry = (u8 *)(&ring->desc[ring->idx]);
1055 if (pskb) {
1056 pci_unmap_single(rtlpci->pdev,
1057 rtlpriv->cfg->ops->get_desc(
1058 hw, (u8 *)entry, true, HW_DESC_TXBUFF_ADDR),
1059 pskb->len, PCI_DMA_TODEVICE);
1060 kfree_skb(pskb);
1061 }
1062
1063 /*NB: the beacon data buffer must be 32-bit aligned. */
1064 pskb = ieee80211_beacon_get(hw, mac->vif);
1065 if (!pskb)
1066 return;
1067 hdr = rtl_get_hdr(pskb);
1068 info = IEEE80211_SKB_CB(pskb);
1069 pdesc = &ring->desc[0];
1070 if (rtlpriv->use_new_trx_flow)
1071 pbuffer_desc = &ring->buffer_desc[0];
1072
1073 rtlpriv->cfg->ops->fill_tx_desc(hw, hdr, (u8 *)pdesc,
1074 (u8 *)pbuffer_desc, info, NULL, pskb,
1075 BEACON_QUEUE, &tcb_desc);
1076
1077 __skb_queue_tail(&ring->queue, pskb);
1078
1079 if (rtlpriv->use_new_trx_flow) {
1080 temp_one = 4;
1081 rtlpriv->cfg->ops->set_desc(hw, (u8 *)pbuffer_desc, true,
1082 HW_DESC_OWN, (u8 *)&temp_one);
1083 } else {
1084 rtlpriv->cfg->ops->set_desc(hw, (u8 *)pdesc, true, HW_DESC_OWN,
1085 &temp_one);
1086 }
1087}
1088
1089static void _rtl_pci_init_trx_var(struct ieee80211_hw *hw)
1090{
1091 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1092 struct rtl_priv *rtlpriv = rtl_priv(hw);
1093 struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
1094 u8 i;
1095 u16 desc_num;
1096
1097 if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192EE)
1098 desc_num = TX_DESC_NUM_92E;
1099 else if (rtlhal->hw_type == HARDWARE_TYPE_RTL8822BE)
1100 desc_num = TX_DESC_NUM_8822B;
1101 else
1102 desc_num = RT_TXDESC_NUM;
1103
1104 for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++)
1105 rtlpci->txringcount[i] = desc_num;
1106
1107 /*we just alloc 2 desc for beacon queue,
1108 *because we just need first desc in hw beacon.
1109 */
1110 rtlpci->txringcount[BEACON_QUEUE] = 2;
1111
1112 /*BE queue need more descriptor for performance
1113 *consideration or, No more tx desc will happen,
1114 *and may cause mac80211 mem leakage.
1115 */
1116 if (!rtl_priv(hw)->use_new_trx_flow)
1117 rtlpci->txringcount[BE_QUEUE] = RT_TXDESC_NUM_BE_QUEUE;
1118
1119 rtlpci->rxbuffersize = 9100; /*2048/1024; */
1120 rtlpci->rxringcount = RTL_PCI_MAX_RX_COUNT; /*64; */
1121}
1122
1123static void _rtl_pci_init_struct(struct ieee80211_hw *hw,
1124 struct pci_dev *pdev)
1125{
1126 struct rtl_priv *rtlpriv = rtl_priv(hw);
1127 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1128 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1129 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1130
1131 rtlpci->up_first_time = true;
1132 rtlpci->being_init_adapter = false;
1133
1134 rtlhal->hw = hw;
1135 rtlpci->pdev = pdev;
1136
1137 /*Tx/Rx related var */
1138 _rtl_pci_init_trx_var(hw);
1139
1140 /*IBSS*/
1141 mac->beacon_interval = 100;
1142
1143 /*AMPDU*/
1144 mac->min_space_cfg = 0;
1145 mac->max_mss_density = 0;
1146 /*set sane AMPDU defaults */
1147 mac->current_ampdu_density = 7;
1148 mac->current_ampdu_factor = 3;
1149
1150 /*Retry Limit*/
1151 mac->retry_short = 7;
1152 mac->retry_long = 7;
1153
1154 /*QOS*/
1155 rtlpci->acm_method = EACMWAY2_SW;
1156
1157 /*task */
1158 tasklet_init(&rtlpriv->works.irq_tasklet,
1159 _rtl_pci_irq_tasklet,
1160 (unsigned long)hw);
1161 tasklet_init(&rtlpriv->works.irq_prepare_bcn_tasklet,
1162 _rtl_pci_prepare_bcn_tasklet,
1163 (unsigned long)hw);
1164 INIT_WORK(&rtlpriv->works.lps_change_work,
1165 rtl_lps_change_work_callback);
1166}
1167
1168static int _rtl_pci_init_tx_ring(struct ieee80211_hw *hw,
1169 unsigned int prio, unsigned int entries)
1170{
1171 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1172 struct rtl_priv *rtlpriv = rtl_priv(hw);
1173 struct rtl_tx_buffer_desc *buffer_desc;
1174 struct rtl_tx_desc *desc;
1175 dma_addr_t buffer_desc_dma, desc_dma;
1176 u32 nextdescaddress;
1177 int i;
1178
1179 /* alloc tx buffer desc for new trx flow*/
1180 if (rtlpriv->use_new_trx_flow) {
1181 buffer_desc =
1182 pci_zalloc_consistent(rtlpci->pdev,
1183 sizeof(*buffer_desc) * entries,
1184 &buffer_desc_dma);
1185
1186 if (!buffer_desc || (unsigned long)buffer_desc & 0xFF) {
1187 pr_err("Cannot allocate TX ring (prio = %d)\n",
1188 prio);
1189 return -ENOMEM;
1190 }
1191
1192 rtlpci->tx_ring[prio].buffer_desc = buffer_desc;
1193 rtlpci->tx_ring[prio].buffer_desc_dma = buffer_desc_dma;
1194
1195 rtlpci->tx_ring[prio].cur_tx_rp = 0;
1196 rtlpci->tx_ring[prio].cur_tx_wp = 0;
1197 }
1198
1199 /* alloc dma for this ring */
1200 desc = pci_zalloc_consistent(rtlpci->pdev,
1201 sizeof(*desc) * entries, &desc_dma);
1202
1203 if (!desc || (unsigned long)desc & 0xFF) {
1204 pr_err("Cannot allocate TX ring (prio = %d)\n", prio);
1205 return -ENOMEM;
1206 }
1207
1208 rtlpci->tx_ring[prio].desc = desc;
1209 rtlpci->tx_ring[prio].dma = desc_dma;
1210
1211 rtlpci->tx_ring[prio].idx = 0;
1212 rtlpci->tx_ring[prio].entries = entries;
1213 skb_queue_head_init(&rtlpci->tx_ring[prio].queue);
1214
1215 rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD, "queue:%d, ring_addr:%p\n",
1216 prio, desc);
1217
1218 /* init every desc in this ring */
1219 if (!rtlpriv->use_new_trx_flow) {
1220 for (i = 0; i < entries; i++) {
1221 nextdescaddress = (u32)desc_dma +
1222 ((i + 1) % entries) *
1223 sizeof(*desc);
1224
1225 rtlpriv->cfg->ops->set_desc(hw, (u8 *)&desc[i],
1226 true,
1227 HW_DESC_TX_NEXTDESC_ADDR,
1228 (u8 *)&nextdescaddress);
1229 }
1230 }
1231 return 0;
1232}
1233
1234static int _rtl_pci_init_rx_ring(struct ieee80211_hw *hw, int rxring_idx)
1235{
1236 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1237 struct rtl_priv *rtlpriv = rtl_priv(hw);
1238 int i;
1239
1240 if (rtlpriv->use_new_trx_flow) {
1241 struct rtl_rx_buffer_desc *entry = NULL;
1242 /* alloc dma for this ring */
1243 rtlpci->rx_ring[rxring_idx].buffer_desc =
1244 pci_zalloc_consistent(rtlpci->pdev,
1245 sizeof(*rtlpci->rx_ring[rxring_idx].
1246 buffer_desc) *
1247 rtlpci->rxringcount,
1248 &rtlpci->rx_ring[rxring_idx].dma);
1249 if (!rtlpci->rx_ring[rxring_idx].buffer_desc ||
1250 (ulong)rtlpci->rx_ring[rxring_idx].buffer_desc & 0xFF) {
1251 pr_err("Cannot allocate RX ring\n");
1252 return -ENOMEM;
1253 }
1254
1255 /* init every desc in this ring */
1256 rtlpci->rx_ring[rxring_idx].idx = 0;
1257 for (i = 0; i < rtlpci->rxringcount; i++) {
1258 entry = &rtlpci->rx_ring[rxring_idx].buffer_desc[i];
1259 if (!_rtl_pci_init_one_rxdesc(hw, NULL, (u8 *)entry,
1260 rxring_idx, i))
1261 return -ENOMEM;
1262 }
1263 } else {
1264 struct rtl_rx_desc *entry = NULL;
1265 u8 tmp_one = 1;
1266 /* alloc dma for this ring */
1267 rtlpci->rx_ring[rxring_idx].desc =
1268 pci_zalloc_consistent(rtlpci->pdev,
1269 sizeof(*rtlpci->rx_ring[rxring_idx].
1270 desc) * rtlpci->rxringcount,
1271 &rtlpci->rx_ring[rxring_idx].dma);
1272 if (!rtlpci->rx_ring[rxring_idx].desc ||
1273 (unsigned long)rtlpci->rx_ring[rxring_idx].desc & 0xFF) {
1274 pr_err("Cannot allocate RX ring\n");
1275 return -ENOMEM;
1276 }
1277
1278 /* init every desc in this ring */
1279 rtlpci->rx_ring[rxring_idx].idx = 0;
1280
1281 for (i = 0; i < rtlpci->rxringcount; i++) {
1282 entry = &rtlpci->rx_ring[rxring_idx].desc[i];
1283 if (!_rtl_pci_init_one_rxdesc(hw, NULL, (u8 *)entry,
1284 rxring_idx, i))
1285 return -ENOMEM;
1286 }
1287
1288 rtlpriv->cfg->ops->set_desc(hw, (u8 *)entry, false,
1289 HW_DESC_RXERO, &tmp_one);
1290 }
1291 return 0;
1292}
1293
1294static void _rtl_pci_free_tx_ring(struct ieee80211_hw *hw,
1295 unsigned int prio)
1296{
1297 struct rtl_priv *rtlpriv = rtl_priv(hw);
1298 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1299 struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[prio];
1300
1301 /* free every desc in this ring */
1302 while (skb_queue_len(&ring->queue)) {
1303 u8 *entry;
1304 struct sk_buff *skb = __skb_dequeue(&ring->queue);
1305
1306 if (rtlpriv->use_new_trx_flow)
1307 entry = (u8 *)(&ring->buffer_desc[ring->idx]);
1308 else
1309 entry = (u8 *)(&ring->desc[ring->idx]);
1310
1311 pci_unmap_single(rtlpci->pdev,
1312 rtlpriv->cfg->ops->get_desc(hw, (u8 *)entry,
1313 true,
1314 HW_DESC_TXBUFF_ADDR),
1315 skb->len, PCI_DMA_TODEVICE);
1316 kfree_skb(skb);
1317 ring->idx = (ring->idx + 1) % ring->entries;
1318 }
1319
1320 /* free dma of this ring */
1321 pci_free_consistent(rtlpci->pdev,
1322 sizeof(*ring->desc) * ring->entries,
1323 ring->desc, ring->dma);
1324 ring->desc = NULL;
1325 if (rtlpriv->use_new_trx_flow) {
1326 pci_free_consistent(rtlpci->pdev,
1327 sizeof(*ring->buffer_desc) * ring->entries,
1328 ring->buffer_desc, ring->buffer_desc_dma);
1329 ring->buffer_desc = NULL;
1330 }
1331}
1332
1333static void _rtl_pci_free_rx_ring(struct ieee80211_hw *hw, int rxring_idx)
1334{
1335 struct rtl_priv *rtlpriv = rtl_priv(hw);
1336 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1337 int i;
1338
1339 /* free every desc in this ring */
1340 for (i = 0; i < rtlpci->rxringcount; i++) {
1341 struct sk_buff *skb = rtlpci->rx_ring[rxring_idx].rx_buf[i];
1342
1343 if (!skb)
1344 continue;
1345 pci_unmap_single(rtlpci->pdev, *((dma_addr_t *)skb->cb),
1346 rtlpci->rxbuffersize, PCI_DMA_FROMDEVICE);
1347 kfree_skb(skb);
1348 }
1349
1350 /* free dma of this ring */
1351 if (rtlpriv->use_new_trx_flow) {
1352 pci_free_consistent(rtlpci->pdev,
1353 sizeof(*rtlpci->rx_ring[rxring_idx].
1354 buffer_desc) * rtlpci->rxringcount,
1355 rtlpci->rx_ring[rxring_idx].buffer_desc,
1356 rtlpci->rx_ring[rxring_idx].dma);
1357 rtlpci->rx_ring[rxring_idx].buffer_desc = NULL;
1358 } else {
1359 pci_free_consistent(rtlpci->pdev,
1360 sizeof(*rtlpci->rx_ring[rxring_idx].desc) *
1361 rtlpci->rxringcount,
1362 rtlpci->rx_ring[rxring_idx].desc,
1363 rtlpci->rx_ring[rxring_idx].dma);
1364 rtlpci->rx_ring[rxring_idx].desc = NULL;
1365 }
1366}
1367
1368static int _rtl_pci_init_trx_ring(struct ieee80211_hw *hw)
1369{
1370 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1371 int ret;
1372 int i, rxring_idx;
1373
1374 /* rxring_idx 0:RX_MPDU_QUEUE
1375 * rxring_idx 1:RX_CMD_QUEUE
1376 */
1377 for (rxring_idx = 0; rxring_idx < RTL_PCI_MAX_RX_QUEUE; rxring_idx++) {
1378 ret = _rtl_pci_init_rx_ring(hw, rxring_idx);
1379 if (ret)
1380 return ret;
1381 }
1382
1383 for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++) {
1384 ret = _rtl_pci_init_tx_ring(hw, i, rtlpci->txringcount[i]);
1385 if (ret)
1386 goto err_free_rings;
1387 }
1388
1389 return 0;
1390
1391err_free_rings:
1392 for (rxring_idx = 0; rxring_idx < RTL_PCI_MAX_RX_QUEUE; rxring_idx++)
1393 _rtl_pci_free_rx_ring(hw, rxring_idx);
1394
1395 for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++)
1396 if (rtlpci->tx_ring[i].desc ||
1397 rtlpci->tx_ring[i].buffer_desc)
1398 _rtl_pci_free_tx_ring(hw, i);
1399
1400 return 1;
1401}
1402
1403static int _rtl_pci_deinit_trx_ring(struct ieee80211_hw *hw)
1404{
1405 u32 i, rxring_idx;
1406
1407 /*free rx rings */
1408 for (rxring_idx = 0; rxring_idx < RTL_PCI_MAX_RX_QUEUE; rxring_idx++)
1409 _rtl_pci_free_rx_ring(hw, rxring_idx);
1410
1411 /*free tx rings */
1412 for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++)
1413 _rtl_pci_free_tx_ring(hw, i);
1414
1415 return 0;
1416}
1417
1418int rtl_pci_reset_trx_ring(struct ieee80211_hw *hw)
1419{
1420 struct rtl_priv *rtlpriv = rtl_priv(hw);
1421 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1422 int i, rxring_idx;
1423 unsigned long flags;
1424 u8 tmp_one = 1;
1425 u32 bufferaddress;
1426 /* rxring_idx 0:RX_MPDU_QUEUE */
1427 /* rxring_idx 1:RX_CMD_QUEUE */
1428 for (rxring_idx = 0; rxring_idx < RTL_PCI_MAX_RX_QUEUE; rxring_idx++) {
1429 /* force the rx_ring[RX_MPDU_QUEUE/
1430 * RX_CMD_QUEUE].idx to the first one
1431 *new trx flow, do nothing
1432 */
1433 if (!rtlpriv->use_new_trx_flow &&
1434 rtlpci->rx_ring[rxring_idx].desc) {
1435 struct rtl_rx_desc *entry = NULL;
1436
1437 rtlpci->rx_ring[rxring_idx].idx = 0;
1438 for (i = 0; i < rtlpci->rxringcount; i++) {
1439 entry = &rtlpci->rx_ring[rxring_idx].desc[i];
1440 bufferaddress =
1441 rtlpriv->cfg->ops->get_desc(hw, (u8 *)entry,
1442 false, HW_DESC_RXBUFF_ADDR);
1443 memset((u8 *)entry, 0,
1444 sizeof(*rtlpci->rx_ring
1445 [rxring_idx].desc));/*clear one entry*/
1446 if (rtlpriv->use_new_trx_flow) {
1447 rtlpriv->cfg->ops->set_desc(hw,
1448 (u8 *)entry, false,
1449 HW_DESC_RX_PREPARE,
1450 (u8 *)&bufferaddress);
1451 } else {
1452 rtlpriv->cfg->ops->set_desc(hw,
1453 (u8 *)entry, false,
1454 HW_DESC_RXBUFF_ADDR,
1455 (u8 *)&bufferaddress);
1456 rtlpriv->cfg->ops->set_desc(hw,
1457 (u8 *)entry, false,
1458 HW_DESC_RXPKT_LEN,
1459 (u8 *)&rtlpci->rxbuffersize);
1460 rtlpriv->cfg->ops->set_desc(hw,
1461 (u8 *)entry, false,
1462 HW_DESC_RXOWN,
1463 (u8 *)&tmp_one);
1464 }
1465 }
1466 rtlpriv->cfg->ops->set_desc(hw, (u8 *)entry, false,
1467 HW_DESC_RXERO, (u8 *)&tmp_one);
1468 }
1469 rtlpci->rx_ring[rxring_idx].idx = 0;
1470 }
1471
1472 /*after reset, release previous pending packet,
1473 *and force the tx idx to the first one
1474 */
1475 spin_lock_irqsave(&rtlpriv->locks.irq_th_lock, flags);
1476 for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++) {
1477 if (rtlpci->tx_ring[i].desc ||
1478 rtlpci->tx_ring[i].buffer_desc) {
1479 struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[i];
1480
1481 while (skb_queue_len(&ring->queue)) {
1482 u8 *entry;
1483 struct sk_buff *skb =
1484 __skb_dequeue(&ring->queue);
1485 if (rtlpriv->use_new_trx_flow)
1486 entry = (u8 *)(&ring->buffer_desc
1487 [ring->idx]);
1488 else
1489 entry = (u8 *)(&ring->desc[ring->idx]);
1490
1491 pci_unmap_single(rtlpci->pdev,
1492 rtlpriv->cfg->ops->
1493 get_desc(hw, (u8 *)
1494 entry,
1495 true,
1496 HW_DESC_TXBUFF_ADDR),
1497 skb->len, PCI_DMA_TODEVICE);
1498 dev_kfree_skb_irq(skb);
1499 ring->idx = (ring->idx + 1) % ring->entries;
1500 }
1501
1502 if (rtlpriv->use_new_trx_flow) {
1503 rtlpci->tx_ring[i].cur_tx_rp = 0;
1504 rtlpci->tx_ring[i].cur_tx_wp = 0;
1505 }
1506
1507 ring->idx = 0;
1508 ring->entries = rtlpci->txringcount[i];
1509 }
1510 }
1511 spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
1512
1513 return 0;
1514}
1515
1516static bool rtl_pci_tx_chk_waitq_insert(struct ieee80211_hw *hw,
1517 struct ieee80211_sta *sta,
1518 struct sk_buff *skb)
1519{
1520 struct rtl_priv *rtlpriv = rtl_priv(hw);
1521 struct rtl_sta_info *sta_entry = NULL;
1522 u8 tid = rtl_get_tid(skb);
1523 __le16 fc = rtl_get_fc(skb);
1524
1525 if (!sta)
1526 return false;
1527 sta_entry = (struct rtl_sta_info *)sta->drv_priv;
1528
1529 if (!rtlpriv->rtlhal.earlymode_enable)
1530 return false;
1531 if (ieee80211_is_nullfunc(fc))
1532 return false;
1533 if (ieee80211_is_qos_nullfunc(fc))
1534 return false;
1535 if (ieee80211_is_pspoll(fc))
1536 return false;
1537 if (sta_entry->tids[tid].agg.agg_state != RTL_AGG_OPERATIONAL)
1538 return false;
1539 if (_rtl_mac_to_hwqueue(hw, skb) > VO_QUEUE)
1540 return false;
1541 if (tid > 7)
1542 return false;
1543
1544 /* maybe every tid should be checked */
1545 if (!rtlpriv->link_info.higher_busytxtraffic[tid])
1546 return false;
1547
1548 spin_lock_bh(&rtlpriv->locks.waitq_lock);
1549 skb_queue_tail(&rtlpriv->mac80211.skb_waitq[tid], skb);
1550 spin_unlock_bh(&rtlpriv->locks.waitq_lock);
1551
1552 return true;
1553}
1554
1555static int rtl_pci_tx(struct ieee80211_hw *hw,
1556 struct ieee80211_sta *sta,
1557 struct sk_buff *skb,
1558 struct rtl_tcb_desc *ptcb_desc)
1559{
1560 struct rtl_priv *rtlpriv = rtl_priv(hw);
1561 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
1562 struct rtl8192_tx_ring *ring;
1563 struct rtl_tx_desc *pdesc;
1564 struct rtl_tx_buffer_desc *ptx_bd_desc = NULL;
1565 u16 idx;
1566 u8 hw_queue = _rtl_mac_to_hwqueue(hw, skb);
1567 unsigned long flags;
1568 struct ieee80211_hdr *hdr = rtl_get_hdr(skb);
1569 __le16 fc = rtl_get_fc(skb);
1570 u8 *pda_addr = hdr->addr1;
1571 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1572 u8 own;
1573 u8 temp_one = 1;
1574
1575 if (ieee80211_is_mgmt(fc))
1576 rtl_tx_mgmt_proc(hw, skb);
1577
1578 if (rtlpriv->psc.sw_ps_enabled) {
1579 if (ieee80211_is_data(fc) && !ieee80211_is_nullfunc(fc) &&
1580 !ieee80211_has_pm(fc))
1581 hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_PM);
1582 }
1583
1584 rtl_action_proc(hw, skb, true);
1585
1586 if (is_multicast_ether_addr(pda_addr))
1587 rtlpriv->stats.txbytesmulticast += skb->len;
1588 else if (is_broadcast_ether_addr(pda_addr))
1589 rtlpriv->stats.txbytesbroadcast += skb->len;
1590 else
1591 rtlpriv->stats.txbytesunicast += skb->len;
1592
1593 spin_lock_irqsave(&rtlpriv->locks.irq_th_lock, flags);
1594 ring = &rtlpci->tx_ring[hw_queue];
1595 if (hw_queue != BEACON_QUEUE) {
1596 if (rtlpriv->use_new_trx_flow)
1597 idx = ring->cur_tx_wp;
1598 else
1599 idx = (ring->idx + skb_queue_len(&ring->queue)) %
1600 ring->entries;
1601 } else {
1602 idx = 0;
1603 }
1604
1605 pdesc = &ring->desc[idx];
1606 if (rtlpriv->use_new_trx_flow) {
1607 ptx_bd_desc = &ring->buffer_desc[idx];
1608 } else {
1609 own = (u8)rtlpriv->cfg->ops->get_desc(hw, (u8 *)pdesc,
1610 true, HW_DESC_OWN);
1611
1612 if (own == 1 && hw_queue != BEACON_QUEUE) {
1613 rtl_dbg(rtlpriv, COMP_ERR, DBG_WARNING,
1614 "No more TX desc@%d, ring->idx = %d, idx = %d, skb_queue_len = 0x%x\n",
1615 hw_queue, ring->idx, idx,
1616 skb_queue_len(&ring->queue));
1617
1618 spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock,
1619 flags);
1620 return skb->len;
1621 }
1622 }
1623
1624 if (rtlpriv->cfg->ops->get_available_desc &&
1625 rtlpriv->cfg->ops->get_available_desc(hw, hw_queue) == 0) {
1626 rtl_dbg(rtlpriv, COMP_ERR, DBG_WARNING,
1627 "get_available_desc fail\n");
1628 spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
1629 return skb->len;
1630 }
1631
1632 if (ieee80211_is_data(fc))
1633 rtlpriv->cfg->ops->led_control(hw, LED_CTL_TX);
1634
1635 rtlpriv->cfg->ops->fill_tx_desc(hw, hdr, (u8 *)pdesc,
1636 (u8 *)ptx_bd_desc, info, sta, skb, hw_queue, ptcb_desc);
1637
1638 __skb_queue_tail(&ring->queue, skb);
1639
1640 if (rtlpriv->use_new_trx_flow) {
1641 rtlpriv->cfg->ops->set_desc(hw, (u8 *)pdesc, true,
1642 HW_DESC_OWN, &hw_queue);
1643 } else {
1644 rtlpriv->cfg->ops->set_desc(hw, (u8 *)pdesc, true,
1645 HW_DESC_OWN, &temp_one);
1646 }
1647
1648 if ((ring->entries - skb_queue_len(&ring->queue)) < 2 &&
1649 hw_queue != BEACON_QUEUE) {
1650 rtl_dbg(rtlpriv, COMP_ERR, DBG_LOUD,
1651 "less desc left, stop skb_queue@%d, ring->idx = %d, idx = %d, skb_queue_len = 0x%x\n",
1652 hw_queue, ring->idx, idx,
1653 skb_queue_len(&ring->queue));
1654
1655 ieee80211_stop_queue(hw, skb_get_queue_mapping(skb));
1656 }
1657
1658 spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
1659
1660 rtlpriv->cfg->ops->tx_polling(hw, hw_queue);
1661
1662 return 0;
1663}
1664
1665static void rtl_pci_flush(struct ieee80211_hw *hw, u32 queues, bool drop)
1666{
1667 struct rtl_priv *rtlpriv = rtl_priv(hw);
1668 struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
1669 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1670 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1671 u16 i = 0;
1672 int queue_id;
1673 struct rtl8192_tx_ring *ring;
1674
1675 if (mac->skip_scan)
1676 return;
1677
1678 for (queue_id = RTL_PCI_MAX_TX_QUEUE_COUNT - 1; queue_id >= 0;) {
1679 u32 queue_len;
1680
1681 if (((queues >> queue_id) & 0x1) == 0) {
1682 queue_id--;
1683 continue;
1684 }
1685 ring = &pcipriv->dev.tx_ring[queue_id];
1686 queue_len = skb_queue_len(&ring->queue);
1687 if (queue_len == 0 || queue_id == BEACON_QUEUE ||
1688 queue_id == TXCMD_QUEUE) {
1689 queue_id--;
1690 continue;
1691 } else {
1692 msleep(20);
1693 i++;
1694 }
1695
1696 /* we just wait 1s for all queues */
1697 if (rtlpriv->psc.rfpwr_state == ERFOFF ||
1698 is_hal_stop(rtlhal) || i >= 200)
1699 return;
1700 }
1701}
1702
1703static void rtl_pci_deinit(struct ieee80211_hw *hw)
1704{
1705 struct rtl_priv *rtlpriv = rtl_priv(hw);
1706 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1707
1708 _rtl_pci_deinit_trx_ring(hw);
1709
1710 synchronize_irq(rtlpci->pdev->irq);
1711 tasklet_kill(&rtlpriv->works.irq_tasklet);
1712 cancel_work_sync(&rtlpriv->works.lps_change_work);
1713
1714 flush_workqueue(rtlpriv->works.rtl_wq);
1715 destroy_workqueue(rtlpriv->works.rtl_wq);
1716}
1717
1718static int rtl_pci_init(struct ieee80211_hw *hw, struct pci_dev *pdev)
1719{
1720 int err;
1721
1722 _rtl_pci_init_struct(hw, pdev);
1723
1724 err = _rtl_pci_init_trx_ring(hw);
1725 if (err) {
1726 pr_err("tx ring initialization failed\n");
1727 return err;
1728 }
1729
1730 return 0;
1731}
1732
1733static int rtl_pci_start(struct ieee80211_hw *hw)
1734{
1735 struct rtl_priv *rtlpriv = rtl_priv(hw);
1736 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1737 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1738 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
1739 struct rtl_mac *rtlmac = rtl_mac(rtl_priv(hw));
1740 struct rtl_btc_ops *btc_ops = rtlpriv->btcoexist.btc_ops;
1741
1742 int err;
1743
1744 rtl_pci_reset_trx_ring(hw);
1745
1746 rtlpci->driver_is_goingto_unload = false;
1747 if (rtlpriv->cfg->ops->get_btc_status &&
1748 rtlpriv->cfg->ops->get_btc_status()) {
1749 rtlpriv->btcoexist.btc_info.ap_num = 36;
1750 btc_ops->btc_init_variables(rtlpriv);
1751 btc_ops->btc_init_hal_vars(rtlpriv);
1752 } else if (btc_ops) {
1753 btc_ops->btc_init_variables_wifi_only(rtlpriv);
1754 }
1755
1756 err = rtlpriv->cfg->ops->hw_init(hw);
1757 if (err) {
1758 rtl_dbg(rtlpriv, COMP_INIT, DBG_DMESG,
1759 "Failed to config hardware!\n");
1760 kfree(rtlpriv->btcoexist.btc_context);
1761 kfree(rtlpriv->btcoexist.wifi_only_context);
1762 return err;
1763 }
1764 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_RETRY_LIMIT,
1765 &rtlmac->retry_long);
1766
1767 rtlpriv->cfg->ops->enable_interrupt(hw);
1768 rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD, "enable_interrupt OK\n");
1769
1770 rtl_init_rx_config(hw);
1771
1772 /*should be after adapter start and interrupt enable. */
1773 set_hal_start(rtlhal);
1774
1775 RT_CLEAR_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
1776
1777 rtlpci->up_first_time = false;
1778
1779 rtl_dbg(rtlpriv, COMP_INIT, DBG_DMESG, "%s OK\n", __func__);
1780 return 0;
1781}
1782
1783static void rtl_pci_stop(struct ieee80211_hw *hw)
1784{
1785 struct rtl_priv *rtlpriv = rtl_priv(hw);
1786 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1787 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
1788 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1789 unsigned long flags;
1790 u8 rf_timeout = 0;
1791
1792 if (rtlpriv->cfg->ops->get_btc_status())
1793 rtlpriv->btcoexist.btc_ops->btc_halt_notify(rtlpriv);
1794
1795 if (rtlpriv->btcoexist.btc_ops)
1796 rtlpriv->btcoexist.btc_ops->btc_deinit_variables(rtlpriv);
1797
1798 /*should be before disable interrupt&adapter
1799 *and will do it immediately.
1800 */
1801 set_hal_stop(rtlhal);
1802
1803 rtlpci->driver_is_goingto_unload = true;
1804 rtlpriv->cfg->ops->disable_interrupt(hw);
1805 cancel_work_sync(&rtlpriv->works.lps_change_work);
1806
1807 spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
1808 while (ppsc->rfchange_inprogress) {
1809 spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flags);
1810 if (rf_timeout > 100) {
1811 spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
1812 break;
1813 }
1814 mdelay(1);
1815 rf_timeout++;
1816 spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
1817 }
1818 ppsc->rfchange_inprogress = true;
1819 spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flags);
1820
1821 rtlpriv->cfg->ops->hw_disable(hw);
1822 /* some things are not needed if firmware not available */
1823 if (!rtlpriv->max_fw_size)
1824 return;
1825 rtlpriv->cfg->ops->led_control(hw, LED_CTL_POWER_OFF);
1826
1827 spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
1828 ppsc->rfchange_inprogress = false;
1829 spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flags);
1830
1831 rtl_pci_enable_aspm(hw);
1832}
1833
1834static bool _rtl_pci_find_adapter(struct pci_dev *pdev,
1835 struct ieee80211_hw *hw)
1836{
1837 struct rtl_priv *rtlpriv = rtl_priv(hw);
1838 struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
1839 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1840 struct pci_dev *bridge_pdev = pdev->bus->self;
1841 u16 venderid;
1842 u16 deviceid;
1843 u8 revisionid;
1844 u16 irqline;
1845 u8 tmp;
1846
1847 pcipriv->ndis_adapter.pcibridge_vendor = PCI_BRIDGE_VENDOR_UNKNOWN;
1848 venderid = pdev->vendor;
1849 deviceid = pdev->device;
1850 pci_read_config_byte(pdev, 0x8, &revisionid);
1851 pci_read_config_word(pdev, 0x3C, &irqline);
1852
1853 /* PCI ID 0x10ec:0x8192 occurs for both RTL8192E, which uses
1854 * r8192e_pci, and RTL8192SE, which uses this driver. If the
1855 * revision ID is RTL_PCI_REVISION_ID_8192PCIE (0x01), then
1856 * the correct driver is r8192e_pci, thus this routine should
1857 * return false.
1858 */
1859 if (deviceid == RTL_PCI_8192SE_DID &&
1860 revisionid == RTL_PCI_REVISION_ID_8192PCIE)
1861 return false;
1862
1863 if (deviceid == RTL_PCI_8192_DID ||
1864 deviceid == RTL_PCI_0044_DID ||
1865 deviceid == RTL_PCI_0047_DID ||
1866 deviceid == RTL_PCI_8192SE_DID ||
1867 deviceid == RTL_PCI_8174_DID ||
1868 deviceid == RTL_PCI_8173_DID ||
1869 deviceid == RTL_PCI_8172_DID ||
1870 deviceid == RTL_PCI_8171_DID) {
1871 switch (revisionid) {
1872 case RTL_PCI_REVISION_ID_8192PCIE:
1873 rtl_dbg(rtlpriv, COMP_INIT, DBG_DMESG,
1874 "8192 PCI-E is found - vid/did=%x/%x\n",
1875 venderid, deviceid);
1876 rtlhal->hw_type = HARDWARE_TYPE_RTL8192E;
1877 return false;
1878 case RTL_PCI_REVISION_ID_8192SE:
1879 rtl_dbg(rtlpriv, COMP_INIT, DBG_DMESG,
1880 "8192SE is found - vid/did=%x/%x\n",
1881 venderid, deviceid);
1882 rtlhal->hw_type = HARDWARE_TYPE_RTL8192SE;
1883 break;
1884 default:
1885 rtl_dbg(rtlpriv, COMP_ERR, DBG_WARNING,
1886 "Err: Unknown device - vid/did=%x/%x\n",
1887 venderid, deviceid);
1888 rtlhal->hw_type = HARDWARE_TYPE_RTL8192SE;
1889 break;
1890 }
1891 } else if (deviceid == RTL_PCI_8723AE_DID) {
1892 rtlhal->hw_type = HARDWARE_TYPE_RTL8723AE;
1893 rtl_dbg(rtlpriv, COMP_INIT, DBG_DMESG,
1894 "8723AE PCI-E is found - vid/did=%x/%x\n",
1895 venderid, deviceid);
1896 } else if (deviceid == RTL_PCI_8192CET_DID ||
1897 deviceid == RTL_PCI_8192CE_DID ||
1898 deviceid == RTL_PCI_8191CE_DID ||
1899 deviceid == RTL_PCI_8188CE_DID) {
1900 rtlhal->hw_type = HARDWARE_TYPE_RTL8192CE;
1901 rtl_dbg(rtlpriv, COMP_INIT, DBG_DMESG,
1902 "8192C PCI-E is found - vid/did=%x/%x\n",
1903 venderid, deviceid);
1904 } else if (deviceid == RTL_PCI_8192DE_DID ||
1905 deviceid == RTL_PCI_8192DE_DID2) {
1906 rtlhal->hw_type = HARDWARE_TYPE_RTL8192DE;
1907 rtl_dbg(rtlpriv, COMP_INIT, DBG_DMESG,
1908 "8192D PCI-E is found - vid/did=%x/%x\n",
1909 venderid, deviceid);
1910 } else if (deviceid == RTL_PCI_8188EE_DID) {
1911 rtlhal->hw_type = HARDWARE_TYPE_RTL8188EE;
1912 rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
1913 "Find adapter, Hardware type is 8188EE\n");
1914 } else if (deviceid == RTL_PCI_8723BE_DID) {
1915 rtlhal->hw_type = HARDWARE_TYPE_RTL8723BE;
1916 rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
1917 "Find adapter, Hardware type is 8723BE\n");
1918 } else if (deviceid == RTL_PCI_8192EE_DID) {
1919 rtlhal->hw_type = HARDWARE_TYPE_RTL8192EE;
1920 rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
1921 "Find adapter, Hardware type is 8192EE\n");
1922 } else if (deviceid == RTL_PCI_8821AE_DID) {
1923 rtlhal->hw_type = HARDWARE_TYPE_RTL8821AE;
1924 rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
1925 "Find adapter, Hardware type is 8821AE\n");
1926 } else if (deviceid == RTL_PCI_8812AE_DID) {
1927 rtlhal->hw_type = HARDWARE_TYPE_RTL8812AE;
1928 rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
1929 "Find adapter, Hardware type is 8812AE\n");
1930 } else if (deviceid == RTL_PCI_8822BE_DID) {
1931 rtlhal->hw_type = HARDWARE_TYPE_RTL8822BE;
1932 rtlhal->bandset = BAND_ON_BOTH;
1933 rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
1934 "Find adapter, Hardware type is 8822BE\n");
1935 } else {
1936 rtl_dbg(rtlpriv, COMP_ERR, DBG_WARNING,
1937 "Err: Unknown device - vid/did=%x/%x\n",
1938 venderid, deviceid);
1939
1940 rtlhal->hw_type = RTL_DEFAULT_HARDWARE_TYPE;
1941 }
1942
1943 if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192DE) {
1944 if (revisionid == 0 || revisionid == 1) {
1945 if (revisionid == 0) {
1946 rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
1947 "Find 92DE MAC0\n");
1948 rtlhal->interfaceindex = 0;
1949 } else if (revisionid == 1) {
1950 rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
1951 "Find 92DE MAC1\n");
1952 rtlhal->interfaceindex = 1;
1953 }
1954 } else {
1955 rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
1956 "Unknown device - VendorID/DeviceID=%x/%x, Revision=%x\n",
1957 venderid, deviceid, revisionid);
1958 rtlhal->interfaceindex = 0;
1959 }
1960 }
1961
1962 switch (rtlhal->hw_type) {
1963 case HARDWARE_TYPE_RTL8192EE:
1964 case HARDWARE_TYPE_RTL8822BE:
1965 /* use new trx flow */
1966 rtlpriv->use_new_trx_flow = true;
1967 break;
1968
1969 default:
1970 rtlpriv->use_new_trx_flow = false;
1971 break;
1972 }
1973
1974 /*find bus info */
1975 pcipriv->ndis_adapter.busnumber = pdev->bus->number;
1976 pcipriv->ndis_adapter.devnumber = PCI_SLOT(pdev->devfn);
1977 pcipriv->ndis_adapter.funcnumber = PCI_FUNC(pdev->devfn);
1978
1979 /*find bridge info */
1980 pcipriv->ndis_adapter.pcibridge_vendor = PCI_BRIDGE_VENDOR_UNKNOWN;
1981 /* some ARM have no bridge_pdev and will crash here
1982 * so we should check if bridge_pdev is NULL
1983 */
1984 if (bridge_pdev) {
1985 /*find bridge info if available */
1986 pcipriv->ndis_adapter.pcibridge_vendorid = bridge_pdev->vendor;
1987 for (tmp = 0; tmp < PCI_BRIDGE_VENDOR_MAX; tmp++) {
1988 if (bridge_pdev->vendor == pcibridge_vendors[tmp]) {
1989 pcipriv->ndis_adapter.pcibridge_vendor = tmp;
1990 rtl_dbg(rtlpriv, COMP_INIT, DBG_DMESG,
1991 "Pci Bridge Vendor is found index: %d\n",
1992 tmp);
1993 break;
1994 }
1995 }
1996 }
1997
1998 if (pcipriv->ndis_adapter.pcibridge_vendor !=
1999 PCI_BRIDGE_VENDOR_UNKNOWN) {
2000 pcipriv->ndis_adapter.pcibridge_busnum =
2001 bridge_pdev->bus->number;
2002 pcipriv->ndis_adapter.pcibridge_devnum =
2003 PCI_SLOT(bridge_pdev->devfn);
2004 pcipriv->ndis_adapter.pcibridge_funcnum =
2005 PCI_FUNC(bridge_pdev->devfn);
2006
2007 if (pcipriv->ndis_adapter.pcibridge_vendor ==
2008 PCI_BRIDGE_VENDOR_AMD) {
2009 pcipriv->ndis_adapter.amd_l1_patch =
2010 rtl_pci_get_amd_l1_patch(hw);
2011 }
2012 }
2013
2014 rtl_dbg(rtlpriv, COMP_INIT, DBG_DMESG,
2015 "pcidev busnumber:devnumber:funcnumber:vendor:link_ctl %d:%d:%d:%x:%x\n",
2016 pcipriv->ndis_adapter.busnumber,
2017 pcipriv->ndis_adapter.devnumber,
2018 pcipriv->ndis_adapter.funcnumber,
2019 pdev->vendor, pcipriv->ndis_adapter.linkctrl_reg);
2020
2021 rtl_dbg(rtlpriv, COMP_INIT, DBG_DMESG,
2022 "pci_bridge busnumber:devnumber:funcnumber:vendor:amd %d:%d:%d:%x:%x\n",
2023 pcipriv->ndis_adapter.pcibridge_busnum,
2024 pcipriv->ndis_adapter.pcibridge_devnum,
2025 pcipriv->ndis_adapter.pcibridge_funcnum,
2026 pcibridge_vendors[pcipriv->ndis_adapter.pcibridge_vendor],
2027 pcipriv->ndis_adapter.amd_l1_patch);
2028
2029 rtl_pci_parse_configuration(pdev, hw);
2030 list_add_tail(&rtlpriv->list, &rtlpriv->glb_var->glb_priv_list);
2031
2032 return true;
2033}
2034
2035static int rtl_pci_intr_mode_msi(struct ieee80211_hw *hw)
2036{
2037 struct rtl_priv *rtlpriv = rtl_priv(hw);
2038 struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
2039 struct rtl_pci *rtlpci = rtl_pcidev(pcipriv);
2040 int ret;
2041
2042 ret = pci_enable_msi(rtlpci->pdev);
2043 if (ret < 0)
2044 return ret;
2045
2046 ret = request_irq(rtlpci->pdev->irq, &_rtl_pci_interrupt,
2047 IRQF_SHARED, KBUILD_MODNAME, hw);
2048 if (ret < 0) {
2049 pci_disable_msi(rtlpci->pdev);
2050 return ret;
2051 }
2052
2053 rtlpci->using_msi = true;
2054
2055 rtl_dbg(rtlpriv, COMP_INIT | COMP_INTR, DBG_DMESG,
2056 "MSI Interrupt Mode!\n");
2057 return 0;
2058}
2059
2060static int rtl_pci_intr_mode_legacy(struct ieee80211_hw *hw)
2061{
2062 struct rtl_priv *rtlpriv = rtl_priv(hw);
2063 struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
2064 struct rtl_pci *rtlpci = rtl_pcidev(pcipriv);
2065 int ret;
2066
2067 ret = request_irq(rtlpci->pdev->irq, &_rtl_pci_interrupt,
2068 IRQF_SHARED, KBUILD_MODNAME, hw);
2069 if (ret < 0)
2070 return ret;
2071
2072 rtlpci->using_msi = false;
2073 rtl_dbg(rtlpriv, COMP_INIT | COMP_INTR, DBG_DMESG,
2074 "Pin-based Interrupt Mode!\n");
2075 return 0;
2076}
2077
2078static int rtl_pci_intr_mode_decide(struct ieee80211_hw *hw)
2079{
2080 struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
2081 struct rtl_pci *rtlpci = rtl_pcidev(pcipriv);
2082 int ret;
2083
2084 if (rtlpci->msi_support) {
2085 ret = rtl_pci_intr_mode_msi(hw);
2086 if (ret < 0)
2087 ret = rtl_pci_intr_mode_legacy(hw);
2088 } else {
2089 ret = rtl_pci_intr_mode_legacy(hw);
2090 }
2091 return ret;
2092}
2093
2094static void platform_enable_dma64(struct pci_dev *pdev, bool dma64)
2095{
2096 u8 value;
2097
2098 pci_read_config_byte(pdev, 0x719, &value);
2099
2100 /* 0x719 Bit5 is DMA64 bit fetch. */
2101 if (dma64)
2102 value |= BIT(5);
2103 else
2104 value &= ~BIT(5);
2105
2106 pci_write_config_byte(pdev, 0x719, value);
2107}
2108
2109int rtl_pci_probe(struct pci_dev *pdev,
2110 const struct pci_device_id *id)
2111{
2112 struct ieee80211_hw *hw = NULL;
2113
2114 struct rtl_priv *rtlpriv = NULL;
2115 struct rtl_pci_priv *pcipriv = NULL;
2116 struct rtl_pci *rtlpci;
2117 unsigned long pmem_start, pmem_len, pmem_flags;
2118 int err;
2119
2120 err = pci_enable_device(pdev);
2121 if (err) {
2122 WARN_ONCE(true, "%s : Cannot enable new PCI device\n",
2123 pci_name(pdev));
2124 return err;
2125 }
2126
2127 if (((struct rtl_hal_cfg *)id->driver_data)->mod_params->dma64 &&
2128 !pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
2129 if (pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64))) {
2130 WARN_ONCE(true,
2131 "Unable to obtain 64bit DMA for consistent allocations\n");
2132 err = -ENOMEM;
2133 goto fail1;
2134 }
2135
2136 platform_enable_dma64(pdev, true);
2137 } else if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(32))) {
2138 if (pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32))) {
2139 WARN_ONCE(true,
2140 "rtlwifi: Unable to obtain 32bit DMA for consistent allocations\n");
2141 err = -ENOMEM;
2142 goto fail1;
2143 }
2144
2145 platform_enable_dma64(pdev, false);
2146 }
2147
2148 pci_set_master(pdev);
2149
2150 hw = ieee80211_alloc_hw(sizeof(struct rtl_pci_priv) +
2151 sizeof(struct rtl_priv), &rtl_ops);
2152 if (!hw) {
2153 WARN_ONCE(true,
2154 "%s : ieee80211 alloc failed\n", pci_name(pdev));
2155 err = -ENOMEM;
2156 goto fail1;
2157 }
2158
2159 SET_IEEE80211_DEV(hw, &pdev->dev);
2160 pci_set_drvdata(pdev, hw);
2161
2162 rtlpriv = hw->priv;
2163 rtlpriv->hw = hw;
2164 pcipriv = (void *)rtlpriv->priv;
2165 pcipriv->dev.pdev = pdev;
2166 init_completion(&rtlpriv->firmware_loading_complete);
2167 /*proximity init here*/
2168 rtlpriv->proximity.proxim_on = false;
2169
2170 pcipriv = (void *)rtlpriv->priv;
2171 pcipriv->dev.pdev = pdev;
2172
2173 /* init cfg & intf_ops */
2174 rtlpriv->rtlhal.interface = INTF_PCI;
2175 rtlpriv->cfg = (struct rtl_hal_cfg *)(id->driver_data);
2176 rtlpriv->intf_ops = &rtl_pci_ops;
2177 rtlpriv->glb_var = &rtl_global_var;
2178 rtl_efuse_ops_init(hw);
2179
2180 /* MEM map */
2181 err = pci_request_regions(pdev, KBUILD_MODNAME);
2182 if (err) {
2183 WARN_ONCE(true, "rtlwifi: Can't obtain PCI resources\n");
2184 goto fail1;
2185 }
2186
2187 pmem_start = pci_resource_start(pdev, rtlpriv->cfg->bar_id);
2188 pmem_len = pci_resource_len(pdev, rtlpriv->cfg->bar_id);
2189 pmem_flags = pci_resource_flags(pdev, rtlpriv->cfg->bar_id);
2190
2191 /*shared mem start */
2192 rtlpriv->io.pci_mem_start =
2193 (unsigned long)pci_iomap(pdev,
2194 rtlpriv->cfg->bar_id, pmem_len);
2195 if (rtlpriv->io.pci_mem_start == 0) {
2196 WARN_ONCE(true, "rtlwifi: Can't map PCI mem\n");
2197 err = -ENOMEM;
2198 goto fail2;
2199 }
2200
2201 rtl_dbg(rtlpriv, COMP_INIT, DBG_DMESG,
2202 "mem mapped space: start: 0x%08lx len:%08lx flags:%08lx, after map:0x%08lx\n",
2203 pmem_start, pmem_len, pmem_flags,
2204 rtlpriv->io.pci_mem_start);
2205
2206 /* Disable Clk Request */
2207 pci_write_config_byte(pdev, 0x81, 0);
2208 /* leave D3 mode */
2209 pci_write_config_byte(pdev, 0x44, 0);
2210 pci_write_config_byte(pdev, 0x04, 0x06);
2211 pci_write_config_byte(pdev, 0x04, 0x07);
2212
2213 /* find adapter */
2214 if (!_rtl_pci_find_adapter(pdev, hw)) {
2215 err = -ENODEV;
2216 goto fail2;
2217 }
2218
2219 /* Init IO handler */
2220 _rtl_pci_io_handler_init(&pdev->dev, hw);
2221
2222 /*like read eeprom and so on */
2223 rtlpriv->cfg->ops->read_eeprom_info(hw);
2224
2225 if (rtlpriv->cfg->ops->init_sw_vars(hw)) {
2226 pr_err("Can't init_sw_vars\n");
2227 err = -ENODEV;
2228 goto fail3;
2229 }
2230 rtlpriv->cfg->ops->init_sw_leds(hw);
2231
2232 /*aspm */
2233 rtl_pci_init_aspm(hw);
2234
2235 /* Init mac80211 sw */
2236 err = rtl_init_core(hw);
2237 if (err) {
2238 pr_err("Can't allocate sw for mac80211\n");
2239 goto fail3;
2240 }
2241
2242 /* Init PCI sw */
2243 err = rtl_pci_init(hw, pdev);
2244 if (err) {
2245 pr_err("Failed to init PCI\n");
2246 goto fail3;
2247 }
2248
2249 err = ieee80211_register_hw(hw);
2250 if (err) {
2251 pr_err("Can't register mac80211 hw.\n");
2252 err = -ENODEV;
2253 goto fail3;
2254 }
2255 rtlpriv->mac80211.mac80211_registered = 1;
2256
2257 /* add for debug */
2258 rtl_debug_add_one(hw);
2259
2260 /*init rfkill */
2261 rtl_init_rfkill(hw); /* Init PCI sw */
2262
2263 rtlpci = rtl_pcidev(pcipriv);
2264 err = rtl_pci_intr_mode_decide(hw);
2265 if (err) {
2266 rtl_dbg(rtlpriv, COMP_INIT, DBG_DMESG,
2267 "%s: failed to register IRQ handler\n",
2268 wiphy_name(hw->wiphy));
2269 goto fail3;
2270 }
2271 rtlpci->irq_alloc = 1;
2272
2273 set_bit(RTL_STATUS_INTERFACE_START, &rtlpriv->status);
2274 return 0;
2275
2276fail3:
2277 pci_set_drvdata(pdev, NULL);
2278 rtl_deinit_core(hw);
2279
2280fail2:
2281 if (rtlpriv->io.pci_mem_start != 0)
2282 pci_iounmap(pdev, (void __iomem *)rtlpriv->io.pci_mem_start);
2283
2284 pci_release_regions(pdev);
2285 complete(&rtlpriv->firmware_loading_complete);
2286
2287fail1:
2288 if (hw)
2289 ieee80211_free_hw(hw);
2290 pci_disable_device(pdev);
2291
2292 return err;
2293}
2294EXPORT_SYMBOL(rtl_pci_probe);
2295
2296void rtl_pci_disconnect(struct pci_dev *pdev)
2297{
2298 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
2299 struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
2300 struct rtl_priv *rtlpriv = rtl_priv(hw);
2301 struct rtl_pci *rtlpci = rtl_pcidev(pcipriv);
2302 struct rtl_mac *rtlmac = rtl_mac(rtlpriv);
2303
2304 /* just in case driver is removed before firmware callback */
2305 wait_for_completion(&rtlpriv->firmware_loading_complete);
2306 clear_bit(RTL_STATUS_INTERFACE_START, &rtlpriv->status);
2307
2308 /* remove form debug */
2309 rtl_debug_remove_one(hw);
2310
2311 /*ieee80211_unregister_hw will call ops_stop */
2312 if (rtlmac->mac80211_registered == 1) {
2313 ieee80211_unregister_hw(hw);
2314 rtlmac->mac80211_registered = 0;
2315 } else {
2316 rtl_deinit_deferred_work(hw, false);
2317 rtlpriv->intf_ops->adapter_stop(hw);
2318 }
2319 rtlpriv->cfg->ops->disable_interrupt(hw);
2320
2321 /*deinit rfkill */
2322 rtl_deinit_rfkill(hw);
2323
2324 rtl_pci_deinit(hw);
2325 rtl_deinit_core(hw);
2326 rtlpriv->cfg->ops->deinit_sw_vars(hw);
2327
2328 if (rtlpci->irq_alloc) {
2329 free_irq(rtlpci->pdev->irq, hw);
2330 rtlpci->irq_alloc = 0;
2331 }
2332
2333 if (rtlpci->using_msi)
2334 pci_disable_msi(rtlpci->pdev);
2335
2336 list_del(&rtlpriv->list);
2337 if (rtlpriv->io.pci_mem_start != 0) {
2338 pci_iounmap(pdev, (void __iomem *)rtlpriv->io.pci_mem_start);
2339 pci_release_regions(pdev);
2340 }
2341
2342 pci_disable_device(pdev);
2343
2344 rtl_pci_disable_aspm(hw);
2345
2346 pci_set_drvdata(pdev, NULL);
2347
2348 ieee80211_free_hw(hw);
2349}
2350EXPORT_SYMBOL(rtl_pci_disconnect);
2351
2352#ifdef CONFIG_PM_SLEEP
2353/***************************************
2354 * kernel pci power state define:
2355 * PCI_D0 ((pci_power_t __force) 0)
2356 * PCI_D1 ((pci_power_t __force) 1)
2357 * PCI_D2 ((pci_power_t __force) 2)
2358 * PCI_D3hot ((pci_power_t __force) 3)
2359 * PCI_D3cold ((pci_power_t __force) 4)
2360 * PCI_UNKNOWN ((pci_power_t __force) 5)
2361
2362 * This function is called when system
2363 * goes into suspend state mac80211 will
2364 * call rtl_mac_stop() from the mac80211
2365 * suspend function first, So there is
2366 * no need to call hw_disable here.
2367 ****************************************/
2368int rtl_pci_suspend(struct device *dev)
2369{
2370 struct ieee80211_hw *hw = dev_get_drvdata(dev);
2371 struct rtl_priv *rtlpriv = rtl_priv(hw);
2372
2373 rtlpriv->cfg->ops->hw_suspend(hw);
2374 rtl_deinit_rfkill(hw);
2375
2376 return 0;
2377}
2378EXPORT_SYMBOL(rtl_pci_suspend);
2379
2380int rtl_pci_resume(struct device *dev)
2381{
2382 struct ieee80211_hw *hw = dev_get_drvdata(dev);
2383 struct rtl_priv *rtlpriv = rtl_priv(hw);
2384
2385 rtlpriv->cfg->ops->hw_resume(hw);
2386 rtl_init_rfkill(hw);
2387 return 0;
2388}
2389EXPORT_SYMBOL(rtl_pci_resume);
2390#endif /* CONFIG_PM_SLEEP */
2391
2392const struct rtl_intf_ops rtl_pci_ops = {
2393 .read_efuse_byte = read_efuse_byte,
2394 .adapter_start = rtl_pci_start,
2395 .adapter_stop = rtl_pci_stop,
2396 .check_buddy_priv = rtl_pci_check_buddy_priv,
2397 .adapter_tx = rtl_pci_tx,
2398 .flush = rtl_pci_flush,
2399 .reset_trx_ring = rtl_pci_reset_trx_ring,
2400 .waitq_insert = rtl_pci_tx_chk_waitq_insert,
2401
2402 .disable_aspm = rtl_pci_disable_aspm,
2403 .enable_aspm = rtl_pci_enable_aspm,
2404};