b.liu | e958203 | 2025-04-17 19:18:16 +0800 | [diff] [blame^] | 1 | // SPDX-License-Identifier: GPL-2.0 |
| 2 | /* |
| 3 | * PCIe host controller driver for Freescale i.MX6 SoCs |
| 4 | * |
| 5 | * Copyright (C) 2013 Kosagi |
| 6 | * http://www.kosagi.com |
| 7 | * |
| 8 | * Author: Sean Cross <xobs@kosagi.com> |
| 9 | */ |
| 10 | |
| 11 | #include <linux/bitfield.h> |
| 12 | #include <linux/clk.h> |
| 13 | #include <linux/delay.h> |
| 14 | #include <linux/gpio.h> |
| 15 | #include <linux/kernel.h> |
| 16 | #include <linux/mfd/syscon.h> |
| 17 | #include <linux/mfd/syscon/imx6q-iomuxc-gpr.h> |
| 18 | #include <linux/mfd/syscon/imx7-iomuxc-gpr.h> |
| 19 | #include <linux/module.h> |
| 20 | #include <linux/of_gpio.h> |
| 21 | #include <linux/of_device.h> |
| 22 | #include <linux/of_address.h> |
| 23 | #include <linux/pci.h> |
| 24 | #include <linux/platform_device.h> |
| 25 | #include <linux/regmap.h> |
| 26 | #include <linux/regulator/consumer.h> |
| 27 | #include <linux/resource.h> |
| 28 | #include <linux/signal.h> |
| 29 | #include <linux/types.h> |
| 30 | #include <linux/interrupt.h> |
| 31 | #include <linux/reset.h> |
| 32 | #include <linux/pm_domain.h> |
| 33 | #include <linux/pm_runtime.h> |
| 34 | |
| 35 | #include "pcie-designware.h" |
| 36 | |
| 37 | #define IMX8MQ_GPR_PCIE_REF_USE_PAD BIT(9) |
| 38 | #define IMX8MQ_GPR_PCIE_CLK_REQ_OVERRIDE_EN BIT(10) |
| 39 | #define IMX8MQ_GPR_PCIE_CLK_REQ_OVERRIDE BIT(11) |
| 40 | #define IMX8MQ_GPR12_PCIE2_CTRL_DEVICE_TYPE GENMASK(11, 8) |
| 41 | #define IMX8MQ_PCIE2_BASE_ADDR 0x33c00000 |
| 42 | |
| 43 | #define to_imx6_pcie(x) dev_get_drvdata((x)->dev) |
| 44 | |
| 45 | enum imx6_pcie_variants { |
| 46 | IMX6Q, |
| 47 | IMX6SX, |
| 48 | IMX6QP, |
| 49 | IMX7D, |
| 50 | IMX8MQ, |
| 51 | }; |
| 52 | |
| 53 | #define IMX6_PCIE_FLAG_IMX6_PHY BIT(0) |
| 54 | #define IMX6_PCIE_FLAG_IMX6_SPEED_CHANGE BIT(1) |
| 55 | #define IMX6_PCIE_FLAG_SUPPORTS_SUSPEND BIT(2) |
| 56 | |
| 57 | struct imx6_pcie_drvdata { |
| 58 | enum imx6_pcie_variants variant; |
| 59 | u32 flags; |
| 60 | int dbi_length; |
| 61 | }; |
| 62 | |
| 63 | struct imx6_pcie { |
| 64 | struct dw_pcie *pci; |
| 65 | int reset_gpio; |
| 66 | bool gpio_active_high; |
| 67 | struct clk *pcie_bus; |
| 68 | struct clk *pcie_phy; |
| 69 | struct clk *pcie_inbound_axi; |
| 70 | struct clk *pcie; |
| 71 | struct clk *pcie_aux; |
| 72 | struct regmap *iomuxc_gpr; |
| 73 | u32 controller_id; |
| 74 | struct reset_control *pciephy_reset; |
| 75 | struct reset_control *apps_reset; |
| 76 | struct reset_control *turnoff_reset; |
| 77 | u32 tx_deemph_gen1; |
| 78 | u32 tx_deemph_gen2_3p5db; |
| 79 | u32 tx_deemph_gen2_6db; |
| 80 | u32 tx_swing_full; |
| 81 | u32 tx_swing_low; |
| 82 | int link_gen; |
| 83 | struct regulator *vpcie; |
| 84 | void __iomem *phy_base; |
| 85 | |
| 86 | /* power domain for pcie */ |
| 87 | struct device *pd_pcie; |
| 88 | /* power domain for pcie phy */ |
| 89 | struct device *pd_pcie_phy; |
| 90 | const struct imx6_pcie_drvdata *drvdata; |
| 91 | }; |
| 92 | |
| 93 | /* Parameters for the waiting for PCIe PHY PLL to lock on i.MX7 */ |
| 94 | #define PHY_PLL_LOCK_WAIT_USLEEP_MAX 200 |
| 95 | #define PHY_PLL_LOCK_WAIT_TIMEOUT (2000 * PHY_PLL_LOCK_WAIT_USLEEP_MAX) |
| 96 | |
| 97 | /* PCIe Root Complex registers (memory-mapped) */ |
| 98 | #define PCIE_RC_IMX6_MSI_CAP 0x50 |
| 99 | #define PCIE_RC_LCR 0x7c |
| 100 | #define PCIE_RC_LCR_MAX_LINK_SPEEDS_GEN1 0x1 |
| 101 | #define PCIE_RC_LCR_MAX_LINK_SPEEDS_GEN2 0x2 |
| 102 | #define PCIE_RC_LCR_MAX_LINK_SPEEDS_MASK 0xf |
| 103 | |
| 104 | #define PCIE_RC_LCSR 0x80 |
| 105 | |
| 106 | /* PCIe Port Logic registers (memory-mapped) */ |
| 107 | #define PL_OFFSET 0x700 |
| 108 | |
| 109 | #define PCIE_PHY_CTRL (PL_OFFSET + 0x114) |
| 110 | #define PCIE_PHY_CTRL_DATA(x) FIELD_PREP(GENMASK(15, 0), (x)) |
| 111 | #define PCIE_PHY_CTRL_CAP_ADR BIT(16) |
| 112 | #define PCIE_PHY_CTRL_CAP_DAT BIT(17) |
| 113 | #define PCIE_PHY_CTRL_WR BIT(18) |
| 114 | #define PCIE_PHY_CTRL_RD BIT(19) |
| 115 | |
| 116 | #define PCIE_PHY_STAT (PL_OFFSET + 0x110) |
| 117 | #define PCIE_PHY_STAT_ACK BIT(16) |
| 118 | |
| 119 | #define PCIE_LINK_WIDTH_SPEED_CONTROL 0x80C |
| 120 | |
| 121 | /* PHY registers (not memory-mapped) */ |
| 122 | #define PCIE_PHY_ATEOVRD 0x10 |
| 123 | #define PCIE_PHY_ATEOVRD_EN BIT(2) |
| 124 | #define PCIE_PHY_ATEOVRD_REF_CLKDIV_SHIFT 0 |
| 125 | #define PCIE_PHY_ATEOVRD_REF_CLKDIV_MASK 0x1 |
| 126 | |
| 127 | #define PCIE_PHY_MPLL_OVRD_IN_LO 0x11 |
| 128 | #define PCIE_PHY_MPLL_MULTIPLIER_SHIFT 2 |
| 129 | #define PCIE_PHY_MPLL_MULTIPLIER_MASK 0x7f |
| 130 | #define PCIE_PHY_MPLL_MULTIPLIER_OVRD BIT(9) |
| 131 | |
| 132 | #define PCIE_PHY_RX_ASIC_OUT 0x100D |
| 133 | #define PCIE_PHY_RX_ASIC_OUT_VALID (1 << 0) |
| 134 | |
| 135 | /* iMX7 PCIe PHY registers */ |
| 136 | #define PCIE_PHY_CMN_REG4 0x14 |
| 137 | /* These are probably the bits that *aren't* DCC_FB_EN */ |
| 138 | #define PCIE_PHY_CMN_REG4_DCC_FB_EN 0x29 |
| 139 | |
| 140 | #define PCIE_PHY_CMN_REG15 0x54 |
| 141 | #define PCIE_PHY_CMN_REG15_DLY_4 BIT(2) |
| 142 | #define PCIE_PHY_CMN_REG15_PLL_PD BIT(5) |
| 143 | #define PCIE_PHY_CMN_REG15_OVRD_PLL_PD BIT(7) |
| 144 | |
| 145 | #define PCIE_PHY_CMN_REG24 0x90 |
| 146 | #define PCIE_PHY_CMN_REG24_RX_EQ BIT(6) |
| 147 | #define PCIE_PHY_CMN_REG24_RX_EQ_SEL BIT(3) |
| 148 | |
| 149 | #define PCIE_PHY_CMN_REG26 0x98 |
| 150 | #define PCIE_PHY_CMN_REG26_ATT_MODE 0xBC |
| 151 | |
| 152 | #define PHY_RX_OVRD_IN_LO 0x1005 |
| 153 | #define PHY_RX_OVRD_IN_LO_RX_DATA_EN BIT(5) |
| 154 | #define PHY_RX_OVRD_IN_LO_RX_PLL_EN BIT(3) |
| 155 | |
| 156 | static int pcie_phy_poll_ack(struct imx6_pcie *imx6_pcie, bool exp_val) |
| 157 | { |
| 158 | struct dw_pcie *pci = imx6_pcie->pci; |
| 159 | bool val; |
| 160 | u32 max_iterations = 10; |
| 161 | u32 wait_counter = 0; |
| 162 | |
| 163 | do { |
| 164 | val = dw_pcie_readl_dbi(pci, PCIE_PHY_STAT) & |
| 165 | PCIE_PHY_STAT_ACK; |
| 166 | wait_counter++; |
| 167 | |
| 168 | if (val == exp_val) |
| 169 | return 0; |
| 170 | |
| 171 | udelay(1); |
| 172 | } while (wait_counter < max_iterations); |
| 173 | |
| 174 | return -ETIMEDOUT; |
| 175 | } |
| 176 | |
| 177 | static int pcie_phy_wait_ack(struct imx6_pcie *imx6_pcie, int addr) |
| 178 | { |
| 179 | struct dw_pcie *pci = imx6_pcie->pci; |
| 180 | u32 val; |
| 181 | int ret; |
| 182 | |
| 183 | val = PCIE_PHY_CTRL_DATA(addr); |
| 184 | dw_pcie_writel_dbi(pci, PCIE_PHY_CTRL, val); |
| 185 | |
| 186 | val |= PCIE_PHY_CTRL_CAP_ADR; |
| 187 | dw_pcie_writel_dbi(pci, PCIE_PHY_CTRL, val); |
| 188 | |
| 189 | ret = pcie_phy_poll_ack(imx6_pcie, true); |
| 190 | if (ret) |
| 191 | return ret; |
| 192 | |
| 193 | val = PCIE_PHY_CTRL_DATA(addr); |
| 194 | dw_pcie_writel_dbi(pci, PCIE_PHY_CTRL, val); |
| 195 | |
| 196 | return pcie_phy_poll_ack(imx6_pcie, false); |
| 197 | } |
| 198 | |
| 199 | /* Read from the 16-bit PCIe PHY control registers (not memory-mapped) */ |
| 200 | static int pcie_phy_read(struct imx6_pcie *imx6_pcie, int addr, u16 *data) |
| 201 | { |
| 202 | struct dw_pcie *pci = imx6_pcie->pci; |
| 203 | u32 phy_ctl; |
| 204 | int ret; |
| 205 | |
| 206 | ret = pcie_phy_wait_ack(imx6_pcie, addr); |
| 207 | if (ret) |
| 208 | return ret; |
| 209 | |
| 210 | /* assert Read signal */ |
| 211 | phy_ctl = PCIE_PHY_CTRL_RD; |
| 212 | dw_pcie_writel_dbi(pci, PCIE_PHY_CTRL, phy_ctl); |
| 213 | |
| 214 | ret = pcie_phy_poll_ack(imx6_pcie, true); |
| 215 | if (ret) |
| 216 | return ret; |
| 217 | |
| 218 | *data = dw_pcie_readl_dbi(pci, PCIE_PHY_STAT); |
| 219 | |
| 220 | /* deassert Read signal */ |
| 221 | dw_pcie_writel_dbi(pci, PCIE_PHY_CTRL, 0x00); |
| 222 | |
| 223 | return pcie_phy_poll_ack(imx6_pcie, false); |
| 224 | } |
| 225 | |
| 226 | static int pcie_phy_write(struct imx6_pcie *imx6_pcie, int addr, u16 data) |
| 227 | { |
| 228 | struct dw_pcie *pci = imx6_pcie->pci; |
| 229 | u32 var; |
| 230 | int ret; |
| 231 | |
| 232 | /* write addr */ |
| 233 | /* cap addr */ |
| 234 | ret = pcie_phy_wait_ack(imx6_pcie, addr); |
| 235 | if (ret) |
| 236 | return ret; |
| 237 | |
| 238 | var = PCIE_PHY_CTRL_DATA(data); |
| 239 | dw_pcie_writel_dbi(pci, PCIE_PHY_CTRL, var); |
| 240 | |
| 241 | /* capture data */ |
| 242 | var |= PCIE_PHY_CTRL_CAP_DAT; |
| 243 | dw_pcie_writel_dbi(pci, PCIE_PHY_CTRL, var); |
| 244 | |
| 245 | ret = pcie_phy_poll_ack(imx6_pcie, true); |
| 246 | if (ret) |
| 247 | return ret; |
| 248 | |
| 249 | /* deassert cap data */ |
| 250 | var = PCIE_PHY_CTRL_DATA(data); |
| 251 | dw_pcie_writel_dbi(pci, PCIE_PHY_CTRL, var); |
| 252 | |
| 253 | /* wait for ack de-assertion */ |
| 254 | ret = pcie_phy_poll_ack(imx6_pcie, false); |
| 255 | if (ret) |
| 256 | return ret; |
| 257 | |
| 258 | /* assert wr signal */ |
| 259 | var = PCIE_PHY_CTRL_WR; |
| 260 | dw_pcie_writel_dbi(pci, PCIE_PHY_CTRL, var); |
| 261 | |
| 262 | /* wait for ack */ |
| 263 | ret = pcie_phy_poll_ack(imx6_pcie, true); |
| 264 | if (ret) |
| 265 | return ret; |
| 266 | |
| 267 | /* deassert wr signal */ |
| 268 | var = PCIE_PHY_CTRL_DATA(data); |
| 269 | dw_pcie_writel_dbi(pci, PCIE_PHY_CTRL, var); |
| 270 | |
| 271 | /* wait for ack de-assertion */ |
| 272 | ret = pcie_phy_poll_ack(imx6_pcie, false); |
| 273 | if (ret) |
| 274 | return ret; |
| 275 | |
| 276 | dw_pcie_writel_dbi(pci, PCIE_PHY_CTRL, 0x0); |
| 277 | |
| 278 | return 0; |
| 279 | } |
| 280 | |
| 281 | static void imx6_pcie_reset_phy(struct imx6_pcie *imx6_pcie) |
| 282 | { |
| 283 | u16 tmp; |
| 284 | |
| 285 | if (!(imx6_pcie->drvdata->flags & IMX6_PCIE_FLAG_IMX6_PHY)) |
| 286 | return; |
| 287 | |
| 288 | pcie_phy_read(imx6_pcie, PHY_RX_OVRD_IN_LO, &tmp); |
| 289 | tmp |= (PHY_RX_OVRD_IN_LO_RX_DATA_EN | |
| 290 | PHY_RX_OVRD_IN_LO_RX_PLL_EN); |
| 291 | pcie_phy_write(imx6_pcie, PHY_RX_OVRD_IN_LO, tmp); |
| 292 | |
| 293 | usleep_range(2000, 3000); |
| 294 | |
| 295 | pcie_phy_read(imx6_pcie, PHY_RX_OVRD_IN_LO, &tmp); |
| 296 | tmp &= ~(PHY_RX_OVRD_IN_LO_RX_DATA_EN | |
| 297 | PHY_RX_OVRD_IN_LO_RX_PLL_EN); |
| 298 | pcie_phy_write(imx6_pcie, PHY_RX_OVRD_IN_LO, tmp); |
| 299 | } |
| 300 | |
| 301 | #ifdef CONFIG_ARM |
| 302 | /* Added for PCI abort handling */ |
| 303 | static int imx6q_pcie_abort_handler(unsigned long addr, |
| 304 | unsigned int fsr, struct pt_regs *regs) |
| 305 | { |
| 306 | unsigned long pc = instruction_pointer(regs); |
| 307 | unsigned long instr = *(unsigned long *)pc; |
| 308 | int reg = (instr >> 12) & 15; |
| 309 | |
| 310 | /* |
| 311 | * If the instruction being executed was a read, |
| 312 | * make it look like it read all-ones. |
| 313 | */ |
| 314 | if ((instr & 0x0c100000) == 0x04100000) { |
| 315 | unsigned long val; |
| 316 | |
| 317 | if (instr & 0x00400000) |
| 318 | val = 255; |
| 319 | else |
| 320 | val = -1; |
| 321 | |
| 322 | regs->uregs[reg] = val; |
| 323 | regs->ARM_pc += 4; |
| 324 | return 0; |
| 325 | } |
| 326 | |
| 327 | if ((instr & 0x0e100090) == 0x00100090) { |
| 328 | regs->uregs[reg] = -1; |
| 329 | regs->ARM_pc += 4; |
| 330 | return 0; |
| 331 | } |
| 332 | |
| 333 | return 1; |
| 334 | } |
| 335 | #endif |
| 336 | |
| 337 | static int imx6_pcie_attach_pd(struct device *dev) |
| 338 | { |
| 339 | struct imx6_pcie *imx6_pcie = dev_get_drvdata(dev); |
| 340 | struct device_link *link; |
| 341 | |
| 342 | /* Do nothing when in a single power domain */ |
| 343 | if (dev->pm_domain) |
| 344 | return 0; |
| 345 | |
| 346 | imx6_pcie->pd_pcie = dev_pm_domain_attach_by_name(dev, "pcie"); |
| 347 | if (IS_ERR(imx6_pcie->pd_pcie)) |
| 348 | return PTR_ERR(imx6_pcie->pd_pcie); |
| 349 | /* Do nothing when power domain missing */ |
| 350 | if (!imx6_pcie->pd_pcie) |
| 351 | return 0; |
| 352 | link = device_link_add(dev, imx6_pcie->pd_pcie, |
| 353 | DL_FLAG_STATELESS | |
| 354 | DL_FLAG_PM_RUNTIME | |
| 355 | DL_FLAG_RPM_ACTIVE); |
| 356 | if (!link) { |
| 357 | dev_err(dev, "Failed to add device_link to pcie pd.\n"); |
| 358 | return -EINVAL; |
| 359 | } |
| 360 | |
| 361 | imx6_pcie->pd_pcie_phy = dev_pm_domain_attach_by_name(dev, "pcie_phy"); |
| 362 | if (IS_ERR(imx6_pcie->pd_pcie_phy)) |
| 363 | return PTR_ERR(imx6_pcie->pd_pcie_phy); |
| 364 | |
| 365 | link = device_link_add(dev, imx6_pcie->pd_pcie_phy, |
| 366 | DL_FLAG_STATELESS | |
| 367 | DL_FLAG_PM_RUNTIME | |
| 368 | DL_FLAG_RPM_ACTIVE); |
| 369 | if (!link) { |
| 370 | dev_err(dev, "Failed to add device_link to pcie_phy pd.\n"); |
| 371 | return -EINVAL; |
| 372 | } |
| 373 | |
| 374 | return 0; |
| 375 | } |
| 376 | |
| 377 | static void imx6_pcie_assert_core_reset(struct imx6_pcie *imx6_pcie) |
| 378 | { |
| 379 | struct device *dev = imx6_pcie->pci->dev; |
| 380 | |
| 381 | switch (imx6_pcie->drvdata->variant) { |
| 382 | case IMX7D: |
| 383 | case IMX8MQ: |
| 384 | reset_control_assert(imx6_pcie->pciephy_reset); |
| 385 | reset_control_assert(imx6_pcie->apps_reset); |
| 386 | break; |
| 387 | case IMX6SX: |
| 388 | regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR12, |
| 389 | IMX6SX_GPR12_PCIE_TEST_POWERDOWN, |
| 390 | IMX6SX_GPR12_PCIE_TEST_POWERDOWN); |
| 391 | /* Force PCIe PHY reset */ |
| 392 | regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR5, |
| 393 | IMX6SX_GPR5_PCIE_BTNRST_RESET, |
| 394 | IMX6SX_GPR5_PCIE_BTNRST_RESET); |
| 395 | break; |
| 396 | case IMX6QP: |
| 397 | regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR1, |
| 398 | IMX6Q_GPR1_PCIE_SW_RST, |
| 399 | IMX6Q_GPR1_PCIE_SW_RST); |
| 400 | break; |
| 401 | case IMX6Q: |
| 402 | regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR1, |
| 403 | IMX6Q_GPR1_PCIE_TEST_PD, 1 << 18); |
| 404 | regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR1, |
| 405 | IMX6Q_GPR1_PCIE_REF_CLK_EN, 0 << 16); |
| 406 | break; |
| 407 | } |
| 408 | |
| 409 | if (imx6_pcie->vpcie && regulator_is_enabled(imx6_pcie->vpcie) > 0) { |
| 410 | int ret = regulator_disable(imx6_pcie->vpcie); |
| 411 | |
| 412 | if (ret) |
| 413 | dev_err(dev, "failed to disable vpcie regulator: %d\n", |
| 414 | ret); |
| 415 | } |
| 416 | |
| 417 | /* Some boards don't have PCIe reset GPIO. */ |
| 418 | if (gpio_is_valid(imx6_pcie->reset_gpio)) |
| 419 | gpio_set_value_cansleep(imx6_pcie->reset_gpio, |
| 420 | imx6_pcie->gpio_active_high); |
| 421 | } |
| 422 | |
| 423 | static unsigned int imx6_pcie_grp_offset(const struct imx6_pcie *imx6_pcie) |
| 424 | { |
| 425 | WARN_ON(imx6_pcie->drvdata->variant != IMX8MQ); |
| 426 | return imx6_pcie->controller_id == 1 ? IOMUXC_GPR16 : IOMUXC_GPR14; |
| 427 | } |
| 428 | |
| 429 | static int imx6_pcie_enable_ref_clk(struct imx6_pcie *imx6_pcie) |
| 430 | { |
| 431 | struct dw_pcie *pci = imx6_pcie->pci; |
| 432 | struct device *dev = pci->dev; |
| 433 | unsigned int offset; |
| 434 | int ret = 0; |
| 435 | |
| 436 | switch (imx6_pcie->drvdata->variant) { |
| 437 | case IMX6SX: |
| 438 | ret = clk_prepare_enable(imx6_pcie->pcie_inbound_axi); |
| 439 | if (ret) { |
| 440 | dev_err(dev, "unable to enable pcie_axi clock\n"); |
| 441 | break; |
| 442 | } |
| 443 | |
| 444 | regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR12, |
| 445 | IMX6SX_GPR12_PCIE_TEST_POWERDOWN, 0); |
| 446 | break; |
| 447 | case IMX6QP: /* FALLTHROUGH */ |
| 448 | case IMX6Q: |
| 449 | /* power up core phy and enable ref clock */ |
| 450 | regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR1, |
| 451 | IMX6Q_GPR1_PCIE_TEST_PD, 0 << 18); |
| 452 | /* |
| 453 | * the async reset input need ref clock to sync internally, |
| 454 | * when the ref clock comes after reset, internal synced |
| 455 | * reset time is too short, cannot meet the requirement. |
| 456 | * add one ~10us delay here. |
| 457 | */ |
| 458 | usleep_range(10, 100); |
| 459 | regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR1, |
| 460 | IMX6Q_GPR1_PCIE_REF_CLK_EN, 1 << 16); |
| 461 | break; |
| 462 | case IMX7D: |
| 463 | break; |
| 464 | case IMX8MQ: |
| 465 | ret = clk_prepare_enable(imx6_pcie->pcie_aux); |
| 466 | if (ret) { |
| 467 | dev_err(dev, "unable to enable pcie_aux clock\n"); |
| 468 | break; |
| 469 | } |
| 470 | |
| 471 | offset = imx6_pcie_grp_offset(imx6_pcie); |
| 472 | /* |
| 473 | * Set the over ride low and enabled |
| 474 | * make sure that REF_CLK is turned on. |
| 475 | */ |
| 476 | regmap_update_bits(imx6_pcie->iomuxc_gpr, offset, |
| 477 | IMX8MQ_GPR_PCIE_CLK_REQ_OVERRIDE, |
| 478 | 0); |
| 479 | regmap_update_bits(imx6_pcie->iomuxc_gpr, offset, |
| 480 | IMX8MQ_GPR_PCIE_CLK_REQ_OVERRIDE_EN, |
| 481 | IMX8MQ_GPR_PCIE_CLK_REQ_OVERRIDE_EN); |
| 482 | break; |
| 483 | } |
| 484 | |
| 485 | return ret; |
| 486 | } |
| 487 | |
| 488 | static void imx7d_pcie_wait_for_phy_pll_lock(struct imx6_pcie *imx6_pcie) |
| 489 | { |
| 490 | u32 val; |
| 491 | struct device *dev = imx6_pcie->pci->dev; |
| 492 | |
| 493 | if (regmap_read_poll_timeout(imx6_pcie->iomuxc_gpr, |
| 494 | IOMUXC_GPR22, val, |
| 495 | val & IMX7D_GPR22_PCIE_PHY_PLL_LOCKED, |
| 496 | PHY_PLL_LOCK_WAIT_USLEEP_MAX, |
| 497 | PHY_PLL_LOCK_WAIT_TIMEOUT)) |
| 498 | dev_err(dev, "PCIe PLL lock timeout\n"); |
| 499 | } |
| 500 | |
| 501 | static void imx6_pcie_deassert_core_reset(struct imx6_pcie *imx6_pcie) |
| 502 | { |
| 503 | struct dw_pcie *pci = imx6_pcie->pci; |
| 504 | struct device *dev = pci->dev; |
| 505 | int ret; |
| 506 | |
| 507 | if (imx6_pcie->vpcie && !regulator_is_enabled(imx6_pcie->vpcie)) { |
| 508 | ret = regulator_enable(imx6_pcie->vpcie); |
| 509 | if (ret) { |
| 510 | dev_err(dev, "failed to enable vpcie regulator: %d\n", |
| 511 | ret); |
| 512 | return; |
| 513 | } |
| 514 | } |
| 515 | |
| 516 | ret = clk_prepare_enable(imx6_pcie->pcie_phy); |
| 517 | if (ret) { |
| 518 | dev_err(dev, "unable to enable pcie_phy clock\n"); |
| 519 | goto err_pcie_phy; |
| 520 | } |
| 521 | |
| 522 | ret = clk_prepare_enable(imx6_pcie->pcie_bus); |
| 523 | if (ret) { |
| 524 | dev_err(dev, "unable to enable pcie_bus clock\n"); |
| 525 | goto err_pcie_bus; |
| 526 | } |
| 527 | |
| 528 | ret = clk_prepare_enable(imx6_pcie->pcie); |
| 529 | if (ret) { |
| 530 | dev_err(dev, "unable to enable pcie clock\n"); |
| 531 | goto err_pcie; |
| 532 | } |
| 533 | |
| 534 | ret = imx6_pcie_enable_ref_clk(imx6_pcie); |
| 535 | if (ret) { |
| 536 | dev_err(dev, "unable to enable pcie ref clock\n"); |
| 537 | goto err_ref_clk; |
| 538 | } |
| 539 | |
| 540 | /* allow the clocks to stabilize */ |
| 541 | usleep_range(200, 500); |
| 542 | |
| 543 | switch (imx6_pcie->drvdata->variant) { |
| 544 | case IMX8MQ: |
| 545 | reset_control_deassert(imx6_pcie->pciephy_reset); |
| 546 | break; |
| 547 | case IMX7D: |
| 548 | reset_control_deassert(imx6_pcie->pciephy_reset); |
| 549 | |
| 550 | /* Workaround for ERR010728, failure of PCI-e PLL VCO to |
| 551 | * oscillate, especially when cold. This turns off "Duty-cycle |
| 552 | * Corrector" and other mysterious undocumented things. |
| 553 | */ |
| 554 | if (likely(imx6_pcie->phy_base)) { |
| 555 | /* De-assert DCC_FB_EN */ |
| 556 | writel(PCIE_PHY_CMN_REG4_DCC_FB_EN, |
| 557 | imx6_pcie->phy_base + PCIE_PHY_CMN_REG4); |
| 558 | /* Assert RX_EQS and RX_EQS_SEL */ |
| 559 | writel(PCIE_PHY_CMN_REG24_RX_EQ_SEL |
| 560 | | PCIE_PHY_CMN_REG24_RX_EQ, |
| 561 | imx6_pcie->phy_base + PCIE_PHY_CMN_REG24); |
| 562 | /* Assert ATT_MODE */ |
| 563 | writel(PCIE_PHY_CMN_REG26_ATT_MODE, |
| 564 | imx6_pcie->phy_base + PCIE_PHY_CMN_REG26); |
| 565 | } else { |
| 566 | dev_warn(dev, "Unable to apply ERR010728 workaround. DT missing fsl,imx7d-pcie-phy phandle ?\n"); |
| 567 | } |
| 568 | |
| 569 | imx7d_pcie_wait_for_phy_pll_lock(imx6_pcie); |
| 570 | break; |
| 571 | case IMX6SX: |
| 572 | regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR5, |
| 573 | IMX6SX_GPR5_PCIE_BTNRST_RESET, 0); |
| 574 | break; |
| 575 | case IMX6QP: |
| 576 | regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR1, |
| 577 | IMX6Q_GPR1_PCIE_SW_RST, 0); |
| 578 | |
| 579 | usleep_range(200, 500); |
| 580 | break; |
| 581 | case IMX6Q: /* Nothing to do */ |
| 582 | break; |
| 583 | } |
| 584 | |
| 585 | /* Some boards don't have PCIe reset GPIO. */ |
| 586 | if (gpio_is_valid(imx6_pcie->reset_gpio)) { |
| 587 | msleep(100); |
| 588 | gpio_set_value_cansleep(imx6_pcie->reset_gpio, |
| 589 | !imx6_pcie->gpio_active_high); |
| 590 | /* Wait for 100ms after PERST# deassertion (PCIe r5.0, 6.6.1) */ |
| 591 | msleep(100); |
| 592 | } |
| 593 | |
| 594 | return; |
| 595 | |
| 596 | err_ref_clk: |
| 597 | clk_disable_unprepare(imx6_pcie->pcie); |
| 598 | err_pcie: |
| 599 | clk_disable_unprepare(imx6_pcie->pcie_bus); |
| 600 | err_pcie_bus: |
| 601 | clk_disable_unprepare(imx6_pcie->pcie_phy); |
| 602 | err_pcie_phy: |
| 603 | if (imx6_pcie->vpcie && regulator_is_enabled(imx6_pcie->vpcie) > 0) { |
| 604 | ret = regulator_disable(imx6_pcie->vpcie); |
| 605 | if (ret) |
| 606 | dev_err(dev, "failed to disable vpcie regulator: %d\n", |
| 607 | ret); |
| 608 | } |
| 609 | } |
| 610 | |
| 611 | static void imx6_pcie_configure_type(struct imx6_pcie *imx6_pcie) |
| 612 | { |
| 613 | unsigned int mask, val; |
| 614 | |
| 615 | if (imx6_pcie->drvdata->variant == IMX8MQ && |
| 616 | imx6_pcie->controller_id == 1) { |
| 617 | mask = IMX8MQ_GPR12_PCIE2_CTRL_DEVICE_TYPE; |
| 618 | val = FIELD_PREP(IMX8MQ_GPR12_PCIE2_CTRL_DEVICE_TYPE, |
| 619 | PCI_EXP_TYPE_ROOT_PORT); |
| 620 | } else { |
| 621 | mask = IMX6Q_GPR12_DEVICE_TYPE; |
| 622 | val = FIELD_PREP(IMX6Q_GPR12_DEVICE_TYPE, |
| 623 | PCI_EXP_TYPE_ROOT_PORT); |
| 624 | } |
| 625 | |
| 626 | regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR12, mask, val); |
| 627 | } |
| 628 | |
| 629 | static void imx6_pcie_init_phy(struct imx6_pcie *imx6_pcie) |
| 630 | { |
| 631 | switch (imx6_pcie->drvdata->variant) { |
| 632 | case IMX8MQ: |
| 633 | /* |
| 634 | * TODO: Currently this code assumes external |
| 635 | * oscillator is being used |
| 636 | */ |
| 637 | regmap_update_bits(imx6_pcie->iomuxc_gpr, |
| 638 | imx6_pcie_grp_offset(imx6_pcie), |
| 639 | IMX8MQ_GPR_PCIE_REF_USE_PAD, |
| 640 | IMX8MQ_GPR_PCIE_REF_USE_PAD); |
| 641 | break; |
| 642 | case IMX7D: |
| 643 | regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR12, |
| 644 | IMX7D_GPR12_PCIE_PHY_REFCLK_SEL, 0); |
| 645 | break; |
| 646 | case IMX6SX: |
| 647 | regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR12, |
| 648 | IMX6SX_GPR12_PCIE_RX_EQ_MASK, |
| 649 | IMX6SX_GPR12_PCIE_RX_EQ_2); |
| 650 | /* FALLTHROUGH */ |
| 651 | default: |
| 652 | regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR12, |
| 653 | IMX6Q_GPR12_PCIE_CTL_2, 0 << 10); |
| 654 | |
| 655 | /* configure constant input signal to the pcie ctrl and phy */ |
| 656 | regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR12, |
| 657 | IMX6Q_GPR12_LOS_LEVEL, 9 << 4); |
| 658 | |
| 659 | regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR8, |
| 660 | IMX6Q_GPR8_TX_DEEMPH_GEN1, |
| 661 | imx6_pcie->tx_deemph_gen1 << 0); |
| 662 | regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR8, |
| 663 | IMX6Q_GPR8_TX_DEEMPH_GEN2_3P5DB, |
| 664 | imx6_pcie->tx_deemph_gen2_3p5db << 6); |
| 665 | regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR8, |
| 666 | IMX6Q_GPR8_TX_DEEMPH_GEN2_6DB, |
| 667 | imx6_pcie->tx_deemph_gen2_6db << 12); |
| 668 | regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR8, |
| 669 | IMX6Q_GPR8_TX_SWING_FULL, |
| 670 | imx6_pcie->tx_swing_full << 18); |
| 671 | regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR8, |
| 672 | IMX6Q_GPR8_TX_SWING_LOW, |
| 673 | imx6_pcie->tx_swing_low << 25); |
| 674 | break; |
| 675 | } |
| 676 | |
| 677 | imx6_pcie_configure_type(imx6_pcie); |
| 678 | } |
| 679 | |
| 680 | static int imx6_setup_phy_mpll(struct imx6_pcie *imx6_pcie) |
| 681 | { |
| 682 | unsigned long phy_rate = clk_get_rate(imx6_pcie->pcie_phy); |
| 683 | int mult, div; |
| 684 | u16 val; |
| 685 | |
| 686 | if (!(imx6_pcie->drvdata->flags & IMX6_PCIE_FLAG_IMX6_PHY)) |
| 687 | return 0; |
| 688 | |
| 689 | switch (phy_rate) { |
| 690 | case 125000000: |
| 691 | /* |
| 692 | * The default settings of the MPLL are for a 125MHz input |
| 693 | * clock, so no need to reconfigure anything in that case. |
| 694 | */ |
| 695 | return 0; |
| 696 | case 100000000: |
| 697 | mult = 25; |
| 698 | div = 0; |
| 699 | break; |
| 700 | case 200000000: |
| 701 | mult = 25; |
| 702 | div = 1; |
| 703 | break; |
| 704 | default: |
| 705 | dev_err(imx6_pcie->pci->dev, |
| 706 | "Unsupported PHY reference clock rate %lu\n", phy_rate); |
| 707 | return -EINVAL; |
| 708 | } |
| 709 | |
| 710 | pcie_phy_read(imx6_pcie, PCIE_PHY_MPLL_OVRD_IN_LO, &val); |
| 711 | val &= ~(PCIE_PHY_MPLL_MULTIPLIER_MASK << |
| 712 | PCIE_PHY_MPLL_MULTIPLIER_SHIFT); |
| 713 | val |= mult << PCIE_PHY_MPLL_MULTIPLIER_SHIFT; |
| 714 | val |= PCIE_PHY_MPLL_MULTIPLIER_OVRD; |
| 715 | pcie_phy_write(imx6_pcie, PCIE_PHY_MPLL_OVRD_IN_LO, val); |
| 716 | |
| 717 | pcie_phy_read(imx6_pcie, PCIE_PHY_ATEOVRD, &val); |
| 718 | val &= ~(PCIE_PHY_ATEOVRD_REF_CLKDIV_MASK << |
| 719 | PCIE_PHY_ATEOVRD_REF_CLKDIV_SHIFT); |
| 720 | val |= div << PCIE_PHY_ATEOVRD_REF_CLKDIV_SHIFT; |
| 721 | val |= PCIE_PHY_ATEOVRD_EN; |
| 722 | pcie_phy_write(imx6_pcie, PCIE_PHY_ATEOVRD, val); |
| 723 | |
| 724 | return 0; |
| 725 | } |
| 726 | |
| 727 | static int imx6_pcie_wait_for_speed_change(struct imx6_pcie *imx6_pcie) |
| 728 | { |
| 729 | struct dw_pcie *pci = imx6_pcie->pci; |
| 730 | struct device *dev = pci->dev; |
| 731 | u32 tmp; |
| 732 | unsigned int retries; |
| 733 | |
| 734 | for (retries = 0; retries < 200; retries++) { |
| 735 | tmp = dw_pcie_readl_dbi(pci, PCIE_LINK_WIDTH_SPEED_CONTROL); |
| 736 | /* Test if the speed change finished. */ |
| 737 | if (!(tmp & PORT_LOGIC_SPEED_CHANGE)) |
| 738 | return 0; |
| 739 | usleep_range(100, 1000); |
| 740 | } |
| 741 | |
| 742 | dev_err(dev, "Speed change timeout\n"); |
| 743 | return -ETIMEDOUT; |
| 744 | } |
| 745 | |
| 746 | static void imx6_pcie_ltssm_enable(struct device *dev) |
| 747 | { |
| 748 | struct imx6_pcie *imx6_pcie = dev_get_drvdata(dev); |
| 749 | |
| 750 | switch (imx6_pcie->drvdata->variant) { |
| 751 | case IMX6Q: |
| 752 | case IMX6SX: |
| 753 | case IMX6QP: |
| 754 | regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR12, |
| 755 | IMX6Q_GPR12_PCIE_CTL_2, |
| 756 | IMX6Q_GPR12_PCIE_CTL_2); |
| 757 | break; |
| 758 | case IMX7D: |
| 759 | case IMX8MQ: |
| 760 | reset_control_deassert(imx6_pcie->apps_reset); |
| 761 | break; |
| 762 | } |
| 763 | } |
| 764 | |
| 765 | static int imx6_pcie_establish_link(struct imx6_pcie *imx6_pcie) |
| 766 | { |
| 767 | struct dw_pcie *pci = imx6_pcie->pci; |
| 768 | struct device *dev = pci->dev; |
| 769 | u32 tmp; |
| 770 | int ret; |
| 771 | |
| 772 | /* |
| 773 | * Force Gen1 operation when starting the link. In case the link is |
| 774 | * started in Gen2 mode, there is a possibility the devices on the |
| 775 | * bus will not be detected at all. This happens with PCIe switches. |
| 776 | */ |
| 777 | tmp = dw_pcie_readl_dbi(pci, PCIE_RC_LCR); |
| 778 | tmp &= ~PCIE_RC_LCR_MAX_LINK_SPEEDS_MASK; |
| 779 | tmp |= PCIE_RC_LCR_MAX_LINK_SPEEDS_GEN1; |
| 780 | dw_pcie_writel_dbi(pci, PCIE_RC_LCR, tmp); |
| 781 | |
| 782 | /* Start LTSSM. */ |
| 783 | imx6_pcie_ltssm_enable(dev); |
| 784 | |
| 785 | ret = dw_pcie_wait_for_link(pci); |
| 786 | if (ret) |
| 787 | goto err_reset_phy; |
| 788 | |
| 789 | if (imx6_pcie->link_gen == 2) { |
| 790 | /* Allow Gen2 mode after the link is up. */ |
| 791 | tmp = dw_pcie_readl_dbi(pci, PCIE_RC_LCR); |
| 792 | tmp &= ~PCIE_RC_LCR_MAX_LINK_SPEEDS_MASK; |
| 793 | tmp |= PCIE_RC_LCR_MAX_LINK_SPEEDS_GEN2; |
| 794 | dw_pcie_writel_dbi(pci, PCIE_RC_LCR, tmp); |
| 795 | |
| 796 | /* |
| 797 | * Start Directed Speed Change so the best possible |
| 798 | * speed both link partners support can be negotiated. |
| 799 | */ |
| 800 | tmp = dw_pcie_readl_dbi(pci, PCIE_LINK_WIDTH_SPEED_CONTROL); |
| 801 | tmp |= PORT_LOGIC_SPEED_CHANGE; |
| 802 | dw_pcie_writel_dbi(pci, PCIE_LINK_WIDTH_SPEED_CONTROL, tmp); |
| 803 | |
| 804 | if (imx6_pcie->drvdata->flags & |
| 805 | IMX6_PCIE_FLAG_IMX6_SPEED_CHANGE) { |
| 806 | /* |
| 807 | * On i.MX7, DIRECT_SPEED_CHANGE behaves differently |
| 808 | * from i.MX6 family when no link speed transition |
| 809 | * occurs and we go Gen1 -> yep, Gen1. The difference |
| 810 | * is that, in such case, it will not be cleared by HW |
| 811 | * which will cause the following code to report false |
| 812 | * failure. |
| 813 | */ |
| 814 | |
| 815 | ret = imx6_pcie_wait_for_speed_change(imx6_pcie); |
| 816 | if (ret) { |
| 817 | dev_err(dev, "Failed to bring link up!\n"); |
| 818 | goto err_reset_phy; |
| 819 | } |
| 820 | } |
| 821 | |
| 822 | /* Make sure link training is finished as well! */ |
| 823 | ret = dw_pcie_wait_for_link(pci); |
| 824 | if (ret) { |
| 825 | dev_err(dev, "Failed to bring link up!\n"); |
| 826 | goto err_reset_phy; |
| 827 | } |
| 828 | } else { |
| 829 | dev_info(dev, "Link: Gen2 disabled\n"); |
| 830 | } |
| 831 | |
| 832 | tmp = dw_pcie_readl_dbi(pci, PCIE_RC_LCSR); |
| 833 | dev_info(dev, "Link up, Gen%i\n", (tmp >> 16) & 0xf); |
| 834 | return 0; |
| 835 | |
| 836 | err_reset_phy: |
| 837 | dev_dbg(dev, "PHY DEBUG_R0=0x%08x DEBUG_R1=0x%08x\n", |
| 838 | dw_pcie_readl_dbi(pci, PCIE_PORT_DEBUG0), |
| 839 | dw_pcie_readl_dbi(pci, PCIE_PORT_DEBUG1)); |
| 840 | imx6_pcie_reset_phy(imx6_pcie); |
| 841 | return ret; |
| 842 | } |
| 843 | |
| 844 | static int imx6_pcie_host_init(struct pcie_port *pp) |
| 845 | { |
| 846 | struct dw_pcie *pci = to_dw_pcie_from_pp(pp); |
| 847 | struct imx6_pcie *imx6_pcie = to_imx6_pcie(pci); |
| 848 | |
| 849 | imx6_pcie_assert_core_reset(imx6_pcie); |
| 850 | imx6_pcie_init_phy(imx6_pcie); |
| 851 | imx6_pcie_deassert_core_reset(imx6_pcie); |
| 852 | imx6_setup_phy_mpll(imx6_pcie); |
| 853 | dw_pcie_setup_rc(pp); |
| 854 | imx6_pcie_establish_link(imx6_pcie); |
| 855 | |
| 856 | if (IS_ENABLED(CONFIG_PCI_MSI)) |
| 857 | dw_pcie_msi_init(pp); |
| 858 | |
| 859 | return 0; |
| 860 | } |
| 861 | |
| 862 | static const struct dw_pcie_host_ops imx6_pcie_host_ops = { |
| 863 | .host_init = imx6_pcie_host_init, |
| 864 | }; |
| 865 | |
| 866 | static int imx6_add_pcie_port(struct imx6_pcie *imx6_pcie, |
| 867 | struct platform_device *pdev) |
| 868 | { |
| 869 | struct dw_pcie *pci = imx6_pcie->pci; |
| 870 | struct pcie_port *pp = &pci->pp; |
| 871 | struct device *dev = &pdev->dev; |
| 872 | int ret; |
| 873 | |
| 874 | if (IS_ENABLED(CONFIG_PCI_MSI)) { |
| 875 | pp->msi_irq = platform_get_irq_byname(pdev, "msi"); |
| 876 | if (pp->msi_irq <= 0) { |
| 877 | dev_err(dev, "failed to get MSI irq\n"); |
| 878 | return -ENODEV; |
| 879 | } |
| 880 | } |
| 881 | |
| 882 | pp->ops = &imx6_pcie_host_ops; |
| 883 | |
| 884 | ret = dw_pcie_host_init(pp); |
| 885 | if (ret) { |
| 886 | dev_err(dev, "failed to initialize host\n"); |
| 887 | return ret; |
| 888 | } |
| 889 | |
| 890 | return 0; |
| 891 | } |
| 892 | |
| 893 | static const struct dw_pcie_ops dw_pcie_ops = { |
| 894 | /* No special ops needed, but pcie-designware still expects this struct */ |
| 895 | }; |
| 896 | |
| 897 | #ifdef CONFIG_PM_SLEEP |
| 898 | static void imx6_pcie_ltssm_disable(struct device *dev) |
| 899 | { |
| 900 | struct imx6_pcie *imx6_pcie = dev_get_drvdata(dev); |
| 901 | |
| 902 | switch (imx6_pcie->drvdata->variant) { |
| 903 | case IMX6SX: |
| 904 | case IMX6QP: |
| 905 | regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR12, |
| 906 | IMX6Q_GPR12_PCIE_CTL_2, 0); |
| 907 | break; |
| 908 | case IMX7D: |
| 909 | reset_control_assert(imx6_pcie->apps_reset); |
| 910 | break; |
| 911 | default: |
| 912 | dev_err(dev, "ltssm_disable not supported\n"); |
| 913 | } |
| 914 | } |
| 915 | |
| 916 | static void imx6_pcie_pm_turnoff(struct imx6_pcie *imx6_pcie) |
| 917 | { |
| 918 | struct device *dev = imx6_pcie->pci->dev; |
| 919 | |
| 920 | /* Some variants have a turnoff reset in DT */ |
| 921 | if (imx6_pcie->turnoff_reset) { |
| 922 | reset_control_assert(imx6_pcie->turnoff_reset); |
| 923 | reset_control_deassert(imx6_pcie->turnoff_reset); |
| 924 | goto pm_turnoff_sleep; |
| 925 | } |
| 926 | |
| 927 | /* Others poke directly at IOMUXC registers */ |
| 928 | switch (imx6_pcie->drvdata->variant) { |
| 929 | case IMX6SX: |
| 930 | regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR12, |
| 931 | IMX6SX_GPR12_PCIE_PM_TURN_OFF, |
| 932 | IMX6SX_GPR12_PCIE_PM_TURN_OFF); |
| 933 | regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR12, |
| 934 | IMX6SX_GPR12_PCIE_PM_TURN_OFF, 0); |
| 935 | break; |
| 936 | default: |
| 937 | dev_err(dev, "PME_Turn_Off not implemented\n"); |
| 938 | return; |
| 939 | } |
| 940 | |
| 941 | /* |
| 942 | * Components with an upstream port must respond to |
| 943 | * PME_Turn_Off with PME_TO_Ack but we can't check. |
| 944 | * |
| 945 | * The standard recommends a 1-10ms timeout after which to |
| 946 | * proceed anyway as if acks were received. |
| 947 | */ |
| 948 | pm_turnoff_sleep: |
| 949 | usleep_range(1000, 10000); |
| 950 | } |
| 951 | |
| 952 | static void imx6_pcie_clk_disable(struct imx6_pcie *imx6_pcie) |
| 953 | { |
| 954 | clk_disable_unprepare(imx6_pcie->pcie); |
| 955 | clk_disable_unprepare(imx6_pcie->pcie_phy); |
| 956 | clk_disable_unprepare(imx6_pcie->pcie_bus); |
| 957 | |
| 958 | switch (imx6_pcie->drvdata->variant) { |
| 959 | case IMX6SX: |
| 960 | clk_disable_unprepare(imx6_pcie->pcie_inbound_axi); |
| 961 | break; |
| 962 | case IMX7D: |
| 963 | regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR12, |
| 964 | IMX7D_GPR12_PCIE_PHY_REFCLK_SEL, |
| 965 | IMX7D_GPR12_PCIE_PHY_REFCLK_SEL); |
| 966 | break; |
| 967 | case IMX8MQ: |
| 968 | clk_disable_unprepare(imx6_pcie->pcie_aux); |
| 969 | break; |
| 970 | default: |
| 971 | break; |
| 972 | } |
| 973 | } |
| 974 | |
| 975 | static int imx6_pcie_suspend_noirq(struct device *dev) |
| 976 | { |
| 977 | struct imx6_pcie *imx6_pcie = dev_get_drvdata(dev); |
| 978 | |
| 979 | if (!(imx6_pcie->drvdata->flags & IMX6_PCIE_FLAG_SUPPORTS_SUSPEND)) |
| 980 | return 0; |
| 981 | |
| 982 | imx6_pcie_pm_turnoff(imx6_pcie); |
| 983 | imx6_pcie_clk_disable(imx6_pcie); |
| 984 | imx6_pcie_ltssm_disable(dev); |
| 985 | |
| 986 | return 0; |
| 987 | } |
| 988 | |
| 989 | static int imx6_pcie_resume_noirq(struct device *dev) |
| 990 | { |
| 991 | int ret; |
| 992 | struct imx6_pcie *imx6_pcie = dev_get_drvdata(dev); |
| 993 | struct pcie_port *pp = &imx6_pcie->pci->pp; |
| 994 | |
| 995 | if (!(imx6_pcie->drvdata->flags & IMX6_PCIE_FLAG_SUPPORTS_SUSPEND)) |
| 996 | return 0; |
| 997 | |
| 998 | imx6_pcie_assert_core_reset(imx6_pcie); |
| 999 | imx6_pcie_init_phy(imx6_pcie); |
| 1000 | imx6_pcie_deassert_core_reset(imx6_pcie); |
| 1001 | dw_pcie_setup_rc(pp); |
| 1002 | |
| 1003 | ret = imx6_pcie_establish_link(imx6_pcie); |
| 1004 | if (ret < 0) |
| 1005 | dev_info(dev, "pcie link is down after resume.\n"); |
| 1006 | |
| 1007 | return 0; |
| 1008 | } |
| 1009 | #endif |
| 1010 | |
| 1011 | static const struct dev_pm_ops imx6_pcie_pm_ops = { |
| 1012 | SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(imx6_pcie_suspend_noirq, |
| 1013 | imx6_pcie_resume_noirq) |
| 1014 | }; |
| 1015 | |
| 1016 | static int imx6_pcie_probe(struct platform_device *pdev) |
| 1017 | { |
| 1018 | struct device *dev = &pdev->dev; |
| 1019 | struct dw_pcie *pci; |
| 1020 | struct imx6_pcie *imx6_pcie; |
| 1021 | struct device_node *np; |
| 1022 | struct resource *dbi_base; |
| 1023 | struct device_node *node = dev->of_node; |
| 1024 | int ret; |
| 1025 | u16 val; |
| 1026 | |
| 1027 | imx6_pcie = devm_kzalloc(dev, sizeof(*imx6_pcie), GFP_KERNEL); |
| 1028 | if (!imx6_pcie) |
| 1029 | return -ENOMEM; |
| 1030 | |
| 1031 | pci = devm_kzalloc(dev, sizeof(*pci), GFP_KERNEL); |
| 1032 | if (!pci) |
| 1033 | return -ENOMEM; |
| 1034 | |
| 1035 | pci->dev = dev; |
| 1036 | pci->ops = &dw_pcie_ops; |
| 1037 | |
| 1038 | imx6_pcie->pci = pci; |
| 1039 | imx6_pcie->drvdata = of_device_get_match_data(dev); |
| 1040 | |
| 1041 | /* Find the PHY if one is defined, only imx7d uses it */ |
| 1042 | np = of_parse_phandle(node, "fsl,imx7d-pcie-phy", 0); |
| 1043 | if (np) { |
| 1044 | struct resource res; |
| 1045 | |
| 1046 | ret = of_address_to_resource(np, 0, &res); |
| 1047 | if (ret) { |
| 1048 | dev_err(dev, "Unable to map PCIe PHY\n"); |
| 1049 | return ret; |
| 1050 | } |
| 1051 | imx6_pcie->phy_base = devm_ioremap_resource(dev, &res); |
| 1052 | if (IS_ERR(imx6_pcie->phy_base)) { |
| 1053 | dev_err(dev, "Unable to map PCIe PHY\n"); |
| 1054 | return PTR_ERR(imx6_pcie->phy_base); |
| 1055 | } |
| 1056 | } |
| 1057 | |
| 1058 | dbi_base = platform_get_resource(pdev, IORESOURCE_MEM, 0); |
| 1059 | pci->dbi_base = devm_ioremap_resource(dev, dbi_base); |
| 1060 | if (IS_ERR(pci->dbi_base)) |
| 1061 | return PTR_ERR(pci->dbi_base); |
| 1062 | |
| 1063 | /* Fetch GPIOs */ |
| 1064 | imx6_pcie->reset_gpio = of_get_named_gpio(node, "reset-gpio", 0); |
| 1065 | imx6_pcie->gpio_active_high = of_property_read_bool(node, |
| 1066 | "reset-gpio-active-high"); |
| 1067 | if (gpio_is_valid(imx6_pcie->reset_gpio)) { |
| 1068 | ret = devm_gpio_request_one(dev, imx6_pcie->reset_gpio, |
| 1069 | imx6_pcie->gpio_active_high ? |
| 1070 | GPIOF_OUT_INIT_HIGH : |
| 1071 | GPIOF_OUT_INIT_LOW, |
| 1072 | "PCIe reset"); |
| 1073 | if (ret) { |
| 1074 | dev_err(dev, "unable to get reset gpio\n"); |
| 1075 | return ret; |
| 1076 | } |
| 1077 | } else if (imx6_pcie->reset_gpio == -EPROBE_DEFER) { |
| 1078 | return imx6_pcie->reset_gpio; |
| 1079 | } |
| 1080 | |
| 1081 | /* Fetch clocks */ |
| 1082 | imx6_pcie->pcie_phy = devm_clk_get(dev, "pcie_phy"); |
| 1083 | if (IS_ERR(imx6_pcie->pcie_phy)) { |
| 1084 | dev_err(dev, "pcie_phy clock source missing or invalid\n"); |
| 1085 | return PTR_ERR(imx6_pcie->pcie_phy); |
| 1086 | } |
| 1087 | |
| 1088 | imx6_pcie->pcie_bus = devm_clk_get(dev, "pcie_bus"); |
| 1089 | if (IS_ERR(imx6_pcie->pcie_bus)) { |
| 1090 | dev_err(dev, "pcie_bus clock source missing or invalid\n"); |
| 1091 | return PTR_ERR(imx6_pcie->pcie_bus); |
| 1092 | } |
| 1093 | |
| 1094 | imx6_pcie->pcie = devm_clk_get(dev, "pcie"); |
| 1095 | if (IS_ERR(imx6_pcie->pcie)) { |
| 1096 | dev_err(dev, "pcie clock source missing or invalid\n"); |
| 1097 | return PTR_ERR(imx6_pcie->pcie); |
| 1098 | } |
| 1099 | |
| 1100 | switch (imx6_pcie->drvdata->variant) { |
| 1101 | case IMX6SX: |
| 1102 | imx6_pcie->pcie_inbound_axi = devm_clk_get(dev, |
| 1103 | "pcie_inbound_axi"); |
| 1104 | if (IS_ERR(imx6_pcie->pcie_inbound_axi)) { |
| 1105 | dev_err(dev, "pcie_inbound_axi clock missing or invalid\n"); |
| 1106 | return PTR_ERR(imx6_pcie->pcie_inbound_axi); |
| 1107 | } |
| 1108 | break; |
| 1109 | case IMX8MQ: |
| 1110 | imx6_pcie->pcie_aux = devm_clk_get(dev, "pcie_aux"); |
| 1111 | if (IS_ERR(imx6_pcie->pcie_aux)) { |
| 1112 | dev_err(dev, "pcie_aux clock source missing or invalid\n"); |
| 1113 | return PTR_ERR(imx6_pcie->pcie_aux); |
| 1114 | } |
| 1115 | /* fall through */ |
| 1116 | case IMX7D: |
| 1117 | if (dbi_base->start == IMX8MQ_PCIE2_BASE_ADDR) |
| 1118 | imx6_pcie->controller_id = 1; |
| 1119 | |
| 1120 | imx6_pcie->pciephy_reset = devm_reset_control_get_exclusive(dev, |
| 1121 | "pciephy"); |
| 1122 | if (IS_ERR(imx6_pcie->pciephy_reset)) { |
| 1123 | dev_err(dev, "Failed to get PCIEPHY reset control\n"); |
| 1124 | return PTR_ERR(imx6_pcie->pciephy_reset); |
| 1125 | } |
| 1126 | |
| 1127 | imx6_pcie->apps_reset = devm_reset_control_get_exclusive(dev, |
| 1128 | "apps"); |
| 1129 | if (IS_ERR(imx6_pcie->apps_reset)) { |
| 1130 | dev_err(dev, "Failed to get PCIE APPS reset control\n"); |
| 1131 | return PTR_ERR(imx6_pcie->apps_reset); |
| 1132 | } |
| 1133 | break; |
| 1134 | default: |
| 1135 | break; |
| 1136 | } |
| 1137 | |
| 1138 | /* Grab turnoff reset */ |
| 1139 | imx6_pcie->turnoff_reset = devm_reset_control_get_optional_exclusive(dev, "turnoff"); |
| 1140 | if (IS_ERR(imx6_pcie->turnoff_reset)) { |
| 1141 | dev_err(dev, "Failed to get TURNOFF reset control\n"); |
| 1142 | return PTR_ERR(imx6_pcie->turnoff_reset); |
| 1143 | } |
| 1144 | |
| 1145 | /* Grab GPR config register range */ |
| 1146 | imx6_pcie->iomuxc_gpr = |
| 1147 | syscon_regmap_lookup_by_compatible("fsl,imx6q-iomuxc-gpr"); |
| 1148 | if (IS_ERR(imx6_pcie->iomuxc_gpr)) { |
| 1149 | dev_err(dev, "unable to find iomuxc registers\n"); |
| 1150 | return PTR_ERR(imx6_pcie->iomuxc_gpr); |
| 1151 | } |
| 1152 | |
| 1153 | /* Grab PCIe PHY Tx Settings */ |
| 1154 | if (of_property_read_u32(node, "fsl,tx-deemph-gen1", |
| 1155 | &imx6_pcie->tx_deemph_gen1)) |
| 1156 | imx6_pcie->tx_deemph_gen1 = 0; |
| 1157 | |
| 1158 | if (of_property_read_u32(node, "fsl,tx-deemph-gen2-3p5db", |
| 1159 | &imx6_pcie->tx_deemph_gen2_3p5db)) |
| 1160 | imx6_pcie->tx_deemph_gen2_3p5db = 0; |
| 1161 | |
| 1162 | if (of_property_read_u32(node, "fsl,tx-deemph-gen2-6db", |
| 1163 | &imx6_pcie->tx_deemph_gen2_6db)) |
| 1164 | imx6_pcie->tx_deemph_gen2_6db = 20; |
| 1165 | |
| 1166 | if (of_property_read_u32(node, "fsl,tx-swing-full", |
| 1167 | &imx6_pcie->tx_swing_full)) |
| 1168 | imx6_pcie->tx_swing_full = 127; |
| 1169 | |
| 1170 | if (of_property_read_u32(node, "fsl,tx-swing-low", |
| 1171 | &imx6_pcie->tx_swing_low)) |
| 1172 | imx6_pcie->tx_swing_low = 127; |
| 1173 | |
| 1174 | /* Limit link speed */ |
| 1175 | ret = of_property_read_u32(node, "fsl,max-link-speed", |
| 1176 | &imx6_pcie->link_gen); |
| 1177 | if (ret) |
| 1178 | imx6_pcie->link_gen = 1; |
| 1179 | |
| 1180 | imx6_pcie->vpcie = devm_regulator_get_optional(&pdev->dev, "vpcie"); |
| 1181 | if (IS_ERR(imx6_pcie->vpcie)) { |
| 1182 | if (PTR_ERR(imx6_pcie->vpcie) != -ENODEV) |
| 1183 | return PTR_ERR(imx6_pcie->vpcie); |
| 1184 | imx6_pcie->vpcie = NULL; |
| 1185 | } |
| 1186 | |
| 1187 | platform_set_drvdata(pdev, imx6_pcie); |
| 1188 | |
| 1189 | ret = imx6_pcie_attach_pd(dev); |
| 1190 | if (ret) |
| 1191 | return ret; |
| 1192 | |
| 1193 | ret = imx6_add_pcie_port(imx6_pcie, pdev); |
| 1194 | if (ret < 0) |
| 1195 | return ret; |
| 1196 | |
| 1197 | if (pci_msi_enabled()) { |
| 1198 | val = dw_pcie_readw_dbi(pci, PCIE_RC_IMX6_MSI_CAP + |
| 1199 | PCI_MSI_FLAGS); |
| 1200 | val |= PCI_MSI_FLAGS_ENABLE; |
| 1201 | dw_pcie_writew_dbi(pci, PCIE_RC_IMX6_MSI_CAP + PCI_MSI_FLAGS, |
| 1202 | val); |
| 1203 | } |
| 1204 | |
| 1205 | return 0; |
| 1206 | } |
| 1207 | |
| 1208 | static void imx6_pcie_shutdown(struct platform_device *pdev) |
| 1209 | { |
| 1210 | struct imx6_pcie *imx6_pcie = platform_get_drvdata(pdev); |
| 1211 | |
| 1212 | /* bring down link, so bootloader gets clean state in case of reboot */ |
| 1213 | imx6_pcie_assert_core_reset(imx6_pcie); |
| 1214 | } |
| 1215 | |
| 1216 | static const struct imx6_pcie_drvdata drvdata[] = { |
| 1217 | [IMX6Q] = { |
| 1218 | .variant = IMX6Q, |
| 1219 | .flags = IMX6_PCIE_FLAG_IMX6_PHY | |
| 1220 | IMX6_PCIE_FLAG_IMX6_SPEED_CHANGE, |
| 1221 | .dbi_length = 0x200, |
| 1222 | }, |
| 1223 | [IMX6SX] = { |
| 1224 | .variant = IMX6SX, |
| 1225 | .flags = IMX6_PCIE_FLAG_IMX6_PHY | |
| 1226 | IMX6_PCIE_FLAG_IMX6_SPEED_CHANGE | |
| 1227 | IMX6_PCIE_FLAG_SUPPORTS_SUSPEND, |
| 1228 | }, |
| 1229 | [IMX6QP] = { |
| 1230 | .variant = IMX6QP, |
| 1231 | .flags = IMX6_PCIE_FLAG_IMX6_PHY | |
| 1232 | IMX6_PCIE_FLAG_IMX6_SPEED_CHANGE, |
| 1233 | }, |
| 1234 | [IMX7D] = { |
| 1235 | .variant = IMX7D, |
| 1236 | .flags = IMX6_PCIE_FLAG_SUPPORTS_SUSPEND, |
| 1237 | }, |
| 1238 | [IMX8MQ] = { |
| 1239 | .variant = IMX8MQ, |
| 1240 | }, |
| 1241 | }; |
| 1242 | |
| 1243 | static const struct of_device_id imx6_pcie_of_match[] = { |
| 1244 | { .compatible = "fsl,imx6q-pcie", .data = &drvdata[IMX6Q], }, |
| 1245 | { .compatible = "fsl,imx6sx-pcie", .data = &drvdata[IMX6SX], }, |
| 1246 | { .compatible = "fsl,imx6qp-pcie", .data = &drvdata[IMX6QP], }, |
| 1247 | { .compatible = "fsl,imx7d-pcie", .data = &drvdata[IMX7D], }, |
| 1248 | { .compatible = "fsl,imx8mq-pcie", .data = &drvdata[IMX8MQ], } , |
| 1249 | {}, |
| 1250 | }; |
| 1251 | |
| 1252 | static struct platform_driver imx6_pcie_driver = { |
| 1253 | .driver = { |
| 1254 | .name = "imx6q-pcie", |
| 1255 | .of_match_table = imx6_pcie_of_match, |
| 1256 | .suppress_bind_attrs = true, |
| 1257 | .pm = &imx6_pcie_pm_ops, |
| 1258 | .probe_type = PROBE_PREFER_ASYNCHRONOUS, |
| 1259 | }, |
| 1260 | .probe = imx6_pcie_probe, |
| 1261 | .shutdown = imx6_pcie_shutdown, |
| 1262 | }; |
| 1263 | |
| 1264 | static void imx6_pcie_quirk(struct pci_dev *dev) |
| 1265 | { |
| 1266 | struct pci_bus *bus = dev->bus; |
| 1267 | struct pcie_port *pp = bus->sysdata; |
| 1268 | |
| 1269 | /* Bus parent is the PCI bridge, its parent is this platform driver */ |
| 1270 | if (!bus->dev.parent || !bus->dev.parent->parent) |
| 1271 | return; |
| 1272 | |
| 1273 | /* Make sure we only quirk devices associated with this driver */ |
| 1274 | if (bus->dev.parent->parent->driver != &imx6_pcie_driver.driver) |
| 1275 | return; |
| 1276 | |
| 1277 | if (bus->number == pp->root_bus_nr) { |
| 1278 | struct dw_pcie *pci = to_dw_pcie_from_pp(pp); |
| 1279 | struct imx6_pcie *imx6_pcie = to_imx6_pcie(pci); |
| 1280 | |
| 1281 | /* |
| 1282 | * Limit config length to avoid the kernel reading beyond |
| 1283 | * the register set and causing an abort on i.MX 6Quad |
| 1284 | */ |
| 1285 | if (imx6_pcie->drvdata->dbi_length) { |
| 1286 | dev->cfg_size = imx6_pcie->drvdata->dbi_length; |
| 1287 | dev_info(&dev->dev, "Limiting cfg_size to %d\n", |
| 1288 | dev->cfg_size); |
| 1289 | } |
| 1290 | } |
| 1291 | } |
| 1292 | DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_SYNOPSYS, 0xabcd, |
| 1293 | PCI_CLASS_BRIDGE_PCI, 8, imx6_pcie_quirk); |
| 1294 | |
| 1295 | static int __init imx6_pcie_init(void) |
| 1296 | { |
| 1297 | #ifdef CONFIG_ARM |
| 1298 | struct device_node *np; |
| 1299 | |
| 1300 | np = of_find_matching_node(NULL, imx6_pcie_of_match); |
| 1301 | if (!np) |
| 1302 | return -ENODEV; |
| 1303 | of_node_put(np); |
| 1304 | |
| 1305 | /* |
| 1306 | * Since probe() can be deferred we need to make sure that |
| 1307 | * hook_fault_code is not called after __init memory is freed |
| 1308 | * by kernel and since imx6q_pcie_abort_handler() is a no-op, |
| 1309 | * we can install the handler here without risking it |
| 1310 | * accessing some uninitialized driver state. |
| 1311 | */ |
| 1312 | hook_fault_code(8, imx6q_pcie_abort_handler, SIGBUS, 0, |
| 1313 | "external abort on non-linefetch"); |
| 1314 | #endif |
| 1315 | |
| 1316 | return platform_driver_register(&imx6_pcie_driver); |
| 1317 | } |
| 1318 | device_initcall(imx6_pcie_init); |