blob: 43106d924b57d10a4afb48e54d2fd6e6daac0452 [file] [log] [blame]
b.liue9582032025-04-17 19:18:16 +08001// SPDX-License-Identifier: GPL-2.0
2/*
3 * Synopsys DesignWare PCIe host controller driver
4 *
5 * Copyright (C) 2013 Samsung Electronics Co., Ltd.
6 * http://www.samsung.com
7 *
8 * Author: Jingoo Han <jg1.han@samsung.com>
9 */
10
11#include <linux/irqchip/chained_irq.h>
12#include <linux/irqdomain.h>
13#include <linux/of_address.h>
14#include <linux/of_pci.h>
15#include <linux/pci_regs.h>
16#include <linux/platform_device.h>
17
18#include "../../pci.h"
19#include "pcie-designware.h"
20
21static struct pci_ops dw_pcie_ops;
22
23static int dw_pcie_rd_own_conf(struct pcie_port *pp, int where, int size,
24 u32 *val)
25{
26 struct dw_pcie *pci;
27
28 if (pp->ops->rd_own_conf)
29 return pp->ops->rd_own_conf(pp, where, size, val);
30
31 pci = to_dw_pcie_from_pp(pp);
32 return dw_pcie_read(pci->dbi_base + where, size, val);
33}
34
35static int dw_pcie_wr_own_conf(struct pcie_port *pp, int where, int size,
36 u32 val)
37{
38 struct dw_pcie *pci;
39
40 if (pp->ops->wr_own_conf)
41 return pp->ops->wr_own_conf(pp, where, size, val);
42
43 pci = to_dw_pcie_from_pp(pp);
44 return dw_pcie_write(pci->dbi_base + where, size, val);
45}
46
47#ifdef CONFIG_PCI_MSI
48static void dw_msi_ack_irq(struct irq_data *d)
49{
50 irq_chip_ack_parent(d);
51}
52
53static void dw_msi_mask_irq(struct irq_data *d)
54{
55 pci_msi_mask_irq(d);
56 irq_chip_mask_parent(d);
57}
58
59static void dw_msi_unmask_irq(struct irq_data *d)
60{
61 pci_msi_unmask_irq(d);
62 irq_chip_unmask_parent(d);
63}
64
65static struct irq_chip dw_pcie_msi_irq_chip = {
66 .name = "PCI-MSI",
67 .irq_ack = dw_msi_ack_irq,
68 .irq_mask = dw_msi_mask_irq,
69 .irq_unmask = dw_msi_unmask_irq,
70};
71
72static struct msi_domain_info dw_pcie_msi_domain_info = {
73 .flags = (MSI_FLAG_USE_DEF_DOM_OPS | MSI_FLAG_USE_DEF_CHIP_OPS |
74 MSI_FLAG_PCI_MSIX | MSI_FLAG_MULTI_PCI_MSI),
75 .chip = &dw_pcie_msi_irq_chip,
76};
77#endif
78/* MSI int handler */
79irqreturn_t dw_handle_msi_irq(struct pcie_port *pp)
80{
81 int i, pos, irq;
82 unsigned long val;
83 u32 status, num_ctrls;
84 irqreturn_t ret = IRQ_NONE;
85#ifdef CONFIG_PCIE_ASR1901
86 struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
87 pm_wakeup_event(pci->dev, 2000);
88#endif
89 num_ctrls = pp->num_vectors / MAX_MSI_IRQS_PER_CTRL;
90
91 for (i = 0; i < num_ctrls; i++) {
92 dw_pcie_rd_own_conf(pp, PCIE_MSI_INTR0_STATUS +
93 (i * MSI_REG_CTRL_BLOCK_SIZE),
94 4, &status);
95 if (!status)
96 continue;
97
98 ret = IRQ_HANDLED;
99 val = status;
100 pos = 0;
101 while ((pos = find_next_bit(&val, MAX_MSI_IRQS_PER_CTRL,
102 pos)) != MAX_MSI_IRQS_PER_CTRL) {
103 irq = irq_find_mapping(pp->irq_domain,
104 (i * MAX_MSI_IRQS_PER_CTRL) +
105 pos);
106 generic_handle_irq(irq);
107 pos++;
108 }
109 }
110
111 return ret;
112}
113
114/* Chained MSI interrupt service routine */
115static void dw_chained_msi_isr(struct irq_desc *desc)
116{
117 struct irq_chip *chip = irq_desc_get_chip(desc);
118 struct pcie_port *pp;
119
120 chained_irq_enter(chip, desc);
121
122 pp = irq_desc_get_handler_data(desc);
123 dw_handle_msi_irq(pp);
124
125 chained_irq_exit(chip, desc);
126}
127
128static void dw_pci_setup_msi_msg(struct irq_data *d, struct msi_msg *msg)
129{
130 struct pcie_port *pp = irq_data_get_irq_chip_data(d);
131 struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
132 u64 msi_target;
133
134 msi_target = (u64)pp->msi_data;
135
136 msg->address_lo = lower_32_bits(msi_target);
137 msg->address_hi = upper_32_bits(msi_target);
138
139 msg->data = d->hwirq;
140
141 dev_dbg(pci->dev, "msi#%d address_hi %#x address_lo %#x\n",
142 (int)d->hwirq, msg->address_hi, msg->address_lo);
143}
144
145static int dw_pci_msi_set_affinity(struct irq_data *d,
146 const struct cpumask *mask, bool force)
147{
148 return -EINVAL;
149}
150
151static void dw_pci_bottom_mask(struct irq_data *d)
152{
153 struct pcie_port *pp = irq_data_get_irq_chip_data(d);
154 unsigned int res, bit, ctrl;
155 unsigned long flags;
156
157 raw_spin_lock_irqsave(&pp->lock, flags);
158
159 ctrl = d->hwirq / MAX_MSI_IRQS_PER_CTRL;
160 res = ctrl * MSI_REG_CTRL_BLOCK_SIZE;
161 bit = d->hwirq % MAX_MSI_IRQS_PER_CTRL;
162
163 pp->irq_mask[ctrl] |= BIT(bit);
164 dw_pcie_wr_own_conf(pp, PCIE_MSI_INTR0_MASK + res, 4,
165 pp->irq_mask[ctrl]);
166
167 raw_spin_unlock_irqrestore(&pp->lock, flags);
168}
169
170static void dw_pci_bottom_unmask(struct irq_data *d)
171{
172 struct pcie_port *pp = irq_data_get_irq_chip_data(d);
173 unsigned int res, bit, ctrl;
174 unsigned long flags;
175
176 raw_spin_lock_irqsave(&pp->lock, flags);
177
178 ctrl = d->hwirq / MAX_MSI_IRQS_PER_CTRL;
179 res = ctrl * MSI_REG_CTRL_BLOCK_SIZE;
180 bit = d->hwirq % MAX_MSI_IRQS_PER_CTRL;
181
182 pp->irq_mask[ctrl] &= ~BIT(bit);
183 dw_pcie_wr_own_conf(pp, PCIE_MSI_INTR0_MASK + res, 4,
184 pp->irq_mask[ctrl]);
185
186 raw_spin_unlock_irqrestore(&pp->lock, flags);
187}
188
189static void dw_pci_bottom_ack(struct irq_data *d)
190{
191 struct pcie_port *pp = irq_data_get_irq_chip_data(d);
192 unsigned int res, bit, ctrl;
193
194 ctrl = d->hwirq / MAX_MSI_IRQS_PER_CTRL;
195 res = ctrl * MSI_REG_CTRL_BLOCK_SIZE;
196 bit = d->hwirq % MAX_MSI_IRQS_PER_CTRL;
197
198 dw_pcie_wr_own_conf(pp, PCIE_MSI_INTR0_STATUS + res, 4, BIT(bit));
199}
200
201static struct irq_chip dw_pci_msi_bottom_irq_chip = {
202 .name = "DWPCI-MSI",
203 .irq_ack = dw_pci_bottom_ack,
204 .irq_compose_msi_msg = dw_pci_setup_msi_msg,
205 .irq_set_affinity = dw_pci_msi_set_affinity,
206 .irq_mask = dw_pci_bottom_mask,
207 .irq_unmask = dw_pci_bottom_unmask,
208};
209
210static int dw_pcie_irq_domain_alloc(struct irq_domain *domain,
211 unsigned int virq, unsigned int nr_irqs,
212 void *args)
213{
214 struct pcie_port *pp = domain->host_data;
215 unsigned long flags;
216 u32 i;
217 int bit;
218
219 raw_spin_lock_irqsave(&pp->lock, flags);
220
221 bit = bitmap_find_free_region(pp->msi_irq_in_use, pp->num_vectors,
222 order_base_2(nr_irqs));
223
224 raw_spin_unlock_irqrestore(&pp->lock, flags);
225
226 if (bit < 0)
227 return -ENOSPC;
228
229 for (i = 0; i < nr_irqs; i++)
230 irq_domain_set_info(domain, virq + i, bit + i,
231 pp->msi_irq_chip,
232 pp, handle_edge_irq,
233 NULL, NULL);
234
235 return 0;
236}
237
238static void dw_pcie_irq_domain_free(struct irq_domain *domain,
239 unsigned int virq, unsigned int nr_irqs)
240{
241 struct irq_data *d = irq_domain_get_irq_data(domain, virq);
242 struct pcie_port *pp = irq_data_get_irq_chip_data(d);
243 unsigned long flags;
244
245 raw_spin_lock_irqsave(&pp->lock, flags);
246
247 bitmap_release_region(pp->msi_irq_in_use, d->hwirq,
248 order_base_2(nr_irqs));
249
250 raw_spin_unlock_irqrestore(&pp->lock, flags);
251}
252
253static const struct irq_domain_ops dw_pcie_msi_domain_ops = {
254 .alloc = dw_pcie_irq_domain_alloc,
255 .free = dw_pcie_irq_domain_free,
256};
257
258int dw_pcie_allocate_domains(struct pcie_port *pp)
259{
260 struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
261 struct fwnode_handle *fwnode = of_node_to_fwnode(pci->dev->of_node);
262
263 pp->irq_domain = irq_domain_create_linear(fwnode, pp->num_vectors,
264 &dw_pcie_msi_domain_ops, pp);
265 if (!pp->irq_domain) {
266 dev_err(pci->dev, "Failed to create IRQ domain\n");
267 return -ENOMEM;
268 }
269
270 irq_domain_update_bus_token(pp->irq_domain, DOMAIN_BUS_NEXUS);
271#ifdef CONFIG_PCI_MSI
272 pp->msi_domain = pci_msi_create_irq_domain(fwnode,
273 &dw_pcie_msi_domain_info,
274 pp->irq_domain);
275 if (!pp->msi_domain) {
276 dev_err(pci->dev, "Failed to create MSI domain\n");
277 irq_domain_remove(pp->irq_domain);
278 return -ENOMEM;
279 }
280#endif
281 return 0;
282}
283
284void dw_pcie_free_msi(struct pcie_port *pp)
285{
286 if (pp->msi_irq) {
287 irq_set_chained_handler(pp->msi_irq, NULL);
288 irq_set_handler_data(pp->msi_irq, NULL);
289 }
290
291 irq_domain_remove(pp->msi_domain);
292 irq_domain_remove(pp->irq_domain);
293
294 if (pp->msi_page)
295 __free_page(pp->msi_page);
296}
297
298void dw_pcie_msi_init(struct pcie_port *pp)
299{
300 struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
301 struct device *dev = pci->dev;
302 u64 msi_target;
303
304 pp->msi_page = alloc_page(GFP_KERNEL);
305 pp->msi_data = dma_map_page(dev, pp->msi_page, 0, PAGE_SIZE,
306 DMA_FROM_DEVICE);
307 if (dma_mapping_error(dev, pp->msi_data)) {
308 dev_err(dev, "Failed to map MSI data\n");
309 __free_page(pp->msi_page);
310 pp->msi_page = NULL;
311 return;
312 }
313 msi_target = (u64)pp->msi_data;
314
315 /* Program the msi_data */
316 dw_pcie_wr_own_conf(pp, PCIE_MSI_ADDR_LO, 4,
317 lower_32_bits(msi_target));
318 dw_pcie_wr_own_conf(pp, PCIE_MSI_ADDR_HI, 4,
319 upper_32_bits(msi_target));
320}
321EXPORT_SYMBOL_GPL(dw_pcie_msi_init);
322
323int dw_pcie_host_init(struct pcie_port *pp)
324{
325 struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
326 struct device *dev = pci->dev;
327 struct device_node *np = dev->of_node;
328 struct platform_device *pdev = to_platform_device(dev);
329 struct resource_entry *win, *tmp;
330 struct pci_bus *child;
331 struct pci_host_bridge *bridge;
332 struct resource *cfg_res;
333 u32 hdr_type;
334 int ret;
335
336 raw_spin_lock_init(&pci->pp.lock);
337
338 cfg_res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "config");
339 if (cfg_res) {
340 pp->cfg0_size = resource_size(cfg_res) >> 1;
341 pp->cfg1_size = resource_size(cfg_res) >> 1;
342 pp->cfg0_base = cfg_res->start;
343 pp->cfg1_base = cfg_res->start + pp->cfg0_size;
344 } else if (!pp->va_cfg0_base) {
345 dev_err(dev, "Missing *config* reg space\n");
346 }
347
348 bridge = devm_pci_alloc_host_bridge(dev, 0);
349 if (!bridge)
350 return -ENOMEM;
351
352 ret = devm_of_pci_get_host_bridge_resources(dev, 0, 0xff,
353 &bridge->windows, &pp->io_base);
354 if (ret)
355 return ret;
356
357 ret = devm_request_pci_bus_resources(dev, &bridge->windows);
358 if (ret)
359 return ret;
360
361 /* Get the I/O and memory ranges from DT */
362 resource_list_for_each_entry_safe(win, tmp, &bridge->windows) {
363 switch (resource_type(win->res)) {
364 case IORESOURCE_IO:
365 ret = devm_pci_remap_iospace(dev, win->res,
366 pp->io_base);
367 if (ret) {
368 dev_warn(dev, "Error %d: failed to map resource %pR\n",
369 ret, win->res);
370 resource_list_destroy_entry(win);
371 } else {
372 pp->io = win->res;
373 pp->io->name = "I/O";
374 pp->io_size = resource_size(pp->io);
375 pp->io_bus_addr = pp->io->start - win->offset;
376 }
377 break;
378 case IORESOURCE_MEM:
379 pp->mem = win->res;
380 pp->mem->name = "MEM";
381 pp->mem_size = resource_size(pp->mem);
382 pp->mem_bus_addr = pp->mem->start - win->offset;
383 break;
384 case 0:
385 pp->cfg = win->res;
386 pp->cfg0_size = resource_size(pp->cfg) >> 1;
387 pp->cfg1_size = resource_size(pp->cfg) >> 1;
388 pp->cfg0_base = pp->cfg->start;
389 pp->cfg1_base = pp->cfg->start + pp->cfg0_size;
390 break;
391 case IORESOURCE_BUS:
392 pp->busn = win->res;
393 break;
394 }
395 }
396
397 if (!pci->dbi_base) {
398 pci->dbi_base = devm_pci_remap_cfgspace(dev,
399 pp->cfg->start,
400 resource_size(pp->cfg));
401 if (!pci->dbi_base) {
402 dev_err(dev, "Error with ioremap\n");
403 return -ENOMEM;
404 }
405 }
406
407 pp->mem_base = pp->mem->start;
408
409 if (!pp->va_cfg0_base) {
410 pp->va_cfg0_base = devm_pci_remap_cfgspace(dev,
411 pp->cfg0_base, pp->cfg0_size);
412 if (!pp->va_cfg0_base) {
413 dev_err(dev, "Error with ioremap in function\n");
414 return -ENOMEM;
415 }
416 }
417
418 if (!pp->va_cfg1_base) {
419 pp->va_cfg1_base = devm_pci_remap_cfgspace(dev,
420 pp->cfg1_base,
421 pp->cfg1_size);
422 if (!pp->va_cfg1_base) {
423 dev_err(dev, "Error with ioremap\n");
424 return -ENOMEM;
425 }
426 }
427
428 ret = of_property_read_u32(np, "num-viewport", &pci->num_viewport);
429 if (ret)
430 pci->num_viewport = 2;
431
432 if (pci_msi_enabled()) {
433 /*
434 * If a specific SoC driver needs to change the
435 * default number of vectors, it needs to implement
436 * the set_num_vectors callback.
437 */
438 if (!pp->ops->set_num_vectors) {
439 pp->num_vectors = MSI_DEF_NUM_VECTORS;
440 } else {
441 pp->ops->set_num_vectors(pp);
442
443 if (pp->num_vectors > MAX_MSI_IRQS ||
444 pp->num_vectors == 0) {
445 dev_err(dev,
446 "Invalid number of vectors\n");
447 return -EINVAL;
448 }
449 }
450
451 if (!pp->ops->msi_host_init) {
452 pp->msi_irq_chip = &dw_pci_msi_bottom_irq_chip;
453
454 ret = dw_pcie_allocate_domains(pp);
455 if (ret)
456 return ret;
457
458 if (pp->msi_irq)
459 irq_set_chained_handler_and_data(pp->msi_irq,
460 dw_chained_msi_isr,
461 pp);
462 } else {
463 ret = pp->ops->msi_host_init(pp);
464 if (ret < 0)
465 return ret;
466 }
467 }
468
469 if (pp->ops->host_init) {
470 ret = pp->ops->host_init(pp);
471 if (ret)
472 goto err_free_msi;
473 }
474
475 ret = dw_pcie_rd_own_conf(pp, PCI_HEADER_TYPE, 1, &hdr_type);
476 if (ret != PCIBIOS_SUCCESSFUL) {
477 dev_err(pci->dev, "Failed reading PCI_HEADER_TYPE cfg space reg (ret: 0x%x)\n",
478 ret);
479 ret = pcibios_err_to_errno(ret);
480 goto err_free_msi;
481 }
482 if (hdr_type != PCI_HEADER_TYPE_BRIDGE) {
483 dev_err(pci->dev,
484 "PCIe controller is not set to bridge type (hdr_type: 0x%x)!\n",
485 hdr_type);
486 ret = -EIO;
487 goto err_free_msi;
488 }
489
490 pp->root_bus_nr = pp->busn->start;
491
492 bridge->dev.parent = dev;
493 bridge->sysdata = pp;
494 bridge->busnr = pp->root_bus_nr;
495 bridge->ops = &dw_pcie_ops;
496 bridge->map_irq = of_irq_parse_and_map_pci;
497 bridge->swizzle_irq = pci_common_swizzle;
498
499 ret = pci_scan_root_bus_bridge(bridge);
500 if (ret)
501 goto err_free_msi;
502
503 pp->root_bus = bridge->bus;
504
505 if (pp->ops->scan_bus)
506 pp->ops->scan_bus(pp);
507
508 pci_bus_size_bridges(pp->root_bus);
509 pci_bus_assign_resources(pp->root_bus);
510
511 list_for_each_entry(child, &pp->root_bus->children, node)
512 pcie_bus_configure_settings(child);
513
514 pci_bus_add_devices(pp->root_bus);
515 return 0;
516
517err_free_msi:
518 if (pci_msi_enabled() && !pp->ops->msi_host_init)
519 dw_pcie_free_msi(pp);
520 return ret;
521}
522EXPORT_SYMBOL_GPL(dw_pcie_host_init);
523
524void dw_pcie_host_deinit(struct pcie_port *pp)
525{
526 pci_stop_root_bus(pp->root_bus);
527 pci_remove_root_bus(pp->root_bus);
528 if (pci_msi_enabled() && !pp->ops->msi_host_init)
529 dw_pcie_free_msi(pp);
530}
531EXPORT_SYMBOL_GPL(dw_pcie_host_deinit);
532
533static int dw_pcie_access_other_conf(struct pcie_port *pp, struct pci_bus *bus,
534 u32 devfn, int where, int size, u32 *val,
535 bool write)
536{
537 int ret, type;
538 u32 busdev, cfg_size;
539 u64 cpu_addr;
540 void __iomem *va_cfg_base;
541 struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
542
543 busdev = PCIE_ATU_BUS(bus->number) | PCIE_ATU_DEV(PCI_SLOT(devfn)) |
544 PCIE_ATU_FUNC(PCI_FUNC(devfn));
545
546 if (bus->parent->number == pp->root_bus_nr) {
547 type = PCIE_ATU_TYPE_CFG0;
548 cpu_addr = pp->cfg0_base;
549 cfg_size = pp->cfg0_size;
550 va_cfg_base = pp->va_cfg0_base;
551 } else {
552 type = PCIE_ATU_TYPE_CFG1;
553 cpu_addr = pp->cfg1_base;
554 cfg_size = pp->cfg1_size;
555 va_cfg_base = pp->va_cfg1_base;
556 }
557
558 dw_pcie_prog_outbound_atu(pci, PCIE_ATU_REGION_INDEX1,
559 type, cpu_addr,
560 busdev, cfg_size);
561 if (write)
562 ret = dw_pcie_write(va_cfg_base + where, size, *val);
563 else
564 ret = dw_pcie_read(va_cfg_base + where, size, val);
565
566 if (pci->num_viewport <= 2)
567 dw_pcie_prog_outbound_atu(pci, PCIE_ATU_REGION_INDEX1,
568 PCIE_ATU_TYPE_IO, pp->io_base,
569 pp->io_bus_addr, pp->io_size);
570
571 return ret;
572}
573
574static int dw_pcie_rd_other_conf(struct pcie_port *pp, struct pci_bus *bus,
575 u32 devfn, int where, int size, u32 *val)
576{
577 if (pp->ops->rd_other_conf)
578 return pp->ops->rd_other_conf(pp, bus, devfn, where,
579 size, val);
580
581 return dw_pcie_access_other_conf(pp, bus, devfn, where, size, val,
582 false);
583}
584
585static int dw_pcie_wr_other_conf(struct pcie_port *pp, struct pci_bus *bus,
586 u32 devfn, int where, int size, u32 val)
587{
588 if (pp->ops->wr_other_conf)
589 return pp->ops->wr_other_conf(pp, bus, devfn, where,
590 size, val);
591
592 return dw_pcie_access_other_conf(pp, bus, devfn, where, size, &val,
593 true);
594}
595
596static int dw_pcie_valid_device(struct pcie_port *pp, struct pci_bus *bus,
597 int dev)
598{
599 struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
600
601 /* If there is no link, then there is no device */
602 if (bus->number != pp->root_bus_nr) {
603 if (!dw_pcie_link_up(pci))
604 return 0;
605 }
606
607 /* Access only one slot on each root port */
608 if (bus->number == pp->root_bus_nr && dev > 0)
609 return 0;
610
611 return 1;
612}
613
614static int dw_pcie_rd_conf(struct pci_bus *bus, u32 devfn, int where,
615 int size, u32 *val)
616{
617 struct pcie_port *pp = bus->sysdata;
618
619 if (!dw_pcie_valid_device(pp, bus, PCI_SLOT(devfn))) {
620 *val = 0xffffffff;
621 return PCIBIOS_DEVICE_NOT_FOUND;
622 }
623
624 if (bus->number == pp->root_bus_nr)
625 return dw_pcie_rd_own_conf(pp, where, size, val);
626
627 return dw_pcie_rd_other_conf(pp, bus, devfn, where, size, val);
628}
629
630static int dw_pcie_wr_conf(struct pci_bus *bus, u32 devfn,
631 int where, int size, u32 val)
632{
633 struct pcie_port *pp = bus->sysdata;
634
635 if (!dw_pcie_valid_device(pp, bus, PCI_SLOT(devfn)))
636 return PCIBIOS_DEVICE_NOT_FOUND;
637
638 if (bus->number == pp->root_bus_nr)
639 return dw_pcie_wr_own_conf(pp, where, size, val);
640
641 return dw_pcie_wr_other_conf(pp, bus, devfn, where, size, val);
642}
643
644static struct pci_ops dw_pcie_ops = {
645 .read = dw_pcie_rd_conf,
646 .write = dw_pcie_wr_conf,
647};
648
649void dw_pcie_setup_rc(struct pcie_port *pp)
650{
651 u32 val, ctrl, num_ctrls;
652 struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
653
654 /*
655 * Enable DBI read-only registers for writing/updating configuration.
656 * Write permission gets disabled towards the end of this function.
657 */
658 dw_pcie_dbi_ro_wr_en(pci);
659
660 dw_pcie_setup(pci);
661
662 if (!pp->ops->msi_host_init) {
663 num_ctrls = pp->num_vectors / MAX_MSI_IRQS_PER_CTRL;
664
665 /* Initialize IRQ Status array */
666 for (ctrl = 0; ctrl < num_ctrls; ctrl++) {
667 pp->irq_mask[ctrl] = ~0;
668 dw_pcie_wr_own_conf(pp, PCIE_MSI_INTR0_MASK +
669 (ctrl * MSI_REG_CTRL_BLOCK_SIZE),
670 4, pp->irq_mask[ctrl]);
671 dw_pcie_wr_own_conf(pp, PCIE_MSI_INTR0_ENABLE +
672 (ctrl * MSI_REG_CTRL_BLOCK_SIZE),
673 4, ~0);
674 }
675 }
676
677 /* Setup RC BARs */
678 dw_pcie_writel_dbi(pci, PCI_BASE_ADDRESS_0, 0x00000004);
679 dw_pcie_writel_dbi(pci, PCI_BASE_ADDRESS_1, 0x00000000);
680
681 /* Setup interrupt pins */
682 val = dw_pcie_readl_dbi(pci, PCI_INTERRUPT_LINE);
683 val &= 0xffff00ff;
684 val |= 0x00000100;
685 dw_pcie_writel_dbi(pci, PCI_INTERRUPT_LINE, val);
686
687 /* Setup bus numbers */
688 val = dw_pcie_readl_dbi(pci, PCI_PRIMARY_BUS);
689 val &= 0xff000000;
690 val |= 0x00ff0100;
691 dw_pcie_writel_dbi(pci, PCI_PRIMARY_BUS, val);
692
693 /* Setup command register */
694 val = dw_pcie_readl_dbi(pci, PCI_COMMAND);
695 val &= 0xffff0000;
696 val |= PCI_COMMAND_IO | PCI_COMMAND_MEMORY |
697 PCI_COMMAND_MASTER | PCI_COMMAND_SERR;
698 dw_pcie_writel_dbi(pci, PCI_COMMAND, val);
699
700 /*
701 * If the platform provides ->rd_other_conf, it means the platform
702 * uses its own address translation component rather than ATU, so
703 * we should not program the ATU here.
704 */
705 if (!pp->ops->rd_other_conf) {
706 dw_pcie_prog_outbound_atu(pci, PCIE_ATU_REGION_INDEX0,
707 PCIE_ATU_TYPE_MEM, pp->mem_base,
708 pp->mem_bus_addr, pp->mem_size);
709 if (pci->num_viewport > 2)
710 dw_pcie_prog_outbound_atu(pci, PCIE_ATU_REGION_INDEX2,
711 PCIE_ATU_TYPE_IO, pp->io_base,
712 pp->io_bus_addr, pp->io_size);
713 }
714
715 dw_pcie_wr_own_conf(pp, PCI_BASE_ADDRESS_0, 4, 0);
716
717 /* Program correct class for RC */
718 dw_pcie_wr_own_conf(pp, PCI_CLASS_DEVICE, 2, PCI_CLASS_BRIDGE_PCI);
719
720 dw_pcie_rd_own_conf(pp, PCIE_LINK_WIDTH_SPEED_CONTROL, 4, &val);
721 val |= PORT_LOGIC_SPEED_CHANGE;
722 dw_pcie_wr_own_conf(pp, PCIE_LINK_WIDTH_SPEED_CONTROL, 4, val);
723
724 dw_pcie_dbi_ro_wr_dis(pci);
725}
726EXPORT_SYMBOL_GPL(dw_pcie_setup_rc);