blob: bf7794642a9043803d43f558a785fcb97bfaf92c [file] [log] [blame]
b.liue9582032025-04-17 19:18:16 +08001// SPDX-License-Identifier: GPL-2.0
2/*
3 * This file contains work-arounds for many known PCI hardware bugs.
4 * Devices present only on certain architectures (host bridges et cetera)
5 * should be handled in arch-specific code.
6 *
7 * Note: any quirks for hotpluggable devices must _NOT_ be declared __init.
8 *
9 * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
10 *
11 * Init/reset quirks for USB host controllers should be in the USB quirks
12 * file, where their drivers can use them.
13 */
14
15#include <linux/types.h>
16#include <linux/kernel.h>
17#include <linux/export.h>
18#include <linux/pci.h>
19#include <linux/init.h>
20#include <linux/delay.h>
21#include <linux/acpi.h>
22#include <linux/dmi.h>
23#include <linux/ioport.h>
24#include <linux/sched.h>
25#include <linux/ktime.h>
26#include <linux/mm.h>
27#include <linux/nvme.h>
28#include <linux/platform_data/x86/apple.h>
29#include <linux/pm_runtime.h>
30#include <linux/suspend.h>
31#include <linux/switchtec.h>
32#include <asm/dma.h> /* isa_dma_bridge_buggy */
33#include "pci.h"
34
35static ktime_t fixup_debug_start(struct pci_dev *dev,
36 void (*fn)(struct pci_dev *dev))
37{
38 if (initcall_debug)
39 pci_info(dev, "calling %pS @ %i\n", fn, task_pid_nr(current));
40
41 return ktime_get();
42}
43
44static void fixup_debug_report(struct pci_dev *dev, ktime_t calltime,
45 void (*fn)(struct pci_dev *dev))
46{
47 ktime_t delta, rettime;
48 unsigned long long duration;
49
50 rettime = ktime_get();
51 delta = ktime_sub(rettime, calltime);
52 duration = (unsigned long long) ktime_to_ns(delta) >> 10;
53 if (initcall_debug || duration > 10000)
54 pci_info(dev, "%pS took %lld usecs\n", fn, duration);
55}
56
57static void pci_do_fixups(struct pci_dev *dev, struct pci_fixup *f,
58 struct pci_fixup *end)
59{
60 ktime_t calltime;
61
62 for (; f < end; f++)
63 if ((f->class == (u32) (dev->class >> f->class_shift) ||
64 f->class == (u32) PCI_ANY_ID) &&
65 (f->vendor == dev->vendor ||
66 f->vendor == (u16) PCI_ANY_ID) &&
67 (f->device == dev->device ||
68 f->device == (u16) PCI_ANY_ID)) {
69 void (*hook)(struct pci_dev *dev);
70#ifdef CONFIG_HAVE_ARCH_PREL32_RELOCATIONS
71 hook = offset_to_ptr(&f->hook_offset);
72#else
73 hook = f->hook;
74#endif
75 calltime = fixup_debug_start(dev, hook);
76 hook(dev);
77 fixup_debug_report(dev, calltime, hook);
78 }
79}
80
81extern struct pci_fixup __start_pci_fixups_early[];
82extern struct pci_fixup __end_pci_fixups_early[];
83extern struct pci_fixup __start_pci_fixups_header[];
84extern struct pci_fixup __end_pci_fixups_header[];
85extern struct pci_fixup __start_pci_fixups_final[];
86extern struct pci_fixup __end_pci_fixups_final[];
87extern struct pci_fixup __start_pci_fixups_enable[];
88extern struct pci_fixup __end_pci_fixups_enable[];
89extern struct pci_fixup __start_pci_fixups_resume[];
90extern struct pci_fixup __end_pci_fixups_resume[];
91extern struct pci_fixup __start_pci_fixups_resume_early[];
92extern struct pci_fixup __end_pci_fixups_resume_early[];
93extern struct pci_fixup __start_pci_fixups_suspend[];
94extern struct pci_fixup __end_pci_fixups_suspend[];
95extern struct pci_fixup __start_pci_fixups_suspend_late[];
96extern struct pci_fixup __end_pci_fixups_suspend_late[];
97
98static bool pci_apply_fixup_final_quirks;
99
100void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev)
101{
102 struct pci_fixup *start, *end;
103
104 switch (pass) {
105 case pci_fixup_early:
106 start = __start_pci_fixups_early;
107 end = __end_pci_fixups_early;
108 break;
109
110 case pci_fixup_header:
111 start = __start_pci_fixups_header;
112 end = __end_pci_fixups_header;
113 break;
114
115 case pci_fixup_final:
116 if (!pci_apply_fixup_final_quirks)
117 return;
118 start = __start_pci_fixups_final;
119 end = __end_pci_fixups_final;
120 break;
121
122 case pci_fixup_enable:
123 start = __start_pci_fixups_enable;
124 end = __end_pci_fixups_enable;
125 break;
126
127 case pci_fixup_resume:
128 start = __start_pci_fixups_resume;
129 end = __end_pci_fixups_resume;
130 break;
131
132 case pci_fixup_resume_early:
133 start = __start_pci_fixups_resume_early;
134 end = __end_pci_fixups_resume_early;
135 break;
136
137 case pci_fixup_suspend:
138 start = __start_pci_fixups_suspend;
139 end = __end_pci_fixups_suspend;
140 break;
141
142 case pci_fixup_suspend_late:
143 start = __start_pci_fixups_suspend_late;
144 end = __end_pci_fixups_suspend_late;
145 break;
146
147 default:
148 /* stupid compiler warning, you would think with an enum... */
149 return;
150 }
151 pci_do_fixups(dev, start, end);
152}
153EXPORT_SYMBOL(pci_fixup_device);
154
155static int __init pci_apply_final_quirks(void)
156{
157 struct pci_dev *dev = NULL;
158 u8 cls = 0;
159 u8 tmp;
160
161 if (pci_cache_line_size)
162 pr_info("PCI: CLS %u bytes\n", pci_cache_line_size << 2);
163
164 pci_apply_fixup_final_quirks = true;
165 for_each_pci_dev(dev) {
166 pci_fixup_device(pci_fixup_final, dev);
167 /*
168 * If arch hasn't set it explicitly yet, use the CLS
169 * value shared by all PCI devices. If there's a
170 * mismatch, fall back to the default value.
171 */
172 if (!pci_cache_line_size) {
173 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &tmp);
174 if (!cls)
175 cls = tmp;
176 if (!tmp || cls == tmp)
177 continue;
178
179 pci_info(dev, "CLS mismatch (%u != %u), using %u bytes\n",
180 cls << 2, tmp << 2,
181 pci_dfl_cache_line_size << 2);
182 pci_cache_line_size = pci_dfl_cache_line_size;
183 }
184 }
185
186 if (!pci_cache_line_size) {
187 pr_info("PCI: CLS %u bytes, default %u\n", cls << 2,
188 pci_dfl_cache_line_size << 2);
189 pci_cache_line_size = cls ? cls : pci_dfl_cache_line_size;
190 }
191
192 return 0;
193}
194fs_initcall_sync(pci_apply_final_quirks);
195
196/*
197 * Decoding should be disabled for a PCI device during BAR sizing to avoid
198 * conflict. But doing so may cause problems on host bridge and perhaps other
199 * key system devices. For devices that need to have mmio decoding always-on,
200 * we need to set the dev->mmio_always_on bit.
201 */
202static void quirk_mmio_always_on(struct pci_dev *dev)
203{
204 dev->mmio_always_on = 1;
205}
206DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_ANY_ID, PCI_ANY_ID,
207 PCI_CLASS_BRIDGE_HOST, 8, quirk_mmio_always_on);
208
209#ifndef CONFIG_PCI_DISABLE_COMMON_QUIRKS
210/*
211 * The Mellanox Tavor device gives false positive parity errors. Mark this
212 * device with a broken_parity_status to allow PCI scanning code to "skip"
213 * this now blacklisted device.
214 */
215static void quirk_mellanox_tavor(struct pci_dev *dev)
216{
217 dev->broken_parity_status = 1; /* This device gives false positives */
218}
219DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_DEVICE_ID_MELLANOX_TAVOR, quirk_mellanox_tavor);
220DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_DEVICE_ID_MELLANOX_TAVOR_BRIDGE, quirk_mellanox_tavor);
221
222/*
223 * Deal with broken BIOSes that neglect to enable passive release,
224 * which can cause problems in combination with the 82441FX/PPro MTRRs
225 */
226static void quirk_passive_release(struct pci_dev *dev)
227{
228 struct pci_dev *d = NULL;
229 unsigned char dlc;
230
231 /*
232 * We have to make sure a particular bit is set in the PIIX3
233 * ISA bridge, so we have to go out and find it.
234 */
235 while ((d = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, d))) {
236 pci_read_config_byte(d, 0x82, &dlc);
237 if (!(dlc & 1<<1)) {
238 pci_info(d, "PIIX3: Enabling Passive Release\n");
239 dlc |= 1<<1;
240 pci_write_config_byte(d, 0x82, dlc);
241 }
242 }
243}
244DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
245DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
246
247/*
248 * The VIA VP2/VP3/MVP3 seem to have some 'features'. There may be a
249 * workaround but VIA don't answer queries. If you happen to have good
250 * contacts at VIA ask them for me please -- Alan
251 *
252 * This appears to be BIOS not version dependent. So presumably there is a
253 * chipset level fix.
254 */
255static void quirk_isa_dma_hangs(struct pci_dev *dev)
256{
257 if (!isa_dma_bridge_buggy) {
258 isa_dma_bridge_buggy = 1;
259 pci_info(dev, "Activating ISA DMA hang workarounds\n");
260 }
261}
262/*
263 * It's not totally clear which chipsets are the problematic ones. We know
264 * 82C586 and 82C596 variants are affected.
265 */
266DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_0, quirk_isa_dma_hangs);
267DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C596, quirk_isa_dma_hangs);
268DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, quirk_isa_dma_hangs);
269DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, quirk_isa_dma_hangs);
270DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_1, quirk_isa_dma_hangs);
271DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_2, quirk_isa_dma_hangs);
272DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_3, quirk_isa_dma_hangs);
273
274/*
275 * Intel NM10 "TigerPoint" LPC PM1a_STS.BM_STS must be clear
276 * for some HT machines to use C4 w/o hanging.
277 */
278static void quirk_tigerpoint_bm_sts(struct pci_dev *dev)
279{
280 u32 pmbase;
281 u16 pm1a;
282
283 pci_read_config_dword(dev, 0x40, &pmbase);
284 pmbase = pmbase & 0xff80;
285 pm1a = inw(pmbase);
286
287 if (pm1a & 0x10) {
288 pci_info(dev, FW_BUG "TigerPoint LPC.BM_STS cleared\n");
289 outw(0x10, pmbase);
290 }
291}
292DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_TGP_LPC, quirk_tigerpoint_bm_sts);
293
294/* Chipsets where PCI->PCI transfers vanish or hang */
295static void quirk_nopcipci(struct pci_dev *dev)
296{
297 if ((pci_pci_problems & PCIPCI_FAIL) == 0) {
298 pci_info(dev, "Disabling direct PCI/PCI transfers\n");
299 pci_pci_problems |= PCIPCI_FAIL;
300 }
301}
302DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5597, quirk_nopcipci);
303DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_496, quirk_nopcipci);
304
305static void quirk_nopciamd(struct pci_dev *dev)
306{
307 u8 rev;
308 pci_read_config_byte(dev, 0x08, &rev);
309 if (rev == 0x13) {
310 /* Erratum 24 */
311 pci_info(dev, "Chipset erratum: Disabling direct PCI/AGP transfers\n");
312 pci_pci_problems |= PCIAGP_FAIL;
313 }
314}
315DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8151_0, quirk_nopciamd);
316
317/* Triton requires workarounds to be used by the drivers */
318static void quirk_triton(struct pci_dev *dev)
319{
320 if ((pci_pci_problems&PCIPCI_TRITON) == 0) {
321 pci_info(dev, "Limiting direct PCI/PCI transfers\n");
322 pci_pci_problems |= PCIPCI_TRITON;
323 }
324}
325DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437, quirk_triton);
326DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437VX, quirk_triton);
327DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439, quirk_triton);
328DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439TX, quirk_triton);
329
330/*
331 * VIA Apollo KT133 needs PCI latency patch
332 * Made according to a Windows driver-based patch by George E. Breese;
333 * see PCI Latency Adjust on http://www.viahardware.com/download/viatweak.shtm
334 * Also see http://www.au-ja.org/review-kt133a-1-en.phtml for the info on
335 * which Mr Breese based his work.
336 *
337 * Updated based on further information from the site and also on
338 * information provided by VIA
339 */
340static void quirk_vialatency(struct pci_dev *dev)
341{
342 struct pci_dev *p;
343 u8 busarb;
344
345 /*
346 * Ok, we have a potential problem chipset here. Now see if we have
347 * a buggy southbridge.
348 */
349 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, NULL);
350 if (p != NULL) {
351
352 /*
353 * 0x40 - 0x4f == 686B, 0x10 - 0x2f == 686A;
354 * thanks Dan Hollis.
355 * Check for buggy part revisions
356 */
357 if (p->revision < 0x40 || p->revision > 0x42)
358 goto exit;
359 } else {
360 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, NULL);
361 if (p == NULL) /* No problem parts */
362 goto exit;
363
364 /* Check for buggy part revisions */
365 if (p->revision < 0x10 || p->revision > 0x12)
366 goto exit;
367 }
368
369 /*
370 * Ok we have the problem. Now set the PCI master grant to occur
371 * every master grant. The apparent bug is that under high PCI load
372 * (quite common in Linux of course) you can get data loss when the
373 * CPU is held off the bus for 3 bus master requests. This happens
374 * to include the IDE controllers....
375 *
376 * VIA only apply this fix when an SB Live! is present but under
377 * both Linux and Windows this isn't enough, and we have seen
378 * corruption without SB Live! but with things like 3 UDMA IDE
379 * controllers. So we ignore that bit of the VIA recommendation..
380 */
381 pci_read_config_byte(dev, 0x76, &busarb);
382
383 /*
384 * Set bit 4 and bit 5 of byte 76 to 0x01
385 * "Master priority rotation on every PCI master grant"
386 */
387 busarb &= ~(1<<5);
388 busarb |= (1<<4);
389 pci_write_config_byte(dev, 0x76, busarb);
390 pci_info(dev, "Applying VIA southbridge workaround\n");
391exit:
392 pci_dev_put(p);
393}
394DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
395DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
396DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
397/* Must restore this on a resume from RAM */
398DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
399DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
400DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
401
402/* VIA Apollo VP3 needs ETBF on BT848/878 */
403static void quirk_viaetbf(struct pci_dev *dev)
404{
405 if ((pci_pci_problems&PCIPCI_VIAETBF) == 0) {
406 pci_info(dev, "Limiting direct PCI/PCI transfers\n");
407 pci_pci_problems |= PCIPCI_VIAETBF;
408 }
409}
410DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_viaetbf);
411
412static void quirk_vsfx(struct pci_dev *dev)
413{
414 if ((pci_pci_problems&PCIPCI_VSFX) == 0) {
415 pci_info(dev, "Limiting direct PCI/PCI transfers\n");
416 pci_pci_problems |= PCIPCI_VSFX;
417 }
418}
419DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C576, quirk_vsfx);
420
421/*
422 * ALi Magik requires workarounds to be used by the drivers that DMA to AGP
423 * space. Latency must be set to 0xA and Triton workaround applied too.
424 * [Info kindly provided by ALi]
425 */
426static void quirk_alimagik(struct pci_dev *dev)
427{
428 if ((pci_pci_problems&PCIPCI_ALIMAGIK) == 0) {
429 pci_info(dev, "Limiting direct PCI/PCI transfers\n");
430 pci_pci_problems |= PCIPCI_ALIMAGIK|PCIPCI_TRITON;
431 }
432}
433DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1647, quirk_alimagik);
434DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1651, quirk_alimagik);
435
436/* Natoma has some interesting boundary conditions with Zoran stuff at least */
437static void quirk_natoma(struct pci_dev *dev)
438{
439 if ((pci_pci_problems&PCIPCI_NATOMA) == 0) {
440 pci_info(dev, "Limiting direct PCI/PCI transfers\n");
441 pci_pci_problems |= PCIPCI_NATOMA;
442 }
443}
444DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_natoma);
445DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_0, quirk_natoma);
446DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_1, quirk_natoma);
447DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_0, quirk_natoma);
448DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_1, quirk_natoma);
449DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_2, quirk_natoma);
450
451/*
452 * This chip can cause PCI parity errors if config register 0xA0 is read
453 * while DMAs are occurring.
454 */
455static void quirk_citrine(struct pci_dev *dev)
456{
457 dev->cfg_size = 0xA0;
458}
459DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_IBM_CITRINE, quirk_citrine);
460
461/*
462 * This chip can cause bus lockups if config addresses above 0x600
463 * are read or written.
464 */
465static void quirk_nfp6000(struct pci_dev *dev)
466{
467 dev->cfg_size = 0x600;
468}
469DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME, PCI_DEVICE_ID_NETRONOME_NFP4000, quirk_nfp6000);
470DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME, PCI_DEVICE_ID_NETRONOME_NFP6000, quirk_nfp6000);
471DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME, PCI_DEVICE_ID_NETRONOME_NFP5000, quirk_nfp6000);
472DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME, PCI_DEVICE_ID_NETRONOME_NFP6000_VF, quirk_nfp6000);
473
474/* On IBM Crocodile ipr SAS adapters, expand BAR to system page size */
475static void quirk_extend_bar_to_page(struct pci_dev *dev)
476{
477 int i;
478
479 for (i = 0; i <= PCI_STD_RESOURCE_END; i++) {
480 struct resource *r = &dev->resource[i];
481
482 if (r->flags & IORESOURCE_MEM && resource_size(r) < PAGE_SIZE) {
483 r->end = PAGE_SIZE - 1;
484 r->start = 0;
485 r->flags |= IORESOURCE_UNSET;
486 pci_info(dev, "expanded BAR %d to page size: %pR\n",
487 i, r);
488 }
489 }
490}
491DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, 0x034a, quirk_extend_bar_to_page);
492
493/*
494 * S3 868 and 968 chips report region size equal to 32M, but they decode 64M.
495 * If it's needed, re-allocate the region.
496 */
497static void quirk_s3_64M(struct pci_dev *dev)
498{
499 struct resource *r = &dev->resource[0];
500
501 if ((r->start & 0x3ffffff) || r->end != r->start + 0x3ffffff) {
502 r->flags |= IORESOURCE_UNSET;
503 r->start = 0;
504 r->end = 0x3ffffff;
505 }
506}
507DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_868, quirk_s3_64M);
508DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_968, quirk_s3_64M);
509
510static void quirk_io(struct pci_dev *dev, int pos, unsigned size,
511 const char *name)
512{
513 u32 region;
514 struct pci_bus_region bus_region;
515 struct resource *res = dev->resource + pos;
516
517 pci_read_config_dword(dev, PCI_BASE_ADDRESS_0 + (pos << 2), &region);
518
519 if (!region)
520 return;
521
522 res->name = pci_name(dev);
523 res->flags = region & ~PCI_BASE_ADDRESS_IO_MASK;
524 res->flags |=
525 (IORESOURCE_IO | IORESOURCE_PCI_FIXED | IORESOURCE_SIZEALIGN);
526 region &= ~(size - 1);
527
528 /* Convert from PCI bus to resource space */
529 bus_region.start = region;
530 bus_region.end = region + size - 1;
531 pcibios_bus_to_resource(dev->bus, res, &bus_region);
532
533 pci_info(dev, FW_BUG "%s quirk: reg 0x%x: %pR\n",
534 name, PCI_BASE_ADDRESS_0 + (pos << 2), res);
535}
536
537/*
538 * Some CS5536 BIOSes (for example, the Soekris NET5501 board w/ comBIOS
539 * ver. 1.33 20070103) don't set the correct ISA PCI region header info.
540 * BAR0 should be 8 bytes; instead, it may be set to something like 8k
541 * (which conflicts w/ BAR1's memory range).
542 *
543 * CS553x's ISA PCI BARs may also be read-only (ref:
544 * https://bugzilla.kernel.org/show_bug.cgi?id=85991 - Comment #4 forward).
545 */
546static void quirk_cs5536_vsa(struct pci_dev *dev)
547{
548 static char *name = "CS5536 ISA bridge";
549
550 if (pci_resource_len(dev, 0) != 8) {
551 quirk_io(dev, 0, 8, name); /* SMB */
552 quirk_io(dev, 1, 256, name); /* GPIO */
553 quirk_io(dev, 2, 64, name); /* MFGPT */
554 pci_info(dev, "%s bug detected (incorrect header); workaround applied\n",
555 name);
556 }
557}
558DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_CS5536_ISA, quirk_cs5536_vsa);
559
560static void quirk_io_region(struct pci_dev *dev, int port,
561 unsigned size, int nr, const char *name)
562{
563 u16 region;
564 struct pci_bus_region bus_region;
565 struct resource *res = dev->resource + nr;
566
567 pci_read_config_word(dev, port, &region);
568 region &= ~(size - 1);
569
570 if (!region)
571 return;
572
573 res->name = pci_name(dev);
574 res->flags = IORESOURCE_IO;
575
576 /* Convert from PCI bus to resource space */
577 bus_region.start = region;
578 bus_region.end = region + size - 1;
579 pcibios_bus_to_resource(dev->bus, res, &bus_region);
580
581 if (!pci_claim_resource(dev, nr))
582 pci_info(dev, "quirk: %pR claimed by %s\n", res, name);
583}
584
585/*
586 * ATI Northbridge setups MCE the processor if you even read somewhere
587 * between 0x3b0->0x3bb or read 0x3d3
588 */
589static void quirk_ati_exploding_mce(struct pci_dev *dev)
590{
591 pci_info(dev, "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb\n");
592 /* Mae rhaid i ni beidio ag edrych ar y lleoliadiau I/O hyn */
593 request_region(0x3b0, 0x0C, "RadeonIGP");
594 request_region(0x3d3, 0x01, "RadeonIGP");
595}
596DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS100, quirk_ati_exploding_mce);
597
598/*
599 * In the AMD NL platform, this device ([1022:7912]) has a class code of
600 * PCI_CLASS_SERIAL_USB_XHCI (0x0c0330), which means the xhci driver will
601 * claim it. The same applies on the VanGogh platform device ([1022:163a]).
602 *
603 * But the dwc3 driver is a more specific driver for this device, and we'd
604 * prefer to use it instead of xhci. To prevent xhci from claiming the
605 * device, change the class code to 0x0c03fe, which the PCI r3.0 spec
606 * defines as "USB device (not host controller)". The dwc3 driver can then
607 * claim it based on its Vendor and Device ID.
608 */
609static void quirk_amd_dwc_class(struct pci_dev *pdev)
610{
611 u32 class = pdev->class;
612
613 if (class != PCI_CLASS_SERIAL_USB_DEVICE) {
614 /* Use "USB Device (not host controller)" class */
615 pdev->class = PCI_CLASS_SERIAL_USB_DEVICE;
616 pci_info(pdev,
617 "PCI class overridden (%#08x -> %#08x) so dwc3 driver can claim this instead of xhci\n",
618 class, pdev->class);
619 }
620}
621DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_NL_USB,
622 quirk_amd_dwc_class);
623DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VANGOGH_USB,
624 quirk_amd_dwc_class);
625
626/*
627 * Synopsys USB 3.x host HAPS platform has a class code of
628 * PCI_CLASS_SERIAL_USB_XHCI, and xhci driver can claim it. However, these
629 * devices should use dwc3-haps driver. Change these devices' class code to
630 * PCI_CLASS_SERIAL_USB_DEVICE to prevent the xhci-pci driver from claiming
631 * them.
632 */
633static void quirk_synopsys_haps(struct pci_dev *pdev)
634{
635 u32 class = pdev->class;
636
637 switch (pdev->device) {
638 case PCI_DEVICE_ID_SYNOPSYS_HAPSUSB3:
639 case PCI_DEVICE_ID_SYNOPSYS_HAPSUSB3_AXI:
640 case PCI_DEVICE_ID_SYNOPSYS_HAPSUSB31:
641 pdev->class = PCI_CLASS_SERIAL_USB_DEVICE;
642 pci_info(pdev, "PCI class overridden (%#08x -> %#08x) so dwc3 driver can claim this instead of xhci\n",
643 class, pdev->class);
644 break;
645 }
646}
647DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_SYNOPSYS, PCI_ANY_ID,
648 PCI_CLASS_SERIAL_USB_XHCI, 0,
649 quirk_synopsys_haps);
650
651/*
652 * Let's make the southbridge information explicit instead of having to
653 * worry about people probing the ACPI areas, for example.. (Yes, it
654 * happens, and if you read the wrong ACPI register it will put the machine
655 * to sleep with no way of waking it up again. Bummer).
656 *
657 * ALI M7101: Two IO regions pointed to by words at
658 * 0xE0 (64 bytes of ACPI registers)
659 * 0xE2 (32 bytes of SMB registers)
660 */
661static void quirk_ali7101_acpi(struct pci_dev *dev)
662{
663 quirk_io_region(dev, 0xE0, 64, PCI_BRIDGE_RESOURCES, "ali7101 ACPI");
664 quirk_io_region(dev, 0xE2, 32, PCI_BRIDGE_RESOURCES+1, "ali7101 SMB");
665}
666DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M7101, quirk_ali7101_acpi);
667
668static void piix4_io_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
669{
670 u32 devres;
671 u32 mask, size, base;
672
673 pci_read_config_dword(dev, port, &devres);
674 if ((devres & enable) != enable)
675 return;
676 mask = (devres >> 16) & 15;
677 base = devres & 0xffff;
678 size = 16;
679 for (;;) {
680 unsigned bit = size >> 1;
681 if ((bit & mask) == bit)
682 break;
683 size = bit;
684 }
685 /*
686 * For now we only print it out. Eventually we'll want to
687 * reserve it (at least if it's in the 0x1000+ range), but
688 * let's get enough confirmation reports first.
689 */
690 base &= -size;
691 pci_info(dev, "%s PIO at %04x-%04x\n", name, base, base + size - 1);
692}
693
694static void piix4_mem_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
695{
696 u32 devres;
697 u32 mask, size, base;
698
699 pci_read_config_dword(dev, port, &devres);
700 if ((devres & enable) != enable)
701 return;
702 base = devres & 0xffff0000;
703 mask = (devres & 0x3f) << 16;
704 size = 128 << 16;
705 for (;;) {
706 unsigned bit = size >> 1;
707 if ((bit & mask) == bit)
708 break;
709 size = bit;
710 }
711
712 /*
713 * For now we only print it out. Eventually we'll want to
714 * reserve it, but let's get enough confirmation reports first.
715 */
716 base &= -size;
717 pci_info(dev, "%s MMIO at %04x-%04x\n", name, base, base + size - 1);
718}
719
720/*
721 * PIIX4 ACPI: Two IO regions pointed to by longwords at
722 * 0x40 (64 bytes of ACPI registers)
723 * 0x90 (16 bytes of SMB registers)
724 * and a few strange programmable PIIX4 device resources.
725 */
726static void quirk_piix4_acpi(struct pci_dev *dev)
727{
728 u32 res_a;
729
730 quirk_io_region(dev, 0x40, 64, PCI_BRIDGE_RESOURCES, "PIIX4 ACPI");
731 quirk_io_region(dev, 0x90, 16, PCI_BRIDGE_RESOURCES+1, "PIIX4 SMB");
732
733 /* Device resource A has enables for some of the other ones */
734 pci_read_config_dword(dev, 0x5c, &res_a);
735
736 piix4_io_quirk(dev, "PIIX4 devres B", 0x60, 3 << 21);
737 piix4_io_quirk(dev, "PIIX4 devres C", 0x64, 3 << 21);
738
739 /* Device resource D is just bitfields for static resources */
740
741 /* Device 12 enabled? */
742 if (res_a & (1 << 29)) {
743 piix4_io_quirk(dev, "PIIX4 devres E", 0x68, 1 << 20);
744 piix4_mem_quirk(dev, "PIIX4 devres F", 0x6c, 1 << 7);
745 }
746 /* Device 13 enabled? */
747 if (res_a & (1 << 30)) {
748 piix4_io_quirk(dev, "PIIX4 devres G", 0x70, 1 << 20);
749 piix4_mem_quirk(dev, "PIIX4 devres H", 0x74, 1 << 7);
750 }
751 piix4_io_quirk(dev, "PIIX4 devres I", 0x78, 1 << 20);
752 piix4_io_quirk(dev, "PIIX4 devres J", 0x7c, 1 << 20);
753}
754DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3, quirk_piix4_acpi);
755DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_3, quirk_piix4_acpi);
756
757#define ICH_PMBASE 0x40
758#define ICH_ACPI_CNTL 0x44
759#define ICH4_ACPI_EN 0x10
760#define ICH6_ACPI_EN 0x80
761#define ICH4_GPIOBASE 0x58
762#define ICH4_GPIO_CNTL 0x5c
763#define ICH4_GPIO_EN 0x10
764#define ICH6_GPIOBASE 0x48
765#define ICH6_GPIO_CNTL 0x4c
766#define ICH6_GPIO_EN 0x10
767
768/*
769 * ICH4, ICH4-M, ICH5, ICH5-M ACPI: Three IO regions pointed to by longwords at
770 * 0x40 (128 bytes of ACPI, GPIO & TCO registers)
771 * 0x58 (64 bytes of GPIO I/O space)
772 */
773static void quirk_ich4_lpc_acpi(struct pci_dev *dev)
774{
775 u8 enable;
776
777 /*
778 * The check for PCIBIOS_MIN_IO is to ensure we won't create a conflict
779 * with low legacy (and fixed) ports. We don't know the decoding
780 * priority and can't tell whether the legacy device or the one created
781 * here is really at that address. This happens on boards with broken
782 * BIOSes.
783 */
784 pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable);
785 if (enable & ICH4_ACPI_EN)
786 quirk_io_region(dev, ICH_PMBASE, 128, PCI_BRIDGE_RESOURCES,
787 "ICH4 ACPI/GPIO/TCO");
788
789 pci_read_config_byte(dev, ICH4_GPIO_CNTL, &enable);
790 if (enable & ICH4_GPIO_EN)
791 quirk_io_region(dev, ICH4_GPIOBASE, 64, PCI_BRIDGE_RESOURCES+1,
792 "ICH4 GPIO");
793}
794DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, quirk_ich4_lpc_acpi);
795DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_0, quirk_ich4_lpc_acpi);
796DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, quirk_ich4_lpc_acpi);
797DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_10, quirk_ich4_lpc_acpi);
798DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, quirk_ich4_lpc_acpi);
799DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, quirk_ich4_lpc_acpi);
800DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, quirk_ich4_lpc_acpi);
801DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, quirk_ich4_lpc_acpi);
802DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, quirk_ich4_lpc_acpi);
803DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_1, quirk_ich4_lpc_acpi);
804
805static void ich6_lpc_acpi_gpio(struct pci_dev *dev)
806{
807 u8 enable;
808
809 pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable);
810 if (enable & ICH6_ACPI_EN)
811 quirk_io_region(dev, ICH_PMBASE, 128, PCI_BRIDGE_RESOURCES,
812 "ICH6 ACPI/GPIO/TCO");
813
814 pci_read_config_byte(dev, ICH6_GPIO_CNTL, &enable);
815 if (enable & ICH6_GPIO_EN)
816 quirk_io_region(dev, ICH6_GPIOBASE, 64, PCI_BRIDGE_RESOURCES+1,
817 "ICH6 GPIO");
818}
819
820static void ich6_lpc_generic_decode(struct pci_dev *dev, unsigned reg,
821 const char *name, int dynsize)
822{
823 u32 val;
824 u32 size, base;
825
826 pci_read_config_dword(dev, reg, &val);
827
828 /* Enabled? */
829 if (!(val & 1))
830 return;
831 base = val & 0xfffc;
832 if (dynsize) {
833 /*
834 * This is not correct. It is 16, 32 or 64 bytes depending on
835 * register D31:F0:ADh bits 5:4.
836 *
837 * But this gets us at least _part_ of it.
838 */
839 size = 16;
840 } else {
841 size = 128;
842 }
843 base &= ~(size-1);
844
845 /*
846 * Just print it out for now. We should reserve it after more
847 * debugging.
848 */
849 pci_info(dev, "%s PIO at %04x-%04x\n", name, base, base+size-1);
850}
851
852static void quirk_ich6_lpc(struct pci_dev *dev)
853{
854 /* Shared ACPI/GPIO decode with all ICH6+ */
855 ich6_lpc_acpi_gpio(dev);
856
857 /* ICH6-specific generic IO decode */
858 ich6_lpc_generic_decode(dev, 0x84, "LPC Generic IO decode 1", 0);
859 ich6_lpc_generic_decode(dev, 0x88, "LPC Generic IO decode 2", 1);
860}
861DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_0, quirk_ich6_lpc);
862DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, quirk_ich6_lpc);
863
864static void ich7_lpc_generic_decode(struct pci_dev *dev, unsigned reg,
865 const char *name)
866{
867 u32 val;
868 u32 mask, base;
869
870 pci_read_config_dword(dev, reg, &val);
871
872 /* Enabled? */
873 if (!(val & 1))
874 return;
875
876 /* IO base in bits 15:2, mask in bits 23:18, both are dword-based */
877 base = val & 0xfffc;
878 mask = (val >> 16) & 0xfc;
879 mask |= 3;
880
881 /*
882 * Just print it out for now. We should reserve it after more
883 * debugging.
884 */
885 pci_info(dev, "%s PIO at %04x (mask %04x)\n", name, base, mask);
886}
887
888/* ICH7-10 has the same common LPC generic IO decode registers */
889static void quirk_ich7_lpc(struct pci_dev *dev)
890{
891 /* We share the common ACPI/GPIO decode with ICH6 */
892 ich6_lpc_acpi_gpio(dev);
893
894 /* And have 4 ICH7+ generic decodes */
895 ich7_lpc_generic_decode(dev, 0x84, "ICH7 LPC Generic IO decode 1");
896 ich7_lpc_generic_decode(dev, 0x88, "ICH7 LPC Generic IO decode 2");
897 ich7_lpc_generic_decode(dev, 0x8c, "ICH7 LPC Generic IO decode 3");
898 ich7_lpc_generic_decode(dev, 0x90, "ICH7 LPC Generic IO decode 4");
899}
900DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_0, quirk_ich7_lpc);
901DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_1, quirk_ich7_lpc);
902DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_31, quirk_ich7_lpc);
903DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_0, quirk_ich7_lpc);
904DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_2, quirk_ich7_lpc);
905DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_3, quirk_ich7_lpc);
906DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_1, quirk_ich7_lpc);
907DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_4, quirk_ich7_lpc);
908DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_2, quirk_ich7_lpc);
909DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_4, quirk_ich7_lpc);
910DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_7, quirk_ich7_lpc);
911DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_8, quirk_ich7_lpc);
912DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH10_1, quirk_ich7_lpc);
913
914/*
915 * VIA ACPI: One IO region pointed to by longword at
916 * 0x48 or 0x20 (256 bytes of ACPI registers)
917 */
918static void quirk_vt82c586_acpi(struct pci_dev *dev)
919{
920 if (dev->revision & 0x10)
921 quirk_io_region(dev, 0x48, 256, PCI_BRIDGE_RESOURCES,
922 "vt82c586 ACPI");
923}
924DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_vt82c586_acpi);
925
926/*
927 * VIA VT82C686 ACPI: Three IO region pointed to by (long)words at
928 * 0x48 (256 bytes of ACPI registers)
929 * 0x70 (128 bytes of hardware monitoring register)
930 * 0x90 (16 bytes of SMB registers)
931 */
932static void quirk_vt82c686_acpi(struct pci_dev *dev)
933{
934 quirk_vt82c586_acpi(dev);
935
936 quirk_io_region(dev, 0x70, 128, PCI_BRIDGE_RESOURCES+1,
937 "vt82c686 HW-mon");
938
939 quirk_io_region(dev, 0x90, 16, PCI_BRIDGE_RESOURCES+2, "vt82c686 SMB");
940}
941DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_vt82c686_acpi);
942
943/*
944 * VIA VT8235 ISA Bridge: Two IO regions pointed to by words at
945 * 0x88 (128 bytes of power management registers)
946 * 0xd0 (16 bytes of SMB registers)
947 */
948static void quirk_vt8235_acpi(struct pci_dev *dev)
949{
950 quirk_io_region(dev, 0x88, 128, PCI_BRIDGE_RESOURCES, "vt8235 PM");
951 quirk_io_region(dev, 0xd0, 16, PCI_BRIDGE_RESOURCES+1, "vt8235 SMB");
952}
953DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_vt8235_acpi);
954
955/*
956 * TI XIO2000a PCIe-PCI Bridge erroneously reports it supports fast
957 * back-to-back: Disable fast back-to-back on the secondary bus segment
958 */
959static void quirk_xio2000a(struct pci_dev *dev)
960{
961 struct pci_dev *pdev;
962 u16 command;
963
964 pci_warn(dev, "TI XIO2000a quirk detected; secondary bus fast back-to-back transfers disabled\n");
965 list_for_each_entry(pdev, &dev->subordinate->devices, bus_list) {
966 pci_read_config_word(pdev, PCI_COMMAND, &command);
967 if (command & PCI_COMMAND_FAST_BACK)
968 pci_write_config_word(pdev, PCI_COMMAND, command & ~PCI_COMMAND_FAST_BACK);
969 }
970}
971DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_XIO2000A,
972 quirk_xio2000a);
973
974#ifdef CONFIG_X86_IO_APIC
975
976#include <asm/io_apic.h>
977
978/*
979 * VIA 686A/B: If an IO-APIC is active, we need to route all on-chip
980 * devices to the external APIC.
981 *
982 * TODO: When we have device-specific interrupt routers, this code will go
983 * away from quirks.
984 */
985static void quirk_via_ioapic(struct pci_dev *dev)
986{
987 u8 tmp;
988
989 if (nr_ioapics < 1)
990 tmp = 0; /* nothing routed to external APIC */
991 else
992 tmp = 0x1f; /* all known bits (4-0) routed to external APIC */
993
994 pci_info(dev, "%sbling VIA external APIC routing\n",
995 tmp == 0 ? "Disa" : "Ena");
996
997 /* Offset 0x58: External APIC IRQ output control */
998 pci_write_config_byte(dev, 0x58, tmp);
999}
1000DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
1001DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
1002
1003/*
1004 * VIA 8237: Some BIOSes don't set the 'Bypass APIC De-Assert Message' Bit.
1005 * This leads to doubled level interrupt rates.
1006 * Set this bit to get rid of cycle wastage.
1007 * Otherwise uncritical.
1008 */
1009static void quirk_via_vt8237_bypass_apic_deassert(struct pci_dev *dev)
1010{
1011 u8 misc_control2;
1012#define BYPASS_APIC_DEASSERT 8
1013
1014 pci_read_config_byte(dev, 0x5B, &misc_control2);
1015 if (!(misc_control2 & BYPASS_APIC_DEASSERT)) {
1016 pci_info(dev, "Bypassing VIA 8237 APIC De-Assert Message\n");
1017 pci_write_config_byte(dev, 0x5B, misc_control2|BYPASS_APIC_DEASSERT);
1018 }
1019}
1020DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
1021DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
1022
1023/*
1024 * The AMD IO-APIC can hang the box when an APIC IRQ is masked.
1025 * We check all revs >= B0 (yet not in the pre production!) as the bug
1026 * is currently marked NoFix
1027 *
1028 * We have multiple reports of hangs with this chipset that went away with
1029 * noapic specified. For the moment we assume it's the erratum. We may be wrong
1030 * of course. However the advice is demonstrably good even if so.
1031 */
1032static void quirk_amd_ioapic(struct pci_dev *dev)
1033{
1034 if (dev->revision >= 0x02) {
1035 pci_warn(dev, "I/O APIC: AMD Erratum #22 may be present. In the event of instability try\n");
1036 pci_warn(dev, " : booting with the \"noapic\" option\n");
1037 }
1038}
1039DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7410, quirk_amd_ioapic);
1040#endif /* CONFIG_X86_IO_APIC */
1041
1042#if defined(CONFIG_ARM64) && defined(CONFIG_PCI_ATS)
1043
1044static void quirk_cavium_sriov_rnm_link(struct pci_dev *dev)
1045{
1046 /* Fix for improper SR-IOV configuration on Cavium cn88xx RNM device */
1047 if (dev->subsystem_device == 0xa118)
1048 dev->sriov->link = dev->devfn;
1049}
1050DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CAVIUM, 0xa018, quirk_cavium_sriov_rnm_link);
1051#endif
1052
1053/*
1054 * Some settings of MMRBC can lead to data corruption so block changes.
1055 * See AMD 8131 HyperTransport PCI-X Tunnel Revision Guide
1056 */
1057static void quirk_amd_8131_mmrbc(struct pci_dev *dev)
1058{
1059 if (dev->subordinate && dev->revision <= 0x12) {
1060 pci_info(dev, "AMD8131 rev %x detected; disabling PCI-X MMRBC\n",
1061 dev->revision);
1062 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MMRBC;
1063 }
1064}
1065DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_mmrbc);
1066
1067/*
1068 * FIXME: it is questionable that quirk_via_acpi() is needed. It shows up
1069 * as an ISA bridge, and does not support the PCI_INTERRUPT_LINE register
1070 * at all. Therefore it seems like setting the pci_dev's IRQ to the value
1071 * of the ACPI SCI interrupt is only done for convenience.
1072 * -jgarzik
1073 */
1074static void quirk_via_acpi(struct pci_dev *d)
1075{
1076 u8 irq;
1077
1078 /* VIA ACPI device: SCI IRQ line in PCI config byte 0x42 */
1079 pci_read_config_byte(d, 0x42, &irq);
1080 irq &= 0xf;
1081 if (irq && (irq != 2))
1082 d->irq = irq;
1083}
1084DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_via_acpi);
1085DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_via_acpi);
1086
1087/* VIA bridges which have VLink */
1088static int via_vlink_dev_lo = -1, via_vlink_dev_hi = 18;
1089
1090static void quirk_via_bridge(struct pci_dev *dev)
1091{
1092 /* See what bridge we have and find the device ranges */
1093 switch (dev->device) {
1094 case PCI_DEVICE_ID_VIA_82C686:
1095 /*
1096 * The VT82C686 is special; it attaches to PCI and can have
1097 * any device number. All its subdevices are functions of
1098 * that single device.
1099 */
1100 via_vlink_dev_lo = PCI_SLOT(dev->devfn);
1101 via_vlink_dev_hi = PCI_SLOT(dev->devfn);
1102 break;
1103 case PCI_DEVICE_ID_VIA_8237:
1104 case PCI_DEVICE_ID_VIA_8237A:
1105 via_vlink_dev_lo = 15;
1106 break;
1107 case PCI_DEVICE_ID_VIA_8235:
1108 via_vlink_dev_lo = 16;
1109 break;
1110 case PCI_DEVICE_ID_VIA_8231:
1111 case PCI_DEVICE_ID_VIA_8233_0:
1112 case PCI_DEVICE_ID_VIA_8233A:
1113 case PCI_DEVICE_ID_VIA_8233C_0:
1114 via_vlink_dev_lo = 17;
1115 break;
1116 }
1117}
1118DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_bridge);
1119DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, quirk_via_bridge);
1120DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233_0, quirk_via_bridge);
1121DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233A, quirk_via_bridge);
1122DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233C_0, quirk_via_bridge);
1123DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_via_bridge);
1124DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_bridge);
1125DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237A, quirk_via_bridge);
1126
1127/*
1128 * quirk_via_vlink - VIA VLink IRQ number update
1129 * @dev: PCI device
1130 *
1131 * If the device we are dealing with is on a PIC IRQ we need to ensure that
1132 * the IRQ line register which usually is not relevant for PCI cards, is
1133 * actually written so that interrupts get sent to the right place.
1134 *
1135 * We only do this on systems where a VIA south bridge was detected, and
1136 * only for VIA devices on the motherboard (see quirk_via_bridge above).
1137 */
1138static void quirk_via_vlink(struct pci_dev *dev)
1139{
1140 u8 irq, new_irq;
1141
1142 /* Check if we have VLink at all */
1143 if (via_vlink_dev_lo == -1)
1144 return;
1145
1146 new_irq = dev->irq;
1147
1148 /* Don't quirk interrupts outside the legacy IRQ range */
1149 if (!new_irq || new_irq > 15)
1150 return;
1151
1152 /* Internal device ? */
1153 if (dev->bus->number != 0 || PCI_SLOT(dev->devfn) > via_vlink_dev_hi ||
1154 PCI_SLOT(dev->devfn) < via_vlink_dev_lo)
1155 return;
1156
1157 /*
1158 * This is an internal VLink device on a PIC interrupt. The BIOS
1159 * ought to have set this but may not have, so we redo it.
1160 */
1161 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
1162 if (new_irq != irq) {
1163 pci_info(dev, "VIA VLink IRQ fixup, from %d to %d\n",
1164 irq, new_irq);
1165 udelay(15); /* unknown if delay really needed */
1166 pci_write_config_byte(dev, PCI_INTERRUPT_LINE, new_irq);
1167 }
1168}
1169DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_via_vlink);
1170
1171/*
1172 * VIA VT82C598 has its device ID settable and many BIOSes set it to the ID
1173 * of VT82C597 for backward compatibility. We need to switch it off to be
1174 * able to recognize the real type of the chip.
1175 */
1176static void quirk_vt82c598_id(struct pci_dev *dev)
1177{
1178 pci_write_config_byte(dev, 0xfc, 0);
1179 pci_read_config_word(dev, PCI_DEVICE_ID, &dev->device);
1180}
1181DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_vt82c598_id);
1182
1183/*
1184 * CardBus controllers have a legacy base address that enables them to
1185 * respond as i82365 pcmcia controllers. We don't want them to do this
1186 * even if the Linux CardBus driver is not loaded, because the Linux i82365
1187 * driver does not (and should not) handle CardBus.
1188 */
1189static void quirk_cardbus_legacy(struct pci_dev *dev)
1190{
1191 pci_write_config_dword(dev, PCI_CB_LEGACY_MODE_BASE, 0);
1192}
1193DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_ANY_ID, PCI_ANY_ID,
1194 PCI_CLASS_BRIDGE_CARDBUS, 8, quirk_cardbus_legacy);
1195DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(PCI_ANY_ID, PCI_ANY_ID,
1196 PCI_CLASS_BRIDGE_CARDBUS, 8, quirk_cardbus_legacy);
1197
1198/*
1199 * Following the PCI ordering rules is optional on the AMD762. I'm not sure
1200 * what the designers were smoking but let's not inhale...
1201 *
1202 * To be fair to AMD, it follows the spec by default, it's BIOS people who
1203 * turn it off!
1204 */
1205static void quirk_amd_ordering(struct pci_dev *dev)
1206{
1207 u32 pcic;
1208 pci_read_config_dword(dev, 0x4C, &pcic);
1209 if ((pcic & 6) != 6) {
1210 pcic |= 6;
1211 pci_warn(dev, "BIOS failed to enable PCI standards compliance; fixing this error\n");
1212 pci_write_config_dword(dev, 0x4C, pcic);
1213 pci_read_config_dword(dev, 0x84, &pcic);
1214 pcic |= (1 << 23); /* Required in this mode */
1215 pci_write_config_dword(dev, 0x84, pcic);
1216 }
1217}
1218DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
1219DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
1220
1221/*
1222 * DreamWorks-provided workaround for Dunord I-3000 problem
1223 *
1224 * This card decodes and responds to addresses not apparently assigned to
1225 * it. We force a larger allocation to ensure that nothing gets put too
1226 * close to it.
1227 */
1228static void quirk_dunord(struct pci_dev *dev)
1229{
1230 struct resource *r = &dev->resource[1];
1231
1232 r->flags |= IORESOURCE_UNSET;
1233 r->start = 0;
1234 r->end = 0xffffff;
1235}
1236DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD, PCI_DEVICE_ID_DUNORD_I3000, quirk_dunord);
1237
1238/*
1239 * i82380FB mobile docking controller: its PCI-to-PCI bridge is subtractive
1240 * decoding (transparent), and does indicate this in the ProgIf.
1241 * Unfortunately, the ProgIf value is wrong - 0x80 instead of 0x01.
1242 */
1243static void quirk_transparent_bridge(struct pci_dev *dev)
1244{
1245 dev->transparent = 1;
1246}
1247DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82380FB, quirk_transparent_bridge);
1248DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA, 0x605, quirk_transparent_bridge);
1249
1250/*
1251 * Common misconfiguration of the MediaGX/Geode PCI master that will reduce
1252 * PCI bandwidth from 70MB/s to 25MB/s. See the GXM/GXLV/GX1 datasheets
1253 * found at http://www.national.com/analog for info on what these bits do.
1254 * <christer@weinigel.se>
1255 */
1256static void quirk_mediagx_master(struct pci_dev *dev)
1257{
1258 u8 reg;
1259
1260 pci_read_config_byte(dev, 0x41, &reg);
1261 if (reg & 2) {
1262 reg &= ~2;
1263 pci_info(dev, "Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n",
1264 reg);
1265 pci_write_config_byte(dev, 0x41, reg);
1266 }
1267}
1268DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
1269DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
1270
1271/*
1272 * Ensure C0 rev restreaming is off. This is normally done by the BIOS but
1273 * in the odd case it is not the results are corruption hence the presence
1274 * of a Linux check.
1275 */
1276static void quirk_disable_pxb(struct pci_dev *pdev)
1277{
1278 u16 config;
1279
1280 if (pdev->revision != 0x04) /* Only C0 requires this */
1281 return;
1282 pci_read_config_word(pdev, 0x40, &config);
1283 if (config & (1<<6)) {
1284 config &= ~(1<<6);
1285 pci_write_config_word(pdev, 0x40, config);
1286 pci_info(pdev, "C0 revision 450NX. Disabling PCI restreaming\n");
1287 }
1288}
1289DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
1290DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
1291
1292static void quirk_amd_ide_mode(struct pci_dev *pdev)
1293{
1294 /* set SBX00/Hudson-2 SATA in IDE mode to AHCI mode */
1295 u8 tmp;
1296
1297 pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &tmp);
1298 if (tmp == 0x01) {
1299 pci_read_config_byte(pdev, 0x40, &tmp);
1300 pci_write_config_byte(pdev, 0x40, tmp|1);
1301 pci_write_config_byte(pdev, 0x9, 1);
1302 pci_write_config_byte(pdev, 0xa, 6);
1303 pci_write_config_byte(pdev, 0x40, tmp);
1304
1305 pdev->class = PCI_CLASS_STORAGE_SATA_AHCI;
1306 pci_info(pdev, "set SATA to AHCI mode\n");
1307 }
1308}
1309DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
1310DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
1311DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
1312DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
1313DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
1314DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
1315DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, 0x7900, quirk_amd_ide_mode);
1316DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, 0x7900, quirk_amd_ide_mode);
1317
1318/* Serverworks CSB5 IDE does not fully support native mode */
1319static void quirk_svwks_csb5ide(struct pci_dev *pdev)
1320{
1321 u8 prog;
1322 pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
1323 if (prog & 5) {
1324 prog &= ~5;
1325 pdev->class &= ~5;
1326 pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
1327 /* PCI layer will sort out resources */
1328 }
1329}
1330DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, quirk_svwks_csb5ide);
1331
1332/* Intel 82801CAM ICH3-M datasheet says IDE modes must be the same */
1333static void quirk_ide_samemode(struct pci_dev *pdev)
1334{
1335 u8 prog;
1336
1337 pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
1338
1339 if (((prog & 1) && !(prog & 4)) || ((prog & 4) && !(prog & 1))) {
1340 pci_info(pdev, "IDE mode mismatch; forcing legacy mode\n");
1341 prog &= ~5;
1342 pdev->class &= ~5;
1343 pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
1344 }
1345}
1346DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10, quirk_ide_samemode);
1347
1348/* Some ATA devices break if put into D3 */
1349static void quirk_no_ata_d3(struct pci_dev *pdev)
1350{
1351 pdev->dev_flags |= PCI_DEV_FLAGS_NO_D3;
1352}
1353/* Quirk the legacy ATA devices only. The AHCI ones are ok */
1354DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_ANY_ID,
1355 PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
1356DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_ATI, PCI_ANY_ID,
1357 PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
1358/* ALi loses some register settings that we cannot then restore */
1359DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID,
1360 PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
1361/* VIA comes back fine but we need to keep it alive or ACPI GTM failures
1362 occur when mode detecting */
1363DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_VIA, PCI_ANY_ID,
1364 PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
1365
1366/*
1367 * This was originally an Alpha-specific thing, but it really fits here.
1368 * The i82375 PCI/EISA bridge appears as non-classified. Fix that.
1369 */
1370static void quirk_eisa_bridge(struct pci_dev *dev)
1371{
1372 dev->class = PCI_CLASS_BRIDGE_EISA << 8;
1373}
1374DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82375, quirk_eisa_bridge);
1375
1376/*
1377 * On ASUS P4B boards, the SMBus PCI Device within the ICH2/4 southbridge
1378 * is not activated. The myth is that Asus said that they do not want the
1379 * users to be irritated by just another PCI Device in the Win98 device
1380 * manager. (see the file prog/hotplug/README.p4b in the lm_sensors
1381 * package 2.7.0 for details)
1382 *
1383 * The SMBus PCI Device can be activated by setting a bit in the ICH LPC
1384 * bridge. Unfortunately, this device has no subvendor/subdevice ID. So it
1385 * becomes necessary to do this tweak in two steps -- the chosen trigger
1386 * is either the Host bridge (preferred) or on-board VGA controller.
1387 *
1388 * Note that we used to unhide the SMBus that way on Toshiba laptops
1389 * (Satellite A40 and Tecra M2) but then found that the thermal management
1390 * was done by SMM code, which could cause unsynchronized concurrent
1391 * accesses to the SMBus registers, with potentially bad effects. Thus you
1392 * should be very careful when adding new entries: if SMM is accessing the
1393 * Intel SMBus, this is a very good reason to leave it hidden.
1394 *
1395 * Likewise, many recent laptops use ACPI for thermal management. If the
1396 * ACPI DSDT code accesses the SMBus, then Linux should not access it
1397 * natively, and keeping the SMBus hidden is the right thing to do. If you
1398 * are about to add an entry in the table below, please first disassemble
1399 * the DSDT and double-check that there is no code accessing the SMBus.
1400 */
1401static int asus_hides_smbus;
1402
1403static void asus_hides_smbus_hostbridge(struct pci_dev *dev)
1404{
1405 if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
1406 if (dev->device == PCI_DEVICE_ID_INTEL_82845_HB)
1407 switch (dev->subsystem_device) {
1408 case 0x8025: /* P4B-LX */
1409 case 0x8070: /* P4B */
1410 case 0x8088: /* P4B533 */
1411 case 0x1626: /* L3C notebook */
1412 asus_hides_smbus = 1;
1413 }
1414 else if (dev->device == PCI_DEVICE_ID_INTEL_82845G_HB)
1415 switch (dev->subsystem_device) {
1416 case 0x80b1: /* P4GE-V */
1417 case 0x80b2: /* P4PE */
1418 case 0x8093: /* P4B533-V */
1419 asus_hides_smbus = 1;
1420 }
1421 else if (dev->device == PCI_DEVICE_ID_INTEL_82850_HB)
1422 switch (dev->subsystem_device) {
1423 case 0x8030: /* P4T533 */
1424 asus_hides_smbus = 1;
1425 }
1426 else if (dev->device == PCI_DEVICE_ID_INTEL_7205_0)
1427 switch (dev->subsystem_device) {
1428 case 0x8070: /* P4G8X Deluxe */
1429 asus_hides_smbus = 1;
1430 }
1431 else if (dev->device == PCI_DEVICE_ID_INTEL_E7501_MCH)
1432 switch (dev->subsystem_device) {
1433 case 0x80c9: /* PU-DLS */
1434 asus_hides_smbus = 1;
1435 }
1436 else if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
1437 switch (dev->subsystem_device) {
1438 case 0x1751: /* M2N notebook */
1439 case 0x1821: /* M5N notebook */
1440 case 0x1897: /* A6L notebook */
1441 asus_hides_smbus = 1;
1442 }
1443 else if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1444 switch (dev->subsystem_device) {
1445 case 0x184b: /* W1N notebook */
1446 case 0x186a: /* M6Ne notebook */
1447 asus_hides_smbus = 1;
1448 }
1449 else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
1450 switch (dev->subsystem_device) {
1451 case 0x80f2: /* P4P800-X */
1452 asus_hides_smbus = 1;
1453 }
1454 else if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB)
1455 switch (dev->subsystem_device) {
1456 case 0x1882: /* M6V notebook */
1457 case 0x1977: /* A6VA notebook */
1458 asus_hides_smbus = 1;
1459 }
1460 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
1461 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1462 switch (dev->subsystem_device) {
1463 case 0x088C: /* HP Compaq nc8000 */
1464 case 0x0890: /* HP Compaq nc6000 */
1465 asus_hides_smbus = 1;
1466 }
1467 else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
1468 switch (dev->subsystem_device) {
1469 case 0x12bc: /* HP D330L */
1470 case 0x12bd: /* HP D530 */
1471 case 0x006a: /* HP Compaq nx9500 */
1472 asus_hides_smbus = 1;
1473 }
1474 else if (dev->device == PCI_DEVICE_ID_INTEL_82875_HB)
1475 switch (dev->subsystem_device) {
1476 case 0x12bf: /* HP xw4100 */
1477 asus_hides_smbus = 1;
1478 }
1479 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG)) {
1480 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1481 switch (dev->subsystem_device) {
1482 case 0xC00C: /* Samsung P35 notebook */
1483 asus_hides_smbus = 1;
1484 }
1485 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ)) {
1486 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1487 switch (dev->subsystem_device) {
1488 case 0x0058: /* Compaq Evo N620c */
1489 asus_hides_smbus = 1;
1490 }
1491 else if (dev->device == PCI_DEVICE_ID_INTEL_82810_IG3)
1492 switch (dev->subsystem_device) {
1493 case 0xB16C: /* Compaq Deskpro EP 401963-001 (PCA# 010174) */
1494 /* Motherboard doesn't have Host bridge
1495 * subvendor/subdevice IDs, therefore checking
1496 * its on-board VGA controller */
1497 asus_hides_smbus = 1;
1498 }
1499 else if (dev->device == PCI_DEVICE_ID_INTEL_82801DB_2)
1500 switch (dev->subsystem_device) {
1501 case 0x00b8: /* Compaq Evo D510 CMT */
1502 case 0x00b9: /* Compaq Evo D510 SFF */
1503 case 0x00ba: /* Compaq Evo D510 USDT */
1504 /* Motherboard doesn't have Host bridge
1505 * subvendor/subdevice IDs and on-board VGA
1506 * controller is disabled if an AGP card is
1507 * inserted, therefore checking USB UHCI
1508 * Controller #1 */
1509 asus_hides_smbus = 1;
1510 }
1511 else if (dev->device == PCI_DEVICE_ID_INTEL_82815_CGC)
1512 switch (dev->subsystem_device) {
1513 case 0x001A: /* Compaq Deskpro EN SSF P667 815E */
1514 /* Motherboard doesn't have host bridge
1515 * subvendor/subdevice IDs, therefore checking
1516 * its on-board VGA controller */
1517 asus_hides_smbus = 1;
1518 }
1519 }
1520}
1521DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845_HB, asus_hides_smbus_hostbridge);
1522DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845G_HB, asus_hides_smbus_hostbridge);
1523DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82850_HB, asus_hides_smbus_hostbridge);
1524DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB, asus_hides_smbus_hostbridge);
1525DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB, asus_hides_smbus_hostbridge);
1526DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_7205_0, asus_hides_smbus_hostbridge);
1527DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7501_MCH, asus_hides_smbus_hostbridge);
1528DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855PM_HB, asus_hides_smbus_hostbridge);
1529DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855GM_HB, asus_hides_smbus_hostbridge);
1530DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82915GM_HB, asus_hides_smbus_hostbridge);
1531
1532DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82810_IG3, asus_hides_smbus_hostbridge);
1533DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_2, asus_hides_smbus_hostbridge);
1534DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82815_CGC, asus_hides_smbus_hostbridge);
1535
1536static void asus_hides_smbus_lpc(struct pci_dev *dev)
1537{
1538 u16 val;
1539
1540 if (likely(!asus_hides_smbus))
1541 return;
1542
1543 pci_read_config_word(dev, 0xF2, &val);
1544 if (val & 0x8) {
1545 pci_write_config_word(dev, 0xF2, val & (~0x8));
1546 pci_read_config_word(dev, 0xF2, &val);
1547 if (val & 0x8)
1548 pci_info(dev, "i801 SMBus device continues to play 'hide and seek'! 0x%x\n",
1549 val);
1550 else
1551 pci_info(dev, "Enabled i801 SMBus device\n");
1552 }
1553}
1554DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
1555DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
1556DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
1557DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
1558DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
1559DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
1560DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
1561DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
1562DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
1563DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
1564DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
1565DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
1566DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
1567DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
1568
1569/* It appears we just have one such device. If not, we have a warning */
1570static void __iomem *asus_rcba_base;
1571static void asus_hides_smbus_lpc_ich6_suspend(struct pci_dev *dev)
1572{
1573 u32 rcba;
1574
1575 if (likely(!asus_hides_smbus))
1576 return;
1577 WARN_ON(asus_rcba_base);
1578
1579 pci_read_config_dword(dev, 0xF0, &rcba);
1580 /* use bits 31:14, 16 kB aligned */
1581 asus_rcba_base = ioremap_nocache(rcba & 0xFFFFC000, 0x4000);
1582 if (asus_rcba_base == NULL)
1583 return;
1584}
1585
1586static void asus_hides_smbus_lpc_ich6_resume_early(struct pci_dev *dev)
1587{
1588 u32 val;
1589
1590 if (likely(!asus_hides_smbus || !asus_rcba_base))
1591 return;
1592
1593 /* read the Function Disable register, dword mode only */
1594 val = readl(asus_rcba_base + 0x3418);
1595
1596 /* enable the SMBus device */
1597 writel(val & 0xFFFFFFF7, asus_rcba_base + 0x3418);
1598}
1599
1600static void asus_hides_smbus_lpc_ich6_resume(struct pci_dev *dev)
1601{
1602 if (likely(!asus_hides_smbus || !asus_rcba_base))
1603 return;
1604
1605 iounmap(asus_rcba_base);
1606 asus_rcba_base = NULL;
1607 pci_info(dev, "Enabled ICH6/i801 SMBus device\n");
1608}
1609
1610static void asus_hides_smbus_lpc_ich6(struct pci_dev *dev)
1611{
1612 asus_hides_smbus_lpc_ich6_suspend(dev);
1613 asus_hides_smbus_lpc_ich6_resume_early(dev);
1614 asus_hides_smbus_lpc_ich6_resume(dev);
1615}
1616DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6);
1617DECLARE_PCI_FIXUP_SUSPEND(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_suspend);
1618DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume);
1619DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume_early);
1620
1621/* SiS 96x south bridge: BIOS typically hides SMBus device... */
1622static void quirk_sis_96x_smbus(struct pci_dev *dev)
1623{
1624 u8 val = 0;
1625 pci_read_config_byte(dev, 0x77, &val);
1626 if (val & 0x10) {
1627 pci_info(dev, "Enabling SiS 96x SMBus\n");
1628 pci_write_config_byte(dev, 0x77, val & ~0x10);
1629 }
1630}
1631DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
1632DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
1633DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
1634DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
1635DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
1636DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
1637DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
1638DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
1639
1640/*
1641 * ... This is further complicated by the fact that some SiS96x south
1642 * bridges pretend to be 85C503/5513 instead. In that case see if we
1643 * spotted a compatible north bridge to make sure.
1644 * (pci_find_device() doesn't work yet)
1645 *
1646 * We can also enable the sis96x bit in the discovery register..
1647 */
1648#define SIS_DETECT_REGISTER 0x40
1649
1650static void quirk_sis_503(struct pci_dev *dev)
1651{
1652 u8 reg;
1653 u16 devid;
1654
1655 pci_read_config_byte(dev, SIS_DETECT_REGISTER, &reg);
1656 pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg | (1 << 6));
1657 pci_read_config_word(dev, PCI_DEVICE_ID, &devid);
1658 if (((devid & 0xfff0) != 0x0960) && (devid != 0x0018)) {
1659 pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg);
1660 return;
1661 }
1662
1663 /*
1664 * Ok, it now shows up as a 96x. Run the 96x quirk by hand in case
1665 * it has already been processed. (Depends on link order, which is
1666 * apparently not guaranteed)
1667 */
1668 dev->device = devid;
1669 quirk_sis_96x_smbus(dev);
1670}
1671DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
1672DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
1673
1674/*
1675 * On ASUS A8V and A8V Deluxe boards, the onboard AC97 audio controller
1676 * and MC97 modem controller are disabled when a second PCI soundcard is
1677 * present. This patch, tweaking the VT8237 ISA bridge, enables them.
1678 * -- bjd
1679 */
1680static void asus_hides_ac97_lpc(struct pci_dev *dev)
1681{
1682 u8 val;
1683 int asus_hides_ac97 = 0;
1684
1685 if (likely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
1686 if (dev->device == PCI_DEVICE_ID_VIA_8237)
1687 asus_hides_ac97 = 1;
1688 }
1689
1690 if (!asus_hides_ac97)
1691 return;
1692
1693 pci_read_config_byte(dev, 0x50, &val);
1694 if (val & 0xc0) {
1695 pci_write_config_byte(dev, 0x50, val & (~0xc0));
1696 pci_read_config_byte(dev, 0x50, &val);
1697 if (val & 0xc0)
1698 pci_info(dev, "Onboard AC97/MC97 devices continue to play 'hide and seek'! 0x%x\n",
1699 val);
1700 else
1701 pci_info(dev, "Enabled onboard AC97/MC97 devices\n");
1702 }
1703}
1704DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
1705DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
1706
1707#if defined(CONFIG_ATA) || defined(CONFIG_ATA_MODULE)
1708
1709/*
1710 * If we are using libata we can drive this chip properly but must do this
1711 * early on to make the additional device appear during the PCI scanning.
1712 */
1713static void quirk_jmicron_ata(struct pci_dev *pdev)
1714{
1715 u32 conf1, conf5, class;
1716 u8 hdr;
1717
1718 /* Only poke fn 0 */
1719 if (PCI_FUNC(pdev->devfn))
1720 return;
1721
1722 pci_read_config_dword(pdev, 0x40, &conf1);
1723 pci_read_config_dword(pdev, 0x80, &conf5);
1724
1725 conf1 &= ~0x00CFF302; /* Clear bit 1, 8, 9, 12-19, 22, 23 */
1726 conf5 &= ~(1 << 24); /* Clear bit 24 */
1727
1728 switch (pdev->device) {
1729 case PCI_DEVICE_ID_JMICRON_JMB360: /* SATA single port */
1730 case PCI_DEVICE_ID_JMICRON_JMB362: /* SATA dual ports */
1731 case PCI_DEVICE_ID_JMICRON_JMB364: /* SATA dual ports */
1732 /* The controller should be in single function ahci mode */
1733 conf1 |= 0x0002A100; /* Set 8, 13, 15, 17 */
1734 break;
1735
1736 case PCI_DEVICE_ID_JMICRON_JMB365:
1737 case PCI_DEVICE_ID_JMICRON_JMB366:
1738 /* Redirect IDE second PATA port to the right spot */
1739 conf5 |= (1 << 24);
1740 /* Fall through */
1741 case PCI_DEVICE_ID_JMICRON_JMB361:
1742 case PCI_DEVICE_ID_JMICRON_JMB363:
1743 case PCI_DEVICE_ID_JMICRON_JMB369:
1744 /* Enable dual function mode, AHCI on fn 0, IDE fn1 */
1745 /* Set the class codes correctly and then direct IDE 0 */
1746 conf1 |= 0x00C2A1B3; /* Set 0, 1, 4, 5, 7, 8, 13, 15, 17, 22, 23 */
1747 break;
1748
1749 case PCI_DEVICE_ID_JMICRON_JMB368:
1750 /* The controller should be in single function IDE mode */
1751 conf1 |= 0x00C00000; /* Set 22, 23 */
1752 break;
1753 }
1754
1755 pci_write_config_dword(pdev, 0x40, conf1);
1756 pci_write_config_dword(pdev, 0x80, conf5);
1757
1758 /* Update pdev accordingly */
1759 pci_read_config_byte(pdev, PCI_HEADER_TYPE, &hdr);
1760 pdev->hdr_type = hdr & 0x7f;
1761 pdev->multifunction = !!(hdr & 0x80);
1762
1763 pci_read_config_dword(pdev, PCI_CLASS_REVISION, &class);
1764 pdev->class = class >> 8;
1765}
1766DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
1767DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
1768DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
1769DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
1770DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
1771DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
1772DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
1773DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
1774DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
1775DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
1776DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
1777DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
1778DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
1779DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
1780DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
1781DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
1782DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
1783DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
1784
1785#endif
1786
1787static void quirk_jmicron_async_suspend(struct pci_dev *dev)
1788{
1789 if (dev->multifunction) {
1790 device_disable_async_suspend(&dev->dev);
1791 pci_info(dev, "async suspend disabled to avoid multi-function power-on ordering issue\n");
1792 }
1793}
1794DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_CLASS_STORAGE_IDE, 8, quirk_jmicron_async_suspend);
1795DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_CLASS_STORAGE_SATA_AHCI, 0, quirk_jmicron_async_suspend);
1796DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_JMICRON, 0x2362, quirk_jmicron_async_suspend);
1797DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_JMICRON, 0x236f, quirk_jmicron_async_suspend);
1798
1799#ifdef CONFIG_X86_IO_APIC
1800static void quirk_alder_ioapic(struct pci_dev *pdev)
1801{
1802 int i;
1803
1804 if ((pdev->class >> 8) != 0xff00)
1805 return;
1806
1807 /*
1808 * The first BAR is the location of the IO-APIC... we must
1809 * not touch this (and it's already covered by the fixmap), so
1810 * forcibly insert it into the resource tree.
1811 */
1812 if (pci_resource_start(pdev, 0) && pci_resource_len(pdev, 0))
1813 insert_resource(&iomem_resource, &pdev->resource[0]);
1814
1815 /*
1816 * The next five BARs all seem to be rubbish, so just clean
1817 * them out.
1818 */
1819 for (i = 1; i < 6; i++)
1820 memset(&pdev->resource[i], 0, sizeof(pdev->resource[i]));
1821}
1822DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EESSC, quirk_alder_ioapic);
1823#endif
1824
1825static void quirk_pcie_mch(struct pci_dev *pdev)
1826{
1827 pdev->no_msi = 1;
1828}
1829DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7520_MCH, quirk_pcie_mch);
1830DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7320_MCH, quirk_pcie_mch);
1831DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7525_MCH, quirk_pcie_mch);
1832
1833DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_HUAWEI, 0x1610, PCI_CLASS_BRIDGE_PCI, 8, quirk_pcie_mch);
1834
1835/*
1836 * It's possible for the MSI to get corrupted if SHPC and ACPI are used
1837 * together on certain PXH-based systems.
1838 */
1839static void quirk_pcie_pxh(struct pci_dev *dev)
1840{
1841 dev->no_msi = 1;
1842 pci_warn(dev, "PXH quirk detected; SHPC device MSI disabled\n");
1843}
1844DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_0, quirk_pcie_pxh);
1845DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_1, quirk_pcie_pxh);
1846DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_pcie_pxh);
1847DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_pcie_pxh);
1848DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_pcie_pxh);
1849
1850/*
1851 * Some Intel PCI Express chipsets have trouble with downstream device
1852 * power management.
1853 */
1854static void quirk_intel_pcie_pm(struct pci_dev *dev)
1855{
1856 pci_pm_d3_delay = 120;
1857 dev->no_d1d2 = 1;
1858}
1859DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_pcie_pm);
1860DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_pcie_pm);
1861DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_pcie_pm);
1862DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_pcie_pm);
1863DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_pcie_pm);
1864DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_pcie_pm);
1865DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_pcie_pm);
1866DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_pcie_pm);
1867DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_pcie_pm);
1868DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_pcie_pm);
1869DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2601, quirk_intel_pcie_pm);
1870DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2602, quirk_intel_pcie_pm);
1871DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2603, quirk_intel_pcie_pm);
1872DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2604, quirk_intel_pcie_pm);
1873DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2605, quirk_intel_pcie_pm);
1874DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2606, quirk_intel_pcie_pm);
1875DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2607, quirk_intel_pcie_pm);
1876DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2608, quirk_intel_pcie_pm);
1877DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2609, quirk_intel_pcie_pm);
1878DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260a, quirk_intel_pcie_pm);
1879DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260b, quirk_intel_pcie_pm);
1880
1881static void quirk_d3hot_delay(struct pci_dev *dev, unsigned int delay)
1882{
1883 if (dev->d3_delay >= delay)
1884 return;
1885
1886 dev->d3_delay = delay;
1887 pci_info(dev, "extending delay after power-on from D3hot to %d msec\n",
1888 dev->d3_delay);
1889}
1890
1891static void quirk_radeon_pm(struct pci_dev *dev)
1892{
1893 if (dev->subsystem_vendor == PCI_VENDOR_ID_APPLE &&
1894 dev->subsystem_device == 0x00e2)
1895 quirk_d3hot_delay(dev, 20);
1896}
1897DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x6741, quirk_radeon_pm);
1898
1899/*
1900 * Ryzen5/7 XHCI controllers fail upon resume from runtime suspend or s2idle.
1901 * https://bugzilla.kernel.org/show_bug.cgi?id=205587
1902 *
1903 * The kernel attempts to transition these devices to D3cold, but that seems
1904 * to be ineffective on the platforms in question; the PCI device appears to
1905 * remain on in D3hot state. The D3hot-to-D0 transition then requires an
1906 * extended delay in order to succeed.
1907 */
1908static void quirk_ryzen_xhci_d3hot(struct pci_dev *dev)
1909{
1910 quirk_d3hot_delay(dev, 20);
1911}
1912DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x15e0, quirk_ryzen_xhci_d3hot);
1913DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x15e1, quirk_ryzen_xhci_d3hot);
1914DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x1639, quirk_ryzen_xhci_d3hot);
1915
1916#ifdef CONFIG_X86_IO_APIC
1917static int dmi_disable_ioapicreroute(const struct dmi_system_id *d)
1918{
1919 noioapicreroute = 1;
1920 pr_info("%s detected: disable boot interrupt reroute\n", d->ident);
1921
1922 return 0;
1923}
1924
1925static const struct dmi_system_id boot_interrupt_dmi_table[] = {
1926 /*
1927 * Systems to exclude from boot interrupt reroute quirks
1928 */
1929 {
1930 .callback = dmi_disable_ioapicreroute,
1931 .ident = "ASUSTek Computer INC. M2N-LR",
1932 .matches = {
1933 DMI_MATCH(DMI_SYS_VENDOR, "ASUSTek Computer INC."),
1934 DMI_MATCH(DMI_PRODUCT_NAME, "M2N-LR"),
1935 },
1936 },
1937 {}
1938};
1939
1940/*
1941 * Boot interrupts on some chipsets cannot be turned off. For these chipsets,
1942 * remap the original interrupt in the Linux kernel to the boot interrupt, so
1943 * that a PCI device's interrupt handler is installed on the boot interrupt
1944 * line instead.
1945 */
1946static void quirk_reroute_to_boot_interrupts_intel(struct pci_dev *dev)
1947{
1948 dmi_check_system(boot_interrupt_dmi_table);
1949 if (noioapicquirk || noioapicreroute)
1950 return;
1951
1952 dev->irq_reroute_variant = INTEL_IRQ_REROUTE_VARIANT;
1953 pci_info(dev, "rerouting interrupts for [%04x:%04x]\n",
1954 dev->vendor, dev->device);
1955}
1956DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
1957DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
1958DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
1959DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
1960DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
1961DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
1962DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
1963DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
1964DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
1965DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
1966DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
1967DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
1968DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
1969DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
1970DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
1971DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
1972
1973/*
1974 * On some chipsets we can disable the generation of legacy INTx boot
1975 * interrupts.
1976 */
1977
1978/*
1979 * IO-APIC1 on 6300ESB generates boot interrupts, see Intel order no
1980 * 300641-004US, section 5.7.3.
1981 *
1982 * Core IO on Xeon E5 1600/2600/4600, see Intel order no 326509-003.
1983 * Core IO on Xeon E5 v2, see Intel order no 329188-003.
1984 * Core IO on Xeon E7 v2, see Intel order no 329595-002.
1985 * Core IO on Xeon E5 v3, see Intel order no 330784-003.
1986 * Core IO on Xeon E7 v3, see Intel order no 332315-001US.
1987 * Core IO on Xeon E5 v4, see Intel order no 333810-002US.
1988 * Core IO on Xeon E7 v4, see Intel order no 332315-001US.
1989 * Core IO on Xeon D-1500, see Intel order no 332051-001.
1990 * Core IO on Xeon Scalable, see Intel order no 610950.
1991 */
1992#define INTEL_6300_IOAPIC_ABAR 0x40 /* Bus 0, Dev 29, Func 5 */
1993#define INTEL_6300_DISABLE_BOOT_IRQ (1<<14)
1994
1995#define INTEL_CIPINTRC_CFG_OFFSET 0x14C /* Bus 0, Dev 5, Func 0 */
1996#define INTEL_CIPINTRC_DIS_INTX_ICH (1<<25)
1997
1998static void quirk_disable_intel_boot_interrupt(struct pci_dev *dev)
1999{
2000 u16 pci_config_word;
2001 u32 pci_config_dword;
2002
2003 if (noioapicquirk)
2004 return;
2005
2006 switch (dev->device) {
2007 case PCI_DEVICE_ID_INTEL_ESB_10:
2008 pci_read_config_word(dev, INTEL_6300_IOAPIC_ABAR,
2009 &pci_config_word);
2010 pci_config_word |= INTEL_6300_DISABLE_BOOT_IRQ;
2011 pci_write_config_word(dev, INTEL_6300_IOAPIC_ABAR,
2012 pci_config_word);
2013 break;
2014 case 0x3c28: /* Xeon E5 1600/2600/4600 */
2015 case 0x0e28: /* Xeon E5/E7 V2 */
2016 case 0x2f28: /* Xeon E5/E7 V3,V4 */
2017 case 0x6f28: /* Xeon D-1500 */
2018 case 0x2034: /* Xeon Scalable Family */
2019 pci_read_config_dword(dev, INTEL_CIPINTRC_CFG_OFFSET,
2020 &pci_config_dword);
2021 pci_config_dword |= INTEL_CIPINTRC_DIS_INTX_ICH;
2022 pci_write_config_dword(dev, INTEL_CIPINTRC_CFG_OFFSET,
2023 pci_config_dword);
2024 break;
2025 default:
2026 return;
2027 }
2028 pci_info(dev, "disabled boot interrupts on device [%04x:%04x]\n",
2029 dev->vendor, dev->device);
2030}
2031/*
2032 * Device 29 Func 5 Device IDs of IO-APIC
2033 * containing ABAR—APIC1 Alternate Base Address Register
2034 */
2035DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10,
2036 quirk_disable_intel_boot_interrupt);
2037DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10,
2038 quirk_disable_intel_boot_interrupt);
2039
2040/*
2041 * Device 5 Func 0 Device IDs of Core IO modules/hubs
2042 * containing Coherent Interface Protocol Interrupt Control
2043 *
2044 * Device IDs obtained from volume 2 datasheets of commented
2045 * families above.
2046 */
2047DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x3c28,
2048 quirk_disable_intel_boot_interrupt);
2049DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0e28,
2050 quirk_disable_intel_boot_interrupt);
2051DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2f28,
2052 quirk_disable_intel_boot_interrupt);
2053DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x6f28,
2054 quirk_disable_intel_boot_interrupt);
2055DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2034,
2056 quirk_disable_intel_boot_interrupt);
2057DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, 0x3c28,
2058 quirk_disable_intel_boot_interrupt);
2059DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, 0x0e28,
2060 quirk_disable_intel_boot_interrupt);
2061DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, 0x2f28,
2062 quirk_disable_intel_boot_interrupt);
2063DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, 0x6f28,
2064 quirk_disable_intel_boot_interrupt);
2065DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, 0x2034,
2066 quirk_disable_intel_boot_interrupt);
2067
2068/* Disable boot interrupts on HT-1000 */
2069#define BC_HT1000_FEATURE_REG 0x64
2070#define BC_HT1000_PIC_REGS_ENABLE (1<<0)
2071#define BC_HT1000_MAP_IDX 0xC00
2072#define BC_HT1000_MAP_DATA 0xC01
2073
2074static void quirk_disable_broadcom_boot_interrupt(struct pci_dev *dev)
2075{
2076 u32 pci_config_dword;
2077 u8 irq;
2078
2079 if (noioapicquirk)
2080 return;
2081
2082 pci_read_config_dword(dev, BC_HT1000_FEATURE_REG, &pci_config_dword);
2083 pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword |
2084 BC_HT1000_PIC_REGS_ENABLE);
2085
2086 for (irq = 0x10; irq < 0x10 + 32; irq++) {
2087 outb(irq, BC_HT1000_MAP_IDX);
2088 outb(0x00, BC_HT1000_MAP_DATA);
2089 }
2090
2091 pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword);
2092
2093 pci_info(dev, "disabled boot interrupts on device [%04x:%04x]\n",
2094 dev->vendor, dev->device);
2095}
2096DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
2097DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
2098
2099/* Disable boot interrupts on AMD and ATI chipsets */
2100
2101/*
2102 * NOIOAMODE needs to be disabled to disable "boot interrupts". For AMD 8131
2103 * rev. A0 and B0, NOIOAMODE needs to be disabled anyway to fix IO-APIC mode
2104 * (due to an erratum).
2105 */
2106#define AMD_813X_MISC 0x40
2107#define AMD_813X_NOIOAMODE (1<<0)
2108#define AMD_813X_REV_B1 0x12
2109#define AMD_813X_REV_B2 0x13
2110
2111static void quirk_disable_amd_813x_boot_interrupt(struct pci_dev *dev)
2112{
2113 u32 pci_config_dword;
2114
2115 if (noioapicquirk)
2116 return;
2117 if ((dev->revision == AMD_813X_REV_B1) ||
2118 (dev->revision == AMD_813X_REV_B2))
2119 return;
2120
2121 pci_read_config_dword(dev, AMD_813X_MISC, &pci_config_dword);
2122 pci_config_dword &= ~AMD_813X_NOIOAMODE;
2123 pci_write_config_dword(dev, AMD_813X_MISC, pci_config_dword);
2124
2125 pci_info(dev, "disabled boot interrupts on device [%04x:%04x]\n",
2126 dev->vendor, dev->device);
2127}
2128DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
2129DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
2130DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
2131DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
2132
2133#define AMD_8111_PCI_IRQ_ROUTING 0x56
2134
2135static void quirk_disable_amd_8111_boot_interrupt(struct pci_dev *dev)
2136{
2137 u16 pci_config_word;
2138
2139 if (noioapicquirk)
2140 return;
2141
2142 pci_read_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, &pci_config_word);
2143 if (!pci_config_word) {
2144 pci_info(dev, "boot interrupts on device [%04x:%04x] already disabled\n",
2145 dev->vendor, dev->device);
2146 return;
2147 }
2148 pci_write_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, 0);
2149 pci_info(dev, "disabled boot interrupts on device [%04x:%04x]\n",
2150 dev->vendor, dev->device);
2151}
2152DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
2153DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
2154#endif /* CONFIG_X86_IO_APIC */
2155
2156/*
2157 * Toshiba TC86C001 IDE controller reports the standard 8-byte BAR0 size
2158 * but the PIO transfers won't work if BAR0 falls at the odd 8 bytes.
2159 * Re-allocate the region if needed...
2160 */
2161static void quirk_tc86c001_ide(struct pci_dev *dev)
2162{
2163 struct resource *r = &dev->resource[0];
2164
2165 if (r->start & 0x8) {
2166 r->flags |= IORESOURCE_UNSET;
2167 r->start = 0;
2168 r->end = 0xf;
2169 }
2170}
2171DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA_2,
2172 PCI_DEVICE_ID_TOSHIBA_TC86C001_IDE,
2173 quirk_tc86c001_ide);
2174
2175/*
2176 * PLX PCI 9050 PCI Target bridge controller has an erratum that prevents the
2177 * local configuration registers accessible via BAR0 (memory) or BAR1 (i/o)
2178 * being read correctly if bit 7 of the base address is set.
2179 * The BAR0 or BAR1 region may be disabled (size 0) or enabled (size 128).
2180 * Re-allocate the regions to a 256-byte boundary if necessary.
2181 */
2182static void quirk_plx_pci9050(struct pci_dev *dev)
2183{
2184 unsigned int bar;
2185
2186 /* Fixed in revision 2 (PCI 9052). */
2187 if (dev->revision >= 2)
2188 return;
2189 for (bar = 0; bar <= 1; bar++)
2190 if (pci_resource_len(dev, bar) == 0x80 &&
2191 (pci_resource_start(dev, bar) & 0x80)) {
2192 struct resource *r = &dev->resource[bar];
2193 pci_info(dev, "Re-allocating PLX PCI 9050 BAR %u to length 256 to avoid bit 7 bug\n",
2194 bar);
2195 r->flags |= IORESOURCE_UNSET;
2196 r->start = 0;
2197 r->end = 0xff;
2198 }
2199}
2200DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
2201 quirk_plx_pci9050);
2202/*
2203 * The following Meilhaus (vendor ID 0x1402) device IDs (amongst others)
2204 * may be using the PLX PCI 9050: 0x0630, 0x0940, 0x0950, 0x0960, 0x100b,
2205 * 0x1400, 0x140a, 0x140b, 0x14e0, 0x14ea, 0x14eb, 0x1604, 0x1608, 0x160c,
2206 * 0x168f, 0x2000, 0x2600, 0x3000, 0x810a, 0x810b.
2207 *
2208 * Currently, device IDs 0x2000 and 0x2600 are used by the Comedi "me_daq"
2209 * driver.
2210 */
2211DECLARE_PCI_FIXUP_HEADER(0x1402, 0x2000, quirk_plx_pci9050);
2212DECLARE_PCI_FIXUP_HEADER(0x1402, 0x2600, quirk_plx_pci9050);
2213
2214static void quirk_netmos(struct pci_dev *dev)
2215{
2216 unsigned int num_parallel = (dev->subsystem_device & 0xf0) >> 4;
2217 unsigned int num_serial = dev->subsystem_device & 0xf;
2218
2219 /*
2220 * These Netmos parts are multiport serial devices with optional
2221 * parallel ports. Even when parallel ports are present, they
2222 * are identified as class SERIAL, which means the serial driver
2223 * will claim them. To prevent this, mark them as class OTHER.
2224 * These combo devices should be claimed by parport_serial.
2225 *
2226 * The subdevice ID is of the form 0x00PS, where <P> is the number
2227 * of parallel ports and <S> is the number of serial ports.
2228 */
2229 switch (dev->device) {
2230 case PCI_DEVICE_ID_NETMOS_9835:
2231 /* Well, this rule doesn't hold for the following 9835 device */
2232 if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
2233 dev->subsystem_device == 0x0299)
2234 return;
2235 /* else, fall through */
2236 case PCI_DEVICE_ID_NETMOS_9735:
2237 case PCI_DEVICE_ID_NETMOS_9745:
2238 case PCI_DEVICE_ID_NETMOS_9845:
2239 case PCI_DEVICE_ID_NETMOS_9855:
2240 if (num_parallel) {
2241 pci_info(dev, "Netmos %04x (%u parallel, %u serial); changing class SERIAL to OTHER (use parport_serial)\n",
2242 dev->device, num_parallel, num_serial);
2243 dev->class = (PCI_CLASS_COMMUNICATION_OTHER << 8) |
2244 (dev->class & 0xff);
2245 }
2246 }
2247}
2248DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_NETMOS, PCI_ANY_ID,
2249 PCI_CLASS_COMMUNICATION_SERIAL, 8, quirk_netmos);
2250
2251static void quirk_e100_interrupt(struct pci_dev *dev)
2252{
2253 u16 command, pmcsr;
2254 u8 __iomem *csr;
2255 u8 cmd_hi;
2256
2257 switch (dev->device) {
2258 /* PCI IDs taken from drivers/net/e100.c */
2259 case 0x1029:
2260 case 0x1030 ... 0x1034:
2261 case 0x1038 ... 0x103E:
2262 case 0x1050 ... 0x1057:
2263 case 0x1059:
2264 case 0x1064 ... 0x106B:
2265 case 0x1091 ... 0x1095:
2266 case 0x1209:
2267 case 0x1229:
2268 case 0x2449:
2269 case 0x2459:
2270 case 0x245D:
2271 case 0x27DC:
2272 break;
2273 default:
2274 return;
2275 }
2276
2277 /*
2278 * Some firmware hands off the e100 with interrupts enabled,
2279 * which can cause a flood of interrupts if packets are
2280 * received before the driver attaches to the device. So
2281 * disable all e100 interrupts here. The driver will
2282 * re-enable them when it's ready.
2283 */
2284 pci_read_config_word(dev, PCI_COMMAND, &command);
2285
2286 if (!(command & PCI_COMMAND_MEMORY) || !pci_resource_start(dev, 0))
2287 return;
2288
2289 /*
2290 * Check that the device is in the D0 power state. If it's not,
2291 * there is no point to look any further.
2292 */
2293 if (dev->pm_cap) {
2294 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
2295 if ((pmcsr & PCI_PM_CTRL_STATE_MASK) != PCI_D0)
2296 return;
2297 }
2298
2299 /* Convert from PCI bus to resource space. */
2300 csr = ioremap(pci_resource_start(dev, 0), 8);
2301 if (!csr) {
2302 pci_warn(dev, "Can't map e100 registers\n");
2303 return;
2304 }
2305
2306 cmd_hi = readb(csr + 3);
2307 if (cmd_hi == 0) {
2308 pci_warn(dev, "Firmware left e100 interrupts enabled; disabling\n");
2309 writeb(1, csr + 3);
2310 }
2311
2312 iounmap(csr);
2313}
2314DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
2315 PCI_CLASS_NETWORK_ETHERNET, 8, quirk_e100_interrupt);
2316
2317/*
2318 * The 82575 and 82598 may experience data corruption issues when transitioning
2319 * out of L0S. To prevent this we need to disable L0S on the PCIe link.
2320 */
2321static void quirk_disable_aspm_l0s(struct pci_dev *dev)
2322{
2323 pci_info(dev, "Disabling L0s\n");
2324 pci_disable_link_state(dev, PCIE_LINK_STATE_L0S);
2325}
2326DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a7, quirk_disable_aspm_l0s);
2327DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a9, quirk_disable_aspm_l0s);
2328DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10b6, quirk_disable_aspm_l0s);
2329DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c6, quirk_disable_aspm_l0s);
2330DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c7, quirk_disable_aspm_l0s);
2331DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c8, quirk_disable_aspm_l0s);
2332DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10d6, quirk_disable_aspm_l0s);
2333DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10db, quirk_disable_aspm_l0s);
2334DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10dd, quirk_disable_aspm_l0s);
2335DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10e1, quirk_disable_aspm_l0s);
2336DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10ec, quirk_disable_aspm_l0s);
2337DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f1, quirk_disable_aspm_l0s);
2338DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f4, quirk_disable_aspm_l0s);
2339DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1508, quirk_disable_aspm_l0s);
2340
2341static void quirk_disable_aspm_l0s_l1(struct pci_dev *dev)
2342{
2343 pci_info(dev, "Disabling ASPM L0s/L1\n");
2344 pci_disable_link_state(dev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1);
2345}
2346
2347/*
2348 * ASM1083/1085 PCIe-PCI bridge devices cause AER timeout errors on the
2349 * upstream PCIe root port when ASPM is enabled. At least L0s mode is affected;
2350 * disable both L0s and L1 for now to be safe.
2351 */
2352DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ASMEDIA, 0x1080, quirk_disable_aspm_l0s_l1);
2353
2354/*
2355 * Some Pericom PCIe-to-PCI bridges in reverse mode need the PCIe Retrain
2356 * Link bit cleared after starting the link retrain process to allow this
2357 * process to finish.
2358 *
2359 * Affected devices: PI7C9X110, PI7C9X111SL, PI7C9X130. See also the
2360 * Pericom Errata Sheet PI7C9X111SLB_errata_rev1.2_102711.pdf.
2361 */
2362static void quirk_enable_clear_retrain_link(struct pci_dev *dev)
2363{
2364 dev->clear_retrain_link = 1;
2365 pci_info(dev, "Enable PCIe Retrain Link quirk\n");
2366}
2367DECLARE_PCI_FIXUP_HEADER(0x12d8, 0xe110, quirk_enable_clear_retrain_link);
2368DECLARE_PCI_FIXUP_HEADER(0x12d8, 0xe111, quirk_enable_clear_retrain_link);
2369DECLARE_PCI_FIXUP_HEADER(0x12d8, 0xe130, quirk_enable_clear_retrain_link);
2370
2371static void fixup_rev1_53c810(struct pci_dev *dev)
2372{
2373 u32 class = dev->class;
2374
2375 /*
2376 * rev 1 ncr53c810 chips don't set the class at all which means
2377 * they don't get their resources remapped. Fix that here.
2378 */
2379 if (class)
2380 return;
2381
2382 dev->class = PCI_CLASS_STORAGE_SCSI << 8;
2383 pci_info(dev, "NCR 53c810 rev 1 PCI class overridden (%#08x -> %#08x)\n",
2384 class, dev->class);
2385}
2386DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR, PCI_DEVICE_ID_NCR_53C810, fixup_rev1_53c810);
2387
2388/* Enable 1k I/O space granularity on the Intel P64H2 */
2389static void quirk_p64h2_1k_io(struct pci_dev *dev)
2390{
2391 u16 en1k;
2392
2393 pci_read_config_word(dev, 0x40, &en1k);
2394
2395 if (en1k & 0x200) {
2396 pci_info(dev, "Enable I/O Space to 1KB granularity\n");
2397 dev->io_window_1k = 1;
2398 }
2399}
2400DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io);
2401
2402/*
2403 * Under some circumstances, AER is not linked with extended capabilities.
2404 * Force it to be linked by setting the corresponding control bit in the
2405 * config space.
2406 */
2407static void quirk_nvidia_ck804_pcie_aer_ext_cap(struct pci_dev *dev)
2408{
2409 uint8_t b;
2410
2411 if (pci_read_config_byte(dev, 0xf41, &b) == 0) {
2412 if (!(b & 0x20)) {
2413 pci_write_config_byte(dev, 0xf41, b | 0x20);
2414 pci_info(dev, "Linking AER extended capability\n");
2415 }
2416 }
2417}
2418DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
2419 quirk_nvidia_ck804_pcie_aer_ext_cap);
2420DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
2421 quirk_nvidia_ck804_pcie_aer_ext_cap);
2422
2423static void quirk_via_cx700_pci_parking_caching(struct pci_dev *dev)
2424{
2425 /*
2426 * Disable PCI Bus Parking and PCI Master read caching on CX700
2427 * which causes unspecified timing errors with a VT6212L on the PCI
2428 * bus leading to USB2.0 packet loss.
2429 *
2430 * This quirk is only enabled if a second (on the external PCI bus)
2431 * VT6212L is found -- the CX700 core itself also contains a USB
2432 * host controller with the same PCI ID as the VT6212L.
2433 */
2434
2435 /* Count VT6212L instances */
2436 struct pci_dev *p = pci_get_device(PCI_VENDOR_ID_VIA,
2437 PCI_DEVICE_ID_VIA_8235_USB_2, NULL);
2438 uint8_t b;
2439
2440 /*
2441 * p should contain the first (internal) VT6212L -- see if we have
2442 * an external one by searching again.
2443 */
2444 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235_USB_2, p);
2445 if (!p)
2446 return;
2447 pci_dev_put(p);
2448
2449 if (pci_read_config_byte(dev, 0x76, &b) == 0) {
2450 if (b & 0x40) {
2451 /* Turn off PCI Bus Parking */
2452 pci_write_config_byte(dev, 0x76, b ^ 0x40);
2453
2454 pci_info(dev, "Disabling VIA CX700 PCI parking\n");
2455 }
2456 }
2457
2458 if (pci_read_config_byte(dev, 0x72, &b) == 0) {
2459 if (b != 0) {
2460 /* Turn off PCI Master read caching */
2461 pci_write_config_byte(dev, 0x72, 0x0);
2462
2463 /* Set PCI Master Bus time-out to "1x16 PCLK" */
2464 pci_write_config_byte(dev, 0x75, 0x1);
2465
2466 /* Disable "Read FIFO Timer" */
2467 pci_write_config_byte(dev, 0x77, 0x0);
2468
2469 pci_info(dev, "Disabling VIA CX700 PCI caching\n");
2470 }
2471 }
2472}
2473DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0x324e, quirk_via_cx700_pci_parking_caching);
2474
2475static void quirk_brcm_5719_limit_mrrs(struct pci_dev *dev)
2476{
2477 u32 rev;
2478
2479 pci_read_config_dword(dev, 0xf4, &rev);
2480
2481 /* Only CAP the MRRS if the device is a 5719 A0 */
2482 if (rev == 0x05719000) {
2483 int readrq = pcie_get_readrq(dev);
2484 if (readrq > 2048)
2485 pcie_set_readrq(dev, 2048);
2486 }
2487}
2488DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_BROADCOM,
2489 PCI_DEVICE_ID_TIGON3_5719,
2490 quirk_brcm_5719_limit_mrrs);
2491
2492/*
2493 * Originally in EDAC sources for i82875P: Intel tells BIOS developers to
2494 * hide device 6 which configures the overflow device access containing the
2495 * DRBs - this is where we expose device 6.
2496 * http://www.x86-secret.com/articles/tweak/pat/patsecrets-2.htm
2497 */
2498static void quirk_unhide_mch_dev6(struct pci_dev *dev)
2499{
2500 u8 reg;
2501
2502 if (pci_read_config_byte(dev, 0xF4, &reg) == 0 && !(reg & 0x02)) {
2503 pci_info(dev, "Enabling MCH 'Overflow' Device\n");
2504 pci_write_config_byte(dev, 0xF4, reg | 0x02);
2505 }
2506}
2507DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB,
2508 quirk_unhide_mch_dev6);
2509DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB,
2510 quirk_unhide_mch_dev6);
2511
2512#ifdef CONFIG_PCI_MSI
2513/*
2514 * Some chipsets do not support MSI. We cannot easily rely on setting
2515 * PCI_BUS_FLAGS_NO_MSI in its bus flags because there are actually some
2516 * other buses controlled by the chipset even if Linux is not aware of it.
2517 * Instead of setting the flag on all buses in the machine, simply disable
2518 * MSI globally.
2519 */
2520static void quirk_disable_all_msi(struct pci_dev *dev)
2521{
2522 pci_no_msi();
2523 pci_warn(dev, "MSI quirk detected; MSI disabled\n");
2524}
2525DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_GCNB_LE, quirk_disable_all_msi);
2526DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS400_200, quirk_disable_all_msi);
2527DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS480, quirk_disable_all_msi);
2528DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3336, quirk_disable_all_msi);
2529DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3351, quirk_disable_all_msi);
2530DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3364, quirk_disable_all_msi);
2531DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8380_0, quirk_disable_all_msi);
2532DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, 0x0761, quirk_disable_all_msi);
2533
2534/* Disable MSI on chipsets that are known to not support it */
2535static void quirk_disable_msi(struct pci_dev *dev)
2536{
2537 if (dev->subordinate) {
2538 pci_warn(dev, "MSI quirk detected; subordinate MSI disabled\n");
2539 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2540 }
2541}
2542DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_msi);
2543DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0xa238, quirk_disable_msi);
2544DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x5a3f, quirk_disable_msi);
2545
2546/*
2547 * The APC bridge device in AMD 780 family northbridges has some random
2548 * OEM subsystem ID in its vendor ID register (erratum 18), so instead
2549 * we use the possible vendor/device IDs of the host bridge for the
2550 * declared quirk, and search for the APC bridge by slot number.
2551 */
2552static void quirk_amd_780_apc_msi(struct pci_dev *host_bridge)
2553{
2554 struct pci_dev *apc_bridge;
2555
2556 apc_bridge = pci_get_slot(host_bridge->bus, PCI_DEVFN(1, 0));
2557 if (apc_bridge) {
2558 if (apc_bridge->device == 0x9602)
2559 quirk_disable_msi(apc_bridge);
2560 pci_dev_put(apc_bridge);
2561 }
2562}
2563DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9600, quirk_amd_780_apc_msi);
2564DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9601, quirk_amd_780_apc_msi);
2565
2566/*
2567 * Go through the list of HyperTransport capabilities and return 1 if a HT
2568 * MSI capability is found and enabled.
2569 */
2570static int msi_ht_cap_enabled(struct pci_dev *dev)
2571{
2572 int pos, ttl = PCI_FIND_CAP_TTL;
2573
2574 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2575 while (pos && ttl--) {
2576 u8 flags;
2577
2578 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2579 &flags) == 0) {
2580 pci_info(dev, "Found %s HT MSI Mapping\n",
2581 flags & HT_MSI_FLAGS_ENABLE ?
2582 "enabled" : "disabled");
2583 return (flags & HT_MSI_FLAGS_ENABLE) != 0;
2584 }
2585
2586 pos = pci_find_next_ht_capability(dev, pos,
2587 HT_CAPTYPE_MSI_MAPPING);
2588 }
2589 return 0;
2590}
2591
2592/* Check the HyperTransport MSI mapping to know whether MSI is enabled or not */
2593static void quirk_msi_ht_cap(struct pci_dev *dev)
2594{
2595 if (dev->subordinate && !msi_ht_cap_enabled(dev)) {
2596 pci_warn(dev, "MSI quirk detected; subordinate MSI disabled\n");
2597 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2598 }
2599}
2600DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT2000_PCIE,
2601 quirk_msi_ht_cap);
2602
2603/*
2604 * The nVidia CK804 chipset may have 2 HT MSI mappings. MSI is supported
2605 * if the MSI capability is set in any of these mappings.
2606 */
2607static void quirk_nvidia_ck804_msi_ht_cap(struct pci_dev *dev)
2608{
2609 struct pci_dev *pdev;
2610
2611 if (!dev->subordinate)
2612 return;
2613
2614 /*
2615 * Check HT MSI cap on this chipset and the root one. A single one
2616 * having MSI is enough to be sure that MSI is supported.
2617 */
2618 pdev = pci_get_slot(dev->bus, 0);
2619 if (!pdev)
2620 return;
2621 if (!msi_ht_cap_enabled(dev) && !msi_ht_cap_enabled(pdev)) {
2622 pci_warn(dev, "MSI quirk detected; subordinate MSI disabled\n");
2623 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2624 }
2625 pci_dev_put(pdev);
2626}
2627DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
2628 quirk_nvidia_ck804_msi_ht_cap);
2629
2630/* Force enable MSI mapping capability on HT bridges */
2631static void ht_enable_msi_mapping(struct pci_dev *dev)
2632{
2633 int pos, ttl = PCI_FIND_CAP_TTL;
2634
2635 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2636 while (pos && ttl--) {
2637 u8 flags;
2638
2639 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2640 &flags) == 0) {
2641 pci_info(dev, "Enabling HT MSI Mapping\n");
2642
2643 pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
2644 flags | HT_MSI_FLAGS_ENABLE);
2645 }
2646 pos = pci_find_next_ht_capability(dev, pos,
2647 HT_CAPTYPE_MSI_MAPPING);
2648 }
2649}
2650DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SERVERWORKS,
2651 PCI_DEVICE_ID_SERVERWORKS_HT1000_PXB,
2652 ht_enable_msi_mapping);
2653DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE,
2654 ht_enable_msi_mapping);
2655
2656/*
2657 * The P5N32-SLI motherboards from Asus have a problem with MSI
2658 * for the MCP55 NIC. It is not yet determined whether the MSI problem
2659 * also affects other devices. As for now, turn off MSI for this device.
2660 */
2661static void nvenet_msi_disable(struct pci_dev *dev)
2662{
2663 const char *board_name = dmi_get_system_info(DMI_BOARD_NAME);
2664
2665 if (board_name &&
2666 (strstr(board_name, "P5N32-SLI PREMIUM") ||
2667 strstr(board_name, "P5N32-E SLI"))) {
2668 pci_info(dev, "Disabling MSI for MCP55 NIC on P5N32-SLI\n");
2669 dev->no_msi = 1;
2670 }
2671}
2672DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
2673 PCI_DEVICE_ID_NVIDIA_NVENET_15,
2674 nvenet_msi_disable);
2675
2676/*
2677 * PCIe spec r4.0 sec 7.7.1.2 and sec 7.7.2.2 say that if MSI/MSI-X is enabled,
2678 * then the device can't use INTx interrupts. Tegra's PCIe root ports don't
2679 * generate MSI interrupts for PME and AER events instead only INTx interrupts
2680 * are generated. Though Tegra's PCIe root ports can generate MSI interrupts
2681 * for other events, since PCIe specificiation doesn't support using a mix of
2682 * INTx and MSI/MSI-X, it is required to disable MSI interrupts to avoid port
2683 * service drivers registering their respective ISRs for MSIs.
2684 */
2685static void pci_quirk_nvidia_tegra_disable_rp_msi(struct pci_dev *dev)
2686{
2687 dev->no_msi = 1;
2688}
2689DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x1ad0,
2690 PCI_CLASS_BRIDGE_PCI, 8,
2691 pci_quirk_nvidia_tegra_disable_rp_msi);
2692DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x1ad1,
2693 PCI_CLASS_BRIDGE_PCI, 8,
2694 pci_quirk_nvidia_tegra_disable_rp_msi);
2695DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x1ad2,
2696 PCI_CLASS_BRIDGE_PCI, 8,
2697 pci_quirk_nvidia_tegra_disable_rp_msi);
2698DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x0bf0,
2699 PCI_CLASS_BRIDGE_PCI, 8,
2700 pci_quirk_nvidia_tegra_disable_rp_msi);
2701DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x0bf1,
2702 PCI_CLASS_BRIDGE_PCI, 8,
2703 pci_quirk_nvidia_tegra_disable_rp_msi);
2704DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x0e1c,
2705 PCI_CLASS_BRIDGE_PCI, 8,
2706 pci_quirk_nvidia_tegra_disable_rp_msi);
2707DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x0e1d,
2708 PCI_CLASS_BRIDGE_PCI, 8,
2709 pci_quirk_nvidia_tegra_disable_rp_msi);
2710DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x0e12,
2711 PCI_CLASS_BRIDGE_PCI, 8,
2712 pci_quirk_nvidia_tegra_disable_rp_msi);
2713DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x0e13,
2714 PCI_CLASS_BRIDGE_PCI, 8,
2715 pci_quirk_nvidia_tegra_disable_rp_msi);
2716DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x0fae,
2717 PCI_CLASS_BRIDGE_PCI, 8,
2718 pci_quirk_nvidia_tegra_disable_rp_msi);
2719DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x0faf,
2720 PCI_CLASS_BRIDGE_PCI, 8,
2721 pci_quirk_nvidia_tegra_disable_rp_msi);
2722DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x10e5,
2723 PCI_CLASS_BRIDGE_PCI, 8,
2724 pci_quirk_nvidia_tegra_disable_rp_msi);
2725DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x10e6,
2726 PCI_CLASS_BRIDGE_PCI, 8,
2727 pci_quirk_nvidia_tegra_disable_rp_msi);
2728
2729/*
2730 * Some versions of the MCP55 bridge from Nvidia have a legacy IRQ routing
2731 * config register. This register controls the routing of legacy
2732 * interrupts from devices that route through the MCP55. If this register
2733 * is misprogrammed, interrupts are only sent to the BSP, unlike
2734 * conventional systems where the IRQ is broadcast to all online CPUs. Not
2735 * having this register set properly prevents kdump from booting up
2736 * properly, so let's make sure that we have it set correctly.
2737 * Note that this is an undocumented register.
2738 */
2739static void nvbridge_check_legacy_irq_routing(struct pci_dev *dev)
2740{
2741 u32 cfg;
2742
2743 if (!pci_find_capability(dev, PCI_CAP_ID_HT))
2744 return;
2745
2746 pci_read_config_dword(dev, 0x74, &cfg);
2747
2748 if (cfg & ((1 << 2) | (1 << 15))) {
2749 pr_info("Rewriting IRQ routing register on MCP55\n");
2750 cfg &= ~((1 << 2) | (1 << 15));
2751 pci_write_config_dword(dev, 0x74, cfg);
2752 }
2753}
2754DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
2755 PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V0,
2756 nvbridge_check_legacy_irq_routing);
2757DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
2758 PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V4,
2759 nvbridge_check_legacy_irq_routing);
2760
2761static int ht_check_msi_mapping(struct pci_dev *dev)
2762{
2763 int pos, ttl = PCI_FIND_CAP_TTL;
2764 int found = 0;
2765
2766 /* Check if there is HT MSI cap or enabled on this device */
2767 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2768 while (pos && ttl--) {
2769 u8 flags;
2770
2771 if (found < 1)
2772 found = 1;
2773 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2774 &flags) == 0) {
2775 if (flags & HT_MSI_FLAGS_ENABLE) {
2776 if (found < 2) {
2777 found = 2;
2778 break;
2779 }
2780 }
2781 }
2782 pos = pci_find_next_ht_capability(dev, pos,
2783 HT_CAPTYPE_MSI_MAPPING);
2784 }
2785
2786 return found;
2787}
2788
2789static int host_bridge_with_leaf(struct pci_dev *host_bridge)
2790{
2791 struct pci_dev *dev;
2792 int pos;
2793 int i, dev_no;
2794 int found = 0;
2795
2796 dev_no = host_bridge->devfn >> 3;
2797 for (i = dev_no + 1; i < 0x20; i++) {
2798 dev = pci_get_slot(host_bridge->bus, PCI_DEVFN(i, 0));
2799 if (!dev)
2800 continue;
2801
2802 /* found next host bridge? */
2803 pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
2804 if (pos != 0) {
2805 pci_dev_put(dev);
2806 break;
2807 }
2808
2809 if (ht_check_msi_mapping(dev)) {
2810 found = 1;
2811 pci_dev_put(dev);
2812 break;
2813 }
2814 pci_dev_put(dev);
2815 }
2816
2817 return found;
2818}
2819
2820#define PCI_HT_CAP_SLAVE_CTRL0 4 /* link control */
2821#define PCI_HT_CAP_SLAVE_CTRL1 8 /* link control to */
2822
2823static int is_end_of_ht_chain(struct pci_dev *dev)
2824{
2825 int pos, ctrl_off;
2826 int end = 0;
2827 u16 flags, ctrl;
2828
2829 pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
2830
2831 if (!pos)
2832 goto out;
2833
2834 pci_read_config_word(dev, pos + PCI_CAP_FLAGS, &flags);
2835
2836 ctrl_off = ((flags >> 10) & 1) ?
2837 PCI_HT_CAP_SLAVE_CTRL0 : PCI_HT_CAP_SLAVE_CTRL1;
2838 pci_read_config_word(dev, pos + ctrl_off, &ctrl);
2839
2840 if (ctrl & (1 << 6))
2841 end = 1;
2842
2843out:
2844 return end;
2845}
2846
2847static void nv_ht_enable_msi_mapping(struct pci_dev *dev)
2848{
2849 struct pci_dev *host_bridge;
2850 int pos;
2851 int i, dev_no;
2852 int found = 0;
2853
2854 dev_no = dev->devfn >> 3;
2855 for (i = dev_no; i >= 0; i--) {
2856 host_bridge = pci_get_slot(dev->bus, PCI_DEVFN(i, 0));
2857 if (!host_bridge)
2858 continue;
2859
2860 pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
2861 if (pos != 0) {
2862 found = 1;
2863 break;
2864 }
2865 pci_dev_put(host_bridge);
2866 }
2867
2868 if (!found)
2869 return;
2870
2871 /* don't enable end_device/host_bridge with leaf directly here */
2872 if (host_bridge == dev && is_end_of_ht_chain(host_bridge) &&
2873 host_bridge_with_leaf(host_bridge))
2874 goto out;
2875
2876 /* root did that ! */
2877 if (msi_ht_cap_enabled(host_bridge))
2878 goto out;
2879
2880 ht_enable_msi_mapping(dev);
2881
2882out:
2883 pci_dev_put(host_bridge);
2884}
2885
2886static void ht_disable_msi_mapping(struct pci_dev *dev)
2887{
2888 int pos, ttl = PCI_FIND_CAP_TTL;
2889
2890 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2891 while (pos && ttl--) {
2892 u8 flags;
2893
2894 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2895 &flags) == 0) {
2896 pci_info(dev, "Disabling HT MSI Mapping\n");
2897
2898 pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
2899 flags & ~HT_MSI_FLAGS_ENABLE);
2900 }
2901 pos = pci_find_next_ht_capability(dev, pos,
2902 HT_CAPTYPE_MSI_MAPPING);
2903 }
2904}
2905
2906static void __nv_msi_ht_cap_quirk(struct pci_dev *dev, int all)
2907{
2908 struct pci_dev *host_bridge;
2909 int pos;
2910 int found;
2911
2912 if (!pci_msi_enabled())
2913 return;
2914
2915 /* check if there is HT MSI cap or enabled on this device */
2916 found = ht_check_msi_mapping(dev);
2917
2918 /* no HT MSI CAP */
2919 if (found == 0)
2920 return;
2921
2922 /*
2923 * HT MSI mapping should be disabled on devices that are below
2924 * a non-Hypertransport host bridge. Locate the host bridge...
2925 */
2926 host_bridge = pci_get_domain_bus_and_slot(pci_domain_nr(dev->bus), 0,
2927 PCI_DEVFN(0, 0));
2928 if (host_bridge == NULL) {
2929 pci_warn(dev, "nv_msi_ht_cap_quirk didn't locate host bridge\n");
2930 return;
2931 }
2932
2933 pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
2934 if (pos != 0) {
2935 /* Host bridge is to HT */
2936 if (found == 1) {
2937 /* it is not enabled, try to enable it */
2938 if (all)
2939 ht_enable_msi_mapping(dev);
2940 else
2941 nv_ht_enable_msi_mapping(dev);
2942 }
2943 goto out;
2944 }
2945
2946 /* HT MSI is not enabled */
2947 if (found == 1)
2948 goto out;
2949
2950 /* Host bridge is not to HT, disable HT MSI mapping on this device */
2951 ht_disable_msi_mapping(dev);
2952
2953out:
2954 pci_dev_put(host_bridge);
2955}
2956
2957static void nv_msi_ht_cap_quirk_all(struct pci_dev *dev)
2958{
2959 return __nv_msi_ht_cap_quirk(dev, 1);
2960}
2961DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
2962DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
2963
2964static void nv_msi_ht_cap_quirk_leaf(struct pci_dev *dev)
2965{
2966 return __nv_msi_ht_cap_quirk(dev, 0);
2967}
2968DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
2969DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
2970
2971static void quirk_msi_intx_disable_bug(struct pci_dev *dev)
2972{
2973 dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
2974}
2975
2976static void quirk_msi_intx_disable_ati_bug(struct pci_dev *dev)
2977{
2978 struct pci_dev *p;
2979
2980 /*
2981 * SB700 MSI issue will be fixed at HW level from revision A21;
2982 * we need check PCI REVISION ID of SMBus controller to get SB700
2983 * revision.
2984 */
2985 p = pci_get_device(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_SBX00_SMBUS,
2986 NULL);
2987 if (!p)
2988 return;
2989
2990 if ((p->revision < 0x3B) && (p->revision >= 0x30))
2991 dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
2992 pci_dev_put(p);
2993}
2994
2995static void quirk_msi_intx_disable_qca_bug(struct pci_dev *dev)
2996{
2997 /* AR816X/AR817X/E210X MSI is fixed at HW level from revision 0x18 */
2998 if (dev->revision < 0x18) {
2999 pci_info(dev, "set MSI_INTX_DISABLE_BUG flag\n");
3000 dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
3001 }
3002}
3003DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
3004 PCI_DEVICE_ID_TIGON3_5780,
3005 quirk_msi_intx_disable_bug);
3006DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
3007 PCI_DEVICE_ID_TIGON3_5780S,
3008 quirk_msi_intx_disable_bug);
3009DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
3010 PCI_DEVICE_ID_TIGON3_5714,
3011 quirk_msi_intx_disable_bug);
3012DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
3013 PCI_DEVICE_ID_TIGON3_5714S,
3014 quirk_msi_intx_disable_bug);
3015DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
3016 PCI_DEVICE_ID_TIGON3_5715,
3017 quirk_msi_intx_disable_bug);
3018DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
3019 PCI_DEVICE_ID_TIGON3_5715S,
3020 quirk_msi_intx_disable_bug);
3021
3022DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4390,
3023 quirk_msi_intx_disable_ati_bug);
3024DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4391,
3025 quirk_msi_intx_disable_ati_bug);
3026DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4392,
3027 quirk_msi_intx_disable_ati_bug);
3028DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4393,
3029 quirk_msi_intx_disable_ati_bug);
3030DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4394,
3031 quirk_msi_intx_disable_ati_bug);
3032
3033DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4373,
3034 quirk_msi_intx_disable_bug);
3035DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4374,
3036 quirk_msi_intx_disable_bug);
3037DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4375,
3038 quirk_msi_intx_disable_bug);
3039
3040DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1062,
3041 quirk_msi_intx_disable_bug);
3042DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1063,
3043 quirk_msi_intx_disable_bug);
3044DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x2060,
3045 quirk_msi_intx_disable_bug);
3046DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x2062,
3047 quirk_msi_intx_disable_bug);
3048DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1073,
3049 quirk_msi_intx_disable_bug);
3050DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1083,
3051 quirk_msi_intx_disable_bug);
3052DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1090,
3053 quirk_msi_intx_disable_qca_bug);
3054DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1091,
3055 quirk_msi_intx_disable_qca_bug);
3056DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x10a0,
3057 quirk_msi_intx_disable_qca_bug);
3058DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x10a1,
3059 quirk_msi_intx_disable_qca_bug);
3060DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0xe091,
3061 quirk_msi_intx_disable_qca_bug);
3062
3063/*
3064 * Amazon's Annapurna Labs 1c36:0031 Root Ports don't support MSI-X, so it
3065 * should be disabled on platforms where the device (mistakenly) advertises it.
3066 *
3067 * Notice that this quirk also disables MSI (which may work, but hasn't been
3068 * tested), since currently there is no standard way to disable only MSI-X.
3069 *
3070 * The 0031 device id is reused for other non Root Port device types,
3071 * therefore the quirk is registered for the PCI_CLASS_BRIDGE_PCI class.
3072 */
3073static void quirk_al_msi_disable(struct pci_dev *dev)
3074{
3075 dev->no_msi = 1;
3076 pci_warn(dev, "Disabling MSI/MSI-X\n");
3077}
3078DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_AMAZON_ANNAPURNA_LABS, 0x0031,
3079 PCI_CLASS_BRIDGE_PCI, 8, quirk_al_msi_disable);
3080#endif /* CONFIG_PCI_MSI */
3081
3082/*
3083 * Allow manual resource allocation for PCI hotplug bridges via
3084 * pci=hpmemsize=nnM and pci=hpiosize=nnM parameters. For some PCI-PCI
3085 * hotplug bridges, like PLX 6254 (former HINT HB6), kernel fails to
3086 * allocate resources when hotplug device is inserted and PCI bus is
3087 * rescanned.
3088 */
3089static void quirk_hotplug_bridge(struct pci_dev *dev)
3090{
3091 dev->is_hotplug_bridge = 1;
3092}
3093DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_HINT, 0x0020, quirk_hotplug_bridge);
3094
3095/*
3096 * This is a quirk for the Ricoh MMC controller found as a part of some
3097 * multifunction chips.
3098 *
3099 * This is very similar and based on the ricoh_mmc driver written by
3100 * Philip Langdale. Thank you for these magic sequences.
3101 *
3102 * These chips implement the four main memory card controllers (SD, MMC,
3103 * MS, xD) and one or both of CardBus or FireWire.
3104 *
3105 * It happens that they implement SD and MMC support as separate
3106 * controllers (and PCI functions). The Linux SDHCI driver supports MMC
3107 * cards but the chip detects MMC cards in hardware and directs them to the
3108 * MMC controller - so the SDHCI driver never sees them.
3109 *
3110 * To get around this, we must disable the useless MMC controller. At that
3111 * point, the SDHCI controller will start seeing them. It seems to be the
3112 * case that the relevant PCI registers to deactivate the MMC controller
3113 * live on PCI function 0, which might be the CardBus controller or the
3114 * FireWire controller, depending on the particular chip in question
3115 *
3116 * This has to be done early, because as soon as we disable the MMC controller
3117 * other PCI functions shift up one level, e.g. function #2 becomes function
3118 * #1, and this will confuse the PCI core.
3119 */
3120#ifdef CONFIG_MMC_RICOH_MMC
3121static void ricoh_mmc_fixup_rl5c476(struct pci_dev *dev)
3122{
3123 u8 write_enable;
3124 u8 write_target;
3125 u8 disable;
3126
3127 /*
3128 * Disable via CardBus interface
3129 *
3130 * This must be done via function #0
3131 */
3132 if (PCI_FUNC(dev->devfn))
3133 return;
3134
3135 pci_read_config_byte(dev, 0xB7, &disable);
3136 if (disable & 0x02)
3137 return;
3138
3139 pci_read_config_byte(dev, 0x8E, &write_enable);
3140 pci_write_config_byte(dev, 0x8E, 0xAA);
3141 pci_read_config_byte(dev, 0x8D, &write_target);
3142 pci_write_config_byte(dev, 0x8D, 0xB7);
3143 pci_write_config_byte(dev, 0xB7, disable | 0x02);
3144 pci_write_config_byte(dev, 0x8E, write_enable);
3145 pci_write_config_byte(dev, 0x8D, write_target);
3146
3147 pci_notice(dev, "proprietary Ricoh MMC controller disabled (via CardBus function)\n");
3148 pci_notice(dev, "MMC cards are now supported by standard SDHCI controller\n");
3149}
3150DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
3151DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
3152
3153static void ricoh_mmc_fixup_r5c832(struct pci_dev *dev)
3154{
3155 u8 write_enable;
3156 u8 disable;
3157
3158 /*
3159 * Disable via FireWire interface
3160 *
3161 * This must be done via function #0
3162 */
3163 if (PCI_FUNC(dev->devfn))
3164 return;
3165 /*
3166 * RICOH 0xe822 and 0xe823 SD/MMC card readers fail to recognize
3167 * certain types of SD/MMC cards. Lowering the SD base clock
3168 * frequency from 200Mhz to 50Mhz fixes this issue.
3169 *
3170 * 0x150 - SD2.0 mode enable for changing base clock
3171 * frequency to 50Mhz
3172 * 0xe1 - Base clock frequency
3173 * 0x32 - 50Mhz new clock frequency
3174 * 0xf9 - Key register for 0x150
3175 * 0xfc - key register for 0xe1
3176 */
3177 if (dev->device == PCI_DEVICE_ID_RICOH_R5CE822 ||
3178 dev->device == PCI_DEVICE_ID_RICOH_R5CE823) {
3179 pci_write_config_byte(dev, 0xf9, 0xfc);
3180 pci_write_config_byte(dev, 0x150, 0x10);
3181 pci_write_config_byte(dev, 0xf9, 0x00);
3182 pci_write_config_byte(dev, 0xfc, 0x01);
3183 pci_write_config_byte(dev, 0xe1, 0x32);
3184 pci_write_config_byte(dev, 0xfc, 0x00);
3185
3186 pci_notice(dev, "MMC controller base frequency changed to 50Mhz.\n");
3187 }
3188
3189 pci_read_config_byte(dev, 0xCB, &disable);
3190
3191 if (disable & 0x02)
3192 return;
3193
3194 pci_read_config_byte(dev, 0xCA, &write_enable);
3195 pci_write_config_byte(dev, 0xCA, 0x57);
3196 pci_write_config_byte(dev, 0xCB, disable | 0x02);
3197 pci_write_config_byte(dev, 0xCA, write_enable);
3198
3199 pci_notice(dev, "proprietary Ricoh MMC controller disabled (via FireWire function)\n");
3200 pci_notice(dev, "MMC cards are now supported by standard SDHCI controller\n");
3201
3202}
3203DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
3204DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
3205DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE822, ricoh_mmc_fixup_r5c832);
3206DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE822, ricoh_mmc_fixup_r5c832);
3207DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832);
3208DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832);
3209#endif /*CONFIG_MMC_RICOH_MMC*/
3210
3211#ifdef CONFIG_DMAR_TABLE
3212#define VTUNCERRMSK_REG 0x1ac
3213#define VTD_MSK_SPEC_ERRORS (1 << 31)
3214/*
3215 * This is a quirk for masking VT-d spec-defined errors to platform error
3216 * handling logic. Without this, platforms using Intel 7500, 5500 chipsets
3217 * (and the derivative chipsets like X58 etc) seem to generate NMI/SMI (based
3218 * on the RAS config settings of the platform) when a VT-d fault happens.
3219 * The resulting SMI caused the system to hang.
3220 *
3221 * VT-d spec-related errors are already handled by the VT-d OS code, so no
3222 * need to report the same error through other channels.
3223 */
3224static void vtd_mask_spec_errors(struct pci_dev *dev)
3225{
3226 u32 word;
3227
3228 pci_read_config_dword(dev, VTUNCERRMSK_REG, &word);
3229 pci_write_config_dword(dev, VTUNCERRMSK_REG, word | VTD_MSK_SPEC_ERRORS);
3230}
3231DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x342e, vtd_mask_spec_errors);
3232DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x3c28, vtd_mask_spec_errors);
3233#endif
3234
3235static void fixup_ti816x_class(struct pci_dev *dev)
3236{
3237 u32 class = dev->class;
3238
3239 /* TI 816x devices do not have class code set when in PCIe boot mode */
3240 dev->class = PCI_CLASS_MULTIMEDIA_VIDEO << 8;
3241 pci_info(dev, "PCI class overridden (%#08x -> %#08x)\n",
3242 class, dev->class);
3243}
3244DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_TI, 0xb800,
3245 PCI_CLASS_NOT_DEFINED, 8, fixup_ti816x_class);
3246
3247/*
3248 * Some PCIe devices do not work reliably with the claimed maximum
3249 * payload size supported.
3250 */
3251static void fixup_mpss_256(struct pci_dev *dev)
3252{
3253 dev->pcie_mpss = 1; /* 256 bytes */
3254}
3255DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SOLARFLARE,
3256 PCI_DEVICE_ID_SOLARFLARE_SFC4000A_0, fixup_mpss_256);
3257DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SOLARFLARE,
3258 PCI_DEVICE_ID_SOLARFLARE_SFC4000A_1, fixup_mpss_256);
3259DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SOLARFLARE,
3260 PCI_DEVICE_ID_SOLARFLARE_SFC4000B, fixup_mpss_256);
3261DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_ASMEDIA, 0x0612, fixup_mpss_256);
3262
3263/*
3264 * Intel 5000 and 5100 Memory controllers have an erratum with read completion
3265 * coalescing (which is enabled by default on some BIOSes) and MPS of 256B.
3266 * Since there is no way of knowing what the PCIe MPS on each fabric will be
3267 * until all of the devices are discovered and buses walked, read completion
3268 * coalescing must be disabled. Unfortunately, it cannot be re-enabled because
3269 * it is possible to hotplug a device with MPS of 256B.
3270 */
3271static void quirk_intel_mc_errata(struct pci_dev *dev)
3272{
3273 int err;
3274 u16 rcc;
3275
3276 if (pcie_bus_config == PCIE_BUS_TUNE_OFF ||
3277 pcie_bus_config == PCIE_BUS_DEFAULT)
3278 return;
3279
3280 /*
3281 * Intel erratum specifies bits to change but does not say what
3282 * they are. Keeping them magical until such time as the registers
3283 * and values can be explained.
3284 */
3285 err = pci_read_config_word(dev, 0x48, &rcc);
3286 if (err) {
3287 pci_err(dev, "Error attempting to read the read completion coalescing register\n");
3288 return;
3289 }
3290
3291 if (!(rcc & (1 << 10)))
3292 return;
3293
3294 rcc &= ~(1 << 10);
3295
3296 err = pci_write_config_word(dev, 0x48, rcc);
3297 if (err) {
3298 pci_err(dev, "Error attempting to write the read completion coalescing register\n");
3299 return;
3300 }
3301
3302 pr_info_once("Read completion coalescing disabled due to hardware erratum relating to 256B MPS\n");
3303}
3304/* Intel 5000 series memory controllers and ports 2-7 */
3305DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25c0, quirk_intel_mc_errata);
3306DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d0, quirk_intel_mc_errata);
3307DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d4, quirk_intel_mc_errata);
3308DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d8, quirk_intel_mc_errata);
3309DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_mc_errata);
3310DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_mc_errata);
3311DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_mc_errata);
3312DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_mc_errata);
3313DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_mc_errata);
3314DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_mc_errata);
3315DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_mc_errata);
3316DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_mc_errata);
3317DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_mc_errata);
3318DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_mc_errata);
3319/* Intel 5100 series memory controllers and ports 2-7 */
3320DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65c0, quirk_intel_mc_errata);
3321DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e2, quirk_intel_mc_errata);
3322DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e3, quirk_intel_mc_errata);
3323DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e4, quirk_intel_mc_errata);
3324DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e5, quirk_intel_mc_errata);
3325DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e6, quirk_intel_mc_errata);
3326DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e7, quirk_intel_mc_errata);
3327DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f7, quirk_intel_mc_errata);
3328DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f8, quirk_intel_mc_errata);
3329DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f9, quirk_intel_mc_errata);
3330DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65fa, quirk_intel_mc_errata);
3331
3332#endif /* !CONFIG_PCI_DISABLE_COMMON_QUIRKS */
3333
3334/*
3335 * Ivytown NTB BAR sizes are misreported by the hardware due to an erratum.
3336 * To work around this, query the size it should be configured to by the
3337 * device and modify the resource end to correspond to this new size.
3338 */
3339static void quirk_intel_ntb(struct pci_dev *dev)
3340{
3341 int rc;
3342 u8 val;
3343
3344 rc = pci_read_config_byte(dev, 0x00D0, &val);
3345 if (rc)
3346 return;
3347
3348 dev->resource[2].end = dev->resource[2].start + ((u64) 1 << val) - 1;
3349
3350 rc = pci_read_config_byte(dev, 0x00D1, &val);
3351 if (rc)
3352 return;
3353
3354 dev->resource[4].end = dev->resource[4].start + ((u64) 1 << val) - 1;
3355}
3356DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0e08, quirk_intel_ntb);
3357DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0e0d, quirk_intel_ntb);
3358
3359#ifndef CONFIG_PCI_DISABLE_COMMON_QUIRKS
3360
3361/*
3362 * Some BIOS implementations leave the Intel GPU interrupts enabled, even
3363 * though no one is handling them (e.g., if the i915 driver is never
3364 * loaded). Additionally the interrupt destination is not set up properly
3365 * and the interrupt ends up -somewhere-.
3366 *
3367 * These spurious interrupts are "sticky" and the kernel disables the
3368 * (shared) interrupt line after 100,000+ generated interrupts.
3369 *
3370 * Fix it by disabling the still enabled interrupts. This resolves crashes
3371 * often seen on monitor unplug.
3372 */
3373#define I915_DEIER_REG 0x4400c
3374static void disable_igfx_irq(struct pci_dev *dev)
3375{
3376 void __iomem *regs = pci_iomap(dev, 0, 0);
3377 if (regs == NULL) {
3378 pci_warn(dev, "igfx quirk: Can't iomap PCI device\n");
3379 return;
3380 }
3381
3382 /* Check if any interrupt line is still enabled */
3383 if (readl(regs + I915_DEIER_REG) != 0) {
3384 pci_warn(dev, "BIOS left Intel GPU interrupts enabled; disabling\n");
3385
3386 writel(0, regs + I915_DEIER_REG);
3387 }
3388
3389 pci_iounmap(dev, regs);
3390}
3391DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0042, disable_igfx_irq);
3392DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0046, disable_igfx_irq);
3393DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x004a, disable_igfx_irq);
3394DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0102, disable_igfx_irq);
3395DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0106, disable_igfx_irq);
3396DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x010a, disable_igfx_irq);
3397DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0152, disable_igfx_irq);
3398
3399#endif /* !CONFIG_PCI_DISABLE_COMMON_QUIRKS */
3400
3401/*
3402 * PCI devices which are on Intel chips can skip the 10ms delay
3403 * before entering D3 mode.
3404 */
3405static void quirk_remove_d3_delay(struct pci_dev *dev)
3406{
3407 dev->d3_delay = 0;
3408}
3409/* C600 Series devices do not need 10ms d3_delay */
3410DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0412, quirk_remove_d3_delay);
3411DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0c00, quirk_remove_d3_delay);
3412DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0c0c, quirk_remove_d3_delay);
3413/* Lynxpoint-H PCH devices do not need 10ms d3_delay */
3414DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c02, quirk_remove_d3_delay);
3415DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c18, quirk_remove_d3_delay);
3416DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c1c, quirk_remove_d3_delay);
3417DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c20, quirk_remove_d3_delay);
3418DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c22, quirk_remove_d3_delay);
3419DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c26, quirk_remove_d3_delay);
3420DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c2d, quirk_remove_d3_delay);
3421DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c31, quirk_remove_d3_delay);
3422DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c3a, quirk_remove_d3_delay);
3423DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c3d, quirk_remove_d3_delay);
3424DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c4e, quirk_remove_d3_delay);
3425/* Intel Cherrytrail devices do not need 10ms d3_delay */
3426DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2280, quirk_remove_d3_delay);
3427DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2298, quirk_remove_d3_delay);
3428DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x229c, quirk_remove_d3_delay);
3429DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b0, quirk_remove_d3_delay);
3430DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b5, quirk_remove_d3_delay);
3431DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b7, quirk_remove_d3_delay);
3432DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b8, quirk_remove_d3_delay);
3433DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22d8, quirk_remove_d3_delay);
3434DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22dc, quirk_remove_d3_delay);
3435
3436/*
3437 * Some devices may pass our check in pci_intx_mask_supported() if
3438 * PCI_COMMAND_INTX_DISABLE works though they actually do not properly
3439 * support this feature.
3440 */
3441static void quirk_broken_intx_masking(struct pci_dev *dev)
3442{
3443 dev->broken_intx_masking = 1;
3444}
3445DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CHELSIO, 0x0030,
3446 quirk_broken_intx_masking);
3447DECLARE_PCI_FIXUP_FINAL(0x1814, 0x0601, /* Ralink RT2800 802.11n PCI */
3448 quirk_broken_intx_masking);
3449DECLARE_PCI_FIXUP_FINAL(0x1b7c, 0x0004, /* Ceton InfiniTV4 */
3450 quirk_broken_intx_masking);
3451DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CREATIVE, PCI_DEVICE_ID_CREATIVE_20K2,
3452 quirk_broken_intx_masking);
3453
3454/*
3455 * Realtek RTL8169 PCI Gigabit Ethernet Controller (rev 10)
3456 * Subsystem: Realtek RTL8169/8110 Family PCI Gigabit Ethernet NIC
3457 *
3458 * RTL8110SC - Fails under PCI device assignment using DisINTx masking.
3459 */
3460DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_REALTEK, 0x8169,
3461 quirk_broken_intx_masking);
3462
3463/*
3464 * Intel i40e (XL710/X710) 10/20/40GbE NICs all have broken INTx masking,
3465 * DisINTx can be set but the interrupt status bit is non-functional.
3466 */
3467DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1572, quirk_broken_intx_masking);
3468DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1574, quirk_broken_intx_masking);
3469DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1580, quirk_broken_intx_masking);
3470DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1581, quirk_broken_intx_masking);
3471DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1583, quirk_broken_intx_masking);
3472DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1584, quirk_broken_intx_masking);
3473DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1585, quirk_broken_intx_masking);
3474DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1586, quirk_broken_intx_masking);
3475DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1587, quirk_broken_intx_masking);
3476DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1588, quirk_broken_intx_masking);
3477DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1589, quirk_broken_intx_masking);
3478DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x158a, quirk_broken_intx_masking);
3479DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x158b, quirk_broken_intx_masking);
3480DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x37d0, quirk_broken_intx_masking);
3481DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x37d1, quirk_broken_intx_masking);
3482DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x37d2, quirk_broken_intx_masking);
3483
3484static u16 mellanox_broken_intx_devs[] = {
3485 PCI_DEVICE_ID_MELLANOX_HERMON_SDR,
3486 PCI_DEVICE_ID_MELLANOX_HERMON_DDR,
3487 PCI_DEVICE_ID_MELLANOX_HERMON_QDR,
3488 PCI_DEVICE_ID_MELLANOX_HERMON_DDR_GEN2,
3489 PCI_DEVICE_ID_MELLANOX_HERMON_QDR_GEN2,
3490 PCI_DEVICE_ID_MELLANOX_HERMON_EN,
3491 PCI_DEVICE_ID_MELLANOX_HERMON_EN_GEN2,
3492 PCI_DEVICE_ID_MELLANOX_CONNECTX_EN,
3493 PCI_DEVICE_ID_MELLANOX_CONNECTX_EN_T_GEN2,
3494 PCI_DEVICE_ID_MELLANOX_CONNECTX_EN_GEN2,
3495 PCI_DEVICE_ID_MELLANOX_CONNECTX_EN_5_GEN2,
3496 PCI_DEVICE_ID_MELLANOX_CONNECTX2,
3497 PCI_DEVICE_ID_MELLANOX_CONNECTX3,
3498 PCI_DEVICE_ID_MELLANOX_CONNECTX3_PRO,
3499};
3500
3501#define CONNECTX_4_CURR_MAX_MINOR 99
3502#define CONNECTX_4_INTX_SUPPORT_MINOR 14
3503
3504/*
3505 * Check ConnectX-4/LX FW version to see if it supports legacy interrupts.
3506 * If so, don't mark it as broken.
3507 * FW minor > 99 means older FW version format and no INTx masking support.
3508 * FW minor < 14 means new FW version format and no INTx masking support.
3509 */
3510static void mellanox_check_broken_intx_masking(struct pci_dev *pdev)
3511{
3512 __be32 __iomem *fw_ver;
3513 u16 fw_major;
3514 u16 fw_minor;
3515 u16 fw_subminor;
3516 u32 fw_maj_min;
3517 u32 fw_sub_min;
3518 int i;
3519
3520 for (i = 0; i < ARRAY_SIZE(mellanox_broken_intx_devs); i++) {
3521 if (pdev->device == mellanox_broken_intx_devs[i]) {
3522 pdev->broken_intx_masking = 1;
3523 return;
3524 }
3525 }
3526
3527 /*
3528 * Getting here means Connect-IB cards and up. Connect-IB has no INTx
3529 * support so shouldn't be checked further
3530 */
3531 if (pdev->device == PCI_DEVICE_ID_MELLANOX_CONNECTIB)
3532 return;
3533
3534 if (pdev->device != PCI_DEVICE_ID_MELLANOX_CONNECTX4 &&
3535 pdev->device != PCI_DEVICE_ID_MELLANOX_CONNECTX4_LX)
3536 return;
3537
3538 /* For ConnectX-4 and ConnectX-4LX, need to check FW support */
3539 if (pci_enable_device_mem(pdev)) {
3540 pci_warn(pdev, "Can't enable device memory\n");
3541 return;
3542 }
3543
3544 fw_ver = ioremap(pci_resource_start(pdev, 0), 4);
3545 if (!fw_ver) {
3546 pci_warn(pdev, "Can't map ConnectX-4 initialization segment\n");
3547 goto out;
3548 }
3549
3550 /* Reading from resource space should be 32b aligned */
3551 fw_maj_min = ioread32be(fw_ver);
3552 fw_sub_min = ioread32be(fw_ver + 1);
3553 fw_major = fw_maj_min & 0xffff;
3554 fw_minor = fw_maj_min >> 16;
3555 fw_subminor = fw_sub_min & 0xffff;
3556 if (fw_minor > CONNECTX_4_CURR_MAX_MINOR ||
3557 fw_minor < CONNECTX_4_INTX_SUPPORT_MINOR) {
3558 pci_warn(pdev, "ConnectX-4: FW %u.%u.%u doesn't support INTx masking, disabling. Please upgrade FW to %d.14.1100 and up for INTx support\n",
3559 fw_major, fw_minor, fw_subminor, pdev->device ==
3560 PCI_DEVICE_ID_MELLANOX_CONNECTX4 ? 12 : 14);
3561 pdev->broken_intx_masking = 1;
3562 }
3563
3564 iounmap(fw_ver);
3565
3566out:
3567 pci_disable_device(pdev);
3568}
3569DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_ANY_ID,
3570 mellanox_check_broken_intx_masking);
3571
3572static void quirk_no_bus_reset(struct pci_dev *dev)
3573{
3574 dev->dev_flags |= PCI_DEV_FLAGS_NO_BUS_RESET;
3575}
3576
3577/*
3578 * Some NVIDIA GPU devices do not work with bus reset, SBR needs to be
3579 * prevented for those affected devices.
3580 */
3581static void quirk_nvidia_no_bus_reset(struct pci_dev *dev)
3582{
3583 if ((dev->device & 0xffc0) == 0x2340)
3584 quirk_no_bus_reset(dev);
3585}
3586DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID,
3587 quirk_nvidia_no_bus_reset);
3588
3589/*
3590 * Some Atheros AR9xxx and QCA988x chips do not behave after a bus reset.
3591 * The device will throw a Link Down error on AER-capable systems and
3592 * regardless of AER, config space of the device is never accessible again
3593 * and typically causes the system to hang or reset when access is attempted.
3594 * http://www.spinics.net/lists/linux-pci/msg34797.html
3595 */
3596DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0030, quirk_no_bus_reset);
3597DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0032, quirk_no_bus_reset);
3598DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x003c, quirk_no_bus_reset);
3599DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0033, quirk_no_bus_reset);
3600DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0034, quirk_no_bus_reset);
3601DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x003e, quirk_no_bus_reset);
3602
3603/*
3604 * Root port on some Cavium CN8xxx chips do not successfully complete a bus
3605 * reset when used with certain child devices. After the reset, config
3606 * accesses to the child may fail.
3607 */
3608DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_CAVIUM, 0xa100, quirk_no_bus_reset);
3609
3610/*
3611 * Some TI KeyStone C667X devices do not support bus/hot reset. The PCIESS
3612 * automatically disables LTSSM when Secondary Bus Reset is received and
3613 * the device stops working. Prevent bus reset for these devices. With
3614 * this change, the device can be assigned to VMs with VFIO, but it will
3615 * leak state between VMs. Reference
3616 * https://e2e.ti.com/support/processors/f/791/t/954382
3617 */
3618DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TI, 0xb005, quirk_no_bus_reset);
3619
3620static void quirk_no_pm_reset(struct pci_dev *dev)
3621{
3622 /*
3623 * We can't do a bus reset on root bus devices, but an ineffective
3624 * PM reset may be better than nothing.
3625 */
3626 if (!pci_is_root_bus(dev->bus))
3627 dev->dev_flags |= PCI_DEV_FLAGS_NO_PM_RESET;
3628}
3629
3630/*
3631 * Some AMD/ATI GPUS (HD8570 - Oland) report that a D3hot->D0 transition
3632 * causes a reset (i.e., they advertise NoSoftRst-). This transition seems
3633 * to have no effect on the device: it retains the framebuffer contents and
3634 * monitor sync. Advertising this support makes other layers, like VFIO,
3635 * assume pci_reset_function() is viable for this device. Mark it as
3636 * unavailable to skip it when testing reset methods.
3637 */
3638DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_ATI, PCI_ANY_ID,
3639 PCI_CLASS_DISPLAY_VGA, 8, quirk_no_pm_reset);
3640
3641/*
3642 * Spectrum-{1,2,3,4} devices report that a D3hot->D0 transition causes a reset
3643 * (i.e., they advertise NoSoftRst-). However, this transition does not have
3644 * any effect on the device: It continues to be operational and network ports
3645 * remain up. Advertising this support makes it seem as if a PM reset is viable
3646 * for these devices. Mark it as unavailable to skip it when testing reset
3647 * methods.
3648 */
3649DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MELLANOX, 0xcb84, quirk_no_pm_reset);
3650DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MELLANOX, 0xcf6c, quirk_no_pm_reset);
3651DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MELLANOX, 0xcf70, quirk_no_pm_reset);
3652DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MELLANOX, 0xcf80, quirk_no_pm_reset);
3653
3654/*
3655 * Thunderbolt controllers with broken MSI hotplug signaling:
3656 * Entire 1st generation (Light Ridge, Eagle Ridge, Light Peak) and part
3657 * of the 2nd generation (Cactus Ridge 4C up to revision 1, Port Ridge).
3658 */
3659static void quirk_thunderbolt_hotplug_msi(struct pci_dev *pdev)
3660{
3661 if (pdev->is_hotplug_bridge &&
3662 (pdev->device != PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C ||
3663 pdev->revision <= 1))
3664 pdev->no_msi = 1;
3665}
3666DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_LIGHT_RIDGE,
3667 quirk_thunderbolt_hotplug_msi);
3668DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EAGLE_RIDGE,
3669 quirk_thunderbolt_hotplug_msi);
3670DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_LIGHT_PEAK,
3671 quirk_thunderbolt_hotplug_msi);
3672DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C,
3673 quirk_thunderbolt_hotplug_msi);
3674DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PORT_RIDGE,
3675 quirk_thunderbolt_hotplug_msi);
3676
3677#ifdef CONFIG_ACPI
3678/*
3679 * Apple: Shutdown Cactus Ridge Thunderbolt controller.
3680 *
3681 * On Apple hardware the Cactus Ridge Thunderbolt controller needs to be
3682 * shutdown before suspend. Otherwise the native host interface (NHI) will not
3683 * be present after resume if a device was plugged in before suspend.
3684 *
3685 * The Thunderbolt controller consists of a PCIe switch with downstream
3686 * bridges leading to the NHI and to the tunnel PCI bridges.
3687 *
3688 * This quirk cuts power to the whole chip. Therefore we have to apply it
3689 * during suspend_noirq of the upstream bridge.
3690 *
3691 * Power is automagically restored before resume. No action is needed.
3692 */
3693static void quirk_apple_poweroff_thunderbolt(struct pci_dev *dev)
3694{
3695 acpi_handle bridge, SXIO, SXFP, SXLV;
3696
3697 if (!x86_apple_machine)
3698 return;
3699 if (pci_pcie_type(dev) != PCI_EXP_TYPE_UPSTREAM)
3700 return;
3701
3702 /*
3703 * SXIO/SXFP/SXLF turns off power to the Thunderbolt controller.
3704 * We don't know how to turn it back on again, but firmware does,
3705 * so we can only use SXIO/SXFP/SXLF if we're suspending via
3706 * firmware.
3707 */
3708 if (!pm_suspend_via_firmware())
3709 return;
3710
3711 bridge = ACPI_HANDLE(&dev->dev);
3712 if (!bridge)
3713 return;
3714
3715 /*
3716 * SXIO and SXLV are present only on machines requiring this quirk.
3717 * Thunderbolt bridges in external devices might have the same
3718 * device ID as those on the host, but they will not have the
3719 * associated ACPI methods. This implicitly checks that we are at
3720 * the right bridge.
3721 */
3722 if (ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXIO", &SXIO))
3723 || ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXFP", &SXFP))
3724 || ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXLV", &SXLV)))
3725 return;
3726 pci_info(dev, "quirk: cutting power to Thunderbolt controller...\n");
3727
3728 /* magic sequence */
3729 acpi_execute_simple_method(SXIO, NULL, 1);
3730 acpi_execute_simple_method(SXFP, NULL, 0);
3731 msleep(300);
3732 acpi_execute_simple_method(SXLV, NULL, 0);
3733 acpi_execute_simple_method(SXIO, NULL, 0);
3734 acpi_execute_simple_method(SXLV, NULL, 0);
3735}
3736DECLARE_PCI_FIXUP_SUSPEND_LATE(PCI_VENDOR_ID_INTEL,
3737 PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C,
3738 quirk_apple_poweroff_thunderbolt);
3739
3740/*
3741 * Apple: Wait for the Thunderbolt controller to reestablish PCI tunnels
3742 *
3743 * During suspend the Thunderbolt controller is reset and all PCI
3744 * tunnels are lost. The NHI driver will try to reestablish all tunnels
3745 * during resume. We have to manually wait for the NHI since there is
3746 * no parent child relationship between the NHI and the tunneled
3747 * bridges.
3748 */
3749static void quirk_apple_wait_for_thunderbolt(struct pci_dev *dev)
3750{
3751 struct pci_dev *sibling = NULL;
3752 struct pci_dev *nhi = NULL;
3753
3754 if (!x86_apple_machine)
3755 return;
3756 if (pci_pcie_type(dev) != PCI_EXP_TYPE_DOWNSTREAM)
3757 return;
3758
3759 /*
3760 * Find the NHI and confirm that we are a bridge on the Thunderbolt
3761 * host controller and not on a Thunderbolt endpoint.
3762 */
3763 sibling = pci_get_slot(dev->bus, 0x0);
3764 if (sibling == dev)
3765 goto out; /* we are the downstream bridge to the NHI */
3766 if (!sibling || !sibling->subordinate)
3767 goto out;
3768 nhi = pci_get_slot(sibling->subordinate, 0x0);
3769 if (!nhi)
3770 goto out;
3771 if (nhi->vendor != PCI_VENDOR_ID_INTEL
3772 || (nhi->device != PCI_DEVICE_ID_INTEL_LIGHT_RIDGE &&
3773 nhi->device != PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C &&
3774 nhi->device != PCI_DEVICE_ID_INTEL_FALCON_RIDGE_2C_NHI &&
3775 nhi->device != PCI_DEVICE_ID_INTEL_FALCON_RIDGE_4C_NHI)
3776 || nhi->class != PCI_CLASS_SYSTEM_OTHER << 8)
3777 goto out;
3778 pci_info(dev, "quirk: waiting for Thunderbolt to reestablish PCI tunnels...\n");
3779 device_pm_wait_for_dev(&dev->dev, &nhi->dev);
3780out:
3781 pci_dev_put(nhi);
3782 pci_dev_put(sibling);
3783}
3784DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL,
3785 PCI_DEVICE_ID_INTEL_LIGHT_RIDGE,
3786 quirk_apple_wait_for_thunderbolt);
3787DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL,
3788 PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C,
3789 quirk_apple_wait_for_thunderbolt);
3790DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL,
3791 PCI_DEVICE_ID_INTEL_FALCON_RIDGE_2C_BRIDGE,
3792 quirk_apple_wait_for_thunderbolt);
3793DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL,
3794 PCI_DEVICE_ID_INTEL_FALCON_RIDGE_4C_BRIDGE,
3795 quirk_apple_wait_for_thunderbolt);
3796#endif
3797
3798/*
3799 * Following are device-specific reset methods which can be used to
3800 * reset a single function if other methods (e.g. FLR, PM D0->D3) are
3801 * not available.
3802 */
3803static int reset_intel_82599_sfp_virtfn(struct pci_dev *dev, int probe)
3804{
3805 /*
3806 * http://www.intel.com/content/dam/doc/datasheet/82599-10-gbe-controller-datasheet.pdf
3807 *
3808 * The 82599 supports FLR on VFs, but FLR support is reported only
3809 * in the PF DEVCAP (sec 9.3.10.4), not in the VF DEVCAP (sec 9.5).
3810 * Thus we must call pcie_flr() directly without first checking if it is
3811 * supported.
3812 */
3813 if (!probe)
3814 pcie_flr(dev);
3815 return 0;
3816}
3817
3818#define SOUTH_CHICKEN2 0xc2004
3819#define PCH_PP_STATUS 0xc7200
3820#define PCH_PP_CONTROL 0xc7204
3821#define MSG_CTL 0x45010
3822#define NSDE_PWR_STATE 0xd0100
3823#define IGD_OPERATION_TIMEOUT 10000 /* set timeout 10 seconds */
3824
3825static int reset_ivb_igd(struct pci_dev *dev, int probe)
3826{
3827 void __iomem *mmio_base;
3828 unsigned long timeout;
3829 u32 val;
3830
3831 if (probe)
3832 return 0;
3833
3834 mmio_base = pci_iomap(dev, 0, 0);
3835 if (!mmio_base)
3836 return -ENOMEM;
3837
3838 iowrite32(0x00000002, mmio_base + MSG_CTL);
3839
3840 /*
3841 * Clobbering SOUTH_CHICKEN2 register is fine only if the next
3842 * driver loaded sets the right bits. However, this's a reset and
3843 * the bits have been set by i915 previously, so we clobber
3844 * SOUTH_CHICKEN2 register directly here.
3845 */
3846 iowrite32(0x00000005, mmio_base + SOUTH_CHICKEN2);
3847
3848 val = ioread32(mmio_base + PCH_PP_CONTROL) & 0xfffffffe;
3849 iowrite32(val, mmio_base + PCH_PP_CONTROL);
3850
3851 timeout = jiffies + msecs_to_jiffies(IGD_OPERATION_TIMEOUT);
3852 do {
3853 val = ioread32(mmio_base + PCH_PP_STATUS);
3854 if ((val & 0xb0000000) == 0)
3855 goto reset_complete;
3856 msleep(10);
3857 } while (time_before(jiffies, timeout));
3858 pci_warn(dev, "timeout during reset\n");
3859
3860reset_complete:
3861 iowrite32(0x00000002, mmio_base + NSDE_PWR_STATE);
3862
3863 pci_iounmap(dev, mmio_base);
3864 return 0;
3865}
3866
3867/* Device-specific reset method for Chelsio T4-based adapters */
3868static int reset_chelsio_generic_dev(struct pci_dev *dev, int probe)
3869{
3870 u16 old_command;
3871 u16 msix_flags;
3872
3873 /*
3874 * If this isn't a Chelsio T4-based device, return -ENOTTY indicating
3875 * that we have no device-specific reset method.
3876 */
3877 if ((dev->device & 0xf000) != 0x4000)
3878 return -ENOTTY;
3879
3880 /*
3881 * If this is the "probe" phase, return 0 indicating that we can
3882 * reset this device.
3883 */
3884 if (probe)
3885 return 0;
3886
3887 /*
3888 * T4 can wedge if there are DMAs in flight within the chip and Bus
3889 * Master has been disabled. We need to have it on till the Function
3890 * Level Reset completes. (BUS_MASTER is disabled in
3891 * pci_reset_function()).
3892 */
3893 pci_read_config_word(dev, PCI_COMMAND, &old_command);
3894 pci_write_config_word(dev, PCI_COMMAND,
3895 old_command | PCI_COMMAND_MASTER);
3896
3897 /*
3898 * Perform the actual device function reset, saving and restoring
3899 * configuration information around the reset.
3900 */
3901 pci_save_state(dev);
3902
3903 /*
3904 * T4 also suffers a Head-Of-Line blocking problem if MSI-X interrupts
3905 * are disabled when an MSI-X interrupt message needs to be delivered.
3906 * So we briefly re-enable MSI-X interrupts for the duration of the
3907 * FLR. The pci_restore_state() below will restore the original
3908 * MSI-X state.
3909 */
3910 pci_read_config_word(dev, dev->msix_cap+PCI_MSIX_FLAGS, &msix_flags);
3911 if ((msix_flags & PCI_MSIX_FLAGS_ENABLE) == 0)
3912 pci_write_config_word(dev, dev->msix_cap+PCI_MSIX_FLAGS,
3913 msix_flags |
3914 PCI_MSIX_FLAGS_ENABLE |
3915 PCI_MSIX_FLAGS_MASKALL);
3916
3917 pcie_flr(dev);
3918
3919 /*
3920 * Restore the configuration information (BAR values, etc.) including
3921 * the original PCI Configuration Space Command word, and return
3922 * success.
3923 */
3924 pci_restore_state(dev);
3925 pci_write_config_word(dev, PCI_COMMAND, old_command);
3926 return 0;
3927}
3928
3929#define PCI_DEVICE_ID_INTEL_82599_SFP_VF 0x10ed
3930#define PCI_DEVICE_ID_INTEL_IVB_M_VGA 0x0156
3931#define PCI_DEVICE_ID_INTEL_IVB_M2_VGA 0x0166
3932
3933/*
3934 * The Samsung SM961/PM961 controller can sometimes enter a fatal state after
3935 * FLR where config space reads from the device return -1. We seem to be
3936 * able to avoid this condition if we disable the NVMe controller prior to
3937 * FLR. This quirk is generic for any NVMe class device requiring similar
3938 * assistance to quiesce the device prior to FLR.
3939 *
3940 * NVMe specification: https://nvmexpress.org/resources/specifications/
3941 * Revision 1.0e:
3942 * Chapter 2: Required and optional PCI config registers
3943 * Chapter 3: NVMe control registers
3944 * Chapter 7.3: Reset behavior
3945 */
3946static int nvme_disable_and_flr(struct pci_dev *dev, int probe)
3947{
3948 void __iomem *bar;
3949 u16 cmd;
3950 u32 cfg;
3951
3952 if (dev->class != PCI_CLASS_STORAGE_EXPRESS ||
3953 !pcie_has_flr(dev) || !pci_resource_start(dev, 0))
3954 return -ENOTTY;
3955
3956 if (probe)
3957 return 0;
3958
3959 bar = pci_iomap(dev, 0, NVME_REG_CC + sizeof(cfg));
3960 if (!bar)
3961 return -ENOTTY;
3962
3963 pci_read_config_word(dev, PCI_COMMAND, &cmd);
3964 pci_write_config_word(dev, PCI_COMMAND, cmd | PCI_COMMAND_MEMORY);
3965
3966 cfg = readl(bar + NVME_REG_CC);
3967
3968 /* Disable controller if enabled */
3969 if (cfg & NVME_CC_ENABLE) {
3970 u32 cap = readl(bar + NVME_REG_CAP);
3971 unsigned long timeout;
3972
3973 /*
3974 * Per nvme_disable_ctrl() skip shutdown notification as it
3975 * could complete commands to the admin queue. We only intend
3976 * to quiesce the device before reset.
3977 */
3978 cfg &= ~(NVME_CC_SHN_MASK | NVME_CC_ENABLE);
3979
3980 writel(cfg, bar + NVME_REG_CC);
3981
3982 /*
3983 * Some controllers require an additional delay here, see
3984 * NVME_QUIRK_DELAY_BEFORE_CHK_RDY. None of those are yet
3985 * supported by this quirk.
3986 */
3987
3988 /* Cap register provides max timeout in 500ms increments */
3989 timeout = ((NVME_CAP_TIMEOUT(cap) + 1) * HZ / 2) + jiffies;
3990
3991 for (;;) {
3992 u32 status = readl(bar + NVME_REG_CSTS);
3993
3994 /* Ready status becomes zero on disable complete */
3995 if (!(status & NVME_CSTS_RDY))
3996 break;
3997
3998 msleep(100);
3999
4000 if (time_after(jiffies, timeout)) {
4001 pci_warn(dev, "Timeout waiting for NVMe ready status to clear after disable\n");
4002 break;
4003 }
4004 }
4005 }
4006
4007 pci_iounmap(dev, bar);
4008
4009 pcie_flr(dev);
4010
4011 return 0;
4012}
4013
4014/*
4015 * Intel DC P3700 NVMe controller will timeout waiting for ready status
4016 * to change after NVMe enable if the driver starts interacting with the
4017 * device too soon after FLR. A 250ms delay after FLR has heuristically
4018 * proven to produce reliably working results for device assignment cases.
4019 */
4020static int delay_250ms_after_flr(struct pci_dev *dev, int probe)
4021{
4022 if (!pcie_has_flr(dev))
4023 return -ENOTTY;
4024
4025 if (probe)
4026 return 0;
4027
4028 pcie_flr(dev);
4029
4030 msleep(250);
4031
4032 return 0;
4033}
4034
4035#define PCI_DEVICE_ID_HINIC_VF 0x375E
4036#define HINIC_VF_FLR_TYPE 0x1000
4037#define HINIC_VF_FLR_CAP_BIT (1UL << 30)
4038#define HINIC_VF_OP 0xE80
4039#define HINIC_VF_FLR_PROC_BIT (1UL << 18)
4040#define HINIC_OPERATION_TIMEOUT 15000 /* 15 seconds */
4041
4042/* Device-specific reset method for Huawei Intelligent NIC virtual functions */
4043static int reset_hinic_vf_dev(struct pci_dev *pdev, int probe)
4044{
4045 unsigned long timeout;
4046 void __iomem *bar;
4047 u32 val;
4048
4049 if (probe)
4050 return 0;
4051
4052 bar = pci_iomap(pdev, 0, 0);
4053 if (!bar)
4054 return -ENOTTY;
4055
4056 /* Get and check firmware capabilities */
4057 val = ioread32be(bar + HINIC_VF_FLR_TYPE);
4058 if (!(val & HINIC_VF_FLR_CAP_BIT)) {
4059 pci_iounmap(pdev, bar);
4060 return -ENOTTY;
4061 }
4062
4063 /* Set HINIC_VF_FLR_PROC_BIT for the start of FLR */
4064 val = ioread32be(bar + HINIC_VF_OP);
4065 val = val | HINIC_VF_FLR_PROC_BIT;
4066 iowrite32be(val, bar + HINIC_VF_OP);
4067
4068 pcie_flr(pdev);
4069
4070 /*
4071 * The device must recapture its Bus and Device Numbers after FLR
4072 * in order generate Completions. Issue a config write to let the
4073 * device capture this information.
4074 */
4075 pci_write_config_word(pdev, PCI_VENDOR_ID, 0);
4076
4077 /* Firmware clears HINIC_VF_FLR_PROC_BIT when reset is complete */
4078 timeout = jiffies + msecs_to_jiffies(HINIC_OPERATION_TIMEOUT);
4079 do {
4080 val = ioread32be(bar + HINIC_VF_OP);
4081 if (!(val & HINIC_VF_FLR_PROC_BIT))
4082 goto reset_complete;
4083 msleep(20);
4084 } while (time_before(jiffies, timeout));
4085
4086 val = ioread32be(bar + HINIC_VF_OP);
4087 if (!(val & HINIC_VF_FLR_PROC_BIT))
4088 goto reset_complete;
4089
4090 pci_warn(pdev, "Reset dev timeout, FLR ack reg: %#010x\n", val);
4091
4092reset_complete:
4093 pci_iounmap(pdev, bar);
4094
4095 return 0;
4096}
4097
4098static const struct pci_dev_reset_methods pci_dev_reset_methods[] = {
4099 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82599_SFP_VF,
4100 reset_intel_82599_sfp_virtfn },
4101 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IVB_M_VGA,
4102 reset_ivb_igd },
4103 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IVB_M2_VGA,
4104 reset_ivb_igd },
4105 { PCI_VENDOR_ID_SAMSUNG, 0xa804, nvme_disable_and_flr },
4106 { PCI_VENDOR_ID_INTEL, 0x0953, delay_250ms_after_flr },
4107 { PCI_VENDOR_ID_CHELSIO, PCI_ANY_ID,
4108 reset_chelsio_generic_dev },
4109 { PCI_VENDOR_ID_HUAWEI, PCI_DEVICE_ID_HINIC_VF,
4110 reset_hinic_vf_dev },
4111 { 0 }
4112};
4113
4114/*
4115 * These device-specific reset methods are here rather than in a driver
4116 * because when a host assigns a device to a guest VM, the host may need
4117 * to reset the device but probably doesn't have a driver for it.
4118 */
4119int pci_dev_specific_reset(struct pci_dev *dev, int probe)
4120{
4121 const struct pci_dev_reset_methods *i;
4122
4123 for (i = pci_dev_reset_methods; i->reset; i++) {
4124 if ((i->vendor == dev->vendor ||
4125 i->vendor == (u16)PCI_ANY_ID) &&
4126 (i->device == dev->device ||
4127 i->device == (u16)PCI_ANY_ID))
4128 return i->reset(dev, probe);
4129 }
4130
4131 return -ENOTTY;
4132}
4133
4134static void quirk_dma_func0_alias(struct pci_dev *dev)
4135{
4136 if (PCI_FUNC(dev->devfn) != 0)
4137 pci_add_dma_alias(dev, PCI_DEVFN(PCI_SLOT(dev->devfn), 0), 1);
4138}
4139
4140/*
4141 * https://bugzilla.redhat.com/show_bug.cgi?id=605888
4142 *
4143 * Some Ricoh devices use function 0 as the PCIe requester ID for DMA.
4144 */
4145DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_RICOH, 0xe832, quirk_dma_func0_alias);
4146DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_RICOH, 0xe476, quirk_dma_func0_alias);
4147
4148/* Some Glenfly chips use function 0 as the PCIe Requester ID for DMA */
4149DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_GLENFLY, 0x3d40, quirk_dma_func0_alias);
4150DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_GLENFLY, 0x3d41, quirk_dma_func0_alias);
4151
4152static void quirk_dma_func1_alias(struct pci_dev *dev)
4153{
4154 if (PCI_FUNC(dev->devfn) != 1)
4155 pci_add_dma_alias(dev, PCI_DEVFN(PCI_SLOT(dev->devfn), 1), 1);
4156}
4157
4158/*
4159 * Marvell 88SE9123 uses function 1 as the requester ID for DMA. In some
4160 * SKUs function 1 is present and is a legacy IDE controller, in other
4161 * SKUs this function is not present, making this a ghost requester.
4162 * https://bugzilla.kernel.org/show_bug.cgi?id=42679
4163 */
4164DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9120,
4165 quirk_dma_func1_alias);
4166DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9123,
4167 quirk_dma_func1_alias);
4168/* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c136 */
4169DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9125,
4170 quirk_dma_func1_alias);
4171DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9128,
4172 quirk_dma_func1_alias);
4173/* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c14 */
4174DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9130,
4175 quirk_dma_func1_alias);
4176DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9170,
4177 quirk_dma_func1_alias);
4178/* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c47 + c57 */
4179DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9172,
4180 quirk_dma_func1_alias);
4181/* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c59 */
4182DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x917a,
4183 quirk_dma_func1_alias);
4184/* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c78 */
4185DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9182,
4186 quirk_dma_func1_alias);
4187/* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c134 */
4188DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9183,
4189 quirk_dma_func1_alias);
4190/* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c46 */
4191DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x91a0,
4192 quirk_dma_func1_alias);
4193/* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c135 */
4194DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9215,
4195 quirk_dma_func1_alias);
4196/* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c127 */
4197DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9220,
4198 quirk_dma_func1_alias);
4199/* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c49 */
4200DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9230,
4201 quirk_dma_func1_alias);
4202DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9235,
4203 quirk_dma_func1_alias);
4204DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TTI, 0x0642,
4205 quirk_dma_func1_alias);
4206DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TTI, 0x0645,
4207 quirk_dma_func1_alias);
4208/* https://bugs.gentoo.org/show_bug.cgi?id=497630 */
4209DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_JMICRON,
4210 PCI_DEVICE_ID_JMICRON_JMB388_ESD,
4211 quirk_dma_func1_alias);
4212/* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c117 */
4213DECLARE_PCI_FIXUP_HEADER(0x1c28, /* Lite-On */
4214 0x0122, /* Plextor M6E (Marvell 88SS9183)*/
4215 quirk_dma_func1_alias);
4216
4217/*
4218 * Some devices DMA with the wrong devfn, not just the wrong function.
4219 * quirk_fixed_dma_alias() uses this table to create fixed aliases, where
4220 * the alias is "fixed" and independent of the device devfn.
4221 *
4222 * For example, the Adaptec 3405 is a PCIe card with an Intel 80333 I/O
4223 * processor. To software, this appears as a PCIe-to-PCI/X bridge with a
4224 * single device on the secondary bus. In reality, the single exposed
4225 * device at 0e.0 is the Address Translation Unit (ATU) of the controller
4226 * that provides a bridge to the internal bus of the I/O processor. The
4227 * controller supports private devices, which can be hidden from PCI config
4228 * space. In the case of the Adaptec 3405, a private device at 01.0
4229 * appears to be the DMA engine, which therefore needs to become a DMA
4230 * alias for the device.
4231 */
4232static const struct pci_device_id fixed_dma_alias_tbl[] = {
4233 { PCI_DEVICE_SUB(PCI_VENDOR_ID_ADAPTEC2, 0x0285,
4234 PCI_VENDOR_ID_ADAPTEC2, 0x02bb), /* Adaptec 3405 */
4235 .driver_data = PCI_DEVFN(1, 0) },
4236 { PCI_DEVICE_SUB(PCI_VENDOR_ID_ADAPTEC2, 0x0285,
4237 PCI_VENDOR_ID_ADAPTEC2, 0x02bc), /* Adaptec 3805 */
4238 .driver_data = PCI_DEVFN(1, 0) },
4239 { 0 }
4240};
4241
4242static void quirk_fixed_dma_alias(struct pci_dev *dev)
4243{
4244 const struct pci_device_id *id;
4245
4246 id = pci_match_id(fixed_dma_alias_tbl, dev);
4247 if (id)
4248 pci_add_dma_alias(dev, id->driver_data, 1);
4249}
4250
4251DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ADAPTEC2, 0x0285, quirk_fixed_dma_alias);
4252
4253/*
4254 * A few PCIe-to-PCI bridges fail to expose a PCIe capability, resulting in
4255 * using the wrong DMA alias for the device. Some of these devices can be
4256 * used as either forward or reverse bridges, so we need to test whether the
4257 * device is operating in the correct mode. We could probably apply this
4258 * quirk to PCI_ANY_ID, but for now we'll just use known offenders. The test
4259 * is for a non-root, non-PCIe bridge where the upstream device is PCIe and
4260 * is not a PCIe-to-PCI bridge, then @pdev is actually a PCIe-to-PCI bridge.
4261 */
4262static void quirk_use_pcie_bridge_dma_alias(struct pci_dev *pdev)
4263{
4264 if (!pci_is_root_bus(pdev->bus) &&
4265 pdev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
4266 !pci_is_pcie(pdev) && pci_is_pcie(pdev->bus->self) &&
4267 pci_pcie_type(pdev->bus->self) != PCI_EXP_TYPE_PCI_BRIDGE)
4268 pdev->dev_flags |= PCI_DEV_FLAG_PCIE_BRIDGE_ALIAS;
4269}
4270/* ASM1083/1085, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c46 */
4271DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ASMEDIA, 0x1080,
4272 quirk_use_pcie_bridge_dma_alias);
4273/* Tundra 8113, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c43 */
4274DECLARE_PCI_FIXUP_HEADER(0x10e3, 0x8113, quirk_use_pcie_bridge_dma_alias);
4275/* ITE 8892, https://bugzilla.kernel.org/show_bug.cgi?id=73551 */
4276DECLARE_PCI_FIXUP_HEADER(0x1283, 0x8892, quirk_use_pcie_bridge_dma_alias);
4277/* ITE 8893 has the same problem as the 8892 */
4278DECLARE_PCI_FIXUP_HEADER(0x1283, 0x8893, quirk_use_pcie_bridge_dma_alias);
4279/* Intel 82801, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c49 */
4280DECLARE_PCI_FIXUP_HEADER(0x8086, 0x244e, quirk_use_pcie_bridge_dma_alias);
4281
4282/*
4283 * MIC x200 NTB forwards PCIe traffic using multiple alien RIDs. They have to
4284 * be added as aliases to the DMA device in order to allow buffer access
4285 * when IOMMU is enabled. Following devfns have to match RIT-LUT table
4286 * programmed in the EEPROM.
4287 */
4288static void quirk_mic_x200_dma_alias(struct pci_dev *pdev)
4289{
4290 pci_add_dma_alias(pdev, PCI_DEVFN(0x10, 0x0), 1);
4291 pci_add_dma_alias(pdev, PCI_DEVFN(0x11, 0x0), 1);
4292 pci_add_dma_alias(pdev, PCI_DEVFN(0x12, 0x3), 1);
4293}
4294DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2260, quirk_mic_x200_dma_alias);
4295DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2264, quirk_mic_x200_dma_alias);
4296
4297/*
4298 * Intel Visual Compute Accelerator (VCA) is a family of PCIe add-in devices
4299 * exposing computational units via Non Transparent Bridges (NTB, PEX 87xx).
4300 *
4301 * Similarly to MIC x200, we need to add DMA aliases to allow buffer access
4302 * when IOMMU is enabled. These aliases allow computational unit access to
4303 * host memory. These aliases mark the whole VCA device as one IOMMU
4304 * group.
4305 *
4306 * All possible slot numbers (0x20) are used, since we are unable to tell
4307 * what slot is used on other side. This quirk is intended for both host
4308 * and computational unit sides. The VCA devices have up to five functions
4309 * (four for DMA channels and one additional).
4310 */
4311static void quirk_pex_vca_alias(struct pci_dev *pdev)
4312{
4313 const unsigned int num_pci_slots = 0x20;
4314 unsigned int slot;
4315
4316 for (slot = 0; slot < num_pci_slots; slot++)
4317 pci_add_dma_alias(pdev, PCI_DEVFN(slot, 0x0), 5);
4318}
4319DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2954, quirk_pex_vca_alias);
4320DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2955, quirk_pex_vca_alias);
4321DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2956, quirk_pex_vca_alias);
4322DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2958, quirk_pex_vca_alias);
4323DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2959, quirk_pex_vca_alias);
4324DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x295A, quirk_pex_vca_alias);
4325
4326/*
4327 * The IOMMU and interrupt controller on Broadcom Vulcan/Cavium ThunderX2 are
4328 * associated not at the root bus, but at a bridge below. This quirk avoids
4329 * generating invalid DMA aliases.
4330 */
4331static void quirk_bridge_cavm_thrx2_pcie_root(struct pci_dev *pdev)
4332{
4333 pdev->dev_flags |= PCI_DEV_FLAGS_BRIDGE_XLATE_ROOT;
4334}
4335DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_BROADCOM, 0x9000,
4336 quirk_bridge_cavm_thrx2_pcie_root);
4337DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_BROADCOM, 0x9084,
4338 quirk_bridge_cavm_thrx2_pcie_root);
4339
4340/*
4341 * Intersil/Techwell TW686[4589]-based video capture cards have an empty (zero)
4342 * class code. Fix it.
4343 */
4344static void quirk_tw686x_class(struct pci_dev *pdev)
4345{
4346 u32 class = pdev->class;
4347
4348 /* Use "Multimedia controller" class */
4349 pdev->class = (PCI_CLASS_MULTIMEDIA_OTHER << 8) | 0x01;
4350 pci_info(pdev, "TW686x PCI class overridden (%#08x -> %#08x)\n",
4351 class, pdev->class);
4352}
4353DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6864, PCI_CLASS_NOT_DEFINED, 8,
4354 quirk_tw686x_class);
4355DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6865, PCI_CLASS_NOT_DEFINED, 8,
4356 quirk_tw686x_class);
4357DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6868, PCI_CLASS_NOT_DEFINED, 8,
4358 quirk_tw686x_class);
4359DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6869, PCI_CLASS_NOT_DEFINED, 8,
4360 quirk_tw686x_class);
4361
4362/*
4363 * Some devices have problems with Transaction Layer Packets with the Relaxed
4364 * Ordering Attribute set. Such devices should mark themselves and other
4365 * device drivers should check before sending TLPs with RO set.
4366 */
4367static void quirk_relaxedordering_disable(struct pci_dev *dev)
4368{
4369 dev->dev_flags |= PCI_DEV_FLAGS_NO_RELAXED_ORDERING;
4370 pci_info(dev, "Disable Relaxed Ordering Attributes to avoid PCIe Completion erratum\n");
4371}
4372
4373/*
4374 * Intel Xeon processors based on Broadwell/Haswell microarchitecture Root
4375 * Complex have a Flow Control Credit issue which can cause performance
4376 * problems with Upstream Transaction Layer Packets with Relaxed Ordering set.
4377 */
4378DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f01, PCI_CLASS_NOT_DEFINED, 8,
4379 quirk_relaxedordering_disable);
4380DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f02, PCI_CLASS_NOT_DEFINED, 8,
4381 quirk_relaxedordering_disable);
4382DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f03, PCI_CLASS_NOT_DEFINED, 8,
4383 quirk_relaxedordering_disable);
4384DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f04, PCI_CLASS_NOT_DEFINED, 8,
4385 quirk_relaxedordering_disable);
4386DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f05, PCI_CLASS_NOT_DEFINED, 8,
4387 quirk_relaxedordering_disable);
4388DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f06, PCI_CLASS_NOT_DEFINED, 8,
4389 quirk_relaxedordering_disable);
4390DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f07, PCI_CLASS_NOT_DEFINED, 8,
4391 quirk_relaxedordering_disable);
4392DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f08, PCI_CLASS_NOT_DEFINED, 8,
4393 quirk_relaxedordering_disable);
4394DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f09, PCI_CLASS_NOT_DEFINED, 8,
4395 quirk_relaxedordering_disable);
4396DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0a, PCI_CLASS_NOT_DEFINED, 8,
4397 quirk_relaxedordering_disable);
4398DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0b, PCI_CLASS_NOT_DEFINED, 8,
4399 quirk_relaxedordering_disable);
4400DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0c, PCI_CLASS_NOT_DEFINED, 8,
4401 quirk_relaxedordering_disable);
4402DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0d, PCI_CLASS_NOT_DEFINED, 8,
4403 quirk_relaxedordering_disable);
4404DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0e, PCI_CLASS_NOT_DEFINED, 8,
4405 quirk_relaxedordering_disable);
4406DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f01, PCI_CLASS_NOT_DEFINED, 8,
4407 quirk_relaxedordering_disable);
4408DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f02, PCI_CLASS_NOT_DEFINED, 8,
4409 quirk_relaxedordering_disable);
4410DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f03, PCI_CLASS_NOT_DEFINED, 8,
4411 quirk_relaxedordering_disable);
4412DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f04, PCI_CLASS_NOT_DEFINED, 8,
4413 quirk_relaxedordering_disable);
4414DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f05, PCI_CLASS_NOT_DEFINED, 8,
4415 quirk_relaxedordering_disable);
4416DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f06, PCI_CLASS_NOT_DEFINED, 8,
4417 quirk_relaxedordering_disable);
4418DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f07, PCI_CLASS_NOT_DEFINED, 8,
4419 quirk_relaxedordering_disable);
4420DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f08, PCI_CLASS_NOT_DEFINED, 8,
4421 quirk_relaxedordering_disable);
4422DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f09, PCI_CLASS_NOT_DEFINED, 8,
4423 quirk_relaxedordering_disable);
4424DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0a, PCI_CLASS_NOT_DEFINED, 8,
4425 quirk_relaxedordering_disable);
4426DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0b, PCI_CLASS_NOT_DEFINED, 8,
4427 quirk_relaxedordering_disable);
4428DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0c, PCI_CLASS_NOT_DEFINED, 8,
4429 quirk_relaxedordering_disable);
4430DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0d, PCI_CLASS_NOT_DEFINED, 8,
4431 quirk_relaxedordering_disable);
4432DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0e, PCI_CLASS_NOT_DEFINED, 8,
4433 quirk_relaxedordering_disable);
4434
4435/*
4436 * The AMD ARM A1100 (aka "SEATTLE") SoC has a bug in its PCIe Root Complex
4437 * where Upstream Transaction Layer Packets with the Relaxed Ordering
4438 * Attribute clear are allowed to bypass earlier TLPs with Relaxed Ordering
4439 * set. This is a violation of the PCIe 3.0 Transaction Ordering Rules
4440 * outlined in Section 2.4.1 (PCI Express(r) Base Specification Revision 3.0
4441 * November 10, 2010). As a result, on this platform we can't use Relaxed
4442 * Ordering for Upstream TLPs.
4443 */
4444DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AMD, 0x1a00, PCI_CLASS_NOT_DEFINED, 8,
4445 quirk_relaxedordering_disable);
4446DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AMD, 0x1a01, PCI_CLASS_NOT_DEFINED, 8,
4447 quirk_relaxedordering_disable);
4448DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AMD, 0x1a02, PCI_CLASS_NOT_DEFINED, 8,
4449 quirk_relaxedordering_disable);
4450
4451/*
4452 * Per PCIe r3.0, sec 2.2.9, "Completion headers must supply the same
4453 * values for the Attribute as were supplied in the header of the
4454 * corresponding Request, except as explicitly allowed when IDO is used."
4455 *
4456 * If a non-compliant device generates a completion with a different
4457 * attribute than the request, the receiver may accept it (which itself
4458 * seems non-compliant based on sec 2.3.2), or it may handle it as a
4459 * Malformed TLP or an Unexpected Completion, which will probably lead to a
4460 * device access timeout.
4461 *
4462 * If the non-compliant device generates completions with zero attributes
4463 * (instead of copying the attributes from the request), we can work around
4464 * this by disabling the "Relaxed Ordering" and "No Snoop" attributes in
4465 * upstream devices so they always generate requests with zero attributes.
4466 *
4467 * This affects other devices under the same Root Port, but since these
4468 * attributes are performance hints, there should be no functional problem.
4469 *
4470 * Note that Configuration Space accesses are never supposed to have TLP
4471 * Attributes, so we're safe waiting till after any Configuration Space
4472 * accesses to do the Root Port fixup.
4473 */
4474static void quirk_disable_root_port_attributes(struct pci_dev *pdev)
4475{
4476 struct pci_dev *root_port = pci_find_pcie_root_port(pdev);
4477
4478 if (!root_port) {
4479 pci_warn(pdev, "PCIe Completion erratum may cause device errors\n");
4480 return;
4481 }
4482
4483 pci_info(root_port, "Disabling No Snoop/Relaxed Ordering Attributes to avoid PCIe Completion erratum in %s\n",
4484 dev_name(&pdev->dev));
4485 pcie_capability_clear_and_set_word(root_port, PCI_EXP_DEVCTL,
4486 PCI_EXP_DEVCTL_RELAX_EN |
4487 PCI_EXP_DEVCTL_NOSNOOP_EN, 0);
4488}
4489
4490/*
4491 * The Chelsio T5 chip fails to copy TLP Attributes from a Request to the
4492 * Completion it generates.
4493 */
4494static void quirk_chelsio_T5_disable_root_port_attributes(struct pci_dev *pdev)
4495{
4496 /*
4497 * This mask/compare operation selects for Physical Function 4 on a
4498 * T5. We only need to fix up the Root Port once for any of the
4499 * PFs. PF[0..3] have PCI Device IDs of 0x50xx, but PF4 is uniquely
4500 * 0x54xx so we use that one.
4501 */
4502 if ((pdev->device & 0xff00) == 0x5400)
4503 quirk_disable_root_port_attributes(pdev);
4504}
4505DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_CHELSIO, PCI_ANY_ID,
4506 quirk_chelsio_T5_disable_root_port_attributes);
4507
4508/*
4509 * pci_acs_ctrl_enabled - compare desired ACS controls with those provided
4510 * by a device
4511 * @acs_ctrl_req: Bitmask of desired ACS controls
4512 * @acs_ctrl_ena: Bitmask of ACS controls enabled or provided implicitly by
4513 * the hardware design
4514 *
4515 * Return 1 if all ACS controls in the @acs_ctrl_req bitmask are included
4516 * in @acs_ctrl_ena, i.e., the device provides all the access controls the
4517 * caller desires. Return 0 otherwise.
4518 */
4519static int pci_acs_ctrl_enabled(u16 acs_ctrl_req, u16 acs_ctrl_ena)
4520{
4521 if ((acs_ctrl_req & acs_ctrl_ena) == acs_ctrl_req)
4522 return 1;
4523 return 0;
4524}
4525
4526/*
4527 * Many Zhaoxin Root Ports and Switch Downstream Ports have no ACS capability.
4528 * But the implementation could block peer-to-peer transactions between them
4529 * and provide ACS-like functionality.
4530 */
4531static int pci_quirk_zhaoxin_pcie_ports_acs(struct pci_dev *dev, u16 acs_flags)
4532{
4533 if (!pci_is_pcie(dev) ||
4534 ((pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT) &&
4535 (pci_pcie_type(dev) != PCI_EXP_TYPE_DOWNSTREAM)))
4536 return -ENOTTY;
4537
4538 switch (dev->device) {
4539 case 0x0710 ... 0x071e:
4540 case 0x0721:
4541 case 0x0723 ... 0x0732:
4542 return pci_acs_ctrl_enabled(acs_flags,
4543 PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF);
4544 }
4545
4546 return false;
4547}
4548
4549/*
4550 * AMD has indicated that the devices below do not support peer-to-peer
4551 * in any system where they are found in the southbridge with an AMD
4552 * IOMMU in the system. Multifunction devices that do not support
4553 * peer-to-peer between functions can claim to support a subset of ACS.
4554 * Such devices effectively enable request redirect (RR) and completion
4555 * redirect (CR) since all transactions are redirected to the upstream
4556 * root complex.
4557 *
4558 * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/94086
4559 * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/94102
4560 * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/99402
4561 *
4562 * 1002:4385 SBx00 SMBus Controller
4563 * 1002:439c SB7x0/SB8x0/SB9x0 IDE Controller
4564 * 1002:4383 SBx00 Azalia (Intel HDA)
4565 * 1002:439d SB7x0/SB8x0/SB9x0 LPC host controller
4566 * 1002:4384 SBx00 PCI to PCI Bridge
4567 * 1002:4399 SB7x0/SB8x0/SB9x0 USB OHCI2 Controller
4568 *
4569 * https://bugzilla.kernel.org/show_bug.cgi?id=81841#c15
4570 *
4571 * 1022:780f [AMD] FCH PCI Bridge
4572 * 1022:7809 [AMD] FCH USB OHCI Controller
4573 */
4574static int pci_quirk_amd_sb_acs(struct pci_dev *dev, u16 acs_flags)
4575{
4576#ifdef CONFIG_ACPI
4577 struct acpi_table_header *header = NULL;
4578 acpi_status status;
4579
4580 /* Targeting multifunction devices on the SB (appears on root bus) */
4581 if (!dev->multifunction || !pci_is_root_bus(dev->bus))
4582 return -ENODEV;
4583
4584 /* The IVRS table describes the AMD IOMMU */
4585 status = acpi_get_table("IVRS", 0, &header);
4586 if (ACPI_FAILURE(status))
4587 return -ENODEV;
4588
4589 acpi_put_table(header);
4590
4591 /* Filter out flags not applicable to multifunction */
4592 acs_flags &= (PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_EC | PCI_ACS_DT);
4593
4594 return pci_acs_ctrl_enabled(acs_flags, PCI_ACS_RR | PCI_ACS_CR);
4595#else
4596 return -ENODEV;
4597#endif
4598}
4599
4600static bool pci_quirk_cavium_acs_match(struct pci_dev *dev)
4601{
4602 if (!pci_is_pcie(dev) || pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
4603 return false;
4604
4605 switch (dev->device) {
4606 /*
4607 * Effectively selects all downstream ports for whole ThunderX1
4608 * (which represents 8 SoCs).
4609 */
4610 case 0xa000 ... 0xa7ff: /* ThunderX1 */
4611 case 0xaf84: /* ThunderX2 */
4612 case 0xb884: /* ThunderX3 */
4613 return true;
4614 default:
4615 return false;
4616 }
4617}
4618
4619static int pci_quirk_cavium_acs(struct pci_dev *dev, u16 acs_flags)
4620{
4621 if (!pci_quirk_cavium_acs_match(dev))
4622 return -ENOTTY;
4623
4624 /*
4625 * Cavium Root Ports don't advertise an ACS capability. However,
4626 * the RTL internally implements similar protection as if ACS had
4627 * Source Validation, Request Redirection, Completion Redirection,
4628 * and Upstream Forwarding features enabled. Assert that the
4629 * hardware implements and enables equivalent ACS functionality for
4630 * these flags.
4631 */
4632 return pci_acs_ctrl_enabled(acs_flags,
4633 PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF);
4634}
4635
4636static int pci_quirk_xgene_acs(struct pci_dev *dev, u16 acs_flags)
4637{
4638 /*
4639 * X-Gene Root Ports matching this quirk do not allow peer-to-peer
4640 * transactions with others, allowing masking out these bits as if they
4641 * were unimplemented in the ACS capability.
4642 */
4643 return pci_acs_ctrl_enabled(acs_flags,
4644 PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF);
4645}
4646
4647/*
4648 * Many Intel PCH Root Ports do provide ACS-like features to disable peer
4649 * transactions and validate bus numbers in requests, but do not provide an
4650 * actual PCIe ACS capability. This is the list of device IDs known to fall
4651 * into that category as provided by Intel in Red Hat bugzilla 1037684.
4652 */
4653static const u16 pci_quirk_intel_pch_acs_ids[] = {
4654 /* Ibexpeak PCH */
4655 0x3b42, 0x3b43, 0x3b44, 0x3b45, 0x3b46, 0x3b47, 0x3b48, 0x3b49,
4656 0x3b4a, 0x3b4b, 0x3b4c, 0x3b4d, 0x3b4e, 0x3b4f, 0x3b50, 0x3b51,
4657 /* Cougarpoint PCH */
4658 0x1c10, 0x1c11, 0x1c12, 0x1c13, 0x1c14, 0x1c15, 0x1c16, 0x1c17,
4659 0x1c18, 0x1c19, 0x1c1a, 0x1c1b, 0x1c1c, 0x1c1d, 0x1c1e, 0x1c1f,
4660 /* Pantherpoint PCH */
4661 0x1e10, 0x1e11, 0x1e12, 0x1e13, 0x1e14, 0x1e15, 0x1e16, 0x1e17,
4662 0x1e18, 0x1e19, 0x1e1a, 0x1e1b, 0x1e1c, 0x1e1d, 0x1e1e, 0x1e1f,
4663 /* Lynxpoint-H PCH */
4664 0x8c10, 0x8c11, 0x8c12, 0x8c13, 0x8c14, 0x8c15, 0x8c16, 0x8c17,
4665 0x8c18, 0x8c19, 0x8c1a, 0x8c1b, 0x8c1c, 0x8c1d, 0x8c1e, 0x8c1f,
4666 /* Lynxpoint-LP PCH */
4667 0x9c10, 0x9c11, 0x9c12, 0x9c13, 0x9c14, 0x9c15, 0x9c16, 0x9c17,
4668 0x9c18, 0x9c19, 0x9c1a, 0x9c1b,
4669 /* Wildcat PCH */
4670 0x9c90, 0x9c91, 0x9c92, 0x9c93, 0x9c94, 0x9c95, 0x9c96, 0x9c97,
4671 0x9c98, 0x9c99, 0x9c9a, 0x9c9b,
4672 /* Patsburg (X79) PCH */
4673 0x1d10, 0x1d12, 0x1d14, 0x1d16, 0x1d18, 0x1d1a, 0x1d1c, 0x1d1e,
4674 /* Wellsburg (X99) PCH */
4675 0x8d10, 0x8d11, 0x8d12, 0x8d13, 0x8d14, 0x8d15, 0x8d16, 0x8d17,
4676 0x8d18, 0x8d19, 0x8d1a, 0x8d1b, 0x8d1c, 0x8d1d, 0x8d1e,
4677 /* Lynx Point (9 series) PCH */
4678 0x8c90, 0x8c92, 0x8c94, 0x8c96, 0x8c98, 0x8c9a, 0x8c9c, 0x8c9e,
4679};
4680
4681static bool pci_quirk_intel_pch_acs_match(struct pci_dev *dev)
4682{
4683 int i;
4684
4685 /* Filter out a few obvious non-matches first */
4686 if (!pci_is_pcie(dev) || pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
4687 return false;
4688
4689 for (i = 0; i < ARRAY_SIZE(pci_quirk_intel_pch_acs_ids); i++)
4690 if (pci_quirk_intel_pch_acs_ids[i] == dev->device)
4691 return true;
4692
4693 return false;
4694}
4695
4696static int pci_quirk_intel_pch_acs(struct pci_dev *dev, u16 acs_flags)
4697{
4698 if (!pci_quirk_intel_pch_acs_match(dev))
4699 return -ENOTTY;
4700
4701 if (dev->dev_flags & PCI_DEV_FLAGS_ACS_ENABLED_QUIRK)
4702 return pci_acs_ctrl_enabled(acs_flags,
4703 PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF);
4704
4705 return pci_acs_ctrl_enabled(acs_flags, 0);
4706}
4707
4708/*
4709 * These QCOM Root Ports do provide ACS-like features to disable peer
4710 * transactions and validate bus numbers in requests, but do not provide an
4711 * actual PCIe ACS capability. Hardware supports source validation but it
4712 * will report the issue as Completer Abort instead of ACS Violation.
4713 * Hardware doesn't support peer-to-peer and each Root Port is a Root
4714 * Complex with unique segment numbers. It is not possible for one Root
4715 * Port to pass traffic to another Root Port. All PCIe transactions are
4716 * terminated inside the Root Port.
4717 */
4718static int pci_quirk_qcom_rp_acs(struct pci_dev *dev, u16 acs_flags)
4719{
4720 return pci_acs_ctrl_enabled(acs_flags,
4721 PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF);
4722}
4723
4724/*
4725 * Each of these NXP Root Ports is in a Root Complex with a unique segment
4726 * number and does provide isolation features to disable peer transactions
4727 * and validate bus numbers in requests, but does not provide an ACS
4728 * capability.
4729 */
4730static int pci_quirk_nxp_rp_acs(struct pci_dev *dev, u16 acs_flags)
4731{
4732 return pci_acs_ctrl_enabled(acs_flags,
4733 PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF);
4734}
4735
4736static int pci_quirk_al_acs(struct pci_dev *dev, u16 acs_flags)
4737{
4738 if (pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
4739 return -ENOTTY;
4740
4741 /*
4742 * Amazon's Annapurna Labs root ports don't include an ACS capability,
4743 * but do include ACS-like functionality. The hardware doesn't support
4744 * peer-to-peer transactions via the root port and each has a unique
4745 * segment number.
4746 *
4747 * Additionally, the root ports cannot send traffic to each other.
4748 */
4749 acs_flags &= ~(PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF);
4750
4751 return acs_flags ? 0 : 1;
4752}
4753
4754/*
4755 * Sunrise Point PCH root ports implement ACS, but unfortunately as shown in
4756 * the datasheet (Intel 100 Series Chipset Family PCH Datasheet, Vol. 2,
4757 * 12.1.46, 12.1.47)[1] this chipset uses dwords for the ACS capability and
4758 * control registers whereas the PCIe spec packs them into words (Rev 3.0,
4759 * 7.16 ACS Extended Capability). The bit definitions are correct, but the
4760 * control register is at offset 8 instead of 6 and we should probably use
4761 * dword accesses to them. This applies to the following PCI Device IDs, as
4762 * found in volume 1 of the datasheet[2]:
4763 *
4764 * 0xa110-0xa11f Sunrise Point-H PCI Express Root Port #{0-16}
4765 * 0xa167-0xa16a Sunrise Point-H PCI Express Root Port #{17-20}
4766 *
4767 * N.B. This doesn't fix what lspci shows.
4768 *
4769 * The 100 series chipset specification update includes this as errata #23[3].
4770 *
4771 * The 200 series chipset (Union Point) has the same bug according to the
4772 * specification update (Intel 200 Series Chipset Family Platform Controller
4773 * Hub, Specification Update, January 2017, Revision 001, Document# 335194-001,
4774 * Errata 22)[4]. Per the datasheet[5], root port PCI Device IDs for this
4775 * chipset include:
4776 *
4777 * 0xa290-0xa29f PCI Express Root port #{0-16}
4778 * 0xa2e7-0xa2ee PCI Express Root port #{17-24}
4779 *
4780 * Mobile chipsets are also affected, 7th & 8th Generation
4781 * Specification update confirms ACS errata 22, status no fix: (7th Generation
4782 * Intel Processor Family I/O for U/Y Platforms and 8th Generation Intel
4783 * Processor Family I/O for U Quad Core Platforms Specification Update,
4784 * August 2017, Revision 002, Document#: 334660-002)[6]
4785 * Device IDs from I/O datasheet: (7th Generation Intel Processor Family I/O
4786 * for U/Y Platforms and 8th Generation Intel ® Processor Family I/O for U
4787 * Quad Core Platforms, Vol 1 of 2, August 2017, Document#: 334658-003)[7]
4788 *
4789 * 0x9d10-0x9d1b PCI Express Root port #{1-12}
4790 *
4791 * [1] http://www.intel.com/content/www/us/en/chipsets/100-series-chipset-datasheet-vol-2.html
4792 * [2] http://www.intel.com/content/www/us/en/chipsets/100-series-chipset-datasheet-vol-1.html
4793 * [3] http://www.intel.com/content/www/us/en/chipsets/100-series-chipset-spec-update.html
4794 * [4] http://www.intel.com/content/www/us/en/chipsets/200-series-chipset-pch-spec-update.html
4795 * [5] http://www.intel.com/content/www/us/en/chipsets/200-series-chipset-pch-datasheet-vol-1.html
4796 * [6] https://www.intel.com/content/www/us/en/processors/core/7th-gen-core-family-mobile-u-y-processor-lines-i-o-spec-update.html
4797 * [7] https://www.intel.com/content/www/us/en/processors/core/7th-gen-core-family-mobile-u-y-processor-lines-i-o-datasheet-vol-1.html
4798 */
4799static bool pci_quirk_intel_spt_pch_acs_match(struct pci_dev *dev)
4800{
4801 if (!pci_is_pcie(dev) || pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
4802 return false;
4803
4804 switch (dev->device) {
4805 case 0xa110 ... 0xa11f: case 0xa167 ... 0xa16a: /* Sunrise Point */
4806 case 0xa290 ... 0xa29f: case 0xa2e7 ... 0xa2ee: /* Union Point */
4807 case 0x9d10 ... 0x9d1b: /* 7th & 8th Gen Mobile */
4808 return true;
4809 }
4810
4811 return false;
4812}
4813
4814#define INTEL_SPT_ACS_CTRL (PCI_ACS_CAP + 4)
4815
4816static int pci_quirk_intel_spt_pch_acs(struct pci_dev *dev, u16 acs_flags)
4817{
4818 int pos;
4819 u32 cap, ctrl;
4820
4821 if (!pci_quirk_intel_spt_pch_acs_match(dev))
4822 return -ENOTTY;
4823
4824 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
4825 if (!pos)
4826 return -ENOTTY;
4827
4828 /* see pci_acs_flags_enabled() */
4829 pci_read_config_dword(dev, pos + PCI_ACS_CAP, &cap);
4830 acs_flags &= (cap | PCI_ACS_EC);
4831
4832 pci_read_config_dword(dev, pos + INTEL_SPT_ACS_CTRL, &ctrl);
4833
4834 return pci_acs_ctrl_enabled(acs_flags, ctrl);
4835}
4836
4837static int pci_quirk_mf_endpoint_acs(struct pci_dev *dev, u16 acs_flags)
4838{
4839 /*
4840 * SV, TB, and UF are not relevant to multifunction endpoints.
4841 *
4842 * Multifunction devices are only required to implement RR, CR, and DT
4843 * in their ACS capability if they support peer-to-peer transactions.
4844 * Devices matching this quirk have been verified by the vendor to not
4845 * perform peer-to-peer with other functions, allowing us to mask out
4846 * these bits as if they were unimplemented in the ACS capability.
4847 */
4848 return pci_acs_ctrl_enabled(acs_flags,
4849 PCI_ACS_SV | PCI_ACS_TB | PCI_ACS_RR |
4850 PCI_ACS_CR | PCI_ACS_UF | PCI_ACS_DT);
4851}
4852
4853static int pci_quirk_rciep_acs(struct pci_dev *dev, u16 acs_flags)
4854{
4855 /*
4856 * Intel RCiEP's are required to allow p2p only on translated
4857 * addresses. Refer to Intel VT-d specification, r3.1, sec 3.16,
4858 * "Root-Complex Peer to Peer Considerations".
4859 */
4860 if (pci_pcie_type(dev) != PCI_EXP_TYPE_RC_END)
4861 return -ENOTTY;
4862
4863 return pci_acs_ctrl_enabled(acs_flags,
4864 PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF);
4865}
4866
4867static int pci_quirk_brcm_acs(struct pci_dev *dev, u16 acs_flags)
4868{
4869 /*
4870 * iProc PAXB Root Ports don't advertise an ACS capability, but
4871 * they do not allow peer-to-peer transactions between Root Ports.
4872 * Allow each Root Port to be in a separate IOMMU group by masking
4873 * SV/RR/CR/UF bits.
4874 */
4875 return pci_acs_ctrl_enabled(acs_flags,
4876 PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF);
4877}
4878
4879/*
4880 * Wangxun 40G/25G/10G/1G NICs have no ACS capability, but on
4881 * multi-function devices, the hardware isolates the functions by
4882 * directing all peer-to-peer traffic upstream as though PCI_ACS_RR and
4883 * PCI_ACS_CR were set.
4884 * SFxxx 1G NICs(em).
4885 * RP1000/RP2000 10G NICs(sp).
4886 * FF5xxx 40G/25G/10G NICs(aml).
4887 */
4888static int pci_quirk_wangxun_nic_acs(struct pci_dev *dev, u16 acs_flags)
4889{
4890 switch (dev->device) {
4891 case 0x0100 ... 0x010F: /* EM */
4892 case 0x1001: case 0x2001: /* SP */
4893 case 0x5010: case 0x5025: case 0x5040: /* AML */
4894 case 0x5110: case 0x5125: case 0x5140: /* AML */
4895 return pci_acs_ctrl_enabled(acs_flags,
4896 PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF);
4897 }
4898
4899 return false;
4900}
4901
4902static const struct pci_dev_acs_enabled {
4903 u16 vendor;
4904 u16 device;
4905 int (*acs_enabled)(struct pci_dev *dev, u16 acs_flags);
4906} pci_dev_acs_enabled[] = {
4907 { PCI_VENDOR_ID_ATI, 0x4385, pci_quirk_amd_sb_acs },
4908 { PCI_VENDOR_ID_ATI, 0x439c, pci_quirk_amd_sb_acs },
4909 { PCI_VENDOR_ID_ATI, 0x4383, pci_quirk_amd_sb_acs },
4910 { PCI_VENDOR_ID_ATI, 0x439d, pci_quirk_amd_sb_acs },
4911 { PCI_VENDOR_ID_ATI, 0x4384, pci_quirk_amd_sb_acs },
4912 { PCI_VENDOR_ID_ATI, 0x4399, pci_quirk_amd_sb_acs },
4913 { PCI_VENDOR_ID_AMD, 0x780f, pci_quirk_amd_sb_acs },
4914 { PCI_VENDOR_ID_AMD, 0x7809, pci_quirk_amd_sb_acs },
4915 { PCI_VENDOR_ID_SOLARFLARE, 0x0903, pci_quirk_mf_endpoint_acs },
4916 { PCI_VENDOR_ID_SOLARFLARE, 0x0923, pci_quirk_mf_endpoint_acs },
4917 { PCI_VENDOR_ID_SOLARFLARE, 0x0A03, pci_quirk_mf_endpoint_acs },
4918 { PCI_VENDOR_ID_INTEL, 0x10C6, pci_quirk_mf_endpoint_acs },
4919 { PCI_VENDOR_ID_INTEL, 0x10DB, pci_quirk_mf_endpoint_acs },
4920 { PCI_VENDOR_ID_INTEL, 0x10DD, pci_quirk_mf_endpoint_acs },
4921 { PCI_VENDOR_ID_INTEL, 0x10E1, pci_quirk_mf_endpoint_acs },
4922 { PCI_VENDOR_ID_INTEL, 0x10F1, pci_quirk_mf_endpoint_acs },
4923 { PCI_VENDOR_ID_INTEL, 0x10F7, pci_quirk_mf_endpoint_acs },
4924 { PCI_VENDOR_ID_INTEL, 0x10F8, pci_quirk_mf_endpoint_acs },
4925 { PCI_VENDOR_ID_INTEL, 0x10F9, pci_quirk_mf_endpoint_acs },
4926 { PCI_VENDOR_ID_INTEL, 0x10FA, pci_quirk_mf_endpoint_acs },
4927 { PCI_VENDOR_ID_INTEL, 0x10FB, pci_quirk_mf_endpoint_acs },
4928 { PCI_VENDOR_ID_INTEL, 0x10FC, pci_quirk_mf_endpoint_acs },
4929 { PCI_VENDOR_ID_INTEL, 0x1507, pci_quirk_mf_endpoint_acs },
4930 { PCI_VENDOR_ID_INTEL, 0x1514, pci_quirk_mf_endpoint_acs },
4931 { PCI_VENDOR_ID_INTEL, 0x151C, pci_quirk_mf_endpoint_acs },
4932 { PCI_VENDOR_ID_INTEL, 0x1529, pci_quirk_mf_endpoint_acs },
4933 { PCI_VENDOR_ID_INTEL, 0x152A, pci_quirk_mf_endpoint_acs },
4934 { PCI_VENDOR_ID_INTEL, 0x154D, pci_quirk_mf_endpoint_acs },
4935 { PCI_VENDOR_ID_INTEL, 0x154F, pci_quirk_mf_endpoint_acs },
4936 { PCI_VENDOR_ID_INTEL, 0x1551, pci_quirk_mf_endpoint_acs },
4937 { PCI_VENDOR_ID_INTEL, 0x1558, pci_quirk_mf_endpoint_acs },
4938 /* 82580 */
4939 { PCI_VENDOR_ID_INTEL, 0x1509, pci_quirk_mf_endpoint_acs },
4940 { PCI_VENDOR_ID_INTEL, 0x150E, pci_quirk_mf_endpoint_acs },
4941 { PCI_VENDOR_ID_INTEL, 0x150F, pci_quirk_mf_endpoint_acs },
4942 { PCI_VENDOR_ID_INTEL, 0x1510, pci_quirk_mf_endpoint_acs },
4943 { PCI_VENDOR_ID_INTEL, 0x1511, pci_quirk_mf_endpoint_acs },
4944 { PCI_VENDOR_ID_INTEL, 0x1516, pci_quirk_mf_endpoint_acs },
4945 { PCI_VENDOR_ID_INTEL, 0x1527, pci_quirk_mf_endpoint_acs },
4946 /* 82576 */
4947 { PCI_VENDOR_ID_INTEL, 0x10C9, pci_quirk_mf_endpoint_acs },
4948 { PCI_VENDOR_ID_INTEL, 0x10E6, pci_quirk_mf_endpoint_acs },
4949 { PCI_VENDOR_ID_INTEL, 0x10E7, pci_quirk_mf_endpoint_acs },
4950 { PCI_VENDOR_ID_INTEL, 0x10E8, pci_quirk_mf_endpoint_acs },
4951 { PCI_VENDOR_ID_INTEL, 0x150A, pci_quirk_mf_endpoint_acs },
4952 { PCI_VENDOR_ID_INTEL, 0x150D, pci_quirk_mf_endpoint_acs },
4953 { PCI_VENDOR_ID_INTEL, 0x1518, pci_quirk_mf_endpoint_acs },
4954 { PCI_VENDOR_ID_INTEL, 0x1526, pci_quirk_mf_endpoint_acs },
4955 /* 82575 */
4956 { PCI_VENDOR_ID_INTEL, 0x10A7, pci_quirk_mf_endpoint_acs },
4957 { PCI_VENDOR_ID_INTEL, 0x10A9, pci_quirk_mf_endpoint_acs },
4958 { PCI_VENDOR_ID_INTEL, 0x10D6, pci_quirk_mf_endpoint_acs },
4959 /* I350 */
4960 { PCI_VENDOR_ID_INTEL, 0x1521, pci_quirk_mf_endpoint_acs },
4961 { PCI_VENDOR_ID_INTEL, 0x1522, pci_quirk_mf_endpoint_acs },
4962 { PCI_VENDOR_ID_INTEL, 0x1523, pci_quirk_mf_endpoint_acs },
4963 { PCI_VENDOR_ID_INTEL, 0x1524, pci_quirk_mf_endpoint_acs },
4964 /* 82571 (Quads omitted due to non-ACS switch) */
4965 { PCI_VENDOR_ID_INTEL, 0x105E, pci_quirk_mf_endpoint_acs },
4966 { PCI_VENDOR_ID_INTEL, 0x105F, pci_quirk_mf_endpoint_acs },
4967 { PCI_VENDOR_ID_INTEL, 0x1060, pci_quirk_mf_endpoint_acs },
4968 { PCI_VENDOR_ID_INTEL, 0x10D9, pci_quirk_mf_endpoint_acs },
4969 /* I219 */
4970 { PCI_VENDOR_ID_INTEL, 0x15b7, pci_quirk_mf_endpoint_acs },
4971 { PCI_VENDOR_ID_INTEL, 0x15b8, pci_quirk_mf_endpoint_acs },
4972 { PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_rciep_acs },
4973 /* QCOM QDF2xxx root ports */
4974 { PCI_VENDOR_ID_QCOM, 0x0400, pci_quirk_qcom_rp_acs },
4975 { PCI_VENDOR_ID_QCOM, 0x0401, pci_quirk_qcom_rp_acs },
4976 /* QCOM SA8775P root port */
4977 { PCI_VENDOR_ID_QCOM, 0x0115, pci_quirk_qcom_rp_acs },
4978 /* HXT SD4800 root ports. The ACS design is same as QCOM QDF2xxx */
4979 { PCI_VENDOR_ID_HXT, 0x0401, pci_quirk_qcom_rp_acs },
4980 /* Intel PCH root ports */
4981 { PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_intel_pch_acs },
4982 { PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_intel_spt_pch_acs },
4983 { 0x19a2, 0x710, pci_quirk_mf_endpoint_acs }, /* Emulex BE3-R */
4984 { 0x10df, 0x720, pci_quirk_mf_endpoint_acs }, /* Emulex Skyhawk-R */
4985 /* Cavium ThunderX */
4986 { PCI_VENDOR_ID_CAVIUM, PCI_ANY_ID, pci_quirk_cavium_acs },
4987 /* Cavium multi-function devices */
4988 { PCI_VENDOR_ID_CAVIUM, 0xA026, pci_quirk_mf_endpoint_acs },
4989 { PCI_VENDOR_ID_CAVIUM, 0xA059, pci_quirk_mf_endpoint_acs },
4990 { PCI_VENDOR_ID_CAVIUM, 0xA060, pci_quirk_mf_endpoint_acs },
4991 /* APM X-Gene */
4992 { PCI_VENDOR_ID_AMCC, 0xE004, pci_quirk_xgene_acs },
4993 /* Ampere Computing */
4994 { PCI_VENDOR_ID_AMPERE, 0xE005, pci_quirk_xgene_acs },
4995 { PCI_VENDOR_ID_AMPERE, 0xE006, pci_quirk_xgene_acs },
4996 { PCI_VENDOR_ID_AMPERE, 0xE007, pci_quirk_xgene_acs },
4997 { PCI_VENDOR_ID_AMPERE, 0xE008, pci_quirk_xgene_acs },
4998 { PCI_VENDOR_ID_AMPERE, 0xE009, pci_quirk_xgene_acs },
4999 { PCI_VENDOR_ID_AMPERE, 0xE00A, pci_quirk_xgene_acs },
5000 { PCI_VENDOR_ID_AMPERE, 0xE00B, pci_quirk_xgene_acs },
5001 { PCI_VENDOR_ID_AMPERE, 0xE00C, pci_quirk_xgene_acs },
5002 /* Broadcom multi-function device */
5003 { PCI_VENDOR_ID_BROADCOM, 0x16D7, pci_quirk_mf_endpoint_acs },
5004 { PCI_VENDOR_ID_BROADCOM, 0x1750, pci_quirk_mf_endpoint_acs },
5005 { PCI_VENDOR_ID_BROADCOM, 0x1751, pci_quirk_mf_endpoint_acs },
5006 { PCI_VENDOR_ID_BROADCOM, 0x1752, pci_quirk_mf_endpoint_acs },
5007 { PCI_VENDOR_ID_BROADCOM, 0x1760, pci_quirk_mf_endpoint_acs },
5008 { PCI_VENDOR_ID_BROADCOM, 0x1761, pci_quirk_mf_endpoint_acs },
5009 { PCI_VENDOR_ID_BROADCOM, 0x1762, pci_quirk_mf_endpoint_acs },
5010 { PCI_VENDOR_ID_BROADCOM, 0x1763, pci_quirk_mf_endpoint_acs },
5011 { PCI_VENDOR_ID_BROADCOM, 0xD714, pci_quirk_brcm_acs },
5012 /* Amazon Annapurna Labs */
5013 { PCI_VENDOR_ID_AMAZON_ANNAPURNA_LABS, 0x0031, pci_quirk_al_acs },
5014 /* Zhaoxin multi-function devices */
5015 { PCI_VENDOR_ID_ZHAOXIN, 0x3038, pci_quirk_mf_endpoint_acs },
5016 { PCI_VENDOR_ID_ZHAOXIN, 0x3104, pci_quirk_mf_endpoint_acs },
5017 { PCI_VENDOR_ID_ZHAOXIN, 0x9083, pci_quirk_mf_endpoint_acs },
5018 /* NXP root ports, xx=16, 12, or 08 cores */
5019 /* LX2xx0A : without security features + CAN-FD */
5020 { PCI_VENDOR_ID_NXP, 0x8d81, pci_quirk_nxp_rp_acs },
5021 { PCI_VENDOR_ID_NXP, 0x8da1, pci_quirk_nxp_rp_acs },
5022 { PCI_VENDOR_ID_NXP, 0x8d83, pci_quirk_nxp_rp_acs },
5023 /* LX2xx0C : security features + CAN-FD */
5024 { PCI_VENDOR_ID_NXP, 0x8d80, pci_quirk_nxp_rp_acs },
5025 { PCI_VENDOR_ID_NXP, 0x8da0, pci_quirk_nxp_rp_acs },
5026 { PCI_VENDOR_ID_NXP, 0x8d82, pci_quirk_nxp_rp_acs },
5027 /* LX2xx0E : security features + CAN */
5028 { PCI_VENDOR_ID_NXP, 0x8d90, pci_quirk_nxp_rp_acs },
5029 { PCI_VENDOR_ID_NXP, 0x8db0, pci_quirk_nxp_rp_acs },
5030 { PCI_VENDOR_ID_NXP, 0x8d92, pci_quirk_nxp_rp_acs },
5031 /* LX2xx0N : without security features + CAN */
5032 { PCI_VENDOR_ID_NXP, 0x8d91, pci_quirk_nxp_rp_acs },
5033 { PCI_VENDOR_ID_NXP, 0x8db1, pci_quirk_nxp_rp_acs },
5034 { PCI_VENDOR_ID_NXP, 0x8d93, pci_quirk_nxp_rp_acs },
5035 /* LX2xx2A : without security features + CAN-FD */
5036 { PCI_VENDOR_ID_NXP, 0x8d89, pci_quirk_nxp_rp_acs },
5037 { PCI_VENDOR_ID_NXP, 0x8da9, pci_quirk_nxp_rp_acs },
5038 { PCI_VENDOR_ID_NXP, 0x8d8b, pci_quirk_nxp_rp_acs },
5039 /* LX2xx2C : security features + CAN-FD */
5040 { PCI_VENDOR_ID_NXP, 0x8d88, pci_quirk_nxp_rp_acs },
5041 { PCI_VENDOR_ID_NXP, 0x8da8, pci_quirk_nxp_rp_acs },
5042 { PCI_VENDOR_ID_NXP, 0x8d8a, pci_quirk_nxp_rp_acs },
5043 /* LX2xx2E : security features + CAN */
5044 { PCI_VENDOR_ID_NXP, 0x8d98, pci_quirk_nxp_rp_acs },
5045 { PCI_VENDOR_ID_NXP, 0x8db8, pci_quirk_nxp_rp_acs },
5046 { PCI_VENDOR_ID_NXP, 0x8d9a, pci_quirk_nxp_rp_acs },
5047 /* LX2xx2N : without security features + CAN */
5048 { PCI_VENDOR_ID_NXP, 0x8d99, pci_quirk_nxp_rp_acs },
5049 { PCI_VENDOR_ID_NXP, 0x8db9, pci_quirk_nxp_rp_acs },
5050 { PCI_VENDOR_ID_NXP, 0x8d9b, pci_quirk_nxp_rp_acs },
5051 /* Zhaoxin Root/Downstream Ports */
5052 { PCI_VENDOR_ID_ZHAOXIN, PCI_ANY_ID, pci_quirk_zhaoxin_pcie_ports_acs },
5053 /* Wangxun nics */
5054 { PCI_VENDOR_ID_WANGXUN, PCI_ANY_ID, pci_quirk_wangxun_nic_acs },
5055 { 0 }
5056};
5057
5058/*
5059 * pci_dev_specific_acs_enabled - check whether device provides ACS controls
5060 * @dev: PCI device
5061 * @acs_flags: Bitmask of desired ACS controls
5062 *
5063 * Returns:
5064 * -ENOTTY: No quirk applies to this device; we can't tell whether the
5065 * device provides the desired controls
5066 * 0: Device does not provide all the desired controls
5067 * >0: Device provides all the controls in @acs_flags
5068 */
5069int pci_dev_specific_acs_enabled(struct pci_dev *dev, u16 acs_flags)
5070{
5071 const struct pci_dev_acs_enabled *i;
5072 int ret;
5073
5074 /*
5075 * Allow devices that do not expose standard PCIe ACS capabilities
5076 * or control to indicate their support here. Multi-function express
5077 * devices which do not allow internal peer-to-peer between functions,
5078 * but do not implement PCIe ACS may wish to return true here.
5079 */
5080 for (i = pci_dev_acs_enabled; i->acs_enabled; i++) {
5081 if ((i->vendor == dev->vendor ||
5082 i->vendor == (u16)PCI_ANY_ID) &&
5083 (i->device == dev->device ||
5084 i->device == (u16)PCI_ANY_ID)) {
5085 ret = i->acs_enabled(dev, acs_flags);
5086 if (ret >= 0)
5087 return ret;
5088 }
5089 }
5090
5091 return -ENOTTY;
5092}
5093
5094/* Config space offset of Root Complex Base Address register */
5095#define INTEL_LPC_RCBA_REG 0xf0
5096/* 31:14 RCBA address */
5097#define INTEL_LPC_RCBA_MASK 0xffffc000
5098/* RCBA Enable */
5099#define INTEL_LPC_RCBA_ENABLE (1 << 0)
5100
5101/* Backbone Scratch Pad Register */
5102#define INTEL_BSPR_REG 0x1104
5103/* Backbone Peer Non-Posted Disable */
5104#define INTEL_BSPR_REG_BPNPD (1 << 8)
5105/* Backbone Peer Posted Disable */
5106#define INTEL_BSPR_REG_BPPD (1 << 9)
5107
5108/* Upstream Peer Decode Configuration Register */
5109#define INTEL_UPDCR_REG 0x1014
5110/* 5:0 Peer Decode Enable bits */
5111#define INTEL_UPDCR_REG_MASK 0x3f
5112
5113static int pci_quirk_enable_intel_lpc_acs(struct pci_dev *dev)
5114{
5115 u32 rcba, bspr, updcr;
5116 void __iomem *rcba_mem;
5117
5118 /*
5119 * Read the RCBA register from the LPC (D31:F0). PCH root ports
5120 * are D28:F* and therefore get probed before LPC, thus we can't
5121 * use pci_get_slot()/pci_read_config_dword() here.
5122 */
5123 pci_bus_read_config_dword(dev->bus, PCI_DEVFN(31, 0),
5124 INTEL_LPC_RCBA_REG, &rcba);
5125 if (!(rcba & INTEL_LPC_RCBA_ENABLE))
5126 return -EINVAL;
5127
5128 rcba_mem = ioremap_nocache(rcba & INTEL_LPC_RCBA_MASK,
5129 PAGE_ALIGN(INTEL_UPDCR_REG));
5130 if (!rcba_mem)
5131 return -ENOMEM;
5132
5133 /*
5134 * The BSPR can disallow peer cycles, but it's set by soft strap and
5135 * therefore read-only. If both posted and non-posted peer cycles are
5136 * disallowed, we're ok. If either are allowed, then we need to use
5137 * the UPDCR to disable peer decodes for each port. This provides the
5138 * PCIe ACS equivalent of PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF
5139 */
5140 bspr = readl(rcba_mem + INTEL_BSPR_REG);
5141 bspr &= INTEL_BSPR_REG_BPNPD | INTEL_BSPR_REG_BPPD;
5142 if (bspr != (INTEL_BSPR_REG_BPNPD | INTEL_BSPR_REG_BPPD)) {
5143 updcr = readl(rcba_mem + INTEL_UPDCR_REG);
5144 if (updcr & INTEL_UPDCR_REG_MASK) {
5145 pci_info(dev, "Disabling UPDCR peer decodes\n");
5146 updcr &= ~INTEL_UPDCR_REG_MASK;
5147 writel(updcr, rcba_mem + INTEL_UPDCR_REG);
5148 }
5149 }
5150
5151 iounmap(rcba_mem);
5152 return 0;
5153}
5154
5155/* Miscellaneous Port Configuration register */
5156#define INTEL_MPC_REG 0xd8
5157/* MPC: Invalid Receive Bus Number Check Enable */
5158#define INTEL_MPC_REG_IRBNCE (1 << 26)
5159
5160static void pci_quirk_enable_intel_rp_mpc_acs(struct pci_dev *dev)
5161{
5162 u32 mpc;
5163
5164 /*
5165 * When enabled, the IRBNCE bit of the MPC register enables the
5166 * equivalent of PCI ACS Source Validation (PCI_ACS_SV), which
5167 * ensures that requester IDs fall within the bus number range
5168 * of the bridge. Enable if not already.
5169 */
5170 pci_read_config_dword(dev, INTEL_MPC_REG, &mpc);
5171 if (!(mpc & INTEL_MPC_REG_IRBNCE)) {
5172 pci_info(dev, "Enabling MPC IRBNCE\n");
5173 mpc |= INTEL_MPC_REG_IRBNCE;
5174 pci_write_config_word(dev, INTEL_MPC_REG, mpc);
5175 }
5176}
5177
5178static int pci_quirk_enable_intel_pch_acs(struct pci_dev *dev)
5179{
5180 if (!pci_quirk_intel_pch_acs_match(dev))
5181 return -ENOTTY;
5182
5183 if (pci_quirk_enable_intel_lpc_acs(dev)) {
5184 pci_warn(dev, "Failed to enable Intel PCH ACS quirk\n");
5185 return 0;
5186 }
5187
5188 pci_quirk_enable_intel_rp_mpc_acs(dev);
5189
5190 dev->dev_flags |= PCI_DEV_FLAGS_ACS_ENABLED_QUIRK;
5191
5192 pci_info(dev, "Intel PCH root port ACS workaround enabled\n");
5193
5194 return 0;
5195}
5196
5197static int pci_quirk_enable_intel_spt_pch_acs(struct pci_dev *dev)
5198{
5199 int pos;
5200 u32 cap, ctrl;
5201
5202 if (!pci_quirk_intel_spt_pch_acs_match(dev))
5203 return -ENOTTY;
5204
5205 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
5206 if (!pos)
5207 return -ENOTTY;
5208
5209 pci_read_config_dword(dev, pos + PCI_ACS_CAP, &cap);
5210 pci_read_config_dword(dev, pos + INTEL_SPT_ACS_CTRL, &ctrl);
5211
5212 ctrl |= (cap & PCI_ACS_SV);
5213 ctrl |= (cap & PCI_ACS_RR);
5214 ctrl |= (cap & PCI_ACS_CR);
5215 ctrl |= (cap & PCI_ACS_UF);
5216
5217 pci_write_config_dword(dev, pos + INTEL_SPT_ACS_CTRL, ctrl);
5218
5219 pci_info(dev, "Intel SPT PCH root port ACS workaround enabled\n");
5220
5221 return 0;
5222}
5223
5224static int pci_quirk_disable_intel_spt_pch_acs_redir(struct pci_dev *dev)
5225{
5226 int pos;
5227 u32 cap, ctrl;
5228
5229 if (!pci_quirk_intel_spt_pch_acs_match(dev))
5230 return -ENOTTY;
5231
5232 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
5233 if (!pos)
5234 return -ENOTTY;
5235
5236 pci_read_config_dword(dev, pos + PCI_ACS_CAP, &cap);
5237 pci_read_config_dword(dev, pos + INTEL_SPT_ACS_CTRL, &ctrl);
5238
5239 ctrl &= ~(PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_EC);
5240
5241 pci_write_config_dword(dev, pos + INTEL_SPT_ACS_CTRL, ctrl);
5242
5243 pci_info(dev, "Intel SPT PCH root port workaround: disabled ACS redirect\n");
5244
5245 return 0;
5246}
5247
5248static const struct pci_dev_acs_ops {
5249 u16 vendor;
5250 u16 device;
5251 int (*enable_acs)(struct pci_dev *dev);
5252 int (*disable_acs_redir)(struct pci_dev *dev);
5253} pci_dev_acs_ops[] = {
5254 { PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
5255 .enable_acs = pci_quirk_enable_intel_pch_acs,
5256 },
5257 { PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
5258 .enable_acs = pci_quirk_enable_intel_spt_pch_acs,
5259 .disable_acs_redir = pci_quirk_disable_intel_spt_pch_acs_redir,
5260 },
5261};
5262
5263int pci_dev_specific_enable_acs(struct pci_dev *dev)
5264{
5265 const struct pci_dev_acs_ops *p;
5266 int i, ret;
5267
5268 for (i = 0; i < ARRAY_SIZE(pci_dev_acs_ops); i++) {
5269 p = &pci_dev_acs_ops[i];
5270 if ((p->vendor == dev->vendor ||
5271 p->vendor == (u16)PCI_ANY_ID) &&
5272 (p->device == dev->device ||
5273 p->device == (u16)PCI_ANY_ID) &&
5274 p->enable_acs) {
5275 ret = p->enable_acs(dev);
5276 if (ret >= 0)
5277 return ret;
5278 }
5279 }
5280
5281 return -ENOTTY;
5282}
5283
5284int pci_dev_specific_disable_acs_redir(struct pci_dev *dev)
5285{
5286 const struct pci_dev_acs_ops *p;
5287 int i, ret;
5288
5289 for (i = 0; i < ARRAY_SIZE(pci_dev_acs_ops); i++) {
5290 p = &pci_dev_acs_ops[i];
5291 if ((p->vendor == dev->vendor ||
5292 p->vendor == (u16)PCI_ANY_ID) &&
5293 (p->device == dev->device ||
5294 p->device == (u16)PCI_ANY_ID) &&
5295 p->disable_acs_redir) {
5296 ret = p->disable_acs_redir(dev);
5297 if (ret >= 0)
5298 return ret;
5299 }
5300 }
5301
5302 return -ENOTTY;
5303}
5304
5305/*
5306 * The PCI capabilities list for Intel DH895xCC VFs (device ID 0x0443) with
5307 * QuickAssist Technology (QAT) is prematurely terminated in hardware. The
5308 * Next Capability pointer in the MSI Capability Structure should point to
5309 * the PCIe Capability Structure but is incorrectly hardwired as 0 terminating
5310 * the list.
5311 */
5312static void quirk_intel_qat_vf_cap(struct pci_dev *pdev)
5313{
5314 int pos, i = 0;
5315 u8 next_cap;
5316 u16 reg16, *cap;
5317 struct pci_cap_saved_state *state;
5318
5319 /* Bail if the hardware bug is fixed */
5320 if (pdev->pcie_cap || pci_find_capability(pdev, PCI_CAP_ID_EXP))
5321 return;
5322
5323 /* Bail if MSI Capability Structure is not found for some reason */
5324 pos = pci_find_capability(pdev, PCI_CAP_ID_MSI);
5325 if (!pos)
5326 return;
5327
5328 /*
5329 * Bail if Next Capability pointer in the MSI Capability Structure
5330 * is not the expected incorrect 0x00.
5331 */
5332 pci_read_config_byte(pdev, pos + 1, &next_cap);
5333 if (next_cap)
5334 return;
5335
5336 /*
5337 * PCIe Capability Structure is expected to be at 0x50 and should
5338 * terminate the list (Next Capability pointer is 0x00). Verify
5339 * Capability Id and Next Capability pointer is as expected.
5340 * Open-code some of set_pcie_port_type() and pci_cfg_space_size_ext()
5341 * to correctly set kernel data structures which have already been
5342 * set incorrectly due to the hardware bug.
5343 */
5344 pos = 0x50;
5345 pci_read_config_word(pdev, pos, &reg16);
5346 if (reg16 == (0x0000 | PCI_CAP_ID_EXP)) {
5347 u32 status;
5348#ifndef PCI_EXP_SAVE_REGS
5349#define PCI_EXP_SAVE_REGS 7
5350#endif
5351 int size = PCI_EXP_SAVE_REGS * sizeof(u16);
5352
5353 pdev->pcie_cap = pos;
5354 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
5355 pdev->pcie_flags_reg = reg16;
5356 pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, &reg16);
5357 pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD;
5358
5359 pdev->cfg_size = PCI_CFG_SPACE_EXP_SIZE;
5360 if (pci_read_config_dword(pdev, PCI_CFG_SPACE_SIZE, &status) !=
5361 PCIBIOS_SUCCESSFUL || (status == 0xffffffff))
5362 pdev->cfg_size = PCI_CFG_SPACE_SIZE;
5363
5364 if (pci_find_saved_cap(pdev, PCI_CAP_ID_EXP))
5365 return;
5366
5367 /* Save PCIe cap */
5368 state = kzalloc(sizeof(*state) + size, GFP_KERNEL);
5369 if (!state)
5370 return;
5371
5372 state->cap.cap_nr = PCI_CAP_ID_EXP;
5373 state->cap.cap_extended = 0;
5374 state->cap.size = size;
5375 cap = (u16 *)&state->cap.data[0];
5376 pcie_capability_read_word(pdev, PCI_EXP_DEVCTL, &cap[i++]);
5377 pcie_capability_read_word(pdev, PCI_EXP_LNKCTL, &cap[i++]);
5378 pcie_capability_read_word(pdev, PCI_EXP_SLTCTL, &cap[i++]);
5379 pcie_capability_read_word(pdev, PCI_EXP_RTCTL, &cap[i++]);
5380 pcie_capability_read_word(pdev, PCI_EXP_DEVCTL2, &cap[i++]);
5381 pcie_capability_read_word(pdev, PCI_EXP_LNKCTL2, &cap[i++]);
5382 pcie_capability_read_word(pdev, PCI_EXP_SLTCTL2, &cap[i++]);
5383 hlist_add_head(&state->next, &pdev->saved_cap_space);
5384 }
5385}
5386DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x443, quirk_intel_qat_vf_cap);
5387
5388/*
5389 * FLR may cause the following to devices to hang:
5390 *
5391 * AMD Starship/Matisse HD Audio Controller 0x1487
5392 * AMD Starship USB 3.0 Host Controller 0x148c
5393 * AMD Matisse USB 3.0 Host Controller 0x149c
5394 * Intel 82579LM Gigabit Ethernet Controller 0x1502
5395 * Intel 82579V Gigabit Ethernet Controller 0x1503
5396 *
5397 */
5398static void quirk_no_flr(struct pci_dev *dev)
5399{
5400 dev->dev_flags |= PCI_DEV_FLAGS_NO_FLR_RESET;
5401}
5402DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_AMD, 0x1487, quirk_no_flr);
5403DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_AMD, 0x148c, quirk_no_flr);
5404DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_AMD, 0x149c, quirk_no_flr);
5405DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_AMD, 0x7901, quirk_no_flr);
5406DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x1502, quirk_no_flr);
5407DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x1503, quirk_no_flr);
5408
5409static void quirk_no_ext_tags(struct pci_dev *pdev)
5410{
5411 struct pci_host_bridge *bridge = pci_find_host_bridge(pdev->bus);
5412
5413 if (!bridge)
5414 return;
5415
5416 bridge->no_ext_tags = 1;
5417 pci_info(pdev, "disabling Extended Tags (this device can't handle them)\n");
5418
5419 pci_walk_bus(bridge->bus, pci_configure_extended_tags, NULL);
5420}
5421DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_3WARE, 0x1004, quirk_no_ext_tags);
5422DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0132, quirk_no_ext_tags);
5423DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0140, quirk_no_ext_tags);
5424DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0141, quirk_no_ext_tags);
5425DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0142, quirk_no_ext_tags);
5426DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0144, quirk_no_ext_tags);
5427DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0420, quirk_no_ext_tags);
5428DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0422, quirk_no_ext_tags);
5429
5430#ifdef CONFIG_PCI_ATS
5431static void quirk_no_ats(struct pci_dev *pdev)
5432{
5433 pci_info(pdev, "disabling ATS\n");
5434 pdev->ats_cap = 0;
5435}
5436
5437/*
5438 * Some devices require additional driver setup to enable ATS. Don't use
5439 * ATS for those devices as ATS will be enabled before the driver has had a
5440 * chance to load and configure the device.
5441 */
5442static void quirk_amd_harvest_no_ats(struct pci_dev *pdev)
5443{
5444 if ((pdev->device == 0x7312 && pdev->revision != 0x00) ||
5445 (pdev->device == 0x7340 && pdev->revision != 0xc5) ||
5446 (pdev->device == 0x7341 && pdev->revision != 0x00))
5447 return;
5448
5449 quirk_no_ats(pdev);
5450}
5451
5452/* AMD Stoney platform GPU */
5453DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x98e4, quirk_amd_harvest_no_ats);
5454/* AMD Iceland dGPU */
5455DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x6900, quirk_amd_harvest_no_ats);
5456/* AMD Navi10 dGPU */
5457DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x7312, quirk_amd_harvest_no_ats);
5458/* AMD Navi14 dGPU */
5459DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x7340, quirk_amd_harvest_no_ats);
5460DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x7341, quirk_amd_harvest_no_ats);
5461
5462/*
5463 * Intel IPU E2000 revisions before C0 implement incorrect endianness
5464 * in ATS Invalidate Request message body. Disable ATS for those devices.
5465 */
5466static void quirk_intel_e2000_no_ats(struct pci_dev *pdev)
5467{
5468 if (pdev->revision < 0x20)
5469 quirk_no_ats(pdev);
5470}
5471DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1451, quirk_intel_e2000_no_ats);
5472DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1452, quirk_intel_e2000_no_ats);
5473DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1453, quirk_intel_e2000_no_ats);
5474DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1454, quirk_intel_e2000_no_ats);
5475DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1455, quirk_intel_e2000_no_ats);
5476DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1457, quirk_intel_e2000_no_ats);
5477DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1459, quirk_intel_e2000_no_ats);
5478DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x145a, quirk_intel_e2000_no_ats);
5479DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x145c, quirk_intel_e2000_no_ats);
5480#endif /* CONFIG_PCI_ATS */
5481
5482/* Freescale PCIe doesn't support MSI in RC mode */
5483static void quirk_fsl_no_msi(struct pci_dev *pdev)
5484{
5485 if (pci_pcie_type(pdev) == PCI_EXP_TYPE_ROOT_PORT)
5486 pdev->no_msi = 1;
5487}
5488DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_FREESCALE, PCI_ANY_ID, quirk_fsl_no_msi);
5489
5490/*
5491 * Although not allowed by the spec, some multi-function devices have
5492 * dependencies of one function (consumer) on another (supplier). For the
5493 * consumer to work in D0, the supplier must also be in D0. Create a
5494 * device link from the consumer to the supplier to enforce this
5495 * dependency. Runtime PM is allowed by default on the consumer to prevent
5496 * it from permanently keeping the supplier awake.
5497 */
5498static void pci_create_device_link(struct pci_dev *pdev, unsigned int consumer,
5499 unsigned int supplier, unsigned int class,
5500 unsigned int class_shift)
5501{
5502 struct pci_dev *supplier_pdev;
5503
5504 if (PCI_FUNC(pdev->devfn) != consumer)
5505 return;
5506
5507 supplier_pdev = pci_get_domain_bus_and_slot(pci_domain_nr(pdev->bus),
5508 pdev->bus->number,
5509 PCI_DEVFN(PCI_SLOT(pdev->devfn), supplier));
5510 if (!supplier_pdev || (supplier_pdev->class >> class_shift) != class) {
5511 pci_dev_put(supplier_pdev);
5512 return;
5513 }
5514
5515 if (device_link_add(&pdev->dev, &supplier_pdev->dev,
5516 DL_FLAG_STATELESS | DL_FLAG_PM_RUNTIME))
5517 pci_info(pdev, "D0 power state depends on %s\n",
5518 pci_name(supplier_pdev));
5519 else
5520 pci_err(pdev, "Cannot enforce power dependency on %s\n",
5521 pci_name(supplier_pdev));
5522
5523 pm_runtime_allow(&pdev->dev);
5524 pci_dev_put(supplier_pdev);
5525}
5526
5527/*
5528 * Create device link for GPUs with integrated HDA controller for streaming
5529 * audio to attached displays.
5530 */
5531static void quirk_gpu_hda(struct pci_dev *hda)
5532{
5533 pci_create_device_link(hda, 1, 0, PCI_BASE_CLASS_DISPLAY, 16);
5534}
5535DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_ATI, PCI_ANY_ID,
5536 PCI_CLASS_MULTIMEDIA_HD_AUDIO, 8, quirk_gpu_hda);
5537DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_AMD, PCI_ANY_ID,
5538 PCI_CLASS_MULTIMEDIA_HD_AUDIO, 8, quirk_gpu_hda);
5539DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID,
5540 PCI_CLASS_MULTIMEDIA_HD_AUDIO, 8, quirk_gpu_hda);
5541
5542/*
5543 * Create device link for GPUs with integrated USB xHCI Host
5544 * controller to VGA.
5545 */
5546static void quirk_gpu_usb(struct pci_dev *usb)
5547{
5548 pci_create_device_link(usb, 2, 0, PCI_BASE_CLASS_DISPLAY, 16);
5549}
5550DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID,
5551 PCI_CLASS_SERIAL_USB, 8, quirk_gpu_usb);
5552DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_ATI, PCI_ANY_ID,
5553 PCI_CLASS_SERIAL_USB, 8, quirk_gpu_usb);
5554
5555/*
5556 * Create device link for GPUs with integrated Type-C UCSI controller
5557 * to VGA. Currently there is no class code defined for UCSI device over PCI
5558 * so using UNKNOWN class for now and it will be updated when UCSI
5559 * over PCI gets a class code.
5560 */
5561#define PCI_CLASS_SERIAL_UNKNOWN 0x0c80
5562static void quirk_gpu_usb_typec_ucsi(struct pci_dev *ucsi)
5563{
5564 pci_create_device_link(ucsi, 3, 0, PCI_BASE_CLASS_DISPLAY, 16);
5565}
5566DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID,
5567 PCI_CLASS_SERIAL_UNKNOWN, 8,
5568 quirk_gpu_usb_typec_ucsi);
5569DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_ATI, PCI_ANY_ID,
5570 PCI_CLASS_SERIAL_UNKNOWN, 8,
5571 quirk_gpu_usb_typec_ucsi);
5572
5573/*
5574 * Enable the NVIDIA GPU integrated HDA controller if the BIOS left it
5575 * disabled. https://devtalk.nvidia.com/default/topic/1024022
5576 */
5577static void quirk_nvidia_hda(struct pci_dev *gpu)
5578{
5579 u8 hdr_type;
5580 u32 val;
5581
5582 /* There was no integrated HDA controller before MCP89 */
5583 if (gpu->device < PCI_DEVICE_ID_NVIDIA_GEFORCE_320M)
5584 return;
5585
5586 /* Bit 25 at offset 0x488 enables the HDA controller */
5587 pci_read_config_dword(gpu, 0x488, &val);
5588 if (val & BIT(25))
5589 return;
5590
5591 pci_info(gpu, "Enabling HDA controller\n");
5592 pci_write_config_dword(gpu, 0x488, val | BIT(25));
5593
5594 /* The GPU becomes a multi-function device when the HDA is enabled */
5595 pci_read_config_byte(gpu, PCI_HEADER_TYPE, &hdr_type);
5596 gpu->multifunction = !!(hdr_type & 0x80);
5597}
5598DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID,
5599 PCI_BASE_CLASS_DISPLAY, 16, quirk_nvidia_hda);
5600DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID,
5601 PCI_BASE_CLASS_DISPLAY, 16, quirk_nvidia_hda);
5602
5603/*
5604 * Some IDT switches incorrectly flag an ACS Source Validation error on
5605 * completions for config read requests even though PCIe r4.0, sec
5606 * 6.12.1.1, says that completions are never affected by ACS Source
5607 * Validation. Here's the text of IDT 89H32H8G3-YC, erratum #36:
5608 *
5609 * Item #36 - Downstream port applies ACS Source Validation to Completions
5610 * Section 6.12.1.1 of the PCI Express Base Specification 3.1 states that
5611 * completions are never affected by ACS Source Validation. However,
5612 * completions received by a downstream port of the PCIe switch from a
5613 * device that has not yet captured a PCIe bus number are incorrectly
5614 * dropped by ACS Source Validation by the switch downstream port.
5615 *
5616 * The workaround suggested by IDT is to issue a config write to the
5617 * downstream device before issuing the first config read. This allows the
5618 * downstream device to capture its bus and device numbers (see PCIe r4.0,
5619 * sec 2.2.9), thus avoiding the ACS error on the completion.
5620 *
5621 * However, we don't know when the device is ready to accept the config
5622 * write, so we do config reads until we receive a non-Config Request Retry
5623 * Status, then do the config write.
5624 *
5625 * To avoid hitting the erratum when doing the config reads, we disable ACS
5626 * SV around this process.
5627 */
5628int pci_idt_bus_quirk(struct pci_bus *bus, int devfn, u32 *l, int timeout)
5629{
5630 int pos;
5631 u16 ctrl = 0;
5632 bool found;
5633 struct pci_dev *bridge = bus->self;
5634
5635 pos = pci_find_ext_capability(bridge, PCI_EXT_CAP_ID_ACS);
5636
5637 /* Disable ACS SV before initial config reads */
5638 if (pos) {
5639 pci_read_config_word(bridge, pos + PCI_ACS_CTRL, &ctrl);
5640 if (ctrl & PCI_ACS_SV)
5641 pci_write_config_word(bridge, pos + PCI_ACS_CTRL,
5642 ctrl & ~PCI_ACS_SV);
5643 }
5644
5645 found = pci_bus_generic_read_dev_vendor_id(bus, devfn, l, timeout);
5646
5647 /* Write Vendor ID (read-only) so the endpoint latches its bus/dev */
5648 if (found)
5649 pci_bus_write_config_word(bus, devfn, PCI_VENDOR_ID, 0);
5650
5651 /* Re-enable ACS_SV if it was previously enabled */
5652 if (ctrl & PCI_ACS_SV)
5653 pci_write_config_word(bridge, pos + PCI_ACS_CTRL, ctrl);
5654
5655 return found;
5656}
5657
5658/*
5659 * Microsemi Switchtec NTB uses devfn proxy IDs to move TLPs between
5660 * NT endpoints via the internal switch fabric. These IDs replace the
5661 * originating requestor ID TLPs which access host memory on peer NTB
5662 * ports. Therefore, all proxy IDs must be aliased to the NTB device
5663 * to permit access when the IOMMU is turned on.
5664 */
5665static void quirk_switchtec_ntb_dma_alias(struct pci_dev *pdev)
5666{
5667 void __iomem *mmio;
5668 struct ntb_info_regs __iomem *mmio_ntb;
5669 struct ntb_ctrl_regs __iomem *mmio_ctrl;
5670 u64 partition_map;
5671 u8 partition;
5672 int pp;
5673
5674 if (pci_enable_device(pdev)) {
5675 pci_err(pdev, "Cannot enable Switchtec device\n");
5676 return;
5677 }
5678
5679 mmio = pci_iomap(pdev, 0, 0);
5680 if (mmio == NULL) {
5681 pci_disable_device(pdev);
5682 pci_err(pdev, "Cannot iomap Switchtec device\n");
5683 return;
5684 }
5685
5686 pci_info(pdev, "Setting Switchtec proxy ID aliases\n");
5687
5688 mmio_ntb = mmio + SWITCHTEC_GAS_NTB_OFFSET;
5689 mmio_ctrl = (void __iomem *) mmio_ntb + SWITCHTEC_NTB_REG_CTRL_OFFSET;
5690
5691 partition = ioread8(&mmio_ntb->partition_id);
5692
5693 partition_map = ioread32(&mmio_ntb->ep_map);
5694 partition_map |= ((u64) ioread32(&mmio_ntb->ep_map + 4)) << 32;
5695 partition_map &= ~(1ULL << partition);
5696
5697 for (pp = 0; pp < (sizeof(partition_map) * 8); pp++) {
5698 struct ntb_ctrl_regs __iomem *mmio_peer_ctrl;
5699 u32 table_sz = 0;
5700 int te;
5701
5702 if (!(partition_map & (1ULL << pp)))
5703 continue;
5704
5705 pci_dbg(pdev, "Processing partition %d\n", pp);
5706
5707 mmio_peer_ctrl = &mmio_ctrl[pp];
5708
5709 table_sz = ioread16(&mmio_peer_ctrl->req_id_table_size);
5710 if (!table_sz) {
5711 pci_warn(pdev, "Partition %d table_sz 0\n", pp);
5712 continue;
5713 }
5714
5715 if (table_sz > 512) {
5716 pci_warn(pdev,
5717 "Invalid Switchtec partition %d table_sz %d\n",
5718 pp, table_sz);
5719 continue;
5720 }
5721
5722 for (te = 0; te < table_sz; te++) {
5723 u32 rid_entry;
5724 u8 devfn;
5725
5726 rid_entry = ioread32(&mmio_peer_ctrl->req_id_table[te]);
5727 devfn = (rid_entry >> 1) & 0xFF;
5728 pci_dbg(pdev,
5729 "Aliasing Partition %d Proxy ID %02x.%d\n",
5730 pp, PCI_SLOT(devfn), PCI_FUNC(devfn));
5731 pci_add_dma_alias(pdev, devfn, 1);
5732 }
5733 }
5734
5735 pci_iounmap(pdev, mmio);
5736 pci_disable_device(pdev);
5737}
5738#define SWITCHTEC_QUIRK(vid) \
5739 DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_MICROSEMI, vid, \
5740 PCI_CLASS_BRIDGE_OTHER, 8, quirk_switchtec_ntb_dma_alias)
5741
5742SWITCHTEC_QUIRK(0x8531); /* PFX 24xG3 */
5743SWITCHTEC_QUIRK(0x8532); /* PFX 32xG3 */
5744SWITCHTEC_QUIRK(0x8533); /* PFX 48xG3 */
5745SWITCHTEC_QUIRK(0x8534); /* PFX 64xG3 */
5746SWITCHTEC_QUIRK(0x8535); /* PFX 80xG3 */
5747SWITCHTEC_QUIRK(0x8536); /* PFX 96xG3 */
5748SWITCHTEC_QUIRK(0x8541); /* PSX 24xG3 */
5749SWITCHTEC_QUIRK(0x8542); /* PSX 32xG3 */
5750SWITCHTEC_QUIRK(0x8543); /* PSX 48xG3 */
5751SWITCHTEC_QUIRK(0x8544); /* PSX 64xG3 */
5752SWITCHTEC_QUIRK(0x8545); /* PSX 80xG3 */
5753SWITCHTEC_QUIRK(0x8546); /* PSX 96xG3 */
5754SWITCHTEC_QUIRK(0x8551); /* PAX 24XG3 */
5755SWITCHTEC_QUIRK(0x8552); /* PAX 32XG3 */
5756SWITCHTEC_QUIRK(0x8553); /* PAX 48XG3 */
5757SWITCHTEC_QUIRK(0x8554); /* PAX 64XG3 */
5758SWITCHTEC_QUIRK(0x8555); /* PAX 80XG3 */
5759SWITCHTEC_QUIRK(0x8556); /* PAX 96XG3 */
5760SWITCHTEC_QUIRK(0x8561); /* PFXL 24XG3 */
5761SWITCHTEC_QUIRK(0x8562); /* PFXL 32XG3 */
5762SWITCHTEC_QUIRK(0x8563); /* PFXL 48XG3 */
5763SWITCHTEC_QUIRK(0x8564); /* PFXL 64XG3 */
5764SWITCHTEC_QUIRK(0x8565); /* PFXL 80XG3 */
5765SWITCHTEC_QUIRK(0x8566); /* PFXL 96XG3 */
5766SWITCHTEC_QUIRK(0x8571); /* PFXI 24XG3 */
5767SWITCHTEC_QUIRK(0x8572); /* PFXI 32XG3 */
5768SWITCHTEC_QUIRK(0x8573); /* PFXI 48XG3 */
5769SWITCHTEC_QUIRK(0x8574); /* PFXI 64XG3 */
5770SWITCHTEC_QUIRK(0x8575); /* PFXI 80XG3 */
5771SWITCHTEC_QUIRK(0x8576); /* PFXI 96XG3 */
5772
5773/*
5774 * The PLX NTB uses devfn proxy IDs to move TLPs between NT endpoints.
5775 * These IDs are used to forward responses to the originator on the other
5776 * side of the NTB. Alias all possible IDs to the NTB to permit access when
5777 * the IOMMU is turned on.
5778 */
5779static void quirk_plx_ntb_dma_alias(struct pci_dev *pdev)
5780{
5781 pci_info(pdev, "Setting PLX NTB proxy ID aliases\n");
5782 /* PLX NTB may use all 256 devfns */
5783 pci_add_dma_alias(pdev, 0, 256);
5784}
5785DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_PLX, 0x87b0, quirk_plx_ntb_dma_alias);
5786DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_PLX, 0x87b1, quirk_plx_ntb_dma_alias);
5787
5788/*
5789 * On Lenovo Thinkpad P50 SKUs with a Nvidia Quadro M1000M, the BIOS does
5790 * not always reset the secondary Nvidia GPU between reboots if the system
5791 * is configured to use Hybrid Graphics mode. This results in the GPU
5792 * being left in whatever state it was in during the *previous* boot, which
5793 * causes spurious interrupts from the GPU, which in turn causes us to
5794 * disable the wrong IRQ and end up breaking the touchpad. Unsurprisingly,
5795 * this also completely breaks nouveau.
5796 *
5797 * Luckily, it seems a simple reset of the Nvidia GPU brings it back to a
5798 * clean state and fixes all these issues.
5799 *
5800 * When the machine is configured in Dedicated display mode, the issue
5801 * doesn't occur. Fortunately the GPU advertises NoReset+ when in this
5802 * mode, so we can detect that and avoid resetting it.
5803 */
5804static void quirk_reset_lenovo_thinkpad_p50_nvgpu(struct pci_dev *pdev)
5805{
5806 void __iomem *map;
5807 int ret;
5808
5809 if (pdev->subsystem_vendor != PCI_VENDOR_ID_LENOVO ||
5810 pdev->subsystem_device != 0x222e ||
5811 !pdev->reset_fn)
5812 return;
5813
5814 if (pci_enable_device_mem(pdev))
5815 return;
5816
5817 /*
5818 * Based on nvkm_device_ctor() in
5819 * drivers/gpu/drm/nouveau/nvkm/engine/device/base.c
5820 */
5821 map = pci_iomap(pdev, 0, 0x23000);
5822 if (!map) {
5823 pci_err(pdev, "Can't map MMIO space\n");
5824 goto out_disable;
5825 }
5826
5827 /*
5828 * Make sure the GPU looks like it's been POSTed before resetting
5829 * it.
5830 */
5831 if (ioread32(map + 0x2240c) & 0x2) {
5832 pci_info(pdev, FW_BUG "GPU left initialized by EFI, resetting\n");
5833 ret = pci_reset_bus(pdev);
5834 if (ret < 0)
5835 pci_err(pdev, "Failed to reset GPU: %d\n", ret);
5836 }
5837
5838 iounmap(map);
5839out_disable:
5840 pci_disable_device(pdev);
5841}
5842DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_NVIDIA, 0x13b1,
5843 PCI_CLASS_DISPLAY_VGA, 8,
5844 quirk_reset_lenovo_thinkpad_p50_nvgpu);
5845
5846/*
5847 * Device [1b21:2142]
5848 * When in D0, PME# doesn't get asserted when plugging USB 3.0 device.
5849 */
5850static void pci_fixup_no_d0_pme(struct pci_dev *dev)
5851{
5852 pci_info(dev, "PME# does not work under D0, disabling it\n");
5853 dev->pme_support &= ~(PCI_PM_CAP_PME_D0 >> PCI_PM_CAP_PME_SHIFT);
5854}
5855DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ASMEDIA, 0x2142, pci_fixup_no_d0_pme);
5856
5857/*
5858 * Device [12d8:0x400e] and [12d8:0x400f]
5859 * These devices advertise PME# support in all power states but don't
5860 * reliably assert it.
5861 */
5862static void pci_fixup_no_pme(struct pci_dev *dev)
5863{
5864 pci_info(dev, "PME# is unreliable, disabling it\n");
5865 dev->pme_support = 0;
5866}
5867DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_PERICOM, 0x400e, pci_fixup_no_pme);
5868DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_PERICOM, 0x400f, pci_fixup_no_pme);
5869
5870static void apex_pci_fixup_class(struct pci_dev *pdev)
5871{
5872 pdev->class = (PCI_CLASS_SYSTEM_OTHER << 8) | pdev->class;
5873}
5874DECLARE_PCI_FIXUP_CLASS_HEADER(0x1ac1, 0x089a,
5875 PCI_CLASS_NOT_DEFINED, 8, apex_pci_fixup_class);
5876
5877static void nvidia_ion_ahci_fixup(struct pci_dev *pdev)
5878{
5879 pdev->dev_flags |= PCI_DEV_FLAGS_HAS_MSI_MASKING;
5880}
5881DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, 0x0ab8, nvidia_ion_ahci_fixup);