b.liu | e958203 | 2025-04-17 19:18:16 +0800 | [diff] [blame^] | 1 | // SPDX-License-Identifier: GPL-2.0 |
| 2 | /* |
| 3 | * Copyright 2017 NXP |
| 4 | * Copyright 2016 Freescale Semiconductor, Inc. |
| 5 | */ |
| 6 | |
| 7 | #include <linux/bitfield.h> |
| 8 | #include <linux/init.h> |
| 9 | #include <linux/interrupt.h> |
| 10 | #include <linux/io.h> |
| 11 | #include <linux/module.h> |
| 12 | #include <linux/of.h> |
| 13 | #include <linux/of_address.h> |
| 14 | #include <linux/of_device.h> |
| 15 | #include <linux/of_irq.h> |
| 16 | #include <linux/perf_event.h> |
| 17 | #include <linux/slab.h> |
| 18 | |
| 19 | #define COUNTER_CNTL 0x0 |
| 20 | #define COUNTER_READ 0x20 |
| 21 | |
| 22 | #define COUNTER_DPCR1 0x30 |
| 23 | |
| 24 | #define CNTL_OVER 0x1 |
| 25 | #define CNTL_CLEAR 0x2 |
| 26 | #define CNTL_EN 0x4 |
| 27 | #define CNTL_EN_MASK 0xFFFFFFFB |
| 28 | #define CNTL_CLEAR_MASK 0xFFFFFFFD |
| 29 | #define CNTL_OVER_MASK 0xFFFFFFFE |
| 30 | |
| 31 | #define CNTL_CSV_SHIFT 24 |
| 32 | #define CNTL_CSV_MASK (0xFFU << CNTL_CSV_SHIFT) |
| 33 | |
| 34 | #define EVENT_CYCLES_ID 0 |
| 35 | #define EVENT_CYCLES_COUNTER 0 |
| 36 | #define NUM_COUNTERS 4 |
| 37 | |
| 38 | #define AXI_MASKING_REVERT 0xffff0000 /* AXI_MASKING(MSB 16bits) + AXI_ID(LSB 16bits) */ |
| 39 | |
| 40 | #define to_ddr_pmu(p) container_of(p, struct ddr_pmu, pmu) |
| 41 | |
| 42 | #define DDR_PERF_DEV_NAME "imx8_ddr" |
| 43 | #define DDR_CPUHP_CB_NAME DDR_PERF_DEV_NAME "_perf_pmu" |
| 44 | |
| 45 | static DEFINE_IDA(ddr_ida); |
| 46 | |
| 47 | /* DDR Perf hardware feature */ |
| 48 | #define DDR_CAP_AXI_ID_FILTER 0x1 /* support AXI ID filter */ |
| 49 | #define DDR_CAP_AXI_ID_FILTER_ENHANCED 0x3 /* support enhanced AXI ID filter */ |
| 50 | |
| 51 | struct fsl_ddr_devtype_data { |
| 52 | unsigned int quirks; /* quirks needed for different DDR Perf core */ |
| 53 | }; |
| 54 | |
| 55 | static const struct fsl_ddr_devtype_data imx8_devtype_data; |
| 56 | |
| 57 | static const struct fsl_ddr_devtype_data imx8m_devtype_data = { |
| 58 | .quirks = DDR_CAP_AXI_ID_FILTER, |
| 59 | }; |
| 60 | |
| 61 | static const struct of_device_id imx_ddr_pmu_dt_ids[] = { |
| 62 | { .compatible = "fsl,imx8-ddr-pmu", .data = &imx8_devtype_data}, |
| 63 | { .compatible = "fsl,imx8m-ddr-pmu", .data = &imx8m_devtype_data}, |
| 64 | { /* sentinel */ } |
| 65 | }; |
| 66 | MODULE_DEVICE_TABLE(of, imx_ddr_pmu_dt_ids); |
| 67 | |
| 68 | struct ddr_pmu { |
| 69 | struct pmu pmu; |
| 70 | void __iomem *base; |
| 71 | unsigned int cpu; |
| 72 | struct hlist_node node; |
| 73 | struct device *dev; |
| 74 | struct perf_event *events[NUM_COUNTERS]; |
| 75 | int active_events; |
| 76 | enum cpuhp_state cpuhp_state; |
| 77 | const struct fsl_ddr_devtype_data *devtype_data; |
| 78 | int irq; |
| 79 | int id; |
| 80 | int active_counter; |
| 81 | }; |
| 82 | |
| 83 | static ssize_t ddr_perf_cpumask_show(struct device *dev, |
| 84 | struct device_attribute *attr, char *buf) |
| 85 | { |
| 86 | struct ddr_pmu *pmu = dev_get_drvdata(dev); |
| 87 | |
| 88 | return cpumap_print_to_pagebuf(true, buf, cpumask_of(pmu->cpu)); |
| 89 | } |
| 90 | |
| 91 | static struct device_attribute ddr_perf_cpumask_attr = |
| 92 | __ATTR(cpumask, 0444, ddr_perf_cpumask_show, NULL); |
| 93 | |
| 94 | static struct attribute *ddr_perf_cpumask_attrs[] = { |
| 95 | &ddr_perf_cpumask_attr.attr, |
| 96 | NULL, |
| 97 | }; |
| 98 | |
| 99 | static struct attribute_group ddr_perf_cpumask_attr_group = { |
| 100 | .attrs = ddr_perf_cpumask_attrs, |
| 101 | }; |
| 102 | |
| 103 | static ssize_t |
| 104 | ddr_pmu_event_show(struct device *dev, struct device_attribute *attr, |
| 105 | char *page) |
| 106 | { |
| 107 | struct perf_pmu_events_attr *pmu_attr; |
| 108 | |
| 109 | pmu_attr = container_of(attr, struct perf_pmu_events_attr, attr); |
| 110 | return sprintf(page, "event=0x%02llx\n", pmu_attr->id); |
| 111 | } |
| 112 | |
| 113 | #define IMX8_DDR_PMU_EVENT_ATTR(_name, _id) \ |
| 114 | (&((struct perf_pmu_events_attr[]) { \ |
| 115 | { .attr = __ATTR(_name, 0444, ddr_pmu_event_show, NULL),\ |
| 116 | .id = _id, } \ |
| 117 | })[0].attr.attr) |
| 118 | |
| 119 | static struct attribute *ddr_perf_events_attrs[] = { |
| 120 | IMX8_DDR_PMU_EVENT_ATTR(cycles, EVENT_CYCLES_ID), |
| 121 | IMX8_DDR_PMU_EVENT_ATTR(selfresh, 0x01), |
| 122 | IMX8_DDR_PMU_EVENT_ATTR(read-accesses, 0x04), |
| 123 | IMX8_DDR_PMU_EVENT_ATTR(write-accesses, 0x05), |
| 124 | IMX8_DDR_PMU_EVENT_ATTR(read-queue-depth, 0x08), |
| 125 | IMX8_DDR_PMU_EVENT_ATTR(write-queue-depth, 0x09), |
| 126 | IMX8_DDR_PMU_EVENT_ATTR(lp-read-credit-cnt, 0x10), |
| 127 | IMX8_DDR_PMU_EVENT_ATTR(hp-read-credit-cnt, 0x11), |
| 128 | IMX8_DDR_PMU_EVENT_ATTR(write-credit-cnt, 0x12), |
| 129 | IMX8_DDR_PMU_EVENT_ATTR(read-command, 0x20), |
| 130 | IMX8_DDR_PMU_EVENT_ATTR(write-command, 0x21), |
| 131 | IMX8_DDR_PMU_EVENT_ATTR(read-modify-write-command, 0x22), |
| 132 | IMX8_DDR_PMU_EVENT_ATTR(hp-read, 0x23), |
| 133 | IMX8_DDR_PMU_EVENT_ATTR(hp-req-nocredit, 0x24), |
| 134 | IMX8_DDR_PMU_EVENT_ATTR(hp-xact-credit, 0x25), |
| 135 | IMX8_DDR_PMU_EVENT_ATTR(lp-req-nocredit, 0x26), |
| 136 | IMX8_DDR_PMU_EVENT_ATTR(lp-xact-credit, 0x27), |
| 137 | IMX8_DDR_PMU_EVENT_ATTR(wr-xact-credit, 0x29), |
| 138 | IMX8_DDR_PMU_EVENT_ATTR(read-cycles, 0x2a), |
| 139 | IMX8_DDR_PMU_EVENT_ATTR(write-cycles, 0x2b), |
| 140 | IMX8_DDR_PMU_EVENT_ATTR(read-write-transition, 0x30), |
| 141 | IMX8_DDR_PMU_EVENT_ATTR(precharge, 0x31), |
| 142 | IMX8_DDR_PMU_EVENT_ATTR(activate, 0x32), |
| 143 | IMX8_DDR_PMU_EVENT_ATTR(load-mode, 0x33), |
| 144 | IMX8_DDR_PMU_EVENT_ATTR(perf-mwr, 0x34), |
| 145 | IMX8_DDR_PMU_EVENT_ATTR(read, 0x35), |
| 146 | IMX8_DDR_PMU_EVENT_ATTR(read-activate, 0x36), |
| 147 | IMX8_DDR_PMU_EVENT_ATTR(refresh, 0x37), |
| 148 | IMX8_DDR_PMU_EVENT_ATTR(write, 0x38), |
| 149 | IMX8_DDR_PMU_EVENT_ATTR(raw-hazard, 0x39), |
| 150 | IMX8_DDR_PMU_EVENT_ATTR(axid-read, 0x41), |
| 151 | IMX8_DDR_PMU_EVENT_ATTR(axid-write, 0x42), |
| 152 | NULL, |
| 153 | }; |
| 154 | |
| 155 | static struct attribute_group ddr_perf_events_attr_group = { |
| 156 | .name = "events", |
| 157 | .attrs = ddr_perf_events_attrs, |
| 158 | }; |
| 159 | |
| 160 | PMU_FORMAT_ATTR(event, "config:0-7"); |
| 161 | PMU_FORMAT_ATTR(axi_id, "config1:0-15"); |
| 162 | PMU_FORMAT_ATTR(axi_mask, "config1:16-31"); |
| 163 | |
| 164 | static struct attribute *ddr_perf_format_attrs[] = { |
| 165 | &format_attr_event.attr, |
| 166 | &format_attr_axi_id.attr, |
| 167 | &format_attr_axi_mask.attr, |
| 168 | NULL, |
| 169 | }; |
| 170 | |
| 171 | static struct attribute_group ddr_perf_format_attr_group = { |
| 172 | .name = "format", |
| 173 | .attrs = ddr_perf_format_attrs, |
| 174 | }; |
| 175 | |
| 176 | static const struct attribute_group *attr_groups[] = { |
| 177 | &ddr_perf_events_attr_group, |
| 178 | &ddr_perf_format_attr_group, |
| 179 | &ddr_perf_cpumask_attr_group, |
| 180 | NULL, |
| 181 | }; |
| 182 | |
| 183 | static bool ddr_perf_is_filtered(struct perf_event *event) |
| 184 | { |
| 185 | return event->attr.config == 0x41 || event->attr.config == 0x42; |
| 186 | } |
| 187 | |
| 188 | static u32 ddr_perf_filter_val(struct perf_event *event) |
| 189 | { |
| 190 | return event->attr.config1; |
| 191 | } |
| 192 | |
| 193 | static bool ddr_perf_filters_compatible(struct perf_event *a, |
| 194 | struct perf_event *b) |
| 195 | { |
| 196 | if (!ddr_perf_is_filtered(a)) |
| 197 | return true; |
| 198 | if (!ddr_perf_is_filtered(b)) |
| 199 | return true; |
| 200 | return ddr_perf_filter_val(a) == ddr_perf_filter_val(b); |
| 201 | } |
| 202 | |
| 203 | static bool ddr_perf_is_enhanced_filtered(struct perf_event *event) |
| 204 | { |
| 205 | unsigned int filt; |
| 206 | struct ddr_pmu *pmu = to_ddr_pmu(event->pmu); |
| 207 | |
| 208 | filt = pmu->devtype_data->quirks & DDR_CAP_AXI_ID_FILTER_ENHANCED; |
| 209 | return (filt == DDR_CAP_AXI_ID_FILTER_ENHANCED) && |
| 210 | ddr_perf_is_filtered(event); |
| 211 | } |
| 212 | |
| 213 | static u32 ddr_perf_alloc_counter(struct ddr_pmu *pmu, int event) |
| 214 | { |
| 215 | int i; |
| 216 | |
| 217 | /* |
| 218 | * Always map cycle event to counter 0 |
| 219 | * Cycles counter is dedicated for cycle event |
| 220 | * can't used for the other events |
| 221 | */ |
| 222 | if (event == EVENT_CYCLES_ID) { |
| 223 | if (pmu->events[EVENT_CYCLES_COUNTER] == NULL) |
| 224 | return EVENT_CYCLES_COUNTER; |
| 225 | else |
| 226 | return -ENOENT; |
| 227 | } |
| 228 | |
| 229 | for (i = 1; i < NUM_COUNTERS; i++) { |
| 230 | if (pmu->events[i] == NULL) |
| 231 | return i; |
| 232 | } |
| 233 | |
| 234 | return -ENOENT; |
| 235 | } |
| 236 | |
| 237 | static void ddr_perf_free_counter(struct ddr_pmu *pmu, int counter) |
| 238 | { |
| 239 | pmu->events[counter] = NULL; |
| 240 | } |
| 241 | |
| 242 | static u32 ddr_perf_read_counter(struct ddr_pmu *pmu, int counter) |
| 243 | { |
| 244 | struct perf_event *event = pmu->events[counter]; |
| 245 | void __iomem *base = pmu->base; |
| 246 | |
| 247 | /* |
| 248 | * return bytes instead of bursts from ddr transaction for |
| 249 | * axid-read and axid-write event if PMU core supports enhanced |
| 250 | * filter. |
| 251 | */ |
| 252 | base += ddr_perf_is_enhanced_filtered(event) ? COUNTER_DPCR1 : |
| 253 | COUNTER_READ; |
| 254 | return readl_relaxed(base + counter * 4); |
| 255 | } |
| 256 | |
| 257 | static int ddr_perf_event_init(struct perf_event *event) |
| 258 | { |
| 259 | struct ddr_pmu *pmu = to_ddr_pmu(event->pmu); |
| 260 | struct hw_perf_event *hwc = &event->hw; |
| 261 | struct perf_event *sibling; |
| 262 | |
| 263 | if (event->attr.type != event->pmu->type) |
| 264 | return -ENOENT; |
| 265 | |
| 266 | if (is_sampling_event(event) || event->attach_state & PERF_ATTACH_TASK) |
| 267 | return -EOPNOTSUPP; |
| 268 | |
| 269 | if (event->cpu < 0) { |
| 270 | dev_warn(pmu->dev, "Can't provide per-task data!\n"); |
| 271 | return -EOPNOTSUPP; |
| 272 | } |
| 273 | |
| 274 | /* |
| 275 | * We must NOT create groups containing mixed PMUs, although software |
| 276 | * events are acceptable (for example to create a CCN group |
| 277 | * periodically read when a hrtimer aka cpu-clock leader triggers). |
| 278 | */ |
| 279 | if (event->group_leader->pmu != event->pmu && |
| 280 | !is_software_event(event->group_leader)) |
| 281 | return -EINVAL; |
| 282 | |
| 283 | if (pmu->devtype_data->quirks & DDR_CAP_AXI_ID_FILTER) { |
| 284 | if (!ddr_perf_filters_compatible(event, event->group_leader)) |
| 285 | return -EINVAL; |
| 286 | for_each_sibling_event(sibling, event->group_leader) { |
| 287 | if (!ddr_perf_filters_compatible(event, sibling)) |
| 288 | return -EINVAL; |
| 289 | } |
| 290 | } |
| 291 | |
| 292 | for_each_sibling_event(sibling, event->group_leader) { |
| 293 | if (sibling->pmu != event->pmu && |
| 294 | !is_software_event(sibling)) |
| 295 | return -EINVAL; |
| 296 | } |
| 297 | |
| 298 | event->cpu = pmu->cpu; |
| 299 | hwc->idx = -1; |
| 300 | |
| 301 | return 0; |
| 302 | } |
| 303 | |
| 304 | |
| 305 | static void ddr_perf_event_update(struct perf_event *event) |
| 306 | { |
| 307 | struct ddr_pmu *pmu = to_ddr_pmu(event->pmu); |
| 308 | struct hw_perf_event *hwc = &event->hw; |
| 309 | u64 delta, prev_raw_count, new_raw_count; |
| 310 | int counter = hwc->idx; |
| 311 | |
| 312 | do { |
| 313 | prev_raw_count = local64_read(&hwc->prev_count); |
| 314 | new_raw_count = ddr_perf_read_counter(pmu, counter); |
| 315 | } while (local64_cmpxchg(&hwc->prev_count, prev_raw_count, |
| 316 | new_raw_count) != prev_raw_count); |
| 317 | |
| 318 | delta = (new_raw_count - prev_raw_count) & 0xFFFFFFFF; |
| 319 | |
| 320 | local64_add(delta, &event->count); |
| 321 | } |
| 322 | |
| 323 | static void ddr_perf_counter_enable(struct ddr_pmu *pmu, int config, |
| 324 | int counter, bool enable) |
| 325 | { |
| 326 | u8 reg = counter * 4 + COUNTER_CNTL; |
| 327 | int val; |
| 328 | |
| 329 | if (enable) { |
| 330 | /* |
| 331 | * cycle counter is special which should firstly write 0 then |
| 332 | * write 1 into CLEAR bit to clear it. Other counters only |
| 333 | * need write 0 into CLEAR bit and it turns out to be 1 by |
| 334 | * hardware. Below enable flow is harmless for all counters. |
| 335 | */ |
| 336 | writel(0, pmu->base + reg); |
| 337 | val = CNTL_EN | CNTL_CLEAR; |
| 338 | val |= FIELD_PREP(CNTL_CSV_MASK, config); |
| 339 | writel(val, pmu->base + reg); |
| 340 | } else { |
| 341 | /* Disable counter */ |
| 342 | val = readl_relaxed(pmu->base + reg) & CNTL_EN_MASK; |
| 343 | writel(val, pmu->base + reg); |
| 344 | } |
| 345 | } |
| 346 | |
| 347 | static void ddr_perf_event_start(struct perf_event *event, int flags) |
| 348 | { |
| 349 | struct ddr_pmu *pmu = to_ddr_pmu(event->pmu); |
| 350 | struct hw_perf_event *hwc = &event->hw; |
| 351 | int counter = hwc->idx; |
| 352 | |
| 353 | local64_set(&hwc->prev_count, 0); |
| 354 | |
| 355 | ddr_perf_counter_enable(pmu, event->attr.config, counter, true); |
| 356 | |
| 357 | if (!pmu->active_counter++) |
| 358 | ddr_perf_counter_enable(pmu, EVENT_CYCLES_ID, |
| 359 | EVENT_CYCLES_COUNTER, true); |
| 360 | |
| 361 | hwc->state = 0; |
| 362 | } |
| 363 | |
| 364 | static int ddr_perf_event_add(struct perf_event *event, int flags) |
| 365 | { |
| 366 | struct ddr_pmu *pmu = to_ddr_pmu(event->pmu); |
| 367 | struct hw_perf_event *hwc = &event->hw; |
| 368 | int counter; |
| 369 | int cfg = event->attr.config; |
| 370 | int cfg1 = event->attr.config1; |
| 371 | |
| 372 | if (pmu->devtype_data->quirks & DDR_CAP_AXI_ID_FILTER) { |
| 373 | int i; |
| 374 | |
| 375 | for (i = 1; i < NUM_COUNTERS; i++) { |
| 376 | if (pmu->events[i] && |
| 377 | !ddr_perf_filters_compatible(event, pmu->events[i])) |
| 378 | return -EINVAL; |
| 379 | } |
| 380 | |
| 381 | if (ddr_perf_is_filtered(event)) { |
| 382 | /* revert axi id masking(axi_mask) value */ |
| 383 | cfg1 ^= AXI_MASKING_REVERT; |
| 384 | writel(cfg1, pmu->base + COUNTER_DPCR1); |
| 385 | } |
| 386 | } |
| 387 | |
| 388 | counter = ddr_perf_alloc_counter(pmu, cfg); |
| 389 | if (counter < 0) { |
| 390 | dev_dbg(pmu->dev, "There are not enough counters\n"); |
| 391 | return -EOPNOTSUPP; |
| 392 | } |
| 393 | |
| 394 | pmu->events[counter] = event; |
| 395 | pmu->active_events++; |
| 396 | hwc->idx = counter; |
| 397 | |
| 398 | hwc->state |= PERF_HES_STOPPED; |
| 399 | |
| 400 | if (flags & PERF_EF_START) |
| 401 | ddr_perf_event_start(event, flags); |
| 402 | |
| 403 | return 0; |
| 404 | } |
| 405 | |
| 406 | static void ddr_perf_event_stop(struct perf_event *event, int flags) |
| 407 | { |
| 408 | struct ddr_pmu *pmu = to_ddr_pmu(event->pmu); |
| 409 | struct hw_perf_event *hwc = &event->hw; |
| 410 | int counter = hwc->idx; |
| 411 | |
| 412 | ddr_perf_counter_enable(pmu, event->attr.config, counter, false); |
| 413 | ddr_perf_event_update(event); |
| 414 | |
| 415 | if (!--pmu->active_counter) |
| 416 | ddr_perf_counter_enable(pmu, EVENT_CYCLES_ID, |
| 417 | EVENT_CYCLES_COUNTER, false); |
| 418 | |
| 419 | hwc->state |= PERF_HES_STOPPED; |
| 420 | } |
| 421 | |
| 422 | static void ddr_perf_event_del(struct perf_event *event, int flags) |
| 423 | { |
| 424 | struct ddr_pmu *pmu = to_ddr_pmu(event->pmu); |
| 425 | struct hw_perf_event *hwc = &event->hw; |
| 426 | int counter = hwc->idx; |
| 427 | |
| 428 | ddr_perf_event_stop(event, PERF_EF_UPDATE); |
| 429 | |
| 430 | ddr_perf_free_counter(pmu, counter); |
| 431 | pmu->active_events--; |
| 432 | hwc->idx = -1; |
| 433 | } |
| 434 | |
| 435 | static void ddr_perf_pmu_enable(struct pmu *pmu) |
| 436 | { |
| 437 | } |
| 438 | |
| 439 | static void ddr_perf_pmu_disable(struct pmu *pmu) |
| 440 | { |
| 441 | } |
| 442 | |
| 443 | static int ddr_perf_init(struct ddr_pmu *pmu, void __iomem *base, |
| 444 | struct device *dev) |
| 445 | { |
| 446 | *pmu = (struct ddr_pmu) { |
| 447 | .pmu = (struct pmu) { |
| 448 | .module = THIS_MODULE, |
| 449 | .capabilities = PERF_PMU_CAP_NO_EXCLUDE, |
| 450 | .task_ctx_nr = perf_invalid_context, |
| 451 | .attr_groups = attr_groups, |
| 452 | .event_init = ddr_perf_event_init, |
| 453 | .add = ddr_perf_event_add, |
| 454 | .del = ddr_perf_event_del, |
| 455 | .start = ddr_perf_event_start, |
| 456 | .stop = ddr_perf_event_stop, |
| 457 | .read = ddr_perf_event_update, |
| 458 | .pmu_enable = ddr_perf_pmu_enable, |
| 459 | .pmu_disable = ddr_perf_pmu_disable, |
| 460 | }, |
| 461 | .base = base, |
| 462 | .dev = dev, |
| 463 | }; |
| 464 | |
| 465 | pmu->id = ida_simple_get(&ddr_ida, 0, 0, GFP_KERNEL); |
| 466 | return pmu->id; |
| 467 | } |
| 468 | |
| 469 | static irqreturn_t ddr_perf_irq_handler(int irq, void *p) |
| 470 | { |
| 471 | int i; |
| 472 | struct ddr_pmu *pmu = (struct ddr_pmu *) p; |
| 473 | struct perf_event *event, *cycle_event = NULL; |
| 474 | |
| 475 | /* all counter will stop if cycle counter disabled */ |
| 476 | ddr_perf_counter_enable(pmu, |
| 477 | EVENT_CYCLES_ID, |
| 478 | EVENT_CYCLES_COUNTER, |
| 479 | false); |
| 480 | /* |
| 481 | * When the cycle counter overflows, all counters are stopped, |
| 482 | * and an IRQ is raised. If any other counter overflows, it |
| 483 | * continues counting, and no IRQ is raised. |
| 484 | * |
| 485 | * Cycles occur at least 4 times as often as other events, so we |
| 486 | * can update all events on a cycle counter overflow and not |
| 487 | * lose events. |
| 488 | * |
| 489 | */ |
| 490 | for (i = 0; i < NUM_COUNTERS; i++) { |
| 491 | |
| 492 | if (!pmu->events[i]) |
| 493 | continue; |
| 494 | |
| 495 | event = pmu->events[i]; |
| 496 | |
| 497 | ddr_perf_event_update(event); |
| 498 | |
| 499 | if (event->hw.idx == EVENT_CYCLES_COUNTER) |
| 500 | cycle_event = event; |
| 501 | } |
| 502 | |
| 503 | ddr_perf_counter_enable(pmu, |
| 504 | EVENT_CYCLES_ID, |
| 505 | EVENT_CYCLES_COUNTER, |
| 506 | true); |
| 507 | if (cycle_event) |
| 508 | ddr_perf_event_update(cycle_event); |
| 509 | |
| 510 | return IRQ_HANDLED; |
| 511 | } |
| 512 | |
| 513 | static int ddr_perf_offline_cpu(unsigned int cpu, struct hlist_node *node) |
| 514 | { |
| 515 | struct ddr_pmu *pmu = hlist_entry_safe(node, struct ddr_pmu, node); |
| 516 | int target; |
| 517 | |
| 518 | if (cpu != pmu->cpu) |
| 519 | return 0; |
| 520 | |
| 521 | target = cpumask_any_but(cpu_online_mask, cpu); |
| 522 | if (target >= nr_cpu_ids) |
| 523 | return 0; |
| 524 | |
| 525 | perf_pmu_migrate_context(&pmu->pmu, cpu, target); |
| 526 | pmu->cpu = target; |
| 527 | |
| 528 | WARN_ON(irq_set_affinity_hint(pmu->irq, cpumask_of(pmu->cpu))); |
| 529 | |
| 530 | return 0; |
| 531 | } |
| 532 | |
| 533 | static int ddr_perf_probe(struct platform_device *pdev) |
| 534 | { |
| 535 | struct ddr_pmu *pmu; |
| 536 | struct device_node *np; |
| 537 | void __iomem *base; |
| 538 | char *name; |
| 539 | int num; |
| 540 | int ret; |
| 541 | int irq; |
| 542 | |
| 543 | base = devm_platform_ioremap_resource(pdev, 0); |
| 544 | if (IS_ERR(base)) |
| 545 | return PTR_ERR(base); |
| 546 | |
| 547 | np = pdev->dev.of_node; |
| 548 | |
| 549 | pmu = devm_kzalloc(&pdev->dev, sizeof(*pmu), GFP_KERNEL); |
| 550 | if (!pmu) |
| 551 | return -ENOMEM; |
| 552 | |
| 553 | num = ddr_perf_init(pmu, base, &pdev->dev); |
| 554 | |
| 555 | platform_set_drvdata(pdev, pmu); |
| 556 | |
| 557 | name = devm_kasprintf(&pdev->dev, GFP_KERNEL, DDR_PERF_DEV_NAME "%d", |
| 558 | num); |
| 559 | if (!name) { |
| 560 | ret = -ENOMEM; |
| 561 | goto cpuhp_state_err; |
| 562 | } |
| 563 | |
| 564 | pmu->devtype_data = of_device_get_match_data(&pdev->dev); |
| 565 | |
| 566 | pmu->cpu = raw_smp_processor_id(); |
| 567 | ret = cpuhp_setup_state_multi(CPUHP_AP_ONLINE_DYN, |
| 568 | DDR_CPUHP_CB_NAME, |
| 569 | NULL, |
| 570 | ddr_perf_offline_cpu); |
| 571 | |
| 572 | if (ret < 0) { |
| 573 | dev_err(&pdev->dev, "cpuhp_setup_state_multi failed\n"); |
| 574 | goto cpuhp_state_err; |
| 575 | } |
| 576 | |
| 577 | pmu->cpuhp_state = ret; |
| 578 | |
| 579 | /* Register the pmu instance for cpu hotplug */ |
| 580 | ret = cpuhp_state_add_instance_nocalls(pmu->cpuhp_state, &pmu->node); |
| 581 | if (ret) { |
| 582 | dev_err(&pdev->dev, "Error %d registering hotplug\n", ret); |
| 583 | goto cpuhp_instance_err; |
| 584 | } |
| 585 | |
| 586 | /* Request irq */ |
| 587 | irq = of_irq_get(np, 0); |
| 588 | if (irq < 0) { |
| 589 | dev_err(&pdev->dev, "Failed to get irq: %d", irq); |
| 590 | ret = irq; |
| 591 | goto ddr_perf_err; |
| 592 | } |
| 593 | |
| 594 | ret = devm_request_irq(&pdev->dev, irq, |
| 595 | ddr_perf_irq_handler, |
| 596 | IRQF_NOBALANCING | IRQF_NO_THREAD, |
| 597 | DDR_CPUHP_CB_NAME, |
| 598 | pmu); |
| 599 | if (ret < 0) { |
| 600 | dev_err(&pdev->dev, "Request irq failed: %d", ret); |
| 601 | goto ddr_perf_err; |
| 602 | } |
| 603 | |
| 604 | pmu->irq = irq; |
| 605 | ret = irq_set_affinity_hint(pmu->irq, cpumask_of(pmu->cpu)); |
| 606 | if (ret) { |
| 607 | dev_err(pmu->dev, "Failed to set interrupt affinity!\n"); |
| 608 | goto ddr_perf_err; |
| 609 | } |
| 610 | |
| 611 | ret = perf_pmu_register(&pmu->pmu, name, -1); |
| 612 | if (ret) |
| 613 | goto ddr_perf_err; |
| 614 | |
| 615 | return 0; |
| 616 | |
| 617 | ddr_perf_err: |
| 618 | cpuhp_state_remove_instance_nocalls(pmu->cpuhp_state, &pmu->node); |
| 619 | cpuhp_instance_err: |
| 620 | cpuhp_remove_multi_state(pmu->cpuhp_state); |
| 621 | cpuhp_state_err: |
| 622 | ida_simple_remove(&ddr_ida, pmu->id); |
| 623 | dev_warn(&pdev->dev, "i.MX8 DDR Perf PMU failed (%d), disabled\n", ret); |
| 624 | return ret; |
| 625 | } |
| 626 | |
| 627 | static int ddr_perf_remove(struct platform_device *pdev) |
| 628 | { |
| 629 | struct ddr_pmu *pmu = platform_get_drvdata(pdev); |
| 630 | |
| 631 | cpuhp_state_remove_instance_nocalls(pmu->cpuhp_state, &pmu->node); |
| 632 | cpuhp_remove_multi_state(pmu->cpuhp_state); |
| 633 | irq_set_affinity_hint(pmu->irq, NULL); |
| 634 | |
| 635 | perf_pmu_unregister(&pmu->pmu); |
| 636 | |
| 637 | ida_simple_remove(&ddr_ida, pmu->id); |
| 638 | return 0; |
| 639 | } |
| 640 | |
| 641 | static struct platform_driver imx_ddr_pmu_driver = { |
| 642 | .driver = { |
| 643 | .name = "imx-ddr-pmu", |
| 644 | .of_match_table = imx_ddr_pmu_dt_ids, |
| 645 | .suppress_bind_attrs = true, |
| 646 | }, |
| 647 | .probe = ddr_perf_probe, |
| 648 | .remove = ddr_perf_remove, |
| 649 | }; |
| 650 | |
| 651 | module_platform_driver(imx_ddr_pmu_driver); |
| 652 | MODULE_LICENSE("GPL v2"); |