blob: 7470adfaabf374e980ac383f6adb6d1de8d4efd2 [file] [log] [blame]
b.liue9582032025-04-17 19:18:16 +08001// SPDX-License-Identifier: (GPL-2.0 OR BSD-3-Clause)
2// Copyright(c) 2015-17 Intel Corporation.
3
4/*
5 * Soundwire Intel Master Driver
6 */
7
8#include <linux/acpi.h>
9#include <linux/debugfs.h>
10#include <linux/delay.h>
11#include <linux/module.h>
12#include <linux/interrupt.h>
13#include <linux/platform_device.h>
14#include <sound/pcm_params.h>
15#include <sound/soc.h>
16#include <linux/soundwire/sdw_registers.h>
17#include <linux/soundwire/sdw.h>
18#include <linux/soundwire/sdw_intel.h>
19#include "cadence_master.h"
20#include "bus.h"
21#include "intel.h"
22
23/* Intel SHIM Registers Definition */
24#define SDW_SHIM_LCAP 0x0
25#define SDW_SHIM_LCTL 0x4
26#define SDW_SHIM_IPPTR 0x8
27#define SDW_SHIM_SYNC 0xC
28
29#define SDW_SHIM_CTLSCAP(x) (0x010 + 0x60 * (x))
30#define SDW_SHIM_CTLS0CM(x) (0x012 + 0x60 * (x))
31#define SDW_SHIM_CTLS1CM(x) (0x014 + 0x60 * (x))
32#define SDW_SHIM_CTLS2CM(x) (0x016 + 0x60 * (x))
33#define SDW_SHIM_CTLS3CM(x) (0x018 + 0x60 * (x))
34#define SDW_SHIM_PCMSCAP(x) (0x020 + 0x60 * (x))
35
36#define SDW_SHIM_PCMSYCHM(x, y) (0x022 + (0x60 * (x)) + (0x2 * (y)))
37#define SDW_SHIM_PCMSYCHC(x, y) (0x042 + (0x60 * (x)) + (0x2 * (y)))
38#define SDW_SHIM_PDMSCAP(x) (0x062 + 0x60 * (x))
39#define SDW_SHIM_IOCTL(x) (0x06C + 0x60 * (x))
40#define SDW_SHIM_CTMCTL(x) (0x06E + 0x60 * (x))
41
42#define SDW_SHIM_WAKEEN 0x190
43#define SDW_SHIM_WAKESTS 0x192
44
45#define SDW_SHIM_LCTL_SPA BIT(0)
46#define SDW_SHIM_LCTL_CPA BIT(8)
47
48#define SDW_SHIM_SYNC_SYNCPRD_VAL 0x176F
49#define SDW_SHIM_SYNC_SYNCPRD GENMASK(14, 0)
50#define SDW_SHIM_SYNC_SYNCCPU BIT(15)
51#define SDW_SHIM_SYNC_CMDSYNC_MASK GENMASK(19, 16)
52#define SDW_SHIM_SYNC_CMDSYNC BIT(16)
53#define SDW_SHIM_SYNC_SYNCGO BIT(24)
54
55#define SDW_SHIM_PCMSCAP_ISS GENMASK(3, 0)
56#define SDW_SHIM_PCMSCAP_OSS GENMASK(7, 4)
57#define SDW_SHIM_PCMSCAP_BSS GENMASK(12, 8)
58
59#define SDW_SHIM_PCMSYCM_LCHN GENMASK(3, 0)
60#define SDW_SHIM_PCMSYCM_HCHN GENMASK(7, 4)
61#define SDW_SHIM_PCMSYCM_STREAM GENMASK(13, 8)
62#define SDW_SHIM_PCMSYCM_DIR BIT(15)
63
64#define SDW_SHIM_PDMSCAP_ISS GENMASK(3, 0)
65#define SDW_SHIM_PDMSCAP_OSS GENMASK(7, 4)
66#define SDW_SHIM_PDMSCAP_BSS GENMASK(12, 8)
67#define SDW_SHIM_PDMSCAP_CPSS GENMASK(15, 13)
68
69#define SDW_SHIM_IOCTL_MIF BIT(0)
70#define SDW_SHIM_IOCTL_CO BIT(1)
71#define SDW_SHIM_IOCTL_COE BIT(2)
72#define SDW_SHIM_IOCTL_DO BIT(3)
73#define SDW_SHIM_IOCTL_DOE BIT(4)
74#define SDW_SHIM_IOCTL_BKE BIT(5)
75#define SDW_SHIM_IOCTL_WPDD BIT(6)
76#define SDW_SHIM_IOCTL_CIBD BIT(8)
77#define SDW_SHIM_IOCTL_DIBD BIT(9)
78
79#define SDW_SHIM_CTMCTL_DACTQE BIT(0)
80#define SDW_SHIM_CTMCTL_DODS BIT(1)
81#define SDW_SHIM_CTMCTL_DOAIS GENMASK(4, 3)
82
83#define SDW_SHIM_WAKEEN_ENABLE BIT(0)
84#define SDW_SHIM_WAKESTS_STATUS BIT(0)
85
86/* Intel ALH Register definitions */
87#define SDW_ALH_STRMZCFG(x) (0x000 + (0x4 * (x)))
88#define SDW_ALH_NUM_STREAMS 64
89
90#define SDW_ALH_STRMZCFG_DMAT_VAL 0x3
91#define SDW_ALH_STRMZCFG_DMAT GENMASK(7, 0)
92#define SDW_ALH_STRMZCFG_CHN GENMASK(19, 16)
93
94#define SDW_INTEL_QUIRK_MASK_BUS_DISABLE BIT(1)
95
96enum intel_pdi_type {
97 INTEL_PDI_IN = 0,
98 INTEL_PDI_OUT = 1,
99 INTEL_PDI_BD = 2,
100};
101
102struct sdw_intel {
103 struct sdw_cdns cdns;
104 int instance;
105 struct sdw_intel_link_res *res;
106#ifdef CONFIG_DEBUG_FS
107 struct dentry *debugfs;
108#endif
109};
110
111#define cdns_to_intel(_cdns) container_of(_cdns, struct sdw_intel, cdns)
112
113/*
114 * Read, write helpers for HW registers
115 */
116static inline int intel_readl(void __iomem *base, int offset)
117{
118 return readl(base + offset);
119}
120
121static inline void intel_writel(void __iomem *base, int offset, int value)
122{
123 writel(value, base + offset);
124}
125
126static inline u16 intel_readw(void __iomem *base, int offset)
127{
128 return readw(base + offset);
129}
130
131static inline void intel_writew(void __iomem *base, int offset, u16 value)
132{
133 writew(value, base + offset);
134}
135
136static int intel_clear_bit(void __iomem *base, int offset, u32 value, u32 mask)
137{
138 int timeout = 10;
139 u32 reg_read;
140
141 writel(value, base + offset);
142 do {
143 reg_read = readl(base + offset);
144 if (!(reg_read & mask))
145 return 0;
146
147 timeout--;
148 udelay(50);
149 } while (timeout != 0);
150
151 return -EAGAIN;
152}
153
154static int intel_set_bit(void __iomem *base, int offset, u32 value, u32 mask)
155{
156 int timeout = 10;
157 u32 reg_read;
158
159 writel(value, base + offset);
160 do {
161 reg_read = readl(base + offset);
162 if (reg_read & mask)
163 return 0;
164
165 timeout--;
166 udelay(50);
167 } while (timeout != 0);
168
169 return -EAGAIN;
170}
171
172/*
173 * debugfs
174 */
175#ifdef CONFIG_DEBUG_FS
176
177#define RD_BUF (2 * PAGE_SIZE)
178
179static ssize_t intel_sprintf(void __iomem *mem, bool l,
180 char *buf, size_t pos, unsigned int reg)
181{
182 int value;
183
184 if (l)
185 value = intel_readl(mem, reg);
186 else
187 value = intel_readw(mem, reg);
188
189 return scnprintf(buf + pos, RD_BUF - pos, "%4x\t%4x\n", reg, value);
190}
191
192static int intel_reg_show(struct seq_file *s_file, void *data)
193{
194 struct sdw_intel *sdw = s_file->private;
195 void __iomem *s = sdw->res->shim;
196 void __iomem *a = sdw->res->alh;
197 char *buf;
198 ssize_t ret;
199 int i, j;
200 unsigned int links, reg;
201
202 buf = kzalloc(RD_BUF, GFP_KERNEL);
203 if (!buf)
204 return -ENOMEM;
205
206 links = intel_readl(s, SDW_SHIM_LCAP) & GENMASK(2, 0);
207
208 ret = scnprintf(buf, RD_BUF, "Register Value\n");
209 ret += scnprintf(buf + ret, RD_BUF - ret, "\nShim\n");
210
211 for (i = 0; i < links; i++) {
212 reg = SDW_SHIM_LCAP + i * 4;
213 ret += intel_sprintf(s, true, buf, ret, reg);
214 }
215
216 for (i = 0; i < links; i++) {
217 ret += scnprintf(buf + ret, RD_BUF - ret, "\nLink%d\n", i);
218 ret += intel_sprintf(s, false, buf, ret, SDW_SHIM_CTLSCAP(i));
219 ret += intel_sprintf(s, false, buf, ret, SDW_SHIM_CTLS0CM(i));
220 ret += intel_sprintf(s, false, buf, ret, SDW_SHIM_CTLS1CM(i));
221 ret += intel_sprintf(s, false, buf, ret, SDW_SHIM_CTLS2CM(i));
222 ret += intel_sprintf(s, false, buf, ret, SDW_SHIM_CTLS3CM(i));
223 ret += intel_sprintf(s, false, buf, ret, SDW_SHIM_PCMSCAP(i));
224
225 ret += scnprintf(buf + ret, RD_BUF - ret, "\n PCMSyCH registers\n");
226
227 /*
228 * the value 10 is the number of PDIs. We will need a
229 * cleanup to remove hard-coded Intel configurations
230 * from cadence_master.c
231 */
232 for (j = 0; j < 10; j++) {
233 ret += intel_sprintf(s, false, buf, ret,
234 SDW_SHIM_PCMSYCHM(i, j));
235 ret += intel_sprintf(s, false, buf, ret,
236 SDW_SHIM_PCMSYCHC(i, j));
237 }
238 ret += scnprintf(buf + ret, RD_BUF - ret, "\n PDMSCAP, IOCTL, CTMCTL\n");
239
240 ret += intel_sprintf(s, false, buf, ret, SDW_SHIM_PDMSCAP(i));
241 ret += intel_sprintf(s, false, buf, ret, SDW_SHIM_IOCTL(i));
242 ret += intel_sprintf(s, false, buf, ret, SDW_SHIM_CTMCTL(i));
243 }
244
245 ret += scnprintf(buf + ret, RD_BUF - ret, "\nWake registers\n");
246 ret += intel_sprintf(s, false, buf, ret, SDW_SHIM_WAKEEN);
247 ret += intel_sprintf(s, false, buf, ret, SDW_SHIM_WAKESTS);
248
249 ret += scnprintf(buf + ret, RD_BUF - ret, "\nALH STRMzCFG\n");
250 for (i = 0; i < SDW_ALH_NUM_STREAMS; i++)
251 ret += intel_sprintf(a, true, buf, ret, SDW_ALH_STRMZCFG(i));
252
253 seq_printf(s_file, "%s", buf);
254 kfree(buf);
255
256 return 0;
257}
258DEFINE_SHOW_ATTRIBUTE(intel_reg);
259
260static void intel_debugfs_init(struct sdw_intel *sdw)
261{
262 struct dentry *root = sdw->cdns.bus.debugfs;
263
264 if (!root)
265 return;
266
267 sdw->debugfs = debugfs_create_dir("intel-sdw", root);
268
269 debugfs_create_file("intel-registers", 0400, sdw->debugfs, sdw,
270 &intel_reg_fops);
271
272 sdw_cdns_debugfs_init(&sdw->cdns, sdw->debugfs);
273}
274
275static void intel_debugfs_exit(struct sdw_intel *sdw)
276{
277 debugfs_remove_recursive(sdw->debugfs);
278}
279#else
280static void intel_debugfs_init(struct sdw_intel *sdw) {}
281static void intel_debugfs_exit(struct sdw_intel *sdw) {}
282#endif /* CONFIG_DEBUG_FS */
283
284/*
285 * shim ops
286 */
287
288static int intel_link_power_up(struct sdw_intel *sdw)
289{
290 unsigned int link_id = sdw->instance;
291 void __iomem *shim = sdw->res->shim;
292 int spa_mask, cpa_mask;
293 int link_control, ret;
294
295 /* Link power up sequence */
296 link_control = intel_readl(shim, SDW_SHIM_LCTL);
297 spa_mask = (SDW_SHIM_LCTL_SPA << link_id);
298 cpa_mask = (SDW_SHIM_LCTL_CPA << link_id);
299 link_control |= spa_mask;
300
301 ret = intel_set_bit(shim, SDW_SHIM_LCTL, link_control, cpa_mask);
302 if (ret < 0)
303 return ret;
304
305 sdw->cdns.link_up = true;
306 return 0;
307}
308
309static int intel_shim_init(struct sdw_intel *sdw)
310{
311 void __iomem *shim = sdw->res->shim;
312 unsigned int link_id = sdw->instance;
313 int sync_reg, ret;
314 u16 ioctl = 0, act = 0;
315
316 /* Initialize Shim */
317 ioctl |= SDW_SHIM_IOCTL_BKE;
318 intel_writew(shim, SDW_SHIM_IOCTL(link_id), ioctl);
319
320 ioctl |= SDW_SHIM_IOCTL_WPDD;
321 intel_writew(shim, SDW_SHIM_IOCTL(link_id), ioctl);
322
323 ioctl |= SDW_SHIM_IOCTL_DO;
324 intel_writew(shim, SDW_SHIM_IOCTL(link_id), ioctl);
325
326 ioctl |= SDW_SHIM_IOCTL_DOE;
327 intel_writew(shim, SDW_SHIM_IOCTL(link_id), ioctl);
328
329 /* Switch to MIP from Glue logic */
330 ioctl = intel_readw(shim, SDW_SHIM_IOCTL(link_id));
331
332 ioctl &= ~(SDW_SHIM_IOCTL_DOE);
333 intel_writew(shim, SDW_SHIM_IOCTL(link_id), ioctl);
334
335 ioctl &= ~(SDW_SHIM_IOCTL_DO);
336 intel_writew(shim, SDW_SHIM_IOCTL(link_id), ioctl);
337
338 ioctl |= (SDW_SHIM_IOCTL_MIF);
339 intel_writew(shim, SDW_SHIM_IOCTL(link_id), ioctl);
340
341 ioctl &= ~(SDW_SHIM_IOCTL_BKE);
342 ioctl &= ~(SDW_SHIM_IOCTL_COE);
343
344 intel_writew(shim, SDW_SHIM_IOCTL(link_id), ioctl);
345
346 act |= 0x1 << SDW_REG_SHIFT(SDW_SHIM_CTMCTL_DOAIS);
347 act |= SDW_SHIM_CTMCTL_DACTQE;
348 act |= SDW_SHIM_CTMCTL_DODS;
349 intel_writew(shim, SDW_SHIM_CTMCTL(link_id), act);
350
351 /* Now set SyncPRD period */
352 sync_reg = intel_readl(shim, SDW_SHIM_SYNC);
353 sync_reg |= (SDW_SHIM_SYNC_SYNCPRD_VAL <<
354 SDW_REG_SHIFT(SDW_SHIM_SYNC_SYNCPRD));
355
356 /* Set SyncCPU bit */
357 sync_reg |= SDW_SHIM_SYNC_SYNCCPU;
358 ret = intel_clear_bit(shim, SDW_SHIM_SYNC, sync_reg,
359 SDW_SHIM_SYNC_SYNCCPU);
360 if (ret < 0)
361 dev_err(sdw->cdns.dev, "Failed to set sync period: %d\n", ret);
362
363 return ret;
364}
365
366/*
367 * PDI routines
368 */
369static void intel_pdi_init(struct sdw_intel *sdw,
370 struct sdw_cdns_stream_config *config)
371{
372 void __iomem *shim = sdw->res->shim;
373 unsigned int link_id = sdw->instance;
374 int pcm_cap, pdm_cap;
375
376 /* PCM Stream Capability */
377 pcm_cap = intel_readw(shim, SDW_SHIM_PCMSCAP(link_id));
378
379 config->pcm_bd = (pcm_cap & SDW_SHIM_PCMSCAP_BSS) >>
380 SDW_REG_SHIFT(SDW_SHIM_PCMSCAP_BSS);
381 config->pcm_in = (pcm_cap & SDW_SHIM_PCMSCAP_ISS) >>
382 SDW_REG_SHIFT(SDW_SHIM_PCMSCAP_ISS);
383 config->pcm_out = (pcm_cap & SDW_SHIM_PCMSCAP_OSS) >>
384 SDW_REG_SHIFT(SDW_SHIM_PCMSCAP_OSS);
385
386 dev_dbg(sdw->cdns.dev, "PCM cap bd:%d in:%d out:%d\n",
387 config->pcm_bd, config->pcm_in, config->pcm_out);
388
389 /* PDM Stream Capability */
390 pdm_cap = intel_readw(shim, SDW_SHIM_PDMSCAP(link_id));
391
392 config->pdm_bd = (pdm_cap & SDW_SHIM_PDMSCAP_BSS) >>
393 SDW_REG_SHIFT(SDW_SHIM_PDMSCAP_BSS);
394 config->pdm_in = (pdm_cap & SDW_SHIM_PDMSCAP_ISS) >>
395 SDW_REG_SHIFT(SDW_SHIM_PDMSCAP_ISS);
396 config->pdm_out = (pdm_cap & SDW_SHIM_PDMSCAP_OSS) >>
397 SDW_REG_SHIFT(SDW_SHIM_PDMSCAP_OSS);
398
399 dev_dbg(sdw->cdns.dev, "PDM cap bd:%d in:%d out:%d\n",
400 config->pdm_bd, config->pdm_in, config->pdm_out);
401}
402
403static int
404intel_pdi_get_ch_cap(struct sdw_intel *sdw, unsigned int pdi_num, bool pcm)
405{
406 void __iomem *shim = sdw->res->shim;
407 unsigned int link_id = sdw->instance;
408 int count;
409
410 if (pcm) {
411 count = intel_readw(shim, SDW_SHIM_PCMSYCHC(link_id, pdi_num));
412
413 /*
414 * WORKAROUND: on all existing Intel controllers, pdi
415 * number 2 reports channel count as 1 even though it
416 * supports 8 channels. Performing hardcoding for pdi
417 * number 2.
418 */
419 if (pdi_num == 2)
420 count = 7;
421
422 } else {
423 count = intel_readw(shim, SDW_SHIM_PDMSCAP(link_id));
424 count = ((count & SDW_SHIM_PDMSCAP_CPSS) >>
425 SDW_REG_SHIFT(SDW_SHIM_PDMSCAP_CPSS));
426 }
427
428 /* zero based values for channel count in register */
429 count++;
430
431 return count;
432}
433
434static int intel_pdi_get_ch_update(struct sdw_intel *sdw,
435 struct sdw_cdns_pdi *pdi,
436 unsigned int num_pdi,
437 unsigned int *num_ch, bool pcm)
438{
439 int i, ch_count = 0;
440
441 for (i = 0; i < num_pdi; i++) {
442 pdi->ch_count = intel_pdi_get_ch_cap(sdw, pdi->num, pcm);
443 ch_count += pdi->ch_count;
444 pdi++;
445 }
446
447 *num_ch = ch_count;
448 return 0;
449}
450
451static int intel_pdi_stream_ch_update(struct sdw_intel *sdw,
452 struct sdw_cdns_streams *stream, bool pcm)
453{
454 intel_pdi_get_ch_update(sdw, stream->bd, stream->num_bd,
455 &stream->num_ch_bd, pcm);
456
457 intel_pdi_get_ch_update(sdw, stream->in, stream->num_in,
458 &stream->num_ch_in, pcm);
459
460 intel_pdi_get_ch_update(sdw, stream->out, stream->num_out,
461 &stream->num_ch_out, pcm);
462
463 return 0;
464}
465
466static int intel_pdi_ch_update(struct sdw_intel *sdw)
467{
468 /* First update PCM streams followed by PDM streams */
469 intel_pdi_stream_ch_update(sdw, &sdw->cdns.pcm, true);
470 intel_pdi_stream_ch_update(sdw, &sdw->cdns.pdm, false);
471
472 return 0;
473}
474
475static void
476intel_pdi_shim_configure(struct sdw_intel *sdw, struct sdw_cdns_pdi *pdi)
477{
478 void __iomem *shim = sdw->res->shim;
479 unsigned int link_id = sdw->instance;
480 int pdi_conf = 0;
481
482 /* the Bulk and PCM streams are not contiguous */
483 pdi->intel_alh_id = (link_id * 16) + pdi->num + 3;
484 if (pdi->num >= 2)
485 pdi->intel_alh_id += 2;
486
487 /*
488 * Program stream parameters to stream SHIM register
489 * This is applicable for PCM stream only.
490 */
491 if (pdi->type != SDW_STREAM_PCM)
492 return;
493
494 if (pdi->dir == SDW_DATA_DIR_RX)
495 pdi_conf |= SDW_SHIM_PCMSYCM_DIR;
496 else
497 pdi_conf &= ~(SDW_SHIM_PCMSYCM_DIR);
498
499 pdi_conf |= (pdi->intel_alh_id <<
500 SDW_REG_SHIFT(SDW_SHIM_PCMSYCM_STREAM));
501 pdi_conf |= (pdi->l_ch_num << SDW_REG_SHIFT(SDW_SHIM_PCMSYCM_LCHN));
502 pdi_conf |= (pdi->h_ch_num << SDW_REG_SHIFT(SDW_SHIM_PCMSYCM_HCHN));
503
504 intel_writew(shim, SDW_SHIM_PCMSYCHM(link_id, pdi->num), pdi_conf);
505}
506
507static void
508intel_pdi_alh_configure(struct sdw_intel *sdw, struct sdw_cdns_pdi *pdi)
509{
510 void __iomem *alh = sdw->res->alh;
511 unsigned int link_id = sdw->instance;
512 unsigned int conf;
513
514 /* the Bulk and PCM streams are not contiguous */
515 pdi->intel_alh_id = (link_id * 16) + pdi->num + 3;
516 if (pdi->num >= 2)
517 pdi->intel_alh_id += 2;
518
519 /* Program Stream config ALH register */
520 conf = intel_readl(alh, SDW_ALH_STRMZCFG(pdi->intel_alh_id));
521
522 conf |= (SDW_ALH_STRMZCFG_DMAT_VAL <<
523 SDW_REG_SHIFT(SDW_ALH_STRMZCFG_DMAT));
524
525 conf |= ((pdi->ch_count - 1) <<
526 SDW_REG_SHIFT(SDW_ALH_STRMZCFG_CHN));
527
528 intel_writel(alh, SDW_ALH_STRMZCFG(pdi->intel_alh_id), conf);
529}
530
531static int intel_config_stream(struct sdw_intel *sdw,
532 struct snd_pcm_substream *substream,
533 struct snd_soc_dai *dai,
534 struct snd_pcm_hw_params *hw_params, int link_id)
535{
536 struct sdw_intel_link_res *res = sdw->res;
537
538 if (res->ops && res->ops->config_stream && res->arg)
539 return res->ops->config_stream(res->arg,
540 substream, dai, hw_params, link_id);
541
542 return -EIO;
543}
544
545/*
546 * bank switch routines
547 */
548
549static int intel_pre_bank_switch(struct sdw_bus *bus)
550{
551 struct sdw_cdns *cdns = bus_to_cdns(bus);
552 struct sdw_intel *sdw = cdns_to_intel(cdns);
553 void __iomem *shim = sdw->res->shim;
554 int sync_reg;
555
556 /* Write to register only for multi-link */
557 if (!bus->multi_link)
558 return 0;
559
560 /* Read SYNC register */
561 sync_reg = intel_readl(shim, SDW_SHIM_SYNC);
562 sync_reg |= SDW_SHIM_SYNC_CMDSYNC << sdw->instance;
563 intel_writel(shim, SDW_SHIM_SYNC, sync_reg);
564
565 return 0;
566}
567
568static int intel_post_bank_switch(struct sdw_bus *bus)
569{
570 struct sdw_cdns *cdns = bus_to_cdns(bus);
571 struct sdw_intel *sdw = cdns_to_intel(cdns);
572 void __iomem *shim = sdw->res->shim;
573 int sync_reg, ret;
574
575 /* Write to register only for multi-link */
576 if (!bus->multi_link)
577 return 0;
578
579 /* Read SYNC register */
580 sync_reg = intel_readl(shim, SDW_SHIM_SYNC);
581
582 /*
583 * post_bank_switch() ops is called from the bus in loop for
584 * all the Masters in the steam with the expectation that
585 * we trigger the bankswitch for the only first Master in the list
586 * and do nothing for the other Masters
587 *
588 * So, set the SYNCGO bit only if CMDSYNC bit is set for any Master.
589 */
590 if (!(sync_reg & SDW_SHIM_SYNC_CMDSYNC_MASK))
591 return 0;
592
593 /*
594 * Set SyncGO bit to synchronously trigger a bank switch for
595 * all the masters. A write to SYNCGO bit clears CMDSYNC bit for all
596 * the Masters.
597 */
598 sync_reg |= SDW_SHIM_SYNC_SYNCGO;
599
600 ret = intel_clear_bit(shim, SDW_SHIM_SYNC, sync_reg,
601 SDW_SHIM_SYNC_SYNCGO);
602 if (ret < 0)
603 dev_err(sdw->cdns.dev, "Post bank switch failed: %d\n", ret);
604
605 return ret;
606}
607
608/*
609 * DAI routines
610 */
611
612static int intel_hw_params(struct snd_pcm_substream *substream,
613 struct snd_pcm_hw_params *params,
614 struct snd_soc_dai *dai)
615{
616 struct sdw_cdns *cdns = snd_soc_dai_get_drvdata(dai);
617 struct sdw_intel *sdw = cdns_to_intel(cdns);
618 struct sdw_cdns_dma_data *dma;
619 struct sdw_cdns_pdi *pdi;
620 struct sdw_stream_config sconfig;
621 struct sdw_port_config *pconfig;
622 int ch, dir;
623 int ret;
624 bool pcm = true;
625
626 dma = snd_soc_dai_get_dma_data(dai, substream);
627 if (!dma)
628 return -EIO;
629
630 ch = params_channels(params);
631 if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
632 dir = SDW_DATA_DIR_RX;
633 else
634 dir = SDW_DATA_DIR_TX;
635
636 if (dma->stream_type == SDW_STREAM_PDM)
637 pcm = false;
638
639 if (pcm)
640 pdi = sdw_cdns_alloc_pdi(cdns, &cdns->pcm, ch, dir, dai->id);
641 else
642 pdi = sdw_cdns_alloc_pdi(cdns, &cdns->pdm, ch, dir, dai->id);
643
644 if (!pdi) {
645 ret = -EINVAL;
646 goto error;
647 }
648
649 /* do run-time configurations for SHIM, ALH and PDI/PORT */
650 intel_pdi_shim_configure(sdw, pdi);
651 intel_pdi_alh_configure(sdw, pdi);
652 sdw_cdns_config_stream(cdns, ch, dir, pdi);
653
654
655 /* Inform DSP about PDI stream number */
656 ret = intel_config_stream(sdw, substream, dai, params,
657 pdi->intel_alh_id);
658 if (ret)
659 goto error;
660
661 sconfig.direction = dir;
662 sconfig.ch_count = ch;
663 sconfig.frame_rate = params_rate(params);
664 sconfig.type = dma->stream_type;
665
666 if (dma->stream_type == SDW_STREAM_PDM) {
667 sconfig.frame_rate *= 50;
668 sconfig.bps = 1;
669 } else {
670 sconfig.bps = snd_pcm_format_width(params_format(params));
671 }
672
673 /* Port configuration */
674 pconfig = kcalloc(1, sizeof(*pconfig), GFP_KERNEL);
675 if (!pconfig) {
676 ret = -ENOMEM;
677 goto error;
678 }
679
680 pconfig->num = pdi->num;
681 pconfig->ch_mask = (1 << ch) - 1;
682
683 ret = sdw_stream_add_master(&cdns->bus, &sconfig,
684 pconfig, 1, dma->stream);
685 if (ret)
686 dev_err(cdns->dev, "add master to stream failed:%d\n", ret);
687
688 kfree(pconfig);
689error:
690 return ret;
691}
692
693static int
694intel_hw_free(struct snd_pcm_substream *substream, struct snd_soc_dai *dai)
695{
696 struct sdw_cdns *cdns = snd_soc_dai_get_drvdata(dai);
697 struct sdw_cdns_dma_data *dma;
698 int ret;
699
700 dma = snd_soc_dai_get_dma_data(dai, substream);
701 if (!dma)
702 return -EIO;
703
704 ret = sdw_stream_remove_master(&cdns->bus, dma->stream);
705 if (ret < 0)
706 dev_err(dai->dev, "remove master from stream %s failed: %d\n",
707 dma->stream->name, ret);
708
709 return ret;
710}
711
712static void intel_shutdown(struct snd_pcm_substream *substream,
713 struct snd_soc_dai *dai)
714{
715 struct sdw_cdns_dma_data *dma;
716
717 dma = snd_soc_dai_get_dma_data(dai, substream);
718 if (!dma)
719 return;
720
721 snd_soc_dai_set_dma_data(dai, substream, NULL);
722 kfree(dma);
723}
724
725static int intel_pcm_set_sdw_stream(struct snd_soc_dai *dai,
726 void *stream, int direction)
727{
728 return cdns_set_sdw_stream(dai, stream, true, direction);
729}
730
731static int intel_pdm_set_sdw_stream(struct snd_soc_dai *dai,
732 void *stream, int direction)
733{
734 return cdns_set_sdw_stream(dai, stream, false, direction);
735}
736
737static const struct snd_soc_dai_ops intel_pcm_dai_ops = {
738 .hw_params = intel_hw_params,
739 .hw_free = intel_hw_free,
740 .shutdown = intel_shutdown,
741 .set_sdw_stream = intel_pcm_set_sdw_stream,
742};
743
744static const struct snd_soc_dai_ops intel_pdm_dai_ops = {
745 .hw_params = intel_hw_params,
746 .hw_free = intel_hw_free,
747 .shutdown = intel_shutdown,
748 .set_sdw_stream = intel_pdm_set_sdw_stream,
749};
750
751static const struct snd_soc_component_driver dai_component = {
752 .name = "soundwire",
753};
754
755static int intel_create_dai(struct sdw_cdns *cdns,
756 struct snd_soc_dai_driver *dais,
757 enum intel_pdi_type type,
758 u32 num, u32 off, u32 max_ch, bool pcm)
759{
760 int i;
761
762 if (num == 0)
763 return 0;
764
765 /* TODO: Read supported rates/formats from hardware */
766 for (i = off; i < (off + num); i++) {
767 dais[i].name = devm_kasprintf(cdns->dev, GFP_KERNEL,
768 "SDW%d Pin%d",
769 cdns->instance, i);
770 if (!dais[i].name)
771 return -ENOMEM;
772
773 if (type == INTEL_PDI_BD || type == INTEL_PDI_OUT) {
774 dais[i].playback.stream_name =
775 kasprintf(GFP_KERNEL, "SDW%d Tx%d",
776 cdns->instance, i);
777 if (!dais[i].playback.stream_name) {
778 kfree(dais[i].name);
779 return -ENOMEM;
780 }
781
782 dais[i].playback.channels_min = 1;
783 dais[i].playback.channels_max = max_ch;
784 dais[i].playback.rates = SNDRV_PCM_RATE_48000;
785 dais[i].playback.formats = SNDRV_PCM_FMTBIT_S16_LE;
786 }
787
788 if (type == INTEL_PDI_BD || type == INTEL_PDI_IN) {
789 dais[i].capture.stream_name =
790 kasprintf(GFP_KERNEL, "SDW%d Rx%d",
791 cdns->instance, i);
792 if (!dais[i].capture.stream_name) {
793 kfree(dais[i].name);
794 kfree(dais[i].playback.stream_name);
795 return -ENOMEM;
796 }
797
798 dais[i].capture.channels_min = 1;
799 dais[i].capture.channels_max = max_ch;
800 dais[i].capture.rates = SNDRV_PCM_RATE_48000;
801 dais[i].capture.formats = SNDRV_PCM_FMTBIT_S16_LE;
802 }
803
804 dais[i].id = SDW_DAI_ID_RANGE_START + i;
805
806 if (pcm)
807 dais[i].ops = &intel_pcm_dai_ops;
808 else
809 dais[i].ops = &intel_pdm_dai_ops;
810 }
811
812 return 0;
813}
814
815static int intel_register_dai(struct sdw_intel *sdw)
816{
817 struct sdw_cdns *cdns = &sdw->cdns;
818 struct sdw_cdns_streams *stream;
819 struct snd_soc_dai_driver *dais;
820 int num_dai, ret, off = 0;
821
822 /* DAIs are created based on total number of PDIs supported */
823 num_dai = cdns->pcm.num_pdi + cdns->pdm.num_pdi;
824
825 dais = devm_kcalloc(cdns->dev, num_dai, sizeof(*dais), GFP_KERNEL);
826 if (!dais)
827 return -ENOMEM;
828
829 /* Create PCM DAIs */
830 stream = &cdns->pcm;
831
832 ret = intel_create_dai(cdns, dais, INTEL_PDI_IN, cdns->pcm.num_in,
833 off, stream->num_ch_in, true);
834 if (ret)
835 return ret;
836
837 off += cdns->pcm.num_in;
838 ret = intel_create_dai(cdns, dais, INTEL_PDI_OUT, cdns->pcm.num_out,
839 off, stream->num_ch_out, true);
840 if (ret)
841 return ret;
842
843 off += cdns->pcm.num_out;
844 ret = intel_create_dai(cdns, dais, INTEL_PDI_BD, cdns->pcm.num_bd,
845 off, stream->num_ch_bd, true);
846 if (ret)
847 return ret;
848
849 /* Create PDM DAIs */
850 stream = &cdns->pdm;
851 off += cdns->pcm.num_bd;
852 ret = intel_create_dai(cdns, dais, INTEL_PDI_IN, cdns->pdm.num_in,
853 off, stream->num_ch_in, false);
854 if (ret)
855 return ret;
856
857 off += cdns->pdm.num_in;
858 ret = intel_create_dai(cdns, dais, INTEL_PDI_OUT, cdns->pdm.num_out,
859 off, stream->num_ch_out, false);
860 if (ret)
861 return ret;
862
863 off += cdns->pdm.num_out;
864 ret = intel_create_dai(cdns, dais, INTEL_PDI_BD, cdns->pdm.num_bd,
865 off, stream->num_ch_bd, false);
866 if (ret)
867 return ret;
868
869 return snd_soc_register_component(cdns->dev, &dai_component,
870 dais, num_dai);
871}
872
873static int sdw_master_read_intel_prop(struct sdw_bus *bus)
874{
875 struct sdw_master_prop *prop = &bus->prop;
876 struct fwnode_handle *link;
877 char name[32];
878 u32 quirk_mask;
879
880 /* Find master handle */
881 snprintf(name, sizeof(name),
882 "mipi-sdw-link-%d-subproperties", bus->link_id);
883
884 link = device_get_named_child_node(bus->dev, name);
885 if (!link) {
886 dev_err(bus->dev, "Master node %s not found\n", name);
887 return -EIO;
888 }
889
890 fwnode_property_read_u32(link,
891 "intel-sdw-ip-clock",
892 &prop->mclk_freq);
893
894 fwnode_property_read_u32(link,
895 "intel-quirk-mask",
896 &quirk_mask);
897
898 if (quirk_mask & SDW_INTEL_QUIRK_MASK_BUS_DISABLE)
899 prop->hw_disabled = true;
900
901 return 0;
902}
903
904static int intel_prop_read(struct sdw_bus *bus)
905{
906 /* Initialize with default handler to read all DisCo properties */
907 sdw_master_read_prop(bus);
908
909 /* read Intel-specific properties */
910 sdw_master_read_intel_prop(bus);
911
912 return 0;
913}
914
915static struct sdw_master_ops sdw_intel_ops = {
916 .read_prop = sdw_master_read_prop,
917 .xfer_msg = cdns_xfer_msg,
918 .xfer_msg_defer = cdns_xfer_msg_defer,
919 .reset_page_addr = cdns_reset_page_addr,
920 .set_bus_conf = cdns_bus_conf,
921 .pre_bank_switch = intel_pre_bank_switch,
922 .post_bank_switch = intel_post_bank_switch,
923};
924
925/*
926 * probe and init
927 */
928static int intel_probe(struct platform_device *pdev)
929{
930 struct sdw_cdns_stream_config config;
931 struct sdw_intel *sdw;
932 int ret;
933
934 sdw = devm_kzalloc(&pdev->dev, sizeof(*sdw), GFP_KERNEL);
935 if (!sdw)
936 return -ENOMEM;
937
938 sdw->instance = pdev->id;
939 sdw->res = dev_get_platdata(&pdev->dev);
940 sdw->cdns.dev = &pdev->dev;
941 sdw->cdns.registers = sdw->res->registers;
942 sdw->cdns.instance = sdw->instance;
943 sdw->cdns.msg_count = 0;
944 sdw->cdns.bus.dev = &pdev->dev;
945 sdw->cdns.bus.link_id = pdev->id;
946
947 sdw_cdns_probe(&sdw->cdns);
948
949 /* Set property read ops */
950 sdw_intel_ops.read_prop = intel_prop_read;
951 sdw->cdns.bus.ops = &sdw_intel_ops;
952
953 platform_set_drvdata(pdev, sdw);
954
955 ret = sdw_add_bus_master(&sdw->cdns.bus);
956 if (ret) {
957 dev_err(&pdev->dev, "sdw_add_bus_master fail: %d\n", ret);
958 goto err_master_reg;
959 }
960
961 if (sdw->cdns.bus.prop.hw_disabled) {
962 dev_info(&pdev->dev, "SoundWire master %d is disabled, ignoring\n",
963 sdw->cdns.bus.link_id);
964 return 0;
965 }
966
967 /* Initialize shim and controller */
968 intel_link_power_up(sdw);
969 intel_shim_init(sdw);
970
971 ret = sdw_cdns_init(&sdw->cdns);
972 if (ret)
973 goto err_init;
974
975 /* Read the PDI config and initialize cadence PDI */
976 intel_pdi_init(sdw, &config);
977 ret = sdw_cdns_pdi_init(&sdw->cdns, config);
978 if (ret)
979 goto err_init;
980
981 intel_pdi_ch_update(sdw);
982
983 /* Acquire IRQ */
984 ret = request_threaded_irq(sdw->res->irq, sdw_cdns_irq, sdw_cdns_thread,
985 IRQF_SHARED, KBUILD_MODNAME, &sdw->cdns);
986 if (ret < 0) {
987 dev_err(sdw->cdns.dev, "unable to grab IRQ %d, disabling device\n",
988 sdw->res->irq);
989 goto err_init;
990 }
991
992 ret = sdw_cdns_enable_interrupt(&sdw->cdns);
993 if (ret < 0) {
994 dev_err(sdw->cdns.dev, "cannot enable interrupts\n");
995 goto err_init;
996 }
997
998 ret = sdw_cdns_exit_reset(&sdw->cdns);
999 if (ret < 0) {
1000 dev_err(sdw->cdns.dev, "unable to exit bus reset sequence\n");
1001 goto err_init;
1002 }
1003
1004 /* Register DAIs */
1005 ret = intel_register_dai(sdw);
1006 if (ret) {
1007 dev_err(sdw->cdns.dev, "DAI registration failed: %d\n", ret);
1008 snd_soc_unregister_component(sdw->cdns.dev);
1009 goto err_dai;
1010 }
1011
1012 intel_debugfs_init(sdw);
1013
1014 return 0;
1015
1016err_dai:
1017 free_irq(sdw->res->irq, sdw);
1018err_init:
1019 sdw_delete_bus_master(&sdw->cdns.bus);
1020err_master_reg:
1021 return ret;
1022}
1023
1024static int intel_remove(struct platform_device *pdev)
1025{
1026 struct sdw_intel *sdw;
1027
1028 sdw = platform_get_drvdata(pdev);
1029
1030 if (!sdw->cdns.bus.prop.hw_disabled) {
1031 intel_debugfs_exit(sdw);
1032 free_irq(sdw->res->irq, sdw);
1033 snd_soc_unregister_component(sdw->cdns.dev);
1034 }
1035 sdw_delete_bus_master(&sdw->cdns.bus);
1036
1037 return 0;
1038}
1039
1040static struct platform_driver sdw_intel_drv = {
1041 .probe = intel_probe,
1042 .remove = intel_remove,
1043 .driver = {
1044 .name = "int-sdw",
1045
1046 },
1047};
1048
1049module_platform_driver(sdw_intel_drv);
1050
1051MODULE_LICENSE("Dual BSD/GPL");
1052MODULE_ALIAS("platform:int-sdw");
1053MODULE_DESCRIPTION("Intel Soundwire Master Driver");