blob: 4bbad00244ab850fcf578808833e4e821ac01e0e [file] [log] [blame]
b.liue9582032025-04-17 19:18:16 +08001// SPDX-License-Identifier: GPL-2.0-only
2/*
3 * TI QSPI driver
4 *
5 * Copyright (C) 2013 Texas Instruments Incorporated - http://www.ti.com
6 * Author: Sourav Poddar <sourav.poddar@ti.com>
7 */
8
9#include <linux/kernel.h>
10#include <linux/init.h>
11#include <linux/interrupt.h>
12#include <linux/module.h>
13#include <linux/device.h>
14#include <linux/delay.h>
15#include <linux/dma-mapping.h>
16#include <linux/dmaengine.h>
17#include <linux/omap-dma.h>
18#include <linux/platform_device.h>
19#include <linux/err.h>
20#include <linux/clk.h>
21#include <linux/io.h>
22#include <linux/slab.h>
23#include <linux/pm_runtime.h>
24#include <linux/of.h>
25#include <linux/of_device.h>
26#include <linux/pinctrl/consumer.h>
27#include <linux/mfd/syscon.h>
28#include <linux/regmap.h>
29#include <linux/sizes.h>
30
31#include <linux/spi/spi.h>
32#include <linux/spi/spi-mem.h>
33
34struct ti_qspi_regs {
35 u32 clkctrl;
36};
37
38struct ti_qspi {
39 struct completion transfer_complete;
40
41 /* list synchronization */
42 struct mutex list_lock;
43
44 struct spi_master *master;
45 void __iomem *base;
46 void __iomem *mmap_base;
47 size_t mmap_size;
48 struct regmap *ctrl_base;
49 unsigned int ctrl_reg;
50 struct clk *fclk;
51 struct device *dev;
52
53 struct ti_qspi_regs ctx_reg;
54
55 dma_addr_t mmap_phys_base;
56 dma_addr_t rx_bb_dma_addr;
57 void *rx_bb_addr;
58 struct dma_chan *rx_chan;
59
60 u32 spi_max_frequency;
61 u32 cmd;
62 u32 dc;
63
64 bool mmap_enabled;
65 int current_cs;
66};
67
68#define QSPI_PID (0x0)
69#define QSPI_SYSCONFIG (0x10)
70#define QSPI_SPI_CLOCK_CNTRL_REG (0x40)
71#define QSPI_SPI_DC_REG (0x44)
72#define QSPI_SPI_CMD_REG (0x48)
73#define QSPI_SPI_STATUS_REG (0x4c)
74#define QSPI_SPI_DATA_REG (0x50)
75#define QSPI_SPI_SETUP_REG(n) ((0x54 + 4 * n))
76#define QSPI_SPI_SWITCH_REG (0x64)
77#define QSPI_SPI_DATA_REG_1 (0x68)
78#define QSPI_SPI_DATA_REG_2 (0x6c)
79#define QSPI_SPI_DATA_REG_3 (0x70)
80
81#define QSPI_COMPLETION_TIMEOUT msecs_to_jiffies(2000)
82
83#define QSPI_FCLK 192000000
84
85/* Clock Control */
86#define QSPI_CLK_EN (1 << 31)
87#define QSPI_CLK_DIV_MAX 0xffff
88
89/* Command */
90#define QSPI_EN_CS(n) (n << 28)
91#define QSPI_WLEN(n) ((n - 1) << 19)
92#define QSPI_3_PIN (1 << 18)
93#define QSPI_RD_SNGL (1 << 16)
94#define QSPI_WR_SNGL (2 << 16)
95#define QSPI_RD_DUAL (3 << 16)
96#define QSPI_RD_QUAD (7 << 16)
97#define QSPI_INVAL (4 << 16)
98#define QSPI_FLEN(n) ((n - 1) << 0)
99#define QSPI_WLEN_MAX_BITS 128
100#define QSPI_WLEN_MAX_BYTES 16
101#define QSPI_WLEN_MASK QSPI_WLEN(QSPI_WLEN_MAX_BITS)
102
103/* STATUS REGISTER */
104#define BUSY 0x01
105#define WC 0x02
106
107/* Device Control */
108#define QSPI_DD(m, n) (m << (3 + n * 8))
109#define QSPI_CKPHA(n) (1 << (2 + n * 8))
110#define QSPI_CSPOL(n) (1 << (1 + n * 8))
111#define QSPI_CKPOL(n) (1 << (n * 8))
112
113#define QSPI_FRAME 4096
114
115#define QSPI_AUTOSUSPEND_TIMEOUT 2000
116
117#define MEM_CS_EN(n) ((n + 1) << 8)
118#define MEM_CS_MASK (7 << 8)
119
120#define MM_SWITCH 0x1
121
122#define QSPI_SETUP_RD_NORMAL (0x0 << 12)
123#define QSPI_SETUP_RD_DUAL (0x1 << 12)
124#define QSPI_SETUP_RD_QUAD (0x3 << 12)
125#define QSPI_SETUP_ADDR_SHIFT 8
126#define QSPI_SETUP_DUMMY_SHIFT 10
127
128#define QSPI_DMA_BUFFER_SIZE SZ_64K
129
130static inline unsigned long ti_qspi_read(struct ti_qspi *qspi,
131 unsigned long reg)
132{
133 return readl(qspi->base + reg);
134}
135
136static inline void ti_qspi_write(struct ti_qspi *qspi,
137 unsigned long val, unsigned long reg)
138{
139 writel(val, qspi->base + reg);
140}
141
142static int ti_qspi_setup(struct spi_device *spi)
143{
144 struct ti_qspi *qspi = spi_master_get_devdata(spi->master);
145 struct ti_qspi_regs *ctx_reg = &qspi->ctx_reg;
146 int clk_div = 0, ret;
147 u32 clk_ctrl_reg, clk_rate, clk_mask;
148
149 if (spi->master->busy) {
150 dev_dbg(qspi->dev, "master busy doing other transfers\n");
151 return -EBUSY;
152 }
153
154 if (!qspi->spi_max_frequency) {
155 dev_err(qspi->dev, "spi max frequency not defined\n");
156 return -EINVAL;
157 }
158
159 clk_rate = clk_get_rate(qspi->fclk);
160
161 clk_div = DIV_ROUND_UP(clk_rate, qspi->spi_max_frequency) - 1;
162
163 if (clk_div < 0) {
164 dev_dbg(qspi->dev, "clock divider < 0, using /1 divider\n");
165 return -EINVAL;
166 }
167
168 if (clk_div > QSPI_CLK_DIV_MAX) {
169 dev_dbg(qspi->dev, "clock divider >%d , using /%d divider\n",
170 QSPI_CLK_DIV_MAX, QSPI_CLK_DIV_MAX + 1);
171 return -EINVAL;
172 }
173
174 dev_dbg(qspi->dev, "hz: %d, clock divider %d\n",
175 qspi->spi_max_frequency, clk_div);
176
177 ret = pm_runtime_get_sync(qspi->dev);
178 if (ret < 0) {
179 pm_runtime_put_noidle(qspi->dev);
180 dev_err(qspi->dev, "pm_runtime_get_sync() failed\n");
181 return ret;
182 }
183
184 clk_ctrl_reg = ti_qspi_read(qspi, QSPI_SPI_CLOCK_CNTRL_REG);
185
186 clk_ctrl_reg &= ~QSPI_CLK_EN;
187
188 /* disable SCLK */
189 ti_qspi_write(qspi, clk_ctrl_reg, QSPI_SPI_CLOCK_CNTRL_REG);
190
191 /* enable SCLK */
192 clk_mask = QSPI_CLK_EN | clk_div;
193 ti_qspi_write(qspi, clk_mask, QSPI_SPI_CLOCK_CNTRL_REG);
194 ctx_reg->clkctrl = clk_mask;
195
196 pm_runtime_mark_last_busy(qspi->dev);
197 ret = pm_runtime_put_autosuspend(qspi->dev);
198 if (ret < 0) {
199 dev_err(qspi->dev, "pm_runtime_put_autosuspend() failed\n");
200 return ret;
201 }
202
203 return 0;
204}
205
206static void ti_qspi_restore_ctx(struct ti_qspi *qspi)
207{
208 struct ti_qspi_regs *ctx_reg = &qspi->ctx_reg;
209
210 ti_qspi_write(qspi, ctx_reg->clkctrl, QSPI_SPI_CLOCK_CNTRL_REG);
211}
212
213static inline u32 qspi_is_busy(struct ti_qspi *qspi)
214{
215 u32 stat;
216 unsigned long timeout = jiffies + QSPI_COMPLETION_TIMEOUT;
217
218 stat = ti_qspi_read(qspi, QSPI_SPI_STATUS_REG);
219 while ((stat & BUSY) && time_after(timeout, jiffies)) {
220 cpu_relax();
221 stat = ti_qspi_read(qspi, QSPI_SPI_STATUS_REG);
222 }
223
224 WARN(stat & BUSY, "qspi busy\n");
225 return stat & BUSY;
226}
227
228static inline int ti_qspi_poll_wc(struct ti_qspi *qspi)
229{
230 u32 stat;
231 unsigned long timeout = jiffies + QSPI_COMPLETION_TIMEOUT;
232
233 do {
234 stat = ti_qspi_read(qspi, QSPI_SPI_STATUS_REG);
235 if (stat & WC)
236 return 0;
237 cpu_relax();
238 } while (time_after(timeout, jiffies));
239
240 stat = ti_qspi_read(qspi, QSPI_SPI_STATUS_REG);
241 if (stat & WC)
242 return 0;
243 return -ETIMEDOUT;
244}
245
246static int qspi_write_msg(struct ti_qspi *qspi, struct spi_transfer *t,
247 int count)
248{
249 int wlen, xfer_len;
250 unsigned int cmd;
251 const u8 *txbuf;
252 u32 data;
253
254 txbuf = t->tx_buf;
255 cmd = qspi->cmd | QSPI_WR_SNGL;
256 wlen = t->bits_per_word >> 3; /* in bytes */
257 xfer_len = wlen;
258
259 while (count) {
260 if (qspi_is_busy(qspi))
261 return -EBUSY;
262
263 switch (wlen) {
264 case 1:
265 dev_dbg(qspi->dev, "tx cmd %08x dc %08x data %02x\n",
266 cmd, qspi->dc, *txbuf);
267 if (count >= QSPI_WLEN_MAX_BYTES) {
268 u32 *txp = (u32 *)txbuf;
269
270 data = cpu_to_be32(*txp++);
271 writel(data, qspi->base +
272 QSPI_SPI_DATA_REG_3);
273 data = cpu_to_be32(*txp++);
274 writel(data, qspi->base +
275 QSPI_SPI_DATA_REG_2);
276 data = cpu_to_be32(*txp++);
277 writel(data, qspi->base +
278 QSPI_SPI_DATA_REG_1);
279 data = cpu_to_be32(*txp++);
280 writel(data, qspi->base +
281 QSPI_SPI_DATA_REG);
282 xfer_len = QSPI_WLEN_MAX_BYTES;
283 cmd |= QSPI_WLEN(QSPI_WLEN_MAX_BITS);
284 } else {
285 writeb(*txbuf, qspi->base + QSPI_SPI_DATA_REG);
286 cmd = qspi->cmd | QSPI_WR_SNGL;
287 xfer_len = wlen;
288 cmd |= QSPI_WLEN(wlen);
289 }
290 break;
291 case 2:
292 dev_dbg(qspi->dev, "tx cmd %08x dc %08x data %04x\n",
293 cmd, qspi->dc, *txbuf);
294 writew(*((u16 *)txbuf), qspi->base + QSPI_SPI_DATA_REG);
295 break;
296 case 4:
297 dev_dbg(qspi->dev, "tx cmd %08x dc %08x data %08x\n",
298 cmd, qspi->dc, *txbuf);
299 writel(*((u32 *)txbuf), qspi->base + QSPI_SPI_DATA_REG);
300 break;
301 }
302
303 ti_qspi_write(qspi, cmd, QSPI_SPI_CMD_REG);
304 if (ti_qspi_poll_wc(qspi)) {
305 dev_err(qspi->dev, "write timed out\n");
306 return -ETIMEDOUT;
307 }
308 txbuf += xfer_len;
309 count -= xfer_len;
310 }
311
312 return 0;
313}
314
315static int qspi_read_msg(struct ti_qspi *qspi, struct spi_transfer *t,
316 int count)
317{
318 int wlen;
319 unsigned int cmd;
320 u8 *rxbuf;
321
322 rxbuf = t->rx_buf;
323 cmd = qspi->cmd;
324 switch (t->rx_nbits) {
325 case SPI_NBITS_DUAL:
326 cmd |= QSPI_RD_DUAL;
327 break;
328 case SPI_NBITS_QUAD:
329 cmd |= QSPI_RD_QUAD;
330 break;
331 default:
332 cmd |= QSPI_RD_SNGL;
333 break;
334 }
335 wlen = t->bits_per_word >> 3; /* in bytes */
336
337 while (count) {
338 dev_dbg(qspi->dev, "rx cmd %08x dc %08x\n", cmd, qspi->dc);
339 if (qspi_is_busy(qspi))
340 return -EBUSY;
341
342 ti_qspi_write(qspi, cmd, QSPI_SPI_CMD_REG);
343 if (ti_qspi_poll_wc(qspi)) {
344 dev_err(qspi->dev, "read timed out\n");
345 return -ETIMEDOUT;
346 }
347 switch (wlen) {
348 case 1:
349 *rxbuf = readb(qspi->base + QSPI_SPI_DATA_REG);
350 break;
351 case 2:
352 *((u16 *)rxbuf) = readw(qspi->base + QSPI_SPI_DATA_REG);
353 break;
354 case 4:
355 *((u32 *)rxbuf) = readl(qspi->base + QSPI_SPI_DATA_REG);
356 break;
357 }
358 rxbuf += wlen;
359 count -= wlen;
360 }
361
362 return 0;
363}
364
365static int qspi_transfer_msg(struct ti_qspi *qspi, struct spi_transfer *t,
366 int count)
367{
368 int ret;
369
370 if (t->tx_buf) {
371 ret = qspi_write_msg(qspi, t, count);
372 if (ret) {
373 dev_dbg(qspi->dev, "Error while writing\n");
374 return ret;
375 }
376 }
377
378 if (t->rx_buf) {
379 ret = qspi_read_msg(qspi, t, count);
380 if (ret) {
381 dev_dbg(qspi->dev, "Error while reading\n");
382 return ret;
383 }
384 }
385
386 return 0;
387}
388
389static void ti_qspi_dma_callback(void *param)
390{
391 struct ti_qspi *qspi = param;
392
393 complete(&qspi->transfer_complete);
394}
395
396static int ti_qspi_dma_xfer(struct ti_qspi *qspi, dma_addr_t dma_dst,
397 dma_addr_t dma_src, size_t len)
398{
399 struct dma_chan *chan = qspi->rx_chan;
400 dma_cookie_t cookie;
401 enum dma_ctrl_flags flags = DMA_CTRL_ACK | DMA_PREP_INTERRUPT;
402 struct dma_async_tx_descriptor *tx;
403 int ret;
404 unsigned long time_left;
405
406 tx = dmaengine_prep_dma_memcpy(chan, dma_dst, dma_src, len, flags);
407 if (!tx) {
408 dev_err(qspi->dev, "device_prep_dma_memcpy error\n");
409 return -EIO;
410 }
411
412 tx->callback = ti_qspi_dma_callback;
413 tx->callback_param = qspi;
414 cookie = tx->tx_submit(tx);
415 reinit_completion(&qspi->transfer_complete);
416
417 ret = dma_submit_error(cookie);
418 if (ret) {
419 dev_err(qspi->dev, "dma_submit_error %d\n", cookie);
420 return -EIO;
421 }
422
423 dma_async_issue_pending(chan);
424 time_left = wait_for_completion_timeout(&qspi->transfer_complete,
425 msecs_to_jiffies(len));
426 if (time_left == 0) {
427 dmaengine_terminate_sync(chan);
428 dev_err(qspi->dev, "DMA wait_for_completion_timeout\n");
429 return -ETIMEDOUT;
430 }
431
432 return 0;
433}
434
435static int ti_qspi_dma_bounce_buffer(struct ti_qspi *qspi, loff_t offs,
436 void *to, size_t readsize)
437{
438 dma_addr_t dma_src = qspi->mmap_phys_base + offs;
439 int ret = 0;
440
441 /*
442 * Use bounce buffer as FS like jffs2, ubifs may pass
443 * buffers that does not belong to kernel lowmem region.
444 */
445 while (readsize != 0) {
446 size_t xfer_len = min_t(size_t, QSPI_DMA_BUFFER_SIZE,
447 readsize);
448
449 ret = ti_qspi_dma_xfer(qspi, qspi->rx_bb_dma_addr,
450 dma_src, xfer_len);
451 if (ret != 0)
452 return ret;
453 memcpy(to, qspi->rx_bb_addr, xfer_len);
454 readsize -= xfer_len;
455 dma_src += xfer_len;
456 to += xfer_len;
457 }
458
459 return ret;
460}
461
462static int ti_qspi_dma_xfer_sg(struct ti_qspi *qspi, struct sg_table rx_sg,
463 loff_t from)
464{
465 struct scatterlist *sg;
466 dma_addr_t dma_src = qspi->mmap_phys_base + from;
467 dma_addr_t dma_dst;
468 int i, len, ret;
469
470 for_each_sg(rx_sg.sgl, sg, rx_sg.nents, i) {
471 dma_dst = sg_dma_address(sg);
472 len = sg_dma_len(sg);
473 ret = ti_qspi_dma_xfer(qspi, dma_dst, dma_src, len);
474 if (ret)
475 return ret;
476 dma_src += len;
477 }
478
479 return 0;
480}
481
482static void ti_qspi_enable_memory_map(struct spi_device *spi)
483{
484 struct ti_qspi *qspi = spi_master_get_devdata(spi->master);
485
486 ti_qspi_write(qspi, MM_SWITCH, QSPI_SPI_SWITCH_REG);
487 if (qspi->ctrl_base) {
488 regmap_update_bits(qspi->ctrl_base, qspi->ctrl_reg,
489 MEM_CS_MASK,
490 MEM_CS_EN(spi->chip_select));
491 }
492 qspi->mmap_enabled = true;
493 qspi->current_cs = spi->chip_select;
494}
495
496static void ti_qspi_disable_memory_map(struct spi_device *spi)
497{
498 struct ti_qspi *qspi = spi_master_get_devdata(spi->master);
499
500 ti_qspi_write(qspi, 0, QSPI_SPI_SWITCH_REG);
501 if (qspi->ctrl_base)
502 regmap_update_bits(qspi->ctrl_base, qspi->ctrl_reg,
503 MEM_CS_MASK, 0);
504 qspi->mmap_enabled = false;
505 qspi->current_cs = -1;
506}
507
508static void ti_qspi_setup_mmap_read(struct spi_device *spi, u8 opcode,
509 u8 data_nbits, u8 addr_width,
510 u8 dummy_bytes)
511{
512 struct ti_qspi *qspi = spi_master_get_devdata(spi->master);
513 u32 memval = opcode;
514
515 switch (data_nbits) {
516 case SPI_NBITS_QUAD:
517 memval |= QSPI_SETUP_RD_QUAD;
518 break;
519 case SPI_NBITS_DUAL:
520 memval |= QSPI_SETUP_RD_DUAL;
521 break;
522 default:
523 memval |= QSPI_SETUP_RD_NORMAL;
524 break;
525 }
526 memval |= ((addr_width - 1) << QSPI_SETUP_ADDR_SHIFT |
527 dummy_bytes << QSPI_SETUP_DUMMY_SHIFT);
528 ti_qspi_write(qspi, memval,
529 QSPI_SPI_SETUP_REG(spi->chip_select));
530}
531
532static int ti_qspi_exec_mem_op(struct spi_mem *mem,
533 const struct spi_mem_op *op)
534{
535 struct ti_qspi *qspi = spi_master_get_devdata(mem->spi->master);
536 u32 from = 0;
537 int ret = 0;
538
539 /* Only optimize read path. */
540 if (!op->data.nbytes || op->data.dir != SPI_MEM_DATA_IN ||
541 !op->addr.nbytes || op->addr.nbytes > 4)
542 return -ENOTSUPP;
543
544 /* Address exceeds MMIO window size, fall back to regular mode. */
545 from = op->addr.val;
546 if (from + op->data.nbytes > qspi->mmap_size)
547 return -ENOTSUPP;
548
549 mutex_lock(&qspi->list_lock);
550
551 if (!qspi->mmap_enabled || qspi->current_cs != mem->spi->chip_select)
552 ti_qspi_enable_memory_map(mem->spi);
553 ti_qspi_setup_mmap_read(mem->spi, op->cmd.opcode, op->data.buswidth,
554 op->addr.nbytes, op->dummy.nbytes);
555
556 if (qspi->rx_chan) {
557 struct sg_table sgt;
558
559 if (virt_addr_valid(op->data.buf.in) &&
560 !spi_controller_dma_map_mem_op_data(mem->spi->master, op,
561 &sgt)) {
562 ret = ti_qspi_dma_xfer_sg(qspi, sgt, from);
563 spi_controller_dma_unmap_mem_op_data(mem->spi->master,
564 op, &sgt);
565 } else {
566 ret = ti_qspi_dma_bounce_buffer(qspi, from,
567 op->data.buf.in,
568 op->data.nbytes);
569 }
570 } else {
571 memcpy_fromio(op->data.buf.in, qspi->mmap_base + from,
572 op->data.nbytes);
573 }
574
575 mutex_unlock(&qspi->list_lock);
576
577 return ret;
578}
579
580static const struct spi_controller_mem_ops ti_qspi_mem_ops = {
581 .exec_op = ti_qspi_exec_mem_op,
582};
583
584static int ti_qspi_start_transfer_one(struct spi_master *master,
585 struct spi_message *m)
586{
587 struct ti_qspi *qspi = spi_master_get_devdata(master);
588 struct spi_device *spi = m->spi;
589 struct spi_transfer *t;
590 int status = 0, ret;
591 unsigned int frame_len_words, transfer_len_words;
592 int wlen;
593
594 /* setup device control reg */
595 qspi->dc = 0;
596
597 if (spi->mode & SPI_CPHA)
598 qspi->dc |= QSPI_CKPHA(spi->chip_select);
599 if (spi->mode & SPI_CPOL)
600 qspi->dc |= QSPI_CKPOL(spi->chip_select);
601 if (spi->mode & SPI_CS_HIGH)
602 qspi->dc |= QSPI_CSPOL(spi->chip_select);
603
604 frame_len_words = 0;
605 list_for_each_entry(t, &m->transfers, transfer_list)
606 frame_len_words += t->len / (t->bits_per_word >> 3);
607 frame_len_words = min_t(unsigned int, frame_len_words, QSPI_FRAME);
608
609 /* setup command reg */
610 qspi->cmd = 0;
611 qspi->cmd |= QSPI_EN_CS(spi->chip_select);
612 qspi->cmd |= QSPI_FLEN(frame_len_words);
613
614 ti_qspi_write(qspi, qspi->dc, QSPI_SPI_DC_REG);
615
616 mutex_lock(&qspi->list_lock);
617
618 if (qspi->mmap_enabled)
619 ti_qspi_disable_memory_map(spi);
620
621 list_for_each_entry(t, &m->transfers, transfer_list) {
622 qspi->cmd = ((qspi->cmd & ~QSPI_WLEN_MASK) |
623 QSPI_WLEN(t->bits_per_word));
624
625 wlen = t->bits_per_word >> 3;
626 transfer_len_words = min(t->len / wlen, frame_len_words);
627
628 ret = qspi_transfer_msg(qspi, t, transfer_len_words * wlen);
629 if (ret) {
630 dev_dbg(qspi->dev, "transfer message failed\n");
631 mutex_unlock(&qspi->list_lock);
632 return -EINVAL;
633 }
634
635 m->actual_length += transfer_len_words * wlen;
636 frame_len_words -= transfer_len_words;
637 if (frame_len_words == 0)
638 break;
639 }
640
641 mutex_unlock(&qspi->list_lock);
642
643 ti_qspi_write(qspi, qspi->cmd | QSPI_INVAL, QSPI_SPI_CMD_REG);
644 m->status = status;
645 spi_finalize_current_message(master);
646
647 return status;
648}
649
650static int ti_qspi_runtime_resume(struct device *dev)
651{
652 struct ti_qspi *qspi;
653
654 qspi = dev_get_drvdata(dev);
655 ti_qspi_restore_ctx(qspi);
656
657 return 0;
658}
659
660static void ti_qspi_dma_cleanup(struct ti_qspi *qspi)
661{
662 if (qspi->rx_bb_addr)
663 dma_free_coherent(qspi->dev, QSPI_DMA_BUFFER_SIZE,
664 qspi->rx_bb_addr,
665 qspi->rx_bb_dma_addr);
666
667 if (qspi->rx_chan)
668 dma_release_channel(qspi->rx_chan);
669}
670
671static const struct of_device_id ti_qspi_match[] = {
672 {.compatible = "ti,dra7xxx-qspi" },
673 {.compatible = "ti,am4372-qspi" },
674 {},
675};
676MODULE_DEVICE_TABLE(of, ti_qspi_match);
677
678static int ti_qspi_probe(struct platform_device *pdev)
679{
680 struct ti_qspi *qspi;
681 struct spi_master *master;
682 struct resource *r, *res_mmap;
683 struct device_node *np = pdev->dev.of_node;
684 u32 max_freq;
685 int ret = 0, num_cs, irq;
686 dma_cap_mask_t mask;
687
688 master = spi_alloc_master(&pdev->dev, sizeof(*qspi));
689 if (!master)
690 return -ENOMEM;
691
692 master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_RX_DUAL | SPI_RX_QUAD;
693
694 master->flags = SPI_MASTER_HALF_DUPLEX;
695 master->setup = ti_qspi_setup;
696 master->auto_runtime_pm = true;
697 master->transfer_one_message = ti_qspi_start_transfer_one;
698 master->dev.of_node = pdev->dev.of_node;
699 master->bits_per_word_mask = SPI_BPW_MASK(32) | SPI_BPW_MASK(16) |
700 SPI_BPW_MASK(8);
701 master->mem_ops = &ti_qspi_mem_ops;
702
703 if (!of_property_read_u32(np, "num-cs", &num_cs))
704 master->num_chipselect = num_cs;
705
706 qspi = spi_master_get_devdata(master);
707 qspi->master = master;
708 qspi->dev = &pdev->dev;
709 platform_set_drvdata(pdev, qspi);
710
711 r = platform_get_resource_byname(pdev, IORESOURCE_MEM, "qspi_base");
712 if (r == NULL) {
713 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
714 if (r == NULL) {
715 dev_err(&pdev->dev, "missing platform data\n");
716 ret = -ENODEV;
717 goto free_master;
718 }
719 }
720
721 res_mmap = platform_get_resource_byname(pdev,
722 IORESOURCE_MEM, "qspi_mmap");
723 if (res_mmap == NULL) {
724 res_mmap = platform_get_resource(pdev, IORESOURCE_MEM, 1);
725 if (res_mmap == NULL) {
726 dev_err(&pdev->dev,
727 "memory mapped resource not required\n");
728 }
729 }
730
731 if (res_mmap)
732 qspi->mmap_size = resource_size(res_mmap);
733
734 irq = platform_get_irq(pdev, 0);
735 if (irq < 0) {
736 ret = irq;
737 goto free_master;
738 }
739
740 mutex_init(&qspi->list_lock);
741
742 qspi->base = devm_ioremap_resource(&pdev->dev, r);
743 if (IS_ERR(qspi->base)) {
744 ret = PTR_ERR(qspi->base);
745 goto free_master;
746 }
747
748
749 if (of_property_read_bool(np, "syscon-chipselects")) {
750 qspi->ctrl_base =
751 syscon_regmap_lookup_by_phandle(np,
752 "syscon-chipselects");
753 if (IS_ERR(qspi->ctrl_base)) {
754 ret = PTR_ERR(qspi->ctrl_base);
755 goto free_master;
756 }
757 ret = of_property_read_u32_index(np,
758 "syscon-chipselects",
759 1, &qspi->ctrl_reg);
760 if (ret) {
761 dev_err(&pdev->dev,
762 "couldn't get ctrl_mod reg index\n");
763 goto free_master;
764 }
765 }
766
767 qspi->fclk = devm_clk_get(&pdev->dev, "fck");
768 if (IS_ERR(qspi->fclk)) {
769 ret = PTR_ERR(qspi->fclk);
770 dev_err(&pdev->dev, "could not get clk: %d\n", ret);
771 }
772
773 pm_runtime_use_autosuspend(&pdev->dev);
774 pm_runtime_set_autosuspend_delay(&pdev->dev, QSPI_AUTOSUSPEND_TIMEOUT);
775 pm_runtime_enable(&pdev->dev);
776
777 if (!of_property_read_u32(np, "spi-max-frequency", &max_freq))
778 qspi->spi_max_frequency = max_freq;
779
780 dma_cap_zero(mask);
781 dma_cap_set(DMA_MEMCPY, mask);
782
783 qspi->rx_chan = dma_request_chan_by_mask(&mask);
784 if (IS_ERR(qspi->rx_chan)) {
785 dev_err(qspi->dev,
786 "No Rx DMA available, trying mmap mode\n");
787 qspi->rx_chan = NULL;
788 ret = 0;
789 goto no_dma;
790 }
791 qspi->rx_bb_addr = dma_alloc_coherent(qspi->dev,
792 QSPI_DMA_BUFFER_SIZE,
793 &qspi->rx_bb_dma_addr,
794 GFP_KERNEL | GFP_DMA);
795 if (!qspi->rx_bb_addr) {
796 dev_err(qspi->dev,
797 "dma_alloc_coherent failed, using PIO mode\n");
798 dma_release_channel(qspi->rx_chan);
799 goto no_dma;
800 }
801 master->dma_rx = qspi->rx_chan;
802 init_completion(&qspi->transfer_complete);
803 if (res_mmap)
804 qspi->mmap_phys_base = (dma_addr_t)res_mmap->start;
805
806no_dma:
807 if (!qspi->rx_chan && res_mmap) {
808 qspi->mmap_base = devm_ioremap_resource(&pdev->dev, res_mmap);
809 if (IS_ERR(qspi->mmap_base)) {
810 dev_info(&pdev->dev,
811 "mmap failed with error %ld using PIO mode\n",
812 PTR_ERR(qspi->mmap_base));
813 qspi->mmap_base = NULL;
814 master->mem_ops = NULL;
815 }
816 }
817 qspi->mmap_enabled = false;
818 qspi->current_cs = -1;
819
820 ret = devm_spi_register_master(&pdev->dev, master);
821 if (!ret)
822 return 0;
823
824 ti_qspi_dma_cleanup(qspi);
825
826 pm_runtime_disable(&pdev->dev);
827free_master:
828 spi_master_put(master);
829 return ret;
830}
831
832static int ti_qspi_remove(struct platform_device *pdev)
833{
834 struct ti_qspi *qspi = platform_get_drvdata(pdev);
835 int rc;
836
837 rc = spi_master_suspend(qspi->master);
838 if (rc)
839 return rc;
840
841 pm_runtime_put_sync(&pdev->dev);
842 pm_runtime_disable(&pdev->dev);
843
844 ti_qspi_dma_cleanup(qspi);
845
846 return 0;
847}
848
849static const struct dev_pm_ops ti_qspi_pm_ops = {
850 .runtime_resume = ti_qspi_runtime_resume,
851};
852
853static struct platform_driver ti_qspi_driver = {
854 .probe = ti_qspi_probe,
855 .remove = ti_qspi_remove,
856 .driver = {
857 .name = "ti-qspi",
858 .pm = &ti_qspi_pm_ops,
859 .of_match_table = ti_qspi_match,
860 }
861};
862
863module_platform_driver(ti_qspi_driver);
864
865MODULE_AUTHOR("Sourav Poddar <sourav.poddar@ti.com>");
866MODULE_LICENSE("GPL v2");
867MODULE_DESCRIPTION("TI QSPI controller driver");
868MODULE_ALIAS("platform:ti-qspi");