blob: 5ea3b92689c7317bdebe116690780a7c4a3766bc [file] [log] [blame]
b.liue9582032025-04-17 19:18:16 +08001// SPDX-License-Identifier: GPL-2.0+
2/*
3 * Driver for PowerMac Z85c30 based ESCC cell found in the
4 * "macio" ASICs of various PowerMac models
5 *
6 * Copyright (C) 2003 Ben. Herrenschmidt (benh@kernel.crashing.org)
7 *
8 * Derived from drivers/macintosh/macserial.c by Paul Mackerras
9 * and drivers/serial/sunzilog.c by David S. Miller
10 *
11 * Hrm... actually, I ripped most of sunzilog (Thanks David !) and
12 * adapted special tweaks needed for us. I don't think it's worth
13 * merging back those though. The DMA code still has to get in
14 * and once done, I expect that driver to remain fairly stable in
15 * the long term, unless we change the driver model again...
16 *
17 * 2004-08-06 Harald Welte <laforge@gnumonks.org>
18 * - Enable BREAK interrupt
19 * - Add support for sysreq
20 *
21 * TODO: - Add DMA support
22 * - Defer port shutdown to a few seconds after close
23 * - maybe put something right into uap->clk_divisor
24 */
25
26#undef DEBUG
27#undef DEBUG_HARD
28#undef USE_CTRL_O_SYSRQ
29
30#include <linux/module.h>
31#include <linux/tty.h>
32
33#include <linux/tty_flip.h>
34#include <linux/major.h>
35#include <linux/string.h>
36#include <linux/fcntl.h>
37#include <linux/mm.h>
38#include <linux/kernel.h>
39#include <linux/delay.h>
40#include <linux/init.h>
41#include <linux/console.h>
42#include <linux/adb.h>
43#include <linux/pmu.h>
44#include <linux/bitops.h>
45#include <linux/sysrq.h>
46#include <linux/mutex.h>
47#include <linux/of_address.h>
48#include <linux/of_irq.h>
49#include <asm/sections.h>
50#include <asm/io.h>
51#include <asm/irq.h>
52
53#ifdef CONFIG_PPC_PMAC
54#include <asm/prom.h>
55#include <asm/machdep.h>
56#include <asm/pmac_feature.h>
57#include <asm/dbdma.h>
58#include <asm/macio.h>
59#else
60#include <linux/platform_device.h>
61#define of_machine_is_compatible(x) (0)
62#endif
63
64#if defined (CONFIG_SERIAL_PMACZILOG_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
65#define SUPPORT_SYSRQ
66#endif
67
68#include <linux/serial.h>
69#include <linux/serial_core.h>
70
71#include "pmac_zilog.h"
72
73/* Not yet implemented */
74#undef HAS_DBDMA
75
76static char version[] __initdata = "pmac_zilog: 0.6 (Benjamin Herrenschmidt <benh@kernel.crashing.org>)";
77MODULE_AUTHOR("Benjamin Herrenschmidt <benh@kernel.crashing.org>");
78MODULE_DESCRIPTION("Driver for the Mac and PowerMac serial ports.");
79MODULE_LICENSE("GPL");
80
81#ifdef CONFIG_SERIAL_PMACZILOG_TTYS
82#define PMACZILOG_MAJOR TTY_MAJOR
83#define PMACZILOG_MINOR 64
84#define PMACZILOG_NAME "ttyS"
85#else
86#define PMACZILOG_MAJOR 204
87#define PMACZILOG_MINOR 192
88#define PMACZILOG_NAME "ttyPZ"
89#endif
90
91#define pmz_debug(fmt, arg...) pr_debug("ttyPZ%d: " fmt, uap->port.line, ## arg)
92#define pmz_error(fmt, arg...) pr_err("ttyPZ%d: " fmt, uap->port.line, ## arg)
93#define pmz_info(fmt, arg...) pr_info("ttyPZ%d: " fmt, uap->port.line, ## arg)
94
95/*
96 * For the sake of early serial console, we can do a pre-probe
97 * (optional) of the ports at rather early boot time.
98 */
99static struct uart_pmac_port pmz_ports[MAX_ZS_PORTS];
100static int pmz_ports_count;
101
102static struct uart_driver pmz_uart_reg = {
103 .owner = THIS_MODULE,
104 .driver_name = PMACZILOG_NAME,
105 .dev_name = PMACZILOG_NAME,
106 .major = PMACZILOG_MAJOR,
107 .minor = PMACZILOG_MINOR,
108};
109
110
111/*
112 * Load all registers to reprogram the port
113 * This function must only be called when the TX is not busy. The UART
114 * port lock must be held and local interrupts disabled.
115 */
116static void pmz_load_zsregs(struct uart_pmac_port *uap, u8 *regs)
117{
118 int i;
119
120 /* Let pending transmits finish. */
121 for (i = 0; i < 1000; i++) {
122 unsigned char stat = read_zsreg(uap, R1);
123 if (stat & ALL_SNT)
124 break;
125 udelay(100);
126 }
127
128 ZS_CLEARERR(uap);
129 zssync(uap);
130 ZS_CLEARFIFO(uap);
131 zssync(uap);
132 ZS_CLEARERR(uap);
133
134 /* Disable all interrupts. */
135 write_zsreg(uap, R1,
136 regs[R1] & ~(RxINT_MASK | TxINT_ENAB | EXT_INT_ENAB));
137
138 /* Set parity, sync config, stop bits, and clock divisor. */
139 write_zsreg(uap, R4, regs[R4]);
140
141 /* Set misc. TX/RX control bits. */
142 write_zsreg(uap, R10, regs[R10]);
143
144 /* Set TX/RX controls sans the enable bits. */
145 write_zsreg(uap, R3, regs[R3] & ~RxENABLE);
146 write_zsreg(uap, R5, regs[R5] & ~TxENABLE);
147
148 /* now set R7 "prime" on ESCC */
149 write_zsreg(uap, R15, regs[R15] | EN85C30);
150 write_zsreg(uap, R7, regs[R7P]);
151
152 /* make sure we use R7 "non-prime" on ESCC */
153 write_zsreg(uap, R15, regs[R15] & ~EN85C30);
154
155 /* Synchronous mode config. */
156 write_zsreg(uap, R6, regs[R6]);
157 write_zsreg(uap, R7, regs[R7]);
158
159 /* Disable baud generator. */
160 write_zsreg(uap, R14, regs[R14] & ~BRENAB);
161
162 /* Clock mode control. */
163 write_zsreg(uap, R11, regs[R11]);
164
165 /* Lower and upper byte of baud rate generator divisor. */
166 write_zsreg(uap, R12, regs[R12]);
167 write_zsreg(uap, R13, regs[R13]);
168
169 /* Now rewrite R14, with BRENAB (if set). */
170 write_zsreg(uap, R14, regs[R14]);
171
172 /* Reset external status interrupts. */
173 write_zsreg(uap, R0, RES_EXT_INT);
174 write_zsreg(uap, R0, RES_EXT_INT);
175
176 /* Rewrite R3/R5, this time without enables masked. */
177 write_zsreg(uap, R3, regs[R3]);
178 write_zsreg(uap, R5, regs[R5]);
179
180 /* Rewrite R1, this time without IRQ enabled masked. */
181 write_zsreg(uap, R1, regs[R1]);
182
183 /* Enable interrupts */
184 write_zsreg(uap, R9, regs[R9]);
185}
186
187/*
188 * We do like sunzilog to avoid disrupting pending Tx
189 * Reprogram the Zilog channel HW registers with the copies found in the
190 * software state struct. If the transmitter is busy, we defer this update
191 * until the next TX complete interrupt. Else, we do it right now.
192 *
193 * The UART port lock must be held and local interrupts disabled.
194 */
195static void pmz_maybe_update_regs(struct uart_pmac_port *uap)
196{
197 if (!ZS_REGS_HELD(uap)) {
198 if (ZS_TX_ACTIVE(uap)) {
199 uap->flags |= PMACZILOG_FLAG_REGS_HELD;
200 } else {
201 pmz_debug("pmz: maybe_update_regs: updating\n");
202 pmz_load_zsregs(uap, uap->curregs);
203 }
204 }
205}
206
207static void pmz_interrupt_control(struct uart_pmac_port *uap, int enable)
208{
209 if (enable) {
210 uap->curregs[1] |= INT_ALL_Rx | TxINT_ENAB;
211 if (!ZS_IS_EXTCLK(uap))
212 uap->curregs[1] |= EXT_INT_ENAB;
213 } else {
214 uap->curregs[1] &= ~(EXT_INT_ENAB | TxINT_ENAB | RxINT_MASK);
215 }
216 write_zsreg(uap, R1, uap->curregs[1]);
217}
218
219static bool pmz_receive_chars(struct uart_pmac_port *uap)
220{
221 struct tty_port *port;
222 unsigned char ch, r1, drop, flag;
223
224 /* Sanity check, make sure the old bug is no longer happening */
225 if (uap->port.state == NULL) {
226 WARN_ON(1);
227 (void)read_zsdata(uap);
228 return false;
229 }
230 port = &uap->port.state->port;
231
232 while (1) {
233 drop = 0;
234
235 r1 = read_zsreg(uap, R1);
236 ch = read_zsdata(uap);
237
238 if (r1 & (PAR_ERR | Rx_OVR | CRC_ERR)) {
239 write_zsreg(uap, R0, ERR_RES);
240 zssync(uap);
241 }
242
243 ch &= uap->parity_mask;
244 if (ch == 0 && uap->flags & PMACZILOG_FLAG_BREAK) {
245 uap->flags &= ~PMACZILOG_FLAG_BREAK;
246 }
247
248#if defined(CONFIG_MAGIC_SYSRQ) && defined(CONFIG_SERIAL_CORE_CONSOLE)
249#ifdef USE_CTRL_O_SYSRQ
250 /* Handle the SysRq ^O Hack */
251 if (ch == '\x0f') {
252 uap->port.sysrq = jiffies + HZ*5;
253 goto next_char;
254 }
255#endif /* USE_CTRL_O_SYSRQ */
256 if (uap->port.sysrq) {
257 int swallow;
258 spin_unlock(&uap->port.lock);
259 swallow = uart_handle_sysrq_char(&uap->port, ch);
260 spin_lock(&uap->port.lock);
261 if (swallow)
262 goto next_char;
263 }
264#endif /* CONFIG_MAGIC_SYSRQ && CONFIG_SERIAL_CORE_CONSOLE */
265
266 /* A real serial line, record the character and status. */
267 if (drop)
268 goto next_char;
269
270 flag = TTY_NORMAL;
271 uap->port.icount.rx++;
272
273 if (r1 & (PAR_ERR | Rx_OVR | CRC_ERR | BRK_ABRT)) {
274 if (r1 & BRK_ABRT) {
275 pmz_debug("pmz: got break !\n");
276 r1 &= ~(PAR_ERR | CRC_ERR);
277 uap->port.icount.brk++;
278 if (uart_handle_break(&uap->port))
279 goto next_char;
280 }
281 else if (r1 & PAR_ERR)
282 uap->port.icount.parity++;
283 else if (r1 & CRC_ERR)
284 uap->port.icount.frame++;
285 if (r1 & Rx_OVR)
286 uap->port.icount.overrun++;
287 r1 &= uap->port.read_status_mask;
288 if (r1 & BRK_ABRT)
289 flag = TTY_BREAK;
290 else if (r1 & PAR_ERR)
291 flag = TTY_PARITY;
292 else if (r1 & CRC_ERR)
293 flag = TTY_FRAME;
294 }
295
296 if (uap->port.ignore_status_mask == 0xff ||
297 (r1 & uap->port.ignore_status_mask) == 0) {
298 tty_insert_flip_char(port, ch, flag);
299 }
300 if (r1 & Rx_OVR)
301 tty_insert_flip_char(port, 0, TTY_OVERRUN);
302 next_char:
303 ch = read_zsreg(uap, R0);
304 if (!(ch & Rx_CH_AV))
305 break;
306 }
307
308 return true;
309}
310
311static void pmz_status_handle(struct uart_pmac_port *uap)
312{
313 unsigned char status;
314
315 status = read_zsreg(uap, R0);
316 write_zsreg(uap, R0, RES_EXT_INT);
317 zssync(uap);
318
319 if (ZS_IS_OPEN(uap) && ZS_WANTS_MODEM_STATUS(uap)) {
320 if (status & SYNC_HUNT)
321 uap->port.icount.dsr++;
322
323 /* The Zilog just gives us an interrupt when DCD/CTS/etc. change.
324 * But it does not tell us which bit has changed, we have to keep
325 * track of this ourselves.
326 * The CTS input is inverted for some reason. -- paulus
327 */
328 if ((status ^ uap->prev_status) & DCD)
329 uart_handle_dcd_change(&uap->port,
330 (status & DCD));
331 if ((status ^ uap->prev_status) & CTS)
332 uart_handle_cts_change(&uap->port,
333 !(status & CTS));
334
335 wake_up_interruptible(&uap->port.state->port.delta_msr_wait);
336 }
337
338 if (status & BRK_ABRT)
339 uap->flags |= PMACZILOG_FLAG_BREAK;
340
341 uap->prev_status = status;
342}
343
344static void pmz_transmit_chars(struct uart_pmac_port *uap)
345{
346 struct circ_buf *xmit;
347
348 if (ZS_IS_CONS(uap)) {
349 unsigned char status = read_zsreg(uap, R0);
350
351 /* TX still busy? Just wait for the next TX done interrupt.
352 *
353 * It can occur because of how we do serial console writes. It would
354 * be nice to transmit console writes just like we normally would for
355 * a TTY line. (ie. buffered and TX interrupt driven). That is not
356 * easy because console writes cannot sleep. One solution might be
357 * to poll on enough port->xmit space becoming free. -DaveM
358 */
359 if (!(status & Tx_BUF_EMP))
360 return;
361 }
362
363 uap->flags &= ~PMACZILOG_FLAG_TX_ACTIVE;
364
365 if (ZS_REGS_HELD(uap)) {
366 pmz_load_zsregs(uap, uap->curregs);
367 uap->flags &= ~PMACZILOG_FLAG_REGS_HELD;
368 }
369
370 if (ZS_TX_STOPPED(uap)) {
371 uap->flags &= ~PMACZILOG_FLAG_TX_STOPPED;
372 goto ack_tx_int;
373 }
374
375 /* Under some circumstances, we see interrupts reported for
376 * a closed channel. The interrupt mask in R1 is clear, but
377 * R3 still signals the interrupts and we see them when taking
378 * an interrupt for the other channel (this could be a qemu
379 * bug but since the ESCC doc doesn't specify precsiely whether
380 * R3 interrup status bits are masked by R1 interrupt enable
381 * bits, better safe than sorry). --BenH.
382 */
383 if (!ZS_IS_OPEN(uap))
384 goto ack_tx_int;
385
386 if (uap->port.x_char) {
387 uap->flags |= PMACZILOG_FLAG_TX_ACTIVE;
388 write_zsdata(uap, uap->port.x_char);
389 zssync(uap);
390 uap->port.icount.tx++;
391 uap->port.x_char = 0;
392 return;
393 }
394
395 if (uap->port.state == NULL)
396 goto ack_tx_int;
397 xmit = &uap->port.state->xmit;
398 if (uart_circ_empty(xmit)) {
399 uart_write_wakeup(&uap->port);
400 goto ack_tx_int;
401 }
402 if (uart_tx_stopped(&uap->port))
403 goto ack_tx_int;
404
405 uap->flags |= PMACZILOG_FLAG_TX_ACTIVE;
406 write_zsdata(uap, xmit->buf[xmit->tail]);
407 zssync(uap);
408
409 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
410 uap->port.icount.tx++;
411
412 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
413 uart_write_wakeup(&uap->port);
414
415 return;
416
417ack_tx_int:
418 write_zsreg(uap, R0, RES_Tx_P);
419 zssync(uap);
420}
421
422/* Hrm... we register that twice, fixme later.... */
423static irqreturn_t pmz_interrupt(int irq, void *dev_id)
424{
425 struct uart_pmac_port *uap = dev_id;
426 struct uart_pmac_port *uap_a;
427 struct uart_pmac_port *uap_b;
428 int rc = IRQ_NONE;
429 bool push;
430 u8 r3;
431
432 uap_a = pmz_get_port_A(uap);
433 uap_b = uap_a->mate;
434
435 spin_lock(&uap_a->port.lock);
436 r3 = read_zsreg(uap_a, R3);
437
438#ifdef DEBUG_HARD
439 pmz_debug("irq, r3: %x\n", r3);
440#endif
441 /* Channel A */
442 push = false;
443 if (r3 & (CHAEXT | CHATxIP | CHARxIP)) {
444 if (!ZS_IS_OPEN(uap_a)) {
445 pmz_debug("ChanA interrupt while not open !\n");
446 goto skip_a;
447 }
448 write_zsreg(uap_a, R0, RES_H_IUS);
449 zssync(uap_a);
450 if (r3 & CHAEXT)
451 pmz_status_handle(uap_a);
452 if (r3 & CHARxIP)
453 push = pmz_receive_chars(uap_a);
454 if (r3 & CHATxIP)
455 pmz_transmit_chars(uap_a);
456 rc = IRQ_HANDLED;
457 }
458 skip_a:
459 spin_unlock(&uap_a->port.lock);
460 if (push)
461 tty_flip_buffer_push(&uap->port.state->port);
462
463 if (!uap_b)
464 goto out;
465
466 spin_lock(&uap_b->port.lock);
467 push = false;
468 if (r3 & (CHBEXT | CHBTxIP | CHBRxIP)) {
469 if (!ZS_IS_OPEN(uap_b)) {
470 pmz_debug("ChanB interrupt while not open !\n");
471 goto skip_b;
472 }
473 write_zsreg(uap_b, R0, RES_H_IUS);
474 zssync(uap_b);
475 if (r3 & CHBEXT)
476 pmz_status_handle(uap_b);
477 if (r3 & CHBRxIP)
478 push = pmz_receive_chars(uap_b);
479 if (r3 & CHBTxIP)
480 pmz_transmit_chars(uap_b);
481 rc = IRQ_HANDLED;
482 }
483 skip_b:
484 spin_unlock(&uap_b->port.lock);
485 if (push)
486 tty_flip_buffer_push(&uap->port.state->port);
487
488 out:
489 return rc;
490}
491
492/*
493 * Peek the status register, lock not held by caller
494 */
495static inline u8 pmz_peek_status(struct uart_pmac_port *uap)
496{
497 unsigned long flags;
498 u8 status;
499
500 spin_lock_irqsave(&uap->port.lock, flags);
501 status = read_zsreg(uap, R0);
502 spin_unlock_irqrestore(&uap->port.lock, flags);
503
504 return status;
505}
506
507/*
508 * Check if transmitter is empty
509 * The port lock is not held.
510 */
511static unsigned int pmz_tx_empty(struct uart_port *port)
512{
513 unsigned char status;
514
515 status = pmz_peek_status(to_pmz(port));
516 if (status & Tx_BUF_EMP)
517 return TIOCSER_TEMT;
518 return 0;
519}
520
521/*
522 * Set Modem Control (RTS & DTR) bits
523 * The port lock is held and interrupts are disabled.
524 * Note: Shall we really filter out RTS on external ports or
525 * should that be dealt at higher level only ?
526 */
527static void pmz_set_mctrl(struct uart_port *port, unsigned int mctrl)
528{
529 struct uart_pmac_port *uap = to_pmz(port);
530 unsigned char set_bits, clear_bits;
531
532 /* Do nothing for irda for now... */
533 if (ZS_IS_IRDA(uap))
534 return;
535 /* We get called during boot with a port not up yet */
536 if (!(ZS_IS_OPEN(uap) || ZS_IS_CONS(uap)))
537 return;
538
539 set_bits = clear_bits = 0;
540
541 if (ZS_IS_INTMODEM(uap)) {
542 if (mctrl & TIOCM_RTS)
543 set_bits |= RTS;
544 else
545 clear_bits |= RTS;
546 }
547 if (mctrl & TIOCM_DTR)
548 set_bits |= DTR;
549 else
550 clear_bits |= DTR;
551
552 /* NOTE: Not subject to 'transmitter active' rule. */
553 uap->curregs[R5] |= set_bits;
554 uap->curregs[R5] &= ~clear_bits;
555
556 write_zsreg(uap, R5, uap->curregs[R5]);
557 pmz_debug("pmz_set_mctrl: set bits: %x, clear bits: %x -> %x\n",
558 set_bits, clear_bits, uap->curregs[R5]);
559 zssync(uap);
560}
561
562/*
563 * Get Modem Control bits (only the input ones, the core will
564 * or that with a cached value of the control ones)
565 * The port lock is held and interrupts are disabled.
566 */
567static unsigned int pmz_get_mctrl(struct uart_port *port)
568{
569 struct uart_pmac_port *uap = to_pmz(port);
570 unsigned char status;
571 unsigned int ret;
572
573 status = read_zsreg(uap, R0);
574
575 ret = 0;
576 if (status & DCD)
577 ret |= TIOCM_CAR;
578 if (status & SYNC_HUNT)
579 ret |= TIOCM_DSR;
580 if (!(status & CTS))
581 ret |= TIOCM_CTS;
582
583 return ret;
584}
585
586/*
587 * Stop TX side. Dealt like sunzilog at next Tx interrupt,
588 * though for DMA, we will have to do a bit more.
589 * The port lock is held and interrupts are disabled.
590 */
591static void pmz_stop_tx(struct uart_port *port)
592{
593 to_pmz(port)->flags |= PMACZILOG_FLAG_TX_STOPPED;
594}
595
596/*
597 * Kick the Tx side.
598 * The port lock is held and interrupts are disabled.
599 */
600static void pmz_start_tx(struct uart_port *port)
601{
602 struct uart_pmac_port *uap = to_pmz(port);
603 unsigned char status;
604
605 pmz_debug("pmz: start_tx()\n");
606
607 uap->flags |= PMACZILOG_FLAG_TX_ACTIVE;
608 uap->flags &= ~PMACZILOG_FLAG_TX_STOPPED;
609
610 status = read_zsreg(uap, R0);
611
612 /* TX busy? Just wait for the TX done interrupt. */
613 if (!(status & Tx_BUF_EMP))
614 return;
615
616 /* Send the first character to jump-start the TX done
617 * IRQ sending engine.
618 */
619 if (port->x_char) {
620 write_zsdata(uap, port->x_char);
621 zssync(uap);
622 port->icount.tx++;
623 port->x_char = 0;
624 } else {
625 struct circ_buf *xmit = &port->state->xmit;
626
627 if (uart_circ_empty(xmit))
628 goto out;
629 write_zsdata(uap, xmit->buf[xmit->tail]);
630 zssync(uap);
631 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
632 port->icount.tx++;
633
634 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
635 uart_write_wakeup(&uap->port);
636 }
637 out:
638 pmz_debug("pmz: start_tx() done.\n");
639}
640
641/*
642 * Stop Rx side, basically disable emitting of
643 * Rx interrupts on the port. We don't disable the rx
644 * side of the chip proper though
645 * The port lock is held.
646 */
647static void pmz_stop_rx(struct uart_port *port)
648{
649 struct uart_pmac_port *uap = to_pmz(port);
650
651 pmz_debug("pmz: stop_rx()()\n");
652
653 /* Disable all RX interrupts. */
654 uap->curregs[R1] &= ~RxINT_MASK;
655 pmz_maybe_update_regs(uap);
656
657 pmz_debug("pmz: stop_rx() done.\n");
658}
659
660/*
661 * Enable modem status change interrupts
662 * The port lock is held.
663 */
664static void pmz_enable_ms(struct uart_port *port)
665{
666 struct uart_pmac_port *uap = to_pmz(port);
667 unsigned char new_reg;
668
669 if (ZS_IS_IRDA(uap))
670 return;
671 new_reg = uap->curregs[R15] | (DCDIE | SYNCIE | CTSIE);
672 if (new_reg != uap->curregs[R15]) {
673 uap->curregs[R15] = new_reg;
674
675 /* NOTE: Not subject to 'transmitter active' rule. */
676 write_zsreg(uap, R15, uap->curregs[R15]);
677 }
678}
679
680/*
681 * Control break state emission
682 * The port lock is not held.
683 */
684static void pmz_break_ctl(struct uart_port *port, int break_state)
685{
686 struct uart_pmac_port *uap = to_pmz(port);
687 unsigned char set_bits, clear_bits, new_reg;
688 unsigned long flags;
689
690 set_bits = clear_bits = 0;
691
692 if (break_state)
693 set_bits |= SND_BRK;
694 else
695 clear_bits |= SND_BRK;
696
697 spin_lock_irqsave(&port->lock, flags);
698
699 new_reg = (uap->curregs[R5] | set_bits) & ~clear_bits;
700 if (new_reg != uap->curregs[R5]) {
701 uap->curregs[R5] = new_reg;
702 write_zsreg(uap, R5, uap->curregs[R5]);
703 }
704
705 spin_unlock_irqrestore(&port->lock, flags);
706}
707
708#ifdef CONFIG_PPC_PMAC
709
710/*
711 * Turn power on or off to the SCC and associated stuff
712 * (port drivers, modem, IR port, etc.)
713 * Returns the number of milliseconds we should wait before
714 * trying to use the port.
715 */
716static int pmz_set_scc_power(struct uart_pmac_port *uap, int state)
717{
718 int delay = 0;
719 int rc;
720
721 if (state) {
722 rc = pmac_call_feature(
723 PMAC_FTR_SCC_ENABLE, uap->node, uap->port_type, 1);
724 pmz_debug("port power on result: %d\n", rc);
725 if (ZS_IS_INTMODEM(uap)) {
726 rc = pmac_call_feature(
727 PMAC_FTR_MODEM_ENABLE, uap->node, 0, 1);
728 delay = 2500; /* wait for 2.5s before using */
729 pmz_debug("modem power result: %d\n", rc);
730 }
731 } else {
732 /* TODO: Make that depend on a timer, don't power down
733 * immediately
734 */
735 if (ZS_IS_INTMODEM(uap)) {
736 rc = pmac_call_feature(
737 PMAC_FTR_MODEM_ENABLE, uap->node, 0, 0);
738 pmz_debug("port power off result: %d\n", rc);
739 }
740 pmac_call_feature(PMAC_FTR_SCC_ENABLE, uap->node, uap->port_type, 0);
741 }
742 return delay;
743}
744
745#else
746
747static int pmz_set_scc_power(struct uart_pmac_port *uap, int state)
748{
749 return 0;
750}
751
752#endif /* !CONFIG_PPC_PMAC */
753
754/*
755 * FixZeroBug....Works around a bug in the SCC receiving channel.
756 * Inspired from Darwin code, 15 Sept. 2000 -DanM
757 *
758 * The following sequence prevents a problem that is seen with O'Hare ASICs
759 * (most versions -- also with some Heathrow and Hydra ASICs) where a zero
760 * at the input to the receiver becomes 'stuck' and locks up the receiver.
761 * This problem can occur as a result of a zero bit at the receiver input
762 * coincident with any of the following events:
763 *
764 * The SCC is initialized (hardware or software).
765 * A framing error is detected.
766 * The clocking option changes from synchronous or X1 asynchronous
767 * clocking to X16, X32, or X64 asynchronous clocking.
768 * The decoding mode is changed among NRZ, NRZI, FM0, or FM1.
769 *
770 * This workaround attempts to recover from the lockup condition by placing
771 * the SCC in synchronous loopback mode with a fast clock before programming
772 * any of the asynchronous modes.
773 */
774static void pmz_fix_zero_bug_scc(struct uart_pmac_port *uap)
775{
776 write_zsreg(uap, 9, ZS_IS_CHANNEL_A(uap) ? CHRA : CHRB);
777 zssync(uap);
778 udelay(10);
779 write_zsreg(uap, 9, (ZS_IS_CHANNEL_A(uap) ? CHRA : CHRB) | NV);
780 zssync(uap);
781
782 write_zsreg(uap, 4, X1CLK | MONSYNC);
783 write_zsreg(uap, 3, Rx8);
784 write_zsreg(uap, 5, Tx8 | RTS);
785 write_zsreg(uap, 9, NV); /* Didn't we already do this? */
786 write_zsreg(uap, 11, RCBR | TCBR);
787 write_zsreg(uap, 12, 0);
788 write_zsreg(uap, 13, 0);
789 write_zsreg(uap, 14, (LOOPBAK | BRSRC));
790 write_zsreg(uap, 14, (LOOPBAK | BRSRC | BRENAB));
791 write_zsreg(uap, 3, Rx8 | RxENABLE);
792 write_zsreg(uap, 0, RES_EXT_INT);
793 write_zsreg(uap, 0, RES_EXT_INT);
794 write_zsreg(uap, 0, RES_EXT_INT); /* to kill some time */
795
796 /* The channel should be OK now, but it is probably receiving
797 * loopback garbage.
798 * Switch to asynchronous mode, disable the receiver,
799 * and discard everything in the receive buffer.
800 */
801 write_zsreg(uap, 9, NV);
802 write_zsreg(uap, 4, X16CLK | SB_MASK);
803 write_zsreg(uap, 3, Rx8);
804
805 while (read_zsreg(uap, 0) & Rx_CH_AV) {
806 (void)read_zsreg(uap, 8);
807 write_zsreg(uap, 0, RES_EXT_INT);
808 write_zsreg(uap, 0, ERR_RES);
809 }
810}
811
812/*
813 * Real startup routine, powers up the hardware and sets up
814 * the SCC. Returns a delay in ms where you need to wait before
815 * actually using the port, this is typically the internal modem
816 * powerup delay. This routine expect the lock to be taken.
817 */
818static int __pmz_startup(struct uart_pmac_port *uap)
819{
820 int pwr_delay = 0;
821
822 memset(&uap->curregs, 0, sizeof(uap->curregs));
823
824 /* Power up the SCC & underlying hardware (modem/irda) */
825 pwr_delay = pmz_set_scc_power(uap, 1);
826
827 /* Nice buggy HW ... */
828 pmz_fix_zero_bug_scc(uap);
829
830 /* Reset the channel */
831 uap->curregs[R9] = 0;
832 write_zsreg(uap, 9, ZS_IS_CHANNEL_A(uap) ? CHRA : CHRB);
833 zssync(uap);
834 udelay(10);
835 write_zsreg(uap, 9, 0);
836 zssync(uap);
837
838 /* Clear the interrupt registers */
839 write_zsreg(uap, R1, 0);
840 write_zsreg(uap, R0, ERR_RES);
841 write_zsreg(uap, R0, ERR_RES);
842 write_zsreg(uap, R0, RES_H_IUS);
843 write_zsreg(uap, R0, RES_H_IUS);
844
845 /* Setup some valid baud rate */
846 uap->curregs[R4] = X16CLK | SB1;
847 uap->curregs[R3] = Rx8;
848 uap->curregs[R5] = Tx8 | RTS;
849 if (!ZS_IS_IRDA(uap))
850 uap->curregs[R5] |= DTR;
851 uap->curregs[R12] = 0;
852 uap->curregs[R13] = 0;
853 uap->curregs[R14] = BRENAB;
854
855 /* Clear handshaking, enable BREAK interrupts */
856 uap->curregs[R15] = BRKIE;
857
858 /* Master interrupt enable */
859 uap->curregs[R9] |= NV | MIE;
860
861 pmz_load_zsregs(uap, uap->curregs);
862
863 /* Enable receiver and transmitter. */
864 write_zsreg(uap, R3, uap->curregs[R3] |= RxENABLE);
865 write_zsreg(uap, R5, uap->curregs[R5] |= TxENABLE);
866
867 /* Remember status for DCD/CTS changes */
868 uap->prev_status = read_zsreg(uap, R0);
869
870 return pwr_delay;
871}
872
873static void pmz_irda_reset(struct uart_pmac_port *uap)
874{
875 unsigned long flags;
876
877 spin_lock_irqsave(&uap->port.lock, flags);
878 uap->curregs[R5] |= DTR;
879 write_zsreg(uap, R5, uap->curregs[R5]);
880 zssync(uap);
881 spin_unlock_irqrestore(&uap->port.lock, flags);
882 msleep(110);
883
884 spin_lock_irqsave(&uap->port.lock, flags);
885 uap->curregs[R5] &= ~DTR;
886 write_zsreg(uap, R5, uap->curregs[R5]);
887 zssync(uap);
888 spin_unlock_irqrestore(&uap->port.lock, flags);
889 msleep(10);
890}
891
892/*
893 * This is the "normal" startup routine, using the above one
894 * wrapped with the lock and doing a schedule delay
895 */
896static int pmz_startup(struct uart_port *port)
897{
898 struct uart_pmac_port *uap = to_pmz(port);
899 unsigned long flags;
900 int pwr_delay = 0;
901
902 pmz_debug("pmz: startup()\n");
903
904 uap->flags |= PMACZILOG_FLAG_IS_OPEN;
905
906 /* A console is never powered down. Else, power up and
907 * initialize the chip
908 */
909 if (!ZS_IS_CONS(uap)) {
910 spin_lock_irqsave(&port->lock, flags);
911 pwr_delay = __pmz_startup(uap);
912 spin_unlock_irqrestore(&port->lock, flags);
913 }
914 sprintf(uap->irq_name, PMACZILOG_NAME"%d", uap->port.line);
915 if (request_irq(uap->port.irq, pmz_interrupt, IRQF_SHARED,
916 uap->irq_name, uap)) {
917 pmz_error("Unable to register zs interrupt handler.\n");
918 pmz_set_scc_power(uap, 0);
919 return -ENXIO;
920 }
921
922 /* Right now, we deal with delay by blocking here, I'll be
923 * smarter later on
924 */
925 if (pwr_delay != 0) {
926 pmz_debug("pmz: delaying %d ms\n", pwr_delay);
927 msleep(pwr_delay);
928 }
929
930 /* IrDA reset is done now */
931 if (ZS_IS_IRDA(uap))
932 pmz_irda_reset(uap);
933
934 /* Enable interrupt requests for the channel */
935 spin_lock_irqsave(&port->lock, flags);
936 pmz_interrupt_control(uap, 1);
937 spin_unlock_irqrestore(&port->lock, flags);
938
939 pmz_debug("pmz: startup() done.\n");
940
941 return 0;
942}
943
944static void pmz_shutdown(struct uart_port *port)
945{
946 struct uart_pmac_port *uap = to_pmz(port);
947 unsigned long flags;
948
949 pmz_debug("pmz: shutdown()\n");
950
951 spin_lock_irqsave(&port->lock, flags);
952
953 /* Disable interrupt requests for the channel */
954 pmz_interrupt_control(uap, 0);
955
956 if (!ZS_IS_CONS(uap)) {
957 /* Disable receiver and transmitter */
958 uap->curregs[R3] &= ~RxENABLE;
959 uap->curregs[R5] &= ~TxENABLE;
960
961 /* Disable break assertion */
962 uap->curregs[R5] &= ~SND_BRK;
963 pmz_maybe_update_regs(uap);
964 }
965
966 spin_unlock_irqrestore(&port->lock, flags);
967
968 /* Release interrupt handler */
969 free_irq(uap->port.irq, uap);
970
971 spin_lock_irqsave(&port->lock, flags);
972
973 uap->flags &= ~PMACZILOG_FLAG_IS_OPEN;
974
975 if (!ZS_IS_CONS(uap))
976 pmz_set_scc_power(uap, 0); /* Shut the chip down */
977
978 spin_unlock_irqrestore(&port->lock, flags);
979
980 pmz_debug("pmz: shutdown() done.\n");
981}
982
983/* Shared by TTY driver and serial console setup. The port lock is held
984 * and local interrupts are disabled.
985 */
986static void pmz_convert_to_zs(struct uart_pmac_port *uap, unsigned int cflag,
987 unsigned int iflag, unsigned long baud)
988{
989 int brg;
990
991 /* Switch to external clocking for IrDA high clock rates. That
992 * code could be re-used for Midi interfaces with different
993 * multipliers
994 */
995 if (baud >= 115200 && ZS_IS_IRDA(uap)) {
996 uap->curregs[R4] = X1CLK;
997 uap->curregs[R11] = RCTRxCP | TCTRxCP;
998 uap->curregs[R14] = 0; /* BRG off */
999 uap->curregs[R12] = 0;
1000 uap->curregs[R13] = 0;
1001 uap->flags |= PMACZILOG_FLAG_IS_EXTCLK;
1002 } else {
1003 switch (baud) {
1004 case ZS_CLOCK/16: /* 230400 */
1005 uap->curregs[R4] = X16CLK;
1006 uap->curregs[R11] = 0;
1007 uap->curregs[R14] = 0;
1008 break;
1009 case ZS_CLOCK/32: /* 115200 */
1010 uap->curregs[R4] = X32CLK;
1011 uap->curregs[R11] = 0;
1012 uap->curregs[R14] = 0;
1013 break;
1014 default:
1015 uap->curregs[R4] = X16CLK;
1016 uap->curregs[R11] = TCBR | RCBR;
1017 brg = BPS_TO_BRG(baud, ZS_CLOCK / 16);
1018 uap->curregs[R12] = (brg & 255);
1019 uap->curregs[R13] = ((brg >> 8) & 255);
1020 uap->curregs[R14] = BRENAB;
1021 }
1022 uap->flags &= ~PMACZILOG_FLAG_IS_EXTCLK;
1023 }
1024
1025 /* Character size, stop bits, and parity. */
1026 uap->curregs[3] &= ~RxN_MASK;
1027 uap->curregs[5] &= ~TxN_MASK;
1028
1029 switch (cflag & CSIZE) {
1030 case CS5:
1031 uap->curregs[3] |= Rx5;
1032 uap->curregs[5] |= Tx5;
1033 uap->parity_mask = 0x1f;
1034 break;
1035 case CS6:
1036 uap->curregs[3] |= Rx6;
1037 uap->curregs[5] |= Tx6;
1038 uap->parity_mask = 0x3f;
1039 break;
1040 case CS7:
1041 uap->curregs[3] |= Rx7;
1042 uap->curregs[5] |= Tx7;
1043 uap->parity_mask = 0x7f;
1044 break;
1045 case CS8:
1046 default:
1047 uap->curregs[3] |= Rx8;
1048 uap->curregs[5] |= Tx8;
1049 uap->parity_mask = 0xff;
1050 break;
1051 }
1052 uap->curregs[4] &= ~(SB_MASK);
1053 if (cflag & CSTOPB)
1054 uap->curregs[4] |= SB2;
1055 else
1056 uap->curregs[4] |= SB1;
1057 if (cflag & PARENB)
1058 uap->curregs[4] |= PAR_ENAB;
1059 else
1060 uap->curregs[4] &= ~PAR_ENAB;
1061 if (!(cflag & PARODD))
1062 uap->curregs[4] |= PAR_EVEN;
1063 else
1064 uap->curregs[4] &= ~PAR_EVEN;
1065
1066 uap->port.read_status_mask = Rx_OVR;
1067 if (iflag & INPCK)
1068 uap->port.read_status_mask |= CRC_ERR | PAR_ERR;
1069 if (iflag & (IGNBRK | BRKINT | PARMRK))
1070 uap->port.read_status_mask |= BRK_ABRT;
1071
1072 uap->port.ignore_status_mask = 0;
1073 if (iflag & IGNPAR)
1074 uap->port.ignore_status_mask |= CRC_ERR | PAR_ERR;
1075 if (iflag & IGNBRK) {
1076 uap->port.ignore_status_mask |= BRK_ABRT;
1077 if (iflag & IGNPAR)
1078 uap->port.ignore_status_mask |= Rx_OVR;
1079 }
1080
1081 if ((cflag & CREAD) == 0)
1082 uap->port.ignore_status_mask = 0xff;
1083}
1084
1085
1086/*
1087 * Set the irda codec on the imac to the specified baud rate.
1088 */
1089static void pmz_irda_setup(struct uart_pmac_port *uap, unsigned long *baud)
1090{
1091 u8 cmdbyte;
1092 int t, version;
1093
1094 switch (*baud) {
1095 /* SIR modes */
1096 case 2400:
1097 cmdbyte = 0x53;
1098 break;
1099 case 4800:
1100 cmdbyte = 0x52;
1101 break;
1102 case 9600:
1103 cmdbyte = 0x51;
1104 break;
1105 case 19200:
1106 cmdbyte = 0x50;
1107 break;
1108 case 38400:
1109 cmdbyte = 0x4f;
1110 break;
1111 case 57600:
1112 cmdbyte = 0x4e;
1113 break;
1114 case 115200:
1115 cmdbyte = 0x4d;
1116 break;
1117 /* The FIR modes aren't really supported at this point, how
1118 * do we select the speed ? via the FCR on KeyLargo ?
1119 */
1120 case 1152000:
1121 cmdbyte = 0;
1122 break;
1123 case 4000000:
1124 cmdbyte = 0;
1125 break;
1126 default: /* 9600 */
1127 cmdbyte = 0x51;
1128 *baud = 9600;
1129 break;
1130 }
1131
1132 /* Wait for transmitter to drain */
1133 t = 10000;
1134 while ((read_zsreg(uap, R0) & Tx_BUF_EMP) == 0
1135 || (read_zsreg(uap, R1) & ALL_SNT) == 0) {
1136 if (--t <= 0) {
1137 pmz_error("transmitter didn't drain\n");
1138 return;
1139 }
1140 udelay(10);
1141 }
1142
1143 /* Drain the receiver too */
1144 t = 100;
1145 (void)read_zsdata(uap);
1146 (void)read_zsdata(uap);
1147 (void)read_zsdata(uap);
1148 mdelay(10);
1149 while (read_zsreg(uap, R0) & Rx_CH_AV) {
1150 read_zsdata(uap);
1151 mdelay(10);
1152 if (--t <= 0) {
1153 pmz_error("receiver didn't drain\n");
1154 return;
1155 }
1156 }
1157
1158 /* Switch to command mode */
1159 uap->curregs[R5] |= DTR;
1160 write_zsreg(uap, R5, uap->curregs[R5]);
1161 zssync(uap);
1162 mdelay(1);
1163
1164 /* Switch SCC to 19200 */
1165 pmz_convert_to_zs(uap, CS8, 0, 19200);
1166 pmz_load_zsregs(uap, uap->curregs);
1167 mdelay(1);
1168
1169 /* Write get_version command byte */
1170 write_zsdata(uap, 1);
1171 t = 5000;
1172 while ((read_zsreg(uap, R0) & Rx_CH_AV) == 0) {
1173 if (--t <= 0) {
1174 pmz_error("irda_setup timed out on get_version byte\n");
1175 goto out;
1176 }
1177 udelay(10);
1178 }
1179 version = read_zsdata(uap);
1180
1181 if (version < 4) {
1182 pmz_info("IrDA: dongle version %d not supported\n", version);
1183 goto out;
1184 }
1185
1186 /* Send speed mode */
1187 write_zsdata(uap, cmdbyte);
1188 t = 5000;
1189 while ((read_zsreg(uap, R0) & Rx_CH_AV) == 0) {
1190 if (--t <= 0) {
1191 pmz_error("irda_setup timed out on speed mode byte\n");
1192 goto out;
1193 }
1194 udelay(10);
1195 }
1196 t = read_zsdata(uap);
1197 if (t != cmdbyte)
1198 pmz_error("irda_setup speed mode byte = %x (%x)\n", t, cmdbyte);
1199
1200 pmz_info("IrDA setup for %ld bps, dongle version: %d\n",
1201 *baud, version);
1202
1203 (void)read_zsdata(uap);
1204 (void)read_zsdata(uap);
1205 (void)read_zsdata(uap);
1206
1207 out:
1208 /* Switch back to data mode */
1209 uap->curregs[R5] &= ~DTR;
1210 write_zsreg(uap, R5, uap->curregs[R5]);
1211 zssync(uap);
1212
1213 (void)read_zsdata(uap);
1214 (void)read_zsdata(uap);
1215 (void)read_zsdata(uap);
1216}
1217
1218
1219static void __pmz_set_termios(struct uart_port *port, struct ktermios *termios,
1220 struct ktermios *old)
1221{
1222 struct uart_pmac_port *uap = to_pmz(port);
1223 unsigned long baud;
1224
1225 pmz_debug("pmz: set_termios()\n");
1226
1227 memcpy(&uap->termios_cache, termios, sizeof(struct ktermios));
1228
1229 /* XXX Check which revs of machines actually allow 1 and 4Mb speeds
1230 * on the IR dongle. Note that the IRTTY driver currently doesn't know
1231 * about the FIR mode and high speed modes. So these are unused. For
1232 * implementing proper support for these, we should probably add some
1233 * DMA as well, at least on the Rx side, which isn't a simple thing
1234 * at this point.
1235 */
1236 if (ZS_IS_IRDA(uap)) {
1237 /* Calc baud rate */
1238 baud = uart_get_baud_rate(port, termios, old, 1200, 4000000);
1239 pmz_debug("pmz: switch IRDA to %ld bauds\n", baud);
1240 /* Cet the irda codec to the right rate */
1241 pmz_irda_setup(uap, &baud);
1242 /* Set final baud rate */
1243 pmz_convert_to_zs(uap, termios->c_cflag, termios->c_iflag, baud);
1244 pmz_load_zsregs(uap, uap->curregs);
1245 zssync(uap);
1246 } else {
1247 baud = uart_get_baud_rate(port, termios, old, 1200, 230400);
1248 pmz_convert_to_zs(uap, termios->c_cflag, termios->c_iflag, baud);
1249 /* Make sure modem status interrupts are correctly configured */
1250 if (UART_ENABLE_MS(&uap->port, termios->c_cflag)) {
1251 uap->curregs[R15] |= DCDIE | SYNCIE | CTSIE;
1252 uap->flags |= PMACZILOG_FLAG_MODEM_STATUS;
1253 } else {
1254 uap->curregs[R15] &= ~(DCDIE | SYNCIE | CTSIE);
1255 uap->flags &= ~PMACZILOG_FLAG_MODEM_STATUS;
1256 }
1257
1258 /* Load registers to the chip */
1259 pmz_maybe_update_regs(uap);
1260 }
1261 uart_update_timeout(port, termios->c_cflag, baud);
1262
1263 pmz_debug("pmz: set_termios() done.\n");
1264}
1265
1266/* The port lock is not held. */
1267static void pmz_set_termios(struct uart_port *port, struct ktermios *termios,
1268 struct ktermios *old)
1269{
1270 struct uart_pmac_port *uap = to_pmz(port);
1271 unsigned long flags;
1272
1273 spin_lock_irqsave(&port->lock, flags);
1274
1275 /* Disable IRQs on the port */
1276 pmz_interrupt_control(uap, 0);
1277
1278 /* Setup new port configuration */
1279 __pmz_set_termios(port, termios, old);
1280
1281 /* Re-enable IRQs on the port */
1282 if (ZS_IS_OPEN(uap))
1283 pmz_interrupt_control(uap, 1);
1284
1285 spin_unlock_irqrestore(&port->lock, flags);
1286}
1287
1288static const char *pmz_type(struct uart_port *port)
1289{
1290 struct uart_pmac_port *uap = to_pmz(port);
1291
1292 if (ZS_IS_IRDA(uap))
1293 return "Z85c30 ESCC - Infrared port";
1294 else if (ZS_IS_INTMODEM(uap))
1295 return "Z85c30 ESCC - Internal modem";
1296 return "Z85c30 ESCC - Serial port";
1297}
1298
1299/* We do not request/release mappings of the registers here, this
1300 * happens at early serial probe time.
1301 */
1302static void pmz_release_port(struct uart_port *port)
1303{
1304}
1305
1306static int pmz_request_port(struct uart_port *port)
1307{
1308 return 0;
1309}
1310
1311/* These do not need to do anything interesting either. */
1312static void pmz_config_port(struct uart_port *port, int flags)
1313{
1314}
1315
1316/* We do not support letting the user mess with the divisor, IRQ, etc. */
1317static int pmz_verify_port(struct uart_port *port, struct serial_struct *ser)
1318{
1319 return -EINVAL;
1320}
1321
1322#ifdef CONFIG_CONSOLE_POLL
1323
1324static int pmz_poll_get_char(struct uart_port *port)
1325{
1326 struct uart_pmac_port *uap =
1327 container_of(port, struct uart_pmac_port, port);
1328 int tries = 2;
1329
1330 while (tries) {
1331 if ((read_zsreg(uap, R0) & Rx_CH_AV) != 0)
1332 return read_zsdata(uap);
1333 if (tries--)
1334 udelay(5);
1335 }
1336
1337 return NO_POLL_CHAR;
1338}
1339
1340static void pmz_poll_put_char(struct uart_port *port, unsigned char c)
1341{
1342 struct uart_pmac_port *uap =
1343 container_of(port, struct uart_pmac_port, port);
1344
1345 /* Wait for the transmit buffer to empty. */
1346 while ((read_zsreg(uap, R0) & Tx_BUF_EMP) == 0)
1347 udelay(5);
1348 write_zsdata(uap, c);
1349}
1350
1351#endif /* CONFIG_CONSOLE_POLL */
1352
1353static const struct uart_ops pmz_pops = {
1354 .tx_empty = pmz_tx_empty,
1355 .set_mctrl = pmz_set_mctrl,
1356 .get_mctrl = pmz_get_mctrl,
1357 .stop_tx = pmz_stop_tx,
1358 .start_tx = pmz_start_tx,
1359 .stop_rx = pmz_stop_rx,
1360 .enable_ms = pmz_enable_ms,
1361 .break_ctl = pmz_break_ctl,
1362 .startup = pmz_startup,
1363 .shutdown = pmz_shutdown,
1364 .set_termios = pmz_set_termios,
1365 .type = pmz_type,
1366 .release_port = pmz_release_port,
1367 .request_port = pmz_request_port,
1368 .config_port = pmz_config_port,
1369 .verify_port = pmz_verify_port,
1370#ifdef CONFIG_CONSOLE_POLL
1371 .poll_get_char = pmz_poll_get_char,
1372 .poll_put_char = pmz_poll_put_char,
1373#endif
1374};
1375
1376#ifdef CONFIG_PPC_PMAC
1377
1378/*
1379 * Setup one port structure after probing, HW is down at this point,
1380 * Unlike sunzilog, we don't need to pre-init the spinlock as we don't
1381 * register our console before uart_add_one_port() is called
1382 */
1383static int __init pmz_init_port(struct uart_pmac_port *uap)
1384{
1385 struct device_node *np = uap->node;
1386 const char *conn;
1387 const struct slot_names_prop {
1388 int count;
1389 char name[1];
1390 } *slots;
1391 int len;
1392 struct resource r_ports, r_rxdma, r_txdma;
1393
1394 /*
1395 * Request & map chip registers
1396 */
1397 if (of_address_to_resource(np, 0, &r_ports))
1398 return -ENODEV;
1399 uap->port.mapbase = r_ports.start;
1400 uap->port.membase = ioremap(uap->port.mapbase, 0x1000);
1401
1402 uap->control_reg = uap->port.membase;
1403 uap->data_reg = uap->control_reg + 0x10;
1404
1405 /*
1406 * Request & map DBDMA registers
1407 */
1408#ifdef HAS_DBDMA
1409 if (of_address_to_resource(np, 1, &r_txdma) == 0 &&
1410 of_address_to_resource(np, 2, &r_rxdma) == 0)
1411 uap->flags |= PMACZILOG_FLAG_HAS_DMA;
1412#else
1413 memset(&r_txdma, 0, sizeof(struct resource));
1414 memset(&r_rxdma, 0, sizeof(struct resource));
1415#endif
1416 if (ZS_HAS_DMA(uap)) {
1417 uap->tx_dma_regs = ioremap(r_txdma.start, 0x100);
1418 if (uap->tx_dma_regs == NULL) {
1419 uap->flags &= ~PMACZILOG_FLAG_HAS_DMA;
1420 goto no_dma;
1421 }
1422 uap->rx_dma_regs = ioremap(r_rxdma.start, 0x100);
1423 if (uap->rx_dma_regs == NULL) {
1424 iounmap(uap->tx_dma_regs);
1425 uap->tx_dma_regs = NULL;
1426 uap->flags &= ~PMACZILOG_FLAG_HAS_DMA;
1427 goto no_dma;
1428 }
1429 uap->tx_dma_irq = irq_of_parse_and_map(np, 1);
1430 uap->rx_dma_irq = irq_of_parse_and_map(np, 2);
1431 }
1432no_dma:
1433
1434 /*
1435 * Detect port type
1436 */
1437 if (of_device_is_compatible(np, "cobalt"))
1438 uap->flags |= PMACZILOG_FLAG_IS_INTMODEM;
1439 conn = of_get_property(np, "AAPL,connector", &len);
1440 if (conn && (strcmp(conn, "infrared") == 0))
1441 uap->flags |= PMACZILOG_FLAG_IS_IRDA;
1442 uap->port_type = PMAC_SCC_ASYNC;
1443 /* 1999 Powerbook G3 has slot-names property instead */
1444 slots = of_get_property(np, "slot-names", &len);
1445 if (slots && slots->count > 0) {
1446 if (strcmp(slots->name, "IrDA") == 0)
1447 uap->flags |= PMACZILOG_FLAG_IS_IRDA;
1448 else if (strcmp(slots->name, "Modem") == 0)
1449 uap->flags |= PMACZILOG_FLAG_IS_INTMODEM;
1450 }
1451 if (ZS_IS_IRDA(uap))
1452 uap->port_type = PMAC_SCC_IRDA;
1453 if (ZS_IS_INTMODEM(uap)) {
1454 struct device_node* i2c_modem =
1455 of_find_node_by_name(NULL, "i2c-modem");
1456 if (i2c_modem) {
1457 const char* mid =
1458 of_get_property(i2c_modem, "modem-id", NULL);
1459 if (mid) switch(*mid) {
1460 case 0x04 :
1461 case 0x05 :
1462 case 0x07 :
1463 case 0x08 :
1464 case 0x0b :
1465 case 0x0c :
1466 uap->port_type = PMAC_SCC_I2S1;
1467 }
1468 printk(KERN_INFO "pmac_zilog: i2c-modem detected, id: %d\n",
1469 mid ? (*mid) : 0);
1470 of_node_put(i2c_modem);
1471 } else {
1472 printk(KERN_INFO "pmac_zilog: serial modem detected\n");
1473 }
1474 }
1475
1476 /*
1477 * Init remaining bits of "port" structure
1478 */
1479 uap->port.iotype = UPIO_MEM;
1480 uap->port.irq = irq_of_parse_and_map(np, 0);
1481 uap->port.uartclk = ZS_CLOCK;
1482 uap->port.fifosize = 1;
1483 uap->port.ops = &pmz_pops;
1484 uap->port.type = PORT_PMAC_ZILOG;
1485 uap->port.flags = 0;
1486
1487 /*
1488 * Fixup for the port on Gatwick for which the device-tree has
1489 * missing interrupts. Normally, the macio_dev would contain
1490 * fixed up interrupt info, but we use the device-tree directly
1491 * here due to early probing so we need the fixup too.
1492 */
1493 if (uap->port.irq == 0 &&
1494 np->parent && np->parent->parent &&
1495 of_device_is_compatible(np->parent->parent, "gatwick")) {
1496 /* IRQs on gatwick are offset by 64 */
1497 uap->port.irq = irq_create_mapping(NULL, 64 + 15);
1498 uap->tx_dma_irq = irq_create_mapping(NULL, 64 + 4);
1499 uap->rx_dma_irq = irq_create_mapping(NULL, 64 + 5);
1500 }
1501
1502 /* Setup some valid baud rate information in the register
1503 * shadows so we don't write crap there before baud rate is
1504 * first initialized.
1505 */
1506 pmz_convert_to_zs(uap, CS8, 0, 9600);
1507
1508 return 0;
1509}
1510
1511/*
1512 * Get rid of a port on module removal
1513 */
1514static void pmz_dispose_port(struct uart_pmac_port *uap)
1515{
1516 struct device_node *np;
1517
1518 np = uap->node;
1519 iounmap(uap->rx_dma_regs);
1520 iounmap(uap->tx_dma_regs);
1521 iounmap(uap->control_reg);
1522 uap->node = NULL;
1523 of_node_put(np);
1524 memset(uap, 0, sizeof(struct uart_pmac_port));
1525}
1526
1527/*
1528 * Called upon match with an escc node in the device-tree.
1529 */
1530static int pmz_attach(struct macio_dev *mdev, const struct of_device_id *match)
1531{
1532 struct uart_pmac_port *uap;
1533 int i;
1534
1535 /* Iterate the pmz_ports array to find a matching entry
1536 */
1537 for (i = 0; i < MAX_ZS_PORTS; i++)
1538 if (pmz_ports[i].node == mdev->ofdev.dev.of_node)
1539 break;
1540 if (i >= MAX_ZS_PORTS)
1541 return -ENODEV;
1542
1543
1544 uap = &pmz_ports[i];
1545 uap->dev = mdev;
1546 uap->port.dev = &mdev->ofdev.dev;
1547 dev_set_drvdata(&mdev->ofdev.dev, uap);
1548
1549 /* We still activate the port even when failing to request resources
1550 * to work around bugs in ancient Apple device-trees
1551 */
1552 if (macio_request_resources(uap->dev, "pmac_zilog"))
1553 printk(KERN_WARNING "%pOFn: Failed to request resource"
1554 ", port still active\n",
1555 uap->node);
1556 else
1557 uap->flags |= PMACZILOG_FLAG_RSRC_REQUESTED;
1558
1559 return uart_add_one_port(&pmz_uart_reg, &uap->port);
1560}
1561
1562/*
1563 * That one should not be called, macio isn't really a hotswap device,
1564 * we don't expect one of those serial ports to go away...
1565 */
1566static int pmz_detach(struct macio_dev *mdev)
1567{
1568 struct uart_pmac_port *uap = dev_get_drvdata(&mdev->ofdev.dev);
1569
1570 if (!uap)
1571 return -ENODEV;
1572
1573 uart_remove_one_port(&pmz_uart_reg, &uap->port);
1574
1575 if (uap->flags & PMACZILOG_FLAG_RSRC_REQUESTED) {
1576 macio_release_resources(uap->dev);
1577 uap->flags &= ~PMACZILOG_FLAG_RSRC_REQUESTED;
1578 }
1579 dev_set_drvdata(&mdev->ofdev.dev, NULL);
1580 uap->dev = NULL;
1581 uap->port.dev = NULL;
1582
1583 return 0;
1584}
1585
1586
1587static int pmz_suspend(struct macio_dev *mdev, pm_message_t pm_state)
1588{
1589 struct uart_pmac_port *uap = dev_get_drvdata(&mdev->ofdev.dev);
1590
1591 if (uap == NULL) {
1592 printk("HRM... pmz_suspend with NULL uap\n");
1593 return 0;
1594 }
1595
1596 uart_suspend_port(&pmz_uart_reg, &uap->port);
1597
1598 return 0;
1599}
1600
1601
1602static int pmz_resume(struct macio_dev *mdev)
1603{
1604 struct uart_pmac_port *uap = dev_get_drvdata(&mdev->ofdev.dev);
1605
1606 if (uap == NULL)
1607 return 0;
1608
1609 uart_resume_port(&pmz_uart_reg, &uap->port);
1610
1611 return 0;
1612}
1613
1614/*
1615 * Probe all ports in the system and build the ports array, we register
1616 * with the serial layer later, so we get a proper struct device which
1617 * allows the tty to attach properly. This is later than it used to be
1618 * but the tty layer really wants it that way.
1619 */
1620static int __init pmz_probe(void)
1621{
1622 struct device_node *node_p, *node_a, *node_b, *np;
1623 int count = 0;
1624 int rc;
1625
1626 /*
1627 * Find all escc chips in the system
1628 */
1629 for_each_node_by_name(node_p, "escc") {
1630 /*
1631 * First get channel A/B node pointers
1632 *
1633 * TODO: Add routines with proper locking to do that...
1634 */
1635 node_a = node_b = NULL;
1636 for (np = NULL; (np = of_get_next_child(node_p, np)) != NULL;) {
1637 if (of_node_name_prefix(np, "ch-a"))
1638 node_a = of_node_get(np);
1639 else if (of_node_name_prefix(np, "ch-b"))
1640 node_b = of_node_get(np);
1641 }
1642 if (!node_a && !node_b) {
1643 of_node_put(node_a);
1644 of_node_put(node_b);
1645 printk(KERN_ERR "pmac_zilog: missing node %c for escc %pOF\n",
1646 (!node_a) ? 'a' : 'b', node_p);
1647 continue;
1648 }
1649
1650 /*
1651 * Fill basic fields in the port structures
1652 */
1653 if (node_b != NULL) {
1654 pmz_ports[count].mate = &pmz_ports[count+1];
1655 pmz_ports[count+1].mate = &pmz_ports[count];
1656 }
1657 pmz_ports[count].flags = PMACZILOG_FLAG_IS_CHANNEL_A;
1658 pmz_ports[count].node = node_a;
1659 pmz_ports[count+1].node = node_b;
1660 pmz_ports[count].port.line = count;
1661 pmz_ports[count+1].port.line = count+1;
1662
1663 /*
1664 * Setup the ports for real
1665 */
1666 rc = pmz_init_port(&pmz_ports[count]);
1667 if (rc == 0 && node_b != NULL)
1668 rc = pmz_init_port(&pmz_ports[count+1]);
1669 if (rc != 0) {
1670 of_node_put(node_a);
1671 of_node_put(node_b);
1672 memset(&pmz_ports[count], 0, sizeof(struct uart_pmac_port));
1673 memset(&pmz_ports[count+1], 0, sizeof(struct uart_pmac_port));
1674 continue;
1675 }
1676 count += 2;
1677 }
1678 pmz_ports_count = count;
1679
1680 return 0;
1681}
1682
1683#else
1684
1685extern struct platform_device scc_a_pdev, scc_b_pdev;
1686
1687static int __init pmz_init_port(struct uart_pmac_port *uap)
1688{
1689 struct resource *r_ports;
1690 int irq;
1691
1692 r_ports = platform_get_resource(uap->pdev, IORESOURCE_MEM, 0);
1693 irq = platform_get_irq(uap->pdev, 0);
1694 if (!r_ports || irq <= 0)
1695 return -ENODEV;
1696
1697 uap->port.mapbase = r_ports->start;
1698 uap->port.membase = (unsigned char __iomem *) r_ports->start;
1699 uap->port.iotype = UPIO_MEM;
1700 uap->port.irq = irq;
1701 uap->port.uartclk = ZS_CLOCK;
1702 uap->port.fifosize = 1;
1703 uap->port.ops = &pmz_pops;
1704 uap->port.type = PORT_PMAC_ZILOG;
1705 uap->port.flags = 0;
1706
1707 uap->control_reg = uap->port.membase;
1708 uap->data_reg = uap->control_reg + 4;
1709 uap->port_type = 0;
1710
1711 pmz_convert_to_zs(uap, CS8, 0, 9600);
1712
1713 return 0;
1714}
1715
1716static int __init pmz_probe(void)
1717{
1718 int err;
1719
1720 pmz_ports_count = 0;
1721
1722 pmz_ports[0].port.line = 0;
1723 pmz_ports[0].flags = PMACZILOG_FLAG_IS_CHANNEL_A;
1724 pmz_ports[0].pdev = &scc_a_pdev;
1725 err = pmz_init_port(&pmz_ports[0]);
1726 if (err)
1727 return err;
1728 pmz_ports_count++;
1729
1730 pmz_ports[0].mate = &pmz_ports[1];
1731 pmz_ports[1].mate = &pmz_ports[0];
1732 pmz_ports[1].port.line = 1;
1733 pmz_ports[1].flags = 0;
1734 pmz_ports[1].pdev = &scc_b_pdev;
1735 err = pmz_init_port(&pmz_ports[1]);
1736 if (err)
1737 return err;
1738 pmz_ports_count++;
1739
1740 return 0;
1741}
1742
1743static void pmz_dispose_port(struct uart_pmac_port *uap)
1744{
1745 memset(uap, 0, sizeof(struct uart_pmac_port));
1746}
1747
1748static int __init pmz_attach(struct platform_device *pdev)
1749{
1750 struct uart_pmac_port *uap;
1751 int i;
1752
1753 /* Iterate the pmz_ports array to find a matching entry */
1754 for (i = 0; i < pmz_ports_count; i++)
1755 if (pmz_ports[i].pdev == pdev)
1756 break;
1757 if (i >= pmz_ports_count)
1758 return -ENODEV;
1759
1760 uap = &pmz_ports[i];
1761 uap->port.dev = &pdev->dev;
1762 platform_set_drvdata(pdev, uap);
1763
1764 return uart_add_one_port(&pmz_uart_reg, &uap->port);
1765}
1766
1767static int __exit pmz_detach(struct platform_device *pdev)
1768{
1769 struct uart_pmac_port *uap = platform_get_drvdata(pdev);
1770
1771 if (!uap)
1772 return -ENODEV;
1773
1774 uart_remove_one_port(&pmz_uart_reg, &uap->port);
1775
1776 uap->port.dev = NULL;
1777
1778 return 0;
1779}
1780
1781#endif /* !CONFIG_PPC_PMAC */
1782
1783#ifdef CONFIG_SERIAL_PMACZILOG_CONSOLE
1784
1785static void pmz_console_write(struct console *con, const char *s, unsigned int count);
1786static int __init pmz_console_setup(struct console *co, char *options);
1787
1788static struct console pmz_console = {
1789 .name = PMACZILOG_NAME,
1790 .write = pmz_console_write,
1791 .device = uart_console_device,
1792 .setup = pmz_console_setup,
1793 .flags = CON_PRINTBUFFER,
1794 .index = -1,
1795 .data = &pmz_uart_reg,
1796};
1797
1798#define PMACZILOG_CONSOLE &pmz_console
1799#else /* CONFIG_SERIAL_PMACZILOG_CONSOLE */
1800#define PMACZILOG_CONSOLE (NULL)
1801#endif /* CONFIG_SERIAL_PMACZILOG_CONSOLE */
1802
1803/*
1804 * Register the driver, console driver and ports with the serial
1805 * core
1806 */
1807static int __init pmz_register(void)
1808{
1809 pmz_uart_reg.nr = pmz_ports_count;
1810 pmz_uart_reg.cons = PMACZILOG_CONSOLE;
1811
1812 /*
1813 * Register this driver with the serial core
1814 */
1815 return uart_register_driver(&pmz_uart_reg);
1816}
1817
1818#ifdef CONFIG_PPC_PMAC
1819
1820static const struct of_device_id pmz_match[] =
1821{
1822 {
1823 .name = "ch-a",
1824 },
1825 {
1826 .name = "ch-b",
1827 },
1828 {},
1829};
1830MODULE_DEVICE_TABLE (of, pmz_match);
1831
1832static struct macio_driver pmz_driver = {
1833 .driver = {
1834 .name = "pmac_zilog",
1835 .owner = THIS_MODULE,
1836 .of_match_table = pmz_match,
1837 },
1838 .probe = pmz_attach,
1839 .remove = pmz_detach,
1840 .suspend = pmz_suspend,
1841 .resume = pmz_resume,
1842};
1843
1844#else
1845
1846static struct platform_driver pmz_driver = {
1847 .remove = __exit_p(pmz_detach),
1848 .driver = {
1849 .name = "scc",
1850 },
1851};
1852
1853#endif /* !CONFIG_PPC_PMAC */
1854
1855static int __init init_pmz(void)
1856{
1857 int rc, i;
1858 printk(KERN_INFO "%s\n", version);
1859
1860 /*
1861 * First, we need to do a direct OF-based probe pass. We
1862 * do that because we want serial console up before the
1863 * macio stuffs calls us back, and since that makes it
1864 * easier to pass the proper number of channels to
1865 * uart_register_driver()
1866 */
1867 if (pmz_ports_count == 0)
1868 pmz_probe();
1869
1870 /*
1871 * Bail early if no port found
1872 */
1873 if (pmz_ports_count == 0)
1874 return -ENODEV;
1875
1876 /*
1877 * Now we register with the serial layer
1878 */
1879 rc = pmz_register();
1880 if (rc) {
1881 printk(KERN_ERR
1882 "pmac_zilog: Error registering serial device, disabling pmac_zilog.\n"
1883 "pmac_zilog: Did another serial driver already claim the minors?\n");
1884 /* effectively "pmz_unprobe()" */
1885 for (i=0; i < pmz_ports_count; i++)
1886 pmz_dispose_port(&pmz_ports[i]);
1887 return rc;
1888 }
1889
1890 /*
1891 * Then we register the macio driver itself
1892 */
1893#ifdef CONFIG_PPC_PMAC
1894 return macio_register_driver(&pmz_driver);
1895#else
1896 return platform_driver_probe(&pmz_driver, pmz_attach);
1897#endif
1898}
1899
1900static void __exit exit_pmz(void)
1901{
1902 int i;
1903
1904#ifdef CONFIG_PPC_PMAC
1905 /* Get rid of macio-driver (detach from macio) */
1906 macio_unregister_driver(&pmz_driver);
1907#else
1908 platform_driver_unregister(&pmz_driver);
1909#endif
1910
1911 for (i = 0; i < pmz_ports_count; i++) {
1912 struct uart_pmac_port *uport = &pmz_ports[i];
1913#ifdef CONFIG_PPC_PMAC
1914 if (uport->node != NULL)
1915 pmz_dispose_port(uport);
1916#else
1917 if (uport->pdev != NULL)
1918 pmz_dispose_port(uport);
1919#endif
1920 }
1921 /* Unregister UART driver */
1922 uart_unregister_driver(&pmz_uart_reg);
1923}
1924
1925#ifdef CONFIG_SERIAL_PMACZILOG_CONSOLE
1926
1927static void pmz_console_putchar(struct uart_port *port, int ch)
1928{
1929 struct uart_pmac_port *uap =
1930 container_of(port, struct uart_pmac_port, port);
1931
1932 /* Wait for the transmit buffer to empty. */
1933 while ((read_zsreg(uap, R0) & Tx_BUF_EMP) == 0)
1934 udelay(5);
1935 write_zsdata(uap, ch);
1936}
1937
1938/*
1939 * Print a string to the serial port trying not to disturb
1940 * any possible real use of the port...
1941 */
1942static void pmz_console_write(struct console *con, const char *s, unsigned int count)
1943{
1944 struct uart_pmac_port *uap = &pmz_ports[con->index];
1945 unsigned long flags;
1946
1947 spin_lock_irqsave(&uap->port.lock, flags);
1948
1949 /* Turn of interrupts and enable the transmitter. */
1950 write_zsreg(uap, R1, uap->curregs[1] & ~TxINT_ENAB);
1951 write_zsreg(uap, R5, uap->curregs[5] | TxENABLE | RTS | DTR);
1952
1953 uart_console_write(&uap->port, s, count, pmz_console_putchar);
1954
1955 /* Restore the values in the registers. */
1956 write_zsreg(uap, R1, uap->curregs[1]);
1957 /* Don't disable the transmitter. */
1958
1959 spin_unlock_irqrestore(&uap->port.lock, flags);
1960}
1961
1962/*
1963 * Setup the serial console
1964 */
1965static int __init pmz_console_setup(struct console *co, char *options)
1966{
1967 struct uart_pmac_port *uap;
1968 struct uart_port *port;
1969 int baud = 38400;
1970 int bits = 8;
1971 int parity = 'n';
1972 int flow = 'n';
1973 unsigned long pwr_delay;
1974
1975 /*
1976 * XServe's default to 57600 bps
1977 */
1978 if (of_machine_is_compatible("RackMac1,1")
1979 || of_machine_is_compatible("RackMac1,2")
1980 || of_machine_is_compatible("MacRISC4"))
1981 baud = 57600;
1982
1983 /*
1984 * Check whether an invalid uart number has been specified, and
1985 * if so, search for the first available port that does have
1986 * console support.
1987 */
1988 if (co->index >= pmz_ports_count)
1989 co->index = 0;
1990 uap = &pmz_ports[co->index];
1991#ifdef CONFIG_PPC_PMAC
1992 if (uap->node == NULL)
1993 return -ENODEV;
1994#else
1995 if (uap->pdev == NULL)
1996 return -ENODEV;
1997#endif
1998 port = &uap->port;
1999
2000 /*
2001 * Mark port as beeing a console
2002 */
2003 uap->flags |= PMACZILOG_FLAG_IS_CONS;
2004
2005 /*
2006 * Temporary fix for uart layer who didn't setup the spinlock yet
2007 */
2008 spin_lock_init(&port->lock);
2009
2010 /*
2011 * Enable the hardware
2012 */
2013 pwr_delay = __pmz_startup(uap);
2014 if (pwr_delay)
2015 mdelay(pwr_delay);
2016
2017 if (options)
2018 uart_parse_options(options, &baud, &parity, &bits, &flow);
2019
2020 return uart_set_options(port, co, baud, parity, bits, flow);
2021}
2022
2023static int __init pmz_console_init(void)
2024{
2025 /* Probe ports */
2026 pmz_probe();
2027
2028 if (pmz_ports_count == 0)
2029 return -ENODEV;
2030
2031 /* TODO: Autoprobe console based on OF */
2032 /* pmz_console.index = i; */
2033 register_console(&pmz_console);
2034
2035 return 0;
2036
2037}
2038console_initcall(pmz_console_init);
2039#endif /* CONFIG_SERIAL_PMACZILOG_CONSOLE */
2040
2041module_init(init_pmz);
2042module_exit(exit_pmz);