blob: 40884c2ab5a16b615eed9448a9d91045aad71999 [file] [log] [blame]
b.liue9582032025-04-17 19:18:16 +08001// SPDX-License-Identifier: GPL-2.0
2/*
3 * This file contains code to reset and initialize USB host controllers.
4 * Some of it includes work-arounds for PCI hardware and BIOS quirks.
5 * It may need to run early during booting -- before USB would normally
6 * initialize -- to ensure that Linux doesn't use any legacy modes.
7 *
8 * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
9 * (and others)
10 */
11
12#include <linux/types.h>
13#include <linux/kernel.h>
14#include <linux/pci.h>
15#include <linux/delay.h>
16#include <linux/export.h>
17#include <linux/acpi.h>
18#include <linux/dmi.h>
19#include "pci-quirks.h"
20#include "xhci-ext-caps.h"
21
22
23#define UHCI_USBLEGSUP 0xc0 /* legacy support */
24#define UHCI_USBCMD 0 /* command register */
25#define UHCI_USBINTR 4 /* interrupt register */
26#define UHCI_USBLEGSUP_RWC 0x8f00 /* the R/WC bits */
27#define UHCI_USBLEGSUP_RO 0x5040 /* R/O and reserved bits */
28#define UHCI_USBCMD_RUN 0x0001 /* RUN/STOP bit */
29#define UHCI_USBCMD_HCRESET 0x0002 /* Host Controller reset */
30#define UHCI_USBCMD_EGSM 0x0008 /* Global Suspend Mode */
31#define UHCI_USBCMD_CONFIGURE 0x0040 /* Config Flag */
32#define UHCI_USBINTR_RESUME 0x0002 /* Resume interrupt enable */
33
34#define OHCI_CONTROL 0x04
35#define OHCI_CMDSTATUS 0x08
36#define OHCI_INTRSTATUS 0x0c
37#define OHCI_INTRENABLE 0x10
38#define OHCI_INTRDISABLE 0x14
39#define OHCI_FMINTERVAL 0x34
40#define OHCI_HCFS (3 << 6) /* hc functional state */
41#define OHCI_HCR (1 << 0) /* host controller reset */
42#define OHCI_OCR (1 << 3) /* ownership change request */
43#define OHCI_CTRL_RWC (1 << 9) /* remote wakeup connected */
44#define OHCI_CTRL_IR (1 << 8) /* interrupt routing */
45#define OHCI_INTR_OC (1 << 30) /* ownership change */
46
47#define EHCI_HCC_PARAMS 0x08 /* extended capabilities */
48#define EHCI_USBCMD 0 /* command register */
49#define EHCI_USBCMD_RUN (1 << 0) /* RUN/STOP bit */
50#define EHCI_USBSTS 4 /* status register */
51#define EHCI_USBSTS_HALTED (1 << 12) /* HCHalted bit */
52#define EHCI_USBINTR 8 /* interrupt register */
53#define EHCI_CONFIGFLAG 0x40 /* configured flag register */
54#define EHCI_USBLEGSUP 0 /* legacy support register */
55#define EHCI_USBLEGSUP_BIOS (1 << 16) /* BIOS semaphore */
56#define EHCI_USBLEGSUP_OS (1 << 24) /* OS semaphore */
57#define EHCI_USBLEGCTLSTS 4 /* legacy control/status */
58#define EHCI_USBLEGCTLSTS_SOOE (1 << 13) /* SMI on ownership change */
59
60/* AMD quirk use */
61#define AB_REG_BAR_LOW 0xe0
62#define AB_REG_BAR_HIGH 0xe1
63#define AB_REG_BAR_SB700 0xf0
64#define AB_INDX(addr) ((addr) + 0x00)
65#define AB_DATA(addr) ((addr) + 0x04)
66#define AX_INDXC 0x30
67#define AX_DATAC 0x34
68
69#define PT_ADDR_INDX 0xE8
70#define PT_READ_INDX 0xE4
71#define PT_SIG_1_ADDR 0xA520
72#define PT_SIG_2_ADDR 0xA521
73#define PT_SIG_3_ADDR 0xA522
74#define PT_SIG_4_ADDR 0xA523
75#define PT_SIG_1_DATA 0x78
76#define PT_SIG_2_DATA 0x56
77#define PT_SIG_3_DATA 0x34
78#define PT_SIG_4_DATA 0x12
79#define PT4_P1_REG 0xB521
80#define PT4_P2_REG 0xB522
81#define PT2_P1_REG 0xD520
82#define PT2_P2_REG 0xD521
83#define PT1_P1_REG 0xD522
84#define PT1_P2_REG 0xD523
85
86#define NB_PCIE_INDX_ADDR 0xe0
87#define NB_PCIE_INDX_DATA 0xe4
88#define PCIE_P_CNTL 0x10040
89#define BIF_NB 0x10002
90#define NB_PIF0_PWRDOWN_0 0x01100012
91#define NB_PIF0_PWRDOWN_1 0x01100013
92
93#define USB_INTEL_XUSB2PR 0xD0
94#define USB_INTEL_USB2PRM 0xD4
95#define USB_INTEL_USB3_PSSEN 0xD8
96#define USB_INTEL_USB3PRM 0xDC
97
98/* ASMEDIA quirk use */
99#define ASMT_DATA_WRITE0_REG 0xF8
100#define ASMT_DATA_WRITE1_REG 0xFC
101#define ASMT_CONTROL_REG 0xE0
102#define ASMT_CONTROL_WRITE_BIT 0x02
103#define ASMT_WRITEREG_CMD 0x10423
104#define ASMT_FLOWCTL_ADDR 0xFA30
105#define ASMT_FLOWCTL_DATA 0xBA
106#define ASMT_PSEUDO_DATA 0
107
108/*
109 * amd_chipset_gen values represent AMD different chipset generations
110 */
111enum amd_chipset_gen {
112 NOT_AMD_CHIPSET = 0,
113 AMD_CHIPSET_SB600,
114 AMD_CHIPSET_SB700,
115 AMD_CHIPSET_SB800,
116 AMD_CHIPSET_HUDSON2,
117 AMD_CHIPSET_BOLTON,
118 AMD_CHIPSET_YANGTZE,
119 AMD_CHIPSET_TAISHAN,
120 AMD_CHIPSET_UNKNOWN,
121};
122
123struct amd_chipset_type {
124 enum amd_chipset_gen gen;
125 u8 rev;
126};
127
128#ifndef CONFIG_PCI_DISABLE_COMMON_QUIRKS
129
130static struct amd_chipset_info {
131 struct pci_dev *nb_dev;
132 struct pci_dev *smbus_dev;
133 int nb_type;
134 struct amd_chipset_type sb_type;
135 int isoc_reqs;
136 int probe_count;
137 bool need_pll_quirk;
138} amd_chipset;
139
140static DEFINE_SPINLOCK(amd_lock);
141
142/*
143 * amd_chipset_sb_type_init - initialize amd chipset southbridge type
144 *
145 * AMD FCH/SB generation and revision is identified by SMBus controller
146 * vendor, device and revision IDs.
147 *
148 * Returns: 1 if it is an AMD chipset, 0 otherwise.
149 */
150static int amd_chipset_sb_type_init(struct amd_chipset_info *pinfo)
151{
152 u8 rev = 0;
153 pinfo->sb_type.gen = AMD_CHIPSET_UNKNOWN;
154
155 pinfo->smbus_dev = pci_get_device(PCI_VENDOR_ID_ATI,
156 PCI_DEVICE_ID_ATI_SBX00_SMBUS, NULL);
157 if (pinfo->smbus_dev) {
158 rev = pinfo->smbus_dev->revision;
159 if (rev >= 0x10 && rev <= 0x1f)
160 pinfo->sb_type.gen = AMD_CHIPSET_SB600;
161 else if (rev >= 0x30 && rev <= 0x3f)
162 pinfo->sb_type.gen = AMD_CHIPSET_SB700;
163 else if (rev >= 0x40 && rev <= 0x4f)
164 pinfo->sb_type.gen = AMD_CHIPSET_SB800;
165 } else {
166 pinfo->smbus_dev = pci_get_device(PCI_VENDOR_ID_AMD,
167 PCI_DEVICE_ID_AMD_HUDSON2_SMBUS, NULL);
168
169 if (pinfo->smbus_dev) {
170 rev = pinfo->smbus_dev->revision;
171 if (rev >= 0x11 && rev <= 0x14)
172 pinfo->sb_type.gen = AMD_CHIPSET_HUDSON2;
173 else if (rev >= 0x15 && rev <= 0x18)
174 pinfo->sb_type.gen = AMD_CHIPSET_BOLTON;
175 else if (rev >= 0x39 && rev <= 0x3a)
176 pinfo->sb_type.gen = AMD_CHIPSET_YANGTZE;
177 } else {
178 pinfo->smbus_dev = pci_get_device(PCI_VENDOR_ID_AMD,
179 0x145c, NULL);
180 if (pinfo->smbus_dev) {
181 rev = pinfo->smbus_dev->revision;
182 pinfo->sb_type.gen = AMD_CHIPSET_TAISHAN;
183 } else {
184 pinfo->sb_type.gen = NOT_AMD_CHIPSET;
185 return 0;
186 }
187 }
188 }
189 pinfo->sb_type.rev = rev;
190 return 1;
191}
192
193void sb800_prefetch(struct device *dev, int on)
194{
195 u16 misc;
196 struct pci_dev *pdev = to_pci_dev(dev);
197
198 pci_read_config_word(pdev, 0x50, &misc);
199 if (on == 0)
200 pci_write_config_word(pdev, 0x50, misc & 0xfcff);
201 else
202 pci_write_config_word(pdev, 0x50, misc | 0x0300);
203}
204EXPORT_SYMBOL_GPL(sb800_prefetch);
205
206static void usb_amd_find_chipset_info(void)
207{
208 unsigned long flags;
209 struct amd_chipset_info info;
210 info.need_pll_quirk = 0;
211
212 spin_lock_irqsave(&amd_lock, flags);
213
214 /* probe only once */
215 if (amd_chipset.probe_count > 0) {
216 amd_chipset.probe_count++;
217 spin_unlock_irqrestore(&amd_lock, flags);
218 return;
219 }
220 memset(&info, 0, sizeof(info));
221 spin_unlock_irqrestore(&amd_lock, flags);
222
223 if (!amd_chipset_sb_type_init(&info)) {
224 goto commit;
225 }
226
227 switch (info.sb_type.gen) {
228 case AMD_CHIPSET_SB700:
229 info.need_pll_quirk = info.sb_type.rev <= 0x3B;
230 break;
231 case AMD_CHIPSET_SB800:
232 case AMD_CHIPSET_HUDSON2:
233 case AMD_CHIPSET_BOLTON:
234 info.need_pll_quirk = 1;
235 break;
236 default:
237 info.need_pll_quirk = 0;
238 break;
239 }
240
241 if (!info.need_pll_quirk) {
242 if (info.smbus_dev) {
243 pci_dev_put(info.smbus_dev);
244 info.smbus_dev = NULL;
245 }
246 goto commit;
247 }
248
249 info.nb_dev = pci_get_device(PCI_VENDOR_ID_AMD, 0x9601, NULL);
250 if (info.nb_dev) {
251 info.nb_type = 1;
252 } else {
253 info.nb_dev = pci_get_device(PCI_VENDOR_ID_AMD, 0x1510, NULL);
254 if (info.nb_dev) {
255 info.nb_type = 2;
256 } else {
257 info.nb_dev = pci_get_device(PCI_VENDOR_ID_AMD,
258 0x9600, NULL);
259 if (info.nb_dev)
260 info.nb_type = 3;
261 }
262 }
263
264 printk(KERN_DEBUG "QUIRK: Enable AMD PLL fix\n");
265
266commit:
267
268 spin_lock_irqsave(&amd_lock, flags);
269 if (amd_chipset.probe_count > 0) {
270 /* race - someone else was faster - drop devices */
271
272 /* Mark that we where here */
273 amd_chipset.probe_count++;
274
275 spin_unlock_irqrestore(&amd_lock, flags);
276
277 pci_dev_put(info.nb_dev);
278 pci_dev_put(info.smbus_dev);
279
280 } else {
281 /* no race - commit the result */
282 info.probe_count++;
283 amd_chipset = info;
284 spin_unlock_irqrestore(&amd_lock, flags);
285 }
286}
287
288int usb_hcd_amd_remote_wakeup_quirk(struct pci_dev *pdev)
289{
290 /* Make sure amd chipset type has already been initialized */
291 usb_amd_find_chipset_info();
292 if (amd_chipset.sb_type.gen == AMD_CHIPSET_YANGTZE ||
293 amd_chipset.sb_type.gen == AMD_CHIPSET_TAISHAN) {
294 dev_dbg(&pdev->dev, "QUIRK: Enable AMD remote wakeup fix\n");
295 return 1;
296 }
297 return 0;
298}
299EXPORT_SYMBOL_GPL(usb_hcd_amd_remote_wakeup_quirk);
300
301bool usb_amd_hang_symptom_quirk(void)
302{
303 u8 rev;
304
305 usb_amd_find_chipset_info();
306 rev = amd_chipset.sb_type.rev;
307 /* SB600 and old version of SB700 have hang symptom bug */
308 return amd_chipset.sb_type.gen == AMD_CHIPSET_SB600 ||
309 (amd_chipset.sb_type.gen == AMD_CHIPSET_SB700 &&
310 rev >= 0x3a && rev <= 0x3b);
311}
312EXPORT_SYMBOL_GPL(usb_amd_hang_symptom_quirk);
313
314bool usb_amd_prefetch_quirk(void)
315{
316 usb_amd_find_chipset_info();
317 /* SB800 needs pre-fetch fix */
318 return amd_chipset.sb_type.gen == AMD_CHIPSET_SB800;
319}
320EXPORT_SYMBOL_GPL(usb_amd_prefetch_quirk);
321
322bool usb_amd_quirk_pll_check(void)
323{
324 usb_amd_find_chipset_info();
325 return amd_chipset.need_pll_quirk;
326}
327EXPORT_SYMBOL_GPL(usb_amd_quirk_pll_check);
328
329/*
330 * The hardware normally enables the A-link power management feature, which
331 * lets the system lower the power consumption in idle states.
332 *
333 * This USB quirk prevents the link going into that lower power state
334 * during isochronous transfers.
335 *
336 * Without this quirk, isochronous stream on OHCI/EHCI/xHCI controllers of
337 * some AMD platforms may stutter or have breaks occasionally.
338 */
339static void usb_amd_quirk_pll(int disable)
340{
341 u32 addr, addr_low, addr_high, val;
342 u32 bit = disable ? 0 : 1;
343 unsigned long flags;
344
345 spin_lock_irqsave(&amd_lock, flags);
346
347 if (disable) {
348 amd_chipset.isoc_reqs++;
349 if (amd_chipset.isoc_reqs > 1) {
350 spin_unlock_irqrestore(&amd_lock, flags);
351 return;
352 }
353 } else {
354 amd_chipset.isoc_reqs--;
355 if (amd_chipset.isoc_reqs > 0) {
356 spin_unlock_irqrestore(&amd_lock, flags);
357 return;
358 }
359 }
360
361 if (amd_chipset.sb_type.gen == AMD_CHIPSET_SB800 ||
362 amd_chipset.sb_type.gen == AMD_CHIPSET_HUDSON2 ||
363 amd_chipset.sb_type.gen == AMD_CHIPSET_BOLTON) {
364 outb_p(AB_REG_BAR_LOW, 0xcd6);
365 addr_low = inb_p(0xcd7);
366 outb_p(AB_REG_BAR_HIGH, 0xcd6);
367 addr_high = inb_p(0xcd7);
368 addr = addr_high << 8 | addr_low;
369
370 outl_p(0x30, AB_INDX(addr));
371 outl_p(0x40, AB_DATA(addr));
372 outl_p(0x34, AB_INDX(addr));
373 val = inl_p(AB_DATA(addr));
374 } else if (amd_chipset.sb_type.gen == AMD_CHIPSET_SB700 &&
375 amd_chipset.sb_type.rev <= 0x3b) {
376 pci_read_config_dword(amd_chipset.smbus_dev,
377 AB_REG_BAR_SB700, &addr);
378 outl(AX_INDXC, AB_INDX(addr));
379 outl(0x40, AB_DATA(addr));
380 outl(AX_DATAC, AB_INDX(addr));
381 val = inl(AB_DATA(addr));
382 } else {
383 spin_unlock_irqrestore(&amd_lock, flags);
384 return;
385 }
386
387 if (disable) {
388 val &= ~0x08;
389 val |= (1 << 4) | (1 << 9);
390 } else {
391 val |= 0x08;
392 val &= ~((1 << 4) | (1 << 9));
393 }
394 outl_p(val, AB_DATA(addr));
395
396 if (!amd_chipset.nb_dev) {
397 spin_unlock_irqrestore(&amd_lock, flags);
398 return;
399 }
400
401 if (amd_chipset.nb_type == 1 || amd_chipset.nb_type == 3) {
402 addr = PCIE_P_CNTL;
403 pci_write_config_dword(amd_chipset.nb_dev,
404 NB_PCIE_INDX_ADDR, addr);
405 pci_read_config_dword(amd_chipset.nb_dev,
406 NB_PCIE_INDX_DATA, &val);
407
408 val &= ~(1 | (1 << 3) | (1 << 4) | (1 << 9) | (1 << 12));
409 val |= bit | (bit << 3) | (bit << 12);
410 val |= ((!bit) << 4) | ((!bit) << 9);
411 pci_write_config_dword(amd_chipset.nb_dev,
412 NB_PCIE_INDX_DATA, val);
413
414 addr = BIF_NB;
415 pci_write_config_dword(amd_chipset.nb_dev,
416 NB_PCIE_INDX_ADDR, addr);
417 pci_read_config_dword(amd_chipset.nb_dev,
418 NB_PCIE_INDX_DATA, &val);
419 val &= ~(1 << 8);
420 val |= bit << 8;
421
422 pci_write_config_dword(amd_chipset.nb_dev,
423 NB_PCIE_INDX_DATA, val);
424 } else if (amd_chipset.nb_type == 2) {
425 addr = NB_PIF0_PWRDOWN_0;
426 pci_write_config_dword(amd_chipset.nb_dev,
427 NB_PCIE_INDX_ADDR, addr);
428 pci_read_config_dword(amd_chipset.nb_dev,
429 NB_PCIE_INDX_DATA, &val);
430 if (disable)
431 val &= ~(0x3f << 7);
432 else
433 val |= 0x3f << 7;
434
435 pci_write_config_dword(amd_chipset.nb_dev,
436 NB_PCIE_INDX_DATA, val);
437
438 addr = NB_PIF0_PWRDOWN_1;
439 pci_write_config_dword(amd_chipset.nb_dev,
440 NB_PCIE_INDX_ADDR, addr);
441 pci_read_config_dword(amd_chipset.nb_dev,
442 NB_PCIE_INDX_DATA, &val);
443 if (disable)
444 val &= ~(0x3f << 7);
445 else
446 val |= 0x3f << 7;
447
448 pci_write_config_dword(amd_chipset.nb_dev,
449 NB_PCIE_INDX_DATA, val);
450 }
451
452 spin_unlock_irqrestore(&amd_lock, flags);
453 return;
454}
455
456void usb_amd_quirk_pll_disable(void)
457{
458 usb_amd_quirk_pll(1);
459}
460EXPORT_SYMBOL_GPL(usb_amd_quirk_pll_disable);
461
462static int usb_asmedia_wait_write(struct pci_dev *pdev)
463{
464 unsigned long retry_count;
465 unsigned char value;
466
467 for (retry_count = 1000; retry_count > 0; --retry_count) {
468
469 pci_read_config_byte(pdev, ASMT_CONTROL_REG, &value);
470
471 if (value == 0xff) {
472 dev_err(&pdev->dev, "%s: check_ready ERROR", __func__);
473 return -EIO;
474 }
475
476 if ((value & ASMT_CONTROL_WRITE_BIT) == 0)
477 return 0;
478
479 udelay(50);
480 }
481
482 dev_warn(&pdev->dev, "%s: check_write_ready timeout", __func__);
483 return -ETIMEDOUT;
484}
485
486void usb_asmedia_modifyflowcontrol(struct pci_dev *pdev)
487{
488 if (usb_asmedia_wait_write(pdev) != 0)
489 return;
490
491 /* send command and address to device */
492 pci_write_config_dword(pdev, ASMT_DATA_WRITE0_REG, ASMT_WRITEREG_CMD);
493 pci_write_config_dword(pdev, ASMT_DATA_WRITE1_REG, ASMT_FLOWCTL_ADDR);
494 pci_write_config_byte(pdev, ASMT_CONTROL_REG, ASMT_CONTROL_WRITE_BIT);
495
496 if (usb_asmedia_wait_write(pdev) != 0)
497 return;
498
499 /* send data to device */
500 pci_write_config_dword(pdev, ASMT_DATA_WRITE0_REG, ASMT_FLOWCTL_DATA);
501 pci_write_config_dword(pdev, ASMT_DATA_WRITE1_REG, ASMT_PSEUDO_DATA);
502 pci_write_config_byte(pdev, ASMT_CONTROL_REG, ASMT_CONTROL_WRITE_BIT);
503}
504EXPORT_SYMBOL_GPL(usb_asmedia_modifyflowcontrol);
505
506void usb_amd_quirk_pll_enable(void)
507{
508 usb_amd_quirk_pll(0);
509}
510EXPORT_SYMBOL_GPL(usb_amd_quirk_pll_enable);
511
512void usb_amd_dev_put(void)
513{
514 struct pci_dev *nb, *smbus;
515 unsigned long flags;
516
517 spin_lock_irqsave(&amd_lock, flags);
518
519 amd_chipset.probe_count--;
520 if (amd_chipset.probe_count > 0) {
521 spin_unlock_irqrestore(&amd_lock, flags);
522 return;
523 }
524
525 /* save them to pci_dev_put outside of spinlock */
526 nb = amd_chipset.nb_dev;
527 smbus = amd_chipset.smbus_dev;
528
529 amd_chipset.nb_dev = NULL;
530 amd_chipset.smbus_dev = NULL;
531 amd_chipset.nb_type = 0;
532 memset(&amd_chipset.sb_type, 0, sizeof(amd_chipset.sb_type));
533 amd_chipset.isoc_reqs = 0;
534 amd_chipset.need_pll_quirk = 0;
535
536 spin_unlock_irqrestore(&amd_lock, flags);
537
538 pci_dev_put(nb);
539 pci_dev_put(smbus);
540}
541EXPORT_SYMBOL_GPL(usb_amd_dev_put);
542
543/*
544 * Check if port is disabled in BIOS on AMD Promontory host.
545 * BIOS Disabled ports may wake on connect/disconnect and need
546 * driver workaround to keep them disabled.
547 * Returns true if port is marked disabled.
548 */
549bool usb_amd_pt_check_port(struct device *device, int port)
550{
551 unsigned char value, port_shift;
552 struct pci_dev *pdev;
553 u16 reg;
554
555 pdev = to_pci_dev(device);
556 pci_write_config_word(pdev, PT_ADDR_INDX, PT_SIG_1_ADDR);
557
558 pci_read_config_byte(pdev, PT_READ_INDX, &value);
559 if (value != PT_SIG_1_DATA)
560 return false;
561
562 pci_write_config_word(pdev, PT_ADDR_INDX, PT_SIG_2_ADDR);
563
564 pci_read_config_byte(pdev, PT_READ_INDX, &value);
565 if (value != PT_SIG_2_DATA)
566 return false;
567
568 pci_write_config_word(pdev, PT_ADDR_INDX, PT_SIG_3_ADDR);
569
570 pci_read_config_byte(pdev, PT_READ_INDX, &value);
571 if (value != PT_SIG_3_DATA)
572 return false;
573
574 pci_write_config_word(pdev, PT_ADDR_INDX, PT_SIG_4_ADDR);
575
576 pci_read_config_byte(pdev, PT_READ_INDX, &value);
577 if (value != PT_SIG_4_DATA)
578 return false;
579
580 /* Check disabled port setting, if bit is set port is enabled */
581 switch (pdev->device) {
582 case 0x43b9:
583 case 0x43ba:
584 /*
585 * device is AMD_PROMONTORYA_4(0x43b9) or PROMONTORYA_3(0x43ba)
586 * PT4_P1_REG bits[7..1] represents USB2.0 ports 6 to 0
587 * PT4_P2_REG bits[6..0] represents ports 13 to 7
588 */
589 if (port > 6) {
590 reg = PT4_P2_REG;
591 port_shift = port - 7;
592 } else {
593 reg = PT4_P1_REG;
594 port_shift = port + 1;
595 }
596 break;
597 case 0x43bb:
598 /*
599 * device is AMD_PROMONTORYA_2(0x43bb)
600 * PT2_P1_REG bits[7..5] represents USB2.0 ports 2 to 0
601 * PT2_P2_REG bits[5..0] represents ports 9 to 3
602 */
603 if (port > 2) {
604 reg = PT2_P2_REG;
605 port_shift = port - 3;
606 } else {
607 reg = PT2_P1_REG;
608 port_shift = port + 5;
609 }
610 break;
611 case 0x43bc:
612 /*
613 * device is AMD_PROMONTORYA_1(0x43bc)
614 * PT1_P1_REG[7..4] represents USB2.0 ports 3 to 0
615 * PT1_P2_REG[5..0] represents ports 9 to 4
616 */
617 if (port > 3) {
618 reg = PT1_P2_REG;
619 port_shift = port - 4;
620 } else {
621 reg = PT1_P1_REG;
622 port_shift = port + 4;
623 }
624 break;
625 default:
626 return false;
627 }
628 pci_write_config_word(pdev, PT_ADDR_INDX, reg);
629 pci_read_config_byte(pdev, PT_READ_INDX, &value);
630
631 return !(value & BIT(port_shift));
632}
633EXPORT_SYMBOL_GPL(usb_amd_pt_check_port);
634
635#endif /* CONFIG_PCI_DISABLE_COMMON_QUIRKS */
636
637#if IS_ENABLED(CONFIG_USB_UHCI_HCD)
638
639/*
640 * Make sure the controller is completely inactive, unable to
641 * generate interrupts or do DMA.
642 */
643void uhci_reset_hc(struct pci_dev *pdev, unsigned long base)
644{
645 /* Turn off PIRQ enable and SMI enable. (This also turns off the
646 * BIOS's USB Legacy Support.) Turn off all the R/WC bits too.
647 */
648 pci_write_config_word(pdev, UHCI_USBLEGSUP, UHCI_USBLEGSUP_RWC);
649
650 /* Reset the HC - this will force us to get a
651 * new notification of any already connected
652 * ports due to the virtual disconnect that it
653 * implies.
654 */
655 outw(UHCI_USBCMD_HCRESET, base + UHCI_USBCMD);
656 mb();
657 udelay(5);
658 if (inw(base + UHCI_USBCMD) & UHCI_USBCMD_HCRESET)
659 dev_warn(&pdev->dev, "HCRESET not completed yet!\n");
660
661 /* Just to be safe, disable interrupt requests and
662 * make sure the controller is stopped.
663 */
664 outw(0, base + UHCI_USBINTR);
665 outw(0, base + UHCI_USBCMD);
666}
667EXPORT_SYMBOL_GPL(uhci_reset_hc);
668
669/*
670 * Initialize a controller that was newly discovered or has just been
671 * resumed. In either case we can't be sure of its previous state.
672 *
673 * Returns: 1 if the controller was reset, 0 otherwise.
674 */
675int uhci_check_and_reset_hc(struct pci_dev *pdev, unsigned long base)
676{
677 u16 legsup;
678 unsigned int cmd, intr;
679
680 /*
681 * When restarting a suspended controller, we expect all the
682 * settings to be the same as we left them:
683 *
684 * PIRQ and SMI disabled, no R/W bits set in USBLEGSUP;
685 * Controller is stopped and configured with EGSM set;
686 * No interrupts enabled except possibly Resume Detect.
687 *
688 * If any of these conditions are violated we do a complete reset.
689 */
690 pci_read_config_word(pdev, UHCI_USBLEGSUP, &legsup);
691 if (legsup & ~(UHCI_USBLEGSUP_RO | UHCI_USBLEGSUP_RWC)) {
692 dev_dbg(&pdev->dev, "%s: legsup = 0x%04x\n",
693 __func__, legsup);
694 goto reset_needed;
695 }
696
697 cmd = inw(base + UHCI_USBCMD);
698 if ((cmd & UHCI_USBCMD_RUN) || !(cmd & UHCI_USBCMD_CONFIGURE) ||
699 !(cmd & UHCI_USBCMD_EGSM)) {
700 dev_dbg(&pdev->dev, "%s: cmd = 0x%04x\n",
701 __func__, cmd);
702 goto reset_needed;
703 }
704
705 intr = inw(base + UHCI_USBINTR);
706 if (intr & (~UHCI_USBINTR_RESUME)) {
707 dev_dbg(&pdev->dev, "%s: intr = 0x%04x\n",
708 __func__, intr);
709 goto reset_needed;
710 }
711 return 0;
712
713reset_needed:
714 dev_dbg(&pdev->dev, "Performing full reset\n");
715 uhci_reset_hc(pdev, base);
716 return 1;
717}
718#else
719int uhci_check_and_reset_hc(struct pci_dev *pdev, unsigned long base)
720{
721 return 0;
722}
723
724#endif
725EXPORT_SYMBOL_GPL(uhci_check_and_reset_hc);
726
727#ifndef CONFIG_PCI_DISABLE_COMMON_QUIRKS
728
729static inline int io_type_enabled(struct pci_dev *pdev, unsigned int mask)
730{
731 u16 cmd;
732 return !pci_read_config_word(pdev, PCI_COMMAND, &cmd) && (cmd & mask);
733}
734
735#define pio_enabled(dev) io_type_enabled(dev, PCI_COMMAND_IO)
736#define mmio_enabled(dev) io_type_enabled(dev, PCI_COMMAND_MEMORY)
737
738static void quirk_usb_handoff_uhci(struct pci_dev *pdev)
739{
740 unsigned long base = 0;
741 int i;
742
743 if (!pio_enabled(pdev))
744 return;
745
746 for (i = 0; i < PCI_ROM_RESOURCE; i++)
747 if ((pci_resource_flags(pdev, i) & IORESOURCE_IO)) {
748 base = pci_resource_start(pdev, i);
749 break;
750 }
751
752 if (base)
753 uhci_check_and_reset_hc(pdev, base);
754}
755
756static int mmio_resource_enabled(struct pci_dev *pdev, int idx)
757{
758 return pci_resource_start(pdev, idx) && mmio_enabled(pdev);
759}
760
761static void quirk_usb_handoff_ohci(struct pci_dev *pdev)
762{
763 void __iomem *base;
764 u32 control;
765 u32 fminterval = 0;
766 bool no_fminterval = false;
767 int cnt;
768
769 if (!mmio_resource_enabled(pdev, 0))
770 return;
771
772 base = pci_ioremap_bar(pdev, 0);
773 if (base == NULL)
774 return;
775
776 /*
777 * ULi M5237 OHCI controller locks the whole system when accessing
778 * the OHCI_FMINTERVAL offset.
779 */
780 if (pdev->vendor == PCI_VENDOR_ID_AL && pdev->device == 0x5237)
781 no_fminterval = true;
782
783 control = readl(base + OHCI_CONTROL);
784
785/* On PA-RISC, PDC can leave IR set incorrectly; ignore it there. */
786#ifdef __hppa__
787#define OHCI_CTRL_MASK (OHCI_CTRL_RWC | OHCI_CTRL_IR)
788#else
789#define OHCI_CTRL_MASK OHCI_CTRL_RWC
790
791 if (control & OHCI_CTRL_IR) {
792 int wait_time = 500; /* arbitrary; 5 seconds */
793 writel(OHCI_INTR_OC, base + OHCI_INTRENABLE);
794 writel(OHCI_OCR, base + OHCI_CMDSTATUS);
795 while (wait_time > 0 &&
796 readl(base + OHCI_CONTROL) & OHCI_CTRL_IR) {
797 wait_time -= 10;
798 msleep(10);
799 }
800 if (wait_time <= 0)
801 dev_warn(&pdev->dev,
802 "OHCI: BIOS handoff failed (BIOS bug?) %08x\n",
803 readl(base + OHCI_CONTROL));
804 }
805#endif
806
807 /* disable interrupts */
808 writel((u32) ~0, base + OHCI_INTRDISABLE);
809
810 /* Go into the USB_RESET state, preserving RWC (and possibly IR) */
811 writel(control & OHCI_CTRL_MASK, base + OHCI_CONTROL);
812 readl(base + OHCI_CONTROL);
813
814 /* software reset of the controller, preserving HcFmInterval */
815 if (!no_fminterval)
816 fminterval = readl(base + OHCI_FMINTERVAL);
817
818 writel(OHCI_HCR, base + OHCI_CMDSTATUS);
819
820 /* reset requires max 10 us delay */
821 for (cnt = 30; cnt > 0; --cnt) { /* ... allow extra time */
822 if ((readl(base + OHCI_CMDSTATUS) & OHCI_HCR) == 0)
823 break;
824 udelay(1);
825 }
826
827 if (!no_fminterval)
828 writel(fminterval, base + OHCI_FMINTERVAL);
829
830 /* Now the controller is safely in SUSPEND and nothing can wake it up */
831 iounmap(base);
832}
833
834static const struct dmi_system_id ehci_dmi_nohandoff_table[] = {
835 {
836 /* Pegatron Lucid (ExoPC) */
837 .matches = {
838 DMI_MATCH(DMI_BOARD_NAME, "EXOPG06411"),
839 DMI_MATCH(DMI_BIOS_VERSION, "Lucid-CE-133"),
840 },
841 },
842 {
843 /* Pegatron Lucid (Ordissimo AIRIS) */
844 .matches = {
845 DMI_MATCH(DMI_BOARD_NAME, "M11JB"),
846 DMI_MATCH(DMI_BIOS_VERSION, "Lucid-"),
847 },
848 },
849 {
850 /* Pegatron Lucid (Ordissimo) */
851 .matches = {
852 DMI_MATCH(DMI_BOARD_NAME, "Ordissimo"),
853 DMI_MATCH(DMI_BIOS_VERSION, "Lucid-"),
854 },
855 },
856 {
857 /* HASEE E200 */
858 .matches = {
859 DMI_MATCH(DMI_BOARD_VENDOR, "HASEE"),
860 DMI_MATCH(DMI_BOARD_NAME, "E210"),
861 DMI_MATCH(DMI_BIOS_VERSION, "6.00"),
862 },
863 },
864 { }
865};
866
867static void ehci_bios_handoff(struct pci_dev *pdev,
868 void __iomem *op_reg_base,
869 u32 cap, u8 offset)
870{
871 int try_handoff = 1, tried_handoff = 0;
872
873 /*
874 * The Pegatron Lucid tablet sporadically waits for 98 seconds trying
875 * the handoff on its unused controller. Skip it.
876 *
877 * The HASEE E200 hangs when the semaphore is set (bugzilla #77021).
878 */
879 if (pdev->vendor == 0x8086 && (pdev->device == 0x283a ||
880 pdev->device == 0x27cc)) {
881 if (dmi_check_system(ehci_dmi_nohandoff_table))
882 try_handoff = 0;
883 }
884
885 if (try_handoff && (cap & EHCI_USBLEGSUP_BIOS)) {
886 dev_dbg(&pdev->dev, "EHCI: BIOS handoff\n");
887
888#if 0
889/* aleksey_gorelov@phoenix.com reports that some systems need SMI forced on,
890 * but that seems dubious in general (the BIOS left it off intentionally)
891 * and is known to prevent some systems from booting. so we won't do this
892 * unless maybe we can determine when we're on a system that needs SMI forced.
893 */
894 /* BIOS workaround (?): be sure the pre-Linux code
895 * receives the SMI
896 */
897 pci_read_config_dword(pdev, offset + EHCI_USBLEGCTLSTS, &val);
898 pci_write_config_dword(pdev, offset + EHCI_USBLEGCTLSTS,
899 val | EHCI_USBLEGCTLSTS_SOOE);
900#endif
901
902 /* some systems get upset if this semaphore is
903 * set for any other reason than forcing a BIOS
904 * handoff..
905 */
906 pci_write_config_byte(pdev, offset + 3, 1);
907 }
908
909 /* if boot firmware now owns EHCI, spin till it hands it over. */
910 if (try_handoff) {
911 int msec = 1000;
912 while ((cap & EHCI_USBLEGSUP_BIOS) && (msec > 0)) {
913 tried_handoff = 1;
914 msleep(10);
915 msec -= 10;
916 pci_read_config_dword(pdev, offset, &cap);
917 }
918 }
919
920 if (cap & EHCI_USBLEGSUP_BIOS) {
921 /* well, possibly buggy BIOS... try to shut it down,
922 * and hope nothing goes too wrong
923 */
924 if (try_handoff)
925 dev_warn(&pdev->dev,
926 "EHCI: BIOS handoff failed (BIOS bug?) %08x\n",
927 cap);
928 pci_write_config_byte(pdev, offset + 2, 0);
929 }
930
931 /* just in case, always disable EHCI SMIs */
932 pci_write_config_dword(pdev, offset + EHCI_USBLEGCTLSTS, 0);
933
934 /* If the BIOS ever owned the controller then we can't expect
935 * any power sessions to remain intact.
936 */
937 if (tried_handoff)
938 writel(0, op_reg_base + EHCI_CONFIGFLAG);
939}
940
941static void quirk_usb_disable_ehci(struct pci_dev *pdev)
942{
943 void __iomem *base, *op_reg_base;
944 u32 hcc_params, cap, val;
945 u8 offset, cap_length;
946 int wait_time, count = 256/4;
947
948 if (!mmio_resource_enabled(pdev, 0))
949 return;
950
951 base = pci_ioremap_bar(pdev, 0);
952 if (base == NULL)
953 return;
954
955 cap_length = readb(base);
956 op_reg_base = base + cap_length;
957
958 /* EHCI 0.96 and later may have "extended capabilities"
959 * spec section 5.1 explains the bios handoff, e.g. for
960 * booting from USB disk or using a usb keyboard
961 */
962 hcc_params = readl(base + EHCI_HCC_PARAMS);
963 offset = (hcc_params >> 8) & 0xff;
964 while (offset && --count) {
965 pci_read_config_dword(pdev, offset, &cap);
966
967 switch (cap & 0xff) {
968 case 1:
969 ehci_bios_handoff(pdev, op_reg_base, cap, offset);
970 break;
971 case 0: /* Illegal reserved cap, set cap=0 so we exit */
972 cap = 0; /* fall through */
973 default:
974 dev_warn(&pdev->dev,
975 "EHCI: unrecognized capability %02x\n",
976 cap & 0xff);
977 }
978 offset = (cap >> 8) & 0xff;
979 }
980 if (!count)
981 dev_printk(KERN_DEBUG, &pdev->dev, "EHCI: capability loop?\n");
982
983 /*
984 * halt EHCI & disable its interrupts in any case
985 */
986 val = readl(op_reg_base + EHCI_USBSTS);
987 if ((val & EHCI_USBSTS_HALTED) == 0) {
988 val = readl(op_reg_base + EHCI_USBCMD);
989 val &= ~EHCI_USBCMD_RUN;
990 writel(val, op_reg_base + EHCI_USBCMD);
991
992 wait_time = 2000;
993 do {
994 writel(0x3f, op_reg_base + EHCI_USBSTS);
995 udelay(100);
996 wait_time -= 100;
997 val = readl(op_reg_base + EHCI_USBSTS);
998 if ((val == ~(u32)0) || (val & EHCI_USBSTS_HALTED)) {
999 break;
1000 }
1001 } while (wait_time > 0);
1002 }
1003 writel(0, op_reg_base + EHCI_USBINTR);
1004 writel(0x3f, op_reg_base + EHCI_USBSTS);
1005
1006 iounmap(base);
1007}
1008
1009/*
1010 * handshake - spin reading a register until handshake completes
1011 * @ptr: address of hc register to be read
1012 * @mask: bits to look at in result of read
1013 * @done: value of those bits when handshake succeeds
1014 * @wait_usec: timeout in microseconds
1015 * @delay_usec: delay in microseconds to wait between polling
1016 *
1017 * Polls a register every delay_usec microseconds.
1018 * Returns 0 when the mask bits have the value done.
1019 * Returns -ETIMEDOUT if this condition is not true after
1020 * wait_usec microseconds have passed.
1021 */
1022static int handshake(void __iomem *ptr, u32 mask, u32 done,
1023 int wait_usec, int delay_usec)
1024{
1025 u32 result;
1026
1027 do {
1028 result = readl(ptr);
1029 result &= mask;
1030 if (result == done)
1031 return 0;
1032 udelay(delay_usec);
1033 wait_usec -= delay_usec;
1034 } while (wait_usec > 0);
1035 return -ETIMEDOUT;
1036}
1037
1038/*
1039 * Intel's Panther Point chipset has two host controllers (EHCI and xHCI) that
1040 * share some number of ports. These ports can be switched between either
1041 * controller. Not all of the ports under the EHCI host controller may be
1042 * switchable.
1043 *
1044 * The ports should be switched over to xHCI before PCI probes for any device
1045 * start. This avoids active devices under EHCI being disconnected during the
1046 * port switchover, which could cause loss of data on USB storage devices, or
1047 * failed boot when the root file system is on a USB mass storage device and is
1048 * enumerated under EHCI first.
1049 *
1050 * We write into the xHC's PCI configuration space in some Intel-specific
1051 * registers to switch the ports over. The USB 3.0 terminations and the USB
1052 * 2.0 data wires are switched separately. We want to enable the SuperSpeed
1053 * terminations before switching the USB 2.0 wires over, so that USB 3.0
1054 * devices connect at SuperSpeed, rather than at USB 2.0 speeds.
1055 */
1056void usb_enable_intel_xhci_ports(struct pci_dev *xhci_pdev)
1057{
1058 u32 ports_available;
1059 bool ehci_found = false;
1060 struct pci_dev *companion = NULL;
1061
1062 /* Sony VAIO t-series with subsystem device ID 90a8 is not capable of
1063 * switching ports from EHCI to xHCI
1064 */
1065 if (xhci_pdev->subsystem_vendor == PCI_VENDOR_ID_SONY &&
1066 xhci_pdev->subsystem_device == 0x90a8)
1067 return;
1068
1069 /* make sure an intel EHCI controller exists */
1070 for_each_pci_dev(companion) {
1071 if (companion->class == PCI_CLASS_SERIAL_USB_EHCI &&
1072 companion->vendor == PCI_VENDOR_ID_INTEL) {
1073 ehci_found = true;
1074 break;
1075 }
1076 }
1077
1078 if (!ehci_found)
1079 return;
1080
1081 /* Don't switchover the ports if the user hasn't compiled the xHCI
1082 * driver. Otherwise they will see "dead" USB ports that don't power
1083 * the devices.
1084 */
1085 if (!IS_ENABLED(CONFIG_USB_XHCI_HCD)) {
1086 dev_warn(&xhci_pdev->dev,
1087 "CONFIG_USB_XHCI_HCD is turned off, defaulting to EHCI.\n");
1088 dev_warn(&xhci_pdev->dev,
1089 "USB 3.0 devices will work at USB 2.0 speeds.\n");
1090 usb_disable_xhci_ports(xhci_pdev);
1091 return;
1092 }
1093
1094 /* Read USB3PRM, the USB 3.0 Port Routing Mask Register
1095 * Indicate the ports that can be changed from OS.
1096 */
1097 pci_read_config_dword(xhci_pdev, USB_INTEL_USB3PRM,
1098 &ports_available);
1099
1100 dev_dbg(&xhci_pdev->dev, "Configurable ports to enable SuperSpeed: 0x%x\n",
1101 ports_available);
1102
1103 /* Write USB3_PSSEN, the USB 3.0 Port SuperSpeed Enable
1104 * Register, to turn on SuperSpeed terminations for the
1105 * switchable ports.
1106 */
1107 pci_write_config_dword(xhci_pdev, USB_INTEL_USB3_PSSEN,
1108 ports_available);
1109
1110 pci_read_config_dword(xhci_pdev, USB_INTEL_USB3_PSSEN,
1111 &ports_available);
1112 dev_dbg(&xhci_pdev->dev,
1113 "USB 3.0 ports that are now enabled under xHCI: 0x%x\n",
1114 ports_available);
1115
1116 /* Read XUSB2PRM, xHCI USB 2.0 Port Routing Mask Register
1117 * Indicate the USB 2.0 ports to be controlled by the xHCI host.
1118 */
1119
1120 pci_read_config_dword(xhci_pdev, USB_INTEL_USB2PRM,
1121 &ports_available);
1122
1123 dev_dbg(&xhci_pdev->dev, "Configurable USB 2.0 ports to hand over to xCHI: 0x%x\n",
1124 ports_available);
1125
1126 /* Write XUSB2PR, the xHC USB 2.0 Port Routing Register, to
1127 * switch the USB 2.0 power and data lines over to the xHCI
1128 * host.
1129 */
1130 pci_write_config_dword(xhci_pdev, USB_INTEL_XUSB2PR,
1131 ports_available);
1132
1133 pci_read_config_dword(xhci_pdev, USB_INTEL_XUSB2PR,
1134 &ports_available);
1135 dev_dbg(&xhci_pdev->dev,
1136 "USB 2.0 ports that are now switched over to xHCI: 0x%x\n",
1137 ports_available);
1138}
1139EXPORT_SYMBOL_GPL(usb_enable_intel_xhci_ports);
1140
1141void usb_disable_xhci_ports(struct pci_dev *xhci_pdev)
1142{
1143 pci_write_config_dword(xhci_pdev, USB_INTEL_USB3_PSSEN, 0x0);
1144 pci_write_config_dword(xhci_pdev, USB_INTEL_XUSB2PR, 0x0);
1145}
1146EXPORT_SYMBOL_GPL(usb_disable_xhci_ports);
1147
1148/**
1149 * PCI Quirks for xHCI.
1150 *
1151 * Takes care of the handoff between the Pre-OS (i.e. BIOS) and the OS.
1152 * It signals to the BIOS that the OS wants control of the host controller,
1153 * and then waits 1 second for the BIOS to hand over control.
1154 * If we timeout, assume the BIOS is broken and take control anyway.
1155 */
1156static void quirk_usb_handoff_xhci(struct pci_dev *pdev)
1157{
1158 void __iomem *base;
1159 int ext_cap_offset;
1160 void __iomem *op_reg_base;
1161 u32 val;
1162 int timeout;
1163 int len = pci_resource_len(pdev, 0);
1164
1165 if (!mmio_resource_enabled(pdev, 0))
1166 return;
1167
1168 base = ioremap_nocache(pci_resource_start(pdev, 0), len);
1169 if (base == NULL)
1170 return;
1171
1172 /*
1173 * Find the Legacy Support Capability register -
1174 * this is optional for xHCI host controllers.
1175 */
1176 ext_cap_offset = xhci_find_next_ext_cap(base, 0, XHCI_EXT_CAPS_LEGACY);
1177
1178 if (!ext_cap_offset)
1179 goto hc_init;
1180
1181 if ((ext_cap_offset + sizeof(val)) > len) {
1182 /* We're reading garbage from the controller */
1183 dev_warn(&pdev->dev, "xHCI controller failing to respond");
1184 goto iounmap;
1185 }
1186 val = readl(base + ext_cap_offset);
1187
1188 /* Auto handoff never worked for these devices. Force it and continue */
1189 if ((pdev->vendor == PCI_VENDOR_ID_TI && pdev->device == 0x8241) ||
1190 (pdev->vendor == PCI_VENDOR_ID_RENESAS
1191 && pdev->device == 0x0014)) {
1192 val = (val | XHCI_HC_OS_OWNED) & ~XHCI_HC_BIOS_OWNED;
1193 writel(val, base + ext_cap_offset);
1194 }
1195
1196 /* If the BIOS owns the HC, signal that the OS wants it, and wait */
1197 if (val & XHCI_HC_BIOS_OWNED) {
1198 writel(val | XHCI_HC_OS_OWNED, base + ext_cap_offset);
1199
1200 /* Wait for 1 second with 10 microsecond polling interval */
1201 timeout = handshake(base + ext_cap_offset, XHCI_HC_BIOS_OWNED,
1202 0, 1000000, 10);
1203
1204 /* Assume a buggy BIOS and take HC ownership anyway */
1205 if (timeout) {
1206 dev_warn(&pdev->dev,
1207 "xHCI BIOS handoff failed (BIOS bug ?) %08x\n",
1208 val);
1209 writel(val & ~XHCI_HC_BIOS_OWNED, base + ext_cap_offset);
1210 }
1211 }
1212
1213 val = readl(base + ext_cap_offset + XHCI_LEGACY_CONTROL_OFFSET);
1214 /* Mask off (turn off) any enabled SMIs */
1215 val &= XHCI_LEGACY_DISABLE_SMI;
1216 /* Mask all SMI events bits, RW1C */
1217 val |= XHCI_LEGACY_SMI_EVENTS;
1218 /* Disable any BIOS SMIs and clear all SMI events*/
1219 writel(val, base + ext_cap_offset + XHCI_LEGACY_CONTROL_OFFSET);
1220
1221hc_init:
1222 if (pdev->vendor == PCI_VENDOR_ID_INTEL)
1223 usb_enable_intel_xhci_ports(pdev);
1224
1225 op_reg_base = base + XHCI_HC_LENGTH(readl(base));
1226
1227 /* Wait for the host controller to be ready before writing any
1228 * operational or runtime registers. Wait 5 seconds and no more.
1229 */
1230 timeout = handshake(op_reg_base + XHCI_STS_OFFSET, XHCI_STS_CNR, 0,
1231 5000000, 10);
1232 /* Assume a buggy HC and start HC initialization anyway */
1233 if (timeout) {
1234 val = readl(op_reg_base + XHCI_STS_OFFSET);
1235 dev_warn(&pdev->dev,
1236 "xHCI HW not ready after 5 sec (HC bug?) status = 0x%x\n",
1237 val);
1238 }
1239
1240 /* Send the halt and disable interrupts command */
1241 val = readl(op_reg_base + XHCI_CMD_OFFSET);
1242 val &= ~(XHCI_CMD_RUN | XHCI_IRQS);
1243 writel(val, op_reg_base + XHCI_CMD_OFFSET);
1244
1245 /* Wait for the HC to halt - poll every 125 usec (one microframe). */
1246 timeout = handshake(op_reg_base + XHCI_STS_OFFSET, XHCI_STS_HALT, 1,
1247 XHCI_MAX_HALT_USEC, 125);
1248 if (timeout) {
1249 val = readl(op_reg_base + XHCI_STS_OFFSET);
1250 dev_warn(&pdev->dev,
1251 "xHCI HW did not halt within %d usec status = 0x%x\n",
1252 XHCI_MAX_HALT_USEC, val);
1253 }
1254
1255iounmap:
1256 iounmap(base);
1257}
1258
1259static void quirk_usb_early_handoff(struct pci_dev *pdev)
1260{
1261 /* Skip Netlogic mips SoC's internal PCI USB controller.
1262 * This device does not need/support EHCI/OHCI handoff
1263 */
1264 if (pdev->vendor == 0x184e) /* vendor Netlogic */
1265 return;
1266 if (pdev->class != PCI_CLASS_SERIAL_USB_UHCI &&
1267 pdev->class != PCI_CLASS_SERIAL_USB_OHCI &&
1268 pdev->class != PCI_CLASS_SERIAL_USB_EHCI &&
1269 pdev->class != PCI_CLASS_SERIAL_USB_XHCI)
1270 return;
1271
1272 if (pci_enable_device(pdev) < 0) {
1273 dev_warn(&pdev->dev,
1274 "Can't enable PCI device, BIOS handoff failed.\n");
1275 return;
1276 }
1277 if (pdev->class == PCI_CLASS_SERIAL_USB_UHCI)
1278 quirk_usb_handoff_uhci(pdev);
1279 else if (pdev->class == PCI_CLASS_SERIAL_USB_OHCI)
1280 quirk_usb_handoff_ohci(pdev);
1281 else if (pdev->class == PCI_CLASS_SERIAL_USB_EHCI)
1282 quirk_usb_disable_ehci(pdev);
1283 else if (pdev->class == PCI_CLASS_SERIAL_USB_XHCI)
1284 quirk_usb_handoff_xhci(pdev);
1285 pci_disable_device(pdev);
1286}
1287DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_ANY_ID, PCI_ANY_ID,
1288 PCI_CLASS_SERIAL_USB, 8, quirk_usb_early_handoff);
1289#endif