blob: 66cb9f08bff103bcfe0de40065981c5f0f336cc1 [file] [log] [blame]
b.liue9582032025-04-17 19:18:16 +08001// SPDX-License-Identifier: GPL-2.0
2/*
3 * xHCI host controller driver
4 *
5 * Copyright (C) 2008 Intel Corp.
6 *
7 * Author: Sarah Sharp
8 * Some code borrowed from the Linux EHCI driver.
9 */
10
11
12#include <linux/slab.h>
13#include <asm/unaligned.h>
14
15#include "xhci.h"
16#include "xhci-trace.h"
17
18#define PORT_WAKE_BITS (PORT_WKOC_E | PORT_WKDISC_E | PORT_WKCONN_E)
19#define PORT_RWC_BITS (PORT_CSC | PORT_PEC | PORT_WRC | PORT_OCC | \
20 PORT_RC | PORT_PLC | PORT_PE)
21
22/* USB 3 BOS descriptor and a capability descriptors, combined.
23 * Fields will be adjusted and added later in xhci_create_usb3_bos_desc()
24 */
25static u8 usb_bos_descriptor [] = {
26 USB_DT_BOS_SIZE, /* __u8 bLength, 5 bytes */
27 USB_DT_BOS, /* __u8 bDescriptorType */
28 0x0F, 0x00, /* __le16 wTotalLength, 15 bytes */
29 0x1, /* __u8 bNumDeviceCaps */
30 /* First device capability, SuperSpeed */
31 USB_DT_USB_SS_CAP_SIZE, /* __u8 bLength, 10 bytes */
32 USB_DT_DEVICE_CAPABILITY, /* Device Capability */
33 USB_SS_CAP_TYPE, /* bDevCapabilityType, SUPERSPEED_USB */
34 0x00, /* bmAttributes, LTM off by default */
35 USB_5GBPS_OPERATION, 0x00, /* wSpeedsSupported, 5Gbps only */
36 0x03, /* bFunctionalitySupport,
37 USB 3.0 speed only */
38 0x00, /* bU1DevExitLat, set later. */
39 0x00, 0x00, /* __le16 bU2DevExitLat, set later. */
40 /* Second device capability, SuperSpeedPlus */
41 0x1c, /* bLength 28, will be adjusted later */
42 USB_DT_DEVICE_CAPABILITY, /* Device Capability */
43 USB_SSP_CAP_TYPE, /* bDevCapabilityType SUPERSPEED_PLUS */
44 0x00, /* bReserved 0 */
45 0x23, 0x00, 0x00, 0x00, /* bmAttributes, SSAC=3 SSIC=1 */
46 0x01, 0x00, /* wFunctionalitySupport */
47 0x00, 0x00, /* wReserved 0 */
48 /* Default Sublink Speed Attributes, overwrite if custom PSI exists */
49 0x34, 0x00, 0x05, 0x00, /* 5Gbps, symmetric, rx, ID = 4 */
50 0xb4, 0x00, 0x05, 0x00, /* 5Gbps, symmetric, tx, ID = 4 */
51 0x35, 0x40, 0x0a, 0x00, /* 10Gbps, SSP, symmetric, rx, ID = 5 */
52 0xb5, 0x40, 0x0a, 0x00, /* 10Gbps, SSP, symmetric, tx, ID = 5 */
53};
54
55static int xhci_create_usb3_bos_desc(struct xhci_hcd *xhci, char *buf,
56 u16 wLength)
57{
58 struct xhci_port_cap *port_cap = NULL;
59 int i, ssa_count;
60 u32 temp;
61 u16 desc_size, ssp_cap_size, ssa_size = 0;
62 bool usb3_1 = false;
63
64 desc_size = USB_DT_BOS_SIZE + USB_DT_USB_SS_CAP_SIZE;
65 ssp_cap_size = sizeof(usb_bos_descriptor) - desc_size;
66
67 /* does xhci support USB 3.1 Enhanced SuperSpeed */
68 for (i = 0; i < xhci->num_port_caps; i++) {
69 if (xhci->port_caps[i].maj_rev == 0x03 &&
70 xhci->port_caps[i].min_rev >= 0x01) {
71 usb3_1 = true;
72 port_cap = &xhci->port_caps[i];
73 break;
74 }
75 }
76
77 if (usb3_1) {
78 /* does xhci provide a PSI table for SSA speed attributes? */
79 if (port_cap->psi_count) {
80 /* two SSA entries for each unique PSI ID, RX and TX */
81 ssa_count = port_cap->psi_uid_count * 2;
82 ssa_size = ssa_count * sizeof(u32);
83 ssp_cap_size -= 16; /* skip copying the default SSA */
84 }
85 desc_size += ssp_cap_size;
86 }
87 memcpy(buf, &usb_bos_descriptor, min(desc_size, wLength));
88
89 if (usb3_1) {
90 /* modify bos descriptor bNumDeviceCaps and wTotalLength */
91 buf[4] += 1;
92 put_unaligned_le16(desc_size + ssa_size, &buf[2]);
93 }
94
95 if (wLength < USB_DT_BOS_SIZE + USB_DT_USB_SS_CAP_SIZE)
96 return wLength;
97
98 /* Indicate whether the host has LTM support. */
99 temp = readl(&xhci->cap_regs->hcc_params);
100 if (HCC_LTC(temp))
101 buf[8] |= USB_LTM_SUPPORT;
102
103 /* Set the U1 and U2 exit latencies. */
104 if ((xhci->quirks & XHCI_LPM_SUPPORT)) {
105 temp = readl(&xhci->cap_regs->hcs_params3);
106 buf[12] = HCS_U1_LATENCY(temp);
107 put_unaligned_le16(HCS_U2_LATENCY(temp), &buf[13]);
108 }
109
110 /* If PSI table exists, add the custom speed attributes from it */
111 if (usb3_1 && port_cap->psi_count) {
112 u32 ssp_cap_base, bm_attrib, psi, psi_mant, psi_exp;
113 int offset;
114
115 ssp_cap_base = USB_DT_BOS_SIZE + USB_DT_USB_SS_CAP_SIZE;
116
117 if (wLength < desc_size)
118 return wLength;
119 buf[ssp_cap_base] = ssp_cap_size + ssa_size;
120
121 /* attribute count SSAC bits 4:0 and ID count SSIC bits 8:5 */
122 bm_attrib = (ssa_count - 1) & 0x1f;
123 bm_attrib |= (port_cap->psi_uid_count - 1) << 5;
124 put_unaligned_le32(bm_attrib, &buf[ssp_cap_base + 4]);
125
126 if (wLength < desc_size + ssa_size)
127 return wLength;
128 /*
129 * Create the Sublink Speed Attributes (SSA) array.
130 * The xhci PSI field and USB 3.1 SSA fields are very similar,
131 * but link type bits 7:6 differ for values 01b and 10b.
132 * xhci has also only one PSI entry for a symmetric link when
133 * USB 3.1 requires two SSA entries (RX and TX) for every link
134 */
135 offset = desc_size;
136 for (i = 0; i < port_cap->psi_count; i++) {
137 psi = port_cap->psi[i];
138 psi &= ~USB_SSP_SUBLINK_SPEED_RSVD;
139 psi_exp = XHCI_EXT_PORT_PSIE(psi);
140 psi_mant = XHCI_EXT_PORT_PSIM(psi);
141
142 /* Shift to Gbps and set SSP Link BIT(14) if 10Gpbs */
143 for (; psi_exp < 3; psi_exp++)
144 psi_mant /= 1000;
145 if (psi_mant >= 10)
146 psi |= BIT(14);
147
148 if ((psi & PLT_MASK) == PLT_SYM) {
149 /* Symmetric, create SSA RX and TX from one PSI entry */
150 put_unaligned_le32(psi, &buf[offset]);
151 psi |= 1 << 7; /* turn entry to TX */
152 offset += 4;
153 if (offset >= desc_size + ssa_size)
154 return desc_size + ssa_size;
155 } else if ((psi & PLT_MASK) == PLT_ASYM_RX) {
156 /* Asymetric RX, flip bits 7:6 for SSA */
157 psi ^= PLT_MASK;
158 }
159 put_unaligned_le32(psi, &buf[offset]);
160 offset += 4;
161 if (offset >= desc_size + ssa_size)
162 return desc_size + ssa_size;
163 }
164 }
165 /* ssa_size is 0 for other than usb 3.1 hosts */
166 return desc_size + ssa_size;
167}
168
169static void xhci_common_hub_descriptor(struct xhci_hcd *xhci,
170 struct usb_hub_descriptor *desc, int ports)
171{
172 u16 temp;
173
174 desc->bHubContrCurrent = 0;
175
176 desc->bNbrPorts = ports;
177 temp = 0;
178 /* Bits 1:0 - support per-port power switching, or power always on */
179 if (HCC_PPC(xhci->hcc_params))
180 temp |= HUB_CHAR_INDV_PORT_LPSM;
181 else
182 temp |= HUB_CHAR_NO_LPSM;
183 /* Bit 2 - root hubs are not part of a compound device */
184 /* Bits 4:3 - individual port over current protection */
185 temp |= HUB_CHAR_INDV_PORT_OCPM;
186 /* Bits 6:5 - no TTs in root ports */
187 /* Bit 7 - no port indicators */
188 desc->wHubCharacteristics = cpu_to_le16(temp);
189}
190
191/* Fill in the USB 2.0 roothub descriptor */
192static void xhci_usb2_hub_descriptor(struct usb_hcd *hcd, struct xhci_hcd *xhci,
193 struct usb_hub_descriptor *desc)
194{
195 int ports;
196 u16 temp;
197 __u8 port_removable[(USB_MAXCHILDREN + 1 + 7) / 8];
198 u32 portsc;
199 unsigned int i;
200 struct xhci_hub *rhub;
201
202 rhub = &xhci->usb2_rhub;
203 ports = rhub->num_ports;
204 xhci_common_hub_descriptor(xhci, desc, ports);
205 desc->bDescriptorType = USB_DT_HUB;
206 temp = 1 + (ports / 8);
207 desc->bDescLength = USB_DT_HUB_NONVAR_SIZE + 2 * temp;
208 desc->bPwrOn2PwrGood = 10; /* xhci section 5.4.8 says 20ms */
209
210 /* The Device Removable bits are reported on a byte granularity.
211 * If the port doesn't exist within that byte, the bit is set to 0.
212 */
213 memset(port_removable, 0, sizeof(port_removable));
214 for (i = 0; i < ports; i++) {
215 portsc = readl(rhub->ports[i]->addr);
216 /* If a device is removable, PORTSC reports a 0, same as in the
217 * hub descriptor DeviceRemovable bits.
218 */
219 if (portsc & PORT_DEV_REMOVE)
220 /* This math is hairy because bit 0 of DeviceRemovable
221 * is reserved, and bit 1 is for port 1, etc.
222 */
223 port_removable[(i + 1) / 8] |= 1 << ((i + 1) % 8);
224 }
225
226 /* ch11.h defines a hub descriptor that has room for USB_MAXCHILDREN
227 * ports on it. The USB 2.0 specification says that there are two
228 * variable length fields at the end of the hub descriptor:
229 * DeviceRemovable and PortPwrCtrlMask. But since we can have less than
230 * USB_MAXCHILDREN ports, we may need to use the DeviceRemovable array
231 * to set PortPwrCtrlMask bits. PortPwrCtrlMask must always be set to
232 * 0xFF, so we initialize the both arrays (DeviceRemovable and
233 * PortPwrCtrlMask) to 0xFF. Then we set the DeviceRemovable for each
234 * set of ports that actually exist.
235 */
236 memset(desc->u.hs.DeviceRemovable, 0xff,
237 sizeof(desc->u.hs.DeviceRemovable));
238 memset(desc->u.hs.PortPwrCtrlMask, 0xff,
239 sizeof(desc->u.hs.PortPwrCtrlMask));
240
241 for (i = 0; i < (ports + 1 + 7) / 8; i++)
242 memset(&desc->u.hs.DeviceRemovable[i], port_removable[i],
243 sizeof(__u8));
244}
245
246/* Fill in the USB 3.0 roothub descriptor */
247static void xhci_usb3_hub_descriptor(struct usb_hcd *hcd, struct xhci_hcd *xhci,
248 struct usb_hub_descriptor *desc)
249{
250 int ports;
251 u16 port_removable;
252 u32 portsc;
253 unsigned int i;
254 struct xhci_hub *rhub;
255
256 rhub = &xhci->usb3_rhub;
257 ports = rhub->num_ports;
258 xhci_common_hub_descriptor(xhci, desc, ports);
259 desc->bDescriptorType = USB_DT_SS_HUB;
260 desc->bDescLength = USB_DT_SS_HUB_SIZE;
261 desc->bPwrOn2PwrGood = 50; /* usb 3.1 may fail if less than 100ms */
262
263 /* header decode latency should be zero for roothubs,
264 * see section 4.23.5.2.
265 */
266 desc->u.ss.bHubHdrDecLat = 0;
267 desc->u.ss.wHubDelay = 0;
268
269 port_removable = 0;
270 /* bit 0 is reserved, bit 1 is for port 1, etc. */
271 for (i = 0; i < ports; i++) {
272 portsc = readl(rhub->ports[i]->addr);
273 if (portsc & PORT_DEV_REMOVE)
274 port_removable |= 1 << (i + 1);
275 }
276
277 desc->u.ss.DeviceRemovable = cpu_to_le16(port_removable);
278}
279
280static void xhci_hub_descriptor(struct usb_hcd *hcd, struct xhci_hcd *xhci,
281 struct usb_hub_descriptor *desc)
282{
283
284 if (hcd->speed >= HCD_USB3)
285 xhci_usb3_hub_descriptor(hcd, xhci, desc);
286 else
287 xhci_usb2_hub_descriptor(hcd, xhci, desc);
288
289}
290
291static unsigned int xhci_port_speed(unsigned int port_status)
292{
293 if (DEV_LOWSPEED(port_status))
294 return USB_PORT_STAT_LOW_SPEED;
295 if (DEV_HIGHSPEED(port_status))
296 return USB_PORT_STAT_HIGH_SPEED;
297 /*
298 * FIXME: Yes, we should check for full speed, but the core uses that as
299 * a default in portspeed() in usb/core/hub.c (which is the only place
300 * USB_PORT_STAT_*_SPEED is used).
301 */
302 return 0;
303}
304
305/*
306 * These bits are Read Only (RO) and should be saved and written to the
307 * registers: 0, 3, 10:13, 30
308 * connect status, over-current status, port speed, and device removable.
309 * connect status and port speed are also sticky - meaning they're in
310 * the AUX well and they aren't changed by a hot, warm, or cold reset.
311 */
312#define XHCI_PORT_RO ((1<<0) | (1<<3) | (0xf<<10) | (1<<30))
313/*
314 * These bits are RW; writing a 0 clears the bit, writing a 1 sets the bit:
315 * bits 5:8, 9, 14:15, 25:27
316 * link state, port power, port indicator state, "wake on" enable state
317 */
318#define XHCI_PORT_RWS ((0xf<<5) | (1<<9) | (0x3<<14) | (0x7<<25))
319/*
320 * These bits are RW; writing a 1 sets the bit, writing a 0 has no effect:
321 * bit 4 (port reset)
322 */
323#define XHCI_PORT_RW1S ((1<<4))
324/*
325 * These bits are RW; writing a 1 clears the bit, writing a 0 has no effect:
326 * bits 1, 17, 18, 19, 20, 21, 22, 23
327 * port enable/disable, and
328 * change bits: connect, PED, warm port reset changed (reserved zero for USB 2.0 ports),
329 * over-current, reset, link state, and L1 change
330 */
331#define XHCI_PORT_RW1CS ((1<<1) | (0x7f<<17))
332/*
333 * Bit 16 is RW, and writing a '1' to it causes the link state control to be
334 * latched in
335 */
336#define XHCI_PORT_RW ((1<<16))
337/*
338 * These bits are Reserved Zero (RsvdZ) and zero should be written to them:
339 * bits 2, 24, 28:31
340 */
341#define XHCI_PORT_RZ ((1<<2) | (1<<24) | (0xf<<28))
342
343/*
344 * Given a port state, this function returns a value that would result in the
345 * port being in the same state, if the value was written to the port status
346 * control register.
347 * Save Read Only (RO) bits and save read/write bits where
348 * writing a 0 clears the bit and writing a 1 sets the bit (RWS).
349 * For all other types (RW1S, RW1CS, RW, and RZ), writing a '0' has no effect.
350 */
351u32 xhci_port_state_to_neutral(u32 state)
352{
353 /* Save read-only status and port state */
354 return (state & XHCI_PORT_RO) | (state & XHCI_PORT_RWS);
355}
356
357/*
358 * find slot id based on port number.
359 * @port: The one-based port number from one of the two split roothubs.
360 */
361int xhci_find_slot_id_by_port(struct usb_hcd *hcd, struct xhci_hcd *xhci,
362 u16 port)
363{
364 int slot_id;
365 int i;
366 enum usb_device_speed speed;
367
368 slot_id = 0;
369 for (i = 0; i < MAX_HC_SLOTS; i++) {
370 if (!xhci->devs[i] || !xhci->devs[i]->udev)
371 continue;
372 speed = xhci->devs[i]->udev->speed;
373 if (((speed >= USB_SPEED_SUPER) == (hcd->speed >= HCD_USB3))
374 && xhci->devs[i]->fake_port == port) {
375 slot_id = i;
376 break;
377 }
378 }
379
380 return slot_id;
381}
382
383/*
384 * Stop device
385 * It issues stop endpoint command for EP 0 to 30. And wait the last command
386 * to complete.
387 * suspend will set to 1, if suspend bit need to set in command.
388 */
389static int xhci_stop_device(struct xhci_hcd *xhci, int slot_id, int suspend)
390{
391 struct xhci_virt_device *virt_dev;
392 struct xhci_command *cmd;
393 unsigned long flags;
394 int ret;
395 int i;
396
397 ret = 0;
398 virt_dev = xhci->devs[slot_id];
399 if (!virt_dev)
400 return -ENODEV;
401
402 trace_xhci_stop_device(virt_dev);
403
404 cmd = xhci_alloc_command(xhci, true, GFP_NOIO);
405 if (!cmd)
406 return -ENOMEM;
407
408 spin_lock_irqsave(&xhci->lock, flags);
409 for (i = LAST_EP_INDEX; i > 0; i--) {
410 if (virt_dev->eps[i].ring && virt_dev->eps[i].ring->dequeue) {
411 struct xhci_ep_ctx *ep_ctx;
412 struct xhci_command *command;
413
414 ep_ctx = xhci_get_ep_ctx(xhci, virt_dev->out_ctx, i);
415
416 /* Check ep is running, required by AMD SNPS 3.1 xHC */
417 if (GET_EP_CTX_STATE(ep_ctx) != EP_STATE_RUNNING)
418 continue;
419
420 command = xhci_alloc_command(xhci, false, GFP_NOWAIT);
421 if (!command) {
422 spin_unlock_irqrestore(&xhci->lock, flags);
423 ret = -ENOMEM;
424 goto cmd_cleanup;
425 }
426
427 ret = xhci_queue_stop_endpoint(xhci, command, slot_id,
428 i, suspend);
429 if (ret) {
430 spin_unlock_irqrestore(&xhci->lock, flags);
431 xhci_free_command(xhci, command);
432 goto cmd_cleanup;
433 }
434 }
435 }
436 ret = xhci_queue_stop_endpoint(xhci, cmd, slot_id, 0, suspend);
437 if (ret) {
438 spin_unlock_irqrestore(&xhci->lock, flags);
439 goto cmd_cleanup;
440 }
441
442 xhci_ring_cmd_db(xhci);
443 spin_unlock_irqrestore(&xhci->lock, flags);
444
445 /* Wait for last stop endpoint command to finish */
446 wait_for_completion(cmd->completion);
447
448 if (cmd->status == COMP_COMMAND_ABORTED ||
449 cmd->status == COMP_COMMAND_RING_STOPPED) {
450 xhci_warn(xhci, "Timeout while waiting for stop endpoint command\n");
451 ret = -ETIME;
452 }
453
454cmd_cleanup:
455 xhci_free_command(xhci, cmd);
456 return ret;
457}
458
459/*
460 * Ring device, it rings the all doorbells unconditionally.
461 */
462void xhci_ring_device(struct xhci_hcd *xhci, int slot_id)
463{
464 int i, s;
465 struct xhci_virt_ep *ep;
466
467 for (i = 0; i < LAST_EP_INDEX + 1; i++) {
468 ep = &xhci->devs[slot_id]->eps[i];
469
470 if (ep->ep_state & EP_HAS_STREAMS) {
471 for (s = 1; s < ep->stream_info->num_streams; s++)
472 xhci_ring_ep_doorbell(xhci, slot_id, i, s);
473 } else if (ep->ring && ep->ring->dequeue) {
474 xhci_ring_ep_doorbell(xhci, slot_id, i, 0);
475 }
476 }
477
478 return;
479}
480
481static void xhci_disable_port(struct usb_hcd *hcd, struct xhci_hcd *xhci,
482 u16 wIndex, __le32 __iomem *addr, u32 port_status)
483{
484 /* Don't allow the USB core to disable SuperSpeed ports. */
485 if (hcd->speed >= HCD_USB3) {
486 xhci_dbg(xhci, "Ignoring request to disable "
487 "SuperSpeed port.\n");
488 return;
489 }
490
491 if (xhci->quirks & XHCI_BROKEN_PORT_PED) {
492 xhci_dbg(xhci,
493 "Broken Port Enabled/Disabled, ignoring port disable request.\n");
494 return;
495 }
496
497 /* Write 1 to disable the port */
498 writel(port_status | PORT_PE, addr);
499 port_status = readl(addr);
500 xhci_dbg(xhci, "disable port %d-%d, portsc: 0x%x\n",
501 hcd->self.busnum, wIndex + 1, port_status);
502}
503
504static void xhci_clear_port_change_bit(struct xhci_hcd *xhci, u16 wValue,
505 u16 wIndex, __le32 __iomem *addr, u32 port_status)
506{
507 char *port_change_bit;
508 u32 status;
509
510 switch (wValue) {
511 case USB_PORT_FEAT_C_RESET:
512 status = PORT_RC;
513 port_change_bit = "reset";
514 break;
515 case USB_PORT_FEAT_C_BH_PORT_RESET:
516 status = PORT_WRC;
517 port_change_bit = "warm(BH) reset";
518 break;
519 case USB_PORT_FEAT_C_CONNECTION:
520 status = PORT_CSC;
521 port_change_bit = "connect";
522 break;
523 case USB_PORT_FEAT_C_OVER_CURRENT:
524 status = PORT_OCC;
525 port_change_bit = "over-current";
526 break;
527 case USB_PORT_FEAT_C_ENABLE:
528 status = PORT_PEC;
529 port_change_bit = "enable/disable";
530 break;
531 case USB_PORT_FEAT_C_SUSPEND:
532 status = PORT_PLC;
533 port_change_bit = "suspend/resume";
534 break;
535 case USB_PORT_FEAT_C_PORT_LINK_STATE:
536 status = PORT_PLC;
537 port_change_bit = "link state";
538 break;
539 case USB_PORT_FEAT_C_PORT_CONFIG_ERROR:
540 status = PORT_CEC;
541 port_change_bit = "config error";
542 break;
543 default:
544 /* Should never happen */
545 return;
546 }
547 /* Change bits are all write 1 to clear */
548 writel(port_status | status, addr);
549 port_status = readl(addr);
550
551 xhci_dbg(xhci, "clear port%d %s change, portsc: 0x%x\n",
552 wIndex + 1, port_change_bit, port_status);
553}
554
555struct xhci_hub *xhci_get_rhub(struct usb_hcd *hcd)
556{
557 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
558
559 if (hcd->speed >= HCD_USB3)
560 return &xhci->usb3_rhub;
561 return &xhci->usb2_rhub;
562}
563
564/*
565 * xhci_set_port_power() must be called with xhci->lock held.
566 * It will release and re-aquire the lock while calling ACPI
567 * method.
568 */
569static void xhci_set_port_power(struct xhci_hcd *xhci, struct usb_hcd *hcd,
570 u16 index, bool on, unsigned long *flags)
571{
572 struct xhci_hub *rhub;
573 struct xhci_port *port;
574 u32 temp;
575
576 rhub = xhci_get_rhub(hcd);
577 port = rhub->ports[index];
578 temp = readl(port->addr);
579
580 xhci_dbg(xhci, "set port power %d-%d %s, portsc: 0x%x\n",
581 hcd->self.busnum, index + 1, on ? "ON" : "OFF", temp);
582
583 temp = xhci_port_state_to_neutral(temp);
584
585 if (on) {
586 /* Power on */
587 writel(temp | PORT_POWER, port->addr);
588 readl(port->addr);
589 } else {
590 /* Power off */
591 writel(temp & ~PORT_POWER, port->addr);
592 }
593
594 spin_unlock_irqrestore(&xhci->lock, *flags);
595 temp = usb_acpi_power_manageable(hcd->self.root_hub,
596 index);
597 if (temp)
598 usb_acpi_set_power_state(hcd->self.root_hub,
599 index, on);
600 spin_lock_irqsave(&xhci->lock, *flags);
601}
602
603static void xhci_port_set_test_mode(struct xhci_hcd *xhci,
604 u16 test_mode, u16 wIndex)
605{
606 u32 temp;
607 struct xhci_port *port;
608
609 /* xhci only supports test mode for usb2 ports */
610 port = xhci->usb2_rhub.ports[wIndex];
611 temp = readl(port->addr + PORTPMSC);
612 temp |= test_mode << PORT_TEST_MODE_SHIFT;
613 writel(temp, port->addr + PORTPMSC);
614 xhci->test_mode = test_mode;
615 if (test_mode == TEST_FORCE_EN)
616 xhci_start(xhci);
617}
618
619static int xhci_enter_test_mode(struct xhci_hcd *xhci,
620 u16 test_mode, u16 wIndex, unsigned long *flags)
621{
622 int i, retval;
623
624 /* Disable all Device Slots */
625 xhci_dbg(xhci, "Disable all slots\n");
626 spin_unlock_irqrestore(&xhci->lock, *flags);
627 for (i = 1; i <= HCS_MAX_SLOTS(xhci->hcs_params1); i++) {
628 if (!xhci->devs[i])
629 continue;
630
631 retval = xhci_disable_slot(xhci, i);
632 xhci_free_virt_device(xhci, i);
633 if (retval)
634 xhci_err(xhci, "Failed to disable slot %d, %d. Enter test mode anyway\n",
635 i, retval);
636 }
637 spin_lock_irqsave(&xhci->lock, *flags);
638 /* Put all ports to the Disable state by clear PP */
639 xhci_dbg(xhci, "Disable all port (PP = 0)\n");
640 /* Power off USB3 ports*/
641 for (i = 0; i < xhci->usb3_rhub.num_ports; i++)
642 xhci_set_port_power(xhci, xhci->shared_hcd, i, false, flags);
643 /* Power off USB2 ports*/
644 for (i = 0; i < xhci->usb2_rhub.num_ports; i++)
645 xhci_set_port_power(xhci, xhci->main_hcd, i, false, flags);
646 /* Stop the controller */
647 xhci_dbg(xhci, "Stop controller\n");
648 retval = xhci_halt(xhci);
649 if (retval)
650 return retval;
651 /* Disable runtime PM for test mode */
652 pm_runtime_forbid(xhci_to_hcd(xhci)->self.controller);
653 /* Set PORTPMSC.PTC field to enter selected test mode */
654 /* Port is selected by wIndex. port_id = wIndex + 1 */
655 xhci_dbg(xhci, "Enter Test Mode: %d, Port_id=%d\n",
656 test_mode, wIndex + 1);
657 xhci_port_set_test_mode(xhci, test_mode, wIndex);
658 return retval;
659}
660
661static int xhci_exit_test_mode(struct xhci_hcd *xhci)
662{
663 int retval;
664
665 if (!xhci->test_mode) {
666 xhci_err(xhci, "Not in test mode, do nothing.\n");
667 return 0;
668 }
669 if (xhci->test_mode == TEST_FORCE_EN &&
670 !(xhci->xhc_state & XHCI_STATE_HALTED)) {
671 retval = xhci_halt(xhci);
672 if (retval)
673 return retval;
674 }
675 pm_runtime_allow(xhci_to_hcd(xhci)->self.controller);
676 xhci->test_mode = 0;
677 return xhci_reset(xhci, XHCI_RESET_SHORT_USEC);
678}
679
680void xhci_set_link_state(struct xhci_hcd *xhci, struct xhci_port *port,
681 u32 link_state)
682{
683 u32 temp;
684 u32 portsc;
685
686 portsc = readl(port->addr);
687 temp = xhci_port_state_to_neutral(portsc);
688 temp &= ~PORT_PLS_MASK;
689 temp |= PORT_LINK_STROBE | link_state;
690 writel(temp, port->addr);
691
692 xhci_dbg(xhci, "Set port %d-%d link state, portsc: 0x%x, write 0x%x",
693 port->rhub->hcd->self.busnum, port->hcd_portnum + 1,
694 portsc, temp);
695}
696
697static void xhci_set_remote_wake_mask(struct xhci_hcd *xhci,
698 struct xhci_port *port, u16 wake_mask)
699{
700 u32 temp;
701
702 temp = readl(port->addr);
703 temp = xhci_port_state_to_neutral(temp);
704
705 if (wake_mask & USB_PORT_FEAT_REMOTE_WAKE_CONNECT)
706 temp |= PORT_WKCONN_E;
707 else
708 temp &= ~PORT_WKCONN_E;
709
710 if (wake_mask & USB_PORT_FEAT_REMOTE_WAKE_DISCONNECT)
711 temp |= PORT_WKDISC_E;
712 else
713 temp &= ~PORT_WKDISC_E;
714
715 if (wake_mask & USB_PORT_FEAT_REMOTE_WAKE_OVER_CURRENT)
716 temp |= PORT_WKOC_E;
717 else
718 temp &= ~PORT_WKOC_E;
719
720 writel(temp, port->addr);
721}
722
723/* Test and clear port RWC bit */
724void xhci_test_and_clear_bit(struct xhci_hcd *xhci, struct xhci_port *port,
725 u32 port_bit)
726{
727 u32 temp;
728
729 temp = readl(port->addr);
730 if (temp & port_bit) {
731 temp = xhci_port_state_to_neutral(temp);
732 temp |= port_bit;
733 writel(temp, port->addr);
734 }
735}
736
737/* Updates Link Status for super Speed port */
738static void xhci_hub_report_usb3_link_state(struct xhci_hcd *xhci,
739 u32 *status, u32 status_reg)
740{
741 u32 pls = status_reg & PORT_PLS_MASK;
742
743 /* When the CAS bit is set then warm reset
744 * should be performed on port
745 */
746 if (status_reg & PORT_CAS) {
747 /* The CAS bit can be set while the port is
748 * in any link state.
749 * Only roothubs have CAS bit, so we
750 * pretend to be in compliance mode
751 * unless we're already in compliance
752 * or the inactive state.
753 */
754 if (pls != USB_SS_PORT_LS_COMP_MOD &&
755 pls != USB_SS_PORT_LS_SS_INACTIVE) {
756 pls = USB_SS_PORT_LS_COMP_MOD;
757 }
758 /* Return also connection bit -
759 * hub state machine resets port
760 * when this bit is set.
761 */
762 pls |= USB_PORT_STAT_CONNECTION;
763 } else {
764 /*
765 * Resume state is an xHCI internal state. Do not report it to
766 * usb core, instead, pretend to be U3, thus usb core knows
767 * it's not ready for transfer.
768 */
769 if (pls == XDEV_RESUME) {
770 *status |= USB_SS_PORT_LS_U3;
771 return;
772 }
773
774 /*
775 * If CAS bit isn't set but the Port is already at
776 * Compliance Mode, fake a connection so the USB core
777 * notices the Compliance state and resets the port.
778 * This resolves an issue generated by the SN65LVPE502CP
779 * in which sometimes the port enters compliance mode
780 * caused by a delay on the host-device negotiation.
781 */
782 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
783 (pls == USB_SS_PORT_LS_COMP_MOD))
784 pls |= USB_PORT_STAT_CONNECTION;
785 }
786
787 /* update status field */
788 *status |= pls;
789}
790
791/*
792 * Function for Compliance Mode Quirk.
793 *
794 * This Function verifies if all xhc USB3 ports have entered U0, if so,
795 * the compliance mode timer is deleted. A port won't enter
796 * compliance mode if it has previously entered U0.
797 */
798static void xhci_del_comp_mod_timer(struct xhci_hcd *xhci, u32 status,
799 u16 wIndex)
800{
801 u32 all_ports_seen_u0 = ((1 << xhci->usb3_rhub.num_ports) - 1);
802 bool port_in_u0 = ((status & PORT_PLS_MASK) == XDEV_U0);
803
804 if (!(xhci->quirks & XHCI_COMP_MODE_QUIRK))
805 return;
806
807 if ((xhci->port_status_u0 != all_ports_seen_u0) && port_in_u0) {
808 xhci->port_status_u0 |= 1 << wIndex;
809 if (xhci->port_status_u0 == all_ports_seen_u0) {
810 del_timer_sync(&xhci->comp_mode_recovery_timer);
811 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
812 "All USB3 ports have entered U0 already!");
813 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
814 "Compliance Mode Recovery Timer Deleted.");
815 }
816 }
817}
818
819static int xhci_handle_usb2_port_link_resume(struct xhci_port *port,
820 u32 *status, u32 portsc,
821 unsigned long *flags)
822{
823 struct xhci_bus_state *bus_state;
824 struct xhci_hcd *xhci;
825 struct usb_hcd *hcd;
826 int slot_id;
827 u32 wIndex;
828
829 hcd = port->rhub->hcd;
830 bus_state = &port->rhub->bus_state;
831 xhci = hcd_to_xhci(hcd);
832 wIndex = port->hcd_portnum;
833
834 if ((portsc & PORT_RESET) || !(portsc & PORT_PE)) {
835 *status = 0xffffffff;
836 return -EINVAL;
837 }
838 /* did port event handler already start resume timing? */
839 if (!bus_state->resume_done[wIndex]) {
840 /* If not, maybe we are in a host initated resume? */
841 if (test_bit(wIndex, &bus_state->resuming_ports)) {
842 /* Host initated resume doesn't time the resume
843 * signalling using resume_done[].
844 * It manually sets RESUME state, sleeps 20ms
845 * and sets U0 state. This should probably be
846 * changed, but not right now.
847 */
848 } else {
849 /* port resume was discovered now and here,
850 * start resume timing
851 */
852 unsigned long timeout = jiffies +
853 msecs_to_jiffies(USB_RESUME_TIMEOUT);
854
855 set_bit(wIndex, &bus_state->resuming_ports);
856 bus_state->resume_done[wIndex] = timeout;
857 mod_timer(&hcd->rh_timer, timeout);
858 usb_hcd_start_port_resume(&hcd->self, wIndex);
859 }
860 /* Has resume been signalled for USB_RESUME_TIME yet? */
861 } else if (time_after_eq(jiffies, bus_state->resume_done[wIndex])) {
862 int time_left;
863
864 xhci_dbg(xhci, "resume USB2 port %d-%d\n",
865 hcd->self.busnum, wIndex + 1);
866
867 bus_state->resume_done[wIndex] = 0;
868 clear_bit(wIndex, &bus_state->resuming_ports);
869
870 set_bit(wIndex, &bus_state->rexit_ports);
871
872 xhci_test_and_clear_bit(xhci, port, PORT_PLC);
873 xhci_set_link_state(xhci, port, XDEV_U0);
874
875 spin_unlock_irqrestore(&xhci->lock, *flags);
876 time_left = wait_for_completion_timeout(
877 &bus_state->rexit_done[wIndex],
878 msecs_to_jiffies(XHCI_MAX_REXIT_TIMEOUT_MS));
879 spin_lock_irqsave(&xhci->lock, *flags);
880
881 if (time_left) {
882 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
883 wIndex + 1);
884 if (!slot_id) {
885 xhci_dbg(xhci, "slot_id is zero\n");
886 *status = 0xffffffff;
887 return -ENODEV;
888 }
889 xhci_ring_device(xhci, slot_id);
890 } else {
891 int port_status = readl(port->addr);
892
893 xhci_warn(xhci, "Port resume timed out, port %d-%d: 0x%x\n",
894 hcd->self.busnum, wIndex + 1, port_status);
895 *status |= USB_PORT_STAT_SUSPEND;
896 clear_bit(wIndex, &bus_state->rexit_ports);
897 }
898
899 usb_hcd_end_port_resume(&hcd->self, wIndex);
900 bus_state->port_c_suspend |= 1 << wIndex;
901 bus_state->suspended_ports &= ~(1 << wIndex);
902 } else {
903 /*
904 * The resume has been signaling for less than
905 * USB_RESUME_TIME. Report the port status as SUSPEND,
906 * let the usbcore check port status again and clear
907 * resume signaling later.
908 */
909 *status |= USB_PORT_STAT_SUSPEND;
910 }
911 return 0;
912}
913
914static u32 xhci_get_ext_port_status(u32 raw_port_status, u32 port_li)
915{
916 u32 ext_stat = 0;
917 int speed_id;
918
919 /* only support rx and tx lane counts of 1 in usb3.1 spec */
920 speed_id = DEV_PORT_SPEED(raw_port_status);
921 ext_stat |= speed_id; /* bits 3:0, RX speed id */
922 ext_stat |= speed_id << 4; /* bits 7:4, TX speed id */
923
924 ext_stat |= PORT_RX_LANES(port_li) << 8; /* bits 11:8 Rx lane count */
925 ext_stat |= PORT_TX_LANES(port_li) << 12; /* bits 15:12 Tx lane count */
926
927 return ext_stat;
928}
929
930static void xhci_get_usb3_port_status(struct xhci_port *port, u32 *status,
931 u32 portsc)
932{
933 struct xhci_bus_state *bus_state;
934 struct xhci_hcd *xhci;
935 struct usb_hcd *hcd;
936 u32 link_state;
937 u32 portnum;
938
939 bus_state = &port->rhub->bus_state;
940 xhci = hcd_to_xhci(port->rhub->hcd);
941 hcd = port->rhub->hcd;
942 link_state = portsc & PORT_PLS_MASK;
943 portnum = port->hcd_portnum;
944
945 /* USB3 specific wPortChange bits
946 *
947 * Port link change with port in resume state should not be
948 * reported to usbcore, as this is an internal state to be
949 * handled by xhci driver. Reporting PLC to usbcore may
950 * cause usbcore clearing PLC first and port change event
951 * irq won't be generated.
952 */
953
954 if (portsc & PORT_PLC && (link_state != XDEV_RESUME))
955 *status |= USB_PORT_STAT_C_LINK_STATE << 16;
956 if (portsc & PORT_WRC)
957 *status |= USB_PORT_STAT_C_BH_RESET << 16;
958 if (portsc & PORT_CEC)
959 *status |= USB_PORT_STAT_C_CONFIG_ERROR << 16;
960
961 /* USB3 specific wPortStatus bits */
962 if (portsc & PORT_POWER) {
963 *status |= USB_SS_PORT_STAT_POWER;
964 /* link state handling */
965 if (link_state == XDEV_U0)
966 bus_state->suspended_ports &= ~(1 << portnum);
967 }
968
969 /* remote wake resume signaling complete */
970 if (bus_state->port_remote_wakeup & (1 << portnum) &&
971 link_state != XDEV_RESUME &&
972 link_state != XDEV_RECOVERY) {
973 bus_state->port_remote_wakeup &= ~(1 << portnum);
974 usb_hcd_end_port_resume(&hcd->self, portnum);
975 }
976
977 xhci_hub_report_usb3_link_state(xhci, status, portsc);
978 xhci_del_comp_mod_timer(xhci, portsc, portnum);
979}
980
981static void xhci_get_usb2_port_status(struct xhci_port *port, u32 *status,
982 u32 portsc, unsigned long *flags)
983{
984 struct xhci_bus_state *bus_state;
985 u32 link_state;
986 u32 portnum;
987 int ret;
988
989 bus_state = &port->rhub->bus_state;
990 link_state = portsc & PORT_PLS_MASK;
991 portnum = port->hcd_portnum;
992
993 /* USB2 wPortStatus bits */
994 if (portsc & PORT_POWER) {
995 *status |= USB_PORT_STAT_POWER;
996
997 /* link state is only valid if port is powered */
998 if (link_state == XDEV_U3)
999 *status |= USB_PORT_STAT_SUSPEND;
1000 if (link_state == XDEV_U2)
1001 *status |= USB_PORT_STAT_L1;
1002 if (link_state == XDEV_U0) {
1003 if (bus_state->resume_done[portnum])
1004 usb_hcd_end_port_resume(&port->rhub->hcd->self,
1005 portnum);
1006 bus_state->resume_done[portnum] = 0;
1007 clear_bit(portnum, &bus_state->resuming_ports);
1008 if (bus_state->suspended_ports & (1 << portnum)) {
1009 bus_state->suspended_ports &= ~(1 << portnum);
1010 bus_state->port_c_suspend |= 1 << portnum;
1011 }
1012 }
1013 if (link_state == XDEV_RESUME) {
1014 ret = xhci_handle_usb2_port_link_resume(port, status,
1015 portsc, flags);
1016 if (ret)
1017 return;
1018 }
1019 }
1020}
1021
1022/*
1023 * Converts a raw xHCI port status into the format that external USB 2.0 or USB
1024 * 3.0 hubs use.
1025 *
1026 * Possible side effects:
1027 * - Mark a port as being done with device resume,
1028 * and ring the endpoint doorbells.
1029 * - Stop the Synopsys redriver Compliance Mode polling.
1030 * - Drop and reacquire the xHCI lock, in order to wait for port resume.
1031 */
1032static u32 xhci_get_port_status(struct usb_hcd *hcd,
1033 struct xhci_bus_state *bus_state,
1034 u16 wIndex, u32 raw_port_status,
1035 unsigned long *flags)
1036 __releases(&xhci->lock)
1037 __acquires(&xhci->lock)
1038{
1039 u32 status = 0;
1040 struct xhci_hub *rhub;
1041 struct xhci_port *port;
1042
1043 rhub = xhci_get_rhub(hcd);
1044 port = rhub->ports[wIndex];
1045
1046 /* common wPortChange bits */
1047 if (raw_port_status & PORT_CSC)
1048 status |= USB_PORT_STAT_C_CONNECTION << 16;
1049 if (raw_port_status & PORT_PEC)
1050 status |= USB_PORT_STAT_C_ENABLE << 16;
1051 if ((raw_port_status & PORT_OCC))
1052 status |= USB_PORT_STAT_C_OVERCURRENT << 16;
1053 if ((raw_port_status & PORT_RC))
1054 status |= USB_PORT_STAT_C_RESET << 16;
1055
1056 /* common wPortStatus bits */
1057 if (raw_port_status & PORT_CONNECT) {
1058 status |= USB_PORT_STAT_CONNECTION;
1059 status |= xhci_port_speed(raw_port_status);
1060 }
1061 if (raw_port_status & PORT_PE)
1062 status |= USB_PORT_STAT_ENABLE;
1063 if (raw_port_status & PORT_OC)
1064 status |= USB_PORT_STAT_OVERCURRENT;
1065 if (raw_port_status & PORT_RESET)
1066 status |= USB_PORT_STAT_RESET;
1067
1068 /* USB2 and USB3 specific bits, including Port Link State */
1069 if (hcd->speed >= HCD_USB3)
1070 xhci_get_usb3_port_status(port, &status, raw_port_status);
1071 else
1072 xhci_get_usb2_port_status(port, &status, raw_port_status,
1073 flags);
1074 /*
1075 * Clear stale usb2 resume signalling variables in case port changed
1076 * state during resume signalling. For example on error
1077 */
1078 if ((bus_state->resume_done[wIndex] ||
1079 test_bit(wIndex, &bus_state->resuming_ports)) &&
1080 (raw_port_status & PORT_PLS_MASK) != XDEV_U3 &&
1081 (raw_port_status & PORT_PLS_MASK) != XDEV_RESUME) {
1082 bus_state->resume_done[wIndex] = 0;
1083 clear_bit(wIndex, &bus_state->resuming_ports);
1084 usb_hcd_end_port_resume(&hcd->self, wIndex);
1085 }
1086
1087 if (bus_state->port_c_suspend & (1 << wIndex))
1088 status |= USB_PORT_STAT_C_SUSPEND << 16;
1089
1090 return status;
1091}
1092
1093int xhci_hub_control(struct usb_hcd *hcd, u16 typeReq, u16 wValue,
1094 u16 wIndex, char *buf, u16 wLength)
1095{
1096 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
1097 int max_ports;
1098 unsigned long flags;
1099 u32 temp, status;
1100 int retval = 0;
1101 int slot_id;
1102 struct xhci_bus_state *bus_state;
1103 u16 link_state = 0;
1104 u16 wake_mask = 0;
1105 u16 timeout = 0;
1106 u16 test_mode = 0;
1107 struct xhci_hub *rhub;
1108 struct xhci_port **ports;
1109
1110 rhub = xhci_get_rhub(hcd);
1111 ports = rhub->ports;
1112 max_ports = rhub->num_ports;
1113 bus_state = &rhub->bus_state;
1114
1115 spin_lock_irqsave(&xhci->lock, flags);
1116 switch (typeReq) {
1117 case GetHubStatus:
1118 /* No power source, over-current reported per port */
1119 memset(buf, 0, 4);
1120 break;
1121 case GetHubDescriptor:
1122 /* Check to make sure userspace is asking for the USB 3.0 hub
1123 * descriptor for the USB 3.0 roothub. If not, we stall the
1124 * endpoint, like external hubs do.
1125 */
1126 if (hcd->speed >= HCD_USB3 &&
1127 (wLength < USB_DT_SS_HUB_SIZE ||
1128 wValue != (USB_DT_SS_HUB << 8))) {
1129 xhci_dbg(xhci, "Wrong hub descriptor type for "
1130 "USB 3.0 roothub.\n");
1131 goto error;
1132 }
1133 xhci_hub_descriptor(hcd, xhci,
1134 (struct usb_hub_descriptor *) buf);
1135 break;
1136 case DeviceRequest | USB_REQ_GET_DESCRIPTOR:
1137 if ((wValue & 0xff00) != (USB_DT_BOS << 8))
1138 goto error;
1139
1140 if (hcd->speed < HCD_USB3)
1141 goto error;
1142
1143 retval = xhci_create_usb3_bos_desc(xhci, buf, wLength);
1144 spin_unlock_irqrestore(&xhci->lock, flags);
1145 return retval;
1146 case GetPortStatus:
1147 if (!wIndex || wIndex > max_ports)
1148 goto error;
1149 wIndex--;
1150 temp = readl(ports[wIndex]->addr);
1151 if (temp == ~(u32)0) {
1152 xhci_hc_died(xhci);
1153 retval = -ENODEV;
1154 break;
1155 }
1156 trace_xhci_get_port_status(wIndex, temp);
1157 status = xhci_get_port_status(hcd, bus_state, wIndex, temp,
1158 &flags);
1159 if (status == 0xffffffff)
1160 goto error;
1161
1162 xhci_dbg(xhci, "Get port status %d-%d read: 0x%x, return 0x%x",
1163 hcd->self.busnum, wIndex + 1, temp, status);
1164
1165 put_unaligned(cpu_to_le32(status), (__le32 *) buf);
1166 /* if USB 3.1 extended port status return additional 4 bytes */
1167 if (wValue == 0x02) {
1168 u32 port_li;
1169
1170 if (hcd->speed < HCD_USB31 || wLength != 8) {
1171 xhci_err(xhci, "get ext port status invalid parameter\n");
1172 retval = -EINVAL;
1173 break;
1174 }
1175 port_li = readl(ports[wIndex]->addr + PORTLI);
1176 status = xhci_get_ext_port_status(temp, port_li);
1177 put_unaligned_le32(status, &buf[4]);
1178 }
1179 break;
1180 case SetPortFeature:
1181 if (wValue == USB_PORT_FEAT_LINK_STATE)
1182 link_state = (wIndex & 0xff00) >> 3;
1183 if (wValue == USB_PORT_FEAT_REMOTE_WAKE_MASK)
1184 wake_mask = wIndex & 0xff00;
1185 if (wValue == USB_PORT_FEAT_TEST)
1186 test_mode = (wIndex & 0xff00) >> 8;
1187 /* The MSB of wIndex is the U1/U2 timeout */
1188 timeout = (wIndex & 0xff00) >> 8;
1189 wIndex &= 0xff;
1190 if (!wIndex || wIndex > max_ports)
1191 goto error;
1192 wIndex--;
1193 temp = readl(ports[wIndex]->addr);
1194 if (temp == ~(u32)0) {
1195 xhci_hc_died(xhci);
1196 retval = -ENODEV;
1197 break;
1198 }
1199 temp = xhci_port_state_to_neutral(temp);
1200 /* FIXME: What new port features do we need to support? */
1201 switch (wValue) {
1202 case USB_PORT_FEAT_SUSPEND:
1203 temp = readl(ports[wIndex]->addr);
1204 if ((temp & PORT_PLS_MASK) != XDEV_U0) {
1205 /* Resume the port to U0 first */
1206 xhci_set_link_state(xhci, ports[wIndex],
1207 XDEV_U0);
1208 spin_unlock_irqrestore(&xhci->lock, flags);
1209 msleep(10);
1210 spin_lock_irqsave(&xhci->lock, flags);
1211 }
1212 /* In spec software should not attempt to suspend
1213 * a port unless the port reports that it is in the
1214 * enabled (PED = ‘1’,PLS < ‘3’) state.
1215 */
1216 temp = readl(ports[wIndex]->addr);
1217 if ((temp & PORT_PE) == 0 || (temp & PORT_RESET)
1218 || (temp & PORT_PLS_MASK) >= XDEV_U3) {
1219 xhci_warn(xhci, "USB core suspending port %d-%d not in U0/U1/U2\n",
1220 hcd->self.busnum, wIndex + 1);
1221 goto error;
1222 }
1223
1224 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
1225 wIndex + 1);
1226 if (!slot_id) {
1227 xhci_warn(xhci, "slot_id is zero\n");
1228 goto error;
1229 }
1230 /* unlock to execute stop endpoint commands */
1231 spin_unlock_irqrestore(&xhci->lock, flags);
1232 xhci_stop_device(xhci, slot_id, 1);
1233 spin_lock_irqsave(&xhci->lock, flags);
1234
1235 xhci_set_link_state(xhci, ports[wIndex], XDEV_U3);
1236
1237 spin_unlock_irqrestore(&xhci->lock, flags);
1238 msleep(10); /* wait device to enter */
1239 spin_lock_irqsave(&xhci->lock, flags);
1240
1241 temp = readl(ports[wIndex]->addr);
1242 bus_state->suspended_ports |= 1 << wIndex;
1243 break;
1244 case USB_PORT_FEAT_LINK_STATE:
1245 temp = readl(ports[wIndex]->addr);
1246 /* Disable port */
1247 if (link_state == USB_SS_PORT_LS_SS_DISABLED) {
1248 xhci_dbg(xhci, "Disable port %d\n", wIndex);
1249 temp = xhci_port_state_to_neutral(temp);
1250 /*
1251 * Clear all change bits, so that we get a new
1252 * connection event.
1253 */
1254 temp |= PORT_CSC | PORT_PEC | PORT_WRC |
1255 PORT_OCC | PORT_RC | PORT_PLC |
1256 PORT_CEC;
1257 writel(temp | PORT_PE, ports[wIndex]->addr);
1258 temp = readl(ports[wIndex]->addr);
1259 break;
1260 }
1261
1262 /* Put link in RxDetect (enable port) */
1263 if (link_state == USB_SS_PORT_LS_RX_DETECT) {
1264 xhci_dbg(xhci, "Enable port %d\n", wIndex);
1265 xhci_set_link_state(xhci, ports[wIndex],
1266 link_state);
1267 temp = readl(ports[wIndex]->addr);
1268 break;
1269 }
1270
1271 /*
1272 * For xHCI 1.1 according to section 4.19.1.2.4.1 a
1273 * root hub port's transition to compliance mode upon
1274 * detecting LFPS timeout may be controlled by an
1275 * Compliance Transition Enabled (CTE) flag (not
1276 * software visible). This flag is set by writing 0xA
1277 * to PORTSC PLS field which will allow transition to
1278 * compliance mode the next time LFPS timeout is
1279 * encountered. A warm reset will clear it.
1280 *
1281 * The CTE flag is only supported if the HCCPARAMS2 CTC
1282 * flag is set, otherwise, the compliance substate is
1283 * automatically entered as on 1.0 and prior.
1284 */
1285 if (link_state == USB_SS_PORT_LS_COMP_MOD) {
1286 if (!HCC2_CTC(xhci->hcc_params2)) {
1287 xhci_dbg(xhci, "CTC flag is 0, port already supports entering compliance mode\n");
1288 break;
1289 }
1290
1291 if ((temp & PORT_CONNECT)) {
1292 xhci_warn(xhci, "Can't set compliance mode when port is connected\n");
1293 goto error;
1294 }
1295
1296 xhci_dbg(xhci, "Enable compliance mode transition for port %d\n",
1297 wIndex);
1298 xhci_set_link_state(xhci, ports[wIndex],
1299 link_state);
1300
1301 temp = readl(ports[wIndex]->addr);
1302 break;
1303 }
1304 /* Port must be enabled */
1305 if (!(temp & PORT_PE)) {
1306 retval = -ENODEV;
1307 break;
1308 }
1309 /* Can't set port link state above '3' (U3) */
1310 if (link_state > USB_SS_PORT_LS_U3) {
1311 xhci_warn(xhci, "Cannot set port %d link state %d\n",
1312 wIndex, link_state);
1313 goto error;
1314 }
1315
1316 /*
1317 * set link to U0, steps depend on current link state.
1318 * U3: set link to U0 and wait for u3exit completion.
1319 * U1/U2: no PLC complete event, only set link to U0.
1320 * Resume/Recovery: device initiated U0, only wait for
1321 * completion
1322 */
1323 if (link_state == USB_SS_PORT_LS_U0) {
1324 u32 pls = temp & PORT_PLS_MASK;
1325 bool wait_u0 = false;
1326
1327 /* already in U0 */
1328 if (pls == XDEV_U0)
1329 break;
1330 if (pls == XDEV_U3 ||
1331 pls == XDEV_RESUME ||
1332 pls == XDEV_RECOVERY) {
1333 wait_u0 = true;
1334 reinit_completion(&bus_state->u3exit_done[wIndex]);
1335 }
1336 if (pls <= XDEV_U3) /* U1, U2, U3 */
1337 xhci_set_link_state(xhci, ports[wIndex],
1338 USB_SS_PORT_LS_U0);
1339 if (!wait_u0) {
1340 if (pls > XDEV_U3)
1341 goto error;
1342 break;
1343 }
1344 spin_unlock_irqrestore(&xhci->lock, flags);
1345 if (!wait_for_completion_timeout(&bus_state->u3exit_done[wIndex],
1346 msecs_to_jiffies(500)))
1347 xhci_dbg(xhci, "missing U0 port change event for port %d\n",
1348 wIndex);
1349 spin_lock_irqsave(&xhci->lock, flags);
1350 temp = readl(ports[wIndex]->addr);
1351 break;
1352 }
1353
1354 if (link_state == USB_SS_PORT_LS_U3) {
1355 int retries = 16;
1356 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
1357 wIndex + 1);
1358 if (slot_id) {
1359 /* unlock to execute stop endpoint
1360 * commands */
1361 spin_unlock_irqrestore(&xhci->lock,
1362 flags);
1363 xhci_stop_device(xhci, slot_id, 1);
1364 spin_lock_irqsave(&xhci->lock, flags);
1365 }
1366 xhci_set_link_state(xhci, ports[wIndex], USB_SS_PORT_LS_U3);
1367 spin_unlock_irqrestore(&xhci->lock, flags);
1368 while (retries--) {
1369 usleep_range(4000, 8000);
1370 temp = readl(ports[wIndex]->addr);
1371 if ((temp & PORT_PLS_MASK) == XDEV_U3)
1372 break;
1373 }
1374 spin_lock_irqsave(&xhci->lock, flags);
1375 temp = readl(ports[wIndex]->addr);
1376 bus_state->suspended_ports |= 1 << wIndex;
1377 }
1378 break;
1379 case USB_PORT_FEAT_POWER:
1380 /*
1381 * Turn on ports, even if there isn't per-port switching.
1382 * HC will report connect events even before this is set.
1383 * However, hub_wq will ignore the roothub events until
1384 * the roothub is registered.
1385 */
1386 xhci_set_port_power(xhci, hcd, wIndex, true, &flags);
1387 break;
1388 case USB_PORT_FEAT_RESET:
1389 temp = (temp | PORT_RESET);
1390 writel(temp, ports[wIndex]->addr);
1391
1392 temp = readl(ports[wIndex]->addr);
1393 xhci_dbg(xhci, "set port reset, actual port %d status = 0x%x\n", wIndex, temp);
1394 break;
1395 case USB_PORT_FEAT_REMOTE_WAKE_MASK:
1396 xhci_set_remote_wake_mask(xhci, ports[wIndex],
1397 wake_mask);
1398 temp = readl(ports[wIndex]->addr);
1399 xhci_dbg(xhci, "set port remote wake mask, "
1400 "actual port %d status = 0x%x\n",
1401 wIndex, temp);
1402 break;
1403 case USB_PORT_FEAT_BH_PORT_RESET:
1404 temp |= PORT_WR;
1405 writel(temp, ports[wIndex]->addr);
1406 temp = readl(ports[wIndex]->addr);
1407 break;
1408 case USB_PORT_FEAT_U1_TIMEOUT:
1409 if (hcd->speed < HCD_USB3)
1410 goto error;
1411 temp = readl(ports[wIndex]->addr + PORTPMSC);
1412 temp &= ~PORT_U1_TIMEOUT_MASK;
1413 temp |= PORT_U1_TIMEOUT(timeout);
1414 writel(temp, ports[wIndex]->addr + PORTPMSC);
1415 break;
1416 case USB_PORT_FEAT_U2_TIMEOUT:
1417 if (hcd->speed < HCD_USB3)
1418 goto error;
1419 temp = readl(ports[wIndex]->addr + PORTPMSC);
1420 temp &= ~PORT_U2_TIMEOUT_MASK;
1421 temp |= PORT_U2_TIMEOUT(timeout);
1422 writel(temp, ports[wIndex]->addr + PORTPMSC);
1423 break;
1424 case USB_PORT_FEAT_TEST:
1425 /* 4.19.6 Port Test Modes (USB2 Test Mode) */
1426 if (hcd->speed != HCD_USB2)
1427 goto error;
1428 if (test_mode > TEST_FORCE_EN || test_mode < TEST_J)
1429 goto error;
1430 retval = xhci_enter_test_mode(xhci, test_mode, wIndex,
1431 &flags);
1432 break;
1433 default:
1434 goto error;
1435 }
1436 /* unblock any posted writes */
1437 temp = readl(ports[wIndex]->addr);
1438 break;
1439 case ClearPortFeature:
1440 if (!wIndex || wIndex > max_ports)
1441 goto error;
1442 wIndex--;
1443 temp = readl(ports[wIndex]->addr);
1444 if (temp == ~(u32)0) {
1445 xhci_hc_died(xhci);
1446 retval = -ENODEV;
1447 break;
1448 }
1449 /* FIXME: What new port features do we need to support? */
1450 temp = xhci_port_state_to_neutral(temp);
1451 switch (wValue) {
1452 case USB_PORT_FEAT_SUSPEND:
1453 temp = readl(ports[wIndex]->addr);
1454 xhci_dbg(xhci, "clear USB_PORT_FEAT_SUSPEND\n");
1455 xhci_dbg(xhci, "PORTSC %04x\n", temp);
1456 if (temp & PORT_RESET)
1457 goto error;
1458 if ((temp & PORT_PLS_MASK) == XDEV_U3) {
1459 if ((temp & PORT_PE) == 0)
1460 goto error;
1461
1462 set_bit(wIndex, &bus_state->resuming_ports);
1463 usb_hcd_start_port_resume(&hcd->self, wIndex);
1464 xhci_set_link_state(xhci, ports[wIndex],
1465 XDEV_RESUME);
1466 spin_unlock_irqrestore(&xhci->lock, flags);
1467 msleep(USB_RESUME_TIMEOUT);
1468 spin_lock_irqsave(&xhci->lock, flags);
1469 xhci_set_link_state(xhci, ports[wIndex],
1470 XDEV_U0);
1471 clear_bit(wIndex, &bus_state->resuming_ports);
1472 usb_hcd_end_port_resume(&hcd->self, wIndex);
1473 }
1474 bus_state->port_c_suspend |= 1 << wIndex;
1475
1476 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
1477 wIndex + 1);
1478 if (!slot_id) {
1479 xhci_dbg(xhci, "slot_id is zero\n");
1480 goto error;
1481 }
1482 xhci_ring_device(xhci, slot_id);
1483 break;
1484 case USB_PORT_FEAT_C_SUSPEND:
1485 bus_state->port_c_suspend &= ~(1 << wIndex);
1486 /* fall through */
1487 case USB_PORT_FEAT_C_RESET:
1488 case USB_PORT_FEAT_C_BH_PORT_RESET:
1489 case USB_PORT_FEAT_C_CONNECTION:
1490 case USB_PORT_FEAT_C_OVER_CURRENT:
1491 case USB_PORT_FEAT_C_ENABLE:
1492 case USB_PORT_FEAT_C_PORT_LINK_STATE:
1493 case USB_PORT_FEAT_C_PORT_CONFIG_ERROR:
1494 xhci_clear_port_change_bit(xhci, wValue, wIndex,
1495 ports[wIndex]->addr, temp);
1496 break;
1497 case USB_PORT_FEAT_ENABLE:
1498 xhci_disable_port(hcd, xhci, wIndex,
1499 ports[wIndex]->addr, temp);
1500 break;
1501 case USB_PORT_FEAT_POWER:
1502 xhci_set_port_power(xhci, hcd, wIndex, false, &flags);
1503 break;
1504 case USB_PORT_FEAT_TEST:
1505 retval = xhci_exit_test_mode(xhci);
1506 break;
1507 default:
1508 goto error;
1509 }
1510 break;
1511 default:
1512error:
1513 /* "stall" on error */
1514 retval = -EPIPE;
1515 }
1516 spin_unlock_irqrestore(&xhci->lock, flags);
1517 return retval;
1518}
1519
1520/*
1521 * Returns 0 if the status hasn't changed, or the number of bytes in buf.
1522 * Ports are 0-indexed from the HCD point of view,
1523 * and 1-indexed from the USB core pointer of view.
1524 *
1525 * Note that the status change bits will be cleared as soon as a port status
1526 * change event is generated, so we use the saved status from that event.
1527 */
1528int xhci_hub_status_data(struct usb_hcd *hcd, char *buf)
1529{
1530 unsigned long flags;
1531 u32 temp, status;
1532 u32 mask;
1533 int i, retval;
1534 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
1535 int max_ports;
1536 struct xhci_bus_state *bus_state;
1537 bool reset_change = false;
1538 struct xhci_hub *rhub;
1539 struct xhci_port **ports;
1540
1541 rhub = xhci_get_rhub(hcd);
1542 ports = rhub->ports;
1543 max_ports = rhub->num_ports;
1544 bus_state = &rhub->bus_state;
1545
1546 /* Initial status is no changes */
1547 retval = (max_ports + 8) / 8;
1548 memset(buf, 0, retval);
1549
1550 /*
1551 * Inform the usbcore about resume-in-progress by returning
1552 * a non-zero value even if there are no status changes.
1553 */
1554 spin_lock_irqsave(&xhci->lock, flags);
1555
1556 status = bus_state->resuming_ports;
1557
1558 /*
1559 * SS devices are only visible to roothub after link training completes.
1560 * Keep polling roothubs for a grace period after xHC start
1561 */
1562 if (xhci->run_graceperiod) {
1563 if (time_before(jiffies, xhci->run_graceperiod))
1564 status = 1;
1565 else
1566 xhci->run_graceperiod = 0;
1567 }
1568
1569 mask = PORT_CSC | PORT_PEC | PORT_OCC | PORT_PLC | PORT_WRC | PORT_CEC;
1570
1571 /* For each port, did anything change? If so, set that bit in buf. */
1572 for (i = 0; i < max_ports; i++) {
1573 temp = readl(ports[i]->addr);
1574 if (temp == ~(u32)0) {
1575 xhci_hc_died(xhci);
1576 retval = -ENODEV;
1577 break;
1578 }
1579 trace_xhci_hub_status_data(i, temp);
1580
1581 if ((temp & mask) != 0 ||
1582 (bus_state->port_c_suspend & 1 << i) ||
1583 (bus_state->resume_done[i] && time_after_eq(
1584 jiffies, bus_state->resume_done[i]))) {
1585 buf[(i + 1) / 8] |= 1 << (i + 1) % 8;
1586 status = 1;
1587 }
1588 if ((temp & PORT_RC))
1589 reset_change = true;
1590 if (temp & PORT_OC)
1591 status = 1;
1592 }
1593 if (!status && !reset_change) {
1594 xhci_dbg(xhci, "%s: stopping port polling.\n", __func__);
1595 clear_bit(HCD_FLAG_POLL_RH, &hcd->flags);
1596 }
1597 spin_unlock_irqrestore(&xhci->lock, flags);
1598 return status ? retval : 0;
1599}
1600
1601#ifdef CONFIG_PM
1602
1603int xhci_bus_suspend(struct usb_hcd *hcd)
1604{
1605 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
1606 int max_ports, port_index;
1607 struct xhci_bus_state *bus_state;
1608 unsigned long flags;
1609 struct xhci_hub *rhub;
1610 struct xhci_port **ports;
1611 u32 portsc_buf[USB_MAXCHILDREN];
1612 bool wake_enabled;
1613
1614 rhub = xhci_get_rhub(hcd);
1615 ports = rhub->ports;
1616 max_ports = rhub->num_ports;
1617 bus_state = &rhub->bus_state;
1618 wake_enabled = hcd->self.root_hub->do_remote_wakeup;
1619
1620 spin_lock_irqsave(&xhci->lock, flags);
1621
1622 if (wake_enabled) {
1623 if (bus_state->resuming_ports || /* USB2 */
1624 bus_state->port_remote_wakeup) { /* USB3 */
1625 spin_unlock_irqrestore(&xhci->lock, flags);
1626 xhci_dbg(xhci, "suspend failed because a port is resuming\n");
1627 return -EBUSY;
1628 }
1629 }
1630 /*
1631 * Prepare ports for suspend, but don't write anything before all ports
1632 * are checked and we know bus suspend can proceed
1633 */
1634 bus_state->bus_suspended = 0;
1635 port_index = max_ports;
1636 while (port_index--) {
1637 u32 t1, t2;
1638 int retries = 10;
1639retry:
1640 t1 = readl(ports[port_index]->addr);
1641 t2 = xhci_port_state_to_neutral(t1);
1642 portsc_buf[port_index] = 0;
1643
1644 /*
1645 * Give a USB3 port in link training time to finish, but don't
1646 * prevent suspend as port might be stuck
1647 */
1648 if ((hcd->speed >= HCD_USB3) && retries-- &&
1649 (t1 & PORT_PLS_MASK) == XDEV_POLLING) {
1650 spin_unlock_irqrestore(&xhci->lock, flags);
1651 msleep(XHCI_PORT_POLLING_LFPS_TIME);
1652 spin_lock_irqsave(&xhci->lock, flags);
1653 xhci_dbg(xhci, "port %d polling in bus suspend, waiting\n",
1654 port_index);
1655 goto retry;
1656 }
1657 /* bail out if port detected a over-current condition */
1658 if (t1 & PORT_OC) {
1659 bus_state->bus_suspended = 0;
1660 spin_unlock_irqrestore(&xhci->lock, flags);
1661 xhci_dbg(xhci, "Bus suspend bailout, port over-current detected\n");
1662 return -EBUSY;
1663 }
1664 /* suspend ports in U0, or bail out for new connect changes */
1665 if ((t1 & PORT_PE) && (t1 & PORT_PLS_MASK) == XDEV_U0) {
1666 if ((t1 & PORT_CSC) && wake_enabled) {
1667 bus_state->bus_suspended = 0;
1668 spin_unlock_irqrestore(&xhci->lock, flags);
1669 xhci_dbg(xhci, "Bus suspend bailout, port connect change\n");
1670 return -EBUSY;
1671 }
1672 xhci_dbg(xhci, "port %d not suspended\n", port_index);
1673 t2 &= ~PORT_PLS_MASK;
1674 t2 |= PORT_LINK_STROBE | XDEV_U3;
1675 set_bit(port_index, &bus_state->bus_suspended);
1676 }
1677 /* USB core sets remote wake mask for USB 3.0 hubs,
1678 * including the USB 3.0 roothub, but only if CONFIG_PM
1679 * is enabled, so also enable remote wake here.
1680 */
1681 if (wake_enabled) {
1682 if (t1 & PORT_CONNECT) {
1683 t2 |= PORT_WKOC_E | PORT_WKDISC_E;
1684 t2 &= ~PORT_WKCONN_E;
1685 } else {
1686 t2 |= PORT_WKOC_E | PORT_WKCONN_E;
1687 t2 &= ~PORT_WKDISC_E;
1688 }
1689
1690 if ((xhci->quirks & XHCI_U2_DISABLE_WAKE) &&
1691 (hcd->speed < HCD_USB3)) {
1692 if (usb_amd_pt_check_port(hcd->self.controller,
1693 port_index))
1694 t2 &= ~PORT_WAKE_BITS;
1695 }
1696 } else
1697 t2 &= ~PORT_WAKE_BITS;
1698
1699 t1 = xhci_port_state_to_neutral(t1);
1700 if (t1 != t2)
1701 portsc_buf[port_index] = t2;
1702 }
1703
1704 /* write port settings, stopping and suspending ports if needed */
1705 port_index = max_ports;
1706 while (port_index--) {
1707 if (!portsc_buf[port_index])
1708 continue;
1709 if (test_bit(port_index, &bus_state->bus_suspended)) {
1710 int slot_id;
1711
1712 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
1713 port_index + 1);
1714 if (slot_id) {
1715 spin_unlock_irqrestore(&xhci->lock, flags);
1716 xhci_stop_device(xhci, slot_id, 1);
1717 spin_lock_irqsave(&xhci->lock, flags);
1718 }
1719 }
1720 writel(portsc_buf[port_index], ports[port_index]->addr);
1721 }
1722 hcd->state = HC_STATE_SUSPENDED;
1723 bus_state->next_statechange = jiffies + msecs_to_jiffies(10);
1724 spin_unlock_irqrestore(&xhci->lock, flags);
1725
1726 if (bus_state->bus_suspended)
1727 usleep_range(5000, 10000);
1728
1729 return 0;
1730}
1731
1732/*
1733 * Workaround for missing Cold Attach Status (CAS) if device re-plugged in S3.
1734 * warm reset a USB3 device stuck in polling or compliance mode after resume.
1735 * See Intel 100/c230 series PCH specification update Doc #332692-006 Errata #8
1736 */
1737static bool xhci_port_missing_cas_quirk(struct xhci_port *port)
1738{
1739 u32 portsc;
1740
1741 portsc = readl(port->addr);
1742
1743 /* if any of these are set we are not stuck */
1744 if (portsc & (PORT_CONNECT | PORT_CAS))
1745 return false;
1746
1747 if (((portsc & PORT_PLS_MASK) != XDEV_POLLING) &&
1748 ((portsc & PORT_PLS_MASK) != XDEV_COMP_MODE))
1749 return false;
1750
1751 /* clear wakeup/change bits, and do a warm port reset */
1752 portsc &= ~(PORT_RWC_BITS | PORT_CEC | PORT_WAKE_BITS);
1753 portsc |= PORT_WR;
1754 writel(portsc, port->addr);
1755 /* flush write */
1756 readl(port->addr);
1757 return true;
1758}
1759
1760int xhci_bus_resume(struct usb_hcd *hcd)
1761{
1762 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
1763 struct xhci_bus_state *bus_state;
1764 unsigned long flags;
1765 int max_ports, port_index;
1766 int slot_id;
1767 int sret;
1768 u32 next_state;
1769 u32 temp, portsc;
1770 struct xhci_hub *rhub;
1771 struct xhci_port **ports;
1772
1773 rhub = xhci_get_rhub(hcd);
1774 ports = rhub->ports;
1775 max_ports = rhub->num_ports;
1776 bus_state = &rhub->bus_state;
1777
1778 if (time_before(jiffies, bus_state->next_statechange))
1779 msleep(5);
1780
1781 spin_lock_irqsave(&xhci->lock, flags);
1782 if (!HCD_HW_ACCESSIBLE(hcd)) {
1783 spin_unlock_irqrestore(&xhci->lock, flags);
1784 return -ESHUTDOWN;
1785 }
1786
1787 /* delay the irqs */
1788 temp = readl(&xhci->op_regs->command);
1789 temp &= ~CMD_EIE;
1790 writel(temp, &xhci->op_regs->command);
1791
1792 /* bus specific resume for ports we suspended at bus_suspend */
1793 if (hcd->speed >= HCD_USB3)
1794 next_state = XDEV_U0;
1795 else
1796 next_state = XDEV_RESUME;
1797
1798 port_index = max_ports;
1799 while (port_index--) {
1800 portsc = readl(ports[port_index]->addr);
1801
1802 /* warm reset CAS limited ports stuck in polling/compliance */
1803 if ((xhci->quirks & XHCI_MISSING_CAS) &&
1804 (hcd->speed >= HCD_USB3) &&
1805 xhci_port_missing_cas_quirk(ports[port_index])) {
1806 xhci_dbg(xhci, "reset stuck port %d\n", port_index);
1807 clear_bit(port_index, &bus_state->bus_suspended);
1808 continue;
1809 }
1810 /* resume if we suspended the link, and it is still suspended */
1811 if (test_bit(port_index, &bus_state->bus_suspended))
1812 switch (portsc & PORT_PLS_MASK) {
1813 case XDEV_U3:
1814 portsc = xhci_port_state_to_neutral(portsc);
1815 portsc &= ~PORT_PLS_MASK;
1816 portsc |= PORT_LINK_STROBE | next_state;
1817 break;
1818 case XDEV_RESUME:
1819 /* resume already initiated */
1820 break;
1821 default:
1822 /* not in a resumeable state, ignore it */
1823 clear_bit(port_index,
1824 &bus_state->bus_suspended);
1825 break;
1826 }
1827 /* disable wake for all ports, write new link state if needed */
1828 portsc &= ~(PORT_RWC_BITS | PORT_CEC | PORT_WAKE_BITS);
1829 writel(portsc, ports[port_index]->addr);
1830 }
1831
1832 /* USB2 specific resume signaling delay and U0 link state transition */
1833 if (hcd->speed < HCD_USB3) {
1834 if (bus_state->bus_suspended) {
1835 spin_unlock_irqrestore(&xhci->lock, flags);
1836 msleep(USB_RESUME_TIMEOUT);
1837 spin_lock_irqsave(&xhci->lock, flags);
1838 }
1839 for_each_set_bit(port_index, &bus_state->bus_suspended,
1840 BITS_PER_LONG) {
1841 /* Clear PLC to poll it later for U0 transition */
1842 xhci_test_and_clear_bit(xhci, ports[port_index],
1843 PORT_PLC);
1844 xhci_set_link_state(xhci, ports[port_index], XDEV_U0);
1845 }
1846 }
1847
1848 /* poll for U0 link state complete, both USB2 and USB3 */
1849 for_each_set_bit(port_index, &bus_state->bus_suspended, BITS_PER_LONG) {
1850 sret = xhci_handshake(ports[port_index]->addr, PORT_PLC,
1851 PORT_PLC, 10 * 1000);
1852 if (sret) {
1853 xhci_warn(xhci, "port %d resume PLC timeout\n",
1854 port_index);
1855 continue;
1856 }
1857 xhci_test_and_clear_bit(xhci, ports[port_index], PORT_PLC);
1858 slot_id = xhci_find_slot_id_by_port(hcd, xhci, port_index + 1);
1859 if (slot_id)
1860 xhci_ring_device(xhci, slot_id);
1861 }
1862 (void) readl(&xhci->op_regs->command);
1863
1864 bus_state->next_statechange = jiffies + msecs_to_jiffies(5);
1865 /* re-enable irqs */
1866 temp = readl(&xhci->op_regs->command);
1867 temp |= CMD_EIE;
1868 writel(temp, &xhci->op_regs->command);
1869 temp = readl(&xhci->op_regs->command);
1870
1871 spin_unlock_irqrestore(&xhci->lock, flags);
1872 return 0;
1873}
1874
1875unsigned long xhci_get_resuming_ports(struct usb_hcd *hcd)
1876{
1877 struct xhci_hub *rhub = xhci_get_rhub(hcd);
1878
1879 /* USB3 port wakeups are reported via usb_wakeup_notification() */
1880 return rhub->bus_state.resuming_ports; /* USB2 ports only */
1881}
1882
1883#endif /* CONFIG_PM */